Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. |
| 19 | // |
| 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx |
| 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 22 | ]>; |
| 23 | def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl |
| 24 | SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32> |
| 25 | ]>; |
| 26 | def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 27 | def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>; |
| 28 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 29 | def SDT_PPCvperm : SDTypeProfile<1, 3, [ |
| 30 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> |
| 31 | ]>; |
| 32 | |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 33 | //===----------------------------------------------------------------------===// |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 34 | // PowerPC specific DAG Nodes. |
| 35 | // |
| 36 | |
| 37 | def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>; |
| 38 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; |
| 39 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 40 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>; |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 41 | |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 42 | def PPCfsel : SDNode<"PPCISD::FSEL", |
| 43 | // Type constraint for fsel. |
| 44 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, |
| 45 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 46 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 47 | def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; |
| 48 | def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; |
| 49 | def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; |
| 50 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 51 | |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 52 | def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>; |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 53 | def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 54 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 55 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift |
| 56 | // amounts. These nodes are generated by the multi-precision shift code. |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 57 | def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>; |
| 58 | def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>; |
| 59 | def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>; |
| 60 | |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 61 | def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>; |
| 62 | def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>; |
| 63 | |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 64 | // These are target-independent nodes, but have target-specific formats. |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 65 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>; |
| 66 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>; |
| 67 | |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 68 | def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag, |
| 69 | [SDNPHasChain, SDNPOptInFlag]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 70 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 71 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 72 | // PowerPC specific transformation functions and pattern fragments. |
| 73 | // |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 74 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 75 | def SHL32 : SDNodeXForm<imm, [{ |
| 76 | // Transformation function: 31 - imm |
| 77 | return getI32Imm(31 - N->getValue()); |
| 78 | }]>; |
| 79 | |
| 80 | def SHL64 : SDNodeXForm<imm, [{ |
| 81 | // Transformation function: 63 - imm |
| 82 | return getI32Imm(63 - N->getValue()); |
| 83 | }]>; |
| 84 | |
| 85 | def SRL32 : SDNodeXForm<imm, [{ |
| 86 | // Transformation function: 32 - imm |
| 87 | return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0); |
| 88 | }]>; |
| 89 | |
| 90 | def SRL64 : SDNodeXForm<imm, [{ |
| 91 | // Transformation function: 64 - imm |
| 92 | return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0); |
| 93 | }]>; |
| 94 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 95 | def LO16 : SDNodeXForm<imm, [{ |
| 96 | // Transformation function: get the low 16 bits. |
| 97 | return getI32Imm((unsigned short)N->getValue()); |
| 98 | }]>; |
| 99 | |
| 100 | def HI16 : SDNodeXForm<imm, [{ |
| 101 | // Transformation function: shift the immediate value down into the low bits. |
| 102 | return getI32Imm((unsigned)N->getValue() >> 16); |
| 103 | }]>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 104 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 105 | def HA16 : SDNodeXForm<imm, [{ |
| 106 | // Transformation function: shift the immediate value down into the low bits. |
| 107 | signed int Val = N->getValue(); |
| 108 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 109 | }]>; |
| 110 | |
| 111 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 112 | def immSExt16 : PatLeaf<(imm), [{ |
| 113 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 114 | // field. Used by instructions like 'addi'. |
| 115 | return (int)N->getValue() == (short)N->getValue(); |
| 116 | }]>; |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 117 | def immZExt16 : PatLeaf<(imm), [{ |
| 118 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 119 | // field. Used by instructions like 'ori'. |
| 120 | return (unsigned)N->getValue() == (unsigned short)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 121 | }], LO16>; |
| 122 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 123 | def imm16Shifted : PatLeaf<(imm), [{ |
| 124 | // imm16Shifted predicate - True if only bits in the top 16-bits of the |
| 125 | // immediate are set. Used by instructions like 'addis'. |
| 126 | return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 127 | }], HI16>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 128 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 129 | // VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
| 130 | def VSPLT_get_imm : SDNodeXForm<build_vector, [{ |
| 131 | return getI32Imm(PPC::getVSPLTImmediate(N)); |
| 132 | }]>; |
| 133 | |
| 134 | def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{ |
| 135 | return PPC::isSplatShuffleMask(N); |
| 136 | }], VSPLT_get_imm>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 137 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 138 | //===----------------------------------------------------------------------===// |
| 139 | // PowerPC Flag Definitions. |
| 140 | |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 141 | class isPPC64 { bit PPC64 = 1; } |
| 142 | class isVMX { bit VMX = 1; } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 143 | class isDOT { |
| 144 | list<Register> Defs = [CR0]; |
| 145 | bit RC = 1; |
| 146 | } |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 147 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 148 | |
| 149 | |
| 150 | //===----------------------------------------------------------------------===// |
| 151 | // PowerPC Operand Definitions. |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 152 | |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 153 | def u5imm : Operand<i32> { |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 154 | let PrintMethod = "printU5ImmOperand"; |
| 155 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 156 | def u6imm : Operand<i32> { |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 157 | let PrintMethod = "printU6ImmOperand"; |
| 158 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 159 | def s16imm : Operand<i32> { |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 160 | let PrintMethod = "printS16ImmOperand"; |
| 161 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 162 | def u16imm : Operand<i32> { |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 163 | let PrintMethod = "printU16ImmOperand"; |
| 164 | } |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 165 | def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing. |
| 166 | let PrintMethod = "printS16X4ImmOperand"; |
| 167 | } |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 168 | def target : Operand<OtherVT> { |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 169 | let PrintMethod = "printBranchOperand"; |
| 170 | } |
Chris Lattner | 3e7f86a | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 171 | def calltarget : Operand<i32> { |
| 172 | let PrintMethod = "printCallOperand"; |
| 173 | } |
Nate Begeman | 422b0ce | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 174 | def aaddr : Operand<i32> { |
| 175 | let PrintMethod = "printAbsAddrOperand"; |
| 176 | } |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 177 | def piclabel: Operand<i32> { |
| 178 | let PrintMethod = "printPICLabel"; |
| 179 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 180 | def symbolHi: Operand<i32> { |
| 181 | let PrintMethod = "printSymbolHi"; |
| 182 | } |
| 183 | def symbolLo: Operand<i32> { |
| 184 | let PrintMethod = "printSymbolLo"; |
| 185 | } |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 186 | def crbitm: Operand<i8> { |
| 187 | let PrintMethod = "printcrbitm"; |
| 188 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 189 | // Address operands |
| 190 | def memri : Operand<i32> { |
| 191 | let PrintMethod = "printMemRegImm"; |
| 192 | let NumMIOperands = 2; |
| 193 | let MIOperandInfo = (ops i32imm, GPRC); |
| 194 | } |
| 195 | def memrr : Operand<i32> { |
| 196 | let PrintMethod = "printMemRegReg"; |
| 197 | let NumMIOperands = 2; |
| 198 | let MIOperandInfo = (ops GPRC, GPRC); |
| 199 | } |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 200 | def memrix : Operand<i32> { // memri where the imm is shifted 2 bits. |
| 201 | let PrintMethod = "printMemRegImmShifted"; |
| 202 | let NumMIOperands = 2; |
| 203 | let MIOperandInfo = (ops i32imm, GPRC); |
| 204 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 205 | |
Chris Lattner | a613d26 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 206 | // Define PowerPC specific addressing mode. |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 207 | def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>; |
| 208 | def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>; |
| 209 | def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 210 | def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std" |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 211 | |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 212 | //===----------------------------------------------------------------------===// |
| 213 | // PowerPC Instruction Predicate Definitions. |
Evan Cheng | 6a3bfd9 | 2005-12-20 20:08:53 +0000 | [diff] [blame] | 214 | def FPContractions : Predicate<"!NoExcessFPPrecision">; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 215 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 216 | //===----------------------------------------------------------------------===// |
| 217 | // PowerPC Instruction Definitions. |
| 218 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 219 | // Pseudo-instructions: |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 220 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 221 | let hasCtrlDep = 1 in { |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 222 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), |
| 223 | "; ADJCALLSTACKDOWN", |
| 224 | [(callseq_start imm:$amt)]>; |
| 225 | def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), |
| 226 | "; ADJCALLSTACKUP", |
| 227 | [(callseq_end imm:$amt)]>; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 228 | |
| 229 | def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS), |
| 230 | "UPDATE_VRSAVE $rD, $rS", []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 231 | } |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 232 | def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC", |
| 233 | [(set GPRC:$rD, (undef))]>; |
Chris Lattner | a17409d | 2006-03-19 05:43:01 +0000 | [diff] [blame] | 234 | def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 235 | [(set F8RC:$rD, (undef))]>; |
Chris Lattner | a17409d | 2006-03-19 05:43:01 +0000 | [diff] [blame] | 236 | def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 237 | [(set F4RC:$rD, (undef))]>; |
Chris Lattner | 528180e | 2006-03-19 06:10:09 +0000 | [diff] [blame] | 238 | def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC", |
| 239 | [(set VRRC:$rD, (v4f32 (undef)))]>; |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 240 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 241 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 242 | // scheduler into a branch sequence. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 243 | let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler. |
| 244 | PPC970_Single = 1 in { |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 245 | def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 246 | i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 247 | def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F, |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 248 | i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 249 | def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 250 | i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>; |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 251 | } |
| 252 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 253 | let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in { |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 254 | let isReturn = 1 in |
| 255 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 256 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 257 | } |
| 258 | |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 259 | let Defs = [LR] in |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 260 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>, |
| 261 | PPC970_Unit_BRU; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 262 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 263 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, |
| 264 | noResults = 1, PPC970_Unit = 7 in { |
Nate Begeman | 81e8097 | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 265 | def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true), |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 266 | "; COND_BRANCH", []>; |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 267 | def B : IForm<18, 0, 0, (ops target:$dst), |
| 268 | "b $dst", BrB, |
| 269 | [(br bb:$dst)]>; |
Chris Lattner | dd99885 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 270 | |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 271 | // FIXME: 4*CR# needs to be added to the BI field! |
| 272 | // This will only work for CR0 as it stands now |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 273 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 274 | "blt $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 275 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 276 | "ble $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 277 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 278 | "beq $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 279 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 280 | "bge $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 281 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 282 | "bgt $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 283 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 284 | "bne $crS, $block", BrB>; |
Chris Lattner | 6df2507 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 285 | def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block), |
| 286 | "bun $crS, $block", BrB>; |
| 287 | def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block), |
| 288 | "bnu $crS, $block", BrB>; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 291 | let isCall = 1, noResults = 1, PPC970_Unit = 7, |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 292 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 293 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 294 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | be80fc8 | 2006-03-16 22:35:59 +0000 | [diff] [blame] | 295 | V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19, |
Chris Lattner | 1f24df6 | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 296 | LR,CTR, |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 297 | CR0,CR1,CR5,CR6,CR7] in { |
| 298 | // Convenient aliases for call instructions |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 299 | def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops), |
| 300 | "bl $func", BrB, []>; |
| 301 | def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops), |
| 302 | "bla $func", BrB, []>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 303 | def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB, |
| 304 | []>; |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 305 | } |
| 306 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 307 | // D-Form instructions. Most instructions that perform an operation on a |
| 308 | // register and an immediate are of this type. |
| 309 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 310 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 311 | def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src), |
| 312 | "lbz $rD, $src", LdStGeneral, |
| 313 | [(set GPRC:$rD, (zextload iaddr:$src, i8))]>; |
| 314 | def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src), |
| 315 | "lha $rD, $src", LdStLHA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 316 | [(set GPRC:$rD, (sextload iaddr:$src, i16))]>, |
| 317 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 318 | def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src), |
| 319 | "lhz $rD, $src", LdStGeneral, |
| 320 | [(set GPRC:$rD, (zextload iaddr:$src, i16))]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 321 | def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src), |
| 322 | "lwz $rD, $src", LdStGeneral, |
| 323 | [(set GPRC:$rD, (load iaddr:$src))]>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 324 | def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 325 | "lwzu $rD, $disp($rA)", LdStGeneral, |
| 326 | []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 327 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 328 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 329 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 330 | "addi $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 331 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 332 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 333 | "addic $rD, $rA, $imm", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 334 | [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>, |
| 335 | PPC970_DGroup_Cracked; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 336 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 337 | "addic. $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 338 | []>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 339 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 340 | "addis $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 341 | [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 342 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 343 | "la $rD, $sym($rA)", IntGeneral, |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 344 | [(set GPRC:$rD, (add GPRC:$rA, |
| 345 | (PPClo tglobaladdr:$sym, 0)))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 346 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 347 | "mulli $rD, $rA, $imm", IntMulLI, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 348 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 349 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 350 | "subfic $rD, $rA, $imm", IntGeneral, |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 351 | [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>; |
Chris Lattner | bae5b3c | 2005-11-17 07:04:43 +0000 | [diff] [blame] | 352 | def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 353 | "li $rD, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 354 | [(set GPRC:$rD, immSExt16:$imm)]>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 355 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 356 | "lis $rD, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 357 | [(set GPRC:$rD, imm16Shifted:$imm)]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 358 | } |
| 359 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 360 | def STB : DForm_3<38, (ops GPRC:$rS, memri:$src), |
| 361 | "stb $rS, $src", LdStGeneral, |
| 362 | [(truncstore GPRC:$rS, iaddr:$src, i8)]>; |
| 363 | def STH : DForm_3<44, (ops GPRC:$rS, memri:$src), |
| 364 | "sth $rS, $src", LdStGeneral, |
| 365 | [(truncstore GPRC:$rS, iaddr:$src, i16)]>; |
| 366 | def STW : DForm_3<36, (ops GPRC:$rS, memri:$src), |
| 367 | "stw $rS, $src", LdStGeneral, |
| 368 | [(store GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 369 | def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 370 | "stwu $rS, $disp($rA)", LdStGeneral, |
| 371 | []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 372 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 373 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 374 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 375 | "andi. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 376 | [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>, |
| 377 | isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 378 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 379 | "andis. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 380 | [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>, |
| 381 | isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 382 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 383 | "ori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 384 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 385 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 386 | "oris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 387 | [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 388 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 389 | "xori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 390 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 391 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 392 | "xoris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 393 | [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>; |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 394 | def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral, |
| 395 | []>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 396 | def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 397 | "cmpi $crD, $L, $rA, $imm", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 398 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 399 | "cmpwi $crD, $rA, $imm", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 400 | def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 401 | "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 402 | def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 403 | "cmpli $dst, $size, $src1, $src2", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 404 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 405 | "cmplwi $dst, $src1, $src2", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 406 | def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 407 | "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 408 | } |
| 409 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 410 | def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src), |
| 411 | "lfs $rD, $src", LdStLFDU, |
| 412 | [(set F4RC:$rD, (load iaddr:$src))]>; |
| 413 | def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src), |
| 414 | "lfd $rD, $src", LdStLFD, |
| 415 | [(set F8RC:$rD, (load iaddr:$src))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 416 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 417 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 418 | def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst), |
| 419 | "stfs $rS, $dst", LdStUX, |
| 420 | [(store F4RC:$rS, iaddr:$dst)]>; |
| 421 | def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst), |
| 422 | "stfd $rS, $dst", LdStUX, |
| 423 | [(store F8RC:$rS, iaddr:$dst)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 424 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 425 | |
| 426 | // DS-Form instructions. Load/Store instructions available in PPC-64 |
| 427 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 428 | let isLoad = 1, PPC970_Unit = 2 in { |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 429 | def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 430 | "lwa $rT, $DS($rA)", LdStLWA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 431 | []>, isPPC64, PPC970_DGroup_Cracked; |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 432 | def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 433 | "ld $rT, $DS($rA)", LdStLD, |
| 434 | []>, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 435 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 436 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 437 | def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 438 | "std $rT, $DS($rA)", LdStSTD, |
| 439 | []>, isPPC64; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 440 | |
| 441 | // STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register. |
| 442 | def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst), |
| 443 | "std $rT, $dst", LdStSTD, |
| 444 | [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64; |
| 445 | def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst), |
| 446 | "stdx $rT, $dst", LdStSTD, |
| 447 | [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64, |
| 448 | PPC970_DGroup_Cracked; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 449 | } |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 450 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 451 | // X-Form instructions. Most instructions that perform an operation on a |
| 452 | // register and another register are of this type. |
| 453 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 454 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 455 | def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src), |
| 456 | "lbzx $rD, $src", LdStGeneral, |
| 457 | [(set GPRC:$rD, (zextload xaddr:$src, i8))]>; |
| 458 | def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src), |
| 459 | "lhax $rD, $src", LdStLHA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 460 | [(set GPRC:$rD, (sextload xaddr:$src, i16))]>, |
| 461 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 462 | def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src), |
| 463 | "lhzx $rD, $src", LdStGeneral, |
| 464 | [(set GPRC:$rD, (zextload xaddr:$src, i16))]>; |
| 465 | def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src), |
| 466 | "lwax $rD, $src", LdStLHA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 467 | [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64, |
| 468 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 469 | def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src), |
| 470 | "lwzx $rD, $src", LdStGeneral, |
| 471 | [(set GPRC:$rD, (load xaddr:$src))]>; |
| 472 | def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src), |
| 473 | "ldx $rD, $src", LdStLD, |
| 474 | [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 475 | def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src), |
| 476 | "lvebx $vD, $src", LdStGeneral, |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 477 | []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 478 | def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src), |
| 479 | "lvehx $vD, $src", LdStGeneral, |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 480 | []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 481 | def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src), |
| 482 | "lvewx $vD, $src", LdStGeneral, |
| 483 | [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 484 | def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src), |
| 485 | "lvx $vD, $src", LdStGeneral, |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 486 | [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 487 | } |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 488 | def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA), |
| 489 | "lvsl $vD, $base, $rA", LdStGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 490 | []>, PPC970_Unit_LSU; |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 491 | def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA), |
| 492 | "lvsl $vD, $base, $rA", LdStGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 493 | []>, PPC970_Unit_LSU; |
| 494 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 495 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 496 | "nand $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 497 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 498 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 499 | "and $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 500 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 501 | def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 502 | "and. $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 503 | []>, isDOT; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 504 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 505 | "andc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 506 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 507 | def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 508 | "or $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 509 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 510 | def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 511 | "or $rA, $rS, $rB", IntGeneral, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 512 | [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>; |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 513 | def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 514 | "or $rA, $rS, $rB", IntGeneral, |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 515 | []>; |
| 516 | def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 517 | "or $rA, $rS, $rB", IntGeneral, |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 518 | []>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 519 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 520 | "nor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 521 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 522 | def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 523 | "or. $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 524 | []>, isDOT; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 525 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 526 | "orc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 527 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
| 528 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 529 | "eqv $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 530 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 531 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 532 | "xor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 533 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 534 | def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 535 | "sld $rA, $rS, $rB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 536 | [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 537 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 538 | "slw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 539 | [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 540 | def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 541 | "srd $rA, $rS, $rB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 542 | [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 543 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 544 | "srw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 545 | [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 546 | def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 547 | "srad $rA, $rS, $rB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 548 | [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 549 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 550 | "sraw $rA, $rS, $rB", IntShift, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 551 | [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 552 | } |
| 553 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 554 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst), |
| 555 | "stbx $rS, $dst", LdStGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 556 | [(truncstore GPRC:$rS, xaddr:$dst, i8)]>, |
| 557 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 558 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst), |
| 559 | "sthx $rS, $dst", LdStGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 560 | [(truncstore GPRC:$rS, xaddr:$dst, i16)]>, |
| 561 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 562 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst), |
| 563 | "stwx $rS, $dst", LdStGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 564 | [(store GPRC:$rS, xaddr:$dst)]>, |
| 565 | PPC970_DGroup_Cracked; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 566 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 567 | "stwux $rS, $rA, $rB", LdStGeneral, |
| 568 | []>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 569 | def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 570 | "stdx $rS, $rA, $rB", LdStSTD, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 571 | []>, isPPC64, PPC970_DGroup_Cracked; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 572 | def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 573 | "stdux $rS, $rA, $rB", LdStSTD, |
| 574 | []>, isPPC64; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 575 | def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 576 | "stvebx $rS, $rA, $rB", LdStGeneral, |
| 577 | []>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 578 | def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 579 | "stvehx $rS, $rA, $rB", LdStGeneral, |
| 580 | []>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 581 | def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 582 | "stvewx $rS, $rA, $rB", LdStGeneral, |
| 583 | []>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 584 | def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst), |
| 585 | "stvx $rS, $dst", LdStGeneral, |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 586 | [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 587 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 588 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 589 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 590 | "srawi $rA, $rS, $SH", IntShift, |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 591 | [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 592 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 593 | "cntlzw $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 594 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 595 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 596 | "extsb $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 597 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 598 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 599 | "extsh $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 600 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Nate Begeman | 01595c5 | 2005-11-26 22:39:34 +0000 | [diff] [blame] | 601 | def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS), |
| 602 | "extsw $rA, $rS", IntGeneral, |
| 603 | [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 604 | /// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers. |
| 605 | def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS), |
| 606 | "extsw $rA, $rS", IntGeneral, |
| 607 | [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64; |
| 608 | |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 609 | def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 610 | "cmp $crD, $long, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 611 | def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 612 | "cmpl $crD, $long, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 613 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 614 | "cmpw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 615 | def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 616 | "cmpd $crD, $rA, $rB", IntCompare>, isPPC64; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 617 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 618 | "cmplw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 619 | def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 620 | "cmpld $crD, $rA, $rB", IntCompare>, isPPC64; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 621 | } |
| 622 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 623 | //def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 624 | // "fcmpo $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 625 | def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 626 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 627 | def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 628 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 629 | } |
| 630 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 631 | def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src), |
| 632 | "lfsx $frD, $src", LdStLFDU, |
| 633 | [(set F4RC:$frD, (load xaddr:$src))]>; |
| 634 | def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src), |
| 635 | "lfdx $frD, $src", LdStLFDU, |
| 636 | [(set F8RC:$frD, (load xaddr:$src))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 637 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 638 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 639 | def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 640 | "fcfid $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 641 | [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 642 | def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 643 | "fctidz $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 644 | [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 645 | def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 646 | "fctiwz $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 647 | [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 648 | def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 649 | "frsp $frD, $frB", FPGeneral, |
Chris Lattner | 7cb6491 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 650 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 651 | def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 652 | "fsqrt $frD, $frB", FPSqrt, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 653 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 654 | def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 655 | "fsqrts $frD, $frB", FPSqrt, |
Chris Lattner | e0b2e63 | 2005-10-15 21:44:15 +0000 | [diff] [blame] | 656 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 657 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 658 | |
| 659 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 660 | /// |
| 661 | /// Note that these are defined as pseudo-ops on the PPC970 because they are |
| 662 | /// often coallesced away and we don't want the dispatch group builder to think |
| 663 | /// that they will fill slots (which could cause the load of a LSU reject to |
| 664 | /// sneak into a d-group with a store). |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 665 | def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 666 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 667 | []>, // (set F4RC:$frD, F4RC:$frB) |
| 668 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 669 | def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 670 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 671 | []>, // (set F8RC:$frD, F8RC:$frB) |
| 672 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 673 | def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 674 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 675 | [(set F8RC:$frD, (fextend F4RC:$frB))]>, |
| 676 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 677 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 678 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 679 | // These are artificially split into two different forms, for 4/8 byte FP. |
| 680 | def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 681 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 682 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
| 683 | def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 684 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 685 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
| 686 | def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 687 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 688 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
| 689 | def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 690 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 691 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
| 692 | def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 693 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 694 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
| 695 | def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 696 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 697 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 698 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 699 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 700 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 701 | def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 702 | "stfiwx $frS, $dst", LdStUX, |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 703 | [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 704 | def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst), |
| 705 | "stfsx $frS, $dst", LdStUX, |
| 706 | [(store F4RC:$frS, xaddr:$dst)]>; |
| 707 | def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst), |
| 708 | "stfdx $frS, $dst", LdStUX, |
| 709 | [(store F8RC:$frS, xaddr:$dst)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 710 | } |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 711 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 712 | // XL-Form instructions. condition register logical ops. |
| 713 | // |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 714 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 715 | "mcrf $BF, $BFA", BrMCR>, |
| 716 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 717 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 718 | // XFX-Form instructions. Instructions that deal with SPRs. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 719 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 720 | def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>, |
| 721 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 722 | def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>, |
| 723 | PPC970_DGroup_First, PPC970_Unit_FXU; |
| 724 | |
| 725 | def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>, |
| 726 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 727 | def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>, |
| 728 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 729 | |
| 730 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like |
| 731 | // a GPR on the PPC970. As such, copies in and out have the same performance |
| 732 | // characteristics as an OR instruction. |
| 733 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), |
| 734 | "mtspr 256, $rS", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 735 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 736 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), |
| 737 | "mfspr $rT, 256", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 738 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 739 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 740 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>, |
| 741 | PPC970_MicroCode, PPC970_Unit_CRU; |
Chris Lattner | 28b9cc2 | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 742 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 743 | "mtcrf $FXM, $rS", BrMCRX>, |
| 744 | PPC970_MicroCode, PPC970_Unit_CRU; |
Nate Begeman | 7ac8e6b | 2005-11-29 22:42:50 +0000 | [diff] [blame] | 745 | def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 746 | "mfcr $rT, $FXM", SprMFCR>, |
| 747 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 748 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 749 | // XS-Form instructions. Just 'sradi' |
| 750 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 751 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 752 | def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 753 | "sradi $rA, $rS, $SH", IntRotateD>, isPPC64; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 754 | |
| 755 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 756 | // |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 757 | def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 758 | "add $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 759 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 760 | def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 761 | "add $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 762 | [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 763 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 764 | "addc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 765 | [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>, |
| 766 | PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 767 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 768 | "adde $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 769 | [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 770 | def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 771 | "divd $rT, $rA, $rB", IntDivD, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 772 | [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 773 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 774 | def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 775 | "divdu $rT, $rA, $rB", IntDivD, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 776 | [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 777 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 778 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 779 | "divw $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 780 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 781 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 782 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 783 | "divwu $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 784 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 785 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 786 | def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 787 | "mulhd $rT, $rA, $rB", IntMulHW, |
| 788 | [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>; |
| 789 | def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 790 | "mulhdu $rT, $rA, $rB", IntMulHWU, |
| 791 | [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 792 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 793 | "mulhw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 794 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 795 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 796 | "mulhwu $rT, $rA, $rB", IntMulHWU, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 797 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 798 | def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 799 | "mulld $rT, $rA, $rB", IntMulHD, |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 800 | [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 801 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 802 | "mullw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 803 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 804 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 805 | "subf $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 806 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 807 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 808 | "subfc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 809 | [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>, |
| 810 | PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 811 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 812 | "subfe $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 813 | [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 814 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 815 | "addme $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 816 | [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 817 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 818 | "addze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 819 | [(set GPRC:$rT, (adde GPRC:$rA, 0))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 820 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 821 | "neg $rT, $rA", IntGeneral, |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 822 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 823 | def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA), |
| 824 | "subfme $rT, $rA", IntGeneral, |
| 825 | [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 826 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 827 | "subfze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 828 | [(set GPRC:$rT, (sube 0, GPRC:$rA))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 829 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 830 | |
| 831 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 832 | // this type. |
| 833 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 834 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 835 | def FMADD : AForm_1<63, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 836 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 837 | "fmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 838 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 839 | F8RC:$FRB))]>, |
| 840 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 841 | def FMADDS : AForm_1<59, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 842 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 843 | "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 844 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 845 | F4RC:$FRB))]>, |
| 846 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 847 | def FMSUB : AForm_1<63, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 848 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 849 | "fmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 850 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 851 | F8RC:$FRB))]>, |
| 852 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 853 | def FMSUBS : AForm_1<59, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 854 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 855 | "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 856 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 857 | F4RC:$FRB))]>, |
| 858 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 859 | def FNMADD : AForm_1<63, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 860 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 861 | "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 862 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 863 | F8RC:$FRB)))]>, |
| 864 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 865 | def FNMADDS : AForm_1<59, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 866 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 867 | "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 868 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 869 | F4RC:$FRB)))]>, |
| 870 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 871 | def FNMSUB : AForm_1<63, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 872 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 873 | "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 874 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 875 | F8RC:$FRB)))]>, |
| 876 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 877 | def FNMSUBS : AForm_1<59, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 878 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 879 | "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 880 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 881 | F4RC:$FRB)))]>, |
| 882 | Requires<[FPContractions]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 883 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 884 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 885 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 886 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 887 | def FSELD : AForm_1<63, 23, |
| 888 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 889 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 890 | [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 891 | def FSELS : AForm_1<63, 23, |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 892 | (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 893 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 894 | [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 895 | def FADD : AForm_2<63, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 896 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 897 | "fadd $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 898 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 899 | def FADDS : AForm_2<59, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 900 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 901 | "fadds $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 902 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 903 | def FDIV : AForm_2<63, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 904 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 905 | "fdiv $FRT, $FRA, $FRB", FPDivD, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 906 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 907 | def FDIVS : AForm_2<59, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 908 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 909 | "fdivs $FRT, $FRA, $FRB", FPDivS, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 910 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 911 | def FMUL : AForm_3<63, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 912 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 913 | "fmul $FRT, $FRA, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 914 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 915 | def FMULS : AForm_3<59, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 916 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 917 | "fmuls $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 918 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 919 | def FSUB : AForm_2<63, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 920 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 921 | "fsub $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 922 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 923 | def FSUBS : AForm_2<59, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 924 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 925 | "fsubs $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 926 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 927 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 928 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 929 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 930 | // M-Form instructions. rotate and mask instructions. |
| 931 | // |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 932 | let isTwoAddress = 1, isCommutable = 1 in { |
| 933 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 934 | def RLWIMI : MForm_2<20, |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 935 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 936 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 937 | []>, PPC970_DGroup_Cracked; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 938 | def RLDIMI : MDForm_1<30, 3, |
| 939 | (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 940 | "rldimi $rA, $rS, $SH, $MB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 941 | []>, isPPC64; |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 942 | } |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 943 | def RLWINM : MForm_2<21, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 944 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 945 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 946 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 947 | def RLWINMo : MForm_2<21, |
Nate Begeman | 9f833d3 | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 948 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 949 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 950 | []>, isDOT, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 951 | def RLWNM : MForm_2<23, |
Nate Begeman | cd08e4c | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 952 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 953 | "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 954 | []>; |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 955 | |
| 956 | // MD-Form instructions. 64 bit rotate instructions. |
| 957 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 958 | def RLDICL : MDForm_1<30, 0, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 959 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 960 | "rldicl $rA, $rS, $SH, $MB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 961 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 962 | def RLDICR : MDForm_1<30, 1, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 963 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 964 | "rldicr $rA, $rS, $SH, $ME", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 965 | []>, isPPC64; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 966 | } |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 967 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 968 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 969 | let PPC970_Unit = 5 in { // VALU Operations. |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 970 | // VA-Form instructions. 3-input AltiVec ops. |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 971 | def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 972 | "vmaddfp $vD, $vA, $vC, $vB", VecFP, |
| 973 | [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 974 | VRRC:$vB))]>, |
| 975 | Requires<[FPContractions]>; |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 976 | def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 977 | "vnmsubfp $vD, $vA, $vC, $vB", VecFP, |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 978 | [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC), |
| 979 | VRRC:$vB)))]>, |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 980 | Requires<[FPContractions]>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 981 | |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 982 | def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB), |
| 983 | "vperm $vD, $vA, $vC, $vB", VecPerm, |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 984 | [(set VRRC:$vD, |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 985 | (PPCvperm (v4f32 VRRC:$vA), VRRC:$vC, VRRC:$vB))]>; |
Chris Lattner | abdff1e | 2006-03-20 01:00:56 +0000 | [diff] [blame] | 986 | |
| 987 | |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 988 | // VX-Form instructions. AltiVec arithmetic ops. |
| 989 | def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 990 | "vaddfp $vD, $vA, $vB", VecFP, |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 991 | [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>; |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 992 | def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 993 | "vadduwm $vD, $vA, $vB", VecGeneral, |
Chris Lattner | 32f57d9 | 2006-03-20 17:51:58 +0000 | [diff] [blame] | 994 | [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 995 | def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 996 | "vcfsx $vD, $vB, $UIMM", VecFP, |
| 997 | []>; |
| 998 | def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 999 | "vcfux $vD, $vB, $UIMM", VecFP, |
| 1000 | []>; |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 1001 | def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1002 | "vctsxs $vD, $vB, $UIMM", VecFP, |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1003 | []>; |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 1004 | def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1005 | "vctuxs $vD, $vB, $UIMM", VecFP, |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1006 | []>; |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 1007 | def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB), |
| 1008 | "vexptefp $vD, $vB", VecFP, |
| 1009 | []>; |
| 1010 | def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB), |
| 1011 | "vlogefp $vD, $vB", VecFP, |
| 1012 | []>; |
| 1013 | def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1014 | "vmaxfp $vD, $vA, $vB", VecFP, |
| 1015 | []>; |
| 1016 | def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1017 | "vminfp $vD, $vA, $vB", VecFP, |
| 1018 | []>; |
| 1019 | def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB), |
| 1020 | "vrefp $vD, $vB", VecFP, |
| 1021 | []>; |
| 1022 | def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB), |
| 1023 | "vrfim $vD, $vB", VecFP, |
| 1024 | []>; |
| 1025 | def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB), |
| 1026 | "vrfin $vD, $vB", VecFP, |
| 1027 | []>; |
| 1028 | def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB), |
| 1029 | "vrfip $vD, $vB", VecFP, |
| 1030 | []>; |
| 1031 | def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB), |
| 1032 | "vrfiz $vD, $vB", VecFP, |
| 1033 | []>; |
| 1034 | def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB), |
| 1035 | "vrsqrtefp $vD, $vB", VecFP, |
| 1036 | []>; |
| 1037 | def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1038 | "vsubfp $vD, $vA, $vB", VecFP, |
| 1039 | [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>; |
Chris Lattner | 335fd3c | 2006-03-16 20:03:58 +0000 | [diff] [blame] | 1040 | def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1041 | "vor $vD, $vA, $vB", VecFP, |
| 1042 | []>; |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1043 | def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1044 | "vxor $vD, $vA, $vB", VecFP, |
| 1045 | []>; |
Chris Lattner | 556aae0 | 2006-03-20 04:47:33 +0000 | [diff] [blame] | 1046 | |
Chris Lattner | 08e25de | 2006-03-20 05:05:55 +0000 | [diff] [blame] | 1047 | def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | 556aae0 | 2006-03-20 04:47:33 +0000 | [diff] [blame] | 1048 | "vspltb $vD, $vB, $UIMM", VecPerm, |
| 1049 | []>; |
Chris Lattner | 08e25de | 2006-03-20 05:05:55 +0000 | [diff] [blame] | 1050 | def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | 556aae0 | 2006-03-20 04:47:33 +0000 | [diff] [blame] | 1051 | "vsplth $vD, $vB, $UIMM", VecPerm, |
| 1052 | []>; |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1053 | |
Chris Lattner | dd4d2d0 | 2006-03-20 06:51:10 +0000 | [diff] [blame] | 1054 | def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1055 | "vspltw $vD, $vB, $UIMM", VecPerm, |
Evan Cheng | e63d746 | 2006-03-20 08:14:16 +0000 | [diff] [blame] | 1056 | [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef), |
| 1057 | VSPLT_shuffle_mask:$UIMM))]>; |
Chris Lattner | dd4d2d0 | 2006-03-20 06:51:10 +0000 | [diff] [blame] | 1058 | // FIXME: ALSO ADD SUPPORT FOR v4i32! |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1059 | |
| 1060 | // VX-Form Pseudo Instructions |
| 1061 | |
| 1062 | def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD), |
| 1063 | "vxor $vD, $vD, $vD", VecFP, |
| 1064 | []>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1065 | } |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1066 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1067 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1068 | //===----------------------------------------------------------------------===// |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1069 | // DWARF Pseudo Instructions |
| 1070 | // |
| 1071 | |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1072 | def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file), |
| 1073 | "; .loc $file, $line, $col", |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1074 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1075 | (i32 imm:$file))]>; |
| 1076 | |
| 1077 | def DWARF_LABEL : Pseudo<(ops i32imm:$id), |
| 1078 | "\nLdebug_loc$id:", |
| 1079 | [(dwarf_label (i32 imm:$id))]>; |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1080 | |
| 1081 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1082 | // PowerPC Instruction Patterns |
| 1083 | // |
| 1084 | |
Chris Lattner | 30e21a4 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 1085 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 1086 | def : Pat<(i32 imm:$imm), |
| 1087 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 91da862 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 1088 | |
| 1089 | // Implement the 'not' operation with the NOR instruction. |
| 1090 | def NOT : Pat<(not GPRC:$in), |
| 1091 | (NOR GPRC:$in, GPRC:$in)>; |
| 1092 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1093 | // ADD an arbitrary immediate. |
| 1094 | def : Pat<(add GPRC:$in, imm:$imm), |
| 1095 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 1096 | // OR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1097 | def : Pat<(or GPRC:$in, imm:$imm), |
| 1098 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1099 | // XOR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1100 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 1101 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1102 | // SUBFIC |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 1103 | def : Pat<(sub immSExt16:$imm, GPRC:$in), |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1104 | (SUBFIC GPRC:$in, imm:$imm)>; |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1105 | |
Chris Lattner | e5cf122 | 2006-01-09 23:20:37 +0000 | [diff] [blame] | 1106 | // Return void support. |
| 1107 | def : Pat<(ret), (BLR)>; |
| 1108 | |
| 1109 | // 64-bit support |
Nate Begeman | f492f99 | 2005-12-16 09:19:13 +0000 | [diff] [blame] | 1110 | def : Pat<(i64 (zext GPRC:$in)), |
Chris Lattner | f6cd147 | 2005-10-19 04:32:04 +0000 | [diff] [blame] | 1111 | (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>; |
Nate Begeman | f492f99 | 2005-12-16 09:19:13 +0000 | [diff] [blame] | 1112 | def : Pat<(i64 (anyext GPRC:$in)), |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1113 | (OR4To8 GPRC:$in, GPRC:$in)>; |
Nate Begeman | f492f99 | 2005-12-16 09:19:13 +0000 | [diff] [blame] | 1114 | def : Pat<(i32 (trunc G8RC:$in)), |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1115 | (OR8To4 G8RC:$in, G8RC:$in)>; |
| 1116 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1117 | // SHL |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1118 | def : Pat<(shl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1119 | (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>; |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1120 | def : Pat<(shl G8RC:$in, (i64 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1121 | (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>; |
| 1122 | // SRL |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1123 | def : Pat<(srl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1124 | (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>; |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1125 | def : Pat<(srl G8RC:$in, (i64 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1126 | (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>; |
| 1127 | |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 1128 | // ROTL |
| 1129 | def : Pat<(rotl GPRC:$in, GPRC:$sh), |
| 1130 | (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>; |
| 1131 | def : Pat<(rotl GPRC:$in, (i32 imm:$imm)), |
| 1132 | (RLWINM GPRC:$in, imm:$imm, 0, 31)>; |
| 1133 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1134 | // Hi and Lo for Darwin Global Addresses. |
Chris Lattner | d717b19 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 1135 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; |
| 1136 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; |
| 1137 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; |
| 1138 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1139 | def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)), |
| 1140 | (ADDIS GPRC:$in, tglobaladdr:$g)>; |
Nate Begeman | 28a6b02 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 1141 | def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)), |
| 1142 | (ADDIS GPRC:$in, tconstpool:$g)>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1143 | |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1144 | def : Pat<(fmul VRRC:$vA, VRRC:$vB), |
Chris Lattner | 8593f98 | 2006-03-21 00:51:38 +0000 | [diff] [blame] | 1145 | (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>; |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1146 | |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 1147 | // Fused negative multiply subtract, alternate pattern |
| 1148 | def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)), |
| 1149 | (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>, |
| 1150 | Requires<[FPContractions]>; |
| 1151 | def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)), |
| 1152 | (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>, |
| 1153 | Requires<[FPContractions]>; |
| 1154 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 1155 | // Fused multiply add and multiply sub for packed float. These are represented |
| 1156 | // separately from the real instructions above, for operations that must have |
| 1157 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
| 1158 | def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C), |
| 1159 | (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>; |
| 1160 | def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C), |
| 1161 | (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>; |
| 1162 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 1163 | // Standard shifts. These are represented separately from the real shifts above |
| 1164 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift |
| 1165 | // amounts. |
| 1166 | def : Pat<(sra GPRC:$rS, GPRC:$rB), |
| 1167 | (SRAW GPRC:$rS, GPRC:$rB)>; |
| 1168 | def : Pat<(srl GPRC:$rS, GPRC:$rB), |
| 1169 | (SRW GPRC:$rS, GPRC:$rB)>; |
| 1170 | def : Pat<(shl GPRC:$rS, GPRC:$rB), |
| 1171 | (SLW GPRC:$rS, GPRC:$rB)>; |
| 1172 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1173 | def : Pat<(i32 (zextload iaddr:$src, i1)), |
| 1174 | (LBZ iaddr:$src)>; |
| 1175 | def : Pat<(i32 (zextload xaddr:$src, i1)), |
| 1176 | (LBZX xaddr:$src)>; |
| 1177 | def : Pat<(i32 (extload iaddr:$src, i1)), |
| 1178 | (LBZ iaddr:$src)>; |
| 1179 | def : Pat<(i32 (extload xaddr:$src, i1)), |
| 1180 | (LBZX xaddr:$src)>; |
| 1181 | def : Pat<(i32 (extload iaddr:$src, i8)), |
| 1182 | (LBZ iaddr:$src)>; |
| 1183 | def : Pat<(i32 (extload xaddr:$src, i8)), |
| 1184 | (LBZX xaddr:$src)>; |
| 1185 | def : Pat<(i32 (extload iaddr:$src, i16)), |
| 1186 | (LHZ iaddr:$src)>; |
| 1187 | def : Pat<(i32 (extload xaddr:$src, i16)), |
| 1188 | (LHZX xaddr:$src)>; |
| 1189 | def : Pat<(f64 (extload iaddr:$src, f32)), |
| 1190 | (FMRSD (LFS iaddr:$src))>; |
| 1191 | def : Pat<(f64 (extload xaddr:$src, f32)), |
| 1192 | (FMRSD (LFSX xaddr:$src))>; |
| 1193 | |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 1194 | def : Pat<(v4i32 (load xoaddr:$src)), |
| 1195 | (v4i32 (LVX xoaddr:$src))>; |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 1196 | def : Pat<(v16i8 (load xoaddr:$src)), |
| 1197 | (v16i8 (LVX xoaddr:$src))>; |
| 1198 | |
| 1199 | |
Chris Lattner | 32f57d9 | 2006-03-20 17:51:58 +0000 | [diff] [blame] | 1200 | def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM), |
| 1201 | (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>; |
| 1202 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 1203 | def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC), |
| 1204 | (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>; |
| 1205 | |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 1206 | def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst), |
| 1207 | (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 1208 | def : Pat<(v4i32 (PPClve_x xoaddr:$src)), |
| 1209 | (v4i32 (LVEWX xoaddr:$src))>; |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 1210 | |
Chris Lattner | 528180e | 2006-03-19 06:10:09 +0000 | [diff] [blame] | 1211 | def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>; |
| 1212 | |
Chris Lattner | dc6af72 | 2006-03-23 19:54:27 +0000 | [diff] [blame] | 1213 | // bit_convert |
| 1214 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 1215 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
Chris Lattner | 335fd3c | 2006-03-16 20:03:58 +0000 | [diff] [blame] | 1216 | |
Chris Lattner | ea874f3 | 2005-09-24 00:41:58 +0000 | [diff] [blame] | 1217 | // Same as above, but using a temporary. FIXME: implement temporaries :) |
Chris Lattner | 4ac85b3 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 1218 | /* |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 1219 | def : Pattern<(xor GPRC:$in, imm:$imm), |
| 1220 | [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))), |
| 1221 | (XORIS GPRC:$tmp, (HI16 imm:$imm))]>; |
Chris Lattner | 4ac85b3 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 1222 | */ |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 1223 | |