Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1 | //===-- RegAllocFast.cpp - A fast register allocator for debug code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This register allocator allocates registers to a basic block at a time, |
| 11 | // attempting to keep values in registers and reusing registers as appropriate. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "regalloc" |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 16 | #include "RegisterClassInfo.h" |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 17 | #include "llvm/BasicBlock.h" |
| 18 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 19 | #include "llvm/CodeGen/MachineInstr.h" |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 23 | #include "llvm/CodeGen/Passes.h" |
| 24 | #include "llvm/CodeGen/RegAllocRegistry.h" |
| 25 | #include "llvm/Target/TargetInstrInfo.h" |
| 26 | #include "llvm/Target/TargetMachine.h" |
| 27 | #include "llvm/Support/CommandLine.h" |
| 28 | #include "llvm/Support/Debug.h" |
| 29 | #include "llvm/Support/ErrorHandling.h" |
| 30 | #include "llvm/Support/raw_ostream.h" |
| 31 | #include "llvm/ADT/DenseMap.h" |
| 32 | #include "llvm/ADT/IndexedMap.h" |
| 33 | #include "llvm/ADT/SmallSet.h" |
| 34 | #include "llvm/ADT/SmallVector.h" |
| 35 | #include "llvm/ADT/Statistic.h" |
| 36 | #include "llvm/ADT/STLExtras.h" |
| 37 | #include <algorithm> |
| 38 | using namespace llvm; |
| 39 | |
| 40 | STATISTIC(NumStores, "Number of stores added"); |
| 41 | STATISTIC(NumLoads , "Number of loads added"); |
Jakob Stoklund Olesen | 8a65c51 | 2010-05-14 21:55:50 +0000 | [diff] [blame] | 42 | STATISTIC(NumCopies, "Number of copies coalesced"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 43 | |
| 44 | static RegisterRegAlloc |
| 45 | fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator); |
| 46 | |
| 47 | namespace { |
| 48 | class RAFast : public MachineFunctionPass { |
| 49 | public: |
| 50 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 51 | RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1), |
Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 52 | isBulkSpilling(false) { |
| 53 | initializePHIEliminationPass(*PassRegistry::getPassRegistry()); |
| 54 | initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry()); |
| 55 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 56 | private: |
| 57 | const TargetMachine *TM; |
| 58 | MachineFunction *MF; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 59 | MachineRegisterInfo *MRI; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 60 | const TargetRegisterInfo *TRI; |
| 61 | const TargetInstrInfo *TII; |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 62 | RegisterClassInfo RegClassInfo; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 63 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 64 | // Basic block currently being allocated. |
| 65 | MachineBasicBlock *MBB; |
| 66 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 67 | // StackSlotForVirtReg - Maps virtual regs to the frame index where these |
| 68 | // values are spilled. |
| 69 | IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg; |
| 70 | |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 71 | // Everything we know about a live virtual register. |
| 72 | struct LiveReg { |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 73 | MachineInstr *LastUse; // Last instr to use reg. |
| 74 | unsigned PhysReg; // Currently held here. |
| 75 | unsigned short LastOpNum; // OpNum on LastUse. |
| 76 | bool Dirty; // Register needs spill. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 77 | |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 78 | LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0), |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 79 | Dirty(false) {} |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 80 | }; |
| 81 | |
| 82 | typedef DenseMap<unsigned, LiveReg> LiveRegMap; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 83 | typedef LiveRegMap::value_type LiveRegEntry; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 84 | |
| 85 | // LiveVirtRegs - This map contains entries for each virtual register |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 86 | // that is currently available in a physical register. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 87 | LiveRegMap LiveVirtRegs; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 88 | |
Devang Patel | 72d9b0e | 2011-06-21 22:36:03 +0000 | [diff] [blame] | 89 | DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap; |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 90 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 91 | // RegState - Track the state of a physical register. |
| 92 | enum RegState { |
| 93 | // A disabled register is not available for allocation, but an alias may |
| 94 | // be in use. A register can only be moved out of the disabled state if |
| 95 | // all aliases are disabled. |
| 96 | regDisabled, |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 97 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 98 | // A free register is not currently in use and can be allocated |
| 99 | // immediately without checking aliases. |
| 100 | regFree, |
| 101 | |
Evan Cheng | d8a1624 | 2011-04-22 01:40:20 +0000 | [diff] [blame] | 102 | // A reserved register has been assigned explicitly (e.g., setting up a |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 103 | // call parameter), and it remains reserved until it is used. |
| 104 | regReserved |
| 105 | |
| 106 | // A register state may also be a virtual register number, indication that |
| 107 | // the physical register is currently allocated to a virtual register. In |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 108 | // that case, LiveVirtRegs contains the inverse mapping. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 109 | }; |
| 110 | |
| 111 | // PhysRegState - One of the RegState enums, or a virtreg. |
| 112 | std::vector<unsigned> PhysRegState; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 113 | |
| 114 | // UsedInInstr - BitVector of physregs that are used in the current |
| 115 | // instruction, and so cannot be allocated. |
| 116 | BitVector UsedInInstr; |
| 117 | |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 118 | // SkippedInstrs - Descriptors of instructions whose clobber list was |
| 119 | // ignored because all registers were spilled. It is still necessary to |
| 120 | // mark all the clobbered registers as used by the function. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 121 | SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs; |
Jakob Stoklund Olesen | 6de0717 | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 122 | |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 123 | // isBulkSpilling - This flag is set when LiveRegMap will be cleared |
| 124 | // completely after spilling all live registers. LiveRegMap entries should |
| 125 | // not be erased. |
| 126 | bool isBulkSpilling; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 127 | |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 128 | enum { |
| 129 | spillClean = 1, |
| 130 | spillDirty = 100, |
| 131 | spillImpossible = ~0u |
| 132 | }; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 133 | public: |
| 134 | virtual const char *getPassName() const { |
| 135 | return "Fast Register Allocator"; |
| 136 | } |
| 137 | |
| 138 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 139 | AU.setPreservesCFG(); |
| 140 | AU.addRequiredID(PHIEliminationID); |
| 141 | AU.addRequiredID(TwoAddressInstructionPassID); |
| 142 | MachineFunctionPass::getAnalysisUsage(AU); |
| 143 | } |
| 144 | |
| 145 | private: |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 146 | bool runOnMachineFunction(MachineFunction &Fn); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 147 | void AllocateBasicBlock(); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 148 | void handleThroughOperands(MachineInstr *MI, |
| 149 | SmallVectorImpl<unsigned> &VirtDead); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 150 | int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC); |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 151 | bool isLastUseOfLocalReg(MachineOperand&); |
| 152 | |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 153 | void addKillFlag(const LiveReg&); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 154 | void killVirtReg(LiveRegMap::iterator); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 155 | void killVirtReg(unsigned VirtReg); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 156 | void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator); |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 157 | void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg); |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 158 | |
| 159 | void usePhysReg(MachineOperand&); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 160 | void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState); |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 161 | unsigned calcSpillCost(unsigned PhysReg) const; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 162 | void assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg); |
| 163 | void allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint); |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 164 | LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum, |
| 165 | unsigned VirtReg, unsigned Hint); |
| 166 | LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum, |
| 167 | unsigned VirtReg, unsigned Hint); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 168 | void spillAll(MachineInstr *MI); |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 169 | bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 170 | }; |
| 171 | char RAFast::ID = 0; |
| 172 | } |
| 173 | |
| 174 | /// getStackSpaceFor - This allocates space for the specified virtual register |
| 175 | /// to be held on the stack. |
| 176 | int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) { |
| 177 | // Find the location Reg would belong... |
| 178 | int SS = StackSlotForVirtReg[VirtReg]; |
| 179 | if (SS != -1) |
| 180 | return SS; // Already has space allocated? |
| 181 | |
| 182 | // Allocate a new stack object for this spill location... |
| 183 | int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(), |
| 184 | RC->getAlignment()); |
| 185 | |
| 186 | // Assign the slot. |
| 187 | StackSlotForVirtReg[VirtReg] = FrameIdx; |
| 188 | return FrameIdx; |
| 189 | } |
| 190 | |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 191 | /// isLastUseOfLocalReg - Return true if MO is the only remaining reference to |
| 192 | /// its virtual register, and it is guaranteed to be a block-local register. |
| 193 | /// |
| 194 | bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) { |
| 195 | // Check for non-debug uses or defs following MO. |
| 196 | // This is the most likely way to fail - fast path it. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 197 | MachineOperand *Next = &MO; |
| 198 | while ((Next = Next->getNextOperandForReg())) |
| 199 | if (!Next->isDebug()) |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 200 | return false; |
| 201 | |
| 202 | // If the register has ever been spilled or reloaded, we conservatively assume |
| 203 | // it is a global register used in multiple blocks. |
| 204 | if (StackSlotForVirtReg[MO.getReg()] != -1) |
| 205 | return false; |
| 206 | |
| 207 | // Check that the use/def chain has exactly one operand - MO. |
| 208 | return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO; |
| 209 | } |
| 210 | |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 211 | /// addKillFlag - Set kill flags on last use of a virtual register. |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 212 | void RAFast::addKillFlag(const LiveReg &LR) { |
| 213 | if (!LR.LastUse) return; |
| 214 | MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum); |
Jakob Stoklund Olesen | d32e735 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 215 | if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) { |
| 216 | if (MO.getReg() == LR.PhysReg) |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 217 | MO.setIsKill(); |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 218 | else |
| 219 | LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true); |
| 220 | } |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 221 | } |
| 222 | |
| 223 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 224 | void RAFast::killVirtReg(LiveRegMap::iterator LRI) { |
| 225 | addKillFlag(LRI->second); |
| 226 | const LiveReg &LR = LRI->second; |
| 227 | assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping"); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 228 | PhysRegState[LR.PhysReg] = regFree; |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 229 | // Erase from LiveVirtRegs unless we're spilling in bulk. |
| 230 | if (!isBulkSpilling) |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 231 | LiveVirtRegs.erase(LRI); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 232 | } |
| 233 | |
| 234 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 235 | void RAFast::killVirtReg(unsigned VirtReg) { |
| 236 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 237 | "killVirtReg needs a virtual register"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 238 | LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg); |
| 239 | if (LRI != LiveVirtRegs.end()) |
| 240 | killVirtReg(LRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 241 | } |
| 242 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 243 | /// spillVirtReg - This method spills the value specified by VirtReg into the |
Eli Friedman | 24a1182 | 2010-08-21 20:19:51 +0000 | [diff] [blame] | 244 | /// corresponding stack slot if needed. |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 245 | void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 246 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 247 | "Spilling a physical register is illegal!"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 248 | LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg); |
| 249 | assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register"); |
| 250 | spillVirtReg(MI, LRI); |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | /// spillVirtReg - Do the actual work of spilling. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 254 | void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 255 | LiveRegMap::iterator LRI) { |
| 256 | LiveReg &LR = LRI->second; |
| 257 | assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 258 | |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 259 | if (LR.Dirty) { |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 260 | // If this physreg is used by the instruction, we want to kill it on the |
| 261 | // instruction, not on the spill. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 262 | bool SpillKill = LR.LastUse != MI; |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 263 | LR.Dirty = false; |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 264 | DEBUG(dbgs() << "Spilling " << PrintReg(LRI->first, TRI) |
| 265 | << " in " << PrintReg(LR.PhysReg, TRI)); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 266 | const TargetRegisterClass *RC = MRI->getRegClass(LRI->first); |
| 267 | int FI = getStackSpaceFor(LRI->first, RC); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 268 | DEBUG(dbgs() << " to stack slot #" << FI << "\n"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 269 | TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 270 | ++NumStores; // Update statistics |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 271 | |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 272 | // If this register is used by DBG_VALUE then insert new DBG_VALUE to |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 273 | // identify spilled location as the place to find corresponding variable's |
| 274 | // value. |
Devang Patel | 72d9b0e | 2011-06-21 22:36:03 +0000 | [diff] [blame] | 275 | SmallVector<MachineInstr *, 4> &LRIDbgValues = LiveDbgValueMap[LRI->first]; |
| 276 | for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) { |
| 277 | MachineInstr *DBG = LRIDbgValues[li]; |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 278 | const MDNode *MDPtr = |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 279 | DBG->getOperand(DBG->getNumOperands()-1).getMetadata(); |
| 280 | int64_t Offset = 0; |
| 281 | if (DBG->getOperand(1).isImm()) |
| 282 | Offset = DBG->getOperand(1).getImm(); |
Devang Patel | 31defcf | 2010-08-06 00:26:18 +0000 | [diff] [blame] | 283 | DebugLoc DL; |
| 284 | if (MI == MBB->end()) { |
| 285 | // If MI is at basic block end then use last instruction's location. |
| 286 | MachineBasicBlock::iterator EI = MI; |
| 287 | DL = (--EI)->getDebugLoc(); |
| 288 | } |
| 289 | else |
| 290 | DL = MI->getDebugLoc(); |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 291 | if (MachineInstr *NewDV = |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 292 | TII->emitFrameIndexDebugValue(*MF, FI, Offset, MDPtr, DL)) { |
| 293 | MachineBasicBlock *MBB = DBG->getParent(); |
| 294 | MBB->insert(MI, NewDV); |
| 295 | DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV); |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 296 | } |
| 297 | } |
Devang Patel | 6f373a8 | 2011-06-21 23:02:36 +0000 | [diff] [blame] | 298 | // Now this register is spilled there is should not be any DBG_VALUE pointing |
| 299 | // to this register because they are all pointing to spilled value now. |
| 300 | LRIDbgValues.clear(); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 301 | if (SpillKill) |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 302 | LR.LastUse = 0; // Don't kill register again |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 303 | } |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 304 | killVirtReg(LRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 305 | } |
| 306 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 307 | /// spillAll - Spill all dirty virtregs without killing them. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 308 | void RAFast::spillAll(MachineInstr *MI) { |
Jakob Stoklund Olesen | f3ea06b | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 309 | if (LiveVirtRegs.empty()) return; |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 310 | isBulkSpilling = true; |
Jakob Stoklund Olesen | 2997985 | 2010-05-17 20:01:22 +0000 | [diff] [blame] | 311 | // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order |
| 312 | // of spilling here is deterministic, if arbitrary. |
| 313 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end(); |
| 314 | i != e; ++i) |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 315 | spillVirtReg(MI, i); |
| 316 | LiveVirtRegs.clear(); |
| 317 | isBulkSpilling = false; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 318 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 319 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 320 | /// usePhysReg - Handle the direct use of a physical register. |
| 321 | /// Check that the register is not used by a virtreg. |
| 322 | /// Kill the physreg, marking it free. |
| 323 | /// This may add implicit kills to MO->getParent() and invalidate MO. |
| 324 | void RAFast::usePhysReg(MachineOperand &MO) { |
| 325 | unsigned PhysReg = MO.getReg(); |
| 326 | assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) && |
| 327 | "Bad usePhysReg operand"); |
| 328 | |
| 329 | switch (PhysRegState[PhysReg]) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 330 | case regDisabled: |
| 331 | break; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 332 | case regReserved: |
| 333 | PhysRegState[PhysReg] = regFree; |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 334 | // Fall through |
| 335 | case regFree: |
| 336 | UsedInInstr.set(PhysReg); |
| 337 | MO.setIsKill(); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 338 | return; |
| 339 | default: |
Eric Christopher | f299da8 | 2010-12-08 21:35:09 +0000 | [diff] [blame] | 340 | // The physreg was allocated to a virtual register. That means the value we |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 341 | // wanted has been clobbered. |
| 342 | llvm_unreachable("Instruction uses an allocated register"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 343 | } |
| 344 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 345 | // Maybe a superregister is reserved? |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 346 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 347 | unsigned Alias = *AS; ++AS) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 348 | switch (PhysRegState[Alias]) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 349 | case regDisabled: |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 350 | break; |
| 351 | case regReserved: |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 352 | assert(TRI->isSuperRegister(PhysReg, Alias) && |
| 353 | "Instruction is not using a subregister of a reserved register"); |
| 354 | // Leave the superregister in the working set. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 355 | PhysRegState[Alias] = regFree; |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 356 | UsedInInstr.set(Alias); |
| 357 | MO.getParent()->addRegisterKilled(Alias, TRI, true); |
| 358 | return; |
| 359 | case regFree: |
| 360 | if (TRI->isSuperRegister(PhysReg, Alias)) { |
| 361 | // Leave the superregister in the working set. |
| 362 | UsedInInstr.set(Alias); |
| 363 | MO.getParent()->addRegisterKilled(Alias, TRI, true); |
| 364 | return; |
| 365 | } |
| 366 | // Some other alias was in the working set - clear it. |
| 367 | PhysRegState[Alias] = regDisabled; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 368 | break; |
| 369 | default: |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 370 | llvm_unreachable("Instruction uses an alias of an allocated register"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 371 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 372 | } |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 373 | |
| 374 | // All aliases are disabled, bring register into working set. |
| 375 | PhysRegState[PhysReg] = regFree; |
| 376 | UsedInInstr.set(PhysReg); |
| 377 | MO.setIsKill(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 378 | } |
| 379 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 380 | /// definePhysReg - Mark PhysReg as reserved or free after spilling any |
| 381 | /// virtregs. This is very similar to defineVirtReg except the physreg is |
| 382 | /// reserved instead of allocated. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 383 | void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg, |
| 384 | RegState NewState) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 385 | UsedInInstr.set(PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 386 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 387 | case regDisabled: |
| 388 | break; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 389 | default: |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 390 | spillVirtReg(MI, VirtReg); |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 391 | // Fall through. |
| 392 | case regFree: |
| 393 | case regReserved: |
| 394 | PhysRegState[PhysReg] = NewState; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 395 | return; |
| 396 | } |
| 397 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 398 | // This is a disabled register, disable all aliases. |
| 399 | PhysRegState[PhysReg] = NewState; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 400 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 401 | unsigned Alias = *AS; ++AS) { |
| 402 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 403 | case regDisabled: |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 404 | break; |
| 405 | default: |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 406 | spillVirtReg(MI, VirtReg); |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 407 | // Fall through. |
| 408 | case regFree: |
| 409 | case regReserved: |
| 410 | PhysRegState[Alias] = regDisabled; |
| 411 | if (TRI->isSuperRegister(PhysReg, Alias)) |
| 412 | return; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 413 | break; |
| 414 | } |
| 415 | } |
| 416 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 417 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 418 | |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 419 | // calcSpillCost - Return the cost of spilling clearing out PhysReg and |
| 420 | // aliases so it is free for allocation. |
| 421 | // Returns 0 when PhysReg is free or disabled with all aliases disabled - it |
| 422 | // can be allocated directly. |
| 423 | // Returns spillImpossible when PhysReg or an alias can't be spilled. |
| 424 | unsigned RAFast::calcSpillCost(unsigned PhysReg) const { |
Eric Christopher | 0b75634 | 2011-04-12 22:17:44 +0000 | [diff] [blame] | 425 | if (UsedInInstr.test(PhysReg)) { |
Jakob Stoklund Olesen | 27ce3b9 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 426 | DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n"); |
Jakob Stoklund Olesen | b8acb7b | 2010-05-17 21:02:08 +0000 | [diff] [blame] | 427 | return spillImpossible; |
Eric Christopher | 0b75634 | 2011-04-12 22:17:44 +0000 | [diff] [blame] | 428 | } |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 429 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 430 | case regDisabled: |
| 431 | break; |
| 432 | case regFree: |
| 433 | return 0; |
| 434 | case regReserved: |
Jakob Stoklund Olesen | 27ce3b9 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 435 | DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding " |
| 436 | << PrintReg(PhysReg, TRI) << " is reserved already.\n"); |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 437 | return spillImpossible; |
| 438 | default: |
| 439 | return LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean; |
| 440 | } |
| 441 | |
Eric Christopher | bbfc3b3 | 2011-04-12 00:48:08 +0000 | [diff] [blame] | 442 | // This is a disabled register, add up cost of aliases. |
Jakob Stoklund Olesen | 27ce3b9 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 443 | DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n"); |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 444 | unsigned Cost = 0; |
| 445 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 446 | unsigned Alias = *AS; ++AS) { |
Eric Christopher | d31df87 | 2011-04-13 00:20:59 +0000 | [diff] [blame] | 447 | if (UsedInInstr.test(Alias)) |
| 448 | return spillImpossible; |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 449 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 450 | case regDisabled: |
| 451 | break; |
| 452 | case regFree: |
| 453 | ++Cost; |
| 454 | break; |
| 455 | case regReserved: |
| 456 | return spillImpossible; |
| 457 | default: |
| 458 | Cost += LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean; |
| 459 | break; |
| 460 | } |
| 461 | } |
| 462 | return Cost; |
| 463 | } |
| 464 | |
| 465 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 466 | /// assignVirtToPhysReg - This method updates local state so that we know |
| 467 | /// that PhysReg is the proper container for VirtReg now. The physical |
| 468 | /// register must not be used for anything else when this is called. |
| 469 | /// |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 470 | void RAFast::assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 471 | DEBUG(dbgs() << "Assigning " << PrintReg(LRE.first, TRI) << " to " |
| 472 | << PrintReg(PhysReg, TRI) << "\n"); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 473 | PhysRegState[PhysReg] = LRE.first; |
| 474 | assert(!LRE.second.PhysReg && "Already assigned a physreg"); |
| 475 | LRE.second.PhysReg = PhysReg; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 476 | } |
| 477 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 478 | /// allocVirtReg - Allocate a physical register for VirtReg. |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 479 | void RAFast::allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint) { |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 480 | const unsigned VirtReg = LRE.first; |
| 481 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 482 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 483 | "Can only allocate virtual registers"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 484 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 485 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 486 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 487 | // Ignore invalid hints. |
| 488 | if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) || |
Jakob Stoklund Olesen | 448ab3a | 2011-06-02 23:41:40 +0000 | [diff] [blame] | 489 | !RC->contains(Hint) || !RegClassInfo.isAllocatable(Hint))) |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 490 | Hint = 0; |
| 491 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 492 | // Take hint when possible. |
| 493 | if (Hint) { |
Jakob Stoklund Olesen | 5e5ed44 | 2011-06-13 03:26:46 +0000 | [diff] [blame] | 494 | // Ignore the hint if we would have to spill a dirty register. |
| 495 | unsigned Cost = calcSpillCost(Hint); |
| 496 | if (Cost < spillDirty) { |
| 497 | if (Cost) |
| 498 | definePhysReg(MI, Hint, regFree); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 499 | return assignVirtToPhysReg(LRE, Hint); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 500 | } |
| 501 | } |
| 502 | |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 503 | ArrayRef<unsigned> AO = RegClassInfo.getOrder(RC); |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 504 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 505 | // First try to find a completely free register. |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 506 | for (ArrayRef<unsigned>::iterator I = AO.begin(), E = AO.end(); I != E; ++I) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 507 | unsigned PhysReg = *I; |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 508 | if (PhysRegState[PhysReg] == regFree && !UsedInInstr.test(PhysReg)) |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 509 | return assignVirtToPhysReg(LRE, PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 510 | } |
| 511 | |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 512 | DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from " |
| 513 | << RC->getName() << "\n"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 514 | |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 515 | unsigned BestReg = 0, BestCost = spillImpossible; |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 516 | for (ArrayRef<unsigned>::iterator I = AO.begin(), E = AO.end(); I != E; ++I) { |
Jakob Stoklund Olesen | 548643c | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 517 | unsigned Cost = calcSpillCost(*I); |
Jakob Stoklund Olesen | 27ce3b9 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 518 | DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n"); |
Eric Christopher | 0b75634 | 2011-04-12 22:17:44 +0000 | [diff] [blame] | 519 | DEBUG(dbgs() << "\tCost: " << Cost << "\n"); |
| 520 | DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n"); |
Jakob Stoklund Olesen | f3ea06b | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 521 | // Cost is 0 when all aliases are already disabled. |
| 522 | if (Cost == 0) |
| 523 | return assignVirtToPhysReg(LRE, *I); |
| 524 | if (Cost < BestCost) |
| 525 | BestReg = *I, BestCost = Cost; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 526 | } |
| 527 | |
| 528 | if (BestReg) { |
Jakob Stoklund Olesen | f3ea06b | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 529 | definePhysReg(MI, BestReg, regFree); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 530 | return assignVirtToPhysReg(LRE, BestReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 531 | } |
| 532 | |
Jakob Stoklund Olesen | 9d812a2 | 2011-07-02 07:17:37 +0000 | [diff] [blame^] | 533 | // Nothing we can do. Report an error and keep going with a bad allocation. |
| 534 | MI->emitError("ran out of registers during register allocation"); |
| 535 | definePhysReg(MI, *AO.begin(), regFree); |
| 536 | assignVirtToPhysReg(LRE, *AO.begin()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 537 | } |
| 538 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 539 | /// defineVirtReg - Allocate a register for VirtReg and mark it as dirty. |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 540 | RAFast::LiveRegMap::iterator |
| 541 | RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum, |
| 542 | unsigned VirtReg, unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 543 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 544 | "Not a virtual register"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 545 | LiveRegMap::iterator LRI; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 546 | bool New; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 547 | tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg())); |
| 548 | LiveReg &LR = LRI->second; |
Jakob Stoklund Olesen | 0c9e4f5 | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 549 | if (New) { |
| 550 | // If there is no hint, peek at the only use of this register. |
| 551 | if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) && |
| 552 | MRI->hasOneNonDBGUse(VirtReg)) { |
Jakob Stoklund Olesen | 273f7e4 | 2010-07-03 00:04:37 +0000 | [diff] [blame] | 553 | const MachineInstr &UseMI = *MRI->use_nodbg_begin(VirtReg); |
Jakob Stoklund Olesen | 0c9e4f5 | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 554 | // It's a copy, use the destination register as a hint. |
Jakob Stoklund Olesen | 273f7e4 | 2010-07-03 00:04:37 +0000 | [diff] [blame] | 555 | if (UseMI.isCopyLike()) |
| 556 | Hint = UseMI.getOperand(0).getReg(); |
Jakob Stoklund Olesen | 0c9e4f5 | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 557 | } |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 558 | allocVirtReg(MI, *LRI, Hint); |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 559 | } else if (LR.LastUse) { |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 560 | // Redefining a live register - kill at the last use, unless it is this |
| 561 | // instruction defining VirtReg multiple times. |
| 562 | if (LR.LastUse != MI || LR.LastUse->getOperand(LR.LastOpNum).isUse()) |
| 563 | addKillFlag(LR); |
| 564 | } |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 565 | assert(LR.PhysReg && "Register not assigned"); |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 566 | LR.LastUse = MI; |
| 567 | LR.LastOpNum = OpNum; |
| 568 | LR.Dirty = true; |
| 569 | UsedInInstr.set(LR.PhysReg); |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 570 | return LRI; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 571 | } |
| 572 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 573 | /// reloadVirtReg - Make sure VirtReg is available in a physreg and return it. |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 574 | RAFast::LiveRegMap::iterator |
| 575 | RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum, |
| 576 | unsigned VirtReg, unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 577 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 578 | "Not a virtual register"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 579 | LiveRegMap::iterator LRI; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 580 | bool New; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 581 | tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg())); |
| 582 | LiveReg &LR = LRI->second; |
Jakob Stoklund Olesen | ac3e529 | 2010-05-17 03:26:06 +0000 | [diff] [blame] | 583 | MachineOperand &MO = MI->getOperand(OpNum); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 584 | if (New) { |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 585 | allocVirtReg(MI, *LRI, Hint); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 586 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 587 | int FrameIndex = getStackSpaceFor(VirtReg, RC); |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 588 | DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into " |
| 589 | << PrintReg(LR.PhysReg, TRI) << "\n"); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 590 | TII->loadRegFromStackSlot(*MBB, MI, LR.PhysReg, FrameIndex, RC, TRI); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 591 | ++NumLoads; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 592 | } else if (LR.Dirty) { |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 593 | if (isLastUseOfLocalReg(MO)) { |
| 594 | DEBUG(dbgs() << "Killing last use: " << MO << "\n"); |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 595 | if (MO.isUse()) |
| 596 | MO.setIsKill(); |
| 597 | else |
| 598 | MO.setIsDead(); |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 599 | } else if (MO.isKill()) { |
| 600 | DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n"); |
| 601 | MO.setIsKill(false); |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 602 | } else if (MO.isDead()) { |
| 603 | DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n"); |
| 604 | MO.setIsDead(false); |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 605 | } |
Jakob Stoklund Olesen | ac3e529 | 2010-05-17 03:26:06 +0000 | [diff] [blame] | 606 | } else if (MO.isKill()) { |
| 607 | // We must remove kill flags from uses of reloaded registers because the |
| 608 | // register would be killed immediately, and there might be a second use: |
| 609 | // %foo = OR %x<kill>, %x |
| 610 | // This would cause a second reload of %x into a different register. |
| 611 | DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n"); |
| 612 | MO.setIsKill(false); |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 613 | } else if (MO.isDead()) { |
| 614 | DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n"); |
| 615 | MO.setIsDead(false); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 616 | } |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 617 | assert(LR.PhysReg && "Register not assigned"); |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 618 | LR.LastUse = MI; |
| 619 | LR.LastOpNum = OpNum; |
| 620 | UsedInInstr.set(LR.PhysReg); |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 621 | return LRI; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 622 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 623 | |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 624 | // setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering |
| 625 | // subregs. This may invalidate any operand pointers. |
| 626 | // Return true if the operand kills its register. |
| 627 | bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) { |
| 628 | MachineOperand &MO = MI->getOperand(OpNum); |
Jakob Stoklund Olesen | 41e1401 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 629 | if (!MO.getSubReg()) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 630 | MO.setReg(PhysReg); |
Jakob Stoklund Olesen | 41e1401 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 631 | return MO.isKill() || MO.isDead(); |
| 632 | } |
| 633 | |
| 634 | // Handle subregister index. |
| 635 | MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0); |
| 636 | MO.setSubReg(0); |
Jakob Stoklund Olesen | d32e735 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 637 | |
| 638 | // A kill flag implies killing the full register. Add corresponding super |
| 639 | // register kill. |
| 640 | if (MO.isKill()) { |
| 641 | MI->addRegisterKilled(PhysReg, TRI, true); |
Jakob Stoklund Olesen | 41e1401 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 642 | return true; |
| 643 | } |
Jakob Stoklund Olesen | d32e735 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 644 | return MO.isDead(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 645 | } |
| 646 | |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 647 | // Handle special instruction operand like early clobbers and tied ops when |
| 648 | // there are additional physreg defines. |
| 649 | void RAFast::handleThroughOperands(MachineInstr *MI, |
| 650 | SmallVectorImpl<unsigned> &VirtDead) { |
| 651 | DEBUG(dbgs() << "Scanning for through registers:"); |
| 652 | SmallSet<unsigned, 8> ThroughRegs; |
| 653 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 654 | MachineOperand &MO = MI->getOperand(i); |
| 655 | if (!MO.isReg()) continue; |
| 656 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 657 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
| 658 | continue; |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 659 | if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) || |
| 660 | (MO.getSubReg() && MI->readsVirtualRegister(Reg))) { |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 661 | if (ThroughRegs.insert(Reg)) |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 662 | DEBUG(dbgs() << ' ' << PrintReg(Reg)); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 663 | } |
| 664 | } |
| 665 | |
| 666 | // If any physreg defines collide with preallocated through registers, |
| 667 | // we must spill and reallocate. |
| 668 | DEBUG(dbgs() << "\nChecking for physdef collisions.\n"); |
| 669 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 670 | MachineOperand &MO = MI->getOperand(i); |
| 671 | if (!MO.isReg() || !MO.isDef()) continue; |
| 672 | unsigned Reg = MO.getReg(); |
| 673 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
| 674 | UsedInInstr.set(Reg); |
| 675 | if (ThroughRegs.count(PhysRegState[Reg])) |
| 676 | definePhysReg(MI, Reg, regFree); |
| 677 | for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) { |
| 678 | UsedInInstr.set(*AS); |
| 679 | if (ThroughRegs.count(PhysRegState[*AS])) |
| 680 | definePhysReg(MI, *AS, regFree); |
| 681 | } |
| 682 | } |
| 683 | |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 684 | SmallVector<unsigned, 8> PartialDefs; |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 685 | DEBUG(dbgs() << "Allocating tied uses and early clobbers.\n"); |
| 686 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 687 | MachineOperand &MO = MI->getOperand(i); |
| 688 | if (!MO.isReg()) continue; |
| 689 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 690 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 691 | if (MO.isUse()) { |
| 692 | unsigned DefIdx = 0; |
| 693 | if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue; |
| 694 | DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand " |
| 695 | << DefIdx << ".\n"); |
| 696 | LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0); |
| 697 | unsigned PhysReg = LRI->second.PhysReg; |
| 698 | setPhysReg(MI, i, PhysReg); |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 699 | // Note: we don't update the def operand yet. That would cause the normal |
| 700 | // def-scan to attempt spilling. |
| 701 | } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) { |
| 702 | DEBUG(dbgs() << "Partial redefine: " << MO << "\n"); |
| 703 | // Reload the register, but don't assign to the operand just yet. |
| 704 | // That would confuse the later phys-def processing pass. |
| 705 | LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0); |
| 706 | PartialDefs.push_back(LRI->second.PhysReg); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 707 | } else if (MO.isEarlyClobber()) { |
| 708 | // Note: defineVirtReg may invalidate MO. |
| 709 | LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0); |
| 710 | unsigned PhysReg = LRI->second.PhysReg; |
| 711 | if (setPhysReg(MI, i, PhysReg)) |
| 712 | VirtDead.push_back(Reg); |
| 713 | } |
| 714 | } |
| 715 | |
| 716 | // Restore UsedInInstr to a state usable for allocating normal virtual uses. |
Jim Grosbach | ee72651 | 2010-09-03 21:45:15 +0000 | [diff] [blame] | 717 | UsedInInstr.reset(); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 718 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 719 | MachineOperand &MO = MI->getOperand(i); |
| 720 | if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue; |
| 721 | unsigned Reg = MO.getReg(); |
| 722 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | 27ce3b9 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 723 | DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI) |
| 724 | << " as used in instr\n"); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 725 | UsedInInstr.set(Reg); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 726 | } |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 727 | |
| 728 | // Also mark PartialDefs as used to avoid reallocation. |
| 729 | for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i) |
| 730 | UsedInInstr.set(PartialDefs[i]); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 733 | void RAFast::AllocateBasicBlock() { |
| 734 | DEBUG(dbgs() << "\nAllocating " << *MBB); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 735 | |
Nick Lewycky | c57ef56 | 2011-02-04 22:44:08 +0000 | [diff] [blame] | 736 | // FIXME: This should probably be added by instruction selection instead? |
| 737 | // If the last instruction in the block is a return, make sure to mark it as |
| 738 | // using all of the live-out values in the function. Things marked both call |
| 739 | // and return are tail calls; do not do this for them. The tail callee need |
| 740 | // not take the same registers as input that it produces as output, and there |
| 741 | // are dependencies for its input registers elsewhere. |
| 742 | if (!MBB->empty() && MBB->back().getDesc().isReturn() && |
| 743 | !MBB->back().getDesc().isCall()) { |
| 744 | MachineInstr *Ret = &MBB->back(); |
| 745 | |
| 746 | for (MachineRegisterInfo::liveout_iterator |
| 747 | I = MF->getRegInfo().liveout_begin(), |
| 748 | E = MF->getRegInfo().liveout_end(); I != E; ++I) { |
| 749 | assert(TargetRegisterInfo::isPhysicalRegister(*I) && |
| 750 | "Cannot have a live-out virtual register."); |
| 751 | |
| 752 | // Add live-out registers as implicit uses. |
| 753 | Ret->addRegisterKilled(*I, TRI, true); |
| 754 | } |
| 755 | } |
| 756 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 757 | PhysRegState.assign(TRI->getNumRegs(), regDisabled); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 758 | assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 759 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 760 | MachineBasicBlock::iterator MII = MBB->begin(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 761 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 762 | // Add live-in registers as live. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 763 | for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(), |
| 764 | E = MBB->livein_end(); I != E; ++I) |
Jakob Stoklund Olesen | 448ab3a | 2011-06-02 23:41:40 +0000 | [diff] [blame] | 765 | if (RegClassInfo.isAllocatable(*I)) |
Jakob Stoklund Olesen | 9d4b51b | 2010-08-31 19:54:25 +0000 | [diff] [blame] | 766 | definePhysReg(MII, *I, regReserved); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 767 | |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 768 | SmallVector<unsigned, 8> VirtDead; |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 769 | SmallVector<MachineInstr*, 32> Coalesced; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 770 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 771 | // Otherwise, sequentially allocate each instruction in the MBB. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 772 | while (MII != MBB->end()) { |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 773 | MachineInstr *MI = MII++; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 774 | const MCInstrDesc &MCID = MI->getDesc(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 775 | DEBUG({ |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 776 | dbgs() << "\n>> " << *MI << "Regs:"; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 777 | for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) { |
| 778 | if (PhysRegState[Reg] == regDisabled) continue; |
| 779 | dbgs() << " " << TRI->getName(Reg); |
| 780 | switch(PhysRegState[Reg]) { |
| 781 | case regFree: |
| 782 | break; |
| 783 | case regReserved: |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 784 | dbgs() << "*"; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 785 | break; |
| 786 | default: |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 787 | dbgs() << '=' << PrintReg(PhysRegState[Reg]); |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 788 | if (LiveVirtRegs[PhysRegState[Reg]].Dirty) |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 789 | dbgs() << "*"; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 790 | assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg && |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 791 | "Bad inverse map"); |
| 792 | break; |
| 793 | } |
| 794 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 795 | dbgs() << '\n'; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 796 | // Check that LiveVirtRegs is the inverse. |
| 797 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), |
| 798 | e = LiveVirtRegs.end(); i != e; ++i) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 799 | assert(TargetRegisterInfo::isVirtualRegister(i->first) && |
| 800 | "Bad map key"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 801 | assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) && |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 802 | "Bad map value"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 803 | assert(PhysRegState[i->second.PhysReg] == i->first && |
| 804 | "Bad inverse map"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 805 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 806 | }); |
| 807 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 808 | // Debug values are not allowed to change codegen in any way. |
| 809 | if (MI->isDebugValue()) { |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 810 | bool ScanDbgValue = true; |
| 811 | while (ScanDbgValue) { |
| 812 | ScanDbgValue = false; |
| 813 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 814 | MachineOperand &MO = MI->getOperand(i); |
| 815 | if (!MO.isReg()) continue; |
| 816 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 817 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
Devang Patel | 72d9b0e | 2011-06-21 22:36:03 +0000 | [diff] [blame] | 818 | LiveDbgValueMap[Reg].push_back(MI); |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 819 | LiveRegMap::iterator LRI = LiveVirtRegs.find(Reg); |
| 820 | if (LRI != LiveVirtRegs.end()) |
| 821 | setPhysReg(MI, i, LRI->second.PhysReg); |
Devang Patel | 7a029b6 | 2010-07-09 21:48:31 +0000 | [diff] [blame] | 822 | else { |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 823 | int SS = StackSlotForVirtReg[Reg]; |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 824 | if (SS == -1) { |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 825 | // We can't allocate a physreg for a DebugValue, sorry! |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 826 | DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE"); |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 827 | MO.setReg(0); |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 828 | } |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 829 | else { |
| 830 | // Modify DBG_VALUE now that the value is in a spill slot. |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 831 | int64_t Offset = MI->getOperand(1).getImm(); |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 832 | const MDNode *MDPtr = |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 833 | MI->getOperand(MI->getNumOperands()-1).getMetadata(); |
| 834 | DebugLoc DL = MI->getDebugLoc(); |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 835 | if (MachineInstr *NewDV = |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 836 | TII->emitFrameIndexDebugValue(*MF, SS, Offset, MDPtr, DL)) { |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 837 | DEBUG(dbgs() << "Modifying debug info due to spill:" << |
| 838 | "\t" << *MI); |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 839 | MachineBasicBlock *MBB = MI->getParent(); |
| 840 | MBB->insert(MBB->erase(MI), NewDV); |
| 841 | // Scan NewDV operands from the beginning. |
| 842 | MI = NewDV; |
| 843 | ScanDbgValue = true; |
| 844 | break; |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 845 | } else { |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 846 | // We can't allocate a physreg for a DebugValue; sorry! |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 847 | DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE"); |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 848 | MO.setReg(0); |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 849 | } |
Devang Patel | 58b8176 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 850 | } |
Devang Patel | 7a029b6 | 2010-07-09 21:48:31 +0000 | [diff] [blame] | 851 | } |
| 852 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 853 | } |
| 854 | // Next instruction. |
| 855 | continue; |
| 856 | } |
| 857 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 858 | // If this is a copy, we may be able to coalesce. |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 859 | unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0; |
Jakob Stoklund Olesen | 273f7e4 | 2010-07-03 00:04:37 +0000 | [diff] [blame] | 860 | if (MI->isCopy()) { |
| 861 | CopyDst = MI->getOperand(0).getReg(); |
| 862 | CopySrc = MI->getOperand(1).getReg(); |
| 863 | CopyDstSub = MI->getOperand(0).getSubReg(); |
| 864 | CopySrcSub = MI->getOperand(1).getSubReg(); |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 865 | } |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 866 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 867 | // Track registers used by instruction. |
Jim Grosbach | ee72651 | 2010-09-03 21:45:15 +0000 | [diff] [blame] | 868 | UsedInInstr.reset(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 869 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 870 | // First scan. |
| 871 | // Mark physreg uses and early clobbers as used. |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 872 | // Find the end of the virtreg operands |
| 873 | unsigned VirtOpEnd = 0; |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 874 | bool hasTiedOps = false; |
| 875 | bool hasEarlyClobbers = false; |
| 876 | bool hasPartialRedefs = false; |
| 877 | bool hasPhysDefs = false; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 878 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 879 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 880 | if (!MO.isReg()) continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 881 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 882 | if (!Reg) continue; |
| 883 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
| 884 | VirtOpEnd = i+1; |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 885 | if (MO.isUse()) { |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 886 | hasTiedOps = hasTiedOps || |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 887 | MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1; |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 888 | } else { |
| 889 | if (MO.isEarlyClobber()) |
| 890 | hasEarlyClobbers = true; |
| 891 | if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) |
| 892 | hasPartialRedefs = true; |
| 893 | } |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 894 | continue; |
| 895 | } |
Jakob Stoklund Olesen | 448ab3a | 2011-06-02 23:41:40 +0000 | [diff] [blame] | 896 | if (!RegClassInfo.isAllocatable(Reg)) continue; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 897 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 898 | usePhysReg(MO); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 899 | } else if (MO.isEarlyClobber()) { |
Jakob Stoklund Olesen | 75ac4d9 | 2010-06-15 16:20:57 +0000 | [diff] [blame] | 900 | definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ? |
| 901 | regFree : regReserved); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 902 | hasEarlyClobbers = true; |
| 903 | } else |
| 904 | hasPhysDefs = true; |
| 905 | } |
| 906 | |
| 907 | // The instruction may have virtual register operands that must be allocated |
| 908 | // the same register at use-time and def-time: early clobbers and tied |
| 909 | // operands. If there are also physical defs, these registers must avoid |
| 910 | // both physical defs and uses, making them more constrained than normal |
| 911 | // operands. |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 912 | // Similarly, if there are multiple defs and tied operands, we must make |
| 913 | // sure the same register is allocated to uses and defs. |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 914 | // We didn't detect inline asm tied operands above, so just make this extra |
| 915 | // pass for all inline asm. |
Jakob Stoklund Olesen | d1303d2 | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 916 | if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs || |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 917 | (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) { |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 918 | handleThroughOperands(MI, VirtDead); |
| 919 | // Don't attempt coalescing when we have funny stuff going on. |
| 920 | CopyDst = 0; |
Jakob Stoklund Olesen | 4bd94f7 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 921 | // Pretend we have early clobbers so the use operands get marked below. |
| 922 | // This is not necessary for the common case of a single tied use. |
| 923 | hasEarlyClobbers = true; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 926 | // Second scan. |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 927 | // Allocate virtreg uses. |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 928 | for (unsigned i = 0; i != VirtOpEnd; ++i) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 929 | MachineOperand &MO = MI->getOperand(i); |
| 930 | if (!MO.isReg()) continue; |
| 931 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 932 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 933 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 934 | LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst); |
| 935 | unsigned PhysReg = LRI->second.PhysReg; |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 936 | CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 937 | if (setPhysReg(MI, i, PhysReg)) |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 938 | killVirtReg(LRI); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 939 | } |
| 940 | } |
| 941 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 942 | MRI->addPhysRegsUsed(UsedInInstr); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 943 | |
Jakob Stoklund Olesen | 4bd94f7 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 944 | // Track registers defined by instruction - early clobbers and tied uses at |
| 945 | // this point. |
Jim Grosbach | ee72651 | 2010-09-03 21:45:15 +0000 | [diff] [blame] | 946 | UsedInInstr.reset(); |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 947 | if (hasEarlyClobbers) { |
| 948 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 949 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 4bd94f7 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 950 | if (!MO.isReg()) continue; |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 951 | unsigned Reg = MO.getReg(); |
| 952 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | 4bd94f7 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 953 | // Look for physreg defs and tied uses. |
| 954 | if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue; |
Jakob Stoklund Olesen | d843b39 | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 955 | UsedInInstr.set(Reg); |
| 956 | for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) |
| 957 | UsedInInstr.set(*AS); |
| 958 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 959 | } |
| 960 | |
Jakob Stoklund Olesen | 4b6bbe8 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 961 | unsigned DefOpEnd = MI->getNumOperands(); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 962 | if (MCID.isCall()) { |
Jakob Stoklund Olesen | 4b6bbe8 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 963 | // Spill all virtregs before a call. This serves two purposes: 1. If an |
Jim Grosbach | 07cb689 | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 964 | // exception is thrown, the landing pad is going to expect to find |
| 965 | // registers in their spill slots, and 2. we don't have to wade through |
| 966 | // all the <imp-def> operands on the call instruction. |
Jakob Stoklund Olesen | 4b6bbe8 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 967 | DefOpEnd = VirtOpEnd; |
| 968 | DEBUG(dbgs() << " Spilling remaining registers before call.\n"); |
| 969 | spillAll(MI); |
Jakob Stoklund Olesen | 6de0717 | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 970 | |
| 971 | // The imp-defs are skipped below, but we still need to mark those |
| 972 | // registers as used by the function. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 973 | SkippedInstrs.insert(&MCID); |
Jakob Stoklund Olesen | 4b6bbe8 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 974 | } |
| 975 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 976 | // Third scan. |
| 977 | // Allocate defs and collect dead defs. |
Jakob Stoklund Olesen | 4b6bbe8 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 978 | for (unsigned i = 0; i != DefOpEnd; ++i) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 979 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 75ac4d9 | 2010-06-15 16:20:57 +0000 | [diff] [blame] | 980 | if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber()) |
| 981 | continue; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 982 | unsigned Reg = MO.getReg(); |
| 983 | |
| 984 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Jakob Stoklund Olesen | 448ab3a | 2011-06-02 23:41:40 +0000 | [diff] [blame] | 985 | if (!RegClassInfo.isAllocatable(Reg)) continue; |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 986 | definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ? |
| 987 | regFree : regReserved); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 988 | continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 989 | } |
Jakob Stoklund Olesen | 646dd7c | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 990 | LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc); |
| 991 | unsigned PhysReg = LRI->second.PhysReg; |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 992 | if (setPhysReg(MI, i, PhysReg)) { |
| 993 | VirtDead.push_back(Reg); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 994 | CopyDst = 0; // cancel coalescing; |
| 995 | } else |
| 996 | CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 997 | } |
| 998 | |
Jakob Stoklund Olesen | 0eeb05c | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 999 | // Kill dead defs after the scan to ensure that multiple defs of the same |
| 1000 | // register are allocated identically. We didn't need to do this for uses |
| 1001 | // because we are crerating our own kill flags, and they are always at the |
| 1002 | // last use. |
| 1003 | for (unsigned i = 0, e = VirtDead.size(); i != e; ++i) |
| 1004 | killVirtReg(VirtDead[i]); |
| 1005 | VirtDead.clear(); |
| 1006 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 1007 | MRI->addPhysRegsUsed(UsedInInstr); |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 1008 | |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1009 | if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) { |
| 1010 | DEBUG(dbgs() << "-- coalescing: " << *MI); |
| 1011 | Coalesced.push_back(MI); |
| 1012 | } else { |
| 1013 | DEBUG(dbgs() << "<< " << *MI); |
| 1014 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1017 | // Spill all physical registers holding virtual registers now. |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 1018 | DEBUG(dbgs() << "Spilling live registers at end of block.\n"); |
| 1019 | spillAll(MBB->getFirstTerminator()); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1020 | |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1021 | // Erase all the coalesced copies. We are delaying it until now because |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 1022 | // LiveVirtRegs might refer to the instrs. |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1023 | for (unsigned i = 0, e = Coalesced.size(); i != e; ++i) |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 1024 | MBB->erase(Coalesced[i]); |
Jakob Stoklund Olesen | 8a65c51 | 2010-05-14 21:55:50 +0000 | [diff] [blame] | 1025 | NumCopies += Coalesced.size(); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1026 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 1027 | DEBUG(MBB->dump()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1028 | } |
| 1029 | |
| 1030 | /// runOnMachineFunction - Register allocate the whole function |
| 1031 | /// |
| 1032 | bool RAFast::runOnMachineFunction(MachineFunction &Fn) { |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 1033 | DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n" |
| 1034 | << "********** Function: " |
| 1035 | << ((Value*)Fn.getFunction())->getName() << '\n'); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1036 | MF = &Fn; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 1037 | MRI = &MF->getRegInfo(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1038 | TM = &Fn.getTarget(); |
| 1039 | TRI = TM->getRegisterInfo(); |
| 1040 | TII = TM->getInstrInfo(); |
Jakob Stoklund Olesen | 5d20c31 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 1041 | RegClassInfo.runOnMachineFunction(Fn); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1042 | UsedInInstr.resize(TRI->getNumRegs()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1043 | |
| 1044 | // initialize the virtual->physical register map to have a 'null' |
| 1045 | // mapping for all virtual registers |
Jakob Stoklund Olesen | 42e9c96 | 2011-01-09 21:58:20 +0000 | [diff] [blame] | 1046 | StackSlotForVirtReg.resize(MRI->getNumVirtRegs()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1047 | |
| 1048 | // Loop over all of the basic blocks, eliminating virtual register references |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 1049 | for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end(); |
| 1050 | MBBi != MBBe; ++MBBi) { |
| 1051 | MBB = &*MBBi; |
| 1052 | AllocateBasicBlock(); |
| 1053 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1054 | |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 1055 | // Make sure the set of used physregs is closed under subreg operations. |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 1056 | MRI->closePhysRegsUsed(*TRI); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 1057 | |
Jakob Stoklund Olesen | 6de0717 | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 1058 | // Add the clobber lists for all the instructions we skipped earlier. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1059 | for (SmallPtrSet<const MCInstrDesc*, 4>::const_iterator |
Jakob Stoklund Olesen | 6de0717 | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 1060 | I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I) |
| 1061 | if (const unsigned *Defs = (*I)->getImplicitDefs()) |
| 1062 | while (*Defs) |
| 1063 | MRI->setPhysRegUsed(*Defs++); |
| 1064 | |
| 1065 | SkippedInstrs.clear(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1066 | StackSlotForVirtReg.clear(); |
Devang Patel | 459a36b | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 1067 | LiveDbgValueMap.clear(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1068 | return true; |
| 1069 | } |
| 1070 | |
| 1071 | FunctionPass *llvm::createFastRegisterAllocator() { |
| 1072 | return new RAFast(); |
| 1073 | } |