Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // NEON-specific DAG Nodes. |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
| 19 | |
| 20 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
| 21 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
| 22 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 23 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
| 24 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 25 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 26 | |
| 27 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 28 | // narrow operations where the source and destination vectors have different |
| 29 | // types. The "SHINS" version is for shift and insert operations. |
| 30 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 31 | SDTCisVT<2, i32>]>; |
| 32 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 33 | SDTCisVT<2, i32>]>; |
| 34 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 35 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 36 | |
| 37 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 38 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 39 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 40 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 41 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 42 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 43 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 44 | |
| 45 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 46 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 47 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 48 | |
| 49 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 50 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 51 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 52 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 53 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 54 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 55 | |
| 56 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 57 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 58 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 59 | |
| 60 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 61 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 62 | |
| 63 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 64 | SDTCisVT<2, i32>]>; |
| 65 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 66 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 67 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 68 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 69 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 70 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 71 | // so the result is not constrained to match the source. |
| 72 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 73 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 74 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 75 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 76 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 77 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 78 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 79 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 80 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 81 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 82 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 83 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 84 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 85 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 86 | SDTCisSameAs<0, 2>, |
| 87 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 88 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 89 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 90 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 91 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 92 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 93 | SDTCisSameAs<0, 2>]>; |
| 94 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 95 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 96 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 97 | //===----------------------------------------------------------------------===// |
| 98 | // NEON operand definitions |
| 99 | //===----------------------------------------------------------------------===// |
| 100 | |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 101 | def h8imm : Operand<i8> { |
| 102 | let PrintMethod = "printHex8ImmOperand"; |
| 103 | } |
| 104 | def h16imm : Operand<i16> { |
| 105 | let PrintMethod = "printHex16ImmOperand"; |
| 106 | } |
| 107 | def h32imm : Operand<i32> { |
| 108 | let PrintMethod = "printHex32ImmOperand"; |
| 109 | } |
| 110 | def h64imm : Operand<i64> { |
| 111 | let PrintMethod = "printHex64ImmOperand"; |
| 112 | } |
| 113 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 114 | //===----------------------------------------------------------------------===// |
| 115 | // NEON load / store instructions |
| 116 | //===----------------------------------------------------------------------===// |
| 117 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 118 | // Use vldmia to load a Q register as a D register pair. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 119 | def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm, |
| 120 | "vldmia", "$addr, ${dst:dregpair}", |
| 121 | [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> { |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 122 | let Inst{27-25} = 0b110; |
| 123 | let Inst{24} = 0; // P bit |
| 124 | let Inst{23} = 1; // U bit |
| 125 | let Inst{20} = 1; |
Johnny Chen | b731e87 | 2009-12-01 17:37:06 +0000 | [diff] [blame] | 126 | let Inst{11-8} = 0b1011; |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 127 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 128 | |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 129 | // Use vstmia to store a Q register as a D register pair. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 130 | def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem, |
| 131 | "vstmia", "$addr, ${src:dregpair}", |
| 132 | [(store (v2f64 QPR:$src), addrmode4:$addr)]> { |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 133 | let Inst{27-25} = 0b110; |
| 134 | let Inst{24} = 0; // P bit |
| 135 | let Inst{23} = 1; // U bit |
| 136 | let Inst{20} = 0; |
Johnny Chen | b731e87 | 2009-12-01 17:37:06 +0000 | [diff] [blame] | 137 | let Inst{11-8} = 0b1011; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 138 | } |
| 139 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 140 | // VLD1 : Vector Load (multiple single elements) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 141 | class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt, |
| 142 | ValueType Ty, Intrinsic IntOp> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 143 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 144 | OpcodeStr, Dt, "\\{$dst\\}, $addr", "", |
Bob Wilson | b7d0c90 | 2009-07-29 16:39:22 +0000 | [diff] [blame] | 145 | [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 146 | class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt, |
| 147 | ValueType Ty, Intrinsic IntOp> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 148 | : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 149 | OpcodeStr, Dt, "${dst:dregpair}, $addr", "", |
Bob Wilson | b7d0c90 | 2009-07-29 16:39:22 +0000 | [diff] [blame] | 150 | [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 151 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 152 | def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>; |
| 153 | def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>; |
| 154 | def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>; |
| 155 | def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>; |
| 156 | def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 157 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 158 | def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>; |
| 159 | def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>; |
| 160 | def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>; |
| 161 | def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>; |
| 162 | def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 163 | |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 164 | // These (dreg triple/quadruple) are for disassembly only. |
| 165 | class VLD1D3<bits<4> op7_4, string OpcodeStr, string Dt> |
| 166 | : NLdSt<0, 0b10, 0b0110, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
| 167 | (ins addrmode6:$addr), IIC_VLD1, OpcodeStr, Dt, |
| 168 | "\\{$dst1, $dst2, $dst3\\}, $addr", "", |
| 169 | [/* For disassembly only; pattern left blank */]>; |
| 170 | class VLD1D4<bits<4> op7_4, string OpcodeStr, string Dt> |
| 171 | : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 172 | (ins addrmode6:$addr), IIC_VLD1, OpcodeStr, Dt, |
| 173 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", |
| 174 | [/* For disassembly only; pattern left blank */]>; |
| 175 | |
| 176 | def VLD1d8T : VLD1D3<0b0000, "vld1", "8">; |
| 177 | def VLD1d16T : VLD1D3<0b0100, "vld1", "16">; |
| 178 | def VLD1d32T : VLD1D3<0b1000, "vld1", "32">; |
| 179 | //def VLD1d64T : VLD1D3<0b1100, "vld1", "64">; |
| 180 | |
| 181 | def VLD1d8Q : VLD1D4<0b0000, "vld1", "8">; |
| 182 | def VLD1d16Q : VLD1D4<0b0100, "vld1", "16">; |
| 183 | def VLD1d32Q : VLD1D4<0b1000, "vld1", "32">; |
| 184 | //def VLD1d64Q : VLD1D4<0b1100, "vld1", "64">; |
| 185 | |
| 186 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 187 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 188 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 189 | // VLD2 : Vector Load (multiple 2-element structures) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 190 | class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 191 | : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2), |
| 192 | (ins addrmode6:$addr), IIC_VLD2, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 193 | OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 194 | class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 195 | : NLdSt<0,0b10,0b0011,op7_4, |
| 196 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 197 | (ins addrmode6:$addr), IIC_VLD2, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 198 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 199 | "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 200 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 201 | def VLD2d8 : VLD2D<0b0000, "vld2", "8">; |
| 202 | def VLD2d16 : VLD2D<0b0100, "vld2", "16">; |
| 203 | def VLD2d32 : VLD2D<0b1000, "vld2", "32">; |
Bob Wilson | a428808 | 2009-10-07 22:57:01 +0000 | [diff] [blame] | 204 | def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2), |
| 205 | (ins addrmode6:$addr), IIC_VLD1, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 206 | "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 207 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 208 | def VLD2q8 : VLD2Q<0b0000, "vld2", "8">; |
| 209 | def VLD2q16 : VLD2Q<0b0100, "vld2", "16">; |
| 210 | def VLD2q32 : VLD2Q<0b1000, "vld2", "32">; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 211 | |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 212 | // These (double-spaced dreg pair) are for disassembly only. |
| 213 | class VLD2Ddbl<bits<4> op7_4, string OpcodeStr, string Dt> |
| 214 | : NLdSt<0,0b10,0b1001,op7_4, (outs DPR:$dst1, DPR:$dst2), |
| 215 | (ins addrmode6:$addr), IIC_VLD2, |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 216 | OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []> { |
| 217 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 218 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 219 | } |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 220 | |
| 221 | def VLD2d8D : VLD2Ddbl<0b0000, "vld2", "8">; |
| 222 | def VLD2d16D : VLD2Ddbl<0b0100, "vld2", "16">; |
| 223 | def VLD2d32D : VLD2Ddbl<0b1000, "vld2", "32">; |
| 224 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 225 | // VLD3 : Vector Load (multiple 3-element structures) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 226 | class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 227 | : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
| 228 | (ins addrmode6:$addr), IIC_VLD3, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 229 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 230 | class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 231 | : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 232 | (ins addrmode6:$addr), IIC_VLD3, |
Bob Wilson | a43e6bf | 2010-03-16 23:01:13 +0000 | [diff] [blame] | 233 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 234 | "$addr.addr = $wb", []> { |
| 235 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 236 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 237 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 238 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 239 | def VLD3d8 : VLD3D<0b0000, "vld3", "8">; |
| 240 | def VLD3d16 : VLD3D<0b0100, "vld3", "16">; |
| 241 | def VLD3d32 : VLD3D<0b1000, "vld3", "32">; |
Bob Wilson | c67160c | 2009-10-07 23:39:57 +0000 | [diff] [blame] | 242 | def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100, |
| 243 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
| 244 | (ins addrmode6:$addr), IIC_VLD1, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 245 | "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 246 | |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 247 | // vld3 to double-spaced even registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 248 | def VLD3q8a : VLD3WB<0b0000, "vld3", "8">; |
| 249 | def VLD3q16a : VLD3WB<0b0100, "vld3", "16">; |
| 250 | def VLD3q32a : VLD3WB<0b1000, "vld3", "32">; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 251 | |
| 252 | // vld3 to double-spaced odd registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 253 | def VLD3q8b : VLD3WB<0b0000, "vld3", "8">; |
| 254 | def VLD3q16b : VLD3WB<0b0100, "vld3", "16">; |
| 255 | def VLD3q32b : VLD3WB<0b1000, "vld3", "32">; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 256 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 257 | // VLD4 : Vector Load (multiple 4-element structures) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 258 | class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 259 | : NLdSt<0,0b10,0b0000,op7_4, |
| 260 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 261 | (ins addrmode6:$addr), IIC_VLD4, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 262 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", |
Bob Wilson | 2a9df47 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 263 | "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 264 | class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 265 | : NLdSt<0,0b10,0b0001,op7_4, |
| 266 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 267 | (ins addrmode6:$addr), IIC_VLD4, |
Bob Wilson | a43e6bf | 2010-03-16 23:01:13 +0000 | [diff] [blame] | 268 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 269 | "$addr.addr = $wb", []> { |
| 270 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 271 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 272 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 273 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 274 | def VLD4d8 : VLD4D<0b0000, "vld4", "8">; |
| 275 | def VLD4d16 : VLD4D<0b0100, "vld4", "16">; |
| 276 | def VLD4d32 : VLD4D<0b1000, "vld4", "32">; |
Bob Wilson | 0ea38bb | 2009-10-07 23:54:04 +0000 | [diff] [blame] | 277 | def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100, |
| 278 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 279 | (ins addrmode6:$addr), IIC_VLD1, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 280 | "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", |
| 281 | "", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 282 | |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 283 | // vld4 to double-spaced even registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 284 | def VLD4q8a : VLD4WB<0b0000, "vld4", "8">; |
| 285 | def VLD4q16a : VLD4WB<0b0100, "vld4", "16">; |
| 286 | def VLD4q32a : VLD4WB<0b1000, "vld4", "32">; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 287 | |
| 288 | // vld4 to double-spaced odd registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 289 | def VLD4q8b : VLD4WB<0b0000, "vld4", "8">; |
| 290 | def VLD4q16b : VLD4WB<0b0100, "vld4", "16">; |
| 291 | def VLD4q32b : VLD4WB<0b1000, "vld4", "32">; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 292 | |
| 293 | // VLD1LN : Vector Load (single element to one lane) |
| 294 | // FIXME: Not yet implemented. |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 295 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 296 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 297 | class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt> |
Johnny Chen | 7ebd32a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 298 | : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 299 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 300 | IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr", |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 301 | "$src1 = $dst1, $src2 = $dst2", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 302 | |
Johnny Chen | 5c376ff | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 303 | // vld2 to single-spaced registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 304 | def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 305 | def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; } |
| 306 | def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 307 | |
| 308 | // vld2 to double-spaced even registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 309 | def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> { |
| 310 | let Inst{5} = 1; |
| 311 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 312 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 313 | } |
| 314 | def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> { |
| 315 | let Inst{6} = 1; |
| 316 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 317 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 318 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 319 | |
| 320 | // vld2 to double-spaced odd registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 321 | def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> { |
| 322 | let Inst{5} = 1; |
| 323 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 324 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 325 | } |
| 326 | def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> { |
| 327 | let Inst{6} = 1; |
| 328 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 329 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 330 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 331 | |
| 332 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 333 | class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt> |
Johnny Chen | 7ebd32a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 334 | : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 335 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 336 | nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 337 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr", |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 338 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 339 | |
Johnny Chen | 5c376ff | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 340 | // vld3 to single-spaced registers. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 341 | def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; } |
| 342 | def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; } |
| 343 | def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 344 | |
| 345 | // vld3 to double-spaced even registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 346 | def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> { |
| 347 | let Inst{5-4} = 0b10; |
| 348 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 349 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 350 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 351 | def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 352 | |
| 353 | // vld3 to double-spaced odd registers. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 354 | def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; } |
| 355 | def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 356 | |
| 357 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 358 | class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt> |
Johnny Chen | 7ebd32a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 359 | : NLdSt<1,0b10,op11_8,{?,?,?,?}, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 360 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 361 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 362 | nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 363 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr", |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 364 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 365 | |
Johnny Chen | 5c376ff | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 366 | // vld4 to single-spaced registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 367 | def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 368 | def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; } |
| 369 | def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 370 | |
| 371 | // vld4 to double-spaced even registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 372 | def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> { |
| 373 | let Inst{5} = 1; |
| 374 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 375 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 376 | } |
| 377 | def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> { |
| 378 | let Inst{6} = 1; |
| 379 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 380 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 381 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 382 | |
| 383 | // vld4 to double-spaced odd registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 384 | def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> { |
| 385 | let Inst{5} = 1; |
| 386 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 387 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 388 | } |
| 389 | def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> { |
| 390 | let Inst{6} = 1; |
| 391 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 392 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 393 | } |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 394 | |
| 395 | // VLD1DUP : Vector Load (single element to all lanes) |
| 396 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
| 397 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
| 398 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
| 399 | // FIXME: Not yet implemented. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 400 | } // mayLoad = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 401 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 402 | // VST1 : Vector Store (multiple single elements) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 403 | class VST1D<bits<4> op7_4, string OpcodeStr, string Dt, |
| 404 | ValueType Ty, Intrinsic IntOp> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 405 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 406 | OpcodeStr, Dt, "\\{$src\\}, $addr", "", |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 407 | [(IntOp addrmode6:$addr, (Ty DPR:$src))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 408 | class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt, |
| 409 | ValueType Ty, Intrinsic IntOp> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 410 | : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 411 | OpcodeStr, Dt, "${src:dregpair}, $addr", "", |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 412 | [(IntOp addrmode6:$addr, (Ty QPR:$src))]>; |
| 413 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 414 | let hasExtraSrcRegAllocReq = 1 in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 415 | def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>; |
| 416 | def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>; |
| 417 | def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>; |
| 418 | def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>; |
| 419 | def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 420 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 421 | def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>; |
| 422 | def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>; |
| 423 | def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>; |
| 424 | def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>; |
| 425 | def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 426 | } // hasExtraSrcRegAllocReq |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 427 | |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 428 | // These (dreg triple/quadruple) are for disassembly only. |
| 429 | class VST1D3<bits<4> op7_4, string OpcodeStr, string Dt> |
| 430 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
| 431 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
| 432 | OpcodeStr, Dt, |
| 433 | "\\{$src1, $src2, $src3\\}, $addr", "", |
| 434 | [/* For disassembly only; pattern left blank */]>; |
| 435 | class VST1D4<bits<4> op7_4, string OpcodeStr, string Dt> |
| 436 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
| 437 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
| 438 | IIC_VST, OpcodeStr, Dt, |
| 439 | "\\{$src1, $src2, $src3, $src4\\}, $addr", "", |
| 440 | [/* For disassembly only; pattern left blank */]>; |
| 441 | |
Johnny Chen | 39b0316 | 2010-02-24 18:00:40 +0000 | [diff] [blame] | 442 | def VST1d8T : VST1D3<0b0000, "vst1", "8">; |
| 443 | def VST1d16T : VST1D3<0b0100, "vst1", "16">; |
| 444 | def VST1d32T : VST1D3<0b1000, "vst1", "32">; |
| 445 | //def VST1d64T : VST1D3<0b1100, "vst1", "64">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 446 | |
Johnny Chen | 39b0316 | 2010-02-24 18:00:40 +0000 | [diff] [blame] | 447 | def VST1d8Q : VST1D4<0b0000, "vst1", "8">; |
| 448 | def VST1d16Q : VST1D4<0b0100, "vst1", "16">; |
| 449 | def VST1d32Q : VST1D4<0b1000, "vst1", "32">; |
| 450 | //def VST1d64Q : VST1D4<0b1100, "vst1", "64">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 451 | |
| 452 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 453 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 454 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 455 | // VST2 : Vector Store (multiple 2-element structures) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 456 | class VST2D<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 457 | : NLdSt<0,0b00,0b1000,op7_4, (outs), |
| 458 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 459 | OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 460 | class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 461 | : NLdSt<0,0b00,0b0011,op7_4, (outs), |
| 462 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 463 | IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 464 | "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 465 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 466 | def VST2d8 : VST2D<0b0000, "vst2", "8">; |
| 467 | def VST2d16 : VST2D<0b0100, "vst2", "16">; |
| 468 | def VST2d32 : VST2D<0b1000, "vst2", "32">; |
Bob Wilson | 24e04c5 | 2009-10-08 00:21:01 +0000 | [diff] [blame] | 469 | def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs), |
| 470 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 471 | "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 472 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 473 | def VST2q8 : VST2Q<0b0000, "vst2", "8">; |
| 474 | def VST2q16 : VST2Q<0b0100, "vst2", "16">; |
| 475 | def VST2q32 : VST2Q<0b1000, "vst2", "32">; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 476 | |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 477 | // These (double-spaced dreg pair) are for disassembly only. |
| 478 | class VST2Ddbl<bits<4> op7_4, string OpcodeStr, string Dt> |
| 479 | : NLdSt<0, 0b00, 0b1001, op7_4, (outs), |
| 480 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 481 | OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []> { |
| 482 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 483 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 484 | } |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 485 | |
| 486 | def VST2d8D : VST2Ddbl<0b0000, "vst2", "8">; |
| 487 | def VST2d16D : VST2Ddbl<0b0100, "vst2", "16">; |
| 488 | def VST2d32D : VST2Ddbl<0b1000, "vst2", "32">; |
| 489 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 490 | // VST3 : Vector Store (multiple 3-element structures) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 491 | class VST3D<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 492 | : NLdSt<0,0b00,0b0100,op7_4, (outs), |
| 493 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 494 | OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 495 | class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 496 | : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb), |
| 497 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
Bob Wilson | a43e6bf | 2010-03-16 23:01:13 +0000 | [diff] [blame] | 498 | OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 499 | "$addr.addr = $wb", []> { |
| 500 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 501 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 502 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 503 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 504 | def VST3d8 : VST3D<0b0000, "vst3", "8">; |
| 505 | def VST3d16 : VST3D<0b0100, "vst3", "16">; |
| 506 | def VST3d32 : VST3D<0b1000, "vst3", "32">; |
Bob Wilson | 5adf60c | 2009-10-08 00:28:28 +0000 | [diff] [blame] | 507 | def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs), |
| 508 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), |
| 509 | IIC_VST, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 510 | "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 511 | |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 512 | // vst3 to double-spaced even registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 513 | def VST3q8a : VST3WB<0b0000, "vst3", "8">; |
| 514 | def VST3q16a : VST3WB<0b0100, "vst3", "16">; |
| 515 | def VST3q32a : VST3WB<0b1000, "vst3", "32">; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 516 | |
| 517 | // vst3 to double-spaced odd registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 518 | def VST3q8b : VST3WB<0b0000, "vst3", "8">; |
| 519 | def VST3q16b : VST3WB<0b0100, "vst3", "16">; |
| 520 | def VST3q32b : VST3WB<0b1000, "vst3", "32">; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 521 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 522 | // VST4 : Vector Store (multiple 4-element structures) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 523 | class VST4D<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 524 | : NLdSt<0,0b00,0b0000,op7_4, (outs), |
| 525 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 526 | IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | 2a9df47 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 527 | "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 528 | class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt> |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 529 | : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb), |
| 530 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | a43e6bf | 2010-03-16 23:01:13 +0000 | [diff] [blame] | 531 | IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 532 | "$addr.addr = $wb", []> { |
| 533 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 534 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 535 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 536 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 537 | def VST4d8 : VST4D<0b0000, "vst4", "8">; |
| 538 | def VST4d16 : VST4D<0b0100, "vst4", "16">; |
| 539 | def VST4d32 : VST4D<0b1000, "vst4", "32">; |
Bob Wilson | deb3141 | 2009-10-08 05:18:18 +0000 | [diff] [blame] | 540 | def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs), |
| 541 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
| 542 | DPR:$src4), IIC_VST, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 543 | "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr", |
| 544 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 545 | |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 546 | // vst4 to double-spaced even registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 547 | def VST4q8a : VST4WB<0b0000, "vst4", "8">; |
| 548 | def VST4q16a : VST4WB<0b0100, "vst4", "16">; |
| 549 | def VST4q32a : VST4WB<0b1000, "vst4", "32">; |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 550 | |
| 551 | // vst4 to double-spaced odd registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 552 | def VST4q8b : VST4WB<0b0000, "vst4", "8">; |
| 553 | def VST4q16b : VST4WB<0b0100, "vst4", "16">; |
| 554 | def VST4q32b : VST4WB<0b1000, "vst4", "32">; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 555 | |
| 556 | // VST1LN : Vector Store (single element from one lane) |
| 557 | // FIXME: Not yet implemented. |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 558 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 559 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 560 | class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt> |
Johnny Chen | 7ebd32a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 561 | : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 562 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 563 | IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr", |
| 564 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 565 | |
Johnny Chen | 5c376ff | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 566 | // vst2 to single-spaced registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 567 | def VST2LNd8 : VST2LN<0b0001, "vst2", "8">; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 568 | def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; } |
| 569 | def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 570 | |
| 571 | // vst2 to double-spaced even registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 572 | def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> { |
| 573 | let Inst{5} = 1; |
| 574 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 575 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 576 | } |
| 577 | def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> { |
| 578 | let Inst{6} = 1; |
| 579 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 580 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 581 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 582 | |
| 583 | // vst2 to double-spaced odd registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 584 | def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> { |
| 585 | let Inst{5} = 1; |
| 586 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 587 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 588 | } |
| 589 | def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> { |
| 590 | let Inst{6} = 1; |
| 591 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 592 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 593 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 594 | |
| 595 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 596 | class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt> |
Johnny Chen | 7ebd32a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 597 | : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 598 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
| 599 | nohash_imm:$lane), IIC_VST, OpcodeStr, Dt, |
| 600 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 601 | |
Johnny Chen | 5c376ff | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 602 | // vst3 to single-spaced registers. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 603 | def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; } |
| 604 | def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; } |
| 605 | def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 606 | |
| 607 | // vst3 to double-spaced even registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 608 | def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> { |
| 609 | let Inst{5-4} = 0b10; |
| 610 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 611 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 612 | } |
| 613 | def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> { |
| 614 | let Inst{6-4} = 0b100; |
| 615 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 616 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 617 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 618 | |
| 619 | // vst3 to double-spaced odd registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 620 | def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> { |
| 621 | let Inst{5-4} = 0b10; |
| 622 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 623 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 624 | } |
| 625 | def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> { |
| 626 | let Inst{6-4} = 0b100; |
| 627 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 628 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 629 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 630 | |
| 631 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 632 | class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt> |
Johnny Chen | 7ebd32a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 633 | : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 634 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
| 635 | nohash_imm:$lane), IIC_VST, OpcodeStr, Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 636 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 637 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 638 | |
Johnny Chen | 5c376ff | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 639 | // vst4 to single-spaced registers. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 640 | def VST4LNd8 : VST4LN<0b0011, "vst4", "8">; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 641 | def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; } |
| 642 | def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 643 | |
| 644 | // vst4 to double-spaced even registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 645 | def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> { |
| 646 | let Inst{5} = 1; |
| 647 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 648 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 649 | } |
| 650 | def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> { |
| 651 | let Inst{6} = 1; |
| 652 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 653 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 654 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 655 | |
| 656 | // vst4 to double-spaced odd registers. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 657 | def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> { |
| 658 | let Inst{5} = 1; |
| 659 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 660 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 661 | } |
| 662 | def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> { |
| 663 | let Inst{6} = 1; |
| 664 | let NSF = VLDSTLaneDblFrm; // For disassembly. |
| 665 | let NSForm = VLDSTLaneDblFrm.Value; // For disassembly. |
| 666 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 667 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 668 | } // mayStore = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 669 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 670 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 671 | //===----------------------------------------------------------------------===// |
| 672 | // NEON pattern fragments |
| 673 | //===----------------------------------------------------------------------===// |
| 674 | |
| 675 | // Extract D sub-registers of Q registers. |
| 676 | // (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6) |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 677 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 678 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 679 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 680 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 681 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 682 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 683 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 684 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 685 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 686 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 687 | return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 688 | }]>; |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 689 | def DSubReg_f64_other_reg : SDNodeXForm<imm, [{ |
| 690 | return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32); |
| 691 | }]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 692 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 693 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 694 | // (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.) |
| 695 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 696 | return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 697 | }]>; |
| 698 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 699 | // Translate lane numbers from Q registers to D subregs. |
| 700 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 701 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 702 | }]>; |
| 703 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 704 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 705 | }]>; |
| 706 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 707 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 708 | }]>; |
| 709 | |
| 710 | //===----------------------------------------------------------------------===// |
| 711 | // Instruction Classes |
| 712 | //===----------------------------------------------------------------------===// |
| 713 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 714 | // Basic 2-register operations: single-, double- and quad-register. |
| 715 | class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 716 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 717 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 718 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
| 719 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), |
| 720 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 721 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 722 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 723 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 724 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 725 | (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 726 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>; |
| 727 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 728 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 729 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 730 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 731 | (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 732 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>; |
| 733 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 734 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 735 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 736 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 737 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 738 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 739 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 740 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 741 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 742 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 743 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 744 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 745 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 746 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 747 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 748 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 749 | |
| 750 | // Narrow 2-register intrinsics. |
| 751 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 752 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 753 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 754 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 755 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 756 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 757 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>; |
| 758 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 759 | // Long 2-register intrinsics (currently only used for VMOVL). |
| 760 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 761 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 762 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 763 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 764 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 765 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 766 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>; |
| 767 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 768 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 769 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 770 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 771 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 772 | OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 773 | "$src1 = $dst1, $src2 = $dst2", []> { |
| 774 | let NSF = NVectorShuffleFrm; // For disassembly. |
| 775 | let NSForm = NVectorShuffleFrm.Value; // For disassembly. |
| 776 | } |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 777 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 778 | InstrItinClass itin, string OpcodeStr, string Dt> |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 779 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 780 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 781 | "$src1 = $dst1, $src2 = $dst2", []> { |
| 782 | let NSF = NVectorShuffleFrm; // For disassembly. |
| 783 | let NSForm = NVectorShuffleFrm.Value; // For disassembly. |
| 784 | } |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 785 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 786 | // Basic 3-register operations: single-, double- and quad-register. |
| 787 | class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 788 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
| 789 | SDNode OpNode, bit Commutable> |
| 790 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 791 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, |
| 792 | OpcodeStr, Dt, "$dst, $src1, $src2", "", []> { |
| 793 | let isCommutable = Commutable; |
| 794 | } |
| 795 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 796 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 797 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 798 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 799 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 800 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 801 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 802 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { |
| 803 | let isCommutable = Commutable; |
| 804 | } |
| 805 | // Same as N3VD but no data type. |
| 806 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 807 | InstrItinClass itin, string OpcodeStr, |
| 808 | ValueType ResTy, ValueType OpTy, |
| 809 | SDNode OpNode, bit Commutable> |
| 810 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 811 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
| 812 | OpcodeStr, "$dst, $src1, $src2", "", |
| 813 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 814 | let isCommutable = Commutable; |
| 815 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 816 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 817 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 818 | ValueType Ty, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 819 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 820 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 821 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 822 | [(set (Ty DPR:$dst), |
| 823 | (Ty (ShOp (Ty DPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 824 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{ |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 825 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 826 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 827 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 828 | } |
| 829 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 830 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 831 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 832 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 833 | IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 834 | [(set (Ty DPR:$dst), |
| 835 | (Ty (ShOp (Ty DPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 836 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 837 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 838 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 839 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 840 | } |
| 841 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 842 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 843 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 844 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 845 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 846 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 847 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 848 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { |
| 849 | let isCommutable = Commutable; |
| 850 | } |
| 851 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 852 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 853 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 854 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 855 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, |
| 856 | OpcodeStr, "$dst, $src1, $src2", "", |
| 857 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 858 | let isCommutable = Commutable; |
| 859 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 860 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 861 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 862 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 863 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 864 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 865 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 866 | [(set (ResTy QPR:$dst), |
| 867 | (ResTy (ShOp (ResTy QPR:$src1), |
| 868 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 869 | imm:$lane)))))]> { |
| 870 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 871 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 872 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 873 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 874 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 875 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 876 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 877 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 878 | IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 879 | [(set (ResTy QPR:$dst), |
| 880 | (ResTy (ShOp (ResTy QPR:$src1), |
| 881 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 882 | imm:$lane)))))]> { |
| 883 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 884 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 885 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 886 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 887 | |
| 888 | // Basic 3-register intrinsics, both double- and quad-register. |
| 889 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 890 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 891 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 892 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 893 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 894 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 895 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { |
| 896 | let isCommutable = Commutable; |
| 897 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 898 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 899 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 900 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 901 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 902 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 903 | [(set (Ty DPR:$dst), |
| 904 | (Ty (IntOp (Ty DPR:$src1), |
| 905 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), |
| 906 | imm:$lane)))))]> { |
| 907 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 908 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 909 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 910 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 911 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 912 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 913 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 914 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 915 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 916 | [(set (Ty DPR:$dst), |
| 917 | (Ty (IntOp (Ty DPR:$src1), |
| 918 | (Ty (NEONvduplane (Ty DPR_8:$src2), |
| 919 | imm:$lane)))))]> { |
| 920 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 921 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 922 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 923 | } |
| 924 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 925 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 926 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 927 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 928 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 929 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 930 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 931 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { |
| 932 | let isCommutable = Commutable; |
| 933 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 934 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 935 | string OpcodeStr, string Dt, |
| 936 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 937 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 938 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 939 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 940 | [(set (ResTy QPR:$dst), |
| 941 | (ResTy (IntOp (ResTy QPR:$src1), |
| 942 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 943 | imm:$lane)))))]> { |
| 944 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 945 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 946 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 947 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 948 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 949 | string OpcodeStr, string Dt, |
| 950 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 951 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 952 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 953 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 954 | [(set (ResTy QPR:$dst), |
| 955 | (ResTy (IntOp (ResTy QPR:$src1), |
| 956 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 957 | imm:$lane)))))]> { |
| 958 | let isCommutable = 0; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 959 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 960 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 961 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 962 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 963 | // Multiply-Add/Sub operations: single-, double- and quad-register. |
| 964 | class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 965 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 966 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
| 967 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 968 | (outs DPR_VFP2:$dst), |
| 969 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin, |
| 970 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>; |
| 971 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 972 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 973 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 974 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 975 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 976 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 977 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 978 | [(set DPR:$dst, (Ty (OpNode DPR:$src1, |
| 979 | (Ty (MulOp DPR:$src2, DPR:$src3)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 980 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 981 | string OpcodeStr, string Dt, |
| 982 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 983 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 984 | (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 985 | (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 986 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 987 | [(set (Ty DPR:$dst), |
| 988 | (Ty (ShOp (Ty DPR:$src1), |
| 989 | (Ty (MulOp DPR:$src2, |
| 990 | (Ty (NEONvduplane (Ty DPR_VFP2:$src3), |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 991 | imm:$lane)))))))]> { |
| 992 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 993 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
| 994 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 995 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 996 | string OpcodeStr, string Dt, |
| 997 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 998 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 999 | (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1000 | (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1001 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1002 | [(set (Ty DPR:$dst), |
| 1003 | (Ty (ShOp (Ty DPR:$src1), |
| 1004 | (Ty (MulOp DPR:$src2, |
| 1005 | (Ty (NEONvduplane (Ty DPR_8:$src3), |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1006 | imm:$lane)))))))]> { |
| 1007 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 1008 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
| 1009 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1010 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1011 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1012 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1013 | SDNode MulOp, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1014 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1015 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1016 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1017 | [(set QPR:$dst, (Ty (OpNode QPR:$src1, |
| 1018 | (Ty (MulOp QPR:$src2, QPR:$src3)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1019 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1020 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1021 | SDNode MulOp, SDNode ShOp> |
| 1022 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1023 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1024 | (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1025 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1026 | [(set (ResTy QPR:$dst), |
| 1027 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1028 | (ResTy (MulOp QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1029 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1030 | imm:$lane)))))))]> { |
| 1031 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 1032 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
| 1033 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1034 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1035 | string OpcodeStr, string Dt, |
| 1036 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1037 | SDNode MulOp, SDNode ShOp> |
| 1038 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1039 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1040 | (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1041 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1042 | [(set (ResTy QPR:$dst), |
| 1043 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1044 | (ResTy (MulOp QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1045 | (ResTy (NEONvduplane (OpTy DPR_8:$src3), |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1046 | imm:$lane)))))))]> { |
| 1047 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 1048 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
| 1049 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1050 | |
| 1051 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 1052 | // The destination register is also used as the first source operand register. |
| 1053 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1054 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1055 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1056 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1057 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1058 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1059 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), |
| 1060 | (OpTy DPR:$src2), (OpTy DPR:$src3))))]>; |
| 1061 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1062 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1063 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1064 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1065 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1066 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1067 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), |
| 1068 | (OpTy QPR:$src2), (OpTy QPR:$src3))))]>; |
| 1069 | |
| 1070 | // Neon Long 3-argument intrinsic. The destination register is |
| 1071 | // a quad-register and is also used as the first source operand register. |
| 1072 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1073 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1074 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1075 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1076 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1077 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1078 | [(set QPR:$dst, |
| 1079 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1080 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1081 | string OpcodeStr, string Dt, |
| 1082 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1083 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1084 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1085 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1086 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1087 | [(set (ResTy QPR:$dst), |
| 1088 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1089 | (OpTy DPR:$src2), |
| 1090 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
| 1091 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1092 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1093 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1094 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1095 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1096 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1097 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1098 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1099 | [(set (ResTy QPR:$dst), |
| 1100 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1101 | (OpTy DPR:$src2), |
| 1102 | (OpTy (NEONvduplane (OpTy DPR_8:$src3), |
| 1103 | imm:$lane)))))]>; |
| 1104 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1105 | // Narrowing 3-register intrinsics. |
| 1106 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1107 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1108 | Intrinsic IntOp, bit Commutable> |
| 1109 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1110 | (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1111 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1112 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> { |
| 1113 | let isCommutable = Commutable; |
| 1114 | } |
| 1115 | |
| 1116 | // Long 3-register intrinsics. |
| 1117 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1118 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1119 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1120 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1121 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1122 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1123 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> { |
| 1124 | let isCommutable = Commutable; |
| 1125 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1126 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1127 | string OpcodeStr, string Dt, |
| 1128 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1129 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1130 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1131 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1132 | [(set (ResTy QPR:$dst), |
| 1133 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1134 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1135 | imm:$lane)))))]> { |
| 1136 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 1137 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
| 1138 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1139 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1140 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1141 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1142 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1143 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1144 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1145 | [(set (ResTy QPR:$dst), |
| 1146 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1147 | (OpTy (NEONvduplane (OpTy DPR_8:$src2), |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1148 | imm:$lane)))))]> { |
| 1149 | let NSF = NVdVnVmImmMulScalarFrm; // For disassembly. |
| 1150 | let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly. |
| 1151 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1152 | |
| 1153 | // Wide 3-register intrinsics. |
| 1154 | class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1155 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1156 | Intrinsic IntOp, bit Commutable> |
| 1157 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1158 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1159 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1160 | [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> { |
| 1161 | let isCommutable = Commutable; |
| 1162 | } |
| 1163 | |
| 1164 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 1165 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1166 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1167 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1168 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1169 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1170 | (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1171 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 1172 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1173 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1174 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1175 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1176 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1177 | (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1178 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 1179 | |
| 1180 | // Pairwise long 2-register accumulate intrinsics, |
| 1181 | // both double- and quad-register. |
| 1182 | // The destination register is also used as the first source operand register. |
| 1183 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1184 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1185 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1186 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1187 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1188 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1189 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1190 | [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>; |
| 1191 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1192 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1193 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1194 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1195 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1196 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1197 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1198 | [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>; |
| 1199 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1200 | // This is a big let * in block to mark these instructions NVectorShiftFrm to |
| 1201 | // help the disassembler. |
| 1202 | let NSF = NVectorShiftFrm, NSForm = NVectorShiftFrm.Value in { |
| 1203 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1204 | // Shift by immediate, |
| 1205 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1206 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1207 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1208 | ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1209 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1210 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1211 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1212 | [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1213 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1214 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1215 | ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1216 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1217 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1218 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1219 | [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>; |
| 1220 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1221 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1222 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1223 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1224 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1225 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1226 | (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1227 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1228 | [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src), |
| 1229 | (i32 imm:$SIMM))))]>; |
| 1230 | |
| 1231 | // Shift right by immediate and accumulate, |
| 1232 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1233 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1234 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1235 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), |
| 1236 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1237 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1238 | [(set DPR:$dst, (Ty (add DPR:$src1, |
| 1239 | (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1240 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1241 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1242 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), |
| 1243 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1244 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1245 | [(set QPR:$dst, (Ty (add QPR:$src1, |
| 1246 | (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>; |
| 1247 | |
| 1248 | // Shift by immediate and insert, |
| 1249 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1250 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1251 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1252 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), |
| 1253 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1254 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1255 | [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1256 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1257 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1258 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), |
| 1259 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1260 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1261 | [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>; |
| 1262 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1263 | } // End of "let NSF = NVectorShiftFrm, ..." |
| 1264 | |
| 1265 | // Long shift by immediate. |
| 1266 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 1267 | string OpcodeStr, string Dt, |
| 1268 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 1269 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
| 1270 | (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD, |
| 1271 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
| 1272 | [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src), |
| 1273 | (i32 imm:$SIMM))))]> { |
| 1274 | // This has a different interpretation of the shift amount encoding than |
| 1275 | // NVectorShiftFrm. |
| 1276 | let NSF = NVectorShift2Frm; // For disassembly. |
| 1277 | let NSForm = NVectorShift2Frm.Value; // For disassembly. |
| 1278 | } |
| 1279 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1280 | // Convert, with fractional bits immediate, |
| 1281 | // both double- and quad-register. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1282 | let NSF = NVdVmImmVCVTFrm, NSForm = NVdVmImmVCVTFrm.Value in { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1283 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1284 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1285 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1286 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1287 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1288 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1289 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1290 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1291 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1292 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1293 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1294 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1295 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1296 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1297 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1298 | |
| 1299 | //===----------------------------------------------------------------------===// |
| 1300 | // Multiclasses |
| 1301 | //===----------------------------------------------------------------------===// |
| 1302 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 1303 | // Abbreviations used in multiclass suffixes: |
| 1304 | // Q = quarter int (8 bit) elements |
| 1305 | // H = half int (16 bit) elements |
| 1306 | // S = single int (32 bit) elements |
| 1307 | // D = double int (64 bit) elements |
| 1308 | |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1309 | // Neon 2-register vector operations -- for disassembly only. |
| 1310 | |
| 1311 | // First with only element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1312 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1313 | bits<5> op11_7, bit op4, string opc, string Dt, |
| 1314 | string asm> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1315 | // 64-bit vector types. |
| 1316 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
| 1317 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1318 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1319 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
| 1320 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1321 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1322 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 1323 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1324 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1325 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 1326 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 1327 | opc, "f32", asm, "", []> { |
| 1328 | let Inst{10} = 1; // overwrite F = 1 |
| 1329 | } |
| 1330 | |
| 1331 | // 128-bit vector types. |
| 1332 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
| 1333 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1334 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1335 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
| 1336 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1337 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1338 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 1339 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1340 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1341 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 1342 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 1343 | opc, "f32", asm, "", []> { |
| 1344 | let Inst{10} = 1; // overwrite F = 1 |
| 1345 | } |
| 1346 | } |
| 1347 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1348 | // Neon 3-register vector operations. |
| 1349 | |
| 1350 | // First with only element sizes of 8, 16 and 32 bits: |
| 1351 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1352 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1353 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1354 | string OpcodeStr, string Dt, |
| 1355 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1356 | // 64-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1357 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1358 | OpcodeStr, !strconcat(Dt, "8"), |
| 1359 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1360 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1361 | OpcodeStr, !strconcat(Dt, "16"), |
| 1362 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1363 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1364 | OpcodeStr, !strconcat(Dt, "32"), |
| 1365 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1366 | |
| 1367 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1368 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1369 | OpcodeStr, !strconcat(Dt, "8"), |
| 1370 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1371 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1372 | OpcodeStr, !strconcat(Dt, "16"), |
| 1373 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1374 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1375 | OpcodeStr, !strconcat(Dt, "32"), |
| 1376 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1377 | } |
| 1378 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1379 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 1380 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 1381 | v4i16, ShOp>; |
| 1382 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1383 | v2i32, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1384 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1385 | v8i16, v4i16, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1386 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1387 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1388 | } |
| 1389 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1390 | // ....then also with element size 64 bits: |
| 1391 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1392 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1393 | string OpcodeStr, string Dt, |
| 1394 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1395 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1396 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1397 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1398 | OpcodeStr, !strconcat(Dt, "64"), |
| 1399 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1400 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1401 | OpcodeStr, !strconcat(Dt, "64"), |
| 1402 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1403 | } |
| 1404 | |
| 1405 | |
| 1406 | // Neon Narrowing 2-register vector intrinsics, |
| 1407 | // source operand element sizes of 16, 32 and 64 bits: |
| 1408 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1409 | bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1410 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1411 | Intrinsic IntOp> { |
| 1412 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1413 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 1414 | v8i8, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1415 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1416 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 1417 | v4i16, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1418 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1419 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 1420 | v2i32, v2i64, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1421 | } |
| 1422 | |
| 1423 | |
| 1424 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 1425 | // source operand element sizes of 16, 32 and 64 bits: |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1426 | multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1427 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1428 | def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1429 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1430 | def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1431 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1432 | def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1433 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1434 | } |
| 1435 | |
| 1436 | |
| 1437 | // Neon 3-register vector intrinsics. |
| 1438 | |
| 1439 | // First with only element sizes of 16 and 32 bits: |
| 1440 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1441 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1442 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1443 | string OpcodeStr, string Dt, |
| 1444 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1445 | // 64-bit vector types. |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1446 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1447 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1448 | v4i16, v4i16, IntOp, Commutable>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1449 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1450 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1451 | v2i32, v2i32, IntOp, Commutable>; |
| 1452 | |
| 1453 | // 128-bit vector types. |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1454 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1455 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1456 | v8i16, v8i16, IntOp, Commutable>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1457 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1458 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1459 | v4i32, v4i32, IntOp, Commutable>; |
| 1460 | } |
| 1461 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1462 | multiclass N3VIntSL_HS<bits<4> op11_8, |
| 1463 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1464 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1465 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1466 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1467 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1468 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1469 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1470 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1471 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1472 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1473 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1474 | } |
| 1475 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1476 | // ....then also with element size of 8 bits: |
| 1477 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1478 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1479 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1480 | string OpcodeStr, string Dt, |
| 1481 | Intrinsic IntOp, bit Commutable = 0> |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1482 | : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1483 | OpcodeStr, Dt, IntOp, Commutable> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1484 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1485 | OpcodeStr, !strconcat(Dt, "8"), |
| 1486 | v8i8, v8i8, IntOp, Commutable>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1487 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1488 | OpcodeStr, !strconcat(Dt, "8"), |
| 1489 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
| 1492 | // ....then also with element size of 64 bits: |
| 1493 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1494 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1495 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1496 | string OpcodeStr, string Dt, |
| 1497 | Intrinsic IntOp, bit Commutable = 0> |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1498 | : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1499 | OpcodeStr, Dt, IntOp, Commutable> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1500 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1501 | OpcodeStr, !strconcat(Dt, "64"), |
| 1502 | v1i64, v1i64, IntOp, Commutable>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1503 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1504 | OpcodeStr, !strconcat(Dt, "64"), |
| 1505 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1506 | } |
| 1507 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1508 | // Same as N3VInt_QHSD, except they're for Vector Shift (Register) Instructions. |
| 1509 | // D:Vd M:Vm N:Vn (notice that M:Vm is the first operand) |
| 1510 | // This helps the disassembler. |
| 1511 | let NSF = NVdVnVmImmVectorShiftFrm, NSForm = NVdVnVmImmVectorShiftFrm.Value in { |
| 1512 | multiclass N3VInt_HS2<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1513 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1514 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 1515 | string OpcodeStr, string Dt, |
| 1516 | Intrinsic IntOp, bit Commutable = 0> { |
| 1517 | // 64-bit vector types. |
| 1518 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, |
| 1519 | OpcodeStr, !strconcat(Dt, "16"), |
| 1520 | v4i16, v4i16, IntOp, Commutable>; |
| 1521 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, |
| 1522 | OpcodeStr, !strconcat(Dt, "32"), |
| 1523 | v2i32, v2i32, IntOp, Commutable>; |
| 1524 | |
| 1525 | // 128-bit vector types. |
| 1526 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, |
| 1527 | OpcodeStr, !strconcat(Dt, "16"), |
| 1528 | v8i16, v8i16, IntOp, Commutable>; |
| 1529 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, |
| 1530 | OpcodeStr, !strconcat(Dt, "32"), |
| 1531 | v4i32, v4i32, IntOp, Commutable>; |
| 1532 | } |
| 1533 | multiclass N3VInt_QHS2<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1534 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1535 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 1536 | string OpcodeStr, string Dt, |
| 1537 | Intrinsic IntOp, bit Commutable = 0> |
| 1538 | : N3VInt_HS2<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, |
| 1539 | OpcodeStr, Dt, IntOp, Commutable> { |
| 1540 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16, |
| 1541 | OpcodeStr, !strconcat(Dt, "8"), |
| 1542 | v8i8, v8i8, IntOp, Commutable>; |
| 1543 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16, |
| 1544 | OpcodeStr, !strconcat(Dt, "8"), |
| 1545 | v16i8, v16i8, IntOp, Commutable>; |
| 1546 | } |
| 1547 | multiclass N3VInt_QHSD2<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1548 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1549 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 1550 | string OpcodeStr, string Dt, |
| 1551 | Intrinsic IntOp, bit Commutable = 0> |
| 1552 | : N3VInt_QHS2<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, |
| 1553 | OpcodeStr, Dt, IntOp, Commutable> { |
| 1554 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32, |
| 1555 | OpcodeStr, !strconcat(Dt, "64"), |
| 1556 | v1i64, v1i64, IntOp, Commutable>; |
| 1557 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32, |
| 1558 | OpcodeStr, !strconcat(Dt, "64"), |
| 1559 | v2i64, v2i64, IntOp, Commutable>; |
| 1560 | } |
| 1561 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1562 | |
| 1563 | // Neon Narrowing 3-register vector intrinsics, |
| 1564 | // source operand element sizes of 16, 32 and 64 bits: |
| 1565 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1566 | string OpcodeStr, string Dt, |
| 1567 | Intrinsic IntOp, bit Commutable = 0> { |
| 1568 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 1569 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1570 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1571 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 1572 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1573 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1574 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 1575 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1576 | v2i32, v2i64, IntOp, Commutable>; |
| 1577 | } |
| 1578 | |
| 1579 | |
| 1580 | // Neon Long 3-register vector intrinsics. |
| 1581 | |
| 1582 | // First with only element sizes of 16 and 32 bits: |
| 1583 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1584 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1585 | Intrinsic IntOp, bit Commutable = 0> { |
| 1586 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1587 | OpcodeStr, !strconcat(Dt, "16"), |
| 1588 | v4i32, v4i16, IntOp, Commutable>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1589 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1590 | OpcodeStr, !strconcat(Dt, "32"), |
| 1591 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1592 | } |
| 1593 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1594 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1595 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1596 | Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1597 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1598 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1599 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1600 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1601 | } |
| 1602 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1603 | // ....then also with element size of 8 bits: |
| 1604 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1605 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1606 | Intrinsic IntOp, bit Commutable = 0> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1607 | : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt, |
| 1608 | IntOp, Commutable> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1609 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1610 | OpcodeStr, !strconcat(Dt, "8"), |
| 1611 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1612 | } |
| 1613 | |
| 1614 | |
| 1615 | // Neon Wide 3-register vector intrinsics, |
| 1616 | // source operand element sizes of 8, 16 and 32 bits: |
| 1617 | multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1618 | string OpcodeStr, string Dt, |
| 1619 | Intrinsic IntOp, bit Commutable = 0> { |
| 1620 | def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, |
| 1621 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1622 | v8i16, v8i8, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1623 | def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, |
| 1624 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1625 | v4i32, v4i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1626 | def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, |
| 1627 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1628 | v2i64, v2i32, IntOp, Commutable>; |
| 1629 | } |
| 1630 | |
| 1631 | |
| 1632 | // Neon Multiply-Op vector operations, |
| 1633 | // element sizes of 8, 16 and 32 bits: |
| 1634 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1635 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1636 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1637 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1638 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1639 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1640 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1641 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1642 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1643 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1644 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1645 | |
| 1646 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1647 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1648 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1649 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1650 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1651 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1652 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1653 | } |
| 1654 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1655 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
| 1656 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1657 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1658 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1659 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1660 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1661 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1662 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1663 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1664 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 1665 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1666 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1667 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 1668 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1669 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1670 | |
| 1671 | // Neon 3-argument intrinsics, |
| 1672 | // element sizes of 8, 16 and 32 bits: |
| 1673 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1674 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1675 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1676 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1677 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1678 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1679 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1680 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1681 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1682 | |
| 1683 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1684 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1685 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1686 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1687 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1688 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1689 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1690 | } |
| 1691 | |
| 1692 | |
| 1693 | // Neon Long 3-argument intrinsics. |
| 1694 | |
| 1695 | // First with only element sizes of 16 and 32 bits: |
| 1696 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1697 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1698 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1699 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1700 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1701 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1702 | } |
| 1703 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1704 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1705 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1706 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1707 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1708 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1709 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1710 | } |
| 1711 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1712 | // ....then also with element size of 8 bits: |
| 1713 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1714 | string OpcodeStr, string Dt, Intrinsic IntOp> |
| 1715 | : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> { |
Bob Wilson | 6f12262 | 2009-10-15 21:57:47 +0000 | [diff] [blame] | 1716 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1717 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
| 1720 | |
| 1721 | // Neon 2-register vector intrinsics, |
| 1722 | // element sizes of 8, 16 and 32 bits: |
| 1723 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1724 | bits<5> op11_7, bit op4, |
| 1725 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1726 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1727 | // 64-bit vector types. |
| 1728 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1729 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1730 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1731 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1732 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1733 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1734 | |
| 1735 | // 128-bit vector types. |
| 1736 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1737 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1738 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1739 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1740 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1741 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1742 | } |
| 1743 | |
| 1744 | |
| 1745 | // Neon Pairwise long 2-register intrinsics, |
| 1746 | // element sizes of 8, 16 and 32 bits: |
| 1747 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1748 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1749 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1750 | // 64-bit vector types. |
| 1751 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1752 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1753 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1754 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1755 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1756 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1757 | |
| 1758 | // 128-bit vector types. |
| 1759 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1760 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1761 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1762 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1763 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1764 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1765 | } |
| 1766 | |
| 1767 | |
| 1768 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 1769 | // element sizes of 8, 16 and 32 bits: |
| 1770 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1771 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1772 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1773 | // 64-bit vector types. |
| 1774 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1775 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1776 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1777 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1778 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1779 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1780 | |
| 1781 | // 128-bit vector types. |
| 1782 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1783 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1784 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1785 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1786 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1787 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1788 | } |
| 1789 | |
| 1790 | |
| 1791 | // Neon 2-register vector shift by immediate, |
| 1792 | // element sizes of 8, 16, 32 and 64 bits: |
| 1793 | multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1794 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1795 | SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1796 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1797 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1798 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1799 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1800 | } |
| 1801 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1802 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1803 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1804 | } |
| 1805 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1806 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1807 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1808 | } |
| 1809 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1810 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1811 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1812 | |
| 1813 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1814 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1815 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1816 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1817 | } |
| 1818 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1819 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1820 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1821 | } |
| 1822 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1823 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1824 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1825 | } |
| 1826 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1827 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1828 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1829 | } |
| 1830 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1831 | // Same as N2VSh_QHSD, except the instructions have a differnt interpretation of |
| 1832 | // the shift amount. This helps the disassembler. |
| 1833 | let NSF = NVectorShift2Frm, NSForm = NVectorShift2Frm.Value in { |
| 1834 | multiclass N2VSh_QHSD2<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1835 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1836 | SDNode OpNode> { |
| 1837 | // 64-bit vector types. |
| 1838 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
| 1839 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
| 1840 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1841 | } |
| 1842 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
| 1843 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
| 1844 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1845 | } |
| 1846 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
| 1847 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
| 1848 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1849 | } |
| 1850 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin, |
| 1851 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
| 1852 | // imm6 = xxxxxx |
| 1853 | |
| 1854 | // 128-bit vector types. |
| 1855 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
| 1856 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
| 1857 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1858 | } |
| 1859 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
| 1860 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
| 1861 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1862 | } |
| 1863 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
| 1864 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
| 1865 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1866 | } |
| 1867 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin, |
| 1868 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
| 1869 | // imm6 = xxxxxx |
| 1870 | } |
| 1871 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1872 | |
| 1873 | // Neon Shift-Accumulate vector operations, |
| 1874 | // element sizes of 8, 16, 32 and 64 bits: |
| 1875 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1876 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1877 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1878 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1879 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1880 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1881 | } |
| 1882 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1883 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1884 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1885 | } |
| 1886 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1887 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1888 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1889 | } |
| 1890 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1891 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1892 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1893 | |
| 1894 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1895 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1896 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1897 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1898 | } |
| 1899 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1900 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1901 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1902 | } |
| 1903 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1904 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1905 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1906 | } |
| 1907 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1908 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1909 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1910 | } |
| 1911 | |
| 1912 | |
| 1913 | // Neon Shift-Insert vector operations, |
| 1914 | // element sizes of 8, 16, 32 and 64 bits: |
| 1915 | multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1916 | string OpcodeStr, SDNode ShOp> { |
| 1917 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1918 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1919 | OpcodeStr, "8", v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1920 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1921 | } |
| 1922 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1923 | OpcodeStr, "16", v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1924 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1925 | } |
| 1926 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1927 | OpcodeStr, "32", v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1928 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1929 | } |
| 1930 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1931 | OpcodeStr, "64", v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1932 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1933 | |
| 1934 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1935 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1936 | OpcodeStr, "8", v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1937 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1938 | } |
| 1939 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1940 | OpcodeStr, "16", v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1941 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1942 | } |
| 1943 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1944 | OpcodeStr, "32", v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1945 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1946 | } |
| 1947 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1948 | OpcodeStr, "64", v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1949 | // imm6 = xxxxxx |
| 1950 | } |
| 1951 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 1952 | // Same as N2VShIns_QHSD, except the instructions have a differnt interpretation |
| 1953 | // of the shift amount. This helps the disassembler. |
| 1954 | let NSF = NVectorShift2Frm, NSForm = NVectorShift2Frm.Value in { |
| 1955 | multiclass N2VShIns_QHSD2<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1956 | string OpcodeStr, SDNode ShOp> { |
| 1957 | // 64-bit vector types. |
| 1958 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, |
| 1959 | OpcodeStr, "8", v8i8, ShOp> { |
| 1960 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1961 | } |
| 1962 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, |
| 1963 | OpcodeStr, "16", v4i16, ShOp> { |
| 1964 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1965 | } |
| 1966 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, |
| 1967 | OpcodeStr, "32", v2i32, ShOp> { |
| 1968 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1969 | } |
| 1970 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, |
| 1971 | OpcodeStr, "64", v1i64, ShOp>; |
| 1972 | // imm6 = xxxxxx |
| 1973 | |
| 1974 | // 128-bit vector types. |
| 1975 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, |
| 1976 | OpcodeStr, "8", v16i8, ShOp> { |
| 1977 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1978 | } |
| 1979 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, |
| 1980 | OpcodeStr, "16", v8i16, ShOp> { |
| 1981 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1982 | } |
| 1983 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, |
| 1984 | OpcodeStr, "32", v4i32, ShOp> { |
| 1985 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1986 | } |
| 1987 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, |
| 1988 | OpcodeStr, "64", v2i64, ShOp>; |
| 1989 | // imm6 = xxxxxx |
| 1990 | } |
| 1991 | } |
| 1992 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1993 | // Neon Shift Long operations, |
| 1994 | // element sizes of 8, 16, 32 bits: |
| 1995 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1996 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1997 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1998 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1999 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2000 | } |
| 2001 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2002 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2003 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2004 | } |
| 2005 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2006 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2007 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2008 | } |
| 2009 | } |
| 2010 | |
| 2011 | // Neon Shift Narrow operations, |
| 2012 | // element sizes of 16, 32, 64 bits: |
| 2013 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2014 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2015 | SDNode OpNode> { |
| 2016 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2017 | OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2018 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2019 | } |
| 2020 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2021 | OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2022 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2023 | } |
| 2024 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2025 | OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2026 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2027 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2028 | } |
| 2029 | |
| 2030 | //===----------------------------------------------------------------------===// |
| 2031 | // Instruction Definitions. |
| 2032 | //===----------------------------------------------------------------------===// |
| 2033 | |
| 2034 | // Vector Add Operations. |
| 2035 | |
| 2036 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2037 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2038 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2039 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2040 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2041 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2042 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2043 | // VADDL : Vector Add Long (Q = D + D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2044 | defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2045 | int_arm_neon_vaddls, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2046 | defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2047 | int_arm_neon_vaddlu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2048 | // VADDW : Vector Add Wide (Q = Q + D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2049 | defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>; |
| 2050 | defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2051 | // VHADD : Vector Halving Add |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2052 | defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2053 | IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2054 | defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2055 | IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2056 | // VRHADD : Vector Rounding Halving Add |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2057 | defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2058 | IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2059 | defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2060 | IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2061 | // VQADD : Vector Saturating Add |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2062 | defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2063 | IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2064 | defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2065 | IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2066 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2067 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 2068 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2069 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2070 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 2071 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2072 | |
| 2073 | // Vector Multiply Operations. |
| 2074 | |
| 2075 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2076 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2077 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
| 2078 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2079 | v8i8, v8i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2080 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2081 | v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2082 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2083 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2084 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2085 | v4f32, v4f32, fmul, 1>; |
| 2086 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 2087 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 2088 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 2089 | v2f32, fmul>; |
| 2090 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2091 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 2092 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 2093 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 2094 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2095 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2096 | (SubReg_i16_lane imm:$lane)))>; |
| 2097 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 2098 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 2099 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 2100 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2101 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2102 | (SubReg_i32_lane imm:$lane)))>; |
| 2103 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 2104 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 2105 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 2106 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2107 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2108 | (SubReg_i32_lane imm:$lane)))>; |
| 2109 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2110 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2111 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D, |
| 2112 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2113 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2114 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 2115 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2116 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2117 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2118 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2119 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2120 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 2121 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2122 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2123 | (SubReg_i16_lane imm:$lane)))>; |
| 2124 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2125 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2126 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2127 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 2128 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2129 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2130 | (SubReg_i32_lane imm:$lane)))>; |
| 2131 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2132 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2133 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D, |
| 2134 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2135 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2136 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 2137 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2138 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2139 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2140 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2141 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2142 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 2143 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2144 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2145 | (SubReg_i16_lane imm:$lane)))>; |
| 2146 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2147 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2148 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2149 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 2150 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2151 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2152 | (SubReg_i32_lane imm:$lane)))>; |
| 2153 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2154 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2155 | defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2156 | int_arm_neon_vmulls, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2157 | defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2158 | int_arm_neon_vmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2159 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2160 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2161 | defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2162 | int_arm_neon_vmulls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2163 | defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2164 | int_arm_neon_vmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2165 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2166 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2167 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2168 | int_arm_neon_vqdmull, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2169 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2170 | int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2171 | |
| 2172 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 2173 | |
| 2174 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2175 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2176 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2177 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2178 | v2f32, fmul, fadd>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2179 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2180 | v4f32, fmul, fadd>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2181 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2182 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2183 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2184 | v2f32, fmul, fadd>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2185 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2186 | v4f32, v2f32, fmul, fadd>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2187 | |
| 2188 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2189 | (mul (v8i16 QPR:$src2), |
| 2190 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2191 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2192 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2193 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2194 | (SubReg_i16_lane imm:$lane)))>; |
| 2195 | |
| 2196 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2197 | (mul (v4i32 QPR:$src2), |
| 2198 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2199 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2200 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2201 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2202 | (SubReg_i32_lane imm:$lane)))>; |
| 2203 | |
| 2204 | def : Pat<(v4f32 (fadd (v4f32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2205 | (fmul (v4f32 QPR:$src2), |
| 2206 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2207 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 2208 | (v4f32 QPR:$src2), |
| 2209 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2210 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2211 | (SubReg_i32_lane imm:$lane)))>; |
| 2212 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2213 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2214 | defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>; |
| 2215 | defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2216 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2217 | defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>; |
| 2218 | defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2219 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2220 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2221 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s", |
| 2222 | int_arm_neon_vqdmlal>; |
| 2223 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2224 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2225 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 2226 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2227 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 2228 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2229 | v2f32, fmul, fsub>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2230 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2231 | v4f32, fmul, fsub>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2232 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2233 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 2234 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2235 | v2f32, fmul, fsub>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2236 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2237 | v4f32, v2f32, fmul, fsub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2238 | |
| 2239 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2240 | (mul (v8i16 QPR:$src2), |
| 2241 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2242 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2243 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2244 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2245 | (SubReg_i16_lane imm:$lane)))>; |
| 2246 | |
| 2247 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2248 | (mul (v4i32 QPR:$src2), |
| 2249 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2250 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2251 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2252 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2253 | (SubReg_i32_lane imm:$lane)))>; |
| 2254 | |
| 2255 | def : Pat<(v4f32 (fsub (v4f32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2256 | (fmul (v4f32 QPR:$src2), |
| 2257 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 2258 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2259 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2260 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2261 | (SubReg_i32_lane imm:$lane)))>; |
| 2262 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2263 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2264 | defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>; |
| 2265 | defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2266 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2267 | defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>; |
| 2268 | defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2269 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2270 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2271 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s", |
| 2272 | int_arm_neon_vqdmlsl>; |
| 2273 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2274 | |
| 2275 | // Vector Subtract Operations. |
| 2276 | |
| 2277 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2278 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2279 | "vsub", "i", sub, 0>; |
| 2280 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2281 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2282 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2283 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2284 | // VSUBL : Vector Subtract Long (Q = D - D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2285 | defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2286 | int_arm_neon_vsubls, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2287 | defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2288 | int_arm_neon_vsublu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2289 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2290 | defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>; |
| 2291 | defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2292 | // VHSUB : Vector Halving Subtract |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2293 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2294 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2295 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2296 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2297 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2298 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2299 | // VQSUB : Vector Saturing Subtract |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2300 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, |
| 2301 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2302 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2303 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, |
| 2304 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2305 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2306 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2307 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 2308 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2309 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2310 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 2311 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2312 | |
| 2313 | // Vector Comparisons. |
| 2314 | |
| 2315 | // VCEQ : Vector Compare Equal |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2316 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2317 | IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>; |
| 2318 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2319 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2320 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2321 | NEONvceq, 1>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2322 | // For disassembly only. |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2323 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
| 2324 | "$dst, $src, #0">; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2325 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2326 | // VCGE : Vector Compare Greater Than or Equal |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2327 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2328 | IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2329 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2330 | IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>; |
| 2331 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2332 | v2i32, v2f32, NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2333 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2334 | NEONvcge, 0>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2335 | // For disassembly only. |
| 2336 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
| 2337 | "$dst, $src, #0">; |
| 2338 | // For disassembly only. |
| 2339 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
| 2340 | "$dst, $src, #0">; |
| 2341 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2342 | // VCGT : Vector Compare Greater Than |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2343 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2344 | IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2345 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2346 | IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>; |
| 2347 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2348 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2349 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2350 | NEONvcgt, 0>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2351 | // For disassembly only. |
| 2352 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
| 2353 | "$dst, $src, #0">; |
| 2354 | // For disassembly only. |
| 2355 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
| 2356 | "$dst, $src, #0">; |
| 2357 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2358 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2359 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2360 | v2i32, v2f32, int_arm_neon_vacged, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2361 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2362 | v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2363 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2364 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2365 | v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2366 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2367 | v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2368 | // VTST : Vector Test Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2369 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 2370 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2371 | |
| 2372 | // Vector Bitwise Operations. |
| 2373 | |
| 2374 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2375 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 2376 | v2i32, v2i32, and, 1>; |
| 2377 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 2378 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2379 | |
| 2380 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2381 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 2382 | v2i32, v2i32, xor, 1>; |
| 2383 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 2384 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2385 | |
| 2386 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2387 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 2388 | v2i32, v2i32, or, 1>; |
| 2389 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 2390 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2391 | |
| 2392 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2393 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2394 | (ins DPR:$src1, DPR:$src2), IIC_VBINiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2395 | "vbic", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2396 | [(set DPR:$dst, (v2i32 (and DPR:$src1, |
| 2397 | (vnot_conv DPR:$src2))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2398 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2399 | (ins QPR:$src1, QPR:$src2), IIC_VBINiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2400 | "vbic", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2401 | [(set QPR:$dst, (v4i32 (and QPR:$src1, |
| 2402 | (vnot_conv QPR:$src2))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2403 | |
| 2404 | // VORN : Vector Bitwise OR NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2405 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2406 | (ins DPR:$src1, DPR:$src2), IIC_VBINiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2407 | "vorn", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2408 | [(set DPR:$dst, (v2i32 (or DPR:$src1, |
| 2409 | (vnot_conv DPR:$src2))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2410 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2411 | (ins QPR:$src1, QPR:$src2), IIC_VBINiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2412 | "vorn", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2413 | [(set QPR:$dst, (v4i32 (or QPR:$src1, |
| 2414 | (vnot_conv QPR:$src2))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2415 | |
| 2416 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2417 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2418 | (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2419 | "vmvn", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2420 | [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2421 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2422 | (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2423 | "vmvn", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2424 | [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>; |
| 2425 | def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>; |
| 2426 | def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>; |
| 2427 | |
| 2428 | // VBSL : Vector Bitwise Select |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2429 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2430 | (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2431 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2432 | [(set DPR:$dst, |
| 2433 | (v2i32 (or (and DPR:$src2, DPR:$src1), |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2434 | (and DPR:$src3, (vnot_conv DPR:$src1)))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2435 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2436 | (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2437 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2438 | [(set QPR:$dst, |
| 2439 | (v4i32 (or (and QPR:$src2, QPR:$src1), |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2440 | (and QPR:$src3, (vnot_conv QPR:$src1)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2441 | |
| 2442 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2443 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2444 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
| 2445 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), |
| 2446 | IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst", |
| 2447 | [/* For disassembly only; pattern left blank */]>; |
| 2448 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
| 2449 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), |
| 2450 | IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst", |
| 2451 | [/* For disassembly only; pattern left blank */]>; |
| 2452 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2453 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2454 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2455 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
| 2456 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), |
| 2457 | IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst", |
| 2458 | [/* For disassembly only; pattern left blank */]>; |
| 2459 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
| 2460 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), |
| 2461 | IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst", |
| 2462 | [/* For disassembly only; pattern left blank */]>; |
| 2463 | |
| 2464 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2465 | // for equivalent operations with different register constraints; it just |
| 2466 | // inserts copies. |
| 2467 | |
| 2468 | // Vector Absolute Differences. |
| 2469 | |
| 2470 | // VABD : Vector Absolute Difference |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2471 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2472 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2473 | "vabd", "s", int_arm_neon_vabds, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2474 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2475 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2476 | "vabd", "u", int_arm_neon_vabdu, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2477 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2478 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2479 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2480 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2481 | |
| 2482 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2483 | defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2484 | "vabdl", "s", int_arm_neon_vabdls, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2485 | defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2486 | "vabdl", "u", int_arm_neon_vabdlu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2487 | |
| 2488 | // VABA : Vector Absolute Difference and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2489 | defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>; |
| 2490 | defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2491 | |
| 2492 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2493 | defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>; |
| 2494 | defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2495 | |
| 2496 | // Vector Maximum and Minimum. |
| 2497 | |
| 2498 | // VMAX : Vector Maximum |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2499 | defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2500 | IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2501 | defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2502 | IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>; |
| 2503 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32", |
| 2504 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
| 2505 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32", |
| 2506 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2507 | |
| 2508 | // VMIN : Vector Minimum |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2509 | defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2510 | IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2511 | defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2512 | IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>; |
| 2513 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32", |
| 2514 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
| 2515 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32", |
| 2516 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2517 | |
| 2518 | // Vector Pairwise Operations. |
| 2519 | |
| 2520 | // VPADD : Vector Pairwise Add |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2521 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8", |
| 2522 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 2523 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16", |
| 2524 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 2525 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32", |
| 2526 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
| 2527 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32", |
| 2528 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2529 | |
| 2530 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2531 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2532 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2533 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2534 | int_arm_neon_vpaddlu>; |
| 2535 | |
| 2536 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2537 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2538 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2539 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2540 | int_arm_neon_vpadalu>; |
| 2541 | |
| 2542 | // VPMAX : Vector Pairwise Maximum |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2543 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8", |
| 2544 | v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
| 2545 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16", |
| 2546 | v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
| 2547 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32", |
| 2548 | v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
| 2549 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8", |
| 2550 | v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
| 2551 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16", |
| 2552 | v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
| 2553 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32", |
| 2554 | v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
| 2555 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32", |
| 2556 | v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2557 | |
| 2558 | // VPMIN : Vector Pairwise Minimum |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2559 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8", |
| 2560 | v8i8, v8i8, int_arm_neon_vpmins, 0>; |
| 2561 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16", |
| 2562 | v4i16, v4i16, int_arm_neon_vpmins, 0>; |
| 2563 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32", |
| 2564 | v2i32, v2i32, int_arm_neon_vpmins, 0>; |
| 2565 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8", |
| 2566 | v8i8, v8i8, int_arm_neon_vpminu, 0>; |
| 2567 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16", |
| 2568 | v4i16, v4i16, int_arm_neon_vpminu, 0>; |
| 2569 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32", |
| 2570 | v2i32, v2i32, int_arm_neon_vpminu, 0>; |
| 2571 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32", |
| 2572 | v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2573 | |
| 2574 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 2575 | |
| 2576 | // VRECPE : Vector Reciprocal Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2577 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2578 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2579 | v2i32, v2i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2580 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2581 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2582 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2583 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2584 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2585 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2586 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2587 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2588 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2589 | |
| 2590 | // VRECPS : Vector Reciprocal Step |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2591 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, |
| 2592 | IIC_VRECSD, "vrecps", "f32", |
| 2593 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
| 2594 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, |
| 2595 | IIC_VRECSQ, "vrecps", "f32", |
| 2596 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2597 | |
| 2598 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2599 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2600 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2601 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 2602 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2603 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2604 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 2605 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2606 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2607 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
| 2608 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2609 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2610 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2611 | |
| 2612 | // VRSQRTS : Vector Reciprocal Square Root Step |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2613 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, |
| 2614 | IIC_VRECSD, "vrsqrts", "f32", |
| 2615 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
| 2616 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, |
| 2617 | IIC_VRECSQ, "vrsqrts", "f32", |
| 2618 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2619 | |
| 2620 | // Vector Shifts. |
| 2621 | |
| 2622 | // VSHL : Vector Shift |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2623 | defm VSHLs : N3VInt_QHSD2<0,0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, |
| 2624 | IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>; |
| 2625 | defm VSHLu : N3VInt_QHSD2<1,0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, |
| 2626 | IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2627 | // VSHL : Vector Shift Left (Immediate) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2628 | // (disassembly note: this has a different interpretation of the shift amont) |
| 2629 | defm VSHLi : N2VSh_QHSD2<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2630 | // VSHR : Vector Shift Right (Immediate) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2631 | defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>; |
| 2632 | defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2633 | |
| 2634 | // VSHLL : Vector Shift Left Long |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2635 | // (disassembly note: this has a different interpretation of the shift amont) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2636 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2637 | // (disassembly note: this has a different interpretation of the shift amont) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2638 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2639 | |
| 2640 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2641 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2642 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2643 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2644 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 2645 | ResTy, OpTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2646 | let Inst{21-16} = op21_16; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2647 | let NSF = NVdVmImmVSHLLFrm; // For disassembly. |
| 2648 | let NSForm = NVdVmImmVSHLLFrm.Value; // For disassembly. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2649 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2650 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2651 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2652 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2653 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2654 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2655 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2656 | |
| 2657 | // VSHRN : Vector Shift Right and Narrow |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2658 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
| 2659 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2660 | |
| 2661 | // VRSHL : Vector Rounding Shift |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2662 | defm VRSHLs : N3VInt_QHSD2<0,0,0b0101,0,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2663 | IIC_VSHLi4Q,"vrshl", "s", int_arm_neon_vrshifts,0>; |
| 2664 | defm VRSHLu : N3VInt_QHSD2<1,0,0b0101,0,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2665 | IIC_VSHLi4Q,"vrshl", "u", int_arm_neon_vrshiftu,0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2666 | // VRSHR : Vector Rounding Shift Right |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2667 | defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>; |
| 2668 | defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2669 | |
| 2670 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2671 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2672 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2673 | |
| 2674 | // VQSHL : Vector Saturating Shift |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2675 | defm VQSHLs : N3VInt_QHSD2<0,0,0b0100,1,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2676 | IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>; |
| 2677 | defm VQSHLu : N3VInt_QHSD2<1,0,0b0100,1,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2678 | IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2679 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2680 | // (disassembly note: this has a different interpretation of the shift amont) |
| 2681 | defm VQSHLsi : N2VSh_QHSD2<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>; |
| 2682 | // (disassembly note: this has a different interpretation of the shift amont) |
| 2683 | defm VQSHLui : N2VSh_QHSD2<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2684 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2685 | // (disassembly note: this has a different interpretation of the shift amont) |
| 2686 | defm VQSHLsu : N2VSh_QHSD2<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2687 | |
| 2688 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2689 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2690 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2691 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2692 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2693 | |
| 2694 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2695 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2696 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2697 | |
| 2698 | // VQRSHL : Vector Saturating Rounding Shift |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2699 | defm VQRSHLs : N3VInt_QHSD2<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2700 | IIC_VSHLi4Q, "vqrshl", "s", |
| 2701 | int_arm_neon_vqrshifts, 0>; |
| 2702 | defm VQRSHLu : N3VInt_QHSD2<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2703 | IIC_VSHLi4Q, "vqrshl", "u", |
| 2704 | int_arm_neon_vqrshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2705 | |
| 2706 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2707 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2708 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2709 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2710 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2711 | |
| 2712 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2713 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2714 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2715 | |
| 2716 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2717 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 2718 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2719 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2720 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 2721 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2722 | |
| 2723 | // VSLI : Vector Shift Left and Insert |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2724 | // (disassembly note: this has a different interpretation of the shift amont) |
| 2725 | defm VSLI : N2VShIns_QHSD2<1, 1, 0b0101, 1, "vsli", NEONvsli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2726 | // VSRI : Vector Shift Right and Insert |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2727 | defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2728 | |
| 2729 | // Vector Absolute and Saturating Absolute. |
| 2730 | |
| 2731 | // VABS : Vector Absolute Value |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2732 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2733 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2734 | int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2735 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2736 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2737 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2738 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2739 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2740 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2741 | |
| 2742 | // VQABS : Vector Saturating Absolute Value |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2743 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2744 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2745 | int_arm_neon_vqabs>; |
| 2746 | |
| 2747 | // Vector Negate. |
| 2748 | |
| 2749 | def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>; |
| 2750 | def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>; |
| 2751 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2752 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2753 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2754 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2755 | [(set DPR:$dst, (Ty (vneg DPR:$src)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2756 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2757 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2758 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2759 | [(set QPR:$dst, (Ty (vneg QPR:$src)))]>; |
| 2760 | |
| 2761 | // VNEG : Vector Negate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2762 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 2763 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 2764 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 2765 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 2766 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 2767 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2768 | |
| 2769 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2770 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2771 | (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2772 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2773 | [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>; |
| 2774 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2775 | (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2776 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2777 | [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>; |
| 2778 | |
| 2779 | def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>; |
| 2780 | def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>; |
| 2781 | def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>; |
| 2782 | def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>; |
| 2783 | def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>; |
| 2784 | def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>; |
| 2785 | |
| 2786 | // VQNEG : Vector Saturating Negate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2787 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2788 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2789 | int_arm_neon_vqneg>; |
| 2790 | |
| 2791 | // Vector Bit Counting Operations. |
| 2792 | |
| 2793 | // VCLS : Vector Count Leading Sign Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2794 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2795 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2796 | int_arm_neon_vcls>; |
| 2797 | // VCLZ : Vector Count Leading Zeros |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2798 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2799 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2800 | int_arm_neon_vclz>; |
| 2801 | // VCNT : Vector Count One Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2802 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2803 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2804 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2805 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2806 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2807 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 2808 | |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 2809 | // Vector Swap -- for disassembly only. |
| 2810 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
| 2811 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 2812 | "vswp", "$dst, $src", "", []>; |
| 2813 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
| 2814 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 2815 | "vswp", "$dst, $src", "", []>; |
| 2816 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2817 | // Vector Move Operations. |
| 2818 | |
| 2819 | // VMOV : Vector Move (Register) |
| 2820 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2821 | // Mark these instructions as 2-register instructions to help the disassembler. |
| 2822 | let NSF = NVdVmImmFrm, NSForm = NVdVmImmFrm.Value in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2823 | def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src), |
| 2824 | IIC_VMOVD, "vmov", "$dst, $src", "", []>; |
| 2825 | def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src), |
| 2826 | IIC_VMOVD, "vmov", "$dst, $src", "", []>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 2827 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2828 | |
| 2829 | // VMOV : Vector Move (Immediate) |
| 2830 | |
| 2831 | // VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm. |
| 2832 | def VMOV_get_imm8 : SDNodeXForm<build_vector, [{ |
| 2833 | return ARM::getVMOVImm(N, 1, *CurDAG); |
| 2834 | }]>; |
| 2835 | def vmovImm8 : PatLeaf<(build_vector), [{ |
| 2836 | return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0; |
| 2837 | }], VMOV_get_imm8>; |
| 2838 | |
| 2839 | // VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm. |
| 2840 | def VMOV_get_imm16 : SDNodeXForm<build_vector, [{ |
| 2841 | return ARM::getVMOVImm(N, 2, *CurDAG); |
| 2842 | }]>; |
| 2843 | def vmovImm16 : PatLeaf<(build_vector), [{ |
| 2844 | return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0; |
| 2845 | }], VMOV_get_imm16>; |
| 2846 | |
| 2847 | // VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm. |
| 2848 | def VMOV_get_imm32 : SDNodeXForm<build_vector, [{ |
| 2849 | return ARM::getVMOVImm(N, 4, *CurDAG); |
| 2850 | }]>; |
| 2851 | def vmovImm32 : PatLeaf<(build_vector), [{ |
| 2852 | return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0; |
| 2853 | }], VMOV_get_imm32>; |
| 2854 | |
| 2855 | // VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm. |
| 2856 | def VMOV_get_imm64 : SDNodeXForm<build_vector, [{ |
| 2857 | return ARM::getVMOVImm(N, 8, *CurDAG); |
| 2858 | }]>; |
| 2859 | def vmovImm64 : PatLeaf<(build_vector), [{ |
| 2860 | return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0; |
| 2861 | }], VMOV_get_imm64>; |
| 2862 | |
| 2863 | // Note: Some of the cmode bits in the following VMOV instructions need to |
| 2864 | // be encoded based on the immed values. |
| 2865 | |
| 2866 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2867 | (ins h8imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2868 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2869 | [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>; |
| 2870 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2871 | (ins h8imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2872 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2873 | [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>; |
| 2874 | |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2875 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2876 | (ins h16imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2877 | "vmov", "i16", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2878 | [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>; |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2879 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2880 | (ins h16imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2881 | "vmov", "i16", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2882 | [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>; |
| 2883 | |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2884 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2885 | (ins h32imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2886 | "vmov", "i32", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2887 | [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>; |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2888 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2889 | (ins h32imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2890 | "vmov", "i32", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2891 | [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>; |
| 2892 | |
| 2893 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2894 | (ins h64imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2895 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2896 | [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>; |
| 2897 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2898 | (ins h64imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2899 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2900 | [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>; |
| 2901 | |
| 2902 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 2903 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2904 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2905 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2906 | IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2907 | [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src), |
| 2908 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2909 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2910 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2911 | IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2912 | [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src), |
| 2913 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2914 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2915 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2916 | IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2917 | [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src), |
| 2918 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2919 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2920 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2921 | IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2922 | [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src), |
| 2923 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2924 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2925 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2926 | IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2927 | [(set GPR:$dst, (extractelt (v2i32 DPR:$src), |
| 2928 | imm:$lane))]>; |
| 2929 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 2930 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 2931 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2932 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2933 | (SubReg_i8_lane imm:$lane))>; |
| 2934 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 2935 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2936 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2937 | (SubReg_i16_lane imm:$lane))>; |
| 2938 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 2939 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2940 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2941 | (SubReg_i8_lane imm:$lane))>; |
| 2942 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 2943 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2944 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2945 | (SubReg_i16_lane imm:$lane))>; |
| 2946 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 2947 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2948 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2949 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2950 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2951 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2952 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2953 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2954 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2955 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2956 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2957 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2958 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2959 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2960 | |
| 2961 | |
| 2962 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 2963 | |
| 2964 | let Constraints = "$src1 = $dst" in { |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2965 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2966 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2967 | IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2968 | [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1), |
| 2969 | GPR:$src2, imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2970 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2971 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2972 | IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2973 | [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1), |
| 2974 | GPR:$src2, imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2975 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2976 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2977 | IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2978 | [(set DPR:$dst, (insertelt (v2i32 DPR:$src1), |
| 2979 | GPR:$src2, imm:$lane))]>; |
| 2980 | } |
| 2981 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
| 2982 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2983 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2984 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2985 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2986 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2987 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
| 2988 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2989 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2990 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2991 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2992 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2993 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
| 2994 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2995 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2996 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2997 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2998 | (DSubReg_i32_reg imm:$lane)))>; |
| 2999 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 3000 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3001 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 3002 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3003 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3004 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 3005 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3006 | |
| 3007 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3008 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3009 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3010 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3011 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3012 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
| 3013 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 3014 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3015 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>; |
| 3016 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
| 3017 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>; |
| 3018 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3019 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 3020 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3021 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 3022 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3023 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 3024 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3025 | |
| 3026 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 3027 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 3028 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
| 3029 | arm_dsubreg_0)>; |
| 3030 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 3031 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 3032 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
| 3033 | arm_dsubreg_0)>; |
| 3034 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 3035 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 3036 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
| 3037 | arm_dsubreg_0)>; |
| 3038 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3039 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 3040 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3041 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3042 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3043 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3044 | [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3045 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3046 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3047 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3048 | [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3049 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3050 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 3051 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 3052 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 3053 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 3054 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 3055 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3056 | |
| 3057 | def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3058 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3059 | [(set DPR:$dst, (v2f32 (NEONvdup |
| 3060 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3061 | def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3062 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3063 | [(set QPR:$dst, (v4f32 (NEONvdup |
| 3064 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3065 | |
| 3066 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 3067 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3068 | let NSF = NVdVmImmVDupLaneFrm, NSForm = NVdVmImmVDupLaneFrm.Value in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3069 | class VDUPLND<bits<2> op19_18, bits<2> op17_16, |
| 3070 | string OpcodeStr, string Dt, ValueType Ty> |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3071 | : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3072 | (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3073 | OpcodeStr, Dt, "$dst, $src[$lane]", "", |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3074 | [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3075 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3076 | class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt, |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3077 | ValueType ResTy, ValueType OpTy> |
| 3078 | : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3079 | (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3080 | OpcodeStr, Dt, "$dst, $src[$lane]", "", |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3081 | [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3082 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3083 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3084 | // Inst{19-16} is partially specified depending on the element size. |
| 3085 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3086 | def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>; |
| 3087 | def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>; |
| 3088 | def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>; |
| 3089 | def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>; |
| 3090 | def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>; |
| 3091 | def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>; |
| 3092 | def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>; |
| 3093 | def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3094 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3095 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 3096 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 3097 | (DSubReg_i8_reg imm:$lane))), |
| 3098 | (SubReg_i8_lane imm:$lane)))>; |
| 3099 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 3100 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 3101 | (DSubReg_i16_reg imm:$lane))), |
| 3102 | (SubReg_i16_lane imm:$lane)))>; |
| 3103 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 3104 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 3105 | (DSubReg_i32_reg imm:$lane))), |
| 3106 | (SubReg_i32_lane imm:$lane)))>; |
| 3107 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
| 3108 | (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src, |
| 3109 | (DSubReg_i32_reg imm:$lane))), |
| 3110 | (SubReg_i32_lane imm:$lane)))>; |
| 3111 | |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3112 | def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0, |
| 3113 | (outs DPR:$dst), (ins SPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3114 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3115 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3116 | |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3117 | def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0, |
| 3118 | (outs QPR:$dst), (ins SPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3119 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3120 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3121 | |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 3122 | def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)), |
| 3123 | (INSERT_SUBREG QPR:$src, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3124 | (i64 (EXTRACT_SUBREG QPR:$src, |
| 3125 | (DSubReg_f64_reg imm:$lane))), |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 3126 | (DSubReg_f64_other_reg imm:$lane))>; |
| 3127 | def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)), |
| 3128 | (INSERT_SUBREG QPR:$src, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3129 | (f64 (EXTRACT_SUBREG QPR:$src, |
| 3130 | (DSubReg_f64_reg imm:$lane))), |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 3131 | (DSubReg_f64_other_reg imm:$lane))>; |
| 3132 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3133 | // VMOVN : Vector Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3134 | defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, |
| 3135 | "vmovn", "i", int_arm_neon_vmovn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3136 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3137 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 3138 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 3139 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 3140 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 3141 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 3142 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3143 | // VMOVL : Vector Lengthening Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3144 | defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s", |
| 3145 | int_arm_neon_vmovls>; |
| 3146 | defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u", |
| 3147 | int_arm_neon_vmovlu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3148 | |
| 3149 | // Vector Conversions. |
| 3150 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3151 | let NSF = NVdVmImmVCVTFrm, NSForm = NVdVmImmVCVTFrm.Value in { |
| 3152 | class N2VDX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 3153 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 3154 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 3155 | : N2VD<op24_23, op21_20, op19_18, op17_16, op11_7, op4, OpcodeStr, Dt, |
| 3156 | ResTy, OpTy, OpNode>; |
| 3157 | class N2VQX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 3158 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 3159 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 3160 | : N2VQ<op24_23, op21_20, op19_18, op17_16, op11_7, op4, OpcodeStr, Dt, |
| 3161 | ResTy, OpTy, OpNode>; |
| 3162 | } |
Johnny Chen | d30a98e | 2010-03-16 16:36:54 +0000 | [diff] [blame] | 3163 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3164 | // VCVT : Vector Convert Between Floating-Point and Integers |
| 3165 | def VCVTf2sd : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3166 | v2i32, v2f32, fp_to_sint>; |
| 3167 | def VCVTf2ud : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3168 | v2i32, v2f32, fp_to_uint>; |
| 3169 | def VCVTs2fd : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3170 | v2f32, v2i32, sint_to_fp>; |
| 3171 | def VCVTu2fd : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3172 | v2f32, v2i32, uint_to_fp>; |
| 3173 | |
| 3174 | def VCVTf2sq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3175 | v4i32, v4f32, fp_to_sint>; |
| 3176 | def VCVTf2uq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3177 | v4i32, v4f32, fp_to_uint>; |
| 3178 | def VCVTs2fq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3179 | v4f32, v4i32, sint_to_fp>; |
| 3180 | def VCVTu2fq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3181 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3182 | |
| 3183 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3184 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3185 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3186 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3187 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3188 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3189 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3190 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3191 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
| 3192 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3193 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3194 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3195 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3196 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3197 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3198 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3199 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3200 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
| 3201 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3202 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3203 | |
| 3204 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 3205 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3206 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3207 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3208 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3209 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3210 | [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3211 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3212 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3213 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3214 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3215 | [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3216 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3217 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 3218 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 3219 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
| 3220 | def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3221 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3222 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 3223 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 3224 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
| 3225 | def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3226 | |
| 3227 | // VREV32 : Vector Reverse elements within 32-bit words |
| 3228 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3229 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3230 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3231 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3232 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3233 | [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3234 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3235 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3236 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3237 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3238 | [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3239 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3240 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 3241 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3242 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3243 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 3244 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3245 | |
| 3246 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 3247 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3248 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3249 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3250 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3251 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3252 | [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3253 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3254 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3255 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3256 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3257 | [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3258 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3259 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 3260 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3261 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3262 | // Other Vector Shuffles. |
| 3263 | |
| 3264 | // VEXT : Vector Extract |
| 3265 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3266 | let NSF = NVdVnVmImmVectorExtractFrm, |
| 3267 | NSForm = NVdVnVmImmVectorExtractFrm.Value in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3268 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3269 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst), |
| 3270 | (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3271 | OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3272 | [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs), |
| 3273 | (Ty DPR:$rhs), imm:$index)))]>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3274 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3275 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3276 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst), |
| 3277 | (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3278 | OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3279 | [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs), |
| 3280 | (Ty QPR:$rhs), imm:$index)))]>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3281 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3282 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3283 | def VEXTd8 : VEXTd<"vext", "8", v8i8>; |
| 3284 | def VEXTd16 : VEXTd<"vext", "16", v4i16>; |
| 3285 | def VEXTd32 : VEXTd<"vext", "32", v2i32>; |
| 3286 | def VEXTdf : VEXTd<"vext", "32", v2f32>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3287 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3288 | def VEXTq8 : VEXTq<"vext", "8", v16i8>; |
| 3289 | def VEXTq16 : VEXTq<"vext", "16", v8i16>; |
| 3290 | def VEXTq32 : VEXTq<"vext", "32", v4i32>; |
| 3291 | def VEXTqf : VEXTq<"vext", "32", v4f32>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3292 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3293 | // VTRN : Vector Transpose |
| 3294 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3295 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 3296 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 3297 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3298 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3299 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 3300 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 3301 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3302 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3303 | // VUZP : Vector Unzip (Deinterleave) |
| 3304 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3305 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 3306 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 3307 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3308 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3309 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 3310 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 3311 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3312 | |
| 3313 | // VZIP : Vector Zip (Interleave) |
| 3314 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3315 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 3316 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 3317 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3318 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3319 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 3320 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 3321 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3322 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3323 | // Vector Table Lookup and Table Extension. |
| 3324 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3325 | let NSF = VTBLFrm, NSForm = VTBLFrm.Value in { |
| 3326 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3327 | // VTBL : Vector Table Lookup |
| 3328 | def VTBL1 |
| 3329 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3330 | (ins DPR:$tbl1, DPR:$src), IIC_VTB1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3331 | "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3332 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3333 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3334 | def VTBL2 |
| 3335 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3336 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3337 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3338 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2 |
| 3339 | DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>; |
| 3340 | def VTBL3 |
| 3341 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3342 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3343 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3344 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3 |
| 3345 | DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>; |
| 3346 | def VTBL4 |
| 3347 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3348 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3349 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3350 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2, |
| 3351 | DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3352 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3353 | |
| 3354 | // VTBX : Vector Table Extension |
| 3355 | def VTBX1 |
| 3356 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3357 | (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3358 | "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3359 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1 |
| 3360 | DPR:$orig, DPR:$tbl1, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3361 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3362 | def VTBX2 |
| 3363 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3364 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3365 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3366 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2 |
| 3367 | DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>; |
| 3368 | def VTBX3 |
| 3369 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3370 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3371 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3372 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1, |
| 3373 | DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>; |
| 3374 | def VTBX4 |
| 3375 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3376 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3377 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", |
| 3378 | "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3379 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1, |
| 3380 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3381 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3382 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame^] | 3383 | } // End of "let NSF = VTBLFrm, ..." |
| 3384 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3385 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3386 | // NEON instructions for single-precision FP math |
| 3387 | //===----------------------------------------------------------------------===// |
| 3388 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3389 | class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst> |
| 3390 | : NEONFPPat<(ResTy (OpNode SPR:$a)), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3391 | (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), |
| 3392 | SPR:$a, arm_ssubreg_0))), |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3393 | arm_ssubreg_0)>; |
| 3394 | |
| 3395 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 3396 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3397 | (EXTRACT_SUBREG (v2f32 |
| 3398 | (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3399 | SPR:$a, arm_ssubreg_0), |
| 3400 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3401 | SPR:$b, arm_ssubreg_0))), |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3402 | arm_ssubreg_0)>; |
| 3403 | |
| 3404 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 3405 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
| 3406 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3407 | SPR:$acc, arm_ssubreg_0), |
| 3408 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3409 | SPR:$a, arm_ssubreg_0), |
| 3410 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3411 | SPR:$b, arm_ssubreg_0)), |
| 3412 | arm_ssubreg_0)>; |
| 3413 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3414 | // These need separate instructions because they must use DPR_VFP2 register |
| 3415 | // class which have SPR sub-registers. |
| 3416 | |
| 3417 | // Vector Add Operations used for single-precision FP |
| 3418 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3419 | def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>; |
| 3420 | def : N3VSPat<fadd, VADDfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3421 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3422 | // Vector Sub Operations used for single-precision FP |
| 3423 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3424 | def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>; |
| 3425 | def : N3VSPat<fsub, VSUBfd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3426 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3427 | // Vector Multiply Operations used for single-precision FP |
| 3428 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3429 | def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>; |
| 3430 | def : N3VSPat<fmul, VMULfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3431 | |
| 3432 | // Vector Multiply-Accumulate/Subtract used for single-precision FP |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3433 | // vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so |
| 3434 | // we want to avoid them for now. e.g., alternating vmla/vadd instructions. |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3435 | |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3436 | //let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3437 | //def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3438 | // v2f32, fmul, fadd>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3439 | //def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>; |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3440 | |
| 3441 | //let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3442 | //def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3443 | // v2f32, fmul, fsub>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3444 | //def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3445 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3446 | // Vector Absolute used for single-precision FP |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3447 | let neverHasSideEffects = 1 in |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 3448 | def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0, |
| 3449 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 3450 | "vabs", "f32", "$dst, $src", "", []>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3451 | def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3452 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3453 | // Vector Negate used for single-precision FP |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3454 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3455 | def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
| 3456 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 3457 | "vneg", "f32", "$dst, $src", "", []>; |
| 3458 | def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3459 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3460 | // Vector Maximum used for single-precision FP |
| 3461 | let neverHasSideEffects = 1 in |
| 3462 | def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
| 3463 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, |
| 3464 | "vmax", "f32", "$dst, $src1, $src2", "", []>; |
| 3465 | def : N3VSPat<NEONfmax, VMAXfd_sfp>; |
| 3466 | |
| 3467 | // Vector Minimum used for single-precision FP |
| 3468 | let neverHasSideEffects = 1 in |
| 3469 | def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
| 3470 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, |
| 3471 | "vmin", "f32", "$dst, $src1, $src2", "", []>; |
| 3472 | def : N3VSPat<NEONfmin, VMINfd_sfp>; |
| 3473 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3474 | // Vector Convert between single-precision FP and integer |
| 3475 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3476 | def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3477 | v2i32, v2f32, fp_to_sint>; |
| 3478 | def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3479 | |
| 3480 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3481 | def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3482 | v2i32, v2f32, fp_to_uint>; |
| 3483 | def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3484 | |
| 3485 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3486 | def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3487 | v2f32, v2i32, sint_to_fp>; |
| 3488 | def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3489 | |
| 3490 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3491 | def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3492 | v2f32, v2i32, uint_to_fp>; |
| 3493 | def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3494 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3495 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3496 | // Non-Instruction Patterns |
| 3497 | //===----------------------------------------------------------------------===// |
| 3498 | |
| 3499 | // bit_convert |
| 3500 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 3501 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 3502 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 3503 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 3504 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 3505 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 3506 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 3507 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 3508 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 3509 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 3510 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 3511 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 3512 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 3513 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 3514 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 3515 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 3516 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 3517 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 3518 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 3519 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 3520 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 3521 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 3522 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 3523 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 3524 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 3525 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 3526 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 3527 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 3528 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 3529 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 3530 | |
| 3531 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 3532 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 3533 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 3534 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 3535 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 3536 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 3537 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 3538 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 3539 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 3540 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 3541 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 3542 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 3543 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 3544 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 3545 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 3546 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 3547 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 3548 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 3549 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 3550 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 3551 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 3552 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 3553 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 3554 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 3555 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 3556 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 3557 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 3558 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 3559 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 3560 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |