blob: da2babf05da54be4d6621f2b05c0995a3afb8371 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000119def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
120 "vldmia", "$addr, ${dst:dregpair}",
121 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000122 let Inst{27-25} = 0b110;
123 let Inst{24} = 0; // P bit
124 let Inst{23} = 1; // U bit
125 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000126 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000127}
Bob Wilson5bafff32009-06-22 23:27:02 +0000128
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000129// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000130def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
131 "vstmia", "$addr, ${src:dregpair}",
132 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000133 let Inst{27-25} = 0b110;
134 let Inst{24} = 0; // P bit
135 let Inst{23} = 1; // U bit
136 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000137 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000138}
139
Bob Wilson205a5ca2009-07-08 18:11:30 +0000140// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000141class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
142 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000143 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000144 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000145 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000146class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
147 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000148 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000149 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000150 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000151
Evan Chengf81bf152009-11-23 21:57:23 +0000152def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
153def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
154def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
155def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
156def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000157
Evan Chengf81bf152009-11-23 21:57:23 +0000158def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
159def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
160def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
161def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
162def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000163
Johnny Chend7283d92010-02-23 20:51:23 +0000164// These (dreg triple/quadruple) are for disassembly only.
165class VLD1D3<bits<4> op7_4, string OpcodeStr, string Dt>
166 : NLdSt<0, 0b10, 0b0110, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
167 (ins addrmode6:$addr), IIC_VLD1, OpcodeStr, Dt,
168 "\\{$dst1, $dst2, $dst3\\}, $addr", "",
169 [/* For disassembly only; pattern left blank */]>;
170class VLD1D4<bits<4> op7_4, string OpcodeStr, string Dt>
171 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
172 (ins addrmode6:$addr), IIC_VLD1, OpcodeStr, Dt,
173 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "",
174 [/* For disassembly only; pattern left blank */]>;
175
176def VLD1d8T : VLD1D3<0b0000, "vld1", "8">;
177def VLD1d16T : VLD1D3<0b0100, "vld1", "16">;
178def VLD1d32T : VLD1D3<0b1000, "vld1", "32">;
179//def VLD1d64T : VLD1D3<0b1100, "vld1", "64">;
180
181def VLD1d8Q : VLD1D4<0b0000, "vld1", "8">;
182def VLD1d16Q : VLD1D4<0b0100, "vld1", "16">;
183def VLD1d32Q : VLD1D4<0b1000, "vld1", "32">;
184//def VLD1d64Q : VLD1D4<0b1100, "vld1", "64">;
185
186
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000187let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000188
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000189// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000190class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000191 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
192 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000193 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000194class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000195 : NLdSt<0,0b10,0b0011,op7_4,
196 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000197 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000198 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000199 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000200
Evan Chengf81bf152009-11-23 21:57:23 +0000201def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
202def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
203def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000204def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
205 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000206 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000207
Evan Chengf81bf152009-11-23 21:57:23 +0000208def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
209def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
210def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000211
Johnny Chend7283d92010-02-23 20:51:23 +0000212// These (double-spaced dreg pair) are for disassembly only.
213class VLD2Ddbl<bits<4> op7_4, string OpcodeStr, string Dt>
214 : NLdSt<0,0b10,0b1001,op7_4, (outs DPR:$dst1, DPR:$dst2),
215 (ins addrmode6:$addr), IIC_VLD2,
Johnny Chen9e088762010-03-17 17:52:21 +0000216 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []> {
217 let NSF = VLDSTLaneDblFrm; // For disassembly.
218 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
219}
Johnny Chend7283d92010-02-23 20:51:23 +0000220
221def VLD2d8D : VLD2Ddbl<0b0000, "vld2", "8">;
222def VLD2d16D : VLD2Ddbl<0b0100, "vld2", "16">;
223def VLD2d32D : VLD2Ddbl<0b1000, "vld2", "32">;
224
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000225// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000226class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000227 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
228 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000229 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000230class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000231 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000232 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000233 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
Johnny Chen9e088762010-03-17 17:52:21 +0000234 "$addr.addr = $wb", []> {
235 let NSF = VLDSTLaneDblFrm; // For disassembly.
236 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
237}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000238
Evan Chengf81bf152009-11-23 21:57:23 +0000239def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
240def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
241def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000242def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
243 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
244 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000245 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000246
Bob Wilsonff8952e2009-10-07 17:24:55 +0000247// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000248def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
249def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
250def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000251
252// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000253def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
254def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
255def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000256
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000257// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000258class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000259 : NLdSt<0,0b10,0b0000,op7_4,
260 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000261 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000262 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000263 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000264class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000265 : NLdSt<0,0b10,0b0001,op7_4,
266 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000267 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000268 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Johnny Chen9e088762010-03-17 17:52:21 +0000269 "$addr.addr = $wb", []> {
270 let NSF = VLDSTLaneDblFrm; // For disassembly.
271 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
272}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000273
Evan Chengf81bf152009-11-23 21:57:23 +0000274def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
275def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
276def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000277def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
278 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
279 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000280 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
281 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000282
Bob Wilson7708c222009-10-07 18:09:32 +0000283// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000284def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
285def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
286def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000287
288// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000289def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
290def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
291def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000292
293// VLD1LN : Vector Load (single element to one lane)
294// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000295
Bob Wilson243fcc52009-09-01 04:26:28 +0000296// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000297class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000298 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000299 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000300 IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000301 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000302
Johnny Chen5c376ff2009-11-19 19:20:17 +0000303// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000304def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000305def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; }
306def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000307
308// vld2 to double-spaced even registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000309def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> {
310 let Inst{5} = 1;
311 let NSF = VLDSTLaneDblFrm; // For disassembly.
312 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
313}
314def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> {
315 let Inst{6} = 1;
316 let NSF = VLDSTLaneDblFrm; // For disassembly.
317 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
318}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000319
320// vld2 to double-spaced odd registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000321def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> {
322 let Inst{5} = 1;
323 let NSF = VLDSTLaneDblFrm; // For disassembly.
324 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
325}
326def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> {
327 let Inst{6} = 1;
328 let NSF = VLDSTLaneDblFrm; // For disassembly.
329 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
330}
Bob Wilson243fcc52009-09-01 04:26:28 +0000331
332// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000333class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000334 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000335 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000336 nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000337 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000338 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000339
Johnny Chen5c376ff2009-11-19 19:20:17 +0000340// vld3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000341def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; }
342def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; }
343def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000344
345// vld3 to double-spaced even registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000346def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> {
347 let Inst{5-4} = 0b10;
348 let NSF = VLDSTLaneDblFrm; // For disassembly.
349 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
350}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000351def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000352
353// vld3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000354def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
355def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000356
357// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000358class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000359 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000360 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
361 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000362 nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000363 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000364 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000365
Johnny Chen5c376ff2009-11-19 19:20:17 +0000366// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000367def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000368def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; }
369def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000370
371// vld4 to double-spaced even registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000372def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> {
373 let Inst{5} = 1;
374 let NSF = VLDSTLaneDblFrm; // For disassembly.
375 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
376}
377def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> {
378 let Inst{6} = 1;
379 let NSF = VLDSTLaneDblFrm; // For disassembly.
380 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
381}
Bob Wilson62e053e2009-10-08 22:53:57 +0000382
383// vld4 to double-spaced odd registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000384def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> {
385 let Inst{5} = 1;
386 let NSF = VLDSTLaneDblFrm; // For disassembly.
387 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
388}
389def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> {
390 let Inst{6} = 1;
391 let NSF = VLDSTLaneDblFrm; // For disassembly.
392 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
393}
Bob Wilsonb07c1712009-10-07 21:53:04 +0000394
395// VLD1DUP : Vector Load (single element to all lanes)
396// VLD2DUP : Vector Load (single 2-element structure to all lanes)
397// VLD3DUP : Vector Load (single 3-element structure to all lanes)
398// VLD4DUP : Vector Load (single 4-element structure to all lanes)
399// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000400} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000401
Bob Wilsonb36ec862009-08-06 18:47:44 +0000402// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000403class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
404 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000405 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000406 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000407 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000408class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
409 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000410 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000411 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000412 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
413
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000414let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000415def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
416def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
417def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
418def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
419def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000420
Evan Chengf81bf152009-11-23 21:57:23 +0000421def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
422def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
423def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
424def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
425def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000426} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000427
Johnny Chenf50e83f2010-02-24 02:57:20 +0000428// These (dreg triple/quadruple) are for disassembly only.
429class VST1D3<bits<4> op7_4, string OpcodeStr, string Dt>
430 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
431 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
432 OpcodeStr, Dt,
433 "\\{$src1, $src2, $src3\\}, $addr", "",
434 [/* For disassembly only; pattern left blank */]>;
435class VST1D4<bits<4> op7_4, string OpcodeStr, string Dt>
436 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
437 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
438 IIC_VST, OpcodeStr, Dt,
439 "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
440 [/* For disassembly only; pattern left blank */]>;
441
Johnny Chen39b03162010-02-24 18:00:40 +0000442def VST1d8T : VST1D3<0b0000, "vst1", "8">;
443def VST1d16T : VST1D3<0b0100, "vst1", "16">;
444def VST1d32T : VST1D3<0b1000, "vst1", "32">;
445//def VST1d64T : VST1D3<0b1100, "vst1", "64">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000446
Johnny Chen39b03162010-02-24 18:00:40 +0000447def VST1d8Q : VST1D4<0b0000, "vst1", "8">;
448def VST1d16Q : VST1D4<0b0100, "vst1", "16">;
449def VST1d32Q : VST1D4<0b1000, "vst1", "32">;
450//def VST1d64Q : VST1D4<0b1100, "vst1", "64">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000451
452
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000453let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000454
Bob Wilsonb36ec862009-08-06 18:47:44 +0000455// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000456class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000457 : NLdSt<0,0b00,0b1000,op7_4, (outs),
458 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000459 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000460class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000461 : NLdSt<0,0b00,0b0011,op7_4, (outs),
462 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000463 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000464 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000465
Evan Chengf81bf152009-11-23 21:57:23 +0000466def VST2d8 : VST2D<0b0000, "vst2", "8">;
467def VST2d16 : VST2D<0b0100, "vst2", "16">;
468def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000469def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
470 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000471 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000472
Evan Chengf81bf152009-11-23 21:57:23 +0000473def VST2q8 : VST2Q<0b0000, "vst2", "8">;
474def VST2q16 : VST2Q<0b0100, "vst2", "16">;
475def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000476
Johnny Chenf50e83f2010-02-24 02:57:20 +0000477// These (double-spaced dreg pair) are for disassembly only.
478class VST2Ddbl<bits<4> op7_4, string OpcodeStr, string Dt>
479 : NLdSt<0, 0b00, 0b1001, op7_4, (outs),
480 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Johnny Chen9e088762010-03-17 17:52:21 +0000481 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []> {
482 let NSF = VLDSTLaneDblFrm; // For disassembly.
483 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
484}
Johnny Chenf50e83f2010-02-24 02:57:20 +0000485
486def VST2d8D : VST2Ddbl<0b0000, "vst2", "8">;
487def VST2d16D : VST2Ddbl<0b0100, "vst2", "16">;
488def VST2d32D : VST2Ddbl<0b1000, "vst2", "32">;
489
Bob Wilsonb36ec862009-08-06 18:47:44 +0000490// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000491class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000492 : NLdSt<0,0b00,0b0100,op7_4, (outs),
493 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000494 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000495class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000496 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
497 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000498 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr",
Johnny Chen9e088762010-03-17 17:52:21 +0000499 "$addr.addr = $wb", []> {
500 let NSF = VLDSTLaneDblFrm; // For disassembly.
501 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
502}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000503
Evan Chengf81bf152009-11-23 21:57:23 +0000504def VST3d8 : VST3D<0b0000, "vst3", "8">;
505def VST3d16 : VST3D<0b0100, "vst3", "16">;
506def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000507def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
508 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
509 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000510 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000511
Bob Wilson66a70632009-10-07 20:30:08 +0000512// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000513def VST3q8a : VST3WB<0b0000, "vst3", "8">;
514def VST3q16a : VST3WB<0b0100, "vst3", "16">;
515def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000516
517// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000518def VST3q8b : VST3WB<0b0000, "vst3", "8">;
519def VST3q16b : VST3WB<0b0100, "vst3", "16">;
520def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000521
Bob Wilsonb36ec862009-08-06 18:47:44 +0000522// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000523class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000524 : NLdSt<0,0b00,0b0000,op7_4, (outs),
525 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000526 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000527 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000528class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000529 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
530 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000531 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Johnny Chen9e088762010-03-17 17:52:21 +0000532 "$addr.addr = $wb", []> {
533 let NSF = VLDSTLaneDblFrm; // For disassembly.
534 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
535}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000536
Evan Chengf81bf152009-11-23 21:57:23 +0000537def VST4d8 : VST4D<0b0000, "vst4", "8">;
538def VST4d16 : VST4D<0b0100, "vst4", "16">;
539def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000540def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
541 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
542 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000543 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
544 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000545
Bob Wilson63c90632009-10-07 20:49:18 +0000546// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000547def VST4q8a : VST4WB<0b0000, "vst4", "8">;
548def VST4q16a : VST4WB<0b0100, "vst4", "16">;
549def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000550
551// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000552def VST4q8b : VST4WB<0b0000, "vst4", "8">;
553def VST4q16b : VST4WB<0b0100, "vst4", "16">;
554def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000555
556// VST1LN : Vector Store (single element from one lane)
557// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000558
Bob Wilson8a3198b2009-09-01 18:51:56 +0000559// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000560class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000561 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000562 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
563 IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
564 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000565
Johnny Chen5c376ff2009-11-19 19:20:17 +0000566// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000567def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000568def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; }
569def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000570
571// vst2 to double-spaced even registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000572def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> {
573 let Inst{5} = 1;
574 let NSF = VLDSTLaneDblFrm; // For disassembly.
575 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
576}
577def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> {
578 let Inst{6} = 1;
579 let NSF = VLDSTLaneDblFrm; // For disassembly.
580 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
581}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000582
583// vst2 to double-spaced odd registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000584def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> {
585 let Inst{5} = 1;
586 let NSF = VLDSTLaneDblFrm; // For disassembly.
587 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
588}
589def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> {
590 let Inst{6} = 1;
591 let NSF = VLDSTLaneDblFrm; // For disassembly.
592 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
593}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000594
595// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000596class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000597 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000598 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
599 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
600 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000601
Johnny Chen5c376ff2009-11-19 19:20:17 +0000602// vst3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000603def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; }
604def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; }
605def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000606
607// vst3 to double-spaced even registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000608def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> {
609 let Inst{5-4} = 0b10;
610 let NSF = VLDSTLaneDblFrm; // For disassembly.
611 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
612}
613def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> {
614 let Inst{6-4} = 0b100;
615 let NSF = VLDSTLaneDblFrm; // For disassembly.
616 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
617}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000618
619// vst3 to double-spaced odd registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000620def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> {
621 let Inst{5-4} = 0b10;
622 let NSF = VLDSTLaneDblFrm; // For disassembly.
623 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
624}
625def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> {
626 let Inst{6-4} = 0b100;
627 let NSF = VLDSTLaneDblFrm; // For disassembly.
628 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
629}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000630
631// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000632class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000633 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000634 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
635 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000636 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000637 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000638
Johnny Chen5c376ff2009-11-19 19:20:17 +0000639// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000640def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000641def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; }
642def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000643
644// vst4 to double-spaced even registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000645def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> {
646 let Inst{5} = 1;
647 let NSF = VLDSTLaneDblFrm; // For disassembly.
648 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
649}
650def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> {
651 let Inst{6} = 1;
652 let NSF = VLDSTLaneDblFrm; // For disassembly.
653 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
654}
Bob Wilson56311392009-10-09 00:01:36 +0000655
656// vst4 to double-spaced odd registers.
Johnny Chen9e088762010-03-17 17:52:21 +0000657def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> {
658 let Inst{5} = 1;
659 let NSF = VLDSTLaneDblFrm; // For disassembly.
660 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
661}
662def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> {
663 let Inst{6} = 1;
664 let NSF = VLDSTLaneDblFrm; // For disassembly.
665 let NSForm = VLDSTLaneDblFrm.Value; // For disassembly.
666}
Bob Wilson56311392009-10-09 00:01:36 +0000667
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000668} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000669
Bob Wilson205a5ca2009-07-08 18:11:30 +0000670
Bob Wilson5bafff32009-06-22 23:27:02 +0000671//===----------------------------------------------------------------------===//
672// NEON pattern fragments
673//===----------------------------------------------------------------------===//
674
675// Extract D sub-registers of Q registers.
676// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000677def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000679}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000680def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000682}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000683def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000685}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000686def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000688}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000689def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
690 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
691}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000692
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000693// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000694// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
695def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000697}]>;
698
Bob Wilson5bafff32009-06-22 23:27:02 +0000699// Translate lane numbers from Q registers to D subregs.
700def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000702}]>;
703def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000705}]>;
706def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000708}]>;
709
710//===----------------------------------------------------------------------===//
711// Instruction Classes
712//===----------------------------------------------------------------------===//
713
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000714// Basic 2-register operations: single-, double- and quad-register.
715class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
716 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
717 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
718 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
719 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
720 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000721class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000722 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
723 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000725 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000726 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
727class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000728 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
729 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000730 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000731 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000732 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
733
Bob Wilson69bfbd62010-02-17 22:42:54 +0000734// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000735class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000736 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000737 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
739 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000740 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
742class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000743 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000744 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000745 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
746 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000747 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000748 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
749
750// Narrow 2-register intrinsics.
751class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
752 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000753 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000754 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000755 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000756 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000757 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
758
Bob Wilson507df402009-10-21 02:15:46 +0000759// Long 2-register intrinsics (currently only used for VMOVL).
760class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
761 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000762 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000763 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000764 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000765 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000766 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
767
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000768// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000769class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000770 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000771 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000772 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen9e088762010-03-17 17:52:21 +0000773 "$src1 = $dst1, $src2 = $dst2", []> {
774 let NSF = NVectorShuffleFrm; // For disassembly.
775 let NSForm = NVectorShuffleFrm.Value; // For disassembly.
776}
David Goodwin127221f2009-09-23 21:38:08 +0000777class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000778 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000779 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000780 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen9e088762010-03-17 17:52:21 +0000781 "$src1 = $dst1, $src2 = $dst2", []> {
782 let NSF = NVectorShuffleFrm; // For disassembly.
783 let NSForm = NVectorShuffleFrm.Value; // For disassembly.
784}
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000785
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000786// Basic 3-register operations: single-, double- and quad-register.
787class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
788 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
789 SDNode OpNode, bit Commutable>
790 : N3V<op24, op23, op21_20, op11_8, 0, op4,
791 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
792 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
793 let isCommutable = Commutable;
794}
795
Bob Wilson5bafff32009-06-22 23:27:02 +0000796class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000797 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000798 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000799 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000800 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000801 OpcodeStr, Dt, "$dst, $src1, $src2", "",
802 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
803 let isCommutable = Commutable;
804}
805// Same as N3VD but no data type.
806class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
807 InstrItinClass itin, string OpcodeStr,
808 ValueType ResTy, ValueType OpTy,
809 SDNode OpNode, bit Commutable>
810 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000811 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
812 OpcodeStr, "$dst, $src1, $src2", "",
813 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 let isCommutable = Commutable;
815}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000816class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000817 InstrItinClass itin, string OpcodeStr, string Dt,
818 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000819 : N3V<0, 1, op21_20, op11_8, 1, 0,
820 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000821 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000822 [(set (Ty DPR:$dst),
823 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000824 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000825 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000826 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
827 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000828}
829class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000830 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000831 : N3V<0, 1, op21_20, op11_8, 1, 0,
832 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000833 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000834 [(set (Ty DPR:$dst),
835 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000836 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000837 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000838 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
839 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000840}
841
Bob Wilson5bafff32009-06-22 23:27:02 +0000842class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000843 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000844 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000845 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000846 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000847 OpcodeStr, Dt, "$dst, $src1, $src2", "",
848 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
849 let isCommutable = Commutable;
850}
851class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
852 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000853 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000854 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000855 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
856 OpcodeStr, "$dst, $src1, $src2", "",
857 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000858 let isCommutable = Commutable;
859}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000860class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000861 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000862 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000863 : N3V<1, 1, op21_20, op11_8, 1, 0,
864 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000865 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000866 [(set (ResTy QPR:$dst),
867 (ResTy (ShOp (ResTy QPR:$src1),
868 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
869 imm:$lane)))))]> {
870 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000871 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
872 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000873}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000874class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000875 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000876 : N3V<1, 1, op21_20, op11_8, 1, 0,
877 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000878 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000879 [(set (ResTy QPR:$dst),
880 (ResTy (ShOp (ResTy QPR:$src1),
881 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
882 imm:$lane)))))]> {
883 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000884 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
885 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000886}
Bob Wilson5bafff32009-06-22 23:27:02 +0000887
888// Basic 3-register intrinsics, both double- and quad-register.
889class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000890 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000891 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000893 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000894 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
896 let isCommutable = Commutable;
897}
David Goodwin658ea602009-09-25 18:38:29 +0000898class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000899 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000900 : N3V<0, 1, op21_20, op11_8, 1, 0,
901 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000902 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000903 [(set (Ty DPR:$dst),
904 (Ty (IntOp (Ty DPR:$src1),
905 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
906 imm:$lane)))))]> {
907 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000908 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
909 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000910}
David Goodwin658ea602009-09-25 18:38:29 +0000911class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000912 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000913 : N3V<0, 1, op21_20, op11_8, 1, 0,
914 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000915 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000916 [(set (Ty DPR:$dst),
917 (Ty (IntOp (Ty DPR:$src1),
918 (Ty (NEONvduplane (Ty DPR_8:$src2),
919 imm:$lane)))))]> {
920 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000921 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
922 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000923}
924
Bob Wilson5bafff32009-06-22 23:27:02 +0000925class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000926 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000927 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000928 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000929 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000930 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
932 let isCommutable = Commutable;
933}
David Goodwin658ea602009-09-25 18:38:29 +0000934class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000935 string OpcodeStr, string Dt,
936 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000937 : N3V<1, 1, op21_20, op11_8, 1, 0,
938 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000939 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000940 [(set (ResTy QPR:$dst),
941 (ResTy (IntOp (ResTy QPR:$src1),
942 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
943 imm:$lane)))))]> {
944 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000945 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
946 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000947}
David Goodwin658ea602009-09-25 18:38:29 +0000948class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000949 string OpcodeStr, string Dt,
950 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 : N3V<1, 1, op21_20, op11_8, 1, 0,
952 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000953 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000954 [(set (ResTy QPR:$dst),
955 (ResTy (IntOp (ResTy QPR:$src1),
956 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
957 imm:$lane)))))]> {
958 let isCommutable = 0;
Johnny Chen9e088762010-03-17 17:52:21 +0000959 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
960 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000961}
Bob Wilson5bafff32009-06-22 23:27:02 +0000962
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000963// Multiply-Add/Sub operations: single-, double- and quad-register.
964class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
965 InstrItinClass itin, string OpcodeStr, string Dt,
966 ValueType Ty, SDNode MulOp, SDNode OpNode>
967 : N3V<op24, op23, op21_20, op11_8, 0, op4,
968 (outs DPR_VFP2:$dst),
969 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
970 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
971
Bob Wilson5bafff32009-06-22 23:27:02 +0000972class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000973 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000974 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000976 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000977 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000978 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
979 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000980class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000981 string OpcodeStr, string Dt,
982 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000983 : N3V<0, 1, op21_20, op11_8, 1, 0,
984 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000985 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000986 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000987 [(set (Ty DPR:$dst),
988 (Ty (ShOp (Ty DPR:$src1),
989 (Ty (MulOp DPR:$src2,
990 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen9e088762010-03-17 17:52:21 +0000991 imm:$lane)))))))]> {
992 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
993 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
994}
David Goodwin658ea602009-09-25 18:38:29 +0000995class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000996 string OpcodeStr, string Dt,
997 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000998 : N3V<0, 1, op21_20, op11_8, 1, 0,
999 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001000 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001001 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001002 [(set (Ty DPR:$dst),
1003 (Ty (ShOp (Ty DPR:$src1),
1004 (Ty (MulOp DPR:$src2,
1005 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen9e088762010-03-17 17:52:21 +00001006 imm:$lane)))))))]> {
1007 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
1008 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
1009}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001010
Bob Wilson5bafff32009-06-22 23:27:02 +00001011class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001012 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001013 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001014 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001015 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001016 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001017 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1018 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001019class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001020 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001021 SDNode MulOp, SDNode ShOp>
1022 : N3V<1, 1, op21_20, op11_8, 1, 0,
1023 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001024 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001025 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001026 [(set (ResTy QPR:$dst),
1027 (ResTy (ShOp (ResTy QPR:$src1),
1028 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001029 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen9e088762010-03-17 17:52:21 +00001030 imm:$lane)))))))]> {
1031 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
1032 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
1033}
David Goodwin658ea602009-09-25 18:38:29 +00001034class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001035 string OpcodeStr, string Dt,
1036 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001037 SDNode MulOp, SDNode ShOp>
1038 : N3V<1, 1, op21_20, op11_8, 1, 0,
1039 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001040 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001041 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001042 [(set (ResTy QPR:$dst),
1043 (ResTy (ShOp (ResTy QPR:$src1),
1044 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001045 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen9e088762010-03-17 17:52:21 +00001046 imm:$lane)))))))]> {
1047 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
1048 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
1049}
Bob Wilson5bafff32009-06-22 23:27:02 +00001050
1051// Neon 3-argument intrinsics, both double- and quad-register.
1052// The destination register is also used as the first source operand register.
1053class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001054 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001055 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001056 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001057 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001058 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001059 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1060 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1061class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001062 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001063 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001064 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001065 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001066 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001067 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1068 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1069
1070// Neon Long 3-argument intrinsic. The destination register is
1071// a quad-register and is also used as the first source operand register.
1072class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001073 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001074 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001075 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001076 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001077 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 [(set QPR:$dst,
1079 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001080class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001081 string OpcodeStr, string Dt,
1082 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001083 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1084 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001085 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001086 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001087 [(set (ResTy QPR:$dst),
1088 (ResTy (IntOp (ResTy QPR:$src1),
1089 (OpTy DPR:$src2),
1090 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1091 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001092class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1093 InstrItinClass itin, string OpcodeStr, string Dt,
1094 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001095 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1096 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001097 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001098 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001099 [(set (ResTy QPR:$dst),
1100 (ResTy (IntOp (ResTy QPR:$src1),
1101 (OpTy DPR:$src2),
1102 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1103 imm:$lane)))))]>;
1104
Bob Wilson5bafff32009-06-22 23:27:02 +00001105// Narrowing 3-register intrinsics.
1106class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001107 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001108 Intrinsic IntOp, bit Commutable>
1109 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001110 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001111 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1113 let isCommutable = Commutable;
1114}
1115
1116// Long 3-register intrinsics.
1117class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001118 InstrItinClass itin, string OpcodeStr, string Dt,
1119 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001120 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001121 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001122 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001123 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1124 let isCommutable = Commutable;
1125}
David Goodwin658ea602009-09-25 18:38:29 +00001126class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001127 string OpcodeStr, string Dt,
1128 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001129 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1130 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001131 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001132 [(set (ResTy QPR:$dst),
1133 (ResTy (IntOp (OpTy DPR:$src1),
1134 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen9e088762010-03-17 17:52:21 +00001135 imm:$lane)))))]> {
1136 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
1137 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
1138}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001139class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1140 InstrItinClass itin, string OpcodeStr, string Dt,
1141 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001142 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1143 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001144 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001145 [(set (ResTy QPR:$dst),
1146 (ResTy (IntOp (OpTy DPR:$src1),
1147 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen9e088762010-03-17 17:52:21 +00001148 imm:$lane)))))]> {
1149 let NSF = NVdVnVmImmMulScalarFrm; // For disassembly.
1150 let NSForm = NVdVnVmImmMulScalarFrm.Value; // For disassembly.
1151}
Bob Wilson5bafff32009-06-22 23:27:02 +00001152
1153// Wide 3-register intrinsics.
1154class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001155 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001156 Intrinsic IntOp, bit Commutable>
1157 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001158 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001159 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1161 let isCommutable = Commutable;
1162}
1163
1164// Pairwise long 2-register intrinsics, both double- and quad-register.
1165class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001166 bits<2> op17_16, bits<5> op11_7, bit op4,
1167 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1169 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001170 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001171 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1172class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001173 bits<2> op17_16, bits<5> op11_7, bit op4,
1174 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1176 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001177 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001178 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1179
1180// Pairwise long 2-register accumulate intrinsics,
1181// both double- and quad-register.
1182// The destination register is also used as the first source operand register.
1183class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001184 bits<2> op17_16, bits<5> op11_7, bit op4,
1185 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1187 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001188 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001189 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001190 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1191class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001192 bits<2> op17_16, bits<5> op11_7, bit op4,
1193 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1195 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001196 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001197 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001198 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1199
Johnny Chen9e088762010-03-17 17:52:21 +00001200// This is a big let * in block to mark these instructions NVectorShiftFrm to
1201// help the disassembler.
1202let NSF = NVectorShiftFrm, NSForm = NVectorShiftFrm.Value in {
1203
Bob Wilson5bafff32009-06-22 23:27:02 +00001204// Shift by immediate,
1205// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001206class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001207 InstrItinClass itin, string OpcodeStr, string Dt,
1208 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001209 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001210 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001211 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001213class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001214 InstrItinClass itin, string OpcodeStr, string Dt,
1215 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001216 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001217 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001218 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001219 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1220
Bob Wilson5bafff32009-06-22 23:27:02 +00001221// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001222class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001223 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001224 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001225 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001226 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001227 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1229 (i32 imm:$SIMM))))]>;
1230
1231// Shift right by immediate and accumulate,
1232// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001233class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001234 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001235 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1236 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001237 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001238 [(set DPR:$dst, (Ty (add DPR:$src1,
1239 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001240class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001241 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001242 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1243 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001244 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 [(set QPR:$dst, (Ty (add QPR:$src1,
1246 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1247
1248// Shift by immediate and insert,
1249// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001250class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001251 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001252 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1253 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001254 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001256class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001258 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1259 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001260 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001261 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1262
Johnny Chen9e088762010-03-17 17:52:21 +00001263} // End of "let NSF = NVectorShiftFrm, ..."
1264
1265// Long shift by immediate.
1266class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1267 string OpcodeStr, string Dt,
1268 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1269 : N2VImm<op24, op23, op11_8, op7, op6, op4,
1270 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
1271 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
1272 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1273 (i32 imm:$SIMM))))]> {
1274 // This has a different interpretation of the shift amount encoding than
1275 // NVectorShiftFrm.
1276 let NSF = NVectorShift2Frm; // For disassembly.
1277 let NSForm = NVectorShift2Frm.Value; // For disassembly.
1278}
1279
Bob Wilson5bafff32009-06-22 23:27:02 +00001280// Convert, with fractional bits immediate,
1281// both double- and quad-register.
Johnny Chen9e088762010-03-17 17:52:21 +00001282let NSF = NVdVmImmVCVTFrm, NSForm = NVdVmImmVCVTFrm.Value in {
Bob Wilson507df402009-10-21 02:15:46 +00001283class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001284 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001285 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001286 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001287 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001288 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001289 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001290class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001291 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001293 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001294 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
Johnny Chen9e088762010-03-17 17:52:21 +00001297}
Bob Wilson5bafff32009-06-22 23:27:02 +00001298
1299//===----------------------------------------------------------------------===//
1300// Multiclasses
1301//===----------------------------------------------------------------------===//
1302
Bob Wilson916ac5b2009-10-03 04:44:16 +00001303// Abbreviations used in multiclass suffixes:
1304// Q = quarter int (8 bit) elements
1305// H = half int (16 bit) elements
1306// S = single int (32 bit) elements
1307// D = double int (64 bit) elements
1308
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001309// Neon 2-register vector operations -- for disassembly only.
1310
1311// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001312multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1313 bits<5> op11_7, bit op4, string opc, string Dt,
1314 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001315 // 64-bit vector types.
1316 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1317 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001318 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001319 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1320 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001321 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001322 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1323 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001324 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001325 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1326 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1327 opc, "f32", asm, "", []> {
1328 let Inst{10} = 1; // overwrite F = 1
1329 }
1330
1331 // 128-bit vector types.
1332 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1333 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001334 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001335 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1336 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001337 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001338 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1339 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001340 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001341 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1342 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1343 opc, "f32", asm, "", []> {
1344 let Inst{10} = 1; // overwrite F = 1
1345 }
1346}
1347
Bob Wilson5bafff32009-06-22 23:27:02 +00001348// Neon 3-register vector operations.
1349
1350// First with only element sizes of 8, 16 and 32 bits:
1351multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001352 InstrItinClass itinD16, InstrItinClass itinD32,
1353 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001354 string OpcodeStr, string Dt,
1355 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001356 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001357 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 OpcodeStr, !strconcat(Dt, "8"),
1359 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001360 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001361 OpcodeStr, !strconcat(Dt, "16"),
1362 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001363 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001364 OpcodeStr, !strconcat(Dt, "32"),
1365 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001366
1367 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001368 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001369 OpcodeStr, !strconcat(Dt, "8"),
1370 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001371 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001372 OpcodeStr, !strconcat(Dt, "16"),
1373 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001374 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001375 OpcodeStr, !strconcat(Dt, "32"),
1376 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001377}
1378
Evan Chengf81bf152009-11-23 21:57:23 +00001379multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1380 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1381 v4i16, ShOp>;
1382 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001383 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001384 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001385 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001386 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001387 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001388}
1389
Bob Wilson5bafff32009-06-22 23:27:02 +00001390// ....then also with element size 64 bits:
1391multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001392 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001393 string OpcodeStr, string Dt,
1394 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001395 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001396 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001397 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001398 OpcodeStr, !strconcat(Dt, "64"),
1399 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001400 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001401 OpcodeStr, !strconcat(Dt, "64"),
1402 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001403}
1404
1405
1406// Neon Narrowing 2-register vector intrinsics,
1407// source operand element sizes of 16, 32 and 64 bits:
1408multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001409 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001410 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001411 Intrinsic IntOp> {
1412 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001413 itin, OpcodeStr, !strconcat(Dt, "16"),
1414 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001415 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 itin, OpcodeStr, !strconcat(Dt, "32"),
1417 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001418 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001419 itin, OpcodeStr, !strconcat(Dt, "64"),
1420 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001421}
1422
1423
1424// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1425// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001426multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001427 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001428 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001429 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001430 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001431 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001432 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001433 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001434}
1435
1436
1437// Neon 3-register vector intrinsics.
1438
1439// First with only element sizes of 16 and 32 bits:
1440multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001441 InstrItinClass itinD16, InstrItinClass itinD32,
1442 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 string OpcodeStr, string Dt,
1444 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001445 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001446 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001447 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001448 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001449 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001450 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001451 v2i32, v2i32, IntOp, Commutable>;
1452
1453 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001454 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001455 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001457 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001459 v4i32, v4i32, IntOp, Commutable>;
1460}
1461
David Goodwin658ea602009-09-25 18:38:29 +00001462multiclass N3VIntSL_HS<bits<4> op11_8,
1463 InstrItinClass itinD16, InstrItinClass itinD32,
1464 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001466 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001467 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001468 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001469 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001470 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001471 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001472 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001473 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001474}
1475
Bob Wilson5bafff32009-06-22 23:27:02 +00001476// ....then also with element size of 8 bits:
1477multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001478 InstrItinClass itinD16, InstrItinClass itinD32,
1479 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 string OpcodeStr, string Dt,
1481 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001482 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001483 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001484 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001485 OpcodeStr, !strconcat(Dt, "8"),
1486 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001487 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 OpcodeStr, !strconcat(Dt, "8"),
1489 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001490}
1491
1492// ....then also with element size of 64 bits:
1493multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001494 InstrItinClass itinD16, InstrItinClass itinD32,
1495 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001496 string OpcodeStr, string Dt,
1497 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001498 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001499 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001500 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001501 OpcodeStr, !strconcat(Dt, "64"),
1502 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001503 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001504 OpcodeStr, !strconcat(Dt, "64"),
1505 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001506}
1507
Johnny Chen9e088762010-03-17 17:52:21 +00001508// Same as N3VInt_QHSD, except they're for Vector Shift (Register) Instructions.
1509// D:Vd M:Vm N:Vn (notice that M:Vm is the first operand)
1510// This helps the disassembler.
1511let NSF = NVdVnVmImmVectorShiftFrm, NSForm = NVdVnVmImmVectorShiftFrm.Value in {
1512multiclass N3VInt_HS2<bit op24, bit op23, bits<4> op11_8, bit op4,
1513 InstrItinClass itinD16, InstrItinClass itinD32,
1514 InstrItinClass itinQ16, InstrItinClass itinQ32,
1515 string OpcodeStr, string Dt,
1516 Intrinsic IntOp, bit Commutable = 0> {
1517 // 64-bit vector types.
1518 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
1519 OpcodeStr, !strconcat(Dt, "16"),
1520 v4i16, v4i16, IntOp, Commutable>;
1521 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
1522 OpcodeStr, !strconcat(Dt, "32"),
1523 v2i32, v2i32, IntOp, Commutable>;
1524
1525 // 128-bit vector types.
1526 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
1527 OpcodeStr, !strconcat(Dt, "16"),
1528 v8i16, v8i16, IntOp, Commutable>;
1529 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
1530 OpcodeStr, !strconcat(Dt, "32"),
1531 v4i32, v4i32, IntOp, Commutable>;
1532}
1533multiclass N3VInt_QHS2<bit op24, bit op23, bits<4> op11_8, bit op4,
1534 InstrItinClass itinD16, InstrItinClass itinD32,
1535 InstrItinClass itinQ16, InstrItinClass itinQ32,
1536 string OpcodeStr, string Dt,
1537 Intrinsic IntOp, bit Commutable = 0>
1538 : N3VInt_HS2<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1539 OpcodeStr, Dt, IntOp, Commutable> {
1540 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
1541 OpcodeStr, !strconcat(Dt, "8"),
1542 v8i8, v8i8, IntOp, Commutable>;
1543 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
1544 OpcodeStr, !strconcat(Dt, "8"),
1545 v16i8, v16i8, IntOp, Commutable>;
1546}
1547multiclass N3VInt_QHSD2<bit op24, bit op23, bits<4> op11_8, bit op4,
1548 InstrItinClass itinD16, InstrItinClass itinD32,
1549 InstrItinClass itinQ16, InstrItinClass itinQ32,
1550 string OpcodeStr, string Dt,
1551 Intrinsic IntOp, bit Commutable = 0>
1552 : N3VInt_QHS2<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1553 OpcodeStr, Dt, IntOp, Commutable> {
1554 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
1555 OpcodeStr, !strconcat(Dt, "64"),
1556 v1i64, v1i64, IntOp, Commutable>;
1557 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
1558 OpcodeStr, !strconcat(Dt, "64"),
1559 v2i64, v2i64, IntOp, Commutable>;
1560}
1561}
Bob Wilson5bafff32009-06-22 23:27:02 +00001562
1563// Neon Narrowing 3-register vector intrinsics,
1564// source operand element sizes of 16, 32 and 64 bits:
1565multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001566 string OpcodeStr, string Dt,
1567 Intrinsic IntOp, bit Commutable = 0> {
1568 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1569 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001571 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1572 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001573 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001574 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1575 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 v2i32, v2i64, IntOp, Commutable>;
1577}
1578
1579
1580// Neon Long 3-register vector intrinsics.
1581
1582// First with only element sizes of 16 and 32 bits:
1583multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001584 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001585 Intrinsic IntOp, bit Commutable = 0> {
1586 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 OpcodeStr, !strconcat(Dt, "16"),
1588 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001589 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001590 OpcodeStr, !strconcat(Dt, "32"),
1591 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001592}
1593
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001594multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 InstrItinClass itin, string OpcodeStr, string Dt,
1596 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001597 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001599 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001601}
1602
Bob Wilson5bafff32009-06-22 23:27:02 +00001603// ....then also with element size of 8 bits:
1604multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001605 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001606 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001607 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1608 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001609 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001610 OpcodeStr, !strconcat(Dt, "8"),
1611 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001612}
1613
1614
1615// Neon Wide 3-register vector intrinsics,
1616// source operand element sizes of 8, 16 and 32 bits:
1617multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001618 string OpcodeStr, string Dt,
1619 Intrinsic IntOp, bit Commutable = 0> {
1620 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1621 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001622 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001623 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1624 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001625 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001626 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1627 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001628 v2i64, v2i32, IntOp, Commutable>;
1629}
1630
1631
1632// Neon Multiply-Op vector operations,
1633// element sizes of 8, 16 and 32 bits:
1634multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001635 InstrItinClass itinD16, InstrItinClass itinD32,
1636 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001637 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001638 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001639 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001641 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001642 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001643 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001644 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001645
1646 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001647 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001649 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001650 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001651 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001652 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001653}
1654
David Goodwin658ea602009-09-25 18:38:29 +00001655multiclass N3VMulOpSL_HS<bits<4> op11_8,
1656 InstrItinClass itinD16, InstrItinClass itinD32,
1657 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001659 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001660 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001661 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001663 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001664 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1665 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001666 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001667 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1668 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001669}
Bob Wilson5bafff32009-06-22 23:27:02 +00001670
1671// Neon 3-argument intrinsics,
1672// element sizes of 8, 16 and 32 bits:
1673multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001676 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001677 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001678 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001679 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001680 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001681 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001682
1683 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001684 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001685 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001686 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001687 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001688 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001689 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001690}
1691
1692
1693// Neon Long 3-argument intrinsics.
1694
1695// First with only element sizes of 16 and 32 bits:
1696multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001697 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001698 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001700 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001701 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001702}
1703
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001704multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001706 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001708 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001709 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001710}
1711
Bob Wilson5bafff32009-06-22 23:27:02 +00001712// ....then also with element size of 8 bits:
1713multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 string OpcodeStr, string Dt, Intrinsic IntOp>
1715 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001716 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001718}
1719
1720
1721// Neon 2-register vector intrinsics,
1722// element sizes of 8, 16 and 32 bits:
1723multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001724 bits<5> op11_7, bit op4,
1725 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001727 // 64-bit vector types.
1728 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001730 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001731 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001732 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001733 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001734
1735 // 128-bit vector types.
1736 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001737 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001738 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001739 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001740 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001741 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001742}
1743
1744
1745// Neon Pairwise long 2-register intrinsics,
1746// element sizes of 8, 16 and 32 bits:
1747multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1748 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001749 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 // 64-bit vector types.
1751 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001753 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001754 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001755 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001757
1758 // 128-bit vector types.
1759 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001761 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001763 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001765}
1766
1767
1768// Neon Pairwise long 2-register accumulate intrinsics,
1769// element sizes of 8, 16 and 32 bits:
1770multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1771 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 // 64-bit vector types.
1774 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001775 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001776 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001778 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001779 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001780
1781 // 128-bit vector types.
1782 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001783 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001784 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001785 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001786 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001788}
1789
1790
1791// Neon 2-register vector shift by immediate,
1792// element sizes of 8, 16, 32 and 64 bits:
1793multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001794 InstrItinClass itin, string OpcodeStr, string Dt,
1795 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001797 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001798 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001799 let Inst{21-19} = 0b001; // imm6 = 001xxx
1800 }
1801 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001803 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1804 }
1805 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001807 let Inst{21} = 0b1; // imm6 = 1xxxxx
1808 }
1809 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001811 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001812
1813 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001814 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001816 let Inst{21-19} = 0b001; // imm6 = 001xxx
1817 }
1818 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001820 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1821 }
1822 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001823 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001824 let Inst{21} = 0b1; // imm6 = 1xxxxx
1825 }
1826 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001827 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001828 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001829}
1830
Johnny Chen9e088762010-03-17 17:52:21 +00001831// Same as N2VSh_QHSD, except the instructions have a differnt interpretation of
1832// the shift amount. This helps the disassembler.
1833let NSF = NVectorShift2Frm, NSForm = NVectorShift2Frm.Value in {
1834multiclass N2VSh_QHSD2<bit op24, bit op23, bits<4> op11_8, bit op4,
1835 InstrItinClass itin, string OpcodeStr, string Dt,
1836 SDNode OpNode> {
1837 // 64-bit vector types.
1838 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1839 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
1840 let Inst{21-19} = 0b001; // imm6 = 001xxx
1841 }
1842 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1843 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
1844 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1845 }
1846 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1847 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
1848 let Inst{21} = 0b1; // imm6 = 1xxxxx
1849 }
1850 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
1851 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
1852 // imm6 = xxxxxx
1853
1854 // 128-bit vector types.
1855 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1856 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
1857 let Inst{21-19} = 0b001; // imm6 = 001xxx
1858 }
1859 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1860 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
1861 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1862 }
1863 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1864 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
1865 let Inst{21} = 0b1; // imm6 = 1xxxxx
1866 }
1867 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
1868 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
1869 // imm6 = xxxxxx
1870}
1871}
Bob Wilson5bafff32009-06-22 23:27:02 +00001872
1873// Neon Shift-Accumulate vector operations,
1874// element sizes of 8, 16, 32 and 64 bits:
1875multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001877 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001878 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001879 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001880 let Inst{21-19} = 0b001; // imm6 = 001xxx
1881 }
1882 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001884 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1885 }
1886 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001888 let Inst{21} = 0b1; // imm6 = 1xxxxx
1889 }
1890 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001892 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001893
1894 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001895 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001897 let Inst{21-19} = 0b001; // imm6 = 001xxx
1898 }
1899 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001901 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1902 }
1903 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001905 let Inst{21} = 0b1; // imm6 = 1xxxxx
1906 }
1907 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001908 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001909 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001910}
1911
1912
1913// Neon Shift-Insert vector operations,
1914// element sizes of 8, 16, 32 and 64 bits:
1915multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1916 string OpcodeStr, SDNode ShOp> {
1917 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001918 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001920 let Inst{21-19} = 0b001; // imm6 = 001xxx
1921 }
1922 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001923 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001924 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1925 }
1926 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001928 let Inst{21} = 0b1; // imm6 = 1xxxxx
1929 }
1930 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001932 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001933
1934 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001935 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001937 let Inst{21-19} = 0b001; // imm6 = 001xxx
1938 }
1939 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001941 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1942 }
1943 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001945 let Inst{21} = 0b1; // imm6 = 1xxxxx
1946 }
1947 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001948 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001949 // imm6 = xxxxxx
1950}
1951
Johnny Chen9e088762010-03-17 17:52:21 +00001952// Same as N2VShIns_QHSD, except the instructions have a differnt interpretation
1953// of the shift amount. This helps the disassembler.
1954let NSF = NVectorShift2Frm, NSForm = NVectorShift2Frm.Value in {
1955multiclass N2VShIns_QHSD2<bit op24, bit op23, bits<4> op11_8, bit op4,
1956 string OpcodeStr, SDNode ShOp> {
1957 // 64-bit vector types.
1958 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
1959 OpcodeStr, "8", v8i8, ShOp> {
1960 let Inst{21-19} = 0b001; // imm6 = 001xxx
1961 }
1962 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
1963 OpcodeStr, "16", v4i16, ShOp> {
1964 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1965 }
1966 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
1967 OpcodeStr, "32", v2i32, ShOp> {
1968 let Inst{21} = 0b1; // imm6 = 1xxxxx
1969 }
1970 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
1971 OpcodeStr, "64", v1i64, ShOp>;
1972 // imm6 = xxxxxx
1973
1974 // 128-bit vector types.
1975 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
1976 OpcodeStr, "8", v16i8, ShOp> {
1977 let Inst{21-19} = 0b001; // imm6 = 001xxx
1978 }
1979 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
1980 OpcodeStr, "16", v8i16, ShOp> {
1981 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1982 }
1983 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
1984 OpcodeStr, "32", v4i32, ShOp> {
1985 let Inst{21} = 0b1; // imm6 = 1xxxxx
1986 }
1987 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
1988 OpcodeStr, "64", v2i64, ShOp>;
1989 // imm6 = xxxxxx
1990}
1991}
1992
Bob Wilson507df402009-10-21 02:15:46 +00001993// Neon Shift Long operations,
1994// element sizes of 8, 16, 32 bits:
1995multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001996 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001997 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001999 let Inst{21-19} = 0b001; // imm6 = 001xxx
2000 }
2001 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002002 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002003 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2004 }
2005 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002007 let Inst{21} = 0b1; // imm6 = 1xxxxx
2008 }
2009}
2010
2011// Neon Shift Narrow operations,
2012// element sizes of 16, 32, 64 bits:
2013multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002015 SDNode OpNode> {
2016 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002017 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002018 let Inst{21-19} = 0b001; // imm6 = 001xxx
2019 }
2020 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002021 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002022 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2023 }
2024 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002025 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002026 let Inst{21} = 0b1; // imm6 = 1xxxxx
2027 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002028}
2029
2030//===----------------------------------------------------------------------===//
2031// Instruction Definitions.
2032//===----------------------------------------------------------------------===//
2033
2034// Vector Add Operations.
2035
2036// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002037defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002038 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002039def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002040 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002041def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002042 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002043// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002044defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002045 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002046defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002047 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002048// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002049defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2050defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002051// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002052defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002053 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002054defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002055 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002057defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002059defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002061// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00002062defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002064defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002066// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002067defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2068 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002069// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002070defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2071 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002072
2073// Vector Multiply Operations.
2074
2075// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002076defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002077 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
2078def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002079 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002080def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002081 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002082def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002083 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002084def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002085 v4f32, v4f32, fmul, 1>;
2086defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2087def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2088def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2089 v2f32, fmul>;
2090
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002091def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2092 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2093 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2094 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002095 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002096 (SubReg_i16_lane imm:$lane)))>;
2097def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2098 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2099 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2100 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002101 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002102 (SubReg_i32_lane imm:$lane)))>;
2103def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2104 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2105 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2106 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002107 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002108 (SubReg_i32_lane imm:$lane)))>;
2109
Bob Wilson5bafff32009-06-22 23:27:02 +00002110// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002111defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2112 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002113 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002114defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2115 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002117def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002118 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2119 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002120 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2121 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002122 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002123 (SubReg_i16_lane imm:$lane)))>;
2124def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002125 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2126 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002127 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2128 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002129 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002130 (SubReg_i32_lane imm:$lane)))>;
2131
Bob Wilson5bafff32009-06-22 23:27:02 +00002132// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002133defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2134 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002135 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002136defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2137 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002139def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002140 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2141 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002142 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2143 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002144 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002145 (SubReg_i16_lane imm:$lane)))>;
2146def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002147 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2148 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002149 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2150 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002151 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002152 (SubReg_i32_lane imm:$lane)))>;
2153
Bob Wilson5bafff32009-06-22 23:27:02 +00002154// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002155defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002156 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002157defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002158 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002159def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002160 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002161defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002162 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002163defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002164 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002165
Bob Wilson5bafff32009-06-22 23:27:02 +00002166// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002167defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002168 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002169defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002170 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002171
2172// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2173
2174// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002175defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002176 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2177def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002178 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002179def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002180 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002181defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002182 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2183def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002184 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002185def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002186 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002187
2188def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189 (mul (v8i16 QPR:$src2),
2190 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2191 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002192 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002193 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002194 (SubReg_i16_lane imm:$lane)))>;
2195
2196def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002197 (mul (v4i32 QPR:$src2),
2198 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2199 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002200 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002201 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002202 (SubReg_i32_lane imm:$lane)))>;
2203
2204def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002205 (fmul (v4f32 QPR:$src2),
2206 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002207 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2208 (v4f32 QPR:$src2),
2209 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002210 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211 (SubReg_i32_lane imm:$lane)))>;
2212
Bob Wilson5bafff32009-06-22 23:27:02 +00002213// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002214defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2215defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002216
Evan Chengf81bf152009-11-23 21:57:23 +00002217defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2218defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002219
Bob Wilson5bafff32009-06-22 23:27:02 +00002220// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002221defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2222 int_arm_neon_vqdmlal>;
2223defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002224
Bob Wilson5bafff32009-06-22 23:27:02 +00002225// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002226defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2228def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002229 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002230def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002231 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002232defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2234def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002235 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002236def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002237 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002238
2239def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002240 (mul (v8i16 QPR:$src2),
2241 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2242 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002243 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002244 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002245 (SubReg_i16_lane imm:$lane)))>;
2246
2247def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002248 (mul (v4i32 QPR:$src2),
2249 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2250 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002251 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002252 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002253 (SubReg_i32_lane imm:$lane)))>;
2254
2255def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002256 (fmul (v4f32 QPR:$src2),
2257 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2258 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002259 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002260 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002261 (SubReg_i32_lane imm:$lane)))>;
2262
Bob Wilson5bafff32009-06-22 23:27:02 +00002263// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002264defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2265defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002266
Evan Chengf81bf152009-11-23 21:57:23 +00002267defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2268defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002269
Bob Wilson5bafff32009-06-22 23:27:02 +00002270// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002271defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2272 int_arm_neon_vqdmlsl>;
2273defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274
2275// Vector Subtract Operations.
2276
2277// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002278defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 "vsub", "i", sub, 0>;
2280def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002281 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002282def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002283 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002285defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002286 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002287defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002288 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002290defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2291defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002292// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002293defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2294 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002296defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2297 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002299// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002300defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2301 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002302 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002303defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2304 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002307defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2308 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002309// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002310defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2311 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002312
2313// Vector Comparisons.
2314
2315// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002316defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2318def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002319 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002320def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002321 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002322// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002323defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2324 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002325
Bob Wilson5bafff32009-06-22 23:27:02 +00002326// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002327defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002329defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2331def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002332 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002333def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002334 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002335// For disassembly only.
2336defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2337 "$dst, $src, #0">;
2338// For disassembly only.
2339defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2340 "$dst, $src, #0">;
2341
Bob Wilson5bafff32009-06-22 23:27:02 +00002342// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002343defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002345defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2347def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002348 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002349def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002350 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002351// For disassembly only.
2352defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2353 "$dst, $src, #0">;
2354// For disassembly only.
2355defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2356 "$dst, $src, #0">;
2357
Bob Wilson5bafff32009-06-22 23:27:02 +00002358// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002359def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002360 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002361def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002362 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002363// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002364def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002365 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002366def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002367 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002369defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002370 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002371
2372// Vector Bitwise Operations.
2373
2374// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002375def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2376 v2i32, v2i32, and, 1>;
2377def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2378 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379
2380// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002381def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2382 v2i32, v2i32, xor, 1>;
2383def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2384 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385
2386// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002387def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2388 v2i32, v2i32, or, 1>;
2389def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2390 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391
2392// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002393def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002394 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002396 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2397 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002398def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002399 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002401 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2402 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002403
2404// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002405def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002406 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002407 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002408 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2409 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002410def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002411 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002413 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2414 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002415
2416// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002417def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002418 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002419 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002420 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002421def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002422 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002423 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2425def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2426def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2427
2428// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002429def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002430 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 [(set DPR:$dst,
2433 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002434 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002435def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002436 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 [(set QPR:$dst,
2439 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002440 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441
2442// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002443// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002444def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2445 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2446 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2447 [/* For disassembly only; pattern left blank */]>;
2448def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2449 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2450 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2451 [/* For disassembly only; pattern left blank */]>;
2452
Bob Wilson5bafff32009-06-22 23:27:02 +00002453// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002454// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002455def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2456 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2457 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2458 [/* For disassembly only; pattern left blank */]>;
2459def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2460 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2461 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2462 [/* For disassembly only; pattern left blank */]>;
2463
2464// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002465// for equivalent operations with different register constraints; it just
2466// inserts copies.
2467
2468// Vector Absolute Differences.
2469
2470// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002471defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2472 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002474defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2475 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002477def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002479def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002480 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002481
2482// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002483defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002484 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002485defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002487
2488// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002489defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2490defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002491
2492// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002493defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2494defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002495
2496// Vector Maximum and Minimum.
2497
2498// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002499defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002500 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002501defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2503def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2504 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2505def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2506 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002507
2508// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002509defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002510 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002511defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2513def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2514 v2f32, v2f32, int_arm_neon_vmins, 1>;
2515def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2516 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002517
2518// Vector Pairwise Operations.
2519
2520// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002521def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2522 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2523def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2524 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2525def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2526 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2527def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2528 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002529
2530// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002531defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002532 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002533defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 int_arm_neon_vpaddlu>;
2535
2536// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002537defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002539defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002540 int_arm_neon_vpadalu>;
2541
2542// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002543def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2544 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2545def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2546 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2547def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2548 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2549def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2550 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2551def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2552 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2553def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2554 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2555def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2556 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002557
2558// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002559def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2560 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2561def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2562 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2563def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2564 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2565def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2566 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2567def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2568 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2569def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2570 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2571def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2572 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002573
2574// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2575
2576// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002577def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002579 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002580def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002582 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002583def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002585 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002586def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002588 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002589
2590// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002591def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2592 IIC_VRECSD, "vrecps", "f32",
2593 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2594def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2595 IIC_VRECSQ, "vrecps", "f32",
2596 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002597
2598// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002599def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002600 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002601 v2i32, v2i32, int_arm_neon_vrsqrte>;
2602def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002603 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002604 v4i32, v4i32, int_arm_neon_vrsqrte>;
2605def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002606 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002607 v2f32, v2f32, int_arm_neon_vrsqrte>;
2608def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002610 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002613def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2614 IIC_VRECSD, "vrsqrts", "f32",
2615 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2616def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2617 IIC_VRECSQ, "vrsqrts", "f32",
2618 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002619
2620// Vector Shifts.
2621
2622// VSHL : Vector Shift
Johnny Chen9e088762010-03-17 17:52:21 +00002623defm VSHLs : N3VInt_QHSD2<0,0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2624 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2625defm VSHLu : N3VInt_QHSD2<1,0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2626 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002627// VSHL : Vector Shift Left (Immediate)
Johnny Chen9e088762010-03-17 17:52:21 +00002628// (disassembly note: this has a different interpretation of the shift amont)
2629defm VSHLi : N2VSh_QHSD2<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002630// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002631defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2632defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002633
2634// VSHLL : Vector Shift Left Long
Johnny Chen9e088762010-03-17 17:52:21 +00002635// (disassembly note: this has a different interpretation of the shift amont)
Evan Chengf81bf152009-11-23 21:57:23 +00002636defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
Johnny Chen9e088762010-03-17 17:52:21 +00002637// (disassembly note: this has a different interpretation of the shift amont)
Evan Chengf81bf152009-11-23 21:57:23 +00002638defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639
2640// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002641class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002642 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002643 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002644 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2645 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002646 let Inst{21-16} = op21_16;
Johnny Chen9e088762010-03-17 17:52:21 +00002647 let NSF = NVdVmImmVSHLLFrm; // For disassembly.
2648 let NSForm = NVdVmImmVSHLLFrm.Value; // For disassembly.
Bob Wilson507df402009-10-21 02:15:46 +00002649}
Evan Chengf81bf152009-11-23 21:57:23 +00002650def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002651 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002652def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002653 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002654def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002655 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002656
2657// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002658defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2659 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660
2661// VRSHL : Vector Rounding Shift
Johnny Chen9e088762010-03-17 17:52:21 +00002662defm VRSHLs : N3VInt_QHSD2<0,0,0b0101,0,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2663 IIC_VSHLi4Q,"vrshl", "s", int_arm_neon_vrshifts,0>;
2664defm VRSHLu : N3VInt_QHSD2<1,0,0b0101,0,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2665 IIC_VSHLi4Q,"vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002666// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002667defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2668defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002671defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002672 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002673
2674// VQSHL : Vector Saturating Shift
Johnny Chen9e088762010-03-17 17:52:21 +00002675defm VQSHLs : N3VInt_QHSD2<0,0,0b0100,1,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2676 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2677defm VQSHLu : N3VInt_QHSD2<1,0,0b0100,1,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2678 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002679// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen9e088762010-03-17 17:52:21 +00002680// (disassembly note: this has a different interpretation of the shift amont)
2681defm VQSHLsi : N2VSh_QHSD2<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2682// (disassembly note: this has a different interpretation of the shift amont)
2683defm VQSHLui : N2VSh_QHSD2<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002684// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen9e088762010-03-17 17:52:21 +00002685// (disassembly note: this has a different interpretation of the shift amont)
2686defm VQSHLsu : N2VSh_QHSD2<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687
2688// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002689defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002690 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002691defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002692 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002693
2694// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002695defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002696 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697
2698// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9e088762010-03-17 17:52:21 +00002699defm VQRSHLs : N3VInt_QHSD2<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2700 IIC_VSHLi4Q, "vqrshl", "s",
2701 int_arm_neon_vqrshifts, 0>;
2702defm VQRSHLu : N3VInt_QHSD2<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2703 IIC_VSHLi4Q, "vqrshl", "u",
2704 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705
2706// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002707defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002708 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002709defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002710 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002711
2712// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002713defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002714 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002715
2716// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002717defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2718defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002719// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002720defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2721defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002722
2723// VSLI : Vector Shift Left and Insert
Johnny Chen9e088762010-03-17 17:52:21 +00002724// (disassembly note: this has a different interpretation of the shift amont)
2725defm VSLI : N2VShIns_QHSD2<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002726// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002727defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002728
2729// Vector Absolute and Saturating Absolute.
2730
2731// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002732defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002733 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002735def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002737 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002738def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002740 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002741
2742// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002743defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002745 int_arm_neon_vqabs>;
2746
2747// Vector Negate.
2748
2749def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2750def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2751
Evan Chengf81bf152009-11-23 21:57:23 +00002752class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002754 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002755 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002756class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002758 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2760
2761// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002762def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2763def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2764def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2765def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2766def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2767def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002768
2769// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002770def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002771 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002772 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002773 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2774def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002775 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2778
2779def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2780def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2781def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2782def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2783def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2784def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2785
2786// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002787defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002789 int_arm_neon_vqneg>;
2790
2791// Vector Bit Counting Operations.
2792
2793// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002794defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002796 int_arm_neon_vcls>;
2797// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002798defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002800 int_arm_neon_vclz>;
2801// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002802def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002803 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002804 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002805def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002806 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002807 v16i8, v16i8, int_arm_neon_vcnt>;
2808
Johnny Chend8836042010-02-24 20:06:07 +00002809// Vector Swap -- for disassembly only.
2810def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2811 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2812 "vswp", "$dst, $src", "", []>;
2813def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2814 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2815 "vswp", "$dst, $src", "", []>;
2816
Bob Wilson5bafff32009-06-22 23:27:02 +00002817// Vector Move Operations.
2818
2819// VMOV : Vector Move (Register)
2820
Johnny Chen9e088762010-03-17 17:52:21 +00002821// Mark these instructions as 2-register instructions to help the disassembler.
2822let NSF = NVdVmImmFrm, NSForm = NVdVmImmFrm.Value in {
Evan Chengf81bf152009-11-23 21:57:23 +00002823def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2824 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2825def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2826 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Johnny Chen9e088762010-03-17 17:52:21 +00002827}
Bob Wilson5bafff32009-06-22 23:27:02 +00002828
2829// VMOV : Vector Move (Immediate)
2830
2831// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2832def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2833 return ARM::getVMOVImm(N, 1, *CurDAG);
2834}]>;
2835def vmovImm8 : PatLeaf<(build_vector), [{
2836 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2837}], VMOV_get_imm8>;
2838
2839// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2840def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2841 return ARM::getVMOVImm(N, 2, *CurDAG);
2842}]>;
2843def vmovImm16 : PatLeaf<(build_vector), [{
2844 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2845}], VMOV_get_imm16>;
2846
2847// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2848def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2849 return ARM::getVMOVImm(N, 4, *CurDAG);
2850}]>;
2851def vmovImm32 : PatLeaf<(build_vector), [{
2852 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2853}], VMOV_get_imm32>;
2854
2855// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2856def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2857 return ARM::getVMOVImm(N, 8, *CurDAG);
2858}]>;
2859def vmovImm64 : PatLeaf<(build_vector), [{
2860 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2861}], VMOV_get_imm64>;
2862
2863// Note: Some of the cmode bits in the following VMOV instructions need to
2864// be encoded based on the immed values.
2865
2866def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002867 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2870def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002871 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2874
Johnny Chen208d76c2009-12-01 00:02:02 +00002875def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002876 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002879def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002880 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2883
Johnny Chen208d76c2009-12-01 00:02:02 +00002884def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002885 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002888def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002889 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2892
2893def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002894 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002896 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2897def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002898 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2901
2902// VMOV : Vector Get Lane (move scalar to ARM core register)
2903
Johnny Chen131c4a52009-11-23 17:48:17 +00002904def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002905 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002906 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2908 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002909def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002910 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002911 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2913 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002914def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002915 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002916 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2918 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002919def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002920 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002921 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2923 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002924def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002925 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002926 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2928 imm:$lane))]>;
2929// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2930def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2931 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002932 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002933 (SubReg_i8_lane imm:$lane))>;
2934def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2935 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002936 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 (SubReg_i16_lane imm:$lane))>;
2938def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2939 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002940 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002941 (SubReg_i8_lane imm:$lane))>;
2942def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2943 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002944 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002945 (SubReg_i16_lane imm:$lane))>;
2946def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2947 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002948 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002949 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002950def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002951 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002952 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002953def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002954 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002955 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002956//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002957// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002958def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002959 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002960
2961
2962// VMOV : Vector Set Lane (move ARM core register to scalar)
2963
2964let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002965def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002966 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002967 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2969 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002970def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002971 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002972 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2974 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002975def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002976 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002977 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2979 GPR:$src2, imm:$lane))]>;
2980}
2981def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2982 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002983 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002984 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002985 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002986 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002987def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2988 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002989 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002990 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002991 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002992 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2994 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002995 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002996 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002997 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002998 (DSubReg_i32_reg imm:$lane)))>;
2999
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003000def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003001 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3002 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003003def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003004 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3005 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003006
3007//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003008// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003010 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003012def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
3013 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003014def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003015 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
3016def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
3017 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
3018
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003019def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3020 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3021def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3022 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3023def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3024 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3025
3026def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3027 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3028 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3029 arm_dsubreg_0)>;
3030def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3031 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3032 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3033 arm_dsubreg_0)>;
3034def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3035 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3036 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3037 arm_dsubreg_0)>;
3038
Bob Wilson5bafff32009-06-22 23:27:02 +00003039// VDUP : Vector Duplicate (from ARM core register to all elements)
3040
Evan Chengf81bf152009-11-23 21:57:23 +00003041class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003042 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003043 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003044 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003045class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003046 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003047 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003048 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003049
Evan Chengf81bf152009-11-23 21:57:23 +00003050def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3051def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3052def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3053def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3054def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3055def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003056
3057def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003058 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003059 [(set DPR:$dst, (v2f32 (NEONvdup
3060 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003061def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003062 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003063 [(set QPR:$dst, (v4f32 (NEONvdup
3064 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003065
3066// VDUP : Vector Duplicate Lane (from scalar to all elements)
3067
Johnny Chen9e088762010-03-17 17:52:21 +00003068let NSF = NVdVmImmVDupLaneFrm, NSForm = NVdVmImmVDupLaneFrm.Value in {
Evan Chengf81bf152009-11-23 21:57:23 +00003069class VDUPLND<bits<2> op19_18, bits<2> op17_16,
3070 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00003071 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003072 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003073 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003074 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003075
Evan Chengf81bf152009-11-23 21:57:23 +00003076class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003077 ValueType ResTy, ValueType OpTy>
3078 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003079 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003081 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Johnny Chen9e088762010-03-17 17:52:21 +00003082}
Bob Wilson5bafff32009-06-22 23:27:02 +00003083
Bob Wilson507df402009-10-21 02:15:46 +00003084// Inst{19-16} is partially specified depending on the element size.
3085
Evan Chengf81bf152009-11-23 21:57:23 +00003086def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
3087def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
3088def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
3089def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
3090def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
3091def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
3092def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
3093def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003094
Bob Wilson0ce37102009-08-14 05:08:32 +00003095def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3096 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3097 (DSubReg_i8_reg imm:$lane))),
3098 (SubReg_i8_lane imm:$lane)))>;
3099def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3100 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3101 (DSubReg_i16_reg imm:$lane))),
3102 (SubReg_i16_lane imm:$lane)))>;
3103def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3104 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3105 (DSubReg_i32_reg imm:$lane))),
3106 (SubReg_i32_lane imm:$lane)))>;
3107def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3108 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3109 (DSubReg_i32_reg imm:$lane))),
3110 (SubReg_i32_lane imm:$lane)))>;
3111
Johnny Chenda1aea42009-11-23 21:00:43 +00003112def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3113 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003114 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003115 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003116
Johnny Chenda1aea42009-11-23 21:00:43 +00003117def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3118 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003119 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003120 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003121
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003122def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3123 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003124 (i64 (EXTRACT_SUBREG QPR:$src,
3125 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003126 (DSubReg_f64_other_reg imm:$lane))>;
3127def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3128 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003129 (f64 (EXTRACT_SUBREG QPR:$src,
3130 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003131 (DSubReg_f64_other_reg imm:$lane))>;
3132
Bob Wilson5bafff32009-06-22 23:27:02 +00003133// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003134defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3135 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003137defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3138 "vqmovn", "s", int_arm_neon_vqmovns>;
3139defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3140 "vqmovn", "u", int_arm_neon_vqmovnu>;
3141defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3142 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003144defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3145 int_arm_neon_vmovls>;
3146defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3147 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003148
3149// Vector Conversions.
3150
Johnny Chen9e088762010-03-17 17:52:21 +00003151let NSF = NVdVmImmVCVTFrm, NSForm = NVdVmImmVCVTFrm.Value in {
3152class N2VDX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
3153 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
3154 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
3155 : N2VD<op24_23, op21_20, op19_18, op17_16, op11_7, op4, OpcodeStr, Dt,
3156 ResTy, OpTy, OpNode>;
3157class N2VQX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
3158 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
3159 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
3160 : N2VQ<op24_23, op21_20, op19_18, op17_16, op11_7, op4, OpcodeStr, Dt,
3161 ResTy, OpTy, OpNode>;
3162}
Johnny Chend30a98e2010-03-16 16:36:54 +00003163
Johnny Chen9e088762010-03-17 17:52:21 +00003164// VCVT : Vector Convert Between Floating-Point and Integers
3165def VCVTf2sd : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3166 v2i32, v2f32, fp_to_sint>;
3167def VCVTf2ud : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3168 v2i32, v2f32, fp_to_uint>;
3169def VCVTs2fd : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3170 v2f32, v2i32, sint_to_fp>;
3171def VCVTu2fd : N2VDX<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3172 v2f32, v2i32, uint_to_fp>;
3173
3174def VCVTf2sq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3175 v4i32, v4f32, fp_to_sint>;
3176def VCVTf2uq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3177 v4i32, v4f32, fp_to_uint>;
3178def VCVTs2fq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3179 v4f32, v4i32, sint_to_fp>;
3180def VCVTu2fq : N2VQX<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3181 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003184def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003185 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003186def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003188def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003190def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3192
Evan Chengf81bf152009-11-23 21:57:23 +00003193def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003194 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003195def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003196 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003197def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003199def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003200 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3201
Bob Wilsond8e17572009-08-12 22:31:50 +00003202// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003203
3204// VREV64 : Vector Reverse elements within 64-bit doublewords
3205
Evan Chengf81bf152009-11-23 21:57:23 +00003206class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003207 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003208 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003210 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003211class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003212 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003213 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003215 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003216
Evan Chengf81bf152009-11-23 21:57:23 +00003217def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3218def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3219def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3220def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003221
Evan Chengf81bf152009-11-23 21:57:23 +00003222def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3223def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3224def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3225def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003226
3227// VREV32 : Vector Reverse elements within 32-bit words
3228
Evan Chengf81bf152009-11-23 21:57:23 +00003229class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003230 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003231 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003233 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003234class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003235 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003236 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003238 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003239
Evan Chengf81bf152009-11-23 21:57:23 +00003240def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3241def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003242
Evan Chengf81bf152009-11-23 21:57:23 +00003243def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3244def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003245
3246// VREV16 : Vector Reverse elements within 16-bit halfwords
3247
Evan Chengf81bf152009-11-23 21:57:23 +00003248class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003249 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003250 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003252 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003253class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003254 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003255 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003257 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003258
Evan Chengf81bf152009-11-23 21:57:23 +00003259def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3260def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003261
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003262// Other Vector Shuffles.
3263
3264// VEXT : Vector Extract
3265
Johnny Chen9e088762010-03-17 17:52:21 +00003266let NSF = NVdVnVmImmVectorExtractFrm,
3267 NSForm = NVdVnVmImmVectorExtractFrm.Value in {
Evan Chengf81bf152009-11-23 21:57:23 +00003268class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003269 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3270 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003272 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3273 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003274
Evan Chengf81bf152009-11-23 21:57:23 +00003275class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003276 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3277 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003279 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3280 (Ty QPR:$rhs), imm:$index)))]>;
Johnny Chen9e088762010-03-17 17:52:21 +00003281}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003282
Evan Chengf81bf152009-11-23 21:57:23 +00003283def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3284def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3285def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3286def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003287
Evan Chengf81bf152009-11-23 21:57:23 +00003288def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3289def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3290def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3291def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003292
Bob Wilson64efd902009-08-08 05:53:00 +00003293// VTRN : Vector Transpose
3294
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3296def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3297def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003298
Evan Chengf81bf152009-11-23 21:57:23 +00003299def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3300def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3301def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003302
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003303// VUZP : Vector Unzip (Deinterleave)
3304
Evan Chengf81bf152009-11-23 21:57:23 +00003305def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3306def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3307def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003308
Evan Chengf81bf152009-11-23 21:57:23 +00003309def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3310def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3311def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003312
3313// VZIP : Vector Zip (Interleave)
3314
Evan Chengf81bf152009-11-23 21:57:23 +00003315def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3316def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3317def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003318
Evan Chengf81bf152009-11-23 21:57:23 +00003319def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3320def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3321def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003322
Bob Wilson114a2662009-08-12 20:51:55 +00003323// Vector Table Lookup and Table Extension.
3324
Johnny Chen9e088762010-03-17 17:52:21 +00003325let NSF = VTBLFrm, NSForm = VTBLFrm.Value in {
3326
Bob Wilson114a2662009-08-12 20:51:55 +00003327// VTBL : Vector Table Lookup
3328def VTBL1
3329 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003330 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003332 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003333let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003334def VTBL2
3335 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003336 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003337 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003338 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3339 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3340def VTBL3
3341 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003342 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003343 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003344 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3345 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3346def VTBL4
3347 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003348 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003349 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003350 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3351 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003352} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003353
3354// VTBX : Vector Table Extension
3355def VTBX1
3356 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003357 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003359 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3360 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003361let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003362def VTBX2
3363 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003364 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003365 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003366 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3367 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3368def VTBX3
3369 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003370 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003371 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003372 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3373 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3374def VTBX4
3375 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003376 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003377 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3378 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003379 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3380 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003381} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003382
Johnny Chen9e088762010-03-17 17:52:21 +00003383} // End of "let NSF = VTBLFrm, ..."
3384
Bob Wilson5bafff32009-06-22 23:27:02 +00003385//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003386// NEON instructions for single-precision FP math
3387//===----------------------------------------------------------------------===//
3388
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003389class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3390 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003391 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3392 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003393 arm_ssubreg_0)>;
3394
3395class N3VSPat<SDNode OpNode, NeonI Inst>
3396 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003397 (EXTRACT_SUBREG (v2f32
3398 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3399 SPR:$a, arm_ssubreg_0),
3400 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3401 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003402 arm_ssubreg_0)>;
3403
3404class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3405 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3406 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3407 SPR:$acc, arm_ssubreg_0),
3408 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3409 SPR:$a, arm_ssubreg_0),
3410 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3411 SPR:$b, arm_ssubreg_0)),
3412 arm_ssubreg_0)>;
3413
Evan Cheng1d2426c2009-08-07 19:30:41 +00003414// These need separate instructions because they must use DPR_VFP2 register
3415// class which have SPR sub-registers.
3416
3417// Vector Add Operations used for single-precision FP
3418let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003419def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3420def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003421
David Goodwin338268c2009-08-10 22:17:39 +00003422// Vector Sub Operations used for single-precision FP
3423let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003424def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3425def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003426
Evan Cheng1d2426c2009-08-07 19:30:41 +00003427// Vector Multiply Operations used for single-precision FP
3428let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003429def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3430def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003431
3432// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003433// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3434// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003435
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003436//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003437//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003438// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003439//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003440
3441//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003442//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003443// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003444//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003445
David Goodwin338268c2009-08-10 22:17:39 +00003446// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003447let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003448def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3449 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3450 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003451def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003452
David Goodwin338268c2009-08-10 22:17:39 +00003453// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003454let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003455def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3456 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3457 "vneg", "f32", "$dst, $src", "", []>;
3458def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003459
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003460// Vector Maximum used for single-precision FP
3461let neverHasSideEffects = 1 in
3462def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3463 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3464 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3465def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3466
3467// Vector Minimum used for single-precision FP
3468let neverHasSideEffects = 1 in
3469def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3470 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3471 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3472def : N3VSPat<NEONfmin, VMINfd_sfp>;
3473
David Goodwin338268c2009-08-10 22:17:39 +00003474// Vector Convert between single-precision FP and integer
3475let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003476def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3477 v2i32, v2f32, fp_to_sint>;
3478def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003479
3480let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003481def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3482 v2i32, v2f32, fp_to_uint>;
3483def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003484
3485let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003486def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3487 v2f32, v2i32, sint_to_fp>;
3488def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003489
3490let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003491def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3492 v2f32, v2i32, uint_to_fp>;
3493def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003494
Evan Cheng1d2426c2009-08-07 19:30:41 +00003495//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003496// Non-Instruction Patterns
3497//===----------------------------------------------------------------------===//
3498
3499// bit_convert
3500def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3501def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3502def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3503def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3504def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3505def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3506def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3507def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3508def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3509def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3510def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3511def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3512def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3513def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3514def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3515def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3516def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3517def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3518def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3519def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3520def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3521def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3522def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3523def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3524def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3525def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3526def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3527def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3528def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3529def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3530
3531def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3532def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3533def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3534def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3535def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3536def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3537def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3538def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3539def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3540def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3541def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3542def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3543def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3544def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3545def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3546def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3547def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3548def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3549def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3550def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3551def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3552def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3553def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3554def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3555def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3556def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3557def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3558def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3559def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3560def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;