blob: e8f8c73d6883c8046f83ad5c2cd16d757a6d9aa8 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000046#include "llvm/Operator.h"
Eli Friedman2586b8f2011-05-16 20:27:46 +000047#include "llvm/CodeGen/Analysis.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000049#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000051#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000053#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000054#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000056#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000057#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000058#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000059#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000060#include "llvm/Support/Debug.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000061using namespace llvm;
62
Dan Gohman84023e02010-07-10 09:00:22 +000063/// startNewBlock - Set the current block to which generated machine
64/// instructions will be appended, and clear the local CSE map.
65///
66void FastISel::startNewBlock() {
67 LocalValueMap.clear();
68
Ivan Krasin74af88a2011-08-18 22:06:10 +000069 EmitStartPt = 0;
Dan Gohman84023e02010-07-10 09:00:22 +000070
Ivan Krasin74af88a2011-08-18 22:06:10 +000071 // Advance the emit start point past any EH_LABEL instructions.
Dan Gohman84023e02010-07-10 09:00:22 +000072 MachineBasicBlock::iterator
73 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
74 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
Ivan Krasin74af88a2011-08-18 22:06:10 +000075 EmitStartPt = I;
Dan Gohman84023e02010-07-10 09:00:22 +000076 ++I;
77 }
Ivan Krasin74af88a2011-08-18 22:06:10 +000078 LastLocalValue = EmitStartPt;
79}
80
81void FastISel::flushLocalValueMap() {
82 LocalValueMap.clear();
83 LastLocalValue = EmitStartPt;
84 recomputeInsertPt();
Dan Gohman84023e02010-07-10 09:00:22 +000085}
86
Dan Gohmana6cb6412010-05-11 23:54:07 +000087bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000088 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000089 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000090 if (!I)
91 return false;
92
93 // No-op casts are trivially coalesced by fast-isel.
94 if (const CastInst *Cast = dyn_cast<CastInst>(I))
95 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
96 !hasTrivialKill(Cast->getOperand(0)))
97 return false;
98
99 // Only instructions with a single use in the same basic block are considered
100 // to have trivial kills.
101 return I->hasOneUse() &&
102 !(I->getOpcode() == Instruction::BitCast ||
103 I->getOpcode() == Instruction::PtrToInt ||
104 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000105 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000106}
107
Dan Gohman46510a72010-04-15 01:51:59 +0000108unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000109 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000110 // Don't handle non-simple values in FastISel.
111 if (!RealVT.isSimple())
112 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000113
114 // Ignore illegal types. We must do this before looking up the value
115 // in ValueMap because Arguments are given virtual registers regardless
116 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000118 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000119 // Handle integer promotions, though, because they're common and easy.
120 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000121 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000122 else
123 return 0;
124 }
125
Dan Gohman104e4ce2008-09-03 23:32:19 +0000126 // Look up the value to see if we already have a register for it. We
127 // cache values defined by Instructions across blocks, and other values
128 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000129 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000130 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Chris Lattnerfff65b32011-04-17 01:16:47 +0000131 if (I != FuncInfo.ValueMap.end())
132 return I->second;
133
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 unsigned Reg = LocalValueMap[V];
135 if (Reg != 0)
136 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000137
Dan Gohman97c94b82010-05-06 00:02:14 +0000138 // In bottom-up mode, just create the virtual register which will be used
139 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000140 if (isa<Instruction>(V) &&
141 (!isa<AllocaInst>(V) ||
142 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
143 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000144
Dan Gohmana10b8492010-07-14 01:07:44 +0000145 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000146
147 // Materialize the value in a register. Emit any instructions in the
148 // local value area.
149 Reg = materializeRegForValue(V, VT);
150
151 leaveLocalValueArea(SaveInsertPt);
152
153 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000154}
155
Eric Christopher44a2c342010-08-17 01:30:33 +0000156/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000157/// called when the value isn't already available in a register and must
158/// be materialized with new instructions.
159unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
160 unsigned Reg = 0;
161
Dan Gohman46510a72010-04-15 01:51:59 +0000162 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000163 if (CI->getValue().getActiveBits() <= 64)
164 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000165 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000166 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000167 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000168 // Translate this as an integer zero so that it can be
169 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000170 Reg =
171 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000172 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000173 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000174 Reg = TargetMaterializeFloatZero(CF);
175 } else {
176 // Try to emit the constant directly.
177 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
178 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000179
180 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000181 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000182 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000183 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000184
185 uint64_t x[2];
186 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000187 bool isExact;
188 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
189 APFloat::rmTowardZero, &isExact);
190 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000191 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000192
Owen Andersone922c022009-07-22 00:24:57 +0000193 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000194 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000195 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000196 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
197 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000198 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000199 }
Dan Gohman46510a72010-04-15 01:51:59 +0000200 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000201 if (!SelectOperator(Op, Op->getOpcode()))
202 if (!isa<Instruction>(Op) ||
203 !TargetSelectInstruction(cast<Instruction>(Op)))
204 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000205 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000206 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000207 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000208 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
209 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000210 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000211
Dan Gohmandceffe62008-09-25 01:28:51 +0000212 // If target-independent code couldn't handle the value, give target-specific
213 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000214 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000215 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000217 // Don't cache constant materializations in the general ValueMap.
218 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000219 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000220 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000221 LastLocalValue = MRI.getVRegDef(Reg);
222 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000223 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224}
225
Dan Gohman46510a72010-04-15 01:51:59 +0000226unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000227 // Look up the value to see if we already have a register for it. We
228 // cache values defined by Instructions across blocks, and other values
229 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000230 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000231 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
232 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000233 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000234 return LocalValueMap[V];
235}
236
Owen Andersoncc54e762008-08-30 00:38:46 +0000237/// UpdateValueMap - Update the value map to include the new mapping for this
238/// instruction, or insert an extra copy to get the result in a previous
239/// determined register.
240/// NOTE: This is only necessary because we might select a block that uses
241/// a value before we select the block that defines the value. It might be
242/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000243void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000244 if (!isa<Instruction>(I)) {
245 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000246 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000247 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000248
Dan Gohmana4160c32010-07-07 16:29:44 +0000249 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000250 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000251 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000252 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000253 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000254 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000255 for (unsigned i = 0; i < NumRegs; i++)
256 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000257
258 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000259 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000260}
261
Dan Gohmana6cb6412010-05-11 23:54:07 +0000262std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000263 unsigned IdxN = getRegForValue(Idx);
264 if (IdxN == 0)
265 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000266 return std::pair<unsigned, bool>(0, false);
267
268 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000269
270 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000271 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000272 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000273 if (IdxVT.bitsLT(PtrVT)) {
274 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
275 IdxN, IdxNIsKill);
276 IdxNIsKill = true;
277 }
278 else if (IdxVT.bitsGT(PtrVT)) {
279 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
280 IdxN, IdxNIsKill);
281 IdxNIsKill = true;
282 }
283 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000284}
285
Dan Gohman84023e02010-07-10 09:00:22 +0000286void FastISel::recomputeInsertPt() {
287 if (getLastLocalValue()) {
288 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000289 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000290 ++FuncInfo.InsertPt;
291 } else
292 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
293
294 // Now skip past any EH_LABELs, which must remain at the beginning.
295 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
296 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
297 ++FuncInfo.InsertPt;
298}
299
Dan Gohmana10b8492010-07-14 01:07:44 +0000300FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000301 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000302 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000303 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000304 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000305 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000306 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000307}
308
Dan Gohmana10b8492010-07-14 01:07:44 +0000309void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000310 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
311 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
312
313 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000314 FuncInfo.InsertPt = OldInsertPt.InsertPt;
315 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000316}
317
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318/// SelectBinaryOp - Select and emit code for a binary operator instruction,
319/// which has an opcode which directly corresponds to the given ISD opcode.
320///
Dan Gohman46510a72010-04-15 01:51:59 +0000321bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000322 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000324 // Unhandled type. Halt "fast" selection and bail.
325 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000326
Dan Gohmanb71fea22008-08-26 20:52:40 +0000327 // We only handle legal types. For example, on x86-32 the instruction
328 // selector contains all of the 64-bit instructions from x86-64,
329 // under the assumption that i64 won't be used if the target doesn't
330 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000331 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000333 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000335 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
336 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000338 else
339 return false;
340 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000341
Chris Lattnerfff65b32011-04-17 01:16:47 +0000342 // Check if the first operand is a constant, and handle it as "ri". At -O0,
343 // we don't have anything that canonicalizes operand order.
344 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
345 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
346 unsigned Op1 = getRegForValue(I->getOperand(1));
347 if (Op1 == 0) return false;
348
349 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000350
Chris Lattner602fc062011-04-17 20:23:29 +0000351 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
352 Op1IsKill, CI->getZExtValue(),
353 VT.getSimpleVT());
354 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000355
Chris Lattner602fc062011-04-17 20:23:29 +0000356 // We successfully emitted code for the given LLVM Instruction.
357 UpdateValueMap(I, ResultReg);
358 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000359 }
Owen Andersond74ea772011-04-22 23:38:06 +0000360
361
Dan Gohman3df24e62008-09-03 23:12:08 +0000362 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000363 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000364 return false;
365
Dan Gohmana6cb6412010-05-11 23:54:07 +0000366 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
367
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000368 // Check if the second operand is a constant and handle it appropriately.
369 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000370 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000371
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000372 // Transform "sdiv exact X, 8" -> "sra X, 3".
373 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
374 cast<BinaryOperator>(I)->isExact() &&
375 isPowerOf2_64(Imm)) {
376 Imm = Log2_64(Imm);
377 ISDOpcode = ISD::SRA;
378 }
Owen Andersond74ea772011-04-22 23:38:06 +0000379
Chris Lattner602fc062011-04-17 20:23:29 +0000380 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
381 Op0IsKill, Imm, VT.getSimpleVT());
382 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000383
Chris Lattner602fc062011-04-17 20:23:29 +0000384 // We successfully emitted code for the given LLVM Instruction.
385 UpdateValueMap(I, ResultReg);
386 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000387 }
388
Dan Gohman10df0fa2008-08-27 01:09:54 +0000389 // Check if the second operand is a constant float.
390 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000391 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000392 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000393 if (ResultReg != 0) {
394 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000395 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000396 return true;
397 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000398 }
399
Dan Gohman3df24e62008-09-03 23:12:08 +0000400 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000401 if (Op1 == 0)
402 // Unhandled operand. Halt "fast" selection and bail.
403 return false;
404
Dan Gohmana6cb6412010-05-11 23:54:07 +0000405 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
406
Dan Gohmanad368ac2008-08-27 18:10:19 +0000407 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000408 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000409 ISDOpcode,
410 Op0, Op0IsKill,
411 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000412 if (ResultReg == 0)
413 // Target-specific code wasn't able to find a machine opcode for
414 // the given ISD opcode and type. Halt "fast" selection and bail.
415 return false;
416
Dan Gohman8014e862008-08-20 00:23:20 +0000417 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000418 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000419 return true;
420}
421
Dan Gohman46510a72010-04-15 01:51:59 +0000422bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000423 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000424 if (N == 0)
425 // Unhandled operand. Halt "fast" selection and bail.
426 return false;
427
Dan Gohmana6cb6412010-05-11 23:54:07 +0000428 bool NIsKill = hasTrivialKill(I->getOperand(0));
429
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000430 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000432 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
433 E = I->op_end(); OI != E; ++OI) {
434 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000435 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000436 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
437 if (Field) {
438 // N = N + Offset
439 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
440 // FIXME: This can be optimized by combining the add with a
441 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000442 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000443 if (N == 0)
444 // Unhandled operand. Halt "fast" selection and bail.
445 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000446 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000447 }
448 Ty = StTy->getElementType(Field);
449 } else {
450 Ty = cast<SequentialType>(Ty)->getElementType();
451
452 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000453 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000454 if (CI->isZero()) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000455 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000456 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000457 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000458 if (N == 0)
459 // Unhandled operand. Halt "fast" selection and bail.
460 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000461 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000462 continue;
463 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000464
Evan Cheng83785c82008-08-20 22:45:34 +0000465 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000466 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000467 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
468 unsigned IdxN = Pair.first;
469 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000470 if (IdxN == 0)
471 // Unhandled operand. Halt "fast" selection and bail.
472 return false;
473
Dan Gohman80bc6e22008-08-26 20:57:08 +0000474 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000475 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000476 if (IdxN == 0)
477 // Unhandled operand. Halt "fast" selection and bail.
478 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000479 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000480 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000481 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000482 if (N == 0)
483 // Unhandled operand. Halt "fast" selection and bail.
484 return false;
485 }
486 }
487
488 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000489 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000490 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000491}
492
Dan Gohman46510a72010-04-15 01:51:59 +0000493bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000494 const CallInst *Call = cast<CallInst>(I);
495
496 // Handle simple inline asms.
Dan Gohman9e15d652011-10-12 15:56:56 +0000497 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000498 // Don't attempt to handle constraints.
499 if (!IA->getConstraintString().empty())
500 return false;
501
502 unsigned ExtraInfo = 0;
503 if (IA->hasSideEffects())
504 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
505 if (IA->isAlignStack())
506 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
507
508 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
509 TII.get(TargetOpcode::INLINEASM))
510 .addExternalSymbol(IA->getAsmString().c_str())
511 .addImm(ExtraInfo);
512 return true;
513 }
514
515 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000516 if (!F) return false;
517
Dan Gohman4183e312010-04-13 17:07:06 +0000518 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000519 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000520 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000521 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000522 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000523 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000524 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000525 return true;
526
Dan Gohman46510a72010-04-15 01:51:59 +0000527 const Value *Address = DI->getAddress();
Devang Patel6fe75aa2010-09-14 20:29:31 +0000528 if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address))
Dale Johannesendc918562010-02-06 02:26:02 +0000529 return true;
Devang Patel6fe75aa2010-09-14 20:29:31 +0000530
531 unsigned Reg = 0;
532 unsigned Offset = 0;
533 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
Devang Patel9aee3352011-09-08 22:59:09 +0000534 // Some arguments' frame index is recorded during argument lowering.
535 Offset = FuncInfo.getArgumentFrameIndex(Arg);
536 if (Offset)
537 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Devang Patel4bafda92010-09-10 20:32:09 +0000538 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000539 if (!Reg)
540 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000541
Devang Patel6fe75aa2010-09-14 20:29:31 +0000542 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000543 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000544 TII.get(TargetOpcode::DBG_VALUE))
545 .addReg(Reg, RegState::Debug).addImm(Offset)
546 .addMetadata(DI->getVariable());
Dan Gohman33134c42008-09-25 17:05:24 +0000547 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000548 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000549 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000550 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000551 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000552 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000553 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000554 if (!V) {
555 // Currently the optimizer can produce this; insert an undef to
556 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000557 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
558 .addReg(0U).addImm(DI->getOffset())
559 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000560 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000561 if (CI->getBitWidth() > 64)
562 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
563 .addCImm(CI).addImm(DI->getOffset())
564 .addMetadata(DI->getVariable());
565 else
566 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
567 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
568 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000569 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000570 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
571 .addFPImm(CF).addImm(DI->getOffset())
572 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000573 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000574 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
575 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
576 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000577 } else {
578 // We can't yet handle anything else here because it would require
579 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000580 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000581 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000582 return true;
583 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000584 case Intrinsic::eh_exception: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000585 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000586 if (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)!=TargetLowering::Expand)
587 break;
Owen Andersond74ea772011-04-22 23:38:06 +0000588
Chris Lattner832e4942011-04-19 05:52:03 +0000589 assert(FuncInfo.MBB->isLandingPad() &&
590 "Call to eh.exception not in landing pad!");
591 unsigned Reg = TLI.getExceptionAddressRegister();
592 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
593 unsigned ResultReg = createResultReg(RC);
594 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
595 ResultReg).addReg(Reg);
Dan Gohmana61e73b2011-04-26 17:18:34 +0000596 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000597 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000598 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000599 case Intrinsic::eh_selector: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000600 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000601 if (TLI.getOperationAction(ISD::EHSELECTION, VT) != TargetLowering::Expand)
602 break;
603 if (FuncInfo.MBB->isLandingPad())
Dan Gohmana61e73b2011-04-26 17:18:34 +0000604 AddCatchInfo(*Call, &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattner832e4942011-04-19 05:52:03 +0000605 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000606#ifndef NDEBUG
Dan Gohmana61e73b2011-04-26 17:18:34 +0000607 FuncInfo.CatchInfoLost.insert(Call);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000608#endif
Chris Lattner832e4942011-04-19 05:52:03 +0000609 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Chris Lattnered3a8062010-04-05 06:05:26 +0000610 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattner832e4942011-04-19 05:52:03 +0000611 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000612 }
Chris Lattner832e4942011-04-19 05:52:03 +0000613
614 unsigned Reg = TLI.getExceptionSelectorRegister();
615 EVT SrcVT = TLI.getPointerTy();
616 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
617 unsigned ResultReg = createResultReg(RC);
618 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
619 ResultReg).addReg(Reg);
620
Dan Gohmana61e73b2011-04-26 17:18:34 +0000621 bool ResultRegIsKill = hasTrivialKill(Call);
Chris Lattner832e4942011-04-19 05:52:03 +0000622
623 // Cast the register to the type of the selector.
624 if (SrcVT.bitsGT(MVT::i32))
625 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
626 ResultReg, ResultRegIsKill);
627 else if (SrcVT.bitsLT(MVT::i32))
628 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
629 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
630 if (ResultReg == 0)
631 // Unhandled operand. Halt "fast" selection and bail.
632 return false;
633
Dan Gohmana61e73b2011-04-26 17:18:34 +0000634 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000635
636 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000637 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000638 case Intrinsic::objectsize: {
639 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
640 unsigned long long Res = CI->isZero() ? -1ULL : 0;
641 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
642 unsigned ResultReg = getRegForValue(ResCI);
643 if (ResultReg == 0)
644 return false;
645 UpdateValueMap(Call, ResultReg);
646 return true;
647 }
Dan Gohman33134c42008-09-25 17:05:24 +0000648 }
Dan Gohman4183e312010-04-13 17:07:06 +0000649
Ivan Krasin74af88a2011-08-18 22:06:10 +0000650 // Usually, it does not make sense to initialize a value,
651 // make an unrelated function call and use the value, because
652 // it tends to be spilled on the stack. So, we move the pointer
653 // to the last local value to the beginning of the block, so that
654 // all the values which have already been materialized,
655 // appear after the call. It also makes sense to skip intrinsics
656 // since they tend to be inlined.
657 if (!isa<IntrinsicInst>(F))
658 flushLocalValueMap();
659
Dan Gohman4183e312010-04-13 17:07:06 +0000660 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000661 return false;
662}
663
Dan Gohman46510a72010-04-15 01:51:59 +0000664bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000665 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
666 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
669 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000670 // Unhandled type. Halt "fast" selection and bail.
671 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672
Eli Friedman76927d732011-05-25 23:49:02 +0000673 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000674 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000675 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000676
Eli Friedman76927d732011-05-25 23:49:02 +0000677 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000678 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000679 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000680
Dan Gohman3df24e62008-09-03 23:12:08 +0000681 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000682 if (!InputReg)
683 // Unhandled operand. Halt "fast" selection and bail.
684 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000685
Dan Gohmana6cb6412010-05-11 23:54:07 +0000686 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
687
Owen Andersond0533c92008-08-26 23:46:32 +0000688 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
689 DstVT.getSimpleVT(),
690 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000691 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000692 if (!ResultReg)
693 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694
Dan Gohman3df24e62008-09-03 23:12:08 +0000695 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000696 return true;
697}
698
Dan Gohman46510a72010-04-15 01:51:59 +0000699bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000700 // If the bitcast doesn't change the type, just use the operand value.
701 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000702 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000703 if (Reg == 0)
704 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000705 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000706 return true;
707 }
708
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000710 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
711 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
714 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000715 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
716 // Unhandled type. Halt "fast" selection and bail.
717 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000718
Dan Gohman3df24e62008-09-03 23:12:08 +0000719 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000720 if (Op0 == 0)
721 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000722 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000723
724 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725
Dan Gohmanad368ac2008-08-27 18:10:19 +0000726 // First, try to perform the bitcast by inserting a reg-reg copy.
727 unsigned ResultReg = 0;
728 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
729 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
730 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000731 // Don't attempt a cross-class copy. It will likely fail.
732 if (SrcClass == DstClass) {
733 ResultReg = createResultReg(DstClass);
734 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
735 ResultReg).addReg(Op0);
736 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000737 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000738
739 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000740 if (!ResultReg)
741 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000742 ISD::BITCAST, Op0, Op0IsKill);
743
Dan Gohmanad368ac2008-08-27 18:10:19 +0000744 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000745 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000746
Dan Gohman3df24e62008-09-03 23:12:08 +0000747 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000748 return true;
749}
750
Dan Gohman3df24e62008-09-03 23:12:08 +0000751bool
Dan Gohman46510a72010-04-15 01:51:59 +0000752FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000753 // Just before the terminator instruction, insert instructions to
754 // feed PHI nodes in successor blocks.
755 if (isa<TerminatorInst>(I))
756 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
757 return false;
758
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000759 DL = I->getDebugLoc();
760
Dan Gohman6e3ff372009-12-05 01:27:58 +0000761 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000762 if (SelectOperator(I, I->getOpcode())) {
763 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000764 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000765 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000766
767 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000768 if (TargetSelectInstruction(I)) {
769 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000770 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000771 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000772
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000773 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000774 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000775}
776
Dan Gohmand98d6202008-10-02 22:15:21 +0000777/// FastEmitBranch - Emit an unconditional branch to the given block,
778/// unless it is the immediate (fall-through) successor, and update
779/// the CFG.
780void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000781FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000782 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000783 // The unconditional fall-through case, which needs no instructions.
784 } else {
785 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000786 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
787 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000788 }
Dan Gohman84023e02010-07-10 09:00:22 +0000789 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000790}
791
Dan Gohman3d45a852009-09-03 22:53:57 +0000792/// SelectFNeg - Emit an FNeg operation.
793///
794bool
Dan Gohman46510a72010-04-15 01:51:59 +0000795FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000796 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
797 if (OpReg == 0) return false;
798
Dan Gohmana6cb6412010-05-11 23:54:07 +0000799 bool OpRegIsKill = hasTrivialKill(I);
800
Dan Gohman4a215a12009-09-11 00:36:43 +0000801 // If the target has ISD::FNEG, use it.
802 EVT VT = TLI.getValueType(I->getType());
803 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000804 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000805 if (ResultReg != 0) {
806 UpdateValueMap(I, ResultReg);
807 return true;
808 }
809
Dan Gohman5e5abb72009-09-11 00:34:46 +0000810 // Bitcast the value to integer, twiddle the sign bit with xor,
811 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000812 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000813 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
814 if (!TLI.isTypeLegal(IntVT))
815 return false;
816
817 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000818 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000819 if (IntReg == 0)
820 return false;
821
Dan Gohmana6cb6412010-05-11 23:54:07 +0000822 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
823 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000824 UINT64_C(1) << (VT.getSizeInBits()-1),
825 IntVT.getSimpleVT());
826 if (IntResultReg == 0)
827 return false;
828
829 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000830 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000831 if (ResultReg == 0)
832 return false;
833
834 UpdateValueMap(I, ResultReg);
835 return true;
836}
837
Dan Gohman40b189e2008-09-05 18:18:20 +0000838bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000839FastISel::SelectExtractValue(const User *U) {
840 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000841 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000842 return false;
843
Eli Friedman482feb32011-05-16 21:06:17 +0000844 // Make sure we only try to handle extracts with a legal result. But also
845 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000846 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
847 if (!RealVT.isSimple())
848 return false;
849 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000850 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000851 return false;
852
853 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000854 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000855
856 // Get the base result register.
857 unsigned ResultReg;
858 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
859 if (I != FuncInfo.ValueMap.end())
860 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000861 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000862 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000863 else
864 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000865
866 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000867 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000868
869 SmallVector<EVT, 4> AggValueVTs;
870 ComputeValueVTs(TLI, AggTy, AggValueVTs);
871
872 for (unsigned i = 0; i < VTIndex; i++)
873 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
874
875 UpdateValueMap(EVI, ResultReg);
876 return true;
877}
878
879bool
Dan Gohman46510a72010-04-15 01:51:59 +0000880FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000881 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000882 case Instruction::Add:
883 return SelectBinaryOp(I, ISD::ADD);
884 case Instruction::FAdd:
885 return SelectBinaryOp(I, ISD::FADD);
886 case Instruction::Sub:
887 return SelectBinaryOp(I, ISD::SUB);
888 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000889 // FNeg is currently represented in LLVM IR as a special case of FSub.
890 if (BinaryOperator::isFNeg(I))
891 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000892 return SelectBinaryOp(I, ISD::FSUB);
893 case Instruction::Mul:
894 return SelectBinaryOp(I, ISD::MUL);
895 case Instruction::FMul:
896 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000897 case Instruction::SDiv:
898 return SelectBinaryOp(I, ISD::SDIV);
899 case Instruction::UDiv:
900 return SelectBinaryOp(I, ISD::UDIV);
901 case Instruction::FDiv:
902 return SelectBinaryOp(I, ISD::FDIV);
903 case Instruction::SRem:
904 return SelectBinaryOp(I, ISD::SREM);
905 case Instruction::URem:
906 return SelectBinaryOp(I, ISD::UREM);
907 case Instruction::FRem:
908 return SelectBinaryOp(I, ISD::FREM);
909 case Instruction::Shl:
910 return SelectBinaryOp(I, ISD::SHL);
911 case Instruction::LShr:
912 return SelectBinaryOp(I, ISD::SRL);
913 case Instruction::AShr:
914 return SelectBinaryOp(I, ISD::SRA);
915 case Instruction::And:
916 return SelectBinaryOp(I, ISD::AND);
917 case Instruction::Or:
918 return SelectBinaryOp(I, ISD::OR);
919 case Instruction::Xor:
920 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000921
Dan Gohman3df24e62008-09-03 23:12:08 +0000922 case Instruction::GetElementPtr:
923 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000924
Dan Gohman3df24e62008-09-03 23:12:08 +0000925 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000926 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000927
Dan Gohman3df24e62008-09-03 23:12:08 +0000928 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000929 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000930 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000931 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000932 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000933 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000934
935 // Conditional branches are not handed yet.
936 // Halt "fast" selection and bail.
937 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000938 }
939
Dan Gohman087c8502008-09-05 01:08:41 +0000940 case Instruction::Unreachable:
941 // Nothing to emit.
942 return true;
943
Dan Gohman0586d912008-09-10 20:11:02 +0000944 case Instruction::Alloca:
945 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000946 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000947 return true;
948
949 // Dynamic-sized alloca is not handled yet.
950 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000951
Dan Gohman33134c42008-09-25 17:05:24 +0000952 case Instruction::Call:
953 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000954
Dan Gohman3df24e62008-09-03 23:12:08 +0000955 case Instruction::BitCast:
956 return SelectBitCast(I);
957
958 case Instruction::FPToSI:
959 return SelectCast(I, ISD::FP_TO_SINT);
960 case Instruction::ZExt:
961 return SelectCast(I, ISD::ZERO_EXTEND);
962 case Instruction::SExt:
963 return SelectCast(I, ISD::SIGN_EXTEND);
964 case Instruction::Trunc:
965 return SelectCast(I, ISD::TRUNCATE);
966 case Instruction::SIToFP:
967 return SelectCast(I, ISD::SINT_TO_FP);
968
969 case Instruction::IntToPtr: // Deliberate fall-through.
970 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000971 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
972 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000973 if (DstVT.bitsGT(SrcVT))
974 return SelectCast(I, ISD::ZERO_EXTEND);
975 if (DstVT.bitsLT(SrcVT))
976 return SelectCast(I, ISD::TRUNCATE);
977 unsigned Reg = getRegForValue(I->getOperand(0));
978 if (Reg == 0) return false;
979 UpdateValueMap(I, Reg);
980 return true;
981 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000982
Eli Friedman2586b8f2011-05-16 20:27:46 +0000983 case Instruction::ExtractValue:
984 return SelectExtractValue(I);
985
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000986 case Instruction::PHI:
987 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
988
Dan Gohman3df24e62008-09-03 23:12:08 +0000989 default:
990 // Unhandled instruction. Halt "fast" selection and bail.
991 return false;
992 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000993}
994
Dan Gohmana4160c32010-07-07 16:29:44 +0000995FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000996 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000997 MRI(FuncInfo.MF->getRegInfo()),
998 MFI(*FuncInfo.MF->getFrameInfo()),
999 MCP(*FuncInfo.MF->getConstantPool()),
1000 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001001 TD(*TM.getTargetData()),
1002 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001003 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +00001004 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001005}
1006
Dan Gohmane285a742008-08-14 21:51:29 +00001007FastISel::~FastISel() {}
1008
Owen Anderson825b72b2009-08-11 20:47:22 +00001009unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001010 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001011 return 0;
1012}
1013
Owen Anderson825b72b2009-08-11 20:47:22 +00001014unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001015 unsigned,
1016 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001017 return 0;
1018}
1019
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001020unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001021 unsigned,
1022 unsigned /*Op0*/, bool /*Op0IsKill*/,
1023 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001024 return 0;
1025}
1026
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001027unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001028 return 0;
1029}
1030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001032 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001033 return 0;
1034}
1035
Owen Anderson825b72b2009-08-11 20:47:22 +00001036unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001037 unsigned,
1038 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001039 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001040 return 0;
1041}
1042
Owen Anderson825b72b2009-08-11 20:47:22 +00001043unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001044 unsigned,
1045 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001046 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001047 return 0;
1048}
1049
Owen Anderson825b72b2009-08-11 20:47:22 +00001050unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001051 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001052 unsigned /*Op0*/, bool /*Op0IsKill*/,
1053 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001054 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001055 return 0;
1056}
1057
1058/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1059/// to emit an instruction with an immediate operand using FastEmit_ri.
1060/// If that fails, it materializes the immediate into a register and try
1061/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001062unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001063 unsigned Op0, bool Op0IsKill,
1064 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001065 // If this is a multiply by a power of two, emit this as a shift left.
1066 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1067 Opcode = ISD::SHL;
1068 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001069 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1070 // div x, 8 -> srl x, 3
1071 Opcode = ISD::SRL;
1072 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001073 }
Owen Andersond74ea772011-04-22 23:38:06 +00001074
Chris Lattner602fc062011-04-17 20:23:29 +00001075 // Horrible hack (to be removed), check to make sure shift amounts are
1076 // in-range.
1077 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1078 Imm >= VT.getSizeInBits())
1079 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001080
Evan Cheng83785c82008-08-20 22:45:34 +00001081 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001082 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001083 if (ResultReg != 0)
1084 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001085 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001086 if (MaterialReg == 0) {
1087 // This is a bit ugly/slow, but failing here means falling out of
1088 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001089 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001090 VT.getSizeInBits());
1091 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1092 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001093 return FastEmit_rr(VT, VT, Opcode,
1094 Op0, Op0IsKill,
1095 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001096}
1097
1098unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1099 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001100}
1101
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001102unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001103 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001104 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001105 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001106
Dan Gohman84023e02010-07-10 09:00:22 +00001107 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001108 return ResultReg;
1109}
1110
1111unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1112 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001113 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001114 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001115 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001116
Evan Cheng5960e4e2008-09-08 08:38:20 +00001117 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001118 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1119 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001120 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001121 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1122 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001123 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1124 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001125 }
1126
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001127 return ResultReg;
1128}
1129
1130unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1131 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001132 unsigned Op0, bool Op0IsKill,
1133 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001134 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001135 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001136
Evan Cheng5960e4e2008-09-08 08:38:20 +00001137 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001138 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001139 .addReg(Op0, Op0IsKill * RegState::Kill)
1140 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001141 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001142 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001143 .addReg(Op0, Op0IsKill * RegState::Kill)
1144 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001145 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1146 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001147 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001148 return ResultReg;
1149}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001150
Owen Andersond71867a2011-05-05 17:59:04 +00001151unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1152 const TargetRegisterClass *RC,
1153 unsigned Op0, bool Op0IsKill,
1154 unsigned Op1, bool Op1IsKill,
1155 unsigned Op2, bool Op2IsKill) {
1156 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001157 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001158
1159 if (II.getNumDefs() >= 1)
1160 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1161 .addReg(Op0, Op0IsKill * RegState::Kill)
1162 .addReg(Op1, Op1IsKill * RegState::Kill)
1163 .addReg(Op2, Op2IsKill * RegState::Kill);
1164 else {
1165 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1166 .addReg(Op0, Op0IsKill * RegState::Kill)
1167 .addReg(Op1, Op1IsKill * RegState::Kill)
1168 .addReg(Op2, Op2IsKill * RegState::Kill);
1169 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1170 ResultReg).addReg(II.ImplicitDefs[0]);
1171 }
1172 return ResultReg;
1173}
1174
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001175unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1176 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001177 unsigned Op0, bool Op0IsKill,
1178 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001179 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001180 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001181
Evan Cheng5960e4e2008-09-08 08:38:20 +00001182 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001183 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001184 .addReg(Op0, Op0IsKill * RegState::Kill)
1185 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001186 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001187 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001188 .addReg(Op0, Op0IsKill * RegState::Kill)
1189 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001190 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1191 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001192 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001193 return ResultReg;
1194}
1195
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001196unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1197 const TargetRegisterClass *RC,
1198 unsigned Op0, bool Op0IsKill,
1199 uint64_t Imm1, uint64_t Imm2) {
1200 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001201 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001202
1203 if (II.getNumDefs() >= 1)
1204 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1205 .addReg(Op0, Op0IsKill * RegState::Kill)
1206 .addImm(Imm1)
1207 .addImm(Imm2);
1208 else {
1209 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1210 .addReg(Op0, Op0IsKill * RegState::Kill)
1211 .addImm(Imm1)
1212 .addImm(Imm2);
1213 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1214 ResultReg).addReg(II.ImplicitDefs[0]);
1215 }
1216 return ResultReg;
1217}
1218
Dan Gohman10df0fa2008-08-27 01:09:54 +00001219unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1220 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001221 unsigned Op0, bool Op0IsKill,
1222 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001223 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001224 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001225
Evan Cheng5960e4e2008-09-08 08:38:20 +00001226 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001227 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001228 .addReg(Op0, Op0IsKill * RegState::Kill)
1229 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001230 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001231 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001232 .addReg(Op0, Op0IsKill * RegState::Kill)
1233 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001234 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1235 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001237 return ResultReg;
1238}
1239
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001240unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1241 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001242 unsigned Op0, bool Op0IsKill,
1243 unsigned Op1, bool Op1IsKill,
1244 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001245 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001246 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001247
Evan Cheng5960e4e2008-09-08 08:38:20 +00001248 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001249 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001250 .addReg(Op0, Op0IsKill * RegState::Kill)
1251 .addReg(Op1, Op1IsKill * RegState::Kill)
1252 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001253 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001254 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001255 .addReg(Op0, Op0IsKill * RegState::Kill)
1256 .addReg(Op1, Op1IsKill * RegState::Kill)
1257 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001258 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1259 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001260 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001261 return ResultReg;
1262}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001263
1264unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1265 const TargetRegisterClass *RC,
1266 uint64_t Imm) {
1267 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001268 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001269
Evan Cheng5960e4e2008-09-08 08:38:20 +00001270 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001271 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001272 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001273 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001274 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1275 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001276 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001277 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001278}
Owen Anderson8970f002008-08-27 22:30:02 +00001279
Owen Andersond74ea772011-04-22 23:38:06 +00001280unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1281 const TargetRegisterClass *RC,
1282 uint64_t Imm1, uint64_t Imm2) {
1283 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001284 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001285
1286 if (II.getNumDefs() >= 1)
1287 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1288 .addImm(Imm1).addImm(Imm2);
1289 else {
1290 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1291 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1292 ResultReg).addReg(II.ImplicitDefs[0]);
1293 }
1294 return ResultReg;
1295}
1296
Owen Anderson825b72b2009-08-11 20:47:22 +00001297unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001298 unsigned Op0, bool Op0IsKill,
1299 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001300 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001301 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1302 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001303 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1304 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001305 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001306 return ResultReg;
1307}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001308
1309/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1310/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001311unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1312 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001313}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001314
1315/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1316/// Emit code to ensure constants are copied into registers when needed.
1317/// Remember the virtual registers that need to be added to the Machine PHI
1318/// nodes as input. We cannot just directly add them, because expansion
1319/// might result in multiple MBB's for one BB. As such, the start of the
1320/// BB might correspond to a different MBB than the end.
1321bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1322 const TerminatorInst *TI = LLVMBB->getTerminator();
1323
1324 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001325 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001326
1327 // Check successor nodes' PHI nodes that expect a constant to be available
1328 // from this block.
1329 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1330 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1331 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001332 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001333
1334 // If this terminator has multiple identical successors (common for
1335 // switches), only handle each succ once.
1336 if (!SuccsHandled.insert(SuccMBB)) continue;
1337
1338 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1339
1340 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1341 // nodes and Machine PHI nodes, but the incoming operands have not been
1342 // emitted yet.
1343 for (BasicBlock::const_iterator I = SuccBB->begin();
1344 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001345
Dan Gohmanf81eca02010-04-22 20:46:50 +00001346 // Ignore dead phi's.
1347 if (PN->use_empty()) continue;
1348
1349 // Only handle legal types. Two interesting things to note here. First,
1350 // by bailing out early, we may leave behind some dead instructions,
1351 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001352 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001353 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001354 // exactly one register for each non-void instruction.
1355 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1356 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1357 // Promote MVT::i1.
1358 if (VT == MVT::i1)
1359 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1360 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001361 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001362 return false;
1363 }
1364 }
1365
1366 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1367
Dan Gohmanfb95f892010-05-07 01:10:20 +00001368 // Set the DebugLoc for the copy. Prefer the location of the operand
1369 // if there is one; use the location of the PHI otherwise.
1370 DL = PN->getDebugLoc();
1371 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1372 DL = Inst->getDebugLoc();
1373
Dan Gohmanf81eca02010-04-22 20:46:50 +00001374 unsigned Reg = getRegForValue(PHIOp);
1375 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001376 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001377 return false;
1378 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001379 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001380 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001381 }
1382 }
1383
1384 return true;
1385}