Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 1 | //===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Christopher Lamb and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "lowersubregs" |
| 11 | #include "llvm/CodeGen/Passes.h" |
| 12 | #include "llvm/Function.h" |
| 13 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 14 | #include "llvm/CodeGen/MachineInstr.h" |
| 15 | #include "llvm/CodeGen/SSARegMap.h" |
| 16 | #include "llvm/Target/MRegisterInfo.h" |
| 17 | #include "llvm/Target/TargetInstrInfo.h" |
| 18 | #include "llvm/Target/TargetMachine.h" |
| 19 | #include "llvm/Support/Debug.h" |
| 20 | #include "llvm/Support/Compiler.h" |
| 21 | using namespace llvm; |
| 22 | |
| 23 | namespace { |
| 24 | struct VISIBILITY_HIDDEN LowerSubregsInstructionPass |
| 25 | : public MachineFunctionPass { |
| 26 | static char ID; // Pass identification, replacement for typeid |
| 27 | LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {} |
| 28 | |
| 29 | const char *getPassName() const { |
| 30 | return "Subregister lowering instruction pass"; |
| 31 | } |
| 32 | |
| 33 | /// runOnMachineFunction - pass entry point |
| 34 | bool runOnMachineFunction(MachineFunction&); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 35 | |
| 36 | bool LowerExtract(MachineInstr *MI); |
| 37 | bool LowerInsert(MachineInstr *MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 38 | }; |
| 39 | |
| 40 | char LowerSubregsInstructionPass::ID = 0; |
| 41 | } |
| 42 | |
| 43 | FunctionPass *llvm::createLowerSubregsPass() { |
| 44 | return new LowerSubregsInstructionPass(); |
| 45 | } |
| 46 | |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 47 | // Returns the Register Class of a physical register. |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 48 | static const TargetRegisterClass *getPhysicalRegisterRegClass( |
| 49 | const MRegisterInfo &MRI, |
| 50 | unsigned reg) { |
| 51 | assert(MRegisterInfo::isPhysicalRegister(reg) && |
| 52 | "reg must be a physical register"); |
| 53 | // Pick the register class of the right type that contains this physreg. |
| 54 | for (MRegisterInfo::regclass_iterator I = MRI.regclass_begin(), |
| 55 | E = MRI.regclass_end(); I != E; ++I) |
| 56 | if ((*I)->contains(reg)) |
| 57 | return *I; |
| 58 | assert(false && "Couldn't find the register class"); |
| 59 | return 0; |
| 60 | } |
| 61 | |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 62 | bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) { |
| 63 | MachineBasicBlock *MBB = MI->getParent(); |
| 64 | MachineFunction &MF = *MBB->getParent(); |
| 65 | const MRegisterInfo &MRI = *MF.getTarget().getRegisterInfo(); |
| 66 | |
| 67 | assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() && |
| 68 | MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 69 | MI->getOperand(2).isImmediate() && "Malformed extract_subreg"); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 70 | |
| 71 | unsigned SuperReg = MI->getOperand(1).getReg(); |
| 72 | unsigned SubIdx = MI->getOperand(2).getImm(); |
| 73 | |
| 74 | assert(MRegisterInfo::isPhysicalRegister(SuperReg) && |
| 75 | "Extract supperg source must be a physical register"); |
| 76 | unsigned SrcReg = MRI.getSubReg(SuperReg, SubIdx); |
| 77 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 78 | |
| 79 | DOUT << "subreg: CONVERTING: " << *MI; |
| 80 | |
| 81 | if (SrcReg != DstReg) { |
| 82 | const TargetRegisterClass *TRC = 0; |
| 83 | if (MRegisterInfo::isPhysicalRegister(DstReg)) { |
| 84 | TRC = getPhysicalRegisterRegClass(MRI, DstReg); |
| 85 | } else { |
| 86 | TRC = MF.getSSARegMap()->getRegClass(DstReg); |
| 87 | } |
| 88 | assert(TRC == getPhysicalRegisterRegClass(MRI, SrcReg) && |
| 89 | "Extract subreg and Dst must be of same register class"); |
| 90 | |
| 91 | MRI.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC); |
| 92 | MachineBasicBlock::iterator dMI = MI; |
| 93 | DOUT << "subreg: " << *(--dMI); |
| 94 | } |
| 95 | |
| 96 | DOUT << "\n"; |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 97 | MBB->remove(MI); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 98 | return true; |
| 99 | } |
| 100 | |
| 101 | |
| 102 | bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) { |
| 103 | MachineBasicBlock *MBB = MI->getParent(); |
| 104 | MachineFunction &MF = *MBB->getParent(); |
| 105 | const MRegisterInfo &MRI = *MF.getTarget().getRegisterInfo(); |
| 106 | unsigned DstReg = 0; |
| 107 | unsigned SrcReg = 0; |
| 108 | unsigned InsReg = 0; |
| 109 | unsigned SubIdx = 0; |
| 110 | |
| 111 | // If only have 3 operands, then the source superreg is undef |
| 112 | // and we can supress the copy from the undef value |
| 113 | if (MI->getNumOperands() == 3) { |
| 114 | assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) && |
| 115 | (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 116 | MI->getOperand(2).isImmediate() && "Invalid extract_subreg"); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 117 | DstReg = MI->getOperand(0).getReg(); |
| 118 | SrcReg = DstReg; |
| 119 | InsReg = MI->getOperand(1).getReg(); |
| 120 | SubIdx = MI->getOperand(2).getImm(); |
| 121 | } else if (MI->getNumOperands() == 4) { |
| 122 | assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) && |
| 123 | (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) && |
| 124 | (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 125 | MI->getOperand(3).isImmediate() && "Invalid extract_subreg"); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 126 | DstReg = MI->getOperand(0).getReg(); |
| 127 | SrcReg = MI->getOperand(1).getReg(); |
| 128 | InsReg = MI->getOperand(2).getReg(); |
| 129 | SubIdx = MI->getOperand(3).getImm(); |
| 130 | } else |
| 131 | assert(0 && "Malformed extract_subreg"); |
| 132 | |
| 133 | assert(SubIdx != 0 && "Invalid index for extract_subreg"); |
| 134 | unsigned DstSubReg = MRI.getSubReg(DstReg, SubIdx); |
| 135 | |
| 136 | assert(MRegisterInfo::isPhysicalRegister(SrcReg) && |
| 137 | "Insert superreg source must be in a physical register"); |
| 138 | assert(MRegisterInfo::isPhysicalRegister(DstReg) && |
| 139 | "Insert destination must be in a physical register"); |
| 140 | assert(MRegisterInfo::isPhysicalRegister(InsReg) && |
| 141 | "Inserted value must be in a physical register"); |
| 142 | |
| 143 | DOUT << "subreg: CONVERTING: " << *MI; |
| 144 | |
| 145 | // If the inserted register is already allocated into a subregister |
| 146 | // of the destination, we copy the subreg into the source |
| 147 | // However, this is only safe if the insert instruction is the kill |
| 148 | // of the source register |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 149 | bool revCopyOrder = MRI.isSubRegOf(InsReg, DstReg); |
| 150 | if (revCopyOrder && InsReg != DstSubReg) { |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 151 | if (MI->getOperand(1).isKill()) { |
| 152 | DstSubReg = MRI.getSubReg(SrcReg, SubIdx); |
| 153 | // Insert sub-register copy |
| 154 | const TargetRegisterClass *TRC1 = 0; |
| 155 | if (MRegisterInfo::isPhysicalRegister(InsReg)) { |
| 156 | TRC1 = getPhysicalRegisterRegClass(MRI, InsReg); |
| 157 | } else { |
| 158 | TRC1 = MF.getSSARegMap()->getRegClass(InsReg); |
| 159 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 160 | MRI.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 161 | |
| 162 | #ifndef NDEBUG |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 163 | MachineBasicBlock::iterator dMI = MI; |
| 164 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 165 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 166 | } else { |
| 167 | assert(0 && "Don't know how to convert this insert"); |
| 168 | } |
| 169 | } |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 170 | #ifndef NDEBUG |
| 171 | if (InsReg == DstSubReg) { |
| 172 | DOUT << "subreg: Eliminated subreg copy\n"; |
| 173 | } |
| 174 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 175 | |
| 176 | if (SrcReg != DstReg) { |
| 177 | // Insert super-register copy |
| 178 | const TargetRegisterClass *TRC0 = 0; |
| 179 | if (MRegisterInfo::isPhysicalRegister(DstReg)) { |
| 180 | TRC0 = getPhysicalRegisterRegClass(MRI, DstReg); |
| 181 | } else { |
| 182 | TRC0 = MF.getSSARegMap()->getRegClass(DstReg); |
| 183 | } |
| 184 | assert(TRC0 == getPhysicalRegisterRegClass(MRI, SrcReg) && |
| 185 | "Insert superreg and Dst must be of same register class"); |
| 186 | |
| 187 | MRI.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC0); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 188 | |
| 189 | #ifndef NDEBUG |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 190 | MachineBasicBlock::iterator dMI = MI; |
| 191 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 192 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 193 | } |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 194 | |
| 195 | #ifndef NDEBUG |
| 196 | if (SrcReg == DstReg) { |
| 197 | DOUT << "subreg: Eliminated superreg copy\n"; |
| 198 | } |
| 199 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 200 | |
| 201 | if (!revCopyOrder && InsReg != DstSubReg) { |
| 202 | // Insert sub-register copy |
| 203 | const TargetRegisterClass *TRC1 = 0; |
| 204 | if (MRegisterInfo::isPhysicalRegister(InsReg)) { |
| 205 | TRC1 = getPhysicalRegisterRegClass(MRI, InsReg); |
| 206 | } else { |
| 207 | TRC1 = MF.getSSARegMap()->getRegClass(InsReg); |
| 208 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 209 | MRI.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 210 | |
| 211 | #ifndef NDEBUG |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 212 | MachineBasicBlock::iterator dMI = MI; |
| 213 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 214 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 215 | } |
| 216 | |
| 217 | DOUT << "\n"; |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 218 | MBB->remove(MI); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 219 | return true; |
| 220 | } |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 221 | |
| 222 | /// runOnMachineFunction - Reduce subregister inserts and extracts to register |
| 223 | /// copies. |
| 224 | /// |
| 225 | bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) { |
| 226 | DOUT << "Machine Function\n"; |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 227 | |
| 228 | bool MadeChange = false; |
| 229 | |
| 230 | DOUT << "********** LOWERING SUBREG INSTRS **********\n"; |
| 231 | DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; |
| 232 | |
| 233 | for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end(); |
| 234 | mbbi != mbbe; ++mbbi) { |
| 235 | for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 236 | mi != me;) { |
| 237 | MachineInstr *MI = mi++; |
| 238 | |
| 239 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
| 240 | MadeChange |= LowerExtract(MI); |
| 241 | } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) { |
| 242 | MadeChange |= LowerInsert(MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 243 | } |
| 244 | } |
| 245 | } |
| 246 | |
| 247 | return MadeChange; |
| 248 | } |