blob: 56d02cc146cfc5214d0f7aa7a8d8e5cf603c6e01 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner563ecfb2006-06-27 18:18:41 +000057// Pseudo instructions.
58//
59
Chris Lattner303c6952006-07-18 16:33:26 +000060def IMPLICIT_DEF_G8RC : Pseudo<(ops G8RC:$rD), "; IMPLICIT_DEF_G8RC $rD",
Chris Lattner563ecfb2006-06-27 18:18:41 +000061 [(set G8RC:$rD, (undef))]>;
62
Chris Lattner6a5339b2006-11-14 18:44:47 +000063
64//===----------------------------------------------------------------------===//
65// Calls.
66//
67
68let Defs = [LR8] in
69 def MovePCtoLR8 : Pseudo<(ops piclabel:$label), "bl $label", []>,
70 PPC970_Unit_BRU;
71
72let isCall = 1, noResults = 1, PPC970_Unit = 7,
73 // All calls clobber the PPC64 non-callee saved registers.
74 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
75 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
76 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
77 LR8,CTR8,
78 CR0,CR1,CR5,CR6,CR7] in {
79 // Convenient aliases for call instructions
80 def BL8 : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
81 "bl $func", BrB, []>; // See Pat patterns below.
82
83 def BLA8 : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
84 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
85}
86
87// Calls
88def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
89 (BL8 tglobaladdr:$dst)>;
90def : Pat<(PPCcall (i64 texternalsym:$dst)),
91 (BL8 texternalsym:$dst)>;
92
93//===----------------------------------------------------------------------===//
94// 64-bit SPR manipulation instrs.
95
96def MFCTR8 : XFXForm_1_ext<31, 339, 9, (ops G8RC:$rT), "mfctr $rT", SprMFSPR>,
97 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +000098let Pattern = [(PPCmtctr G8RC:$rS)] in {
99def MTCTR8 : XFXForm_7_ext<31, 467, 9, (ops G8RC:$rS), "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000100 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000101}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000102
Jim Laskey2f616bf2006-11-16 22:43:37 +0000103def DYNALLOC8 : Pseudo<(ops G8RC:$result, G8RC:$negsize, memri:$fpsi),
104 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
105 [(set G8RC:$result,
106 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>,
107 Imp<[X1],[X1]>;
108
Chris Lattner6a5339b2006-11-14 18:44:47 +0000109def MTLR8 : XFXForm_7_ext<31, 467, 8, (ops G8RC:$rS), "mtlr $rS", SprMTSPR>,
110 PPC970_DGroup_First, PPC970_Unit_FXU;
111def MFLR8 : XFXForm_1_ext<31, 339, 8, (ops G8RC:$rT), "mflr $rT", SprMFSPR>,
112 PPC970_DGroup_First, PPC970_Unit_FXU;
113
114
Chris Lattner563ecfb2006-06-27 18:18:41 +0000115//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000116// Fixed point instructions.
117//
118
119let PPC970_Unit = 1 in { // FXU Operations.
120
Chris Lattner0ea70b22006-06-20 22:34:10 +0000121// Copies, extends, truncates.
Chris Lattner956f43c2006-06-16 20:22:01 +0000122def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
123 "or $rA, $rS, $rB", IntGeneral,
124 []>;
125def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
126 "or $rA, $rS, $rB", IntGeneral,
127 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000128
129def LI8 : DForm_2_r0<14, (ops G8RC:$rD, symbolLo64:$imm),
130 "li $rD, $imm", IntGeneral,
131 [(set G8RC:$rD, immSExt16:$imm)]>;
132def LIS8 : DForm_2_r0<15, (ops G8RC:$rD, symbolHi64:$imm),
133 "lis $rD, $imm", IntGeneral,
134 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
135
136// Logical ops.
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000137def NAND8: XForm_6<31, 476, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
138 "nand $rA, $rS, $rB", IntGeneral,
139 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
140def AND8 : XForm_6<31, 28, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
141 "and $rA, $rS, $rB", IntGeneral,
142 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
143def ANDC8: XForm_6<31, 60, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
144 "andc $rA, $rS, $rB", IntGeneral,
145 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
146def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
147 "or $rA, $rS, $rB", IntGeneral,
148 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
149def NOR8 : XForm_6<31, 124, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
150 "nor $rA, $rS, $rB", IntGeneral,
151 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
152def ORC8 : XForm_6<31, 412, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
153 "orc $rA, $rS, $rB", IntGeneral,
154 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
155def EQV8 : XForm_6<31, 284, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
156 "eqv $rA, $rS, $rB", IntGeneral,
157 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
158def XOR8 : XForm_6<31, 316, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
159 "xor $rA, $rS, $rB", IntGeneral,
160 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
161
162// Logical ops with immediate.
Chris Lattner0ea70b22006-06-20 22:34:10 +0000163def ANDIo8 : DForm_4<28, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
164 "andi. $dst, $src1, $src2", IntGeneral,
165 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
166 isDOT;
167def ANDISo8 : DForm_4<29, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
168 "andis. $dst, $src1, $src2", IntGeneral,
169 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
170 isDOT;
171def ORI8 : DForm_4<24, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
172 "ori $dst, $src1, $src2", IntGeneral,
173 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
174def ORIS8 : DForm_4<25, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
175 "oris $dst, $src1, $src2", IntGeneral,
176 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
177def XORI8 : DForm_4<26, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
178 "xori $dst, $src1, $src2", IntGeneral,
179 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
180def XORIS8 : DForm_4<27, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
181 "xoris $dst, $src1, $src2", IntGeneral,
182 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
183
Chris Lattner956f43c2006-06-16 20:22:01 +0000184def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
185 "add $rT, $rA, $rB", IntGeneral,
186 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000187def ADDI8 : DForm_2<14, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
188 "addi $rD, $rA, $imm", IntGeneral,
189 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000190def ADDIS8 : DForm_2<15, (ops G8RC:$rD, G8RC:$rA, symbolHi64:$imm),
191 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000192 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
193
Chris Lattner563ecfb2006-06-27 18:18:41 +0000194def SUBFIC8: DForm_2< 8, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
195 "subfic $rD, $rA, $imm", IntGeneral,
196 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
197def SUBF8 : XOForm_1<31, 40, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
198 "subf $rT, $rA, $rB", IntGeneral,
199 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000200
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000201
Chris Lattner956f43c2006-06-16 20:22:01 +0000202def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
203 "mulhd $rT, $rA, $rB", IntMulHW,
204 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
205def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
206 "mulhdu $rT, $rA, $rB", IntMulHWU,
207 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
208
Chris Lattner041e9d32006-06-26 23:53:10 +0000209def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000210 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000211def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000212 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000213def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, G8RC:$rA, s16imm:$imm),
214 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
215def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, G8RC:$src1, u16imm:$src2),
216 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000217
Chris Lattner7c395ad2006-09-28 20:48:45 +0000218def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000219 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000220 [(set G8RC:$rA, (shl G8RC:$rS, GPRC:$rB))]>, isPPC64;
221def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000222 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000223 [(set G8RC:$rA, (srl G8RC:$rS, GPRC:$rB))]>, isPPC64;
224def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000225 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000226 [(set G8RC:$rA, (sra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000227
228def EXTSB8 : XForm_11<31, 954, (ops G8RC:$rA, G8RC:$rS),
229 "extsb $rA, $rS", IntGeneral,
230 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
231def EXTSH8 : XForm_11<31, 922, (ops G8RC:$rA, G8RC:$rS),
232 "extsh $rA, $rS", IntGeneral,
233 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
234
Chris Lattner956f43c2006-06-16 20:22:01 +0000235def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
236 "extsw $rA, $rS", IntGeneral,
237 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
238/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
239def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
240 "extsw $rA, $rS", IntGeneral,
241 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000242def EXTSW_32_64 : XForm_11<31, 986, (ops G8RC:$rA, GPRC:$rS),
243 "extsw $rA, $rS", IntGeneral,
244 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000245
Chris Lattnere4172be2006-06-27 20:07:26 +0000246def SRADI : XSForm_1<31, 413, (ops G8RC:$rA, G8RC:$rS, u6imm:$SH),
247 "sradi $rA, $rS, $SH", IntRotateD,
248 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
249
Chris Lattner956f43c2006-06-16 20:22:01 +0000250def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
251 "divd $rT, $rA, $rB", IntDivD,
252 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
253 PPC970_DGroup_First, PPC970_DGroup_Cracked;
254def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
255 "divdu $rT, $rA, $rB", IntDivD,
256 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
257 PPC970_DGroup_First, PPC970_DGroup_Cracked;
258def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
259 "mulld $rT, $rA, $rB", IntMulHD,
260 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
261
Chris Lattner041e9d32006-06-26 23:53:10 +0000262
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000263let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000264def RLDIMI : MDForm_1<30, 3,
265 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
266 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000267 []>, isPPC64, RegConstraint<"$rSi = $rA">,
268 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000269}
270
271// Rotate instructions.
272def RLDICL : MDForm_1<30, 0,
273 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
274 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
275 []>, isPPC64;
276def RLDICR : MDForm_1<30, 1,
277 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
278 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
279 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000280} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000281
282
283//===----------------------------------------------------------------------===//
284// Load/Store instructions.
285//
286
287
Chris Lattner518f9c72006-07-14 04:42:02 +0000288// Sign extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000289let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000290def LHA8: DForm_1<42, (ops G8RC:$rD, memri:$src),
291 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000292 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000293 PPC970_DGroup_Cracked;
Chris Lattner047854f2006-06-20 00:38:36 +0000294def LWA : DSForm_1<58, 2, (ops G8RC:$rD, memrix:$src),
295 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000296 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000297 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000298def LHAX8: XForm_1<31, 343, (ops G8RC:$rD, memrr:$src),
299 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000300 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000301 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000302def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
303 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000304 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000305 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000306
Chris Lattner94e509c2006-11-10 23:58:45 +0000307// Update forms.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000308def LHAU8 : DForm_1<43, (ops G8RC:$rD, ptr_rc:$ea_result, symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000309 ptr_rc:$rA),
310 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000311 []>, RegConstraint<"$rA = $ea_result">,
312 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000313// NO LWAU!
314
315}
316
Chris Lattner518f9c72006-07-14 04:42:02 +0000317// Zero extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000318let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000319def LBZ8 : DForm_1<34, (ops G8RC:$rD, memri:$src),
320 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000321 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000322def LHZ8 : DForm_1<40, (ops G8RC:$rD, memri:$src),
323 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000324 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Chris Lattner00659b12006-06-27 17:30:08 +0000325def LWZ8 : DForm_1<32, (ops G8RC:$rD, memri:$src),
326 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000327 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000328
329def LBZX8 : XForm_1<31, 87, (ops G8RC:$rD, memrr:$src),
330 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000331 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000332def LHZX8 : XForm_1<31, 279, (ops G8RC:$rD, memrr:$src),
333 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000334 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000335def LWZX8 : XForm_1<31, 23, (ops G8RC:$rD, memrr:$src),
336 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000337 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000338
339
340// Update forms.
Chris Lattner0851b4f2006-11-15 19:55:13 +0000341def LBZU8 : DForm_1<35, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
342 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000343 []>, RegConstraint<"$addr.reg = $ea_result">,
344 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000345def LHZU8 : DForm_1<41, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
346 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000347 []>, RegConstraint<"$addr.reg = $ea_result">,
348 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000349def LWZU8 : DForm_1<33, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
350 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000351 []>, RegConstraint<"$addr.reg = $ea_result">,
352 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000353}
Chris Lattner518f9c72006-07-14 04:42:02 +0000354
355
356// Full 8-byte loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000357let isLoad = 1, PPC970_Unit = 2 in {
358def LD : DSForm_1<58, 0, (ops G8RC:$rD, memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000359 "ld $rD, $src", LdStLD,
360 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
361def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
362 "ldx $rD, $src", LdStLD,
363 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000364
Chris Lattner0851b4f2006-11-15 19:55:13 +0000365def LDU : DSForm_1<58, 1, (ops G8RC:$rD, ptr_rc:$ea_result, memrix:$addr),
366 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000367 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
368 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000369
Chris Lattner956f43c2006-06-16 20:22:01 +0000370}
Chris Lattner518f9c72006-07-14 04:42:02 +0000371
Chris Lattner956f43c2006-06-16 20:22:01 +0000372let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000373// Truncating stores.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000374def STB8 : DForm_1<38, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000375 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000376 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000377def STH8 : DForm_1<44, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000378 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000379 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000380def STW8 : DForm_1<36, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000381 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000382 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000383def STBX8 : XForm_8<31, 215, (ops G8RC:$rS, memrr:$dst),
384 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000385 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000386 PPC970_DGroup_Cracked;
387def STHX8 : XForm_8<31, 407, (ops G8RC:$rS, memrr:$dst),
388 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000389 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000390 PPC970_DGroup_Cracked;
391def STWX8 : XForm_8<31, 151, (ops G8RC:$rS, memrr:$dst),
392 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000393 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000394 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000395// Normal 8-byte stores.
396def STD : DSForm_1<62, 0, (ops G8RC:$rS, memrix:$dst),
397 "std $rS, $dst", LdStSTD,
398 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
399def STDX : XForm_8<31, 149, (ops G8RC:$rS, memrr:$dst),
400 "stdx $rS, $dst", LdStSTD,
401 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
402 PPC970_DGroup_Cracked;
403}
404
405let isStore = 1, PPC970_Unit = 2 in {
406
407def STBU8 : DForm_1<38, (ops ptr_rc:$ea_res, G8RC:$rS,
408 symbolLo:$ptroff, ptr_rc:$ptrreg),
409 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
410 [(set ptr_rc:$ea_res,
411 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
412 iaddroff:$ptroff))]>,
413 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
414def STHU8 : DForm_1<45, (ops ptr_rc:$ea_res, G8RC:$rS,
415 symbolLo:$ptroff, ptr_rc:$ptrreg),
416 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
417 [(set ptr_rc:$ea_res,
418 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
419 iaddroff:$ptroff))]>,
420 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
421def STWU8 : DForm_1<37, (ops ptr_rc:$ea_res, G8RC:$rS,
422 symbolLo:$ptroff, ptr_rc:$ptrreg),
423 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
424 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
425 iaddroff:$ptroff))]>,
426 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
427
428
429def STDU : DSForm_1<62, 1, (ops ptr_rc:$ea_res, G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000430 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000431 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
432 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
433 iaddroff:$ptroff))]>,
434 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
435 isPPC64;
436
437}
438
439let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
440
441def STDUX : XForm_8<31, 181, (ops G8RC:$rS, memrr:$dst),
442 "stdux $rS, $dst", LdStSTD,
443 []>, isPPC64;
444
445
446// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
447def STD_32 : DSForm_1<62, 0, (ops GPRC:$rT, memrix:$dst),
448 "std $rT, $dst", LdStSTD,
449 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
450def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
451 "stdx $rT, $dst", LdStSTD,
452 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
453 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000454}
455
456
457
458//===----------------------------------------------------------------------===//
459// Floating point instructions.
460//
461
462
463let PPC970_Unit = 3 in { // FPU Operations.
464def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
465 "fcfid $frD, $frB", FPGeneral,
466 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
467def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
468 "fctidz $frD, $frB", FPGeneral,
469 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
470}
471
472
473//===----------------------------------------------------------------------===//
474// Instruction Patterns
475//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000476
Chris Lattner956f43c2006-06-16 20:22:01 +0000477// Extensions and truncates to/from 32-bit regs.
478def : Pat<(i64 (zext GPRC:$in)),
479 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
480def : Pat<(i64 (anyext GPRC:$in)),
481 (OR4To8 GPRC:$in, GPRC:$in)>;
482def : Pat<(i32 (trunc G8RC:$in)),
483 (OR8To4 G8RC:$in, G8RC:$in)>;
484
Chris Lattner518f9c72006-07-14 04:42:02 +0000485// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000486def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000487 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000488def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000489 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000490def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000491 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000492def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000493 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000494def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000495 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000496def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000497 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000498def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000499 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000500def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000501 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000502def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000503 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000504def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000505 (LWZX8 xaddr:$src)>;
506
Chris Lattner956f43c2006-06-16 20:22:01 +0000507// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000508def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000509 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000510def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000511 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000512
513// Hi and Lo for Darwin Global Addresses.
514def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
515def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
516def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
517def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
518def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
519def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
520def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
521 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
522def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
523 (ADDIS8 G8RC:$in, tconstpool:$g)>;
524def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
525 (ADDIS8 G8RC:$in, tjumptable:$g)>;