blob: 89e883a696884777ae2ffe186f35425db5fdfdc0 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner563ecfb2006-06-27 18:18:41 +000057// Pseudo instructions.
58//
59
Chris Lattner303c6952006-07-18 16:33:26 +000060def IMPLICIT_DEF_G8RC : Pseudo<(ops G8RC:$rD), "; IMPLICIT_DEF_G8RC $rD",
Chris Lattner563ecfb2006-06-27 18:18:41 +000061 [(set G8RC:$rD, (undef))]>;
62
Chris Lattner6a5339b2006-11-14 18:44:47 +000063
64//===----------------------------------------------------------------------===//
65// Calls.
66//
67
68let Defs = [LR8] in
69 def MovePCtoLR8 : Pseudo<(ops piclabel:$label), "bl $label", []>,
70 PPC970_Unit_BRU;
71
Chris Lattner9f0bc652007-02-25 05:34:32 +000072// Macho ABI Calls.
Chris Lattner6a5339b2006-11-14 18:44:47 +000073let isCall = 1, noResults = 1, PPC970_Unit = 7,
74 // All calls clobber the PPC64 non-callee saved registers.
75 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
76 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
77 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
78 LR8,CTR8,
79 CR0,CR1,CR5,CR6,CR7] in {
80 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +000081 def BL8_Macho : IForm<18, 0, 1,
82 (ops calltarget:$func, variable_ops),
83 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner6a5339b2006-11-14 18:44:47 +000084
Chris Lattner9f0bc652007-02-25 05:34:32 +000085 def BLA8_Macho : IForm<18, 1, 1,
86 (ops aaddr:$func, variable_ops),
87 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
Chris Lattner6a5339b2006-11-14 18:44:47 +000088}
89
Chris Lattner9f0bc652007-02-25 05:34:32 +000090// ELF ABI Calls.
91let isCall = 1, noResults = 1, PPC970_Unit = 7,
92 // All calls clobber the PPC64 non-callee saved registers.
93 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
94 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,
95 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
96 LR8,CTR8,
97 CR0,CR1,CR5,CR6,CR7] in {
98 // Convenient aliases for call instructions
99 def BL8_ELF : IForm<18, 0, 1,
100 (ops calltarget:$func, variable_ops),
101 "bl $func", BrB, []>; // See Pat patterns below.
102
103 def BLA8_ELF : IForm<18, 1, 1,
104 (ops aaddr:$func, variable_ops),
105 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
106}
107
108
Chris Lattner6a5339b2006-11-14 18:44:47 +0000109// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000110def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
111 (BL8_Macho tglobaladdr:$dst)>;
112def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
113 (BL8_Macho texternalsym:$dst)>;
114
115def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
116 (BL8_ELF tglobaladdr:$dst)>;
117def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
118 (BL8_ELF texternalsym:$dst)>;
119
Chris Lattner6a5339b2006-11-14 18:44:47 +0000120
121//===----------------------------------------------------------------------===//
122// 64-bit SPR manipulation instrs.
123
124def MFCTR8 : XFXForm_1_ext<31, 339, 9, (ops G8RC:$rT), "mfctr $rT", SprMFSPR>,
125 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000126let Pattern = [(PPCmtctr G8RC:$rS)] in {
127def MTCTR8 : XFXForm_7_ext<31, 467, 9, (ops G8RC:$rS), "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000128 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000129}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000130
Jim Laskey2f616bf2006-11-16 22:43:37 +0000131def DYNALLOC8 : Pseudo<(ops G8RC:$result, G8RC:$negsize, memri:$fpsi),
132 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
133 [(set G8RC:$result,
134 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>,
135 Imp<[X1],[X1]>;
136
Chris Lattner6a5339b2006-11-14 18:44:47 +0000137def MTLR8 : XFXForm_7_ext<31, 467, 8, (ops G8RC:$rS), "mtlr $rS", SprMTSPR>,
138 PPC970_DGroup_First, PPC970_Unit_FXU;
139def MFLR8 : XFXForm_1_ext<31, 339, 8, (ops G8RC:$rT), "mflr $rT", SprMFSPR>,
140 PPC970_DGroup_First, PPC970_Unit_FXU;
141
142
Chris Lattner563ecfb2006-06-27 18:18:41 +0000143//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000144// Fixed point instructions.
145//
146
147let PPC970_Unit = 1 in { // FXU Operations.
148
Chris Lattner0ea70b22006-06-20 22:34:10 +0000149// Copies, extends, truncates.
Chris Lattner956f43c2006-06-16 20:22:01 +0000150def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
151 "or $rA, $rS, $rB", IntGeneral,
152 []>;
153def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
154 "or $rA, $rS, $rB", IntGeneral,
155 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000156
157def LI8 : DForm_2_r0<14, (ops G8RC:$rD, symbolLo64:$imm),
158 "li $rD, $imm", IntGeneral,
159 [(set G8RC:$rD, immSExt16:$imm)]>;
160def LIS8 : DForm_2_r0<15, (ops G8RC:$rD, symbolHi64:$imm),
161 "lis $rD, $imm", IntGeneral,
162 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
163
164// Logical ops.
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000165def NAND8: XForm_6<31, 476, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
166 "nand $rA, $rS, $rB", IntGeneral,
167 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
168def AND8 : XForm_6<31, 28, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
169 "and $rA, $rS, $rB", IntGeneral,
170 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
171def ANDC8: XForm_6<31, 60, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
172 "andc $rA, $rS, $rB", IntGeneral,
173 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
174def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
175 "or $rA, $rS, $rB", IntGeneral,
176 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
177def NOR8 : XForm_6<31, 124, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
178 "nor $rA, $rS, $rB", IntGeneral,
179 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
180def ORC8 : XForm_6<31, 412, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
181 "orc $rA, $rS, $rB", IntGeneral,
182 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
183def EQV8 : XForm_6<31, 284, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
184 "eqv $rA, $rS, $rB", IntGeneral,
185 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
186def XOR8 : XForm_6<31, 316, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
187 "xor $rA, $rS, $rB", IntGeneral,
188 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
189
190// Logical ops with immediate.
Chris Lattner0ea70b22006-06-20 22:34:10 +0000191def ANDIo8 : DForm_4<28, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
192 "andi. $dst, $src1, $src2", IntGeneral,
193 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
194 isDOT;
195def ANDISo8 : DForm_4<29, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
196 "andis. $dst, $src1, $src2", IntGeneral,
197 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
198 isDOT;
199def ORI8 : DForm_4<24, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
200 "ori $dst, $src1, $src2", IntGeneral,
201 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
202def ORIS8 : DForm_4<25, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
203 "oris $dst, $src1, $src2", IntGeneral,
204 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
205def XORI8 : DForm_4<26, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
206 "xori $dst, $src1, $src2", IntGeneral,
207 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
208def XORIS8 : DForm_4<27, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
209 "xoris $dst, $src1, $src2", IntGeneral,
210 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
211
Chris Lattner956f43c2006-06-16 20:22:01 +0000212def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
213 "add $rT, $rA, $rB", IntGeneral,
214 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000215def ADDI8 : DForm_2<14, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
216 "addi $rD, $rA, $imm", IntGeneral,
217 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000218def ADDIS8 : DForm_2<15, (ops G8RC:$rD, G8RC:$rA, symbolHi64:$imm),
219 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000220 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
221
Chris Lattner563ecfb2006-06-27 18:18:41 +0000222def SUBFIC8: DForm_2< 8, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
223 "subfic $rD, $rA, $imm", IntGeneral,
224 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
225def SUBF8 : XOForm_1<31, 40, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
226 "subf $rT, $rA, $rB", IntGeneral,
227 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000228
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000229
Chris Lattner956f43c2006-06-16 20:22:01 +0000230def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
231 "mulhd $rT, $rA, $rB", IntMulHW,
232 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
233def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
234 "mulhdu $rT, $rA, $rB", IntMulHWU,
235 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
236
Chris Lattner041e9d32006-06-26 23:53:10 +0000237def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000238 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000239def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000240 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000241def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, G8RC:$rA, s16imm:$imm),
242 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
243def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, G8RC:$src1, u16imm:$src2),
244 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000245
Chris Lattner7c395ad2006-09-28 20:48:45 +0000246def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000247 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000248 [(set G8RC:$rA, (shl G8RC:$rS, GPRC:$rB))]>, isPPC64;
249def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000250 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000251 [(set G8RC:$rA, (srl G8RC:$rS, GPRC:$rB))]>, isPPC64;
252def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000253 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000254 [(set G8RC:$rA, (sra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000255
256def EXTSB8 : XForm_11<31, 954, (ops G8RC:$rA, G8RC:$rS),
257 "extsb $rA, $rS", IntGeneral,
258 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
259def EXTSH8 : XForm_11<31, 922, (ops G8RC:$rA, G8RC:$rS),
260 "extsh $rA, $rS", IntGeneral,
261 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
262
Chris Lattner956f43c2006-06-16 20:22:01 +0000263def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
264 "extsw $rA, $rS", IntGeneral,
265 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
266/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
267def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
268 "extsw $rA, $rS", IntGeneral,
269 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000270def EXTSW_32_64 : XForm_11<31, 986, (ops G8RC:$rA, GPRC:$rS),
271 "extsw $rA, $rS", IntGeneral,
272 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000273
Chris Lattnere4172be2006-06-27 20:07:26 +0000274def SRADI : XSForm_1<31, 413, (ops G8RC:$rA, G8RC:$rS, u6imm:$SH),
275 "sradi $rA, $rS, $SH", IntRotateD,
276 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
277
Chris Lattner956f43c2006-06-16 20:22:01 +0000278def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
279 "divd $rT, $rA, $rB", IntDivD,
280 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
281 PPC970_DGroup_First, PPC970_DGroup_Cracked;
282def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
283 "divdu $rT, $rA, $rB", IntDivD,
284 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
285 PPC970_DGroup_First, PPC970_DGroup_Cracked;
286def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
287 "mulld $rT, $rA, $rB", IntMulHD,
288 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
289
Chris Lattner041e9d32006-06-26 23:53:10 +0000290
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000291let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000292def RLDIMI : MDForm_1<30, 3,
293 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
294 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000295 []>, isPPC64, RegConstraint<"$rSi = $rA">,
296 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000297}
298
299// Rotate instructions.
300def RLDICL : MDForm_1<30, 0,
301 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
302 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
303 []>, isPPC64;
304def RLDICR : MDForm_1<30, 1,
305 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
306 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
307 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000308} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000309
310
311//===----------------------------------------------------------------------===//
312// Load/Store instructions.
313//
314
315
Chris Lattner518f9c72006-07-14 04:42:02 +0000316// Sign extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000317let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000318def LHA8: DForm_1<42, (ops G8RC:$rD, memri:$src),
319 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000320 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000321 PPC970_DGroup_Cracked;
Chris Lattner047854f2006-06-20 00:38:36 +0000322def LWA : DSForm_1<58, 2, (ops G8RC:$rD, memrix:$src),
323 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000324 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000325 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000326def LHAX8: XForm_1<31, 343, (ops G8RC:$rD, memrr:$src),
327 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000328 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000329 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000330def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
331 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000332 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000333 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000334
Chris Lattner94e509c2006-11-10 23:58:45 +0000335// Update forms.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000336def LHAU8 : DForm_1<43, (ops G8RC:$rD, ptr_rc:$ea_result, symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000337 ptr_rc:$rA),
338 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000339 []>, RegConstraint<"$rA = $ea_result">,
340 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000341// NO LWAU!
342
343}
344
Chris Lattner518f9c72006-07-14 04:42:02 +0000345// Zero extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000346let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000347def LBZ8 : DForm_1<34, (ops G8RC:$rD, memri:$src),
348 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000349 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000350def LHZ8 : DForm_1<40, (ops G8RC:$rD, memri:$src),
351 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000352 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Chris Lattner00659b12006-06-27 17:30:08 +0000353def LWZ8 : DForm_1<32, (ops G8RC:$rD, memri:$src),
354 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000355 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000356
357def LBZX8 : XForm_1<31, 87, (ops G8RC:$rD, memrr:$src),
358 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000359 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000360def LHZX8 : XForm_1<31, 279, (ops G8RC:$rD, memrr:$src),
361 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000362 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000363def LWZX8 : XForm_1<31, 23, (ops G8RC:$rD, memrr:$src),
364 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000365 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000366
367
368// Update forms.
Chris Lattner0851b4f2006-11-15 19:55:13 +0000369def LBZU8 : DForm_1<35, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
370 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000371 []>, RegConstraint<"$addr.reg = $ea_result">,
372 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000373def LHZU8 : DForm_1<41, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
374 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000375 []>, RegConstraint<"$addr.reg = $ea_result">,
376 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000377def LWZU8 : DForm_1<33, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
378 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000379 []>, RegConstraint<"$addr.reg = $ea_result">,
380 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000381}
Chris Lattner518f9c72006-07-14 04:42:02 +0000382
383
384// Full 8-byte loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000385let isLoad = 1, PPC970_Unit = 2 in {
386def LD : DSForm_1<58, 0, (ops G8RC:$rD, memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000387 "ld $rD, $src", LdStLD,
388 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
389def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
390 "ldx $rD, $src", LdStLD,
391 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000392
Chris Lattner0851b4f2006-11-15 19:55:13 +0000393def LDU : DSForm_1<58, 1, (ops G8RC:$rD, ptr_rc:$ea_result, memrix:$addr),
394 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000395 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
396 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000397
Chris Lattner956f43c2006-06-16 20:22:01 +0000398}
Chris Lattner518f9c72006-07-14 04:42:02 +0000399
Chris Lattner956f43c2006-06-16 20:22:01 +0000400let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000401// Truncating stores.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000402def STB8 : DForm_1<38, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000403 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000404 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000405def STH8 : DForm_1<44, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000406 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000407 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000408def STW8 : DForm_1<36, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000409 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000410 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000411def STBX8 : XForm_8<31, 215, (ops G8RC:$rS, memrr:$dst),
412 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000413 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000414 PPC970_DGroup_Cracked;
415def STHX8 : XForm_8<31, 407, (ops G8RC:$rS, memrr:$dst),
416 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000417 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000418 PPC970_DGroup_Cracked;
419def STWX8 : XForm_8<31, 151, (ops G8RC:$rS, memrr:$dst),
420 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000421 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000422 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000423// Normal 8-byte stores.
424def STD : DSForm_1<62, 0, (ops G8RC:$rS, memrix:$dst),
425 "std $rS, $dst", LdStSTD,
426 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
427def STDX : XForm_8<31, 149, (ops G8RC:$rS, memrr:$dst),
428 "stdx $rS, $dst", LdStSTD,
429 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
430 PPC970_DGroup_Cracked;
431}
432
433let isStore = 1, PPC970_Unit = 2 in {
434
435def STBU8 : DForm_1<38, (ops ptr_rc:$ea_res, G8RC:$rS,
436 symbolLo:$ptroff, ptr_rc:$ptrreg),
437 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
438 [(set ptr_rc:$ea_res,
439 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
440 iaddroff:$ptroff))]>,
441 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
442def STHU8 : DForm_1<45, (ops ptr_rc:$ea_res, G8RC:$rS,
443 symbolLo:$ptroff, ptr_rc:$ptrreg),
444 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
445 [(set ptr_rc:$ea_res,
446 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
447 iaddroff:$ptroff))]>,
448 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
449def STWU8 : DForm_1<37, (ops ptr_rc:$ea_res, G8RC:$rS,
450 symbolLo:$ptroff, ptr_rc:$ptrreg),
451 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
452 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
453 iaddroff:$ptroff))]>,
454 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
455
456
457def STDU : DSForm_1<62, 1, (ops ptr_rc:$ea_res, G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000458 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000459 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
460 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
461 iaddroff:$ptroff))]>,
462 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
463 isPPC64;
464
465}
466
467let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
468
469def STDUX : XForm_8<31, 181, (ops G8RC:$rS, memrr:$dst),
470 "stdux $rS, $dst", LdStSTD,
471 []>, isPPC64;
472
473
474// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
475def STD_32 : DSForm_1<62, 0, (ops GPRC:$rT, memrix:$dst),
476 "std $rT, $dst", LdStSTD,
477 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
478def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
479 "stdx $rT, $dst", LdStSTD,
480 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
481 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000482}
483
484
485
486//===----------------------------------------------------------------------===//
487// Floating point instructions.
488//
489
490
491let PPC970_Unit = 3 in { // FPU Operations.
492def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
493 "fcfid $frD, $frB", FPGeneral,
494 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
495def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
496 "fctidz $frD, $frB", FPGeneral,
497 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
498}
499
500
501//===----------------------------------------------------------------------===//
502// Instruction Patterns
503//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000504
Chris Lattner956f43c2006-06-16 20:22:01 +0000505// Extensions and truncates to/from 32-bit regs.
506def : Pat<(i64 (zext GPRC:$in)),
507 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
508def : Pat<(i64 (anyext GPRC:$in)),
509 (OR4To8 GPRC:$in, GPRC:$in)>;
510def : Pat<(i32 (trunc G8RC:$in)),
511 (OR8To4 G8RC:$in, G8RC:$in)>;
512
Chris Lattner518f9c72006-07-14 04:42:02 +0000513// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000514def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000515 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000516def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000517 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000518def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000519 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000520def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000521 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000522def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000523 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000524def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000525 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000526def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000527 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000528def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000529 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000530def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000531 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000532def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000533 (LWZX8 xaddr:$src)>;
534
Chris Lattner956f43c2006-06-16 20:22:01 +0000535// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000536def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000537 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000538def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000539 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000540
541// Hi and Lo for Darwin Global Addresses.
542def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
543def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
544def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
545def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
546def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
547def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
548def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
549 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
550def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
551 (ADDIS8 G8RC:$in, tconstpool:$g)>;
552def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
553 (ADDIS8 G8RC:$in, tjumptable:$g)>;