blob: b305fc2ab1769a738db10c3a07ceeb12b2f15bc4 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000027#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Dan Gohman844731a2008-05-13 00:00:25 +000042// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000043static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000044 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000045
Evan Cheng752195e2009-09-14 21:33:42 +000046STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000047
Devang Patel19974732007-05-03 01:11:54 +000048char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
51INITIALIZE_PASS_DEPENDENCY(LiveVariables)
52INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
53INITIALIZE_PASS_DEPENDENCY(PHIElimination)
54INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
55INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
56INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
57INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
58INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000059 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000060
Chris Lattnerf7da2c72006-08-24 22:43:55 +000061void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000062 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000063 AU.addRequired<AliasAnalysis>();
64 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000066 AU.addPreserved<LiveVariables>();
67 AU.addRequired<MachineLoopInfo>();
68 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000070
Owen Anderson95dad832008-10-07 20:22:28 +000071 if (!StrongPHIElim) {
72 AU.addPreservedID(PHIEliminationID);
73 AU.addRequiredID(PHIEliminationID);
74 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000075
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000077 AU.addPreserved<ProcessImplicitDefs>();
78 AU.addRequired<ProcessImplicitDefs>();
79 AU.addPreserved<SlotIndexes>();
80 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000081 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000082}
83
Chris Lattnerf7da2c72006-08-24 22:43:55 +000084void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000085 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000086 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000087 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000088 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000089
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 r2iMap_.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000091 RegMaskSlots.clear();
92 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000093 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000094
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000095 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
96 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000097}
98
Owen Anderson80b3ce62008-05-28 20:54:50 +000099/// runOnMachineFunction - Register allocate the whole function
100///
101bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
102 mf_ = &fn;
103 mri_ = &mf_->getRegInfo();
104 tm_ = &fn.getTarget();
105 tri_ = tm_->getRegisterInfo();
106 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000107 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000108 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000109 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110 allocatableRegs_ = tri_->getAllocatableSet(fn);
111
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000112 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000113
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000114 numIntervals += getNumIntervals();
115
Chris Lattner70ca3582004-09-30 15:59:17 +0000116 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000118}
119
Chris Lattner70ca3582004-09-30 15:59:17 +0000120/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000121void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000122 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000123 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000124 I->second->print(OS, tri_);
125 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000127
Evan Cheng752195e2009-09-14 21:33:42 +0000128 printInstrs(OS);
129}
130
131void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000132 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000133 mf_->print(OS, indexes_);
Chris Lattner70ca3582004-09-30 15:59:17 +0000134}
135
Evan Cheng752195e2009-09-14 21:33:42 +0000136void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000137 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000138}
139
Evan Chengafff40a2010-05-04 20:26:52 +0000140static
Evan Cheng37499432010-05-05 18:27:40 +0000141bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000142 unsigned Reg = MI.getOperand(MOIdx).getReg();
143 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
144 const MachineOperand &MO = MI.getOperand(i);
145 if (!MO.isReg())
146 continue;
147 if (MO.getReg() == Reg && MO.isDef()) {
148 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
149 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000150 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000151 return true;
152 }
153 }
154 return false;
155}
156
Evan Cheng37499432010-05-05 18:27:40 +0000157/// isPartialRedef - Return true if the specified def at the specific index is
158/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000159/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000160bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
161 LiveInterval &interval) {
162 if (!MO.getSubReg() || MO.isEarlyClobber())
163 return false;
164
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000165 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000166 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000167 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000168 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
169 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000170 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
171 }
172 return false;
173}
174
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000175void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000176 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000177 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000178 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000179 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000180 LiveInterval &interval) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000181 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Evan Cheng419852c2008-04-03 16:39:43 +0000182
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000183 // Virtual registers may be defined multiple times (due to phi
184 // elimination and 2-addr elimination). Much of what we do only has to be
185 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000186 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000187 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000188 if (interval.empty()) {
189 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000190 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000191
192 // Make sure the first definition is not a partial redefinition. Add an
193 // <imp-def> of the full register.
Jakob Stoklund Olesenb0e1bc72011-10-05 16:51:21 +0000194 // FIXME: LiveIntervals shouldn't modify the code like this. Whoever
195 // created the machine instruction should annotate it with <undef> flags
196 // as needed. Then we can simply assert here. The REG_SEQUENCE lowering
197 // is the main suspect.
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000198 if (MO.getSubReg()) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000199 mi->addRegisterDefined(interval.reg);
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000200 // Mark all defs of interval.reg on this instruction as reading <undef>.
201 for (unsigned i = MOIdx, e = mi->getNumOperands(); i != e; ++i) {
202 MachineOperand &MO2 = mi->getOperand(i);
203 if (MO2.isReg() && MO2.getReg() == interval.reg && MO2.getSubReg())
204 MO2.setIsUndef();
205 }
206 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000207
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000208 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000209 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000210
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 // Loop over all of the blocks that the vreg is defined in. There are
212 // two cases we have to handle here. The most common case is a vreg
213 // whose lifetime is contained within a basic block. In this case there
214 // will be a single kill, in MBB, which comes after the definition.
215 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
216 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000217 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000218 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000219 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000221 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000222
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000223 // If the kill happens after the definition, we have an intra-block
224 // live range.
225 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000226 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000228 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000230 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000231 return;
232 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000233 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000234
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235 // The other case we handle is when a virtual register lives to the end
236 // of the defining block, potentially live across some blocks, then is
237 // live into some number of blocks, but gets killed. Start by adding a
238 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000239 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000240 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241 interval.addRange(NewLR);
242
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000243 bool PHIJoin = lv_->isPHIJoin(interval.reg);
244
245 if (PHIJoin) {
246 // A phi join register is killed at the end of the MBB and revived as a new
247 // valno in the killing blocks.
248 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
249 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000250 ValNo->setHasPHIKill(true);
251 } else {
252 // Iterate over all of the blocks that the variable is completely
253 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
254 // live interval.
255 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
256 E = vi.AliveBlocks.end(); I != E; ++I) {
257 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
258 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
259 interval.addRange(LR);
260 DEBUG(dbgs() << " +" << LR);
261 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000262 }
263
264 // Finally, this virtual register is live from the start of any killing
265 // block to the 'use' slot of the killing instruction.
266 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
267 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000268 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000269 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000270
271 // Create interval with one of a NEW value number. Note that this value
272 // number isn't actually defined by an instruction, weird huh? :)
273 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000274 assert(getInstructionFromIndex(Start) == 0 &&
275 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000276 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000277 ValNo->setIsPHIDef(true);
278 }
279 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000280 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000281 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000282 }
283
284 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000285 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000286 // Multiple defs of the same virtual register by the same instruction.
287 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000288 // This is likely due to elimination of REG_SEQUENCE instructions. Return
289 // here since there is nothing to do.
290 return;
291
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 // If this is the second time we see a virtual register definition, it
293 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000294 // the result of two address elimination, then the vreg is one of the
295 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000296
297 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000298 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
299 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000300 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
301 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 // If this is a two-address definition, then we have already processed
303 // the live range. The only problem is that we didn't realize there
304 // are actually two values in the live interval. Because of this we
305 // need to take the LiveRegion that defines this register and split it
306 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000307 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308
Lang Hames35f291d2009-09-12 03:34:03 +0000309 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000310 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000311 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000312 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000313
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000314 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000315 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000317
Chris Lattner91725b72006-08-31 05:54:43 +0000318 // The new value number (#1) is defined by the instruction we claimed
319 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000320 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000321
Chris Lattner91725b72006-08-31 05:54:43 +0000322 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000323 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000324
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000325 // Add the new live interval which replaces the range for the input copy.
326 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000327 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 interval.addRange(LR);
329
330 // If this redefinition is dead, we need to add a dummy unit live
331 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000332 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000333 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000334 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000335
Bill Wendling8e6179f2009-08-22 20:18:03 +0000336 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000337 dbgs() << " RESULT: ";
338 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000339 });
Evan Cheng37499432010-05-05 18:27:40 +0000340 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 // In the case of PHI elimination, each variable definition is only
342 // live until the end of the block. We've already taken care of the
343 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000344
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000345 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000346 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000347 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000348
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000349 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000350
Lang Hames74ab5ee2009-12-22 00:11:50 +0000351 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000352 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000354 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000355 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000356 } else {
357 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 }
359 }
360
David Greene8a342292010-01-04 22:49:02 +0000361 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000362}
363
Chris Lattnerf35fef72004-07-23 21:24:19 +0000364void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000365 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000366 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000367 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000368 LiveInterval &interval) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000369 // A physical register cannot be live across basic block, so its
370 // lifetime must end somewhere in its defining basic block.
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000371 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000372
Lang Hames233a60e2009-11-03 23:52:08 +0000373 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000374 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000375 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000376
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 // If it is not used after definition, it is considered dead at
378 // the instruction defining it. Hence its interval is:
379 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000380 // For earlyclobbers, the defSlot was pushed back one; the extra
381 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000382 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000383 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000384 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000385 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387
388 // If it is not dead on definition, it must be killed by a
389 // subsequent instruction. Hence its interval is:
390 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000391 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000392 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000393
Dale Johannesenbd635202010-02-10 00:55:42 +0000394 if (mi->isDebugValue())
395 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000396 if (getInstructionFromIndex(baseIndex) == 0)
397 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
398
Evan Cheng6130f662008-03-05 00:59:57 +0000399 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000400 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000401 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000402 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000403 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000404 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000405 if (DefIdx != -1) {
406 if (mi->isRegTiedToUseOperand(DefIdx)) {
407 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000408 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000409 } else {
410 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000411 // Then the register is essentially dead at the instruction that
412 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000413 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000414 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000415 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000416 }
417 goto exit;
418 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000419 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000420
Lang Hames233a60e2009-11-03 23:52:08 +0000421 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000422 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000423
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000424 // The only case we should have a dead physreg here without a killing or
425 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000426 // and never used. Another possible case is the implicit use of the
427 // physical register has been deleted by two-address pass.
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000428 end = start.getDeadSlot();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000429
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000430exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000431 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000432
Evan Cheng24a3cc42007-04-25 07:30:23 +0000433 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000434 VNInfo *ValNo = interval.getVNInfoAt(start);
435 bool Extend = ValNo != 0;
436 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000437 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000438 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000440 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000441}
442
Chris Lattnerf35fef72004-07-23 21:24:19 +0000443void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
444 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000445 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000446 MachineOperand& MO,
447 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000448 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000449 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000450 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000451 else
Evan Chengc45288e2009-04-27 20:42:46 +0000452 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000453 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000454}
455
Evan Chengb371f452007-02-19 21:49:54 +0000456void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000457 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000458 LiveInterval &interval, bool isAlias) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000459 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_));
Evan Chengb371f452007-02-19 21:49:54 +0000460
461 // Look for kills, if it reaches a def before it's killed, then it shouldn't
462 // be considered a livein.
463 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000464 MachineBasicBlock::iterator E = MBB->end();
465 // Skip over DBG_VALUE at the start of the MBB.
466 if (mi != E && mi->isDebugValue()) {
467 while (++mi != E && mi->isDebugValue())
468 ;
469 if (mi == E)
470 // MBB is empty except for DBG_VALUE's.
471 return;
472 }
473
Lang Hames233a60e2009-11-03 23:52:08 +0000474 SlotIndex baseIndex = MIIdx;
475 SlotIndex start = baseIndex;
476 if (getInstructionFromIndex(baseIndex) == 0)
477 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
478
479 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000480 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000481
Dale Johannesenbd635202010-02-10 00:55:42 +0000482 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000483 if (mi->killsRegister(interval.reg, tri_)) {
484 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000485 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000486 SeenDefUse = true;
487 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000488 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000489 // Another instruction redefines the register before it is ever read.
490 // Then the register is essentially dead at the instruction that defines
491 // it. Hence its interval is:
492 // [defSlot(def), defSlot(def)+1)
493 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000494 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000495 SeenDefUse = true;
496 break;
497 }
498
Evan Cheng4507f082010-03-16 21:51:27 +0000499 while (++mi != E && mi->isDebugValue())
500 // Skip over DBG_VALUE.
501 ;
502 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000503 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000504 }
505
Evan Cheng75611fb2007-06-27 01:16:36 +0000506 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000507 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000508 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000509 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000510 end = MIIdx.getDeadSlot();
Evan Cheng292da942007-06-27 18:47:28 +0000511 } else {
David Greene8a342292010-01-04 22:49:02 +0000512 DEBUG(dbgs() << " live through");
Jakob Stoklund Olesenec7e4ff2011-04-30 19:12:33 +0000513 end = getMBBEndIdx(MBB);
Evan Cheng292da942007-06-27 18:47:28 +0000514 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000515 }
516
Lang Hames6e2968c2010-09-25 12:04:16 +0000517 SlotIndex defIdx = getMBBStartIdx(MBB);
518 assert(getInstructionFromIndex(defIdx) == 0 &&
519 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000520 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000521 vni->setIsPHIDef(true);
522 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000523
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000524 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000525 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000526}
527
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000528/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000529/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000530/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000531/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000532void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000533 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000534 << "********** Function: "
535 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000536
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000537 RegMaskBlocks.resize(mf_->getNumBlockIDs());
538
Evan Chengd129d732009-07-17 19:43:40 +0000539 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000540 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
541 MBBI != E; ++MBBI) {
542 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000543 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
544
Evan Cheng00a99a32010-02-06 09:07:11 +0000545 if (MBB->empty())
546 continue;
547
Owen Anderson134eb732008-09-21 20:43:24 +0000548 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000549 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000550 DEBUG(dbgs() << "BB#" << MBB->getNumber()
551 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000552
Dan Gohmancb406c22007-10-03 19:26:29 +0000553 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000554 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000555 LE = MBB->livein_end(); LI != LE; ++LI) {
556 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000557 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000558
Owen Anderson99500ae2008-09-15 22:00:38 +0000559 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000560 if (getInstructionFromIndex(MIIndex) == 0)
561 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000562
Dale Johannesen1caedd02010-01-22 22:38:21 +0000563 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
564 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000565 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000566 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000567 continue;
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000568 assert(indexes_->getInstructionFromIndex(MIIndex) == MI &&
569 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000570
Evan Cheng438f7bc2006-11-10 08:43:01 +0000571 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000572 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
573 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000574
575 // Collect register masks.
576 if (MO.isRegMask()) {
577 RegMaskSlots.push_back(MIIndex.getRegSlot());
578 RegMaskBits.push_back(MO.getRegMask());
579 continue;
580 }
581
Evan Chengd129d732009-07-17 19:43:40 +0000582 if (!MO.isReg() || !MO.getReg())
583 continue;
584
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000585 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000586 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000587 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000588 else if (MO.isUndef())
589 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000591
Lang Hames233a60e2009-11-03 23:52:08 +0000592 // Move to the next instr slot.
593 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000594 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000595
596 // Compute the number of register mask instructions in this block.
597 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
598 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000599 }
Evan Chengd129d732009-07-17 19:43:40 +0000600
601 // Create empty intervals for registers defined by implicit_def's (except
602 // for those implicit_def that define values which are liveout of their
603 // blocks.
604 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
605 unsigned UndefReg = UndefUses[i];
606 (void)getOrCreateInterval(UndefReg);
607 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000608}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000609
Owen Anderson03857b22008-08-13 21:49:13 +0000610LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000611 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000612 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000613}
Evan Chengf2fbca62007-11-12 06:35:08 +0000614
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000615/// dupInterval - Duplicate a live interval. The caller is responsible for
616/// managing the allocated memory.
617LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
618 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000619 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000620 return NewLI;
621}
622
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000623/// shrinkToUses - After removing some uses of a register, shrink its live
624/// range to just the remaining uses. This method does not compute reaching
625/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000626bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000627 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000628 DEBUG(dbgs() << "Shrink: " << *li << '\n');
629 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000630 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000631 // Find all the values used, including PHI kills.
632 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
633
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000634 // Blocks that have already been added to WorkList as live-out.
635 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
636
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000637 // Visit all instructions reading li->reg.
638 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg);
639 MachineInstr *UseMI = I.skipInstruction();) {
640 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
641 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000642 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000643 // Note: This intentionally picks up the wrong VNI in case of an EC redef.
644 // See below.
645 VNInfo *VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000646 if (!VNI) {
647 // This shouldn't happen: readsVirtualRegister returns true, but there is
648 // no live value. It is likely caused by a target getting <undef> flags
649 // wrong.
650 DEBUG(dbgs() << Idx << '\t' << *UseMI
651 << "Warning: Instr claims to read non-existent value in "
652 << *li << '\n');
653 continue;
654 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000655 // Special case: An early-clobber tied operand reads and writes the
656 // register one slot early. The getVNInfoBefore call above would have
657 // picked up the value defined by UseMI. Adjust the kill slot and value.
658 if (SlotIndex::isSameInstr(VNI->def, Idx)) {
659 Idx = VNI->def;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000660 VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000661 assert(VNI && "Early-clobber tied value not available");
662 }
663 WorkList.push_back(std::make_pair(Idx, VNI));
664 }
665
666 // Create a new live interval with only minimal live segments per def.
667 LiveInterval NewLI(li->reg, 0);
668 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
669 I != E; ++I) {
670 VNInfo *VNI = *I;
671 if (VNI->isUnused())
672 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000673 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000674 }
675
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000676 // Keep track of the PHIs that are in use.
677 SmallPtrSet<VNInfo*, 8> UsedPHIs;
678
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000679 // Extend intervals to reach all uses in WorkList.
680 while (!WorkList.empty()) {
681 SlotIndex Idx = WorkList.back().first;
682 VNInfo *VNI = WorkList.back().second;
683 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000684 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000685 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000686
687 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000688 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000689 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000690 assert(ExtVNI == VNI && "Unexpected existing value number");
691 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000692 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000693 continue;
694 // The PHI is live, make sure the predecessors are live-out.
695 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
696 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000697 if (!LiveOut.insert(*PI))
698 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000699 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000700 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000701 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000702 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000703 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000704 continue;
705 }
706
707 // VNI is live-in to MBB.
708 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000709 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000710
711 // Make sure VNI is live-out from the predecessors.
712 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
713 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000714 if (!LiveOut.insert(*PI))
715 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000716 SlotIndex Stop = getMBBEndIdx(*PI);
717 assert(li->getVNInfoBefore(Stop) == VNI &&
718 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000719 WorkList.push_back(std::make_pair(Stop, VNI));
720 }
721 }
722
723 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000724 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000725 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
726 I != E; ++I) {
727 VNInfo *VNI = *I;
728 if (VNI->isUnused())
729 continue;
730 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
731 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000732 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000733 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000734 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000735 // This is a dead PHI. Remove it.
736 VNI->setIsUnused(true);
737 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000738 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
739 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000740 } else {
741 // This is a dead def. Make sure the instruction knows.
742 MachineInstr *MI = getInstructionFromIndex(VNI->def);
743 assert(MI && "No instruction defining live value");
744 MI->addRegisterDead(li->reg, tri_);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000745 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000746 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000747 dead->push_back(MI);
748 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000749 }
750 }
751
752 // Move the trimmed ranges back.
753 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000754 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000755 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000756}
757
758
Evan Chengf2fbca62007-11-12 06:35:08 +0000759//===----------------------------------------------------------------------===//
760// Register allocator hooks.
761//
762
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000763void LiveIntervals::addKillFlags() {
764 for (iterator I = begin(), E = end(); I != E; ++I) {
765 unsigned Reg = I->first;
766 if (TargetRegisterInfo::isPhysicalRegister(Reg))
767 continue;
768 if (mri_->reg_nodbg_empty(Reg))
769 continue;
770 LiveInterval *LI = I->second;
771
772 // Every instruction that kills Reg corresponds to a live range end point.
773 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
774 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000775 // A block index indicates an MBB edge.
776 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000777 continue;
778 MachineInstr *MI = getInstructionFromIndex(RI->end);
779 if (!MI)
780 continue;
781 MI->addRegisterKilled(Reg, NULL);
782 }
783 }
784}
785
Matt Beaumont-Gaybaffe7a2012-01-30 19:26:20 +0000786#ifndef NDEBUG
Lang Hames907cc8f2012-01-27 22:36:19 +0000787static bool intervalRangesSane(const LiveInterval& li) {
788 if (li.empty()) {
789 return true;
790 }
791
792 SlotIndex lastEnd = li.begin()->start;
793 for (LiveInterval::const_iterator lrItr = li.begin(), lrEnd = li.end();
794 lrItr != lrEnd; ++lrItr) {
795 const LiveRange& lr = *lrItr;
796 if (lastEnd > lr.start || lr.start >= lr.end)
797 return false;
798 lastEnd = lr.end;
799 }
800
801 return true;
802}
Matt Beaumont-Gaybaffe7a2012-01-30 19:26:20 +0000803#endif
Lang Hames907cc8f2012-01-27 22:36:19 +0000804
805template <typename DefSetT>
806static void handleMoveDefs(LiveIntervals& lis, SlotIndex origIdx,
807 SlotIndex miIdx, const DefSetT& defs) {
808 for (typename DefSetT::const_iterator defItr = defs.begin(),
809 defEnd = defs.end();
810 defItr != defEnd; ++defItr) {
811 unsigned def = *defItr;
812 LiveInterval& li = lis.getInterval(def);
813 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
814 assert(lr != 0 && "No range for def?");
815 lr->start = miIdx.getRegSlot();
816 lr->valno->def = miIdx.getRegSlot();
817 assert(intervalRangesSane(li) && "Broke live interval moving def.");
818 }
819}
820
821template <typename DeadDefSetT>
822static void handleMoveDeadDefs(LiveIntervals& lis, SlotIndex origIdx,
823 SlotIndex miIdx, const DeadDefSetT& deadDefs) {
824 for (typename DeadDefSetT::const_iterator deadDefItr = deadDefs.begin(),
825 deadDefEnd = deadDefs.end();
826 deadDefItr != deadDefEnd; ++deadDefItr) {
827 unsigned deadDef = *deadDefItr;
828 LiveInterval& li = lis.getInterval(deadDef);
829 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
830 assert(lr != 0 && "No range for dead def?");
831 assert(lr->start == origIdx.getRegSlot() && "Bad dead range start?");
832 assert(lr->end == origIdx.getDeadSlot() && "Bad dead range end?");
833 assert(lr->valno->def == origIdx.getRegSlot() && "Bad dead valno def.");
834 LiveRange t(*lr);
835 t.start = miIdx.getRegSlot();
836 t.valno->def = miIdx.getRegSlot();
837 t.end = miIdx.getDeadSlot();
838 li.removeRange(*lr);
839 li.addRange(t);
840 assert(intervalRangesSane(li) && "Broke live interval moving dead def.");
841 }
842}
843
844template <typename ECSetT>
845static void handleMoveECs(LiveIntervals& lis, SlotIndex origIdx,
846 SlotIndex miIdx, const ECSetT& ecs) {
847 for (typename ECSetT::const_iterator ecItr = ecs.begin(), ecEnd = ecs.end();
848 ecItr != ecEnd; ++ecItr) {
849 unsigned ec = *ecItr;
850 LiveInterval& li = lis.getInterval(ec);
851 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot(true));
852 assert(lr != 0 && "No range for early clobber?");
853 assert(lr->start == origIdx.getRegSlot(true) && "Bad EC range start?");
854 assert(lr->end == origIdx.getRegSlot() && "Bad EC range end.");
855 assert(lr->valno->def == origIdx.getRegSlot(true) && "Bad EC valno def.");
856 LiveRange t(*lr);
857 t.start = miIdx.getRegSlot(true);
858 t.valno->def = miIdx.getRegSlot(true);
859 t.end = miIdx.getRegSlot();
860 li.removeRange(*lr);
861 li.addRange(t);
862 assert(intervalRangesSane(li) && "Broke live interval moving EC.");
863 }
864}
865
Lang Hamesfb08b902012-02-09 04:45:38 +0000866static void moveKillFlags(unsigned reg, SlotIndex oldIdx, SlotIndex newIdx,
867 LiveIntervals& lis,
868 const TargetRegisterInfo& tri) {
869 MachineInstr* oldKillMI = lis.getInstructionFromIndex(oldIdx);
870 MachineInstr* newKillMI = lis.getInstructionFromIndex(newIdx);
871 assert(oldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
872 assert(!newKillMI->killsRegister(reg) && "New kill instr is already a kill.");
873 oldKillMI->clearRegisterKills(reg, &tri);
874 newKillMI->addRegisterKilled(reg, &tri);
875}
876
Lang Hames907cc8f2012-01-27 22:36:19 +0000877template <typename UseSetT>
878static void handleMoveUses(const MachineBasicBlock *mbb,
879 const MachineRegisterInfo& mri,
Lang Hamesfb08b902012-02-09 04:45:38 +0000880 const TargetRegisterInfo& tri,
Lang Hames907cc8f2012-01-27 22:36:19 +0000881 const BitVector& reservedRegs, LiveIntervals &lis,
882 SlotIndex origIdx, SlotIndex miIdx,
883 const UseSetT &uses) {
884 bool movingUp = miIdx < origIdx;
885 for (typename UseSetT::const_iterator usesItr = uses.begin(),
886 usesEnd = uses.end();
887 usesItr != usesEnd; ++usesItr) {
888 unsigned use = *usesItr;
889 if (!lis.hasInterval(use))
890 continue;
891 if (TargetRegisterInfo::isPhysicalRegister(use) && reservedRegs.test(use))
892 continue;
893 LiveInterval& li = lis.getInterval(use);
894 LiveRange* lr = li.getLiveRangeBefore(origIdx.getRegSlot());
895 assert(lr != 0 && "No range for use?");
896 bool liveThrough = lr->end > origIdx.getRegSlot();
897
898 if (movingUp) {
899 // If moving up and liveThrough - nothing to do.
900 // If not live through we need to extend the range to the last use
901 // between the old location and the new one.
902 if (!liveThrough) {
903 SlotIndex lastUseInRange = miIdx.getRegSlot();
904 for (MachineRegisterInfo::use_iterator useI = mri.use_begin(use),
905 useE = mri.use_end();
906 useI != useE; ++useI) {
907 const MachineInstr* mopI = &*useI;
908 const MachineOperand& mop = useI.getOperand();
909 SlotIndex instSlot = lis.getSlotIndexes()->getInstructionIndex(mopI);
910 SlotIndex opSlot = instSlot.getRegSlot(mop.isEarlyClobber());
Lang Hamesfb08b902012-02-09 04:45:38 +0000911 if (opSlot > lastUseInRange && opSlot < origIdx)
Lang Hames907cc8f2012-01-27 22:36:19 +0000912 lastUseInRange = opSlot;
Lang Hames907cc8f2012-01-27 22:36:19 +0000913 }
Lang Hamesfb08b902012-02-09 04:45:38 +0000914
915 // If we found a new instr endpoint update the kill flags.
916 if (lastUseInRange != miIdx.getRegSlot())
917 moveKillFlags(use, miIdx, lastUseInRange, lis, tri);
918
919 // Fix up the range end.
Lang Hames907cc8f2012-01-27 22:36:19 +0000920 lr->end = lastUseInRange;
921 }
922 } else {
923 // Moving down is easy - the existing live range end tells us where
924 // the last kill is.
925 if (!liveThrough) {
926 // Easy fix - just update the range endpoint.
927 lr->end = miIdx.getRegSlot();
928 } else {
929 bool liveOut = lr->end >= lis.getSlotIndexes()->getMBBEndIdx(mbb);
930 if (!liveOut && miIdx.getRegSlot() > lr->end) {
Lang Hamesfb08b902012-02-09 04:45:38 +0000931 moveKillFlags(use, lr->end, miIdx, lis, tri);
Lang Hames907cc8f2012-01-27 22:36:19 +0000932 lr->end = miIdx.getRegSlot();
933 }
934 }
935 }
936 assert(intervalRangesSane(li) && "Broke live interval moving use.");
937 }
938}
939
940void LiveIntervals::moveInstr(MachineBasicBlock::iterator insertPt,
941 MachineInstr *mi) {
942 MachineBasicBlock* mbb = mi->getParent();
Lang Hames3f8d3c72012-01-27 23:52:25 +0000943 assert((insertPt == mbb->end() || insertPt->getParent() == mbb) &&
Lang Hames907cc8f2012-01-27 22:36:19 +0000944 "Cannot handle moves across basic block boundaries.");
945 assert(&*insertPt != mi && "No-op move requested?");
Andrew Trick99a7a132012-02-08 02:17:25 +0000946 assert(!mi->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames907cc8f2012-01-27 22:36:19 +0000947
948 // Grab the original instruction index.
949 SlotIndex origIdx = indexes_->getInstructionIndex(mi);
950
951 // Move the machine instr and obtain its new index.
952 indexes_->removeMachineInstrFromMaps(mi);
Lang Hamesfb08b902012-02-09 04:45:38 +0000953 mbb->splice(insertPt, mbb, mi);
Lang Hames907cc8f2012-01-27 22:36:19 +0000954 SlotIndex miIdx = indexes_->insertMachineInstrInMaps(mi);
955
956 // Pick the direction.
957 bool movingUp = miIdx < origIdx;
958
959 // Collect the operands.
960 DenseSet<unsigned> uses, defs, deadDefs, ecs;
961 for (MachineInstr::mop_iterator mopItr = mi->operands_begin(),
962 mopEnd = mi->operands_end();
963 mopItr != mopEnd; ++mopItr) {
964 const MachineOperand& mop = *mopItr;
965
966 if (!mop.isReg() || mop.getReg() == 0)
967 continue;
968 unsigned reg = mop.getReg();
Lang Hames907cc8f2012-01-27 22:36:19 +0000969
970 if (mop.readsReg() && !ecs.count(reg)) {
971 uses.insert(reg);
972 }
973 if (mop.isDef()) {
974 if (mop.isDead()) {
975 assert(!defs.count(reg) && "Can't mix defs with dead-defs.");
976 deadDefs.insert(reg);
977 } else if (mop.isEarlyClobber()) {
978 uses.erase(reg);
979 ecs.insert(reg);
980 } else {
981 assert(!deadDefs.count(reg) && "Can't mix defs with dead-defs.");
982 defs.insert(reg);
983 }
984 }
985 }
986
987 BitVector reservedRegs(tri_->getReservedRegs(*mbb->getParent()));
988
989 if (movingUp) {
Lang Hamesfb08b902012-02-09 04:45:38 +0000990 handleMoveUses(mbb, *mri_, *tri_, reservedRegs, *this, origIdx, miIdx, uses);
Lang Hames907cc8f2012-01-27 22:36:19 +0000991 handleMoveECs(*this, origIdx, miIdx, ecs);
992 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
993 handleMoveDefs(*this, origIdx, miIdx, defs);
994 } else {
995 handleMoveDefs(*this, origIdx, miIdx, defs);
996 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
997 handleMoveECs(*this, origIdx, miIdx, ecs);
Lang Hamesfb08b902012-02-09 04:45:38 +0000998 handleMoveUses(mbb, *mri_, *tri_, reservedRegs, *this, origIdx, miIdx, uses);
Lang Hames907cc8f2012-01-27 22:36:19 +0000999 }
1000}
1001
Evan Chengd70dbb52008-02-22 09:24:50 +00001002/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1003/// allow one) virtual register operand, then its uses are implicitly using
1004/// the register. Returns the virtual register.
1005unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1006 MachineInstr *MI) const {
1007 unsigned RegOp = 0;
1008 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1009 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001010 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001011 continue;
1012 unsigned Reg = MO.getReg();
1013 if (Reg == 0 || Reg == li.reg)
1014 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001015
Chris Lattner1873d0c2009-06-27 04:06:41 +00001016 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1017 !allocatableRegs_[Reg])
1018 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001019 RegOp = MO.getReg();
Lang Hames6c76e802012-01-25 21:53:23 +00001020 break; // Found vreg operand - leave the loop.
Evan Chengd70dbb52008-02-22 09:24:50 +00001021 }
1022 return RegOp;
1023}
1024
1025/// isValNoAvailableAt - Return true if the val# of the specified interval
1026/// which reaches the given instruction also reaches the specified use index.
1027bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +00001028 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001029 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
1030 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +00001031}
1032
Evan Chengf2fbca62007-11-12 06:35:08 +00001033/// isReMaterializable - Returns true if the definition MI of the specified
1034/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001035bool
1036LiveIntervals::isReMaterializable(const LiveInterval &li,
1037 const VNInfo *ValNo, MachineInstr *MI,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001038 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001039 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001040 if (DisableReMat)
1041 return false;
1042
Dan Gohmana70dca12009-10-09 23:27:56 +00001043 if (!tii_->isTriviallyReMaterializable(MI, aa_))
1044 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +00001045
Dan Gohmana70dca12009-10-09 23:27:56 +00001046 // Target-specific code can mark an instruction as being rematerializable
1047 // if it has one virtual reg use, though it had better be something like
1048 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001049 unsigned ImpUse = getReMatImplicitUse(li, MI);
1050 if (ImpUse) {
1051 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +00001052 for (MachineRegisterInfo::use_nodbg_iterator
1053 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
1054 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001055 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +00001056 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001057 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +00001058 continue;
1059 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1060 return false;
1061 }
Evan Chengdc377862008-09-30 15:44:16 +00001062
1063 // If a register operand of the re-materialized instruction is going to
1064 // be spilled next, then it's not legal to re-materialize this instruction.
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001065 if (SpillIs)
1066 for (unsigned i = 0, e = SpillIs->size(); i != e; ++i)
1067 if (ImpUse == (*SpillIs)[i]->reg)
1068 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001069 }
1070 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001071}
1072
1073/// isReMaterializable - Returns true if every definition of MI of every
1074/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001075bool
1076LiveIntervals::isReMaterializable(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001077 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001078 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001079 isLoad = false;
1080 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1081 i != e; ++i) {
1082 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001083 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001084 continue; // Dead val#.
1085 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001086 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +00001087 if (!ReMatDefMI)
1088 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001089 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001090 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001091 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001092 return false;
1093 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001094 }
1095 return true;
1096}
1097
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001098MachineBasicBlock*
1099LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
1100 // A local live range must be fully contained inside the block, meaning it is
1101 // defined and killed at instructions, not at block boundaries. It is not
1102 // live in or or out of any block.
1103 //
1104 // It is technically possible to have a PHI-defined live range identical to a
1105 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +00001106
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001107 SlotIndex Start = LI.beginIndex();
1108 if (Start.isBlock())
1109 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +00001110
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001111 SlotIndex Stop = LI.endIndex();
1112 if (Stop.isBlock())
1113 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +00001114
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001115 // getMBBFromIndex doesn't need to search the MBB table when both indexes
1116 // belong to proper instructions.
1117 MachineBasicBlock *MBB1 = indexes_->getMBBFromIndex(Start);
1118 MachineBasicBlock *MBB2 = indexes_->getMBBFromIndex(Stop);
1119 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +00001120}
1121
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001122float
1123LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1124 // Limit the loop depth ridiculousness.
1125 if (loopDepth > 200)
1126 loopDepth = 200;
1127
1128 // The loop depth is used to roughly estimate the number of times the
1129 // instruction is executed. Something like 10^d is simple, but will quickly
1130 // overflow a float. This expression behaves like 10^d for small d, but is
1131 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1132 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +00001133 // By the way, powf() might be unavailable here. For consistency,
1134 // We may take pow(double,double).
1135 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001136
1137 return (isDef + isUse) * lc;
1138}
1139
Owen Andersonc4dc1322008-06-05 17:15:43 +00001140LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00001141 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00001142 LiveInterval& Interval = getOrCreateInterval(reg);
1143 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001144 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +00001145 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001146 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00001147 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001148 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00001149 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00001150 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001151
Owen Andersonc4dc1322008-06-05 17:15:43 +00001152 return LR;
1153}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001154
1155
1156//===----------------------------------------------------------------------===//
1157// Register mask functions
1158//===----------------------------------------------------------------------===//
1159
1160bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
1161 BitVector &UsableRegs) {
1162 if (LI.empty())
1163 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001164 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
1165
1166 // Use a smaller arrays for local live ranges.
1167 ArrayRef<SlotIndex> Slots;
1168 ArrayRef<const uint32_t*> Bits;
1169 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
1170 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
1171 Bits = getRegMaskBitsInBlock(MBB->getNumber());
1172 } else {
1173 Slots = getRegMaskSlots();
1174 Bits = getRegMaskBits();
1175 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001176
1177 // We are going to enumerate all the register mask slots contained in LI.
1178 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001179 ArrayRef<SlotIndex>::iterator SlotI =
1180 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
1181 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
1182
1183 // No slots in range, LI begins after the last call.
1184 if (SlotI == SlotE)
1185 return false;
1186
1187 bool Found = false;
1188 for (;;) {
1189 assert(*SlotI >= LiveI->start);
1190 // Loop over all slots overlapping this segment.
1191 while (*SlotI < LiveI->end) {
1192 // *SlotI overlaps LI. Collect mask bits.
1193 if (!Found) {
1194 // This is the first overlap. Initialize UsableRegs to all ones.
1195 UsableRegs.clear();
1196 UsableRegs.resize(tri_->getNumRegs(), true);
1197 Found = true;
1198 }
1199 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001200 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001201 if (++SlotI == SlotE)
1202 return Found;
1203 }
1204 // *SlotI is beyond the current LI segment.
1205 LiveI = LI.advanceTo(LiveI, *SlotI);
1206 if (LiveI == LiveE)
1207 return Found;
1208 // Advance SlotI until it overlaps.
1209 while (*SlotI < LiveI->start)
1210 if (++SlotI == SlotE)
1211 return Found;
1212 }
1213}