blob: dc1bab32f25d2903a75768335d0c0cd52e4856af [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
1323 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1324 report_fatal_error("SSE2 register return with SSE2 disabled");
1325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001348 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001349 }
1350
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001352 Flag = Chain.getValue(1);
1353 }
Dan Gohman61a92132008-04-21 23:59:07 +00001354
1355 // The x86-64 ABI for returning structs by value requires that we copy
1356 // the sret argument into %rax for the return. We saved the argument into
1357 // a virtual register in the entry block, so now we copy the value out
1358 // and into %rax.
1359 if (Subtarget->is64Bit() &&
1360 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1361 MachineFunction &MF = DAG.getMachineFunction();
1362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1363 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001364 assert(Reg &&
1365 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001366 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001367
Dale Johannesendd64c412009-02-04 00:33:20 +00001368 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001369 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001370
1371 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001372 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattner447ff682008-03-11 03:23:40 +00001375 RetOps[0] = Chain; // Update chain.
1376
1377 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001378 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001379 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
1381 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001383}
1384
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385/// LowerCallResult - Lower the result values of a call into the
1386/// appropriate copies out of appropriate physical registers.
1387///
1388SDValue
1389X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001390 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 const SmallVectorImpl<ISD::InputArg> &Ins,
1392 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001393 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001394
Chris Lattnere32bbf62007-02-28 07:09:55 +00001395 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001396 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001397 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001399 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Chris Lattner3085e152007-02-25 08:59:22 +00001402 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001403 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001404 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001405 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Torok Edwin3f142c32009-02-01 18:15:56 +00001407 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001410 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001411 }
1412
Evan Cheng79fb3b42009-02-20 20:43:02 +00001413 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001414
1415 // If this is a call to a function that returns an fp value on the floating
1416 // point stack, we must guarantee the the value is popped from the stack, so
1417 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1418 // if the return value is not used. We use the FpGET_ST0 instructions
1419 // instead.
1420 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1421 // If we prefer to use the value in xmm registers, copy it out as f80 and
1422 // use a truncate to move it from fp stack reg to xmm reg.
1423 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1424 bool isST0 = VA.getLocReg() == X86::ST0;
1425 unsigned Opc = 0;
1426 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1427 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1428 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1429 SDValue Ops[] = { Chain, InFlag };
1430 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1431 Ops, 2), 1);
1432 Val = Chain.getValue(0);
1433
1434 // Round the f80 to the right size, which also moves it to the appropriate
1435 // xmm register.
1436 if (CopyVT != VA.getValVT())
1437 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1438 // This truncation won't change the value.
1439 DAG.getIntPtrConstant(1));
1440 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001441 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1442 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1443 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001445 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1447 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001448 } else {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
1452 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001453 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1456 CopyVT, InFlag).getValue(1);
1457 Val = Chain.getValue(0);
1458 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001459 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001461 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001464}
1465
1466
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001467//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001468// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001469//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001470// StdCall calling convention seems to be standard for many Windows' API
1471// routines and around. It differs from C calling convention just a little:
1472// callee should clean up the stack, not caller. Symbols should be also
1473// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// For info on fast calling convention see Fast Calling Convention (tail call)
1475// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001478/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1480 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001481 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484}
1485
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001486/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool
1489ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1490 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001492
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001494}
1495
Dan Gohman095cc292008-09-13 01:54:27 +00001496/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1497/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001498CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001499 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001500 if (CC == CallingConv::GHC)
1501 return CC_X86_64_GHC;
1502 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001503 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001504 else
1505 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001506 }
1507
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 if (CC == CallingConv::X86_FastCall)
1509 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001510 else if (CC == CallingConv::X86_ThisCall)
1511 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001512 else if (CC == CallingConv::Fast)
1513 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001514 else if (CC == CallingConv::GHC)
1515 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 else
1517 return CC_X86_32_C;
1518}
1519
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001520/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1521/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001522/// the specific parameter attribute. The copy will be passed as a byval
1523/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001524static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001525CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001526 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1527 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001529 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001530 /*isVolatile*/false, /*AlwaysInline=*/true,
1531 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001532}
1533
Chris Lattner29689432010-03-11 00:22:57 +00001534/// IsTailCallConvention - Return true if the calling convention is one that
1535/// supports tail call optimization.
1536static bool IsTailCallConvention(CallingConv::ID CC) {
1537 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1538}
1539
Evan Cheng0c439eb2010-01-27 00:07:07 +00001540/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1541/// a tailcall target by changing its ABI.
1542static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001543 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001544}
1545
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546SDValue
1547X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001548 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 const SmallVectorImpl<ISD::InputArg> &Ins,
1550 DebugLoc dl, SelectionDAG &DAG,
1551 const CCValAssign &VA,
1552 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001553 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001554 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001556 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001557 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001558 EVT ValVT;
1559
1560 // If value is passed by pointer we have address passed instead of the value
1561 // itself.
1562 if (VA.getLocInfo() == CCValAssign::Indirect)
1563 ValVT = VA.getLocVT();
1564 else
1565 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001566
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001567 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001568 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001569 // In case of tail call optimization mark all arguments mutable. Since they
1570 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001571 if (Flags.isByVal()) {
1572 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001573 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001574 return DAG.getFrameIndex(FI, getPointerTy());
1575 } else {
1576 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001577 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001578 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1579 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001580 PseudoSourceValue::getFixedStack(FI), 0,
1581 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001582 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001583}
1584
Dan Gohman475871a2008-07-27 21:46:04 +00001585SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 bool isVarArg,
1589 const SmallVectorImpl<ISD::InputArg> &Ins,
1590 DebugLoc dl,
1591 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001592 SmallVectorImpl<SDValue> &InVals)
1593 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 const Function* Fn = MF.getFunction();
1598 if (Fn->hasExternalLinkage() &&
1599 Subtarget->isTargetCygMing() &&
1600 Fn->getName() == "main")
1601 FuncInfo->setForceFramePointer(true);
1602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001605 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606
Chris Lattner29689432010-03-11 00:22:57 +00001607 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1608 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609
Chris Lattner638402b2007-02-28 07:00:42 +00001610 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1613 ArgLocs, *DAG.getContext());
1614 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001617 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001618 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1619 CCValAssign &VA = ArgLocs[i];
1620 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1621 // places.
1622 assert(VA.getValNo() != LastVal &&
1623 "Don't support value assigned to multiple locs yet");
1624 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Chris Lattnerf39f7712007-02-28 05:46:49 +00001626 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001627 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001628 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001630 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001637 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1638 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001639 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001640 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001641 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1642 RC = X86::VR64RegisterClass;
1643 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001644 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001645
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001646 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Chris Lattnerf39f7712007-02-28 05:46:49 +00001649 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1650 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1651 // right size.
1652 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001653 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 DAG.getValueType(VA.getValVT()));
1655 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001656 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001657 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001658 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001659 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001661 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001662 // Handle MMX values passed in XMM regs.
1663 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1665 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001666 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1667 } else
1668 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001669 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001670 } else {
1671 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001673 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001674
1675 // If value is passed via pointer - do a load.
1676 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001677 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1678 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001681 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001682
Dan Gohman61a92132008-04-21 23:59:07 +00001683 // The x86-64 ABI for returning structs by value requires that we copy
1684 // the sret argument into %rax for the return. Save the argument into
1685 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001686 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001687 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1688 unsigned Reg = FuncInfo->getSRetReturnReg();
1689 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001691 FuncInfo->setSRetReturnReg(Reg);
1692 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001695 }
1696
Chris Lattnerf39f7712007-02-28 05:46:49 +00001697 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001698 // Align stack specially for tail calls.
1699 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001700 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001701
Evan Cheng1bc78042006-04-26 01:20:17 +00001702 // If the function takes variable number of arguments, make a frame index for
1703 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001704 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001705 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1706 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001707 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 }
1709 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001710 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1711
1712 // FIXME: We should really autogenerate these arrays
1713 static const unsigned GPR64ArgRegsWin64[] = {
1714 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 static const unsigned XMMArgRegsWin64[] = {
1717 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1718 };
1719 static const unsigned GPR64ArgRegs64Bit[] = {
1720 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1721 };
1722 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1724 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1725 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1727
1728 if (IsWin64) {
1729 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1730 GPR64ArgRegs = GPR64ArgRegsWin64;
1731 XMMArgRegs = XMMArgRegsWin64;
1732 } else {
1733 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1734 GPR64ArgRegs = GPR64ArgRegs64Bit;
1735 XMMArgRegs = XMMArgRegs64Bit;
1736 }
1737 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1738 TotalNumIntRegs);
1739 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1740 TotalNumXMMRegs);
1741
Devang Patel578efa92009-06-05 21:57:13 +00001742 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001743 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001744 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001745 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001746 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001747 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001748 // Kernel mode asks for SSE to be disabled, so don't push them
1749 // on the stack.
1750 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001751
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 // For X86-64, if there are vararg parameters that are passed via
1753 // registers, then we must store them to their spots on the stack so they
1754 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1756 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1757 FuncInfo->setRegSaveFrameIndex(
1758 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1759 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1764 getPointerTy());
1765 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001767 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1768 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001769 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1770 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001773 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001774 PseudoSourceValue::getFixedStack(
1775 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001776 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001778 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780
Dan Gohmanface41a2009-08-16 21:24:25 +00001781 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1782 // Now store the XMM (fp + vector) parameter registers.
1783 SmallVector<SDValue, 11> SaveXMMOps;
1784 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1787 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1788 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001789
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1791 FuncInfo->getRegSaveFrameIndex()));
1792 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1793 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohmanface41a2009-08-16 21:24:25 +00001795 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1796 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1797 X86::VR128RegisterClass);
1798 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1799 SaveXMMOps.push_back(Val);
1800 }
1801 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1802 MVT::Other,
1803 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001805
1806 if (!MemOps.empty())
1807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1808 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001813 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001814 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001815 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001816 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001817 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001818 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001821
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 // RegSaveFrameIndex is X86-64 only.
1824 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001825 if (CallConv == CallingConv::X86_FastCall ||
1826 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001827 // fastcc functions can't have varargs.
1828 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 }
Evan Cheng25caf632006-05-23 21:06:34 +00001830
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1836 SDValue StackPtr, SDValue Arg,
1837 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001838 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001840 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001841 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001843 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001844 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001846 }
Dale Johannesenace16102009-02-03 19:33:06 +00001847 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001848 PseudoSourceValue::getStack(), LocMemOffset,
1849 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001850}
1851
Bill Wendling64e87322009-01-16 19:25:27 +00001852/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001853/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001854SDValue
1855X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001856 SDValue &OutRetAddr, SDValue Chain,
1857 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001858 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001861 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001862
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001864 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866}
1867
1868/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1869/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001870static SDValue
1871EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001873 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874 // Store the return address to the appropriate stack slot.
1875 if (!FPDiff) return Chain;
1876 // Calculate the new stack slot for the return address.
1877 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001879 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001882 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001883 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1884 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001885 return Chain;
1886}
1887
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001889X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001890 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001891 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001893 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 const SmallVectorImpl<ISD::InputArg> &Ins,
1895 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001896 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 bool Is64Bit = Subtarget->is64Bit();
1899 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001900 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901
Evan Cheng5f941932010-02-05 02:21:12 +00001902 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001903 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001904 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1905 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001906 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001907
1908 // Sibcalls are automatically detected tailcalls which do not require
1909 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001910 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001911 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 if (isTailCall)
1914 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001915 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001916
Chris Lattner29689432010-03-11 00:22:57 +00001917 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1918 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919
Chris Lattner638402b2007-02-28 07:00:42 +00001920 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1923 ArgLocs, *DAG.getContext());
1924 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001925
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 // Get a count of how many bytes are to be pushed on the stack.
1927 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001928 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001929 // This is a sibcall. The memory operands are available in caller's
1930 // own caller's stack.
1931 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001932 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001934
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001936 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001938 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1940 FPDiff = NumBytesCallerPushed - NumBytes;
1941
1942 // Set the delta of movement of the returnaddr stackslot.
1943 // But only set if delta is greater than previous delta.
1944 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1945 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1946 }
1947
Evan Chengf22f9b32010-02-06 03:28:46 +00001948 if (!IsSibcall)
1949 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001950
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001952 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (isTailCall && FPDiff)
1954 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1955 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1958 SmallVector<SDValue, 8> MemOpChains;
1959 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001960
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 // Walk the register/memloc assignments, inserting copies/loads. In the case
1962 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001963 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1964 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001965 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001966 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001968 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Chris Lattner423c5f42007-02-28 05:31:48 +00001970 // Promote the value if needed.
1971 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001972 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001973 case CCValAssign::Full: break;
1974 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001975 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 break;
1977 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001978 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 break;
1980 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1982 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1984 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1985 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 } else
1987 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1988 break;
1989 case CCValAssign::BCvt:
1990 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001991 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001992 case CCValAssign::Indirect: {
1993 // Store the argument.
1994 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001995 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001996 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001997 PseudoSourceValue::getFixedStack(FI), 0,
1998 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001999 Arg = SpillSlot;
2000 break;
2001 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Chris Lattner423c5f42007-02-28 05:31:48 +00002004 if (VA.isRegLoc()) {
2005 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00002006 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002007 assert(VA.isMemLoc());
2008 if (StackPtr.getNode() == 0)
2009 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2010 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2011 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002012 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Evan Cheng32fe1032006-05-25 00:59:30 +00002015 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002017 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002018
Evan Cheng347d5f72006-04-28 21:29:37 +00002019 // Build a sequence of copy-to-reg nodes chained together with token chain
2020 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 // Tail call byval lowering might overwrite argument registers so in case of
2023 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002030
Chris Lattner88e1fd52009-07-09 04:24:46 +00002031 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002032 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2033 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002035 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2036 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002037 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002038 InFlag);
2039 InFlag = Chain.getValue(1);
2040 } else {
2041 // If we are tail calling and generating PIC/GOT style code load the
2042 // address of the callee into ECX. The value in ecx is used as target of
2043 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2044 // for tail calls on PIC/GOT architectures. Normally we would just put the
2045 // address of GOT into ebx and then call target@PLT. But for tail calls
2046 // ebx would be restored (since ebx is callee saved) before jumping to the
2047 // target@PLT.
2048
2049 // Note: The actual moving to ECX is done further down.
2050 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2051 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2052 !G->getGlobal()->hasProtectedVisibility())
2053 Callee = LowerGlobalAddress(Callee, DAG);
2054 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002055 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002057 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002058
Nate Begemanc8ea6732010-07-21 20:49:52 +00002059 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 // From AMD64 ABI document:
2061 // For calls that may call functions that use varargs or stdargs
2062 // (prototype-less calls or calls to functions containing ellipsis (...) in
2063 // the declaration) %al is used as hidden argument to specify the number
2064 // of SSE registers used. The contents of %al do not need to match exactly
2065 // the number of registers, but must be an ubound on the number of SSE
2066 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002067
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 // Count the number of XMM registers allocated.
2069 static const unsigned XMMArgRegs[] = {
2070 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2071 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2072 };
2073 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002075 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002076
Dale Johannesendd64c412009-02-04 00:33:20 +00002077 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 InFlag = Chain.getValue(1);
2080 }
2081
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002082
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002083 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 if (isTailCall) {
2085 // Force all the incoming stack arguments to be loaded from the stack
2086 // before any new outgoing arguments are stored to the stack, because the
2087 // outgoing stack slots may alias the incoming argument stack slots, and
2088 // the alias isn't otherwise explicit. This is slightly more conservative
2089 // than necessary, because it means that each store effectively depends
2090 // on every argument instead of just those arguments it would clobber.
2091 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2092
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SmallVector<SDValue, 8> MemOpChains2;
2094 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002096 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002097 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002098 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002099 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2100 CCValAssign &VA = ArgLocs[i];
2101 if (VA.isRegLoc())
2102 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002103 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002104 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 // Create frame index.
2107 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002108 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002109 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002111
Duncan Sands276dcbd2008-03-21 09:14:45 +00002112 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002113 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002115 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002117 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002118 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2121 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002122 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002124 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002125 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002127 PseudoSourceValue::getFixedStack(FI), 0,
2128 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 }
2131 }
2132
2133 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002135 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 // Copy arguments to their registers.
2138 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002139 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 InFlag = Chain.getValue(1);
2142 }
Dan Gohman475871a2008-07-27 21:46:04 +00002143 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002146 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002147 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002150 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2151 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2152 // In the 64-bit large code model, we have to make all calls
2153 // through a register, since the call instruction's 32-bit
2154 // pc-relative offset may not be large enough to hold the whole
2155 // address.
2156 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002157 // If the callee is a GlobalAddress node (quite common, every direct call
2158 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2159 // it.
2160
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002161 // We should use extra load for direct calls to dllimported functions in
2162 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002163 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002164 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002165 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002166
Chris Lattner48a7d022009-07-09 05:02:21 +00002167 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2168 // external symbols most go through the PLT in PIC mode. If the symbol
2169 // has hidden or protected visibility, or if it is static or local, then
2170 // we don't need to use the PLT - we can directly call it.
2171 if (Subtarget->isTargetELF() &&
2172 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002173 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002174 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002175 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002176 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2177 Subtarget->getDarwinVers() < 9) {
2178 // PC-relative references to external symbols should go through $stub,
2179 // unless we're building with the leopard linker or later, which
2180 // automatically synthesizes these stubs.
2181 OpFlags = X86II::MO_DARWIN_STUB;
2182 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002183
Devang Patel0d881da2010-07-06 22:08:15 +00002184 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 G->getOffset(), OpFlags);
2186 }
Bill Wendling056292f2008-09-16 21:48:12 +00002187 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002188 unsigned char OpFlags = 0;
2189
2190 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2191 // symbols should go through the PLT.
2192 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002193 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002194 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002195 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002196 Subtarget->getDarwinVers() < 9) {
2197 // PC-relative references to external symbols should go through $stub,
2198 // unless we're building with the leopard linker or later, which
2199 // automatically synthesizes these stubs.
2200 OpFlags = X86II::MO_DARWIN_STUB;
2201 }
Eric Christopherfd179292009-08-27 18:07:15 +00002202
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2204 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002205 }
2206
Chris Lattnerd96d0722007-02-25 06:40:16 +00002207 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002210
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002212 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2213 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002217 Ops.push_back(Chain);
2218 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002222
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 // Add argument registers to the end of the list so that they are known live
2224 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2226 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2227 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002228
Evan Cheng586ccac2008-03-18 23:36:35 +00002229 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002231 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2232
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002233 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2234 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002236
Gabor Greifba36cb52008-08-28 21:40:38 +00002237 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002238 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002241 // We used to do:
2242 //// If this is the first return lowered for this function, add the regs
2243 //// to the liveout set for the function.
2244 // This isn't right, although it's probably harmless on x86; liveouts
2245 // should be computed from returns not tail calls. Consider a void
2246 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 return DAG.getNode(X86ISD::TC_RETURN, dl,
2248 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002249 }
2250
Dale Johannesenace16102009-02-03 19:33:06 +00002251 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002252 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002253
Chris Lattner2d297092006-05-23 18:50:38 +00002254 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002255 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002256 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002257 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002258 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002259 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002260 // pops the hidden struct pointer, so we have to push it back.
2261 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002263 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002264 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002265
Gordon Henriksenae636f82008-01-03 16:47:34 +00002266 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002267 if (!IsSibcall) {
2268 Chain = DAG.getCALLSEQ_END(Chain,
2269 DAG.getIntPtrConstant(NumBytes, true),
2270 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2271 true),
2272 InFlag);
2273 InFlag = Chain.getValue(1);
2274 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002275
Chris Lattner3085e152007-02-25 08:59:22 +00002276 // Handle result values, copying them out of physregs into vregs that we
2277 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2279 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002280}
2281
Evan Cheng25ab6902006-09-08 06:48:29 +00002282
2283//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002284// Fast Calling Convention (tail call) implementation
2285//===----------------------------------------------------------------------===//
2286
2287// Like std call, callee cleans arguments, convention except that ECX is
2288// reserved for storing the tail called function address. Only 2 registers are
2289// free for argument passing (inreg). Tail call optimization is performed
2290// provided:
2291// * tailcallopt is enabled
2292// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002293// On X86_64 architecture with GOT-style position independent code only local
2294// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002295// To keep the stack aligned according to platform abi the function
2296// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2297// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002298// If a tail called function callee has more arguments than the caller the
2299// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002300// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002301// original REtADDR, but before the saved framepointer or the spilled registers
2302// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2303// stack layout:
2304// arg1
2305// arg2
2306// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002307// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002308// move area ]
2309// (possible EBP)
2310// ESI
2311// EDI
2312// local1 ..
2313
2314/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2315/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002316unsigned
2317X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2318 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002319 MachineFunction &MF = DAG.getMachineFunction();
2320 const TargetMachine &TM = MF.getTarget();
2321 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2322 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002323 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002324 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002325 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002326 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2327 // Number smaller than 12 so just add the difference.
2328 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2329 } else {
2330 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002331 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002332 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002333 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002334 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002335}
2336
Evan Cheng5f941932010-02-05 02:21:12 +00002337/// MatchingStackOffset - Return true if the given stack call argument is
2338/// already available in the same position (relatively) of the caller's
2339/// incoming argument stack.
2340static
2341bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2342 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2343 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002344 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2345 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002346 if (Arg.getOpcode() == ISD::CopyFromReg) {
2347 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2348 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2349 return false;
2350 MachineInstr *Def = MRI->getVRegDef(VR);
2351 if (!Def)
2352 return false;
2353 if (!Flags.isByVal()) {
2354 if (!TII->isLoadFromStackSlot(Def, FI))
2355 return false;
2356 } else {
2357 unsigned Opcode = Def->getOpcode();
2358 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2359 Def->getOperand(1).isFI()) {
2360 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002362 } else
2363 return false;
2364 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2366 if (Flags.isByVal())
2367 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002368 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002369 // define @foo(%struct.X* %A) {
2370 // tail call @bar(%struct.X* byval %A)
2371 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002372 return false;
2373 SDValue Ptr = Ld->getBasePtr();
2374 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2375 if (!FINode)
2376 return false;
2377 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002378 } else
2379 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002380
Evan Cheng4cae1332010-03-05 08:38:04 +00002381 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002382 if (!MFI->isFixedObjectIndex(FI))
2383 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002385}
2386
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2388/// for tail call optimization. Targets which want to do tail call
2389/// optimization should implement this function.
2390bool
2391X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002392 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002394 bool isCalleeStructRet,
2395 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002396 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002397 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002398 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002400 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002401 CalleeCC != CallingConv::C)
2402 return false;
2403
Evan Cheng7096ae42010-01-29 06:45:59 +00002404 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002405 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002406 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002407 CallingConv::ID CallerCC = CallerF->getCallingConv();
2408 bool CCMatch = CallerCC == CalleeCC;
2409
Dan Gohman1797ed52010-02-08 20:27:50 +00002410 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002411 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002412 return true;
2413 return false;
2414 }
2415
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002416 // Look for obvious safe cases to perform tail call optimization that do not
2417 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002418
Evan Cheng2c12cb42010-03-26 16:26:03 +00002419 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2420 // emit a special epilogue.
2421 if (RegInfo->needsStackRealignment(MF))
2422 return false;
2423
Eric Christopher90eb4022010-07-22 00:26:08 +00002424 // Do not sibcall optimize vararg calls unless the call site is not passing
2425 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002426 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002427 return false;
2428
Evan Chenga375d472010-03-15 18:54:48 +00002429 // Also avoid sibcall optimization if either caller or callee uses struct
2430 // return semantics.
2431 if (isCalleeStructRet || isCallerStructRet)
2432 return false;
2433
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002434 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2435 // Therefore if it's not used by the call it is not safe to optimize this into
2436 // a sibcall.
2437 bool Unused = false;
2438 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2439 if (!Ins[i].Used) {
2440 Unused = true;
2441 break;
2442 }
2443 }
2444 if (Unused) {
2445 SmallVector<CCValAssign, 16> RVLocs;
2446 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2447 RVLocs, *DAG.getContext());
2448 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002449 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002450 CCValAssign &VA = RVLocs[i];
2451 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2452 return false;
2453 }
2454 }
2455
Evan Cheng13617962010-04-30 01:12:32 +00002456 // If the calling conventions do not match, then we'd better make sure the
2457 // results are returned in the same way as what the caller expects.
2458 if (!CCMatch) {
2459 SmallVector<CCValAssign, 16> RVLocs1;
2460 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2461 RVLocs1, *DAG.getContext());
2462 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2463
2464 SmallVector<CCValAssign, 16> RVLocs2;
2465 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2466 RVLocs2, *DAG.getContext());
2467 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2468
2469 if (RVLocs1.size() != RVLocs2.size())
2470 return false;
2471 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2472 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2473 return false;
2474 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2475 return false;
2476 if (RVLocs1[i].isRegLoc()) {
2477 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2478 return false;
2479 } else {
2480 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2481 return false;
2482 }
2483 }
2484 }
2485
Evan Chenga6bff982010-01-30 01:22:00 +00002486 // If the callee takes no arguments then go on to check the results of the
2487 // call.
2488 if (!Outs.empty()) {
2489 // Check if stack adjustment is needed. For now, do not do this if any
2490 // argument is passed on the stack.
2491 SmallVector<CCValAssign, 16> ArgLocs;
2492 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2493 ArgLocs, *DAG.getContext());
2494 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002495 if (CCInfo.getNextStackOffset()) {
2496 MachineFunction &MF = DAG.getMachineFunction();
2497 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2498 return false;
2499 if (Subtarget->isTargetWin64())
2500 // Win64 ABI has additional complications.
2501 return false;
2502
2503 // Check if the arguments are already laid out in the right way as
2504 // the caller's fixed stack objects.
2505 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002506 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2507 const X86InstrInfo *TII =
2508 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002509 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2510 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002511 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002512 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (VA.getLocInfo() == CCValAssign::Indirect)
2514 return false;
2515 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002516 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2517 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002518 return false;
2519 }
2520 }
2521 }
Evan Cheng9c044672010-05-29 01:35:22 +00002522
2523 // If the tailcall address may be in a register, then make sure it's
2524 // possible to register allocate for it. In 32-bit, the call address can
2525 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002526 // callee-saved registers are restored. These happen to be the same
2527 // registers used to pass 'inreg' arguments so watch out for those.
2528 if (!Subtarget->is64Bit() &&
2529 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002530 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002531 unsigned NumInRegs = 0;
2532 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2533 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002534 if (!VA.isRegLoc())
2535 continue;
2536 unsigned Reg = VA.getLocReg();
2537 switch (Reg) {
2538 default: break;
2539 case X86::EAX: case X86::EDX: case X86::ECX:
2540 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002541 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002542 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002543 }
2544 }
2545 }
Evan Chenga6bff982010-01-30 01:22:00 +00002546 }
Evan Chengb1712452010-01-27 06:25:16 +00002547
Evan Cheng86809cc2010-02-03 03:28:02 +00002548 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002549}
2550
Dan Gohman3df24e62008-09-03 23:12:08 +00002551FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002552X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2553 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002554}
2555
2556
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002557//===----------------------------------------------------------------------===//
2558// Other Lowering Hooks
2559//===----------------------------------------------------------------------===//
2560
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002561static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002562 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002563 switch(Opc) {
2564 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002565 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002566 case X86ISD::PSHUFHW:
2567 case X86ISD::PSHUFLW:
2568 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2569 }
2570
2571 return SDValue();
2572}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002573
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002574static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2575 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2576 switch(Opc) {
2577 default: llvm_unreachable("Unknown x86 shuffle node");
2578 case X86ISD::SHUFPD:
2579 case X86ISD::SHUFPS:
2580 return DAG.getNode(Opc, dl, VT, V1, V2,
2581 DAG.getConstant(TargetMask, MVT::i8));
2582 }
2583 return SDValue();
2584}
2585
2586static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2587 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2588 switch(Opc) {
2589 default: llvm_unreachable("Unknown x86 shuffle node");
2590 case X86ISD::MOVLHPS:
2591 case X86ISD::PUNPCKLDQ:
2592 return DAG.getNode(Opc, dl, VT, V1, V2);
2593 }
2594 return SDValue();
2595}
2596
Dan Gohmand858e902010-04-17 15:26:15 +00002597SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002598 MachineFunction &MF = DAG.getMachineFunction();
2599 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2600 int ReturnAddrIndex = FuncInfo->getRAIndex();
2601
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002602 if (ReturnAddrIndex == 0) {
2603 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002604 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002605 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002606 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002607 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002608 }
2609
Evan Cheng25ab6902006-09-08 06:48:29 +00002610 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002611}
2612
2613
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002614bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2615 bool hasSymbolicDisplacement) {
2616 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002617 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002618 return false;
2619
2620 // If we don't have a symbolic displacement - we don't have any extra
2621 // restrictions.
2622 if (!hasSymbolicDisplacement)
2623 return true;
2624
2625 // FIXME: Some tweaks might be needed for medium code model.
2626 if (M != CodeModel::Small && M != CodeModel::Kernel)
2627 return false;
2628
2629 // For small code model we assume that latest object is 16MB before end of 31
2630 // bits boundary. We may also accept pretty large negative constants knowing
2631 // that all objects are in the positive half of address space.
2632 if (M == CodeModel::Small && Offset < 16*1024*1024)
2633 return true;
2634
2635 // For kernel code model we know that all object resist in the negative half
2636 // of 32bits address space. We may not accept negative offsets, since they may
2637 // be just off and we may accept pretty large positive ones.
2638 if (M == CodeModel::Kernel && Offset > 0)
2639 return true;
2640
2641 return false;
2642}
2643
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002644/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2645/// specific condition code, returning the condition code and the LHS/RHS of the
2646/// comparison to make.
2647static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2648 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002649 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002650 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2651 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2652 // X > -1 -> X == 0, jump !sign.
2653 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002654 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002655 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2656 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002657 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002658 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002659 // X < 1 -> X <= 0
2660 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002661 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002662 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002663 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002664
Evan Chengd9558e02006-01-06 00:43:03 +00002665 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002666 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002667 case ISD::SETEQ: return X86::COND_E;
2668 case ISD::SETGT: return X86::COND_G;
2669 case ISD::SETGE: return X86::COND_GE;
2670 case ISD::SETLT: return X86::COND_L;
2671 case ISD::SETLE: return X86::COND_LE;
2672 case ISD::SETNE: return X86::COND_NE;
2673 case ISD::SETULT: return X86::COND_B;
2674 case ISD::SETUGT: return X86::COND_A;
2675 case ISD::SETULE: return X86::COND_BE;
2676 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002677 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002679
Chris Lattner4c78e022008-12-23 23:42:27 +00002680 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002681
Chris Lattner4c78e022008-12-23 23:42:27 +00002682 // If LHS is a foldable load, but RHS is not, flip the condition.
2683 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2684 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2685 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2686 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002687 }
2688
Chris Lattner4c78e022008-12-23 23:42:27 +00002689 switch (SetCCOpcode) {
2690 default: break;
2691 case ISD::SETOLT:
2692 case ISD::SETOLE:
2693 case ISD::SETUGT:
2694 case ISD::SETUGE:
2695 std::swap(LHS, RHS);
2696 break;
2697 }
2698
2699 // On a floating point condition, the flags are set as follows:
2700 // ZF PF CF op
2701 // 0 | 0 | 0 | X > Y
2702 // 0 | 0 | 1 | X < Y
2703 // 1 | 0 | 0 | X == Y
2704 // 1 | 1 | 1 | unordered
2705 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002706 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002707 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002708 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002709 case ISD::SETOLT: // flipped
2710 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002711 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002712 case ISD::SETOLE: // flipped
2713 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002714 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002715 case ISD::SETUGT: // flipped
2716 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002717 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002718 case ISD::SETUGE: // flipped
2719 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002720 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002721 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002722 case ISD::SETNE: return X86::COND_NE;
2723 case ISD::SETUO: return X86::COND_P;
2724 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002725 case ISD::SETOEQ:
2726 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002727 }
Evan Chengd9558e02006-01-06 00:43:03 +00002728}
2729
Evan Cheng4a460802006-01-11 00:33:36 +00002730/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2731/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002732/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002733static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002734 switch (X86CC) {
2735 default:
2736 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002737 case X86::COND_B:
2738 case X86::COND_BE:
2739 case X86::COND_E:
2740 case X86::COND_P:
2741 case X86::COND_A:
2742 case X86::COND_AE:
2743 case X86::COND_NE:
2744 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002745 return true;
2746 }
2747}
2748
Evan Chengeb2f9692009-10-27 19:56:55 +00002749/// isFPImmLegal - Returns true if the target can instruction select the
2750/// specified FP immediate natively. If false, the legalizer will
2751/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002752bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002753 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2754 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2755 return true;
2756 }
2757 return false;
2758}
2759
Nate Begeman9008ca62009-04-27 18:41:29 +00002760/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2761/// the specified range (L, H].
2762static bool isUndefOrInRange(int Val, int Low, int Hi) {
2763 return (Val < 0) || (Val >= Low && Val < Hi);
2764}
2765
2766/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2767/// specified value.
2768static bool isUndefOrEqual(int Val, int CmpVal) {
2769 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002772}
2773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2775/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2776/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002777static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002778 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002780 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 return (Mask[0] < 2 && Mask[1] < 2);
2782 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783}
2784
Nate Begeman9008ca62009-04-27 18:41:29 +00002785bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002786 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 N->getMask(M);
2788 return ::isPSHUFDMask(M, N->getValueType(0));
2789}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002790
Nate Begeman9008ca62009-04-27 18:41:29 +00002791/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2792/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002793static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002794 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 // Lower quadword copied in order or undef.
2798 for (int i = 0; i != 4; ++i)
2799 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002800 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002801
Evan Cheng506d3df2006-03-29 23:07:14 +00002802 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 for (int i = 4; i != 8; ++i)
2804 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002805 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002806
Evan Cheng506d3df2006-03-29 23:07:14 +00002807 return true;
2808}
2809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002811 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 N->getMask(M);
2813 return ::isPSHUFHWMask(M, N->getValueType(0));
2814}
Evan Cheng506d3df2006-03-29 23:07:14 +00002815
Nate Begeman9008ca62009-04-27 18:41:29 +00002816/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2817/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002818static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002820 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002821
Rafael Espindola15684b22009-04-24 12:40:33 +00002822 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 for (int i = 4; i != 8; ++i)
2824 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002826
Rafael Espindola15684b22009-04-24 12:40:33 +00002827 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 for (int i = 0; i != 4; ++i)
2829 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002830 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002831
Rafael Espindola15684b22009-04-24 12:40:33 +00002832 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002833}
2834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002836 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 N->getMask(M);
2838 return ::isPSHUFLWMask(M, N->getValueType(0));
2839}
2840
Nate Begemana09008b2009-10-19 02:17:23 +00002841/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2842/// is suitable for input to PALIGNR.
2843static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2844 bool hasSSSE3) {
2845 int i, e = VT.getVectorNumElements();
2846
2847 // Do not handle v2i64 / v2f64 shuffles with palignr.
2848 if (e < 4 || !hasSSSE3)
2849 return false;
2850
2851 for (i = 0; i != e; ++i)
2852 if (Mask[i] >= 0)
2853 break;
2854
2855 // All undef, not a palignr.
2856 if (i == e)
2857 return false;
2858
2859 // Determine if it's ok to perform a palignr with only the LHS, since we
2860 // don't have access to the actual shuffle elements to see if RHS is undef.
2861 bool Unary = Mask[i] < (int)e;
2862 bool NeedsUnary = false;
2863
2864 int s = Mask[i] - i;
2865
2866 // Check the rest of the elements to see if they are consecutive.
2867 for (++i; i != e; ++i) {
2868 int m = Mask[i];
2869 if (m < 0)
2870 continue;
2871
2872 Unary = Unary && (m < (int)e);
2873 NeedsUnary = NeedsUnary || (m < s);
2874
2875 if (NeedsUnary && !Unary)
2876 return false;
2877 if (Unary && m != ((s+i) & (e-1)))
2878 return false;
2879 if (!Unary && m != (s+i))
2880 return false;
2881 }
2882 return true;
2883}
2884
2885bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2886 SmallVector<int, 8> M;
2887 N->getMask(M);
2888 return ::isPALIGNRMask(M, N->getValueType(0), true);
2889}
2890
Evan Cheng14aed5e2006-03-24 01:18:28 +00002891/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2892/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002893static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 int NumElems = VT.getVectorNumElements();
2895 if (NumElems != 2 && NumElems != 4)
2896 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002897
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 int Half = NumElems / 2;
2899 for (int i = 0; i < Half; ++i)
2900 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002901 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 for (int i = Half; i < NumElems; ++i)
2903 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002905
Evan Cheng14aed5e2006-03-24 01:18:28 +00002906 return true;
2907}
2908
Nate Begeman9008ca62009-04-27 18:41:29 +00002909bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2910 SmallVector<int, 8> M;
2911 N->getMask(M);
2912 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002913}
2914
Evan Cheng213d2cf2007-05-17 18:45:50 +00002915/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002916/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2917/// half elements to come from vector 1 (which would equal the dest.) and
2918/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002919static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002921
2922 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 int Half = NumElems / 2;
2926 for (int i = 0; i < Half; ++i)
2927 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002928 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 for (int i = Half; i < NumElems; ++i)
2930 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002931 return false;
2932 return true;
2933}
2934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2936 SmallVector<int, 8> M;
2937 N->getMask(M);
2938 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002939}
2940
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002941/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2942/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002943bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2944 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002945 return false;
2946
Evan Cheng2064a2b2006-03-28 06:50:32 +00002947 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2949 isUndefOrEqual(N->getMaskElt(1), 7) &&
2950 isUndefOrEqual(N->getMaskElt(2), 2) &&
2951 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002952}
2953
Nate Begeman0b10b912009-11-07 23:17:15 +00002954/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2955/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2956/// <2, 3, 2, 3>
2957bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2958 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2959
2960 if (NumElems != 4)
2961 return false;
2962
2963 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2964 isUndefOrEqual(N->getMaskElt(1), 3) &&
2965 isUndefOrEqual(N->getMaskElt(2), 2) &&
2966 isUndefOrEqual(N->getMaskElt(3), 3);
2967}
2968
Evan Cheng5ced1d82006-04-06 23:23:56 +00002969/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2970/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002971bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2972 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002973
Evan Cheng5ced1d82006-04-06 23:23:56 +00002974 if (NumElems != 2 && NumElems != 4)
2975 return false;
2976
Evan Chengc5cdff22006-04-07 21:53:05 +00002977 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002979 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002980
Evan Chengc5cdff22006-04-07 21:53:05 +00002981 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002983 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002984
2985 return true;
2986}
2987
Nate Begeman0b10b912009-11-07 23:17:15 +00002988/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2989/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2990bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002992
Evan Cheng5ced1d82006-04-06 23:23:56 +00002993 if (NumElems != 2 && NumElems != 4)
2994 return false;
2995
Evan Chengc5cdff22006-04-07 21:53:05 +00002996 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002998 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002999
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 for (unsigned i = 0; i < NumElems/2; ++i)
3001 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003002 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003003
3004 return true;
3005}
3006
Evan Cheng0038e592006-03-28 00:39:58 +00003007/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3008/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003009static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003010 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003012 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003013 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3016 int BitI = Mask[i];
3017 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003018 if (!isUndefOrEqual(BitI, j))
3019 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003020 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003021 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003022 return false;
3023 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003024 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003025 return false;
3026 }
Evan Cheng0038e592006-03-28 00:39:58 +00003027 }
Evan Cheng0038e592006-03-28 00:39:58 +00003028 return true;
3029}
3030
Nate Begeman9008ca62009-04-27 18:41:29 +00003031bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3032 SmallVector<int, 8> M;
3033 N->getMask(M);
3034 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003035}
3036
Evan Cheng4fcb9222006-03-28 02:43:26 +00003037/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3038/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003039static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003040 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003042 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003043 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003044
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3046 int BitI = Mask[i];
3047 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003048 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003049 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003050 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003051 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003052 return false;
3053 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003054 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003055 return false;
3056 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003057 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003058 return true;
3059}
3060
Nate Begeman9008ca62009-04-27 18:41:29 +00003061bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3062 SmallVector<int, 8> M;
3063 N->getMask(M);
3064 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003065}
3066
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003067/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3068/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3069/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003070static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003072 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003073 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003074
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3076 int BitI = Mask[i];
3077 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003078 if (!isUndefOrEqual(BitI, j))
3079 return false;
3080 if (!isUndefOrEqual(BitI1, j))
3081 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003082 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003083 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003084}
3085
Nate Begeman9008ca62009-04-27 18:41:29 +00003086bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3087 SmallVector<int, 8> M;
3088 N->getMask(M);
3089 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3090}
3091
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003092/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3093/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3094/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003095static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003097 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3098 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003099
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3101 int BitI = Mask[i];
3102 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003103 if (!isUndefOrEqual(BitI, j))
3104 return false;
3105 if (!isUndefOrEqual(BitI1, j))
3106 return false;
3107 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003108 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003109}
3110
Nate Begeman9008ca62009-04-27 18:41:29 +00003111bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3112 SmallVector<int, 8> M;
3113 N->getMask(M);
3114 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3115}
3116
Evan Cheng017dcc62006-04-21 01:05:10 +00003117/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3118/// specifies a shuffle of elements that is suitable for input to MOVSS,
3119/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003120static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003121 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003122 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003123
3124 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003125
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003127 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003128
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 for (int i = 1; i < NumElts; ++i)
3130 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003131 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003132
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003133 return true;
3134}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003135
Nate Begeman9008ca62009-04-27 18:41:29 +00003136bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3137 SmallVector<int, 8> M;
3138 N->getMask(M);
3139 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003140}
3141
Evan Cheng017dcc62006-04-21 01:05:10 +00003142/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3143/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003144/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003145static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 bool V2IsSplat = false, bool V2IsUndef = false) {
3147 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003148 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003149 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003152 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 for (int i = 1; i < NumOps; ++i)
3155 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3156 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3157 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003158 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003159
Evan Cheng39623da2006-04-20 08:58:49 +00003160 return true;
3161}
3162
Nate Begeman9008ca62009-04-27 18:41:29 +00003163static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003164 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 SmallVector<int, 8> M;
3166 N->getMask(M);
3167 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003168}
3169
Evan Chengd9539472006-04-14 21:59:03 +00003170/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3171/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003172bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3173 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003174 return false;
3175
3176 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003177 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 int Elt = N->getMaskElt(i);
3179 if (Elt >= 0 && Elt != 1)
3180 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003181 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003182
3183 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003184 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 int Elt = N->getMaskElt(i);
3186 if (Elt >= 0 && Elt != 3)
3187 return false;
3188 if (Elt == 3)
3189 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003190 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003191 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003193 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003194}
3195
3196/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3197/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003198bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3199 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003200 return false;
3201
3202 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 for (unsigned i = 0; i < 2; ++i)
3204 if (N->getMaskElt(i) > 0)
3205 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003206
3207 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003208 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 int Elt = N->getMaskElt(i);
3210 if (Elt >= 0 && Elt != 2)
3211 return false;
3212 if (Elt == 2)
3213 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003214 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003216 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003217}
3218
Evan Cheng0b457f02008-09-25 20:50:48 +00003219/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3220/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003221bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3222 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 0; i < e; ++i)
3225 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003226 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 for (int i = 0; i < e; ++i)
3228 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003229 return false;
3230 return true;
3231}
3232
Evan Cheng63d33002006-03-22 08:01:21 +00003233/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003234/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003235unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3237 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3238
Evan Chengb9df0ca2006-03-22 02:53:00 +00003239 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3240 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 for (int i = 0; i < NumOperands; ++i) {
3242 int Val = SVOp->getMaskElt(NumOperands-i-1);
3243 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003244 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003245 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003246 if (i != NumOperands - 1)
3247 Mask <<= Shift;
3248 }
Evan Cheng63d33002006-03-22 08:01:21 +00003249 return Mask;
3250}
3251
Evan Cheng506d3df2006-03-29 23:07:14 +00003252/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003253/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003254unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003256 unsigned Mask = 0;
3257 // 8 nodes, but we only care about the last 4.
3258 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 int Val = SVOp->getMaskElt(i);
3260 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003261 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003262 if (i != 4)
3263 Mask <<= 2;
3264 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003265 return Mask;
3266}
3267
3268/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003269/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003270unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003272 unsigned Mask = 0;
3273 // 8 nodes, but we only care about the first 4.
3274 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003275 int Val = SVOp->getMaskElt(i);
3276 if (Val >= 0)
3277 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003278 if (i != 0)
3279 Mask <<= 2;
3280 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003281 return Mask;
3282}
3283
Nate Begemana09008b2009-10-19 02:17:23 +00003284/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3285/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3286unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3287 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3288 EVT VVT = N->getValueType(0);
3289 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3290 int Val = 0;
3291
3292 unsigned i, e;
3293 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3294 Val = SVOp->getMaskElt(i);
3295 if (Val >= 0)
3296 break;
3297 }
3298 return (Val - i) * EltSize;
3299}
3300
Evan Cheng37b73872009-07-30 08:33:02 +00003301/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3302/// constant +0.0.
3303bool X86::isZeroNode(SDValue Elt) {
3304 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003305 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003306 (isa<ConstantFPSDNode>(Elt) &&
3307 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3308}
3309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3311/// their permute mask.
3312static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3313 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003314 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003315 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003317
Nate Begeman5a5ca152009-04-29 05:20:52 +00003318 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 int idx = SVOp->getMaskElt(i);
3320 if (idx < 0)
3321 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003322 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003324 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003326 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3328 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003329}
3330
Evan Cheng779ccea2007-12-07 21:30:01 +00003331/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3332/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003333static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003334 unsigned NumElems = VT.getVectorNumElements();
3335 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 int idx = Mask[i];
3337 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003338 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003339 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003341 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003343 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003344}
3345
Evan Cheng533a0aa2006-04-19 20:35:22 +00003346/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3347/// match movhlps. The lower half elements should come from upper half of
3348/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003349/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003350static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3351 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003352 return false;
3353 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003355 return false;
3356 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003358 return false;
3359 return true;
3360}
3361
Evan Cheng5ced1d82006-04-06 23:23:56 +00003362/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003363/// is promoted to a vector. It also returns the LoadSDNode by reference if
3364/// required.
3365static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003366 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3367 return false;
3368 N = N->getOperand(0).getNode();
3369 if (!ISD::isNON_EXTLoad(N))
3370 return false;
3371 if (LD)
3372 *LD = cast<LoadSDNode>(N);
3373 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003374}
3375
Evan Cheng533a0aa2006-04-19 20:35:22 +00003376/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3377/// match movlp{s|d}. The lower half elements should come from lower half of
3378/// V1 (and in order), and the upper half elements should come from the upper
3379/// half of V2 (and in order). And since V1 will become the source of the
3380/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003381static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3382 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003383 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003384 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003385 // Is V2 is a vector load, don't do this transformation. We will try to use
3386 // load folding shufps op.
3387 if (ISD::isNON_EXTLoad(V2))
3388 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003389
Nate Begeman5a5ca152009-04-29 05:20:52 +00003390 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003391
Evan Cheng533a0aa2006-04-19 20:35:22 +00003392 if (NumElems != 2 && NumElems != 4)
3393 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003394 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003396 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003397 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003399 return false;
3400 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003401}
3402
Evan Cheng39623da2006-04-20 08:58:49 +00003403/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3404/// all the same.
3405static bool isSplatVector(SDNode *N) {
3406 if (N->getOpcode() != ISD::BUILD_VECTOR)
3407 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003408
Dan Gohman475871a2008-07-27 21:46:04 +00003409 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003410 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3411 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003412 return false;
3413 return true;
3414}
3415
Evan Cheng213d2cf2007-05-17 18:45:50 +00003416/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003417/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003418/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003419static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003420 SDValue V1 = N->getOperand(0);
3421 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003422 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3423 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003425 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003427 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3428 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003429 if (Opc != ISD::BUILD_VECTOR ||
3430 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 return false;
3432 } else if (Idx >= 0) {
3433 unsigned Opc = V1.getOpcode();
3434 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3435 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003436 if (Opc != ISD::BUILD_VECTOR ||
3437 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003438 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003439 }
3440 }
3441 return true;
3442}
3443
3444/// getZeroVector - Returns a vector of specified type with all zero elements.
3445///
Owen Andersone50ed302009-08-10 22:56:29 +00003446static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003447 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003448 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003449
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003450 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3451 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003452 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003453 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3455 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003456 } else if (VT.getSizeInBits() == 128) {
3457 if (HasSSE2) { // SSE2
3458 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3459 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3460 } else { // SSE1
3461 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3462 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3463 }
3464 } else if (VT.getSizeInBits() == 256) { // AVX
3465 // 256-bit logic and arithmetic instructions in AVX are
3466 // all floating-point, no support for integer ops. Default
3467 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003469 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3470 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003471 }
Dale Johannesenace16102009-02-03 19:33:06 +00003472 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003473}
3474
Chris Lattner8a594482007-11-25 00:24:49 +00003475/// getOnesVector - Returns a vector of specified type with all bits set.
3476///
Owen Andersone50ed302009-08-10 22:56:29 +00003477static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003478 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003479
Chris Lattner8a594482007-11-25 00:24:49 +00003480 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3481 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003484 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003486 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003488 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003489}
3490
3491
Evan Cheng39623da2006-04-20 08:58:49 +00003492/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3493/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003494static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003495 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003496 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003497
Evan Cheng39623da2006-04-20 08:58:49 +00003498 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 SmallVector<int, 8> MaskVec;
3500 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003501
Nate Begeman5a5ca152009-04-29 05:20:52 +00003502 for (unsigned i = 0; i != NumElems; ++i) {
3503 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 MaskVec[i] = NumElems;
3505 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003506 }
Evan Cheng39623da2006-04-20 08:58:49 +00003507 }
Evan Cheng39623da2006-04-20 08:58:49 +00003508 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3510 SVOp->getOperand(1), &MaskVec[0]);
3511 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003512}
3513
Evan Cheng017dcc62006-04-21 01:05:10 +00003514/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3515/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003516static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 SDValue V2) {
3518 unsigned NumElems = VT.getVectorNumElements();
3519 SmallVector<int, 8> Mask;
3520 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003521 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003522 Mask.push_back(i);
3523 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003524}
3525
Nate Begeman9008ca62009-04-27 18:41:29 +00003526/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003527static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 SDValue V2) {
3529 unsigned NumElems = VT.getVectorNumElements();
3530 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003531 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 Mask.push_back(i);
3533 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003534 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003536}
3537
Nate Begeman9008ca62009-04-27 18:41:29 +00003538/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003539static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 SDValue V2) {
3541 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003542 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003544 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003545 Mask.push_back(i + Half);
3546 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003547 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003548 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003549}
3550
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003551/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3552static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 if (SV->getValueType(0).getVectorNumElements() <= 4)
3554 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003555
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003557 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 DebugLoc dl = SV->getDebugLoc();
3559 SDValue V1 = SV->getOperand(0);
3560 int NumElems = VT.getVectorNumElements();
3561 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003562
Nate Begeman9008ca62009-04-27 18:41:29 +00003563 // unpack elements to the correct location
3564 while (NumElems > 4) {
3565 if (EltNo < NumElems/2) {
3566 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3567 } else {
3568 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3569 EltNo -= NumElems/2;
3570 }
3571 NumElems >>= 1;
3572 }
Eric Christopherfd179292009-08-27 18:07:15 +00003573
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 // Perform the splat.
3575 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003576 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003577 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3578 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003579}
3580
Evan Chengba05f722006-04-21 23:03:30 +00003581/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003582/// vector of zero or undef vector. This produces a shuffle where the low
3583/// element of V2 is swizzled into the zero/undef vector, landing at element
3584/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003585static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003586 bool isZero, bool HasSSE2,
3587 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003588 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3591 unsigned NumElems = VT.getVectorNumElements();
3592 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003593 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 // If this is the insertion idx, put the low elt of V2 here.
3595 MaskVec.push_back(i == Idx ? NumElems : i);
3596 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003597}
3598
Evan Chengf26ffe92008-05-29 08:22:04 +00003599/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3600/// a shuffle that is zero.
3601static
Nate Begeman9008ca62009-04-27 18:41:29 +00003602unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3603 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003604 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003606 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 int Idx = SVOp->getMaskElt(Index);
3608 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003609 ++NumZeros;
3610 continue;
3611 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003613 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003614 ++NumZeros;
3615 else
3616 break;
3617 }
3618 return NumZeros;
3619}
3620
3621/// isVectorShift - Returns true if the shuffle can be implemented as a
3622/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003623/// FIXME: split into pslldqi, psrldqi, palignr variants.
3624static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003625 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003626 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003627
3628 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003630 if (!NumZeros) {
3631 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003633 if (!NumZeros)
3634 return false;
3635 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003636 bool SeenV1 = false;
3637 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003638 for (unsigned i = NumZeros; i < NumElems; ++i) {
3639 unsigned Val = isLeft ? (i - NumZeros) : i;
3640 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3641 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003642 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003643 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003645 SeenV1 = true;
3646 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003648 SeenV2 = true;
3649 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003651 return false;
3652 }
3653 if (SeenV1 && SeenV2)
3654 return false;
3655
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003657 ShAmt = NumZeros;
3658 return true;
3659}
3660
3661
Evan Chengc78d3b42006-04-24 18:01:45 +00003662/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3663///
Dan Gohman475871a2008-07-27 21:46:04 +00003664static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003665 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003666 SelectionDAG &DAG,
3667 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003668 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003669 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003670
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003671 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003672 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003673 bool First = true;
3674 for (unsigned i = 0; i < 16; ++i) {
3675 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3676 if (ThisIsNonZero && First) {
3677 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003679 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003681 First = false;
3682 }
3683
3684 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003685 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003686 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3687 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003688 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003690 }
3691 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3693 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3694 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003695 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003697 } else
3698 ThisElt = LastElt;
3699
Gabor Greifba36cb52008-08-28 21:40:38 +00003700 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003702 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003703 }
3704 }
3705
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003707}
3708
Bill Wendlinga348c562007-03-22 18:42:45 +00003709/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003710///
Dan Gohman475871a2008-07-27 21:46:04 +00003711static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003712 unsigned NumNonZero, unsigned NumZero,
3713 SelectionDAG &DAG,
3714 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003715 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003716 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003717
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003718 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003719 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003720 bool First = true;
3721 for (unsigned i = 0; i < 8; ++i) {
3722 bool isNonZero = (NonZeros & (1 << i)) != 0;
3723 if (isNonZero) {
3724 if (First) {
3725 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003727 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003729 First = false;
3730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003731 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003733 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003734 }
3735 }
3736
3737 return V;
3738}
3739
Evan Chengf26ffe92008-05-29 08:22:04 +00003740/// getVShift - Return a vector logical shift node.
3741///
Owen Andersone50ed302009-08-10 22:56:29 +00003742static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 unsigned NumBits, SelectionDAG &DAG,
3744 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003745 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003747 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003748 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3749 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3750 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003751 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003752}
3753
Dan Gohman475871a2008-07-27 21:46:04 +00003754SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003755X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003756 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003757
3758 // Check if the scalar load can be widened into a vector load. And if
3759 // the address is "base + cst" see if the cst can be "absorbed" into
3760 // the shuffle mask.
3761 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3762 SDValue Ptr = LD->getBasePtr();
3763 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3764 return SDValue();
3765 EVT PVT = LD->getValueType(0);
3766 if (PVT != MVT::i32 && PVT != MVT::f32)
3767 return SDValue();
3768
3769 int FI = -1;
3770 int64_t Offset = 0;
3771 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3772 FI = FINode->getIndex();
3773 Offset = 0;
3774 } else if (Ptr.getOpcode() == ISD::ADD &&
3775 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3776 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3777 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3778 Offset = Ptr.getConstantOperandVal(1);
3779 Ptr = Ptr.getOperand(0);
3780 } else {
3781 return SDValue();
3782 }
3783
3784 SDValue Chain = LD->getChain();
3785 // Make sure the stack object alignment is at least 16.
3786 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3787 if (DAG.InferPtrAlignment(Ptr) < 16) {
3788 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003789 // Can't change the alignment. FIXME: It's possible to compute
3790 // the exact stack offset and reference FI + adjust offset instead.
3791 // If someone *really* cares about this. That's the way to implement it.
3792 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003793 } else {
3794 MFI->setObjectAlignment(FI, 16);
3795 }
3796 }
3797
3798 // (Offset % 16) must be multiple of 4. Then address is then
3799 // Ptr + (Offset & ~15).
3800 if (Offset < 0)
3801 return SDValue();
3802 if ((Offset % 16) & 3)
3803 return SDValue();
3804 int64_t StartOffset = Offset & ~15;
3805 if (StartOffset)
3806 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3807 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3808
3809 int EltNo = (Offset - StartOffset) >> 2;
3810 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3811 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003812 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3813 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003814 // Canonicalize it to a v4i32 shuffle.
3815 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3816 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3817 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3818 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3819 }
3820
3821 return SDValue();
3822}
3823
Nate Begeman1449f292010-03-24 22:19:06 +00003824/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3825/// vector of type 'VT', see if the elements can be replaced by a single large
3826/// load which has the same value as a build_vector whose operands are 'elts'.
3827///
3828/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3829///
3830/// FIXME: we'd also like to handle the case where the last elements are zero
3831/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3832/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003833static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3834 DebugLoc &dl, SelectionDAG &DAG) {
3835 EVT EltVT = VT.getVectorElementType();
3836 unsigned NumElems = Elts.size();
3837
Nate Begemanfdea31a2010-03-24 20:49:50 +00003838 LoadSDNode *LDBase = NULL;
3839 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003840
3841 // For each element in the initializer, see if we've found a load or an undef.
3842 // If we don't find an initial load element, or later load elements are
3843 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003844 for (unsigned i = 0; i < NumElems; ++i) {
3845 SDValue Elt = Elts[i];
3846
3847 if (!Elt.getNode() ||
3848 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3849 return SDValue();
3850 if (!LDBase) {
3851 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3852 return SDValue();
3853 LDBase = cast<LoadSDNode>(Elt.getNode());
3854 LastLoadedElt = i;
3855 continue;
3856 }
3857 if (Elt.getOpcode() == ISD::UNDEF)
3858 continue;
3859
3860 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3861 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3862 return SDValue();
3863 LastLoadedElt = i;
3864 }
Nate Begeman1449f292010-03-24 22:19:06 +00003865
3866 // If we have found an entire vector of loads and undefs, then return a large
3867 // load of the entire vector width starting at the base pointer. If we found
3868 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003869 if (LastLoadedElt == NumElems - 1) {
3870 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3871 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3872 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3873 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3874 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3875 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3876 LDBase->isVolatile(), LDBase->isNonTemporal(),
3877 LDBase->getAlignment());
3878 } else if (NumElems == 4 && LastLoadedElt == 1) {
3879 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3880 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3881 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3882 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3883 }
3884 return SDValue();
3885}
3886
Evan Chengc3630942009-12-09 21:00:30 +00003887SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003888X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003889 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003890 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1 and
3891 // all one's are handled with pcmpeqd. In AVX, zero's are handled with
3892 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
3893 // is present, so AllOnes is ignored.
3894 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
3895 (Op.getValueType().getSizeInBits() != 256 &&
3896 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00003897 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3898 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3899 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003901 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902
Gabor Greifba36cb52008-08-28 21:40:38 +00003903 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003904 return getOnesVector(Op.getValueType(), DAG, dl);
3905 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003906 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003907
Owen Andersone50ed302009-08-10 22:56:29 +00003908 EVT VT = Op.getValueType();
3909 EVT ExtVT = VT.getVectorElementType();
3910 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003911
3912 unsigned NumElems = Op.getNumOperands();
3913 unsigned NumZero = 0;
3914 unsigned NumNonZero = 0;
3915 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003916 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003917 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003918 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003919 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003920 if (Elt.getOpcode() == ISD::UNDEF)
3921 continue;
3922 Values.insert(Elt);
3923 if (Elt.getOpcode() != ISD::Constant &&
3924 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003925 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003926 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003927 NumZero++;
3928 else {
3929 NonZeros |= (1 << i);
3930 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003931 }
3932 }
3933
Dan Gohman7f321562007-06-25 16:23:39 +00003934 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003935 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003936 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003937 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003938
Chris Lattner67f453a2008-03-09 05:42:06 +00003939 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003940 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003941 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003942 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003943
Chris Lattner62098042008-03-09 01:05:04 +00003944 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3945 // the value are obviously zero, truncate the value to i32 and do the
3946 // insertion that way. Only do this if the value is non-constant or if the
3947 // value is a constant being inserted into element 0. It is cheaper to do
3948 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003950 (!IsAllConstants || Idx == 0)) {
3951 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3952 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3954 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003955
Chris Lattner62098042008-03-09 01:05:04 +00003956 // Truncate the value (which may itself be a constant) to i32, and
3957 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003959 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003960 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3961 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003962
Chris Lattner62098042008-03-09 01:05:04 +00003963 // Now we have our 32-bit value zero extended in the low element of
3964 // a vector. If Idx != 0, swizzle it into place.
3965 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 SmallVector<int, 4> Mask;
3967 Mask.push_back(Idx);
3968 for (unsigned i = 1; i != VecElts; ++i)
3969 Mask.push_back(i);
3970 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003971 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003973 }
Dale Johannesenace16102009-02-03 19:33:06 +00003974 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003975 }
3976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003977
Chris Lattner19f79692008-03-08 22:59:52 +00003978 // If we have a constant or non-constant insertion into the low element of
3979 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3980 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003981 // depending on what the source datatype is.
3982 if (Idx == 0) {
3983 if (NumZero == 0) {
3984 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3986 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003987 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3988 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3989 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3990 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3992 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3993 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003994 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3995 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3996 Subtarget->hasSSE2(), DAG);
3997 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3998 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003999 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004000
4001 // Is it a vector logical left shift?
4002 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004003 X86::isZeroNode(Op.getOperand(0)) &&
4004 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004005 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004006 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004007 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004008 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004009 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004010 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004012 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004013 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004014
Chris Lattner19f79692008-03-08 22:59:52 +00004015 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4016 // is a non-constant being inserted into an element other than the low one,
4017 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4018 // movd/movss) to move this into the low element, then shuffle it into
4019 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004020 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004021 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004022
Evan Cheng0db9fe62006-04-25 20:13:52 +00004023 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004024 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4025 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004027 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 MaskVec.push_back(i == Idx ? 0 : 1);
4029 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004030 }
4031 }
4032
Chris Lattner67f453a2008-03-09 05:42:06 +00004033 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004034 if (Values.size() == 1) {
4035 if (EVTBits == 32) {
4036 // Instead of a shuffle like this:
4037 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4038 // Check if it's possible to issue this instead.
4039 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4040 unsigned Idx = CountTrailingZeros_32(NonZeros);
4041 SDValue Item = Op.getOperand(Idx);
4042 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4043 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4044 }
Dan Gohman475871a2008-07-27 21:46:04 +00004045 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004047
Dan Gohmana3941172007-07-24 22:55:08 +00004048 // A vector full of immediates; various special cases are already
4049 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004050 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004051 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004052
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004053 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004054 if (EVTBits == 64) {
4055 if (NumNonZero == 1) {
4056 // One half is zero or undef.
4057 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004058 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004059 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004060 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4061 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004062 }
Dan Gohman475871a2008-07-27 21:46:04 +00004063 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004064 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004065
4066 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004067 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004068 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004069 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004070 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004071 }
4072
Bill Wendling826f36f2007-03-28 00:57:11 +00004073 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004074 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004075 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004076 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004077 }
4078
4079 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004080 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004081 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004082 if (NumElems == 4 && NumZero > 0) {
4083 for (unsigned i = 0; i < 4; ++i) {
4084 bool isZero = !(NonZeros & (1 << i));
4085 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004086 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004087 else
Dale Johannesenace16102009-02-03 19:33:06 +00004088 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004089 }
4090
4091 for (unsigned i = 0; i < 2; ++i) {
4092 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4093 default: break;
4094 case 0:
4095 V[i] = V[i*2]; // Must be a zero vector.
4096 break;
4097 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004099 break;
4100 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004102 break;
4103 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004105 break;
4106 }
4107 }
4108
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110 bool Reverse = (NonZeros & 0x3) == 2;
4111 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004113 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4114 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004115 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4116 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004117 }
4118
Nate Begemanfdea31a2010-03-24 20:49:50 +00004119 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4120 // Check for a build vector of consecutive loads.
4121 for (unsigned i = 0; i < NumElems; ++i)
4122 V[i] = Op.getOperand(i);
4123
4124 // Check for elements which are consecutive loads.
4125 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4126 if (LD.getNode())
4127 return LD;
4128
4129 // For SSE 4.1, use inserts into undef.
4130 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 V[0] = DAG.getUNDEF(VT);
4132 for (unsigned i = 0; i < NumElems; ++i)
4133 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4134 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4135 Op.getOperand(i), DAG.getIntPtrConstant(i));
4136 return V[0];
4137 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004138
4139 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004140 // e.g. for v4f32
4141 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4142 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4143 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004144 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004145 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004146 NumElems >>= 1;
4147 while (NumElems != 0) {
4148 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004150 NumElems >>= 1;
4151 }
4152 return V[0];
4153 }
Dan Gohman475871a2008-07-27 21:46:04 +00004154 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004155}
4156
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004157SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004158X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004159 // We support concatenate two MMX registers and place them in a MMX
4160 // register. This is better than doing a stack convert.
4161 DebugLoc dl = Op.getDebugLoc();
4162 EVT ResVT = Op.getValueType();
4163 assert(Op.getNumOperands() == 2);
4164 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4165 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4166 int Mask[2];
4167 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4168 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4169 InVec = Op.getOperand(1);
4170 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4171 unsigned NumElts = ResVT.getVectorNumElements();
4172 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4173 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4174 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4175 } else {
4176 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4177 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4178 Mask[0] = 0; Mask[1] = 2;
4179 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4180 }
4181 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4182}
4183
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184// v8i16 shuffles - Prefer shuffles in the following order:
4185// 1. [all] pshuflw, pshufhw, optional move
4186// 2. [ssse3] 1 x pshufb
4187// 3. [ssse3] 2 x pshufb + 1 x por
4188// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004189SDValue
4190X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4191 SelectionDAG &DAG) const {
4192 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 SDValue V1 = SVOp->getOperand(0);
4194 SDValue V2 = SVOp->getOperand(1);
4195 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004197
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 // Determine if more than 1 of the words in each of the low and high quadwords
4199 // of the result come from the same quadword of one of the two inputs. Undef
4200 // mask values count as coming from any quadword, for better codegen.
4201 SmallVector<unsigned, 4> LoQuad(4);
4202 SmallVector<unsigned, 4> HiQuad(4);
4203 BitVector InputQuads(4);
4204 for (unsigned i = 0; i < 8; ++i) {
4205 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 MaskVals.push_back(EltIdx);
4208 if (EltIdx < 0) {
4209 ++Quad[0];
4210 ++Quad[1];
4211 ++Quad[2];
4212 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004213 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 }
4215 ++Quad[EltIdx / 4];
4216 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004217 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004218
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004220 unsigned MaxQuad = 1;
4221 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 if (LoQuad[i] > MaxQuad) {
4223 BestLoQuad = i;
4224 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004226 }
4227
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004229 MaxQuad = 1;
4230 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 if (HiQuad[i] > MaxQuad) {
4232 BestHiQuad = i;
4233 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004234 }
4235 }
4236
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004238 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 // single pshufb instruction is necessary. If There are more than 2 input
4240 // quads, disable the next transformation since it does not help SSSE3.
4241 bool V1Used = InputQuads[0] || InputQuads[1];
4242 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004243 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 if (InputQuads.count() == 2 && V1Used && V2Used) {
4245 BestLoQuad = InputQuads.find_first();
4246 BestHiQuad = InputQuads.find_next(BestLoQuad);
4247 }
4248 if (InputQuads.count() > 2) {
4249 BestLoQuad = -1;
4250 BestHiQuad = -1;
4251 }
4252 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004253
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4255 // the shuffle mask. If a quad is scored as -1, that means that it contains
4256 // words from all 4 input quadwords.
4257 SDValue NewV;
4258 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 SmallVector<int, 8> MaskV;
4260 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4261 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004262 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4264 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4265 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004266
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4268 // source words for the shuffle, to aid later transformations.
4269 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004270 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004271 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004273 if (idx != (int)i)
4274 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004276 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 AllWordsInNewV = false;
4278 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004279 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004280
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4282 if (AllWordsInNewV) {
4283 for (int i = 0; i != 8; ++i) {
4284 int idx = MaskVals[i];
4285 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004286 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004287 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 if ((idx != i) && idx < 4)
4289 pshufhw = false;
4290 if ((idx != i) && idx > 3)
4291 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004292 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 V1 = NewV;
4294 V2Used = false;
4295 BestLoQuad = 0;
4296 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004297 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004298
Nate Begemanb9a47b82009-02-23 08:49:38 +00004299 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4300 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004301 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004302 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4303 unsigned TargetMask = 0;
4304 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004306 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4307 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4308 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004309 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004310 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004311 }
Eric Christopherfd179292009-08-27 18:07:15 +00004312
Nate Begemanb9a47b82009-02-23 08:49:38 +00004313 // If we have SSSE3, and all words of the result are from 1 input vector,
4314 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4315 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004316 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004318
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004320 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004321 // mask, and elements that come from V1 in the V2 mask, so that the two
4322 // results can be OR'd together.
4323 bool TwoInputs = V1Used && V2Used;
4324 for (unsigned i = 0; i != 8; ++i) {
4325 int EltIdx = MaskVals[i] * 2;
4326 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4328 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 continue;
4330 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4332 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004335 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004336 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004340
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 // Calculate the shuffle mask for the second input, shuffle it, and
4342 // OR it with the first shuffled input.
4343 pshufbMask.clear();
4344 for (unsigned i = 0; i != 8; ++i) {
4345 int EltIdx = MaskVals[i] * 2;
4346 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4348 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 continue;
4350 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4352 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004355 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004356 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 MVT::v16i8, &pshufbMask[0], 16));
4358 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4359 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 }
4361
4362 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4363 // and update MaskVals with new element order.
4364 BitVector InOrder(8);
4365 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 for (int i = 0; i != 4; ++i) {
4368 int idx = MaskVals[i];
4369 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 InOrder.set(i);
4372 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 InOrder.set(i);
4375 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 }
4378 }
4379 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004383
4384 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4385 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4386 NewV.getOperand(0),
4387 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4388 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 }
Eric Christopherfd179292009-08-27 18:07:15 +00004390
Nate Begemanb9a47b82009-02-23 08:49:38 +00004391 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4392 // and update MaskVals with the new element order.
4393 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004395 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 for (unsigned i = 4; i != 8; ++i) {
4398 int idx = MaskVals[i];
4399 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004401 InOrder.set(i);
4402 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004404 InOrder.set(i);
4405 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 }
4408 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004411
4412 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4413 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4414 NewV.getOperand(0),
4415 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4416 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004417 }
Eric Christopherfd179292009-08-27 18:07:15 +00004418
Nate Begemanb9a47b82009-02-23 08:49:38 +00004419 // In case BestHi & BestLo were both -1, which means each quadword has a word
4420 // from each of the four input quadwords, calculate the InOrder bitvector now
4421 // before falling through to the insert/extract cleanup.
4422 if (BestLoQuad == -1 && BestHiQuad == -1) {
4423 NewV = V1;
4424 for (int i = 0; i != 8; ++i)
4425 if (MaskVals[i] < 0 || MaskVals[i] == i)
4426 InOrder.set(i);
4427 }
Eric Christopherfd179292009-08-27 18:07:15 +00004428
Nate Begemanb9a47b82009-02-23 08:49:38 +00004429 // The other elements are put in the right place using pextrw and pinsrw.
4430 for (unsigned i = 0; i != 8; ++i) {
4431 if (InOrder[i])
4432 continue;
4433 int EltIdx = MaskVals[i];
4434 if (EltIdx < 0)
4435 continue;
4436 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004440 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004442 DAG.getIntPtrConstant(i));
4443 }
4444 return NewV;
4445}
4446
4447// v16i8 shuffles - Prefer shuffles in the following order:
4448// 1. [ssse3] 1 x pshufb
4449// 2. [ssse3] 2 x pshufb + 1 x por
4450// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4451static
Nate Begeman9008ca62009-04-27 18:41:29 +00004452SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004453 SelectionDAG &DAG,
4454 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 SDValue V1 = SVOp->getOperand(0);
4456 SDValue V2 = SVOp->getOperand(1);
4457 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004460
Nate Begemanb9a47b82009-02-23 08:49:38 +00004461 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004462 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 // present, fall back to case 3.
4464 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4465 bool V1Only = true;
4466 bool V2Only = true;
4467 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004469 if (EltIdx < 0)
4470 continue;
4471 if (EltIdx < 16)
4472 V2Only = false;
4473 else
4474 V1Only = false;
4475 }
Eric Christopherfd179292009-08-27 18:07:15 +00004476
Nate Begemanb9a47b82009-02-23 08:49:38 +00004477 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4478 if (TLI.getSubtarget()->hasSSSE3()) {
4479 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004480
Nate Begemanb9a47b82009-02-23 08:49:38 +00004481 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004482 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483 //
4484 // Otherwise, we have elements from both input vectors, and must zero out
4485 // elements that come from V2 in the first mask, and V1 in the second mask
4486 // so that we can OR them together.
4487 bool TwoInputs = !(V1Only || V2Only);
4488 for (unsigned i = 0; i != 16; ++i) {
4489 int EltIdx = MaskVals[i];
4490 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004492 continue;
4493 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 }
4496 // If all the elements are from V2, assign it to V1 and return after
4497 // building the first pshufb.
4498 if (V2Only)
4499 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004500 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004501 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004503 if (!TwoInputs)
4504 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004505
Nate Begemanb9a47b82009-02-23 08:49:38 +00004506 // Calculate the shuffle mask for the second input, shuffle it, and
4507 // OR it with the first shuffled input.
4508 pshufbMask.clear();
4509 for (unsigned i = 0; i != 16; ++i) {
4510 int EltIdx = MaskVals[i];
4511 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004513 continue;
4514 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004516 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004518 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 MVT::v16i8, &pshufbMask[0], 16));
4520 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004521 }
Eric Christopherfd179292009-08-27 18:07:15 +00004522
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 // No SSSE3 - Calculate in place words and then fix all out of place words
4524 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4525 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004526 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4527 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004528 SDValue NewV = V2Only ? V2 : V1;
4529 for (int i = 0; i != 8; ++i) {
4530 int Elt0 = MaskVals[i*2];
4531 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004532
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 // This word of the result is all undef, skip it.
4534 if (Elt0 < 0 && Elt1 < 0)
4535 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004536
Nate Begemanb9a47b82009-02-23 08:49:38 +00004537 // This word of the result is already in the correct place, skip it.
4538 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4539 continue;
4540 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4541 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004542
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4544 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4545 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004546
4547 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4548 // using a single extract together, load it and store it.
4549 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004551 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004553 DAG.getIntPtrConstant(i));
4554 continue;
4555 }
4556
Nate Begemanb9a47b82009-02-23 08:49:38 +00004557 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004558 // source byte is not also odd, shift the extracted word left 8 bits
4559 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004560 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004562 DAG.getIntPtrConstant(Elt1 / 2));
4563 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004565 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004566 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4568 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004569 }
4570 // If Elt0 is defined, extract it from the appropriate source. If the
4571 // source byte is not also even, shift the extracted word right 8 bits. If
4572 // Elt1 was also defined, OR the extracted values together before
4573 // inserting them in the result.
4574 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4577 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004580 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4582 DAG.getConstant(0x00FF, MVT::i16));
4583 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004584 : InsElt0;
4585 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004587 DAG.getIntPtrConstant(i));
4588 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004590}
4591
Evan Cheng7a831ce2007-12-15 03:00:47 +00004592/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004593/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004594/// done when every pair / quad of shuffle mask elements point to elements in
4595/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004596/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4597static
Nate Begeman9008ca62009-04-27 18:41:29 +00004598SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4599 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004600 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004601 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 SDValue V1 = SVOp->getOperand(0);
4603 SDValue V2 = SVOp->getOperand(1);
4604 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004605 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004607 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004609 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 case MVT::v4f32: NewVT = MVT::v2f64; break;
4611 case MVT::v4i32: NewVT = MVT::v2i64; break;
4612 case MVT::v8i16: NewVT = MVT::v4i32; break;
4613 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004614 }
4615
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004616 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004617 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004619 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004621 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 int Scale = NumElems / NewWidth;
4623 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004624 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 int StartIdx = -1;
4626 for (int j = 0; j < Scale; ++j) {
4627 int EltIdx = SVOp->getMaskElt(i+j);
4628 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004629 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004631 StartIdx = EltIdx - (EltIdx % Scale);
4632 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004633 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004634 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 if (StartIdx == -1)
4636 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004637 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004639 }
4640
Dale Johannesenace16102009-02-03 19:33:06 +00004641 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4642 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004644}
4645
Evan Chengd880b972008-05-09 21:53:03 +00004646/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004647///
Owen Andersone50ed302009-08-10 22:56:29 +00004648static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 SDValue SrcOp, SelectionDAG &DAG,
4650 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004652 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004653 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004654 LD = dyn_cast<LoadSDNode>(SrcOp);
4655 if (!LD) {
4656 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4657 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004658 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4659 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004660 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4661 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004662 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004663 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004665 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4666 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4667 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4668 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004669 SrcOp.getOperand(0)
4670 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004671 }
4672 }
4673 }
4674
Dale Johannesenace16102009-02-03 19:33:06 +00004675 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4676 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004677 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004678 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004679}
4680
Evan Chengace3c172008-07-22 21:13:36 +00004681/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4682/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004683static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004684LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4685 SDValue V1 = SVOp->getOperand(0);
4686 SDValue V2 = SVOp->getOperand(1);
4687 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004688 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004689
Evan Chengace3c172008-07-22 21:13:36 +00004690 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004691 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 SmallVector<int, 8> Mask1(4U, -1);
4693 SmallVector<int, 8> PermMask;
4694 SVOp->getMask(PermMask);
4695
Evan Chengace3c172008-07-22 21:13:36 +00004696 unsigned NumHi = 0;
4697 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004698 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 int Idx = PermMask[i];
4700 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004701 Locs[i] = std::make_pair(-1, -1);
4702 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4704 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004705 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004706 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004707 NumLo++;
4708 } else {
4709 Locs[i] = std::make_pair(1, NumHi);
4710 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004712 NumHi++;
4713 }
4714 }
4715 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004716
Evan Chengace3c172008-07-22 21:13:36 +00004717 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004718 // If no more than two elements come from either vector. This can be
4719 // implemented with two shuffles. First shuffle gather the elements.
4720 // The second shuffle, which takes the first shuffle as both of its
4721 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004722 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004723
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004725
Evan Chengace3c172008-07-22 21:13:36 +00004726 for (unsigned i = 0; i != 4; ++i) {
4727 if (Locs[i].first == -1)
4728 continue;
4729 else {
4730 unsigned Idx = (i < 2) ? 0 : 4;
4731 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004733 }
4734 }
4735
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004737 } else if (NumLo == 3 || NumHi == 3) {
4738 // Otherwise, we must have three elements from one vector, call it X, and
4739 // one element from the other, call it Y. First, use a shufps to build an
4740 // intermediate vector with the one element from Y and the element from X
4741 // that will be in the same half in the final destination (the indexes don't
4742 // matter). Then, use a shufps to build the final vector, taking the half
4743 // containing the element from Y from the intermediate, and the other half
4744 // from X.
4745 if (NumHi == 3) {
4746 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004747 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004748 std::swap(V1, V2);
4749 }
4750
4751 // Find the element from V2.
4752 unsigned HiIndex;
4753 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 int Val = PermMask[HiIndex];
4755 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004756 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004757 if (Val >= 4)
4758 break;
4759 }
4760
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 Mask1[0] = PermMask[HiIndex];
4762 Mask1[1] = -1;
4763 Mask1[2] = PermMask[HiIndex^1];
4764 Mask1[3] = -1;
4765 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004766
4767 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 Mask1[0] = PermMask[0];
4769 Mask1[1] = PermMask[1];
4770 Mask1[2] = HiIndex & 1 ? 6 : 4;
4771 Mask1[3] = HiIndex & 1 ? 4 : 6;
4772 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004773 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 Mask1[0] = HiIndex & 1 ? 2 : 0;
4775 Mask1[1] = HiIndex & 1 ? 0 : 2;
4776 Mask1[2] = PermMask[2];
4777 Mask1[3] = PermMask[3];
4778 if (Mask1[2] >= 0)
4779 Mask1[2] += 4;
4780 if (Mask1[3] >= 0)
4781 Mask1[3] += 4;
4782 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004783 }
Evan Chengace3c172008-07-22 21:13:36 +00004784 }
4785
4786 // Break it into (shuffle shuffle_hi, shuffle_lo).
4787 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 SmallVector<int,8> LoMask(4U, -1);
4789 SmallVector<int,8> HiMask(4U, -1);
4790
4791 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004792 unsigned MaskIdx = 0;
4793 unsigned LoIdx = 0;
4794 unsigned HiIdx = 2;
4795 for (unsigned i = 0; i != 4; ++i) {
4796 if (i == 2) {
4797 MaskPtr = &HiMask;
4798 MaskIdx = 1;
4799 LoIdx = 0;
4800 HiIdx = 2;
4801 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 int Idx = PermMask[i];
4803 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004804 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004806 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004808 LoIdx++;
4809 } else {
4810 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004811 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004812 HiIdx++;
4813 }
4814 }
4815
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4817 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4818 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004819 for (unsigned i = 0; i != 4; ++i) {
4820 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004822 } else {
4823 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004824 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004825 }
4826 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004827 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004828}
4829
Dan Gohman475871a2008-07-27 21:46:04 +00004830SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004831X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004833 SDValue V1 = Op.getOperand(0);
4834 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004835 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004836 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004837 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004838 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4840 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004841 bool V1IsSplat = false;
4842 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00004843 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
4844 MachineFunction &MF = DAG.getMachineFunction();
4845 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004846
Nate Begeman9008ca62009-04-27 18:41:29 +00004847 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004848 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004849
Nate Begeman9008ca62009-04-27 18:41:29 +00004850 // Promote splats to v4f32.
4851 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004852 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004853 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00004854 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855 }
4856
Evan Cheng7a831ce2007-12-15 03:00:47 +00004857 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4858 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004861 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004862 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004863 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004865 // FIXME: Figure out a cleaner way to do this.
4866 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004867 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004868 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004869 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4871 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4872 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004873 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004874 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004875 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4876 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004877 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004878 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004879 }
4880 }
Eric Christopherfd179292009-08-27 18:07:15 +00004881
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00004882 if (X86::isPSHUFDMask(SVOp)) {
4883 // The actual implementation will match the mask in the if above and then
4884 // during isel it can match several different instructions, not only pshufd
4885 // as its name says, sad but true, emulate the behavior for now...
4886 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
4887 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
4888
4889 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
Bruno Cardoso Lopesf76c55a2010-08-25 02:55:40 +00004890 (VT == MVT::v4i32 || VT == MVT::v4f32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00004891 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
4892
4893 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
4894
4895 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
4896 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
4897
4898 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
4899 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
4900 TargetMask, DAG);
4901
4902 if (VT == MVT::v4f32)
4903 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
4904 TargetMask, DAG);
4905 }
Eric Christopherfd179292009-08-27 18:07:15 +00004906
Evan Chengf26ffe92008-05-29 08:22:04 +00004907 // Check if this can be converted into a logical shift.
4908 bool isLeft = false;
4909 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004911 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004912 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004913 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004914 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004915 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004916 EVT EltVT = VT.getVectorElementType();
4917 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004918 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004919 }
Eric Christopherfd179292009-08-27 18:07:15 +00004920
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004922 if (V1IsUndef)
4923 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004924 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004925 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004926 if (!isMMX)
4927 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004928 }
Eric Christopherfd179292009-08-27 18:07:15 +00004929
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 // FIXME: fold these into legal mask.
4931 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4932 X86::isMOVSLDUPMask(SVOp) ||
4933 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004934 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004936 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937
Nate Begeman9008ca62009-04-27 18:41:29 +00004938 if (ShouldXformToMOVHLPS(SVOp) ||
4939 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4940 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004941
Evan Chengf26ffe92008-05-29 08:22:04 +00004942 if (isShift) {
4943 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004944 EVT EltVT = VT.getVectorElementType();
4945 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004946 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004947 }
Eric Christopherfd179292009-08-27 18:07:15 +00004948
Evan Cheng9eca5e82006-10-25 21:49:50 +00004949 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004950 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4951 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004952 V1IsSplat = isSplatVector(V1.getNode());
4953 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004954
Chris Lattner8a594482007-11-25 00:24:49 +00004955 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004956 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 Op = CommuteVectorShuffle(SVOp, DAG);
4958 SVOp = cast<ShuffleVectorSDNode>(Op);
4959 V1 = SVOp->getOperand(0);
4960 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004961 std::swap(V1IsSplat, V2IsSplat);
4962 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004963 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004964 }
4965
Nate Begeman9008ca62009-04-27 18:41:29 +00004966 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4967 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004968 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004969 return V1;
4970 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4971 // the instruction selector will not match, so get a canonical MOVL with
4972 // swapped operands to undo the commute.
4973 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004974 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004975
Nate Begeman9008ca62009-04-27 18:41:29 +00004976 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4977 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4978 X86::isUNPCKLMask(SVOp) ||
4979 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004980 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004981
Evan Cheng9bbbb982006-10-25 20:48:19 +00004982 if (V2IsSplat) {
4983 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004984 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004985 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004986 SDValue NewMask = NormalizeMask(SVOp, DAG);
4987 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4988 if (NSVOp != SVOp) {
4989 if (X86::isUNPCKLMask(NSVOp, true)) {
4990 return NewMask;
4991 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4992 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004993 }
4994 }
4995 }
4996
Evan Cheng9eca5e82006-10-25 21:49:50 +00004997 if (Commuted) {
4998 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 // FIXME: this seems wrong.
5000 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5001 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5002 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5003 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5004 X86::isUNPCKLMask(NewSVOp) ||
5005 X86::isUNPCKHMask(NewSVOp))
5006 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005007 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008
Nate Begemanb9a47b82009-02-23 08:49:38 +00005009 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005010
5011 // Normalize the node to match x86 shuffle ops if needed
5012 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5013 return CommuteVectorShuffle(SVOp, DAG);
5014
5015 // Check for legal shuffle and return?
5016 SmallVector<int, 16> PermMask;
5017 SVOp->getMask(PermMask);
5018 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005019 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005020
Evan Cheng14b32e12007-12-11 01:46:18 +00005021 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005023 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005024 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005025 return NewOp;
5026 }
5027
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005029 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005030 if (NewOp.getNode())
5031 return NewOp;
5032 }
Eric Christopherfd179292009-08-27 18:07:15 +00005033
Evan Chengace3c172008-07-22 21:13:36 +00005034 // Handle all 4 wide cases with a number of shuffles except for MMX.
5035 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005036 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005037
Dan Gohman475871a2008-07-27 21:46:04 +00005038 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005039}
5040
Dan Gohman475871a2008-07-27 21:46:04 +00005041SDValue
5042X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005043 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005044 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005045 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005046 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005048 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005050 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005051 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005052 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005053 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5054 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5055 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005056 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5057 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005058 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005060 Op.getOperand(0)),
5061 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005063 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005065 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005066 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005068 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5069 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005070 // result has a single use which is a store or a bitcast to i32. And in
5071 // the case of a store, it's not worth it if the index is a constant 0,
5072 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005073 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005074 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005075 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005076 if ((User->getOpcode() != ISD::STORE ||
5077 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5078 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005079 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005081 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005082 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5083 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005084 Op.getOperand(0)),
5085 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5087 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005088 // ExtractPS works with constant index.
5089 if (isa<ConstantSDNode>(Op.getOperand(1)))
5090 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005091 }
Dan Gohman475871a2008-07-27 21:46:04 +00005092 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005093}
5094
5095
Dan Gohman475871a2008-07-27 21:46:04 +00005096SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005097X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5098 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005100 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101
Evan Cheng62a3f152008-03-24 21:52:23 +00005102 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005104 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005105 return Res;
5106 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005107
Owen Andersone50ed302009-08-10 22:56:29 +00005108 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005109 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005111 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005112 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005113 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005114 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5116 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005117 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005119 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005121 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005122 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005123 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005124 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005125 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005126 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005127 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005128 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005129 if (Idx == 0)
5130 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005131
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005133 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005134 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005135 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005136 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005137 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005138 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005139 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005140 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5141 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5142 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005143 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144 if (Idx == 0)
5145 return Op;
5146
5147 // UNPCKHPD the element to the lowest double word, then movsd.
5148 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5149 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005151 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005152 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005153 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005154 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005155 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 }
5157
Dan Gohman475871a2008-07-27 21:46:04 +00005158 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159}
5160
Dan Gohman475871a2008-07-27 21:46:04 +00005161SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005162X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5163 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005164 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005165 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005166 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005167
Dan Gohman475871a2008-07-27 21:46:04 +00005168 SDValue N0 = Op.getOperand(0);
5169 SDValue N1 = Op.getOperand(1);
5170 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005171
Dan Gohman8a55ce42009-09-23 21:02:20 +00005172 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005173 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005174 unsigned Opc;
5175 if (VT == MVT::v8i16)
5176 Opc = X86ISD::PINSRW;
5177 else if (VT == MVT::v4i16)
5178 Opc = X86ISD::MMX_PINSRW;
5179 else if (VT == MVT::v16i8)
5180 Opc = X86ISD::PINSRB;
5181 else
5182 Opc = X86ISD::PINSRB;
5183
Nate Begeman14d12ca2008-02-11 04:19:36 +00005184 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5185 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005186 if (N1.getValueType() != MVT::i32)
5187 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5188 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005189 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005190 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005191 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005192 // Bits [7:6] of the constant are the source select. This will always be
5193 // zero here. The DAG Combiner may combine an extract_elt index into these
5194 // bits. For example (insert (extract, 3), 2) could be matched by putting
5195 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005196 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005197 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005198 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005199 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005200 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005201 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005202 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005203 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005204 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005205 // PINSR* works with constant index.
5206 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005207 }
Dan Gohman475871a2008-07-27 21:46:04 +00005208 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005209}
5210
Dan Gohman475871a2008-07-27 21:46:04 +00005211SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005212X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005213 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005214 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005215
5216 if (Subtarget->hasSSE41())
5217 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5218
Dan Gohman8a55ce42009-09-23 21:02:20 +00005219 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005220 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005221
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005222 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005223 SDValue N0 = Op.getOperand(0);
5224 SDValue N1 = Op.getOperand(1);
5225 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005226
Dan Gohman8a55ce42009-09-23 21:02:20 +00005227 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005228 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5229 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 if (N1.getValueType() != MVT::i32)
5231 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5232 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005233 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005234 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5235 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005236 }
Dan Gohman475871a2008-07-27 21:46:04 +00005237 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238}
5239
Dan Gohman475871a2008-07-27 21:46:04 +00005240SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005241X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005242 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005243
5244 if (Op.getValueType() == MVT::v1i64 &&
5245 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005247
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5249 EVT VT = MVT::v2i32;
5250 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005251 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 case MVT::v16i8:
5253 case MVT::v8i16:
5254 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005255 break;
5256 }
Dale Johannesenace16102009-02-03 19:33:06 +00005257 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5258 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259}
5260
Bill Wendling056292f2008-09-16 21:48:12 +00005261// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5262// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5263// one of the above mentioned nodes. It has to be wrapped because otherwise
5264// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5265// be used to form addressing mode. These wrapped nodes will be selected
5266// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005267SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005268X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005270
Chris Lattner41621a22009-06-26 19:22:52 +00005271 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5272 // global base reg.
5273 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005274 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005275 CodeModel::Model M = getTargetMachine().getCodeModel();
5276
Chris Lattner4f066492009-07-11 20:29:19 +00005277 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005278 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005279 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005280 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005281 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005282 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005283 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005284
Evan Cheng1606e8e2009-03-13 07:51:59 +00005285 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005286 CP->getAlignment(),
5287 CP->getOffset(), OpFlag);
5288 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005289 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005290 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005291 if (OpFlag) {
5292 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005293 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005294 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005295 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 }
5297
5298 return Result;
5299}
5300
Dan Gohmand858e902010-04-17 15:26:15 +00005301SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005302 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005303
Chris Lattner18c59872009-06-27 04:16:01 +00005304 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5305 // global base reg.
5306 unsigned char OpFlag = 0;
5307 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005308 CodeModel::Model M = getTargetMachine().getCodeModel();
5309
Chris Lattner4f066492009-07-11 20:29:19 +00005310 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005311 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005312 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005313 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005314 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005315 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005316 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005317
Chris Lattner18c59872009-06-27 04:16:01 +00005318 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5319 OpFlag);
5320 DebugLoc DL = JT->getDebugLoc();
5321 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005322
Chris Lattner18c59872009-06-27 04:16:01 +00005323 // With PIC, the address is actually $g + Offset.
5324 if (OpFlag) {
5325 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5326 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005327 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005328 Result);
5329 }
Eric Christopherfd179292009-08-27 18:07:15 +00005330
Chris Lattner18c59872009-06-27 04:16:01 +00005331 return Result;
5332}
5333
5334SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005335X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005336 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005337
Chris Lattner18c59872009-06-27 04:16:01 +00005338 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5339 // global base reg.
5340 unsigned char OpFlag = 0;
5341 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005342 CodeModel::Model M = getTargetMachine().getCodeModel();
5343
Chris Lattner4f066492009-07-11 20:29:19 +00005344 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005345 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005346 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005347 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005348 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005349 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005350 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005351
Chris Lattner18c59872009-06-27 04:16:01 +00005352 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005353
Chris Lattner18c59872009-06-27 04:16:01 +00005354 DebugLoc DL = Op.getDebugLoc();
5355 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005356
5357
Chris Lattner18c59872009-06-27 04:16:01 +00005358 // With PIC, the address is actually $g + Offset.
5359 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005360 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005361 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5362 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005363 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005364 Result);
5365 }
Eric Christopherfd179292009-08-27 18:07:15 +00005366
Chris Lattner18c59872009-06-27 04:16:01 +00005367 return Result;
5368}
5369
Dan Gohman475871a2008-07-27 21:46:04 +00005370SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005371X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005372 // Create the TargetBlockAddressAddress node.
5373 unsigned char OpFlags =
5374 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005375 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005376 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005377 DebugLoc dl = Op.getDebugLoc();
5378 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5379 /*isTarget=*/true, OpFlags);
5380
Dan Gohmanf705adb2009-10-30 01:28:02 +00005381 if (Subtarget->isPICStyleRIPRel() &&
5382 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005383 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5384 else
5385 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005386
Dan Gohman29cbade2009-11-20 23:18:13 +00005387 // With PIC, the address is actually $g + Offset.
5388 if (isGlobalRelativeToPICBase(OpFlags)) {
5389 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5390 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5391 Result);
5392 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005393
5394 return Result;
5395}
5396
5397SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005398X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005399 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005400 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005401 // Create the TargetGlobalAddress node, folding in the constant
5402 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005403 unsigned char OpFlags =
5404 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005405 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005406 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005407 if (OpFlags == X86II::MO_NO_FLAG &&
5408 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005409 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005410 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005411 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005412 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005413 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005414 }
Eric Christopherfd179292009-08-27 18:07:15 +00005415
Chris Lattner4f066492009-07-11 20:29:19 +00005416 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005417 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005418 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5419 else
5420 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005421
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005422 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005423 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005424 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5425 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005426 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Chris Lattner36c25012009-07-10 07:34:39 +00005429 // For globals that require a load from a stub to get the address, emit the
5430 // load.
5431 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005432 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005433 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434
Dan Gohman6520e202008-10-18 02:06:02 +00005435 // If there was a non-zero offset that we didn't fold, create an explicit
5436 // addition for it.
5437 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005438 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005439 DAG.getConstant(Offset, getPointerTy()));
5440
Evan Cheng0db9fe62006-04-25 20:13:52 +00005441 return Result;
5442}
5443
Evan Chengda43bcf2008-09-24 00:05:32 +00005444SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005445X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005446 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005447 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005448 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005449}
5450
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005451static SDValue
5452GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005453 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005454 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005455 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005457 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005458 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005459 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005460 GA->getOffset(),
5461 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005462 if (InFlag) {
5463 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005464 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005465 } else {
5466 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005467 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005468 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005469
5470 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005471 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005472
Rafael Espindola15f1b662009-04-24 12:59:40 +00005473 SDValue Flag = Chain.getValue(1);
5474 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005475}
5476
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005477// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005478static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005479LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005480 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005481 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005482 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5483 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005484 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005485 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005486 InFlag = Chain.getValue(1);
5487
Chris Lattnerb903bed2009-06-26 21:20:29 +00005488 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005489}
5490
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005491// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005492static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005493LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005494 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005495 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5496 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005497}
5498
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005499// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5500// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005501static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005502 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005503 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005504 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005505 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005506 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005507 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005508 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005510
5511 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005512 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005513
Chris Lattnerb903bed2009-06-26 21:20:29 +00005514 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005515 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5516 // initialexec.
5517 unsigned WrapperKind = X86ISD::Wrapper;
5518 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005519 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005520 } else if (is64Bit) {
5521 assert(model == TLSModel::InitialExec);
5522 OperandFlags = X86II::MO_GOTTPOFF;
5523 WrapperKind = X86ISD::WrapperRIP;
5524 } else {
5525 assert(model == TLSModel::InitialExec);
5526 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005527 }
Eric Christopherfd179292009-08-27 18:07:15 +00005528
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005529 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5530 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005531 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5532 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005533 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005534 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005535
Rafael Espindola9a580232009-02-27 13:37:18 +00005536 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005537 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005538 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005539
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005540 // The address of the thread local variable is the add of the thread
5541 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005542 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005543}
5544
Dan Gohman475871a2008-07-27 21:46:04 +00005545SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005546X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005547
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005548 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005549 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005550
Eric Christopher30ef0e52010-06-03 04:07:48 +00005551 if (Subtarget->isTargetELF()) {
5552 // TODO: implement the "local dynamic" model
5553 // TODO: implement the "initial exec"model for pic executables
5554
5555 // If GV is an alias then use the aliasee for determining
5556 // thread-localness.
5557 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5558 GV = GA->resolveAliasedGlobal(false);
5559
5560 TLSModel::Model model
5561 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5562
5563 switch (model) {
5564 case TLSModel::GeneralDynamic:
5565 case TLSModel::LocalDynamic: // not implemented
5566 if (Subtarget->is64Bit())
5567 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5568 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5569
5570 case TLSModel::InitialExec:
5571 case TLSModel::LocalExec:
5572 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5573 Subtarget->is64Bit());
5574 }
5575 } else if (Subtarget->isTargetDarwin()) {
5576 // Darwin only has one model of TLS. Lower to that.
5577 unsigned char OpFlag = 0;
5578 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5579 X86ISD::WrapperRIP : X86ISD::Wrapper;
5580
5581 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5582 // global base reg.
5583 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5584 !Subtarget->is64Bit();
5585 if (PIC32)
5586 OpFlag = X86II::MO_TLVP_PIC_BASE;
5587 else
5588 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005589 DebugLoc DL = Op.getDebugLoc();
5590 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005591 getPointerTy(),
5592 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005593 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5594
5595 // With PIC32, the address is actually $g + Offset.
5596 if (PIC32)
5597 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5598 DAG.getNode(X86ISD::GlobalBaseReg,
5599 DebugLoc(), getPointerTy()),
5600 Offset);
5601
5602 // Lowering the machine isd will make sure everything is in the right
5603 // location.
5604 SDValue Args[] = { Offset };
5605 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5606
5607 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5608 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5609 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005610
Eric Christopher30ef0e52010-06-03 04:07:48 +00005611 // And our return value (tls address) is in the standard call return value
5612 // location.
5613 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5614 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005615 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005616
5617 assert(false &&
5618 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005619
Torok Edwinc23197a2009-07-14 16:55:14 +00005620 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005621 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005622}
5623
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005625/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005626/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005627SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005628 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005629 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005630 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005631 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005632 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005633 SDValue ShOpLo = Op.getOperand(0);
5634 SDValue ShOpHi = Op.getOperand(1);
5635 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005636 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005638 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005639
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005641 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005642 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5643 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005644 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005645 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5646 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005647 }
Evan Chenge3413162006-01-09 18:33:28 +00005648
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5650 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005651 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005653
Dan Gohman475871a2008-07-27 21:46:04 +00005654 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005656 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5657 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005658
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005659 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005660 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5661 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005662 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005663 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5664 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005665 }
5666
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005668 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005669}
Evan Chenga3195e82006-01-12 22:54:21 +00005670
Dan Gohmand858e902010-04-17 15:26:15 +00005671SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5672 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005673 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005674
5675 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005677 return Op;
5678 }
5679 return SDValue();
5680 }
5681
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005683 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005684
Eli Friedman36df4992009-05-27 00:47:34 +00005685 // These are really Legal; return the operand so the caller accepts it as
5686 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005688 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005690 Subtarget->is64Bit()) {
5691 return Op;
5692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005693
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005694 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005695 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005696 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005697 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005698 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005699 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005700 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005701 PseudoSourceValue::getFixedStack(SSFI), 0,
5702 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005703 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5704}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005705
Owen Andersone50ed302009-08-10 22:56:29 +00005706SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005707 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005708 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005709 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005710 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005711 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005712 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005713 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005715 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005717 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005718 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005719 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005720
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005721 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005722 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005723 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005724
5725 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5726 // shouldn't be necessary except that RFP cannot be live across
5727 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005728 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005729 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005730 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005732 SDValue Ops[] = {
5733 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5734 };
5735 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005736 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005737 PseudoSourceValue::getFixedStack(SSFI), 0,
5738 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005739 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005740
Evan Cheng0db9fe62006-04-25 20:13:52 +00005741 return Result;
5742}
5743
Bill Wendling8b8a6362009-01-17 03:56:04 +00005744// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005745SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5746 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005747 // This algorithm is not obvious. Here it is in C code, more or less:
5748 /*
5749 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5750 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5751 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005752
Bill Wendling8b8a6362009-01-17 03:56:04 +00005753 // Copy ints to xmm registers.
5754 __m128i xh = _mm_cvtsi32_si128( hi );
5755 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005756
Bill Wendling8b8a6362009-01-17 03:56:04 +00005757 // Combine into low half of a single xmm register.
5758 __m128i x = _mm_unpacklo_epi32( xh, xl );
5759 __m128d d;
5760 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005761
Bill Wendling8b8a6362009-01-17 03:56:04 +00005762 // Merge in appropriate exponents to give the integer bits the right
5763 // magnitude.
5764 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005765
Bill Wendling8b8a6362009-01-17 03:56:04 +00005766 // Subtract away the biases to deal with the IEEE-754 double precision
5767 // implicit 1.
5768 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005769
Bill Wendling8b8a6362009-01-17 03:56:04 +00005770 // All conversions up to here are exact. The correctly rounded result is
5771 // calculated using the current rounding mode using the following
5772 // horizontal add.
5773 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5774 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5775 // store doesn't really need to be here (except
5776 // maybe to zero the other double)
5777 return sd;
5778 }
5779 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005780
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005781 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005782 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005783
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005784 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005785 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005786 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5787 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5788 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5789 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005790 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005791 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005792
Bill Wendling8b8a6362009-01-17 03:56:04 +00005793 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005794 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005795 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005796 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005797 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005798 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005799 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005800
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5802 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005803 Op.getOperand(0),
5804 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5806 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005807 Op.getOperand(0),
5808 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5810 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005811 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005812 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5814 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5815 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005816 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005817 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005819
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005820 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005821 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5823 DAG.getUNDEF(MVT::v2f64), ShufMask);
5824 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5825 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005826 DAG.getIntPtrConstant(0));
5827}
5828
Bill Wendling8b8a6362009-01-17 03:56:04 +00005829// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005830SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5831 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005832 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005833 // FP constant to bias correct the final result.
5834 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005836
5837 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5839 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005840 Op.getOperand(0),
5841 DAG.getIntPtrConstant(0)));
5842
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5844 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005845 DAG.getIntPtrConstant(0));
5846
5847 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5849 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005850 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 MVT::v2f64, Load)),
5852 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005853 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 MVT::v2f64, Bias)));
5855 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5856 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005857 DAG.getIntPtrConstant(0));
5858
5859 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005861
5862 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005863 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005864
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005866 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005867 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005869 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005870 }
5871
5872 // Handle final rounding.
5873 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005874}
5875
Dan Gohmand858e902010-04-17 15:26:15 +00005876SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5877 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005878 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005879 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005880
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005881 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005882 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5883 // the optimization here.
5884 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005885 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005886
Owen Andersone50ed302009-08-10 22:56:29 +00005887 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005888 EVT DstVT = Op.getValueType();
5889 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005890 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005891 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005892 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005893
5894 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005896 if (SrcVT == MVT::i32) {
5897 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5898 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5899 getPointerTy(), StackSlot, WordOff);
5900 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5901 StackSlot, NULL, 0, false, false, 0);
5902 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5903 OffsetSlot, NULL, 0, false, false, 0);
5904 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5905 return Fild;
5906 }
5907
5908 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5909 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005910 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005911 // For i64 source, we need to add the appropriate power of 2 if the input
5912 // was negative. This is the same as the optimization in
5913 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5914 // we must be careful to do the computation in x87 extended precision, not
5915 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5916 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5917 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5918 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5919
5920 APInt FF(32, 0x5F800000ULL);
5921
5922 // Check whether the sign bit is set.
5923 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5924 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5925 ISD::SETLT);
5926
5927 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5928 SDValue FudgePtr = DAG.getConstantPool(
5929 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5930 getPointerTy());
5931
5932 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5933 SDValue Zero = DAG.getIntPtrConstant(0);
5934 SDValue Four = DAG.getIntPtrConstant(4);
5935 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5936 Zero, Four);
5937 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5938
5939 // Load the value out, extending it from f32 to f80.
5940 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005941 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005942 FudgePtr, PseudoSourceValue::getConstantPool(),
5943 0, MVT::f32, false, false, 4);
5944 // Extend everything to 80 bits to force it to be done on x87.
5945 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5946 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005947}
5948
Dan Gohman475871a2008-07-27 21:46:04 +00005949std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005950FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005951 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005952
Owen Andersone50ed302009-08-10 22:56:29 +00005953 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005954
5955 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5957 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005958 }
5959
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5961 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005962 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005963
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005964 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005965 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005966 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005967 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005968 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005969 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005970 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005971 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005972
Evan Cheng87c89352007-10-15 20:11:21 +00005973 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5974 // stack slot.
5975 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005976 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005977 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005979
Evan Cheng0db9fe62006-04-25 20:13:52 +00005980 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005981 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005982 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005983 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5984 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5985 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005986 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005987
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SDValue Chain = DAG.getEntryNode();
5989 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005990 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005991 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005992 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005993 PseudoSourceValue::getFixedStack(SSFI), 0,
5994 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005996 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005997 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5998 };
Dale Johannesenace16102009-02-03 19:33:06 +00005999 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006000 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006001 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006002 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6003 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006004
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006006 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006008
Chris Lattner27a6c732007-11-24 07:07:01 +00006009 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010}
6011
Dan Gohmand858e902010-04-17 15:26:15 +00006012SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6013 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006014 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006015 if (Op.getValueType() == MVT::v2i32 &&
6016 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006017 return Op;
6018 }
6019 return SDValue();
6020 }
6021
Eli Friedman948e95a2009-05-23 09:59:16 +00006022 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006023 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006024 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6025 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006026
Chris Lattner27a6c732007-11-24 07:07:01 +00006027 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006028 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006029 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006030}
6031
Dan Gohmand858e902010-04-17 15:26:15 +00006032SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6033 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006034 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6035 SDValue FIST = Vals.first, StackSlot = Vals.second;
6036 assert(FIST.getNode() && "Unexpected failure");
6037
6038 // Load the result.
6039 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006040 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006041}
6042
Dan Gohmand858e902010-04-17 15:26:15 +00006043SDValue X86TargetLowering::LowerFABS(SDValue Op,
6044 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006045 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006046 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006047 EVT VT = Op.getValueType();
6048 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006049 if (VT.isVector())
6050 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006051 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006052 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006053 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006054 CV.push_back(C);
6055 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006056 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006057 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006058 CV.push_back(C);
6059 CV.push_back(C);
6060 CV.push_back(C);
6061 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006062 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006063 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006064 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006065 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006066 PseudoSourceValue::getConstantPool(), 0,
6067 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006068 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006069}
6070
Dan Gohmand858e902010-04-17 15:26:15 +00006071SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006072 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006073 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006074 EVT VT = Op.getValueType();
6075 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006076 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006077 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006078 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006079 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006080 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006081 CV.push_back(C);
6082 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006083 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006084 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006085 CV.push_back(C);
6086 CV.push_back(C);
6087 CV.push_back(C);
6088 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006089 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006090 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006091 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006092 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006093 PseudoSourceValue::getConstantPool(), 0,
6094 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006095 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006096 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006097 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6098 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006099 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006100 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006101 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006102 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006103 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006104}
6105
Dan Gohmand858e902010-04-17 15:26:15 +00006106SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006107 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006108 SDValue Op0 = Op.getOperand(0);
6109 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006110 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006111 EVT VT = Op.getValueType();
6112 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006113
6114 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006115 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006116 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006117 SrcVT = VT;
6118 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006119 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006120 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006121 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006122 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006123 }
6124
6125 // At this point the operands and the result should have the same
6126 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006127
Evan Cheng68c47cb2007-01-05 07:55:56 +00006128 // First get the sign bit of second operand.
6129 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006130 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006131 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6132 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006133 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006134 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6135 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006138 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006139 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006140 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006141 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006142 PseudoSourceValue::getConstantPool(), 0,
6143 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006144 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006145
6146 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006147 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006148 // Op0 is MVT::f32, Op1 is MVT::f64.
6149 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6150 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6151 DAG.getConstant(32, MVT::i32));
6152 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6153 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006154 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006155 }
6156
Evan Cheng73d6cf12007-01-05 21:37:56 +00006157 // Clear first operand sign bit.
6158 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006160 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6161 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006162 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006163 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006167 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006168 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006169 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006170 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006171 PseudoSourceValue::getConstantPool(), 0,
6172 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006173 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006174
6175 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006176 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006177}
6178
Dan Gohman076aee32009-03-04 19:44:21 +00006179/// Emit nodes that will be selected as "test Op0,Op0", or something
6180/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006181SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006182 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006183 DebugLoc dl = Op.getDebugLoc();
6184
Dan Gohman31125812009-03-07 01:58:32 +00006185 // CF and OF aren't always set the way we want. Determine which
6186 // of these we need.
6187 bool NeedCF = false;
6188 bool NeedOF = false;
6189 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006190 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006191 case X86::COND_A: case X86::COND_AE:
6192 case X86::COND_B: case X86::COND_BE:
6193 NeedCF = true;
6194 break;
6195 case X86::COND_G: case X86::COND_GE:
6196 case X86::COND_L: case X86::COND_LE:
6197 case X86::COND_O: case X86::COND_NO:
6198 NeedOF = true;
6199 break;
Dan Gohman31125812009-03-07 01:58:32 +00006200 }
6201
Dan Gohman076aee32009-03-04 19:44:21 +00006202 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006203 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6204 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006205 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6206 // Emit a CMP with 0, which is the TEST pattern.
6207 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6208 DAG.getConstant(0, Op.getValueType()));
6209
6210 unsigned Opcode = 0;
6211 unsigned NumOperands = 0;
6212 switch (Op.getNode()->getOpcode()) {
6213 case ISD::ADD:
6214 // Due to an isel shortcoming, be conservative if this add is likely to be
6215 // selected as part of a load-modify-store instruction. When the root node
6216 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6217 // uses of other nodes in the match, such as the ADD in this case. This
6218 // leads to the ADD being left around and reselected, with the result being
6219 // two adds in the output. Alas, even if none our users are stores, that
6220 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6221 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6222 // climbing the DAG back to the root, and it doesn't seem to be worth the
6223 // effort.
6224 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006225 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006226 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6227 goto default_case;
6228
6229 if (ConstantSDNode *C =
6230 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6231 // An add of one will be selected as an INC.
6232 if (C->getAPIntValue() == 1) {
6233 Opcode = X86ISD::INC;
6234 NumOperands = 1;
6235 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006236 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006237
6238 // An add of negative one (subtract of one) will be selected as a DEC.
6239 if (C->getAPIntValue().isAllOnesValue()) {
6240 Opcode = X86ISD::DEC;
6241 NumOperands = 1;
6242 break;
6243 }
Dan Gohman076aee32009-03-04 19:44:21 +00006244 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006245
6246 // Otherwise use a regular EFLAGS-setting add.
6247 Opcode = X86ISD::ADD;
6248 NumOperands = 2;
6249 break;
6250 case ISD::AND: {
6251 // If the primary and result isn't used, don't bother using X86ISD::AND,
6252 // because a TEST instruction will be better.
6253 bool NonFlagUse = false;
6254 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6255 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6256 SDNode *User = *UI;
6257 unsigned UOpNo = UI.getOperandNo();
6258 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6259 // Look pass truncate.
6260 UOpNo = User->use_begin().getOperandNo();
6261 User = *User->use_begin();
6262 }
6263
6264 if (User->getOpcode() != ISD::BRCOND &&
6265 User->getOpcode() != ISD::SETCC &&
6266 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6267 NonFlagUse = true;
6268 break;
6269 }
Dan Gohman076aee32009-03-04 19:44:21 +00006270 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006271
6272 if (!NonFlagUse)
6273 break;
6274 }
6275 // FALL THROUGH
6276 case ISD::SUB:
6277 case ISD::OR:
6278 case ISD::XOR:
6279 // Due to the ISEL shortcoming noted above, be conservative if this op is
6280 // likely to be selected as part of a load-modify-store instruction.
6281 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6282 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6283 if (UI->getOpcode() == ISD::STORE)
6284 goto default_case;
6285
6286 // Otherwise use a regular EFLAGS-setting instruction.
6287 switch (Op.getNode()->getOpcode()) {
6288 default: llvm_unreachable("unexpected operator!");
6289 case ISD::SUB: Opcode = X86ISD::SUB; break;
6290 case ISD::OR: Opcode = X86ISD::OR; break;
6291 case ISD::XOR: Opcode = X86ISD::XOR; break;
6292 case ISD::AND: Opcode = X86ISD::AND; break;
6293 }
6294
6295 NumOperands = 2;
6296 break;
6297 case X86ISD::ADD:
6298 case X86ISD::SUB:
6299 case X86ISD::INC:
6300 case X86ISD::DEC:
6301 case X86ISD::OR:
6302 case X86ISD::XOR:
6303 case X86ISD::AND:
6304 return SDValue(Op.getNode(), 1);
6305 default:
6306 default_case:
6307 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006308 }
6309
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006310 if (Opcode == 0)
6311 // Emit a CMP with 0, which is the TEST pattern.
6312 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6313 DAG.getConstant(0, Op.getValueType()));
6314
6315 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6316 SmallVector<SDValue, 4> Ops;
6317 for (unsigned i = 0; i != NumOperands; ++i)
6318 Ops.push_back(Op.getOperand(i));
6319
6320 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6321 DAG.ReplaceAllUsesWith(Op, New);
6322 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006323}
6324
6325/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6326/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006327SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006328 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006329 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6330 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006331 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006332
6333 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006334 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006335}
6336
Evan Chengd40d03e2010-01-06 19:38:29 +00006337/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6338/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006339SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6340 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006341 SDValue Op0 = And.getOperand(0);
6342 SDValue Op1 = And.getOperand(1);
6343 if (Op0.getOpcode() == ISD::TRUNCATE)
6344 Op0 = Op0.getOperand(0);
6345 if (Op1.getOpcode() == ISD::TRUNCATE)
6346 Op1 = Op1.getOperand(0);
6347
Evan Chengd40d03e2010-01-06 19:38:29 +00006348 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006349 if (Op1.getOpcode() == ISD::SHL)
6350 std::swap(Op0, Op1);
6351 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006352 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6353 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006354 // If we looked past a truncate, check that it's only truncating away
6355 // known zeros.
6356 unsigned BitWidth = Op0.getValueSizeInBits();
6357 unsigned AndBitWidth = And.getValueSizeInBits();
6358 if (BitWidth > AndBitWidth) {
6359 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6360 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6361 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6362 return SDValue();
6363 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006364 LHS = Op1;
6365 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006366 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006367 } else if (Op1.getOpcode() == ISD::Constant) {
6368 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6369 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006370 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6371 LHS = AndLHS.getOperand(0);
6372 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006373 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006374 }
Evan Cheng0488db92007-09-25 01:57:46 +00006375
Evan Chengd40d03e2010-01-06 19:38:29 +00006376 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006377 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006378 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006379 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006380 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006381 // Also promote i16 to i32 for performance / code size reason.
6382 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006383 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006384 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006385
Evan Chengd40d03e2010-01-06 19:38:29 +00006386 // If the operand types disagree, extend the shift amount to match. Since
6387 // BT ignores high bits (like shifts) we can use anyextend.
6388 if (LHS.getValueType() != RHS.getValueType())
6389 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006390
Evan Chengd40d03e2010-01-06 19:38:29 +00006391 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6392 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6393 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6394 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006395 }
6396
Evan Cheng54de3ea2010-01-05 06:52:31 +00006397 return SDValue();
6398}
6399
Dan Gohmand858e902010-04-17 15:26:15 +00006400SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006401 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6402 SDValue Op0 = Op.getOperand(0);
6403 SDValue Op1 = Op.getOperand(1);
6404 DebugLoc dl = Op.getDebugLoc();
6405 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6406
6407 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006408 // Lower (X & (1 << N)) == 0 to BT(X, N).
6409 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6410 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6411 if (Op0.getOpcode() == ISD::AND &&
6412 Op0.hasOneUse() &&
6413 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006414 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006415 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6416 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6417 if (NewSetCC.getNode())
6418 return NewSetCC;
6419 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006420
Evan Cheng2c755ba2010-02-27 07:36:59 +00006421 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6422 if (Op0.getOpcode() == X86ISD::SETCC &&
6423 Op1.getOpcode() == ISD::Constant &&
6424 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6425 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6426 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6427 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6428 bool Invert = (CC == ISD::SETNE) ^
6429 cast<ConstantSDNode>(Op1)->isNullValue();
6430 if (Invert)
6431 CCode = X86::GetOppositeBranchCondition(CCode);
6432 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6433 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6434 }
6435
Evan Chenge5b51ac2010-04-17 06:13:15 +00006436 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006437 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006438 if (X86CC == X86::COND_INVALID)
6439 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006440
Evan Cheng552f09a2010-04-26 19:06:11 +00006441 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006442
6443 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006444 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006445 return DAG.getNode(ISD::AND, dl, MVT::i8,
6446 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6447 DAG.getConstant(X86CC, MVT::i8), Cond),
6448 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006449
Owen Anderson825b72b2009-08-11 20:47:22 +00006450 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6451 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006452}
6453
Dan Gohmand858e902010-04-17 15:26:15 +00006454SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006455 SDValue Cond;
6456 SDValue Op0 = Op.getOperand(0);
6457 SDValue Op1 = Op.getOperand(1);
6458 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006459 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006460 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6461 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006462 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006463
6464 if (isFP) {
6465 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006466 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006467 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6468 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006469 bool Swap = false;
6470
6471 switch (SetCCOpcode) {
6472 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006473 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006474 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006475 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006476 case ISD::SETGT: Swap = true; // Fallthrough
6477 case ISD::SETLT:
6478 case ISD::SETOLT: SSECC = 1; break;
6479 case ISD::SETOGE:
6480 case ISD::SETGE: Swap = true; // Fallthrough
6481 case ISD::SETLE:
6482 case ISD::SETOLE: SSECC = 2; break;
6483 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006484 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006485 case ISD::SETNE: SSECC = 4; break;
6486 case ISD::SETULE: Swap = true;
6487 case ISD::SETUGE: SSECC = 5; break;
6488 case ISD::SETULT: Swap = true;
6489 case ISD::SETUGT: SSECC = 6; break;
6490 case ISD::SETO: SSECC = 7; break;
6491 }
6492 if (Swap)
6493 std::swap(Op0, Op1);
6494
Nate Begemanfb8ead02008-07-25 19:05:58 +00006495 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006496 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006497 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006498 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006499 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6500 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006501 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006502 }
6503 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6506 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006507 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006508 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006509 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006510 }
6511 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006512 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006514
Nate Begeman30a0de92008-07-17 16:51:19 +00006515 // We are handling one of the integer comparisons here. Since SSE only has
6516 // GT and EQ comparisons for integer, swapping operands and multiple
6517 // operations may be required for some comparisons.
6518 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6519 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006520
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006522 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 case MVT::v8i8:
6524 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6525 case MVT::v4i16:
6526 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6527 case MVT::v2i32:
6528 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6529 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006530 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006531
Nate Begeman30a0de92008-07-17 16:51:19 +00006532 switch (SetCCOpcode) {
6533 default: break;
6534 case ISD::SETNE: Invert = true;
6535 case ISD::SETEQ: Opc = EQOpc; break;
6536 case ISD::SETLT: Swap = true;
6537 case ISD::SETGT: Opc = GTOpc; break;
6538 case ISD::SETGE: Swap = true;
6539 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6540 case ISD::SETULT: Swap = true;
6541 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6542 case ISD::SETUGE: Swap = true;
6543 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6544 }
6545 if (Swap)
6546 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006547
Nate Begeman30a0de92008-07-17 16:51:19 +00006548 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6549 // bits of the inputs before performing those operations.
6550 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006551 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006552 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6553 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006554 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006555 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6556 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006557 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6558 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006559 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006560
Dale Johannesenace16102009-02-03 19:33:06 +00006561 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006562
6563 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006564 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006565 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006566
Nate Begeman30a0de92008-07-17 16:51:19 +00006567 return Result;
6568}
Evan Cheng0488db92007-09-25 01:57:46 +00006569
Evan Cheng370e5342008-12-03 08:38:43 +00006570// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006571static bool isX86LogicalCmp(SDValue Op) {
6572 unsigned Opc = Op.getNode()->getOpcode();
6573 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6574 return true;
6575 if (Op.getResNo() == 1 &&
6576 (Opc == X86ISD::ADD ||
6577 Opc == X86ISD::SUB ||
6578 Opc == X86ISD::SMUL ||
6579 Opc == X86ISD::UMUL ||
6580 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006581 Opc == X86ISD::DEC ||
6582 Opc == X86ISD::OR ||
6583 Opc == X86ISD::XOR ||
6584 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006585 return true;
6586
6587 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006588}
6589
Dan Gohmand858e902010-04-17 15:26:15 +00006590SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006591 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006593 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006594 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006595
Dan Gohman1a492952009-10-20 16:22:37 +00006596 if (Cond.getOpcode() == ISD::SETCC) {
6597 SDValue NewCond = LowerSETCC(Cond, DAG);
6598 if (NewCond.getNode())
6599 Cond = NewCond;
6600 }
Evan Cheng734503b2006-09-11 02:19:56 +00006601
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006602 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6603 SDValue Op1 = Op.getOperand(1);
6604 SDValue Op2 = Op.getOperand(2);
6605 if (Cond.getOpcode() == X86ISD::SETCC &&
6606 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6607 SDValue Cmp = Cond.getOperand(1);
6608 if (Cmp.getOpcode() == X86ISD::CMP) {
6609 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6610 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6611 ConstantSDNode *RHSC =
6612 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6613 if (N1C && N1C->isAllOnesValue() &&
6614 N2C && N2C->isNullValue() &&
6615 RHSC && RHSC->isNullValue()) {
6616 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006617 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006618 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6619 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6620 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6621 }
6622 }
6623 }
6624
Evan Chengad9c0a32009-12-15 00:53:42 +00006625 // Look pass (and (setcc_carry (cmp ...)), 1).
6626 if (Cond.getOpcode() == ISD::AND &&
6627 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6628 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6629 if (C && C->getAPIntValue() == 1)
6630 Cond = Cond.getOperand(0);
6631 }
6632
Evan Cheng3f41d662007-10-08 22:16:29 +00006633 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6634 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006635 if (Cond.getOpcode() == X86ISD::SETCC ||
6636 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006637 CC = Cond.getOperand(0);
6638
Dan Gohman475871a2008-07-27 21:46:04 +00006639 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006640 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006641 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006642
Evan Cheng3f41d662007-10-08 22:16:29 +00006643 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006644 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006645 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006646 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006647
Chris Lattnerd1980a52009-03-12 06:52:53 +00006648 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6649 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006650 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006651 addTest = false;
6652 }
6653 }
6654
6655 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006656 // Look pass the truncate.
6657 if (Cond.getOpcode() == ISD::TRUNCATE)
6658 Cond = Cond.getOperand(0);
6659
6660 // We know the result of AND is compared against zero. Try to match
6661 // it to BT.
6662 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6663 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6664 if (NewSetCC.getNode()) {
6665 CC = NewSetCC.getOperand(0);
6666 Cond = NewSetCC.getOperand(1);
6667 addTest = false;
6668 }
6669 }
6670 }
6671
6672 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006674 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006675 }
6676
Evan Cheng0488db92007-09-25 01:57:46 +00006677 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6678 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006679 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6680 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006681 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006682}
6683
Evan Cheng370e5342008-12-03 08:38:43 +00006684// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6685// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6686// from the AND / OR.
6687static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6688 Opc = Op.getOpcode();
6689 if (Opc != ISD::OR && Opc != ISD::AND)
6690 return false;
6691 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6692 Op.getOperand(0).hasOneUse() &&
6693 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6694 Op.getOperand(1).hasOneUse());
6695}
6696
Evan Cheng961d6d42009-02-02 08:19:07 +00006697// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6698// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006699static bool isXor1OfSetCC(SDValue Op) {
6700 if (Op.getOpcode() != ISD::XOR)
6701 return false;
6702 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6703 if (N1C && N1C->getAPIntValue() == 1) {
6704 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6705 Op.getOperand(0).hasOneUse();
6706 }
6707 return false;
6708}
6709
Dan Gohmand858e902010-04-17 15:26:15 +00006710SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006711 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006712 SDValue Chain = Op.getOperand(0);
6713 SDValue Cond = Op.getOperand(1);
6714 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006715 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006716 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006717
Dan Gohman1a492952009-10-20 16:22:37 +00006718 if (Cond.getOpcode() == ISD::SETCC) {
6719 SDValue NewCond = LowerSETCC(Cond, DAG);
6720 if (NewCond.getNode())
6721 Cond = NewCond;
6722 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006723#if 0
6724 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006725 else if (Cond.getOpcode() == X86ISD::ADD ||
6726 Cond.getOpcode() == X86ISD::SUB ||
6727 Cond.getOpcode() == X86ISD::SMUL ||
6728 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006729 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006730#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006731
Evan Chengad9c0a32009-12-15 00:53:42 +00006732 // Look pass (and (setcc_carry (cmp ...)), 1).
6733 if (Cond.getOpcode() == ISD::AND &&
6734 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6735 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6736 if (C && C->getAPIntValue() == 1)
6737 Cond = Cond.getOperand(0);
6738 }
6739
Evan Cheng3f41d662007-10-08 22:16:29 +00006740 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6741 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006742 if (Cond.getOpcode() == X86ISD::SETCC ||
6743 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006744 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006747 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006748 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006749 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006750 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006751 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006752 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006753 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006754 default: break;
6755 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006756 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006757 // These can only come from an arithmetic instruction with overflow,
6758 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006759 Cond = Cond.getNode()->getOperand(1);
6760 addTest = false;
6761 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006762 }
Evan Cheng0488db92007-09-25 01:57:46 +00006763 }
Evan Cheng370e5342008-12-03 08:38:43 +00006764 } else {
6765 unsigned CondOpc;
6766 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6767 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006768 if (CondOpc == ISD::OR) {
6769 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6770 // two branches instead of an explicit OR instruction with a
6771 // separate test.
6772 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006773 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006774 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006775 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006776 Chain, Dest, CC, Cmp);
6777 CC = Cond.getOperand(1).getOperand(0);
6778 Cond = Cmp;
6779 addTest = false;
6780 }
6781 } else { // ISD::AND
6782 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6783 // two branches instead of an explicit AND instruction with a
6784 // separate test. However, we only do this if this block doesn't
6785 // have a fall-through edge, because this requires an explicit
6786 // jmp when the condition is false.
6787 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006788 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006789 Op.getNode()->hasOneUse()) {
6790 X86::CondCode CCode =
6791 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6792 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006794 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006795 // Look for an unconditional branch following this conditional branch.
6796 // We need this because we need to reverse the successors in order
6797 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006798 if (User->getOpcode() == ISD::BR) {
6799 SDValue FalseBB = User->getOperand(1);
6800 SDNode *NewBR =
6801 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006802 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006803 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006804 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006805
Dale Johannesene4d209d2009-02-03 20:21:25 +00006806 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006807 Chain, Dest, CC, Cmp);
6808 X86::CondCode CCode =
6809 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6810 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006812 Cond = Cmp;
6813 addTest = false;
6814 }
6815 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006816 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006817 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6818 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6819 // It should be transformed during dag combiner except when the condition
6820 // is set by a arithmetics with overflow node.
6821 X86::CondCode CCode =
6822 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6823 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006825 Cond = Cond.getOperand(0).getOperand(1);
6826 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006827 }
Evan Cheng0488db92007-09-25 01:57:46 +00006828 }
6829
6830 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006831 // Look pass the truncate.
6832 if (Cond.getOpcode() == ISD::TRUNCATE)
6833 Cond = Cond.getOperand(0);
6834
6835 // We know the result of AND is compared against zero. Try to match
6836 // it to BT.
6837 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6838 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6839 if (NewSetCC.getNode()) {
6840 CC = NewSetCC.getOperand(0);
6841 Cond = NewSetCC.getOperand(1);
6842 addTest = false;
6843 }
6844 }
6845 }
6846
6847 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006849 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006850 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006852 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006853}
6854
Anton Korobeynikove060b532007-04-17 19:34:00 +00006855
6856// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6857// Calls to _alloca is needed to probe the stack when allocating more than 4k
6858// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6859// that the guard pages used by the OS virtual memory manager are allocated in
6860// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006861SDValue
6862X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006863 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006864 assert(Subtarget->isTargetCygMing() &&
6865 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006866 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006867
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006868 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006869 SDValue Chain = Op.getOperand(0);
6870 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006871 // FIXME: Ensure alignment here
6872
Dan Gohman475871a2008-07-27 21:46:04 +00006873 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006874
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006876
Dale Johannesendd64c412009-02-04 00:33:20 +00006877 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006878 Flag = Chain.getValue(1);
6879
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006880 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006881
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006882 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6883 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006884
Dale Johannesendd64c412009-02-04 00:33:20 +00006885 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006886
Dan Gohman475871a2008-07-27 21:46:04 +00006887 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006889}
6890
Dan Gohmand858e902010-04-17 15:26:15 +00006891SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006892 MachineFunction &MF = DAG.getMachineFunction();
6893 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6894
Dan Gohman69de1932008-02-06 22:27:42 +00006895 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006896 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006897
Evan Cheng25ab6902006-09-08 06:48:29 +00006898 if (!Subtarget->is64Bit()) {
6899 // vastart just stores the address of the VarArgsFrameIndex slot into the
6900 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006901 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6902 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006903 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6904 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006905 }
6906
6907 // __va_list_tag:
6908 // gp_offset (0 - 6 * 8)
6909 // fp_offset (48 - 48 + 8 * 16)
6910 // overflow_arg_area (point to parameters coming in memory).
6911 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006912 SmallVector<SDValue, 8> MemOps;
6913 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006914 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006915 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006916 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6917 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006918 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006919 MemOps.push_back(Store);
6920
6921 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006922 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006923 FIN, DAG.getIntPtrConstant(4));
6924 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006925 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6926 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006927 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006928 MemOps.push_back(Store);
6929
6930 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006931 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006932 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006933 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6934 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006935 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006936 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006937 MemOps.push_back(Store);
6938
6939 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006940 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006941 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006942 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6943 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006944 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006945 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006946 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006948 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006949}
6950
Dan Gohmand858e902010-04-17 15:26:15 +00006951SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006952 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6953 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006954
Chris Lattner75361b62010-04-07 22:58:41 +00006955 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006956 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006957}
6958
Dan Gohmand858e902010-04-17 15:26:15 +00006959SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006960 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006961 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006962 SDValue Chain = Op.getOperand(0);
6963 SDValue DstPtr = Op.getOperand(1);
6964 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006965 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6966 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006967 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006968
Dale Johannesendd64c412009-02-04 00:33:20 +00006969 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006970 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6971 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006972}
6973
Dan Gohman475871a2008-07-27 21:46:04 +00006974SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006975X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006976 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006977 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006978 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006979 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006980 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006981 case Intrinsic::x86_sse_comieq_ss:
6982 case Intrinsic::x86_sse_comilt_ss:
6983 case Intrinsic::x86_sse_comile_ss:
6984 case Intrinsic::x86_sse_comigt_ss:
6985 case Intrinsic::x86_sse_comige_ss:
6986 case Intrinsic::x86_sse_comineq_ss:
6987 case Intrinsic::x86_sse_ucomieq_ss:
6988 case Intrinsic::x86_sse_ucomilt_ss:
6989 case Intrinsic::x86_sse_ucomile_ss:
6990 case Intrinsic::x86_sse_ucomigt_ss:
6991 case Intrinsic::x86_sse_ucomige_ss:
6992 case Intrinsic::x86_sse_ucomineq_ss:
6993 case Intrinsic::x86_sse2_comieq_sd:
6994 case Intrinsic::x86_sse2_comilt_sd:
6995 case Intrinsic::x86_sse2_comile_sd:
6996 case Intrinsic::x86_sse2_comigt_sd:
6997 case Intrinsic::x86_sse2_comige_sd:
6998 case Intrinsic::x86_sse2_comineq_sd:
6999 case Intrinsic::x86_sse2_ucomieq_sd:
7000 case Intrinsic::x86_sse2_ucomilt_sd:
7001 case Intrinsic::x86_sse2_ucomile_sd:
7002 case Intrinsic::x86_sse2_ucomigt_sd:
7003 case Intrinsic::x86_sse2_ucomige_sd:
7004 case Intrinsic::x86_sse2_ucomineq_sd: {
7005 unsigned Opc = 0;
7006 ISD::CondCode CC = ISD::SETCC_INVALID;
7007 switch (IntNo) {
7008 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007009 case Intrinsic::x86_sse_comieq_ss:
7010 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007011 Opc = X86ISD::COMI;
7012 CC = ISD::SETEQ;
7013 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007014 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007015 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007016 Opc = X86ISD::COMI;
7017 CC = ISD::SETLT;
7018 break;
7019 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007020 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007021 Opc = X86ISD::COMI;
7022 CC = ISD::SETLE;
7023 break;
7024 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007025 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 Opc = X86ISD::COMI;
7027 CC = ISD::SETGT;
7028 break;
7029 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007030 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031 Opc = X86ISD::COMI;
7032 CC = ISD::SETGE;
7033 break;
7034 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007035 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007036 Opc = X86ISD::COMI;
7037 CC = ISD::SETNE;
7038 break;
7039 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007040 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007041 Opc = X86ISD::UCOMI;
7042 CC = ISD::SETEQ;
7043 break;
7044 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007045 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 Opc = X86ISD::UCOMI;
7047 CC = ISD::SETLT;
7048 break;
7049 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007050 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051 Opc = X86ISD::UCOMI;
7052 CC = ISD::SETLE;
7053 break;
7054 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007055 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007056 Opc = X86ISD::UCOMI;
7057 CC = ISD::SETGT;
7058 break;
7059 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007060 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 Opc = X86ISD::UCOMI;
7062 CC = ISD::SETGE;
7063 break;
7064 case Intrinsic::x86_sse_ucomineq_ss:
7065 case Intrinsic::x86_sse2_ucomineq_sd:
7066 Opc = X86ISD::UCOMI;
7067 CC = ISD::SETNE;
7068 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007069 }
Evan Cheng734503b2006-09-11 02:19:56 +00007070
Dan Gohman475871a2008-07-27 21:46:04 +00007071 SDValue LHS = Op.getOperand(1);
7072 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007073 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007074 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007075 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7076 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7077 DAG.getConstant(X86CC, MVT::i8), Cond);
7078 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007079 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007080 // ptest and testp intrinsics. The intrinsic these come from are designed to
7081 // return an integer value, not just an instruction so lower it to the ptest
7082 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007083 case Intrinsic::x86_sse41_ptestz:
7084 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007085 case Intrinsic::x86_sse41_ptestnzc:
7086 case Intrinsic::x86_avx_ptestz_256:
7087 case Intrinsic::x86_avx_ptestc_256:
7088 case Intrinsic::x86_avx_ptestnzc_256:
7089 case Intrinsic::x86_avx_vtestz_ps:
7090 case Intrinsic::x86_avx_vtestc_ps:
7091 case Intrinsic::x86_avx_vtestnzc_ps:
7092 case Intrinsic::x86_avx_vtestz_pd:
7093 case Intrinsic::x86_avx_vtestc_pd:
7094 case Intrinsic::x86_avx_vtestnzc_pd:
7095 case Intrinsic::x86_avx_vtestz_ps_256:
7096 case Intrinsic::x86_avx_vtestc_ps_256:
7097 case Intrinsic::x86_avx_vtestnzc_ps_256:
7098 case Intrinsic::x86_avx_vtestz_pd_256:
7099 case Intrinsic::x86_avx_vtestc_pd_256:
7100 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7101 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007102 unsigned X86CC = 0;
7103 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007104 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007105 case Intrinsic::x86_avx_vtestz_ps:
7106 case Intrinsic::x86_avx_vtestz_pd:
7107 case Intrinsic::x86_avx_vtestz_ps_256:
7108 case Intrinsic::x86_avx_vtestz_pd_256:
7109 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007110 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007111 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007112 // ZF = 1
7113 X86CC = X86::COND_E;
7114 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007115 case Intrinsic::x86_avx_vtestc_ps:
7116 case Intrinsic::x86_avx_vtestc_pd:
7117 case Intrinsic::x86_avx_vtestc_ps_256:
7118 case Intrinsic::x86_avx_vtestc_pd_256:
7119 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007120 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007121 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007122 // CF = 1
7123 X86CC = X86::COND_B;
7124 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007125 case Intrinsic::x86_avx_vtestnzc_ps:
7126 case Intrinsic::x86_avx_vtestnzc_pd:
7127 case Intrinsic::x86_avx_vtestnzc_ps_256:
7128 case Intrinsic::x86_avx_vtestnzc_pd_256:
7129 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007130 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007131 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007132 // ZF and CF = 0
7133 X86CC = X86::COND_A;
7134 break;
7135 }
Eric Christopherfd179292009-08-27 18:07:15 +00007136
Eric Christopher71c67532009-07-29 00:28:05 +00007137 SDValue LHS = Op.getOperand(1);
7138 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007139 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7140 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7142 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7143 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007144 }
Evan Cheng5759f972008-05-04 09:15:50 +00007145
7146 // Fix vector shift instructions where the last operand is a non-immediate
7147 // i32 value.
7148 case Intrinsic::x86_sse2_pslli_w:
7149 case Intrinsic::x86_sse2_pslli_d:
7150 case Intrinsic::x86_sse2_pslli_q:
7151 case Intrinsic::x86_sse2_psrli_w:
7152 case Intrinsic::x86_sse2_psrli_d:
7153 case Intrinsic::x86_sse2_psrli_q:
7154 case Intrinsic::x86_sse2_psrai_w:
7155 case Intrinsic::x86_sse2_psrai_d:
7156 case Intrinsic::x86_mmx_pslli_w:
7157 case Intrinsic::x86_mmx_pslli_d:
7158 case Intrinsic::x86_mmx_pslli_q:
7159 case Intrinsic::x86_mmx_psrli_w:
7160 case Intrinsic::x86_mmx_psrli_d:
7161 case Intrinsic::x86_mmx_psrli_q:
7162 case Intrinsic::x86_mmx_psrai_w:
7163 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007164 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007165 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007166 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007167
7168 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007170 switch (IntNo) {
7171 case Intrinsic::x86_sse2_pslli_w:
7172 NewIntNo = Intrinsic::x86_sse2_psll_w;
7173 break;
7174 case Intrinsic::x86_sse2_pslli_d:
7175 NewIntNo = Intrinsic::x86_sse2_psll_d;
7176 break;
7177 case Intrinsic::x86_sse2_pslli_q:
7178 NewIntNo = Intrinsic::x86_sse2_psll_q;
7179 break;
7180 case Intrinsic::x86_sse2_psrli_w:
7181 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7182 break;
7183 case Intrinsic::x86_sse2_psrli_d:
7184 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7185 break;
7186 case Intrinsic::x86_sse2_psrli_q:
7187 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7188 break;
7189 case Intrinsic::x86_sse2_psrai_w:
7190 NewIntNo = Intrinsic::x86_sse2_psra_w;
7191 break;
7192 case Intrinsic::x86_sse2_psrai_d:
7193 NewIntNo = Intrinsic::x86_sse2_psra_d;
7194 break;
7195 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007196 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007197 switch (IntNo) {
7198 case Intrinsic::x86_mmx_pslli_w:
7199 NewIntNo = Intrinsic::x86_mmx_psll_w;
7200 break;
7201 case Intrinsic::x86_mmx_pslli_d:
7202 NewIntNo = Intrinsic::x86_mmx_psll_d;
7203 break;
7204 case Intrinsic::x86_mmx_pslli_q:
7205 NewIntNo = Intrinsic::x86_mmx_psll_q;
7206 break;
7207 case Intrinsic::x86_mmx_psrli_w:
7208 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7209 break;
7210 case Intrinsic::x86_mmx_psrli_d:
7211 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7212 break;
7213 case Intrinsic::x86_mmx_psrli_q:
7214 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7215 break;
7216 case Intrinsic::x86_mmx_psrai_w:
7217 NewIntNo = Intrinsic::x86_mmx_psra_w;
7218 break;
7219 case Intrinsic::x86_mmx_psrai_d:
7220 NewIntNo = Intrinsic::x86_mmx_psra_d;
7221 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007222 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007223 }
7224 break;
7225 }
7226 }
Mon P Wangefa42202009-09-03 19:56:25 +00007227
7228 // The vector shift intrinsics with scalars uses 32b shift amounts but
7229 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7230 // to be zero.
7231 SDValue ShOps[4];
7232 ShOps[0] = ShAmt;
7233 ShOps[1] = DAG.getConstant(0, MVT::i32);
7234 if (ShAmtVT == MVT::v4i32) {
7235 ShOps[2] = DAG.getUNDEF(MVT::i32);
7236 ShOps[3] = DAG.getUNDEF(MVT::i32);
7237 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7238 } else {
7239 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7240 }
7241
Owen Andersone50ed302009-08-10 22:56:29 +00007242 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007243 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007244 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007246 Op.getOperand(1), ShAmt);
7247 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007248 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007249}
Evan Cheng72261582005-12-20 06:22:03 +00007250
Dan Gohmand858e902010-04-17 15:26:15 +00007251SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7252 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007253 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7254 MFI->setReturnAddressIsTaken(true);
7255
Bill Wendling64e87322009-01-16 19:25:27 +00007256 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007257 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007258
7259 if (Depth > 0) {
7260 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7261 SDValue Offset =
7262 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007264 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007265 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007267 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007268 }
7269
7270 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007271 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007272 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007273 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007274}
7275
Dan Gohmand858e902010-04-17 15:26:15 +00007276SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007277 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7278 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007279
Owen Andersone50ed302009-08-10 22:56:29 +00007280 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007281 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007282 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7283 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007284 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007285 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007286 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7287 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007288 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007289}
7290
Dan Gohman475871a2008-07-27 21:46:04 +00007291SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007292 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007293 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007294}
7295
Dan Gohmand858e902010-04-17 15:26:15 +00007296SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007297 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007298 SDValue Chain = Op.getOperand(0);
7299 SDValue Offset = Op.getOperand(1);
7300 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007301 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007302
Dan Gohmand8816272010-08-11 18:14:00 +00007303 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7304 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7305 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007306 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007307
Dan Gohmand8816272010-08-11 18:14:00 +00007308 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7309 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007311 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007312 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007313 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007314
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007317 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007318}
7319
Dan Gohman475871a2008-07-27 21:46:04 +00007320SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007321 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007322 SDValue Root = Op.getOperand(0);
7323 SDValue Trmp = Op.getOperand(1); // trampoline
7324 SDValue FPtr = Op.getOperand(2); // nested function
7325 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007326 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007327
Dan Gohman69de1932008-02-06 22:27:42 +00007328 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007329
7330 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007331 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007332
7333 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007334 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7335 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007336
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007337 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7338 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007339
7340 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7341
7342 // Load the pointer to the nested function into R11.
7343 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007344 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007346 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007347
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7349 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007350 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7351 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007352
7353 // Load the 'nest' parameter value into R10.
7354 // R10 is specified in X86CallingConv.td
7355 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7357 DAG.getConstant(10, MVT::i64));
7358 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007359 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007360
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7362 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007363 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7364 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007365
7366 // Jump to the nested function.
7367 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7369 DAG.getConstant(20, MVT::i64));
7370 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007371 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007372
7373 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7375 DAG.getConstant(22, MVT::i64));
7376 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007377 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007378
Dan Gohman475871a2008-07-27 21:46:04 +00007379 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007381 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007382 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007383 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007384 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007385 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007386 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007387
7388 switch (CC) {
7389 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007390 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007391 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007392 case CallingConv::X86_StdCall: {
7393 // Pass 'nest' parameter in ECX.
7394 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007395 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007396
7397 // Check that ECX wasn't needed by an 'inreg' parameter.
7398 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007399 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007400
Chris Lattner58d74912008-03-12 17:45:29 +00007401 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007402 unsigned InRegCount = 0;
7403 unsigned Idx = 1;
7404
7405 for (FunctionType::param_iterator I = FTy->param_begin(),
7406 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007407 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007408 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007409 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007410
7411 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007412 report_fatal_error("Nest register in use - reduce number of inreg"
7413 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007414 }
7415 }
7416 break;
7417 }
7418 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007419 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007420 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007421 // Pass 'nest' parameter in EAX.
7422 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007423 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007424 break;
7425 }
7426
Dan Gohman475871a2008-07-27 21:46:04 +00007427 SDValue OutChains[4];
7428 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007429
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7431 DAG.getConstant(10, MVT::i32));
7432 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007433
Chris Lattnera62fe662010-02-05 19:20:30 +00007434 // This is storing the opcode for MOV32ri.
7435 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007436 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007437 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007439 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007440
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7442 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007443 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7444 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007445
Chris Lattnera62fe662010-02-05 19:20:30 +00007446 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7448 DAG.getConstant(5, MVT::i32));
7449 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007450 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007451
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7453 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007454 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7455 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007456
Dan Gohman475871a2008-07-27 21:46:04 +00007457 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007458 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007460 }
7461}
7462
Dan Gohmand858e902010-04-17 15:26:15 +00007463SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7464 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007465 /*
7466 The rounding mode is in bits 11:10 of FPSR, and has the following
7467 settings:
7468 00 Round to nearest
7469 01 Round to -inf
7470 10 Round to +inf
7471 11 Round to 0
7472
7473 FLT_ROUNDS, on the other hand, expects the following:
7474 -1 Undefined
7475 0 Round to 0
7476 1 Round to nearest
7477 2 Round to +inf
7478 3 Round to -inf
7479
7480 To perform the conversion, we do:
7481 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7482 */
7483
7484 MachineFunction &MF = DAG.getMachineFunction();
7485 const TargetMachine &TM = MF.getTarget();
7486 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7487 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007488 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007489 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007490
7491 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007492 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007493 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007494
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007496 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007497
7498 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007499 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7500 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007501
7502 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007503 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 DAG.getNode(ISD::SRL, dl, MVT::i16,
7505 DAG.getNode(ISD::AND, dl, MVT::i16,
7506 CWD, DAG.getConstant(0x800, MVT::i16)),
7507 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007508 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 DAG.getNode(ISD::SRL, dl, MVT::i16,
7510 DAG.getNode(ISD::AND, dl, MVT::i16,
7511 CWD, DAG.getConstant(0x400, MVT::i16)),
7512 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007513
Dan Gohman475871a2008-07-27 21:46:04 +00007514 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 DAG.getNode(ISD::AND, dl, MVT::i16,
7516 DAG.getNode(ISD::ADD, dl, MVT::i16,
7517 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7518 DAG.getConstant(1, MVT::i16)),
7519 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007520
7521
Duncan Sands83ec4b62008-06-06 12:08:01 +00007522 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007523 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007524}
7525
Dan Gohmand858e902010-04-17 15:26:15 +00007526SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007527 EVT VT = Op.getValueType();
7528 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007529 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007530 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007531
7532 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007534 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007537 }
Evan Cheng18efe262007-12-14 02:13:44 +00007538
Evan Cheng152804e2007-12-14 08:30:15 +00007539 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007542
7543 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007544 SDValue Ops[] = {
7545 Op,
7546 DAG.getConstant(NumBits+NumBits-1, OpVT),
7547 DAG.getConstant(X86::COND_E, MVT::i8),
7548 Op.getValue(1)
7549 };
7550 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007551
7552 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007553 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007554
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 if (VT == MVT::i8)
7556 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007557 return Op;
7558}
7559
Dan Gohmand858e902010-04-17 15:26:15 +00007560SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007561 EVT VT = Op.getValueType();
7562 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007563 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007564 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007565
7566 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 if (VT == MVT::i8) {
7568 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007569 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007570 }
Evan Cheng152804e2007-12-14 08:30:15 +00007571
7572 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007575
7576 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007577 SDValue Ops[] = {
7578 Op,
7579 DAG.getConstant(NumBits, OpVT),
7580 DAG.getConstant(X86::COND_E, MVT::i8),
7581 Op.getValue(1)
7582 };
7583 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007584
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 if (VT == MVT::i8)
7586 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007587 return Op;
7588}
7589
Dan Gohmand858e902010-04-17 15:26:15 +00007590SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007591 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007593 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007594
Mon P Wangaf9b9522008-12-18 21:42:19 +00007595 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7596 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7597 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7598 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7599 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7600 //
7601 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7602 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7603 // return AloBlo + AloBhi + AhiBlo;
7604
7605 SDValue A = Op.getOperand(0);
7606 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007607
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7610 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007611 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7613 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007614 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007615 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007616 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007618 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007619 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007622 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007623 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7625 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007627 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7628 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007629 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7630 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007631 return Res;
7632}
7633
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007634SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7635 EVT VT = Op.getValueType();
7636 DebugLoc dl = Op.getDebugLoc();
7637 SDValue R = Op.getOperand(0);
7638
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007639 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007640
Nate Begeman51409212010-07-28 00:21:48 +00007641 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7642
7643 if (VT == MVT::v4i32) {
7644 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7645 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7646 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7647
7648 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7649
7650 std::vector<Constant*> CV(4, CI);
7651 Constant *C = ConstantVector::get(CV);
7652 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7653 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7654 PseudoSourceValue::getConstantPool(), 0,
7655 false, false, 16);
7656
7657 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7658 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7659 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7660 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7661 }
7662 if (VT == MVT::v16i8) {
7663 // a = a << 5;
7664 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7665 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7666 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7667
7668 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7669 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7670
7671 std::vector<Constant*> CVM1(16, CM1);
7672 std::vector<Constant*> CVM2(16, CM2);
7673 Constant *C = ConstantVector::get(CVM1);
7674 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7675 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7676 PseudoSourceValue::getConstantPool(), 0,
7677 false, false, 16);
7678
7679 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7680 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7681 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7682 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7683 DAG.getConstant(4, MVT::i32));
7684 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7685 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7686 R, M, Op);
7687 // a += a
7688 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7689
7690 C = ConstantVector::get(CVM2);
7691 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7692 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7693 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7694
7695 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7696 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7697 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7698 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7699 DAG.getConstant(2, MVT::i32));
7700 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7701 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7702 R, M, Op);
7703 // a += a
7704 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7705
7706 // return pblendv(r, r+r, a);
7707 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7708 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7709 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7710 return R;
7711 }
7712 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007713}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007714
Dan Gohmand858e902010-04-17 15:26:15 +00007715SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007716 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7717 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007718 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7719 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007720 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007721 SDValue LHS = N->getOperand(0);
7722 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007723 unsigned BaseOp = 0;
7724 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007725 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007726
7727 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007728 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007729 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007730 // A subtract of one will be selected as a INC. Note that INC doesn't
7731 // set CF, so we can't do this for UADDO.
7732 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7733 if (C->getAPIntValue() == 1) {
7734 BaseOp = X86ISD::INC;
7735 Cond = X86::COND_O;
7736 break;
7737 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007738 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007739 Cond = X86::COND_O;
7740 break;
7741 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007742 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007743 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007744 break;
7745 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007746 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7747 // set CF, so we can't do this for USUBO.
7748 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7749 if (C->getAPIntValue() == 1) {
7750 BaseOp = X86ISD::DEC;
7751 Cond = X86::COND_O;
7752 break;
7753 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007754 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007755 Cond = X86::COND_O;
7756 break;
7757 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007758 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007759 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007760 break;
7761 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007762 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007763 Cond = X86::COND_O;
7764 break;
7765 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007766 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007767 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007768 break;
7769 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007770
Bill Wendling61edeb52008-12-02 01:06:39 +00007771 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007772 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007773 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007774
Bill Wendling61edeb52008-12-02 01:06:39 +00007775 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007776 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007778
Bill Wendling61edeb52008-12-02 01:06:39 +00007779 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7780 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007781}
7782
Eric Christopher9a9d2752010-07-22 02:48:34 +00007783SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7784 DebugLoc dl = Op.getDebugLoc();
7785
Eric Christopherb6729dc2010-08-04 23:03:04 +00007786 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007787 SDValue Chain = Op.getOperand(0);
7788 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007789 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007790 SDValue Ops[] = {
7791 DAG.getRegister(X86::ESP, MVT::i32), // Base
7792 DAG.getTargetConstant(1, MVT::i8), // Scale
7793 DAG.getRegister(0, MVT::i32), // Index
7794 DAG.getTargetConstant(0, MVT::i32), // Disp
7795 DAG.getRegister(0, MVT::i32), // Segment.
7796 Zero,
7797 Chain
7798 };
7799 SDNode *Res =
7800 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7801 array_lengthof(Ops));
7802 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00007803 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007804
7805 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00007806 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00007807 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00007808
7809 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7810 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7811 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7812 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7813
7814 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7815 if (!Op1 && !Op2 && !Op3 && Op4)
7816 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7817
7818 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7819 if (Op1 && !Op2 && !Op3 && !Op4)
7820 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7821
7822 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7823 // (MFENCE)>;
7824 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00007825}
7826
Dan Gohmand858e902010-04-17 15:26:15 +00007827SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007828 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007829 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007830 unsigned Reg = 0;
7831 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007833 default:
7834 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007835 case MVT::i8: Reg = X86::AL; size = 1; break;
7836 case MVT::i16: Reg = X86::AX; size = 2; break;
7837 case MVT::i32: Reg = X86::EAX; size = 4; break;
7838 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007839 assert(Subtarget->is64Bit() && "Node not type legal!");
7840 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007841 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007842 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007843 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007844 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007845 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007846 Op.getOperand(1),
7847 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007849 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007850 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007851 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007852 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007853 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007854 return cpOut;
7855}
7856
Duncan Sands1607f052008-12-01 11:39:25 +00007857SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007858 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007859 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007861 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007862 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007863 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007864 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7865 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007866 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007867 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7868 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007869 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007871 rdx.getValue(1)
7872 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007873 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007874}
7875
Dale Johannesen7d07b482010-05-21 00:52:33 +00007876SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7877 SelectionDAG &DAG) const {
7878 EVT SrcVT = Op.getOperand(0).getValueType();
7879 EVT DstVT = Op.getValueType();
7880 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7881 Subtarget->hasMMX() && !DisableMMX) &&
7882 "Unexpected custom BIT_CONVERT");
7883 assert((DstVT == MVT::i64 ||
7884 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7885 "Unexpected custom BIT_CONVERT");
7886 // i64 <=> MMX conversions are Legal.
7887 if (SrcVT==MVT::i64 && DstVT.isVector())
7888 return Op;
7889 if (DstVT==MVT::i64 && SrcVT.isVector())
7890 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007891 // MMX <=> MMX conversions are Legal.
7892 if (SrcVT.isVector() && DstVT.isVector())
7893 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007894 // All other conversions need to be expanded.
7895 return SDValue();
7896}
Dan Gohmand858e902010-04-17 15:26:15 +00007897SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007898 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007899 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007900 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007901 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007902 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007904 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007905 Node->getOperand(0),
7906 Node->getOperand(1), negOp,
7907 cast<AtomicSDNode>(Node)->getSrcValue(),
7908 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007909}
7910
Evan Cheng0db9fe62006-04-25 20:13:52 +00007911/// LowerOperation - Provide custom lowering hooks for some operations.
7912///
Dan Gohmand858e902010-04-17 15:26:15 +00007913SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007914 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007915 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007916 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007917 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7918 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007919 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007920 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007921 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7922 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7923 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7924 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7925 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7926 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007927 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007928 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007929 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007930 case ISD::SHL_PARTS:
7931 case ISD::SRA_PARTS:
7932 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7933 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007934 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007936 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007937 case ISD::FABS: return LowerFABS(Op, DAG);
7938 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007939 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007940 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007941 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007942 case ISD::SELECT: return LowerSELECT(Op, DAG);
7943 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007944 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007945 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007946 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007947 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007948 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007949 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7950 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007951 case ISD::FRAME_TO_ARGS_OFFSET:
7952 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007953 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007954 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007955 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007956 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007957 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7958 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007959 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007960 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007961 case ISD::SADDO:
7962 case ISD::UADDO:
7963 case ISD::SSUBO:
7964 case ISD::USUBO:
7965 case ISD::SMULO:
7966 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007967 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007968 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007969 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007970}
7971
Duncan Sands1607f052008-12-01 11:39:25 +00007972void X86TargetLowering::
7973ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007974 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007975 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007976 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007977 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007978
7979 SDValue Chain = Node->getOperand(0);
7980 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007982 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007983 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007984 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007985 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007987 SDValue Result =
7988 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7989 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007990 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007992 Results.push_back(Result.getValue(2));
7993}
7994
Duncan Sands126d9072008-07-04 11:47:58 +00007995/// ReplaceNodeResults - Replace a node with an illegal result type
7996/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007997void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7998 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007999 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008000 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008001 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008002 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008003 assert(false && "Do not know how to custom type legalize this operation!");
8004 return;
8005 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008006 std::pair<SDValue,SDValue> Vals =
8007 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008008 SDValue FIST = Vals.first, StackSlot = Vals.second;
8009 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008010 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008011 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008012 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8013 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008014 }
8015 return;
8016 }
8017 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008019 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008020 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008022 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008024 eax.getValue(2));
8025 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8026 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008028 Results.push_back(edx.getValue(1));
8029 return;
8030 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008031 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008032 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008033 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008034 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8036 DAG.getConstant(0, MVT::i32));
8037 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8038 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008039 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8040 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008041 cpInL.getValue(1));
8042 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008043 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8044 DAG.getConstant(0, MVT::i32));
8045 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8046 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008047 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008048 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008049 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008050 swapInL.getValue(1));
8051 SDValue Ops[] = { swapInH.getValue(0),
8052 N->getOperand(1),
8053 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008054 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008056 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008057 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008058 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008059 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008060 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008061 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008062 Results.push_back(cpOutH.getValue(1));
8063 return;
8064 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008065 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008066 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8067 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008068 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008069 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8070 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008071 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008072 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8073 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008074 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008075 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8076 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008077 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008078 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8079 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008080 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008081 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8082 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008083 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008084 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8085 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008086 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008087}
8088
Evan Cheng72261582005-12-20 06:22:03 +00008089const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8090 switch (Opcode) {
8091 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008092 case X86ISD::BSF: return "X86ISD::BSF";
8093 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008094 case X86ISD::SHLD: return "X86ISD::SHLD";
8095 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008096 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008097 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008098 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008099 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008100 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008101 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008102 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8103 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8104 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008105 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008106 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008107 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008108 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008109 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008110 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008111 case X86ISD::COMI: return "X86ISD::COMI";
8112 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008113 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008114 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008115 case X86ISD::CMOV: return "X86ISD::CMOV";
8116 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008117 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008118 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8119 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008120 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008121 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008122 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008123 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008124 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008125 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8126 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008127 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008128 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008129 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008130 case X86ISD::FMAX: return "X86ISD::FMAX";
8131 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008132 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8133 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008134 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008135 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008136 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008137 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008138 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008139 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008140 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8141 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8143 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8144 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8145 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8146 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8147 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008148 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8149 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008150 case X86ISD::VSHL: return "X86ISD::VSHL";
8151 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008152 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8153 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8154 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8155 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8156 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8157 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8158 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8159 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8160 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8161 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008162 case X86ISD::ADD: return "X86ISD::ADD";
8163 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008164 case X86ISD::SMUL: return "X86ISD::SMUL";
8165 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008166 case X86ISD::INC: return "X86ISD::INC";
8167 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008168 case X86ISD::OR: return "X86ISD::OR";
8169 case X86ISD::XOR: return "X86ISD::XOR";
8170 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008171 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008172 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008173 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008174 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8175 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8176 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8177 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8178 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8179 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8180 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8181 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8182 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8183 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8184 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8185 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8186 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8187 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8188 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8189 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8190 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8191 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8192 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8193 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8194 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8195 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8196 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8197 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8198 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8199 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8200 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8201 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8202 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8203 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8204 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8205 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8206 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8207 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8208 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008209 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008210 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008211 }
8212}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008213
Chris Lattnerc9addb72007-03-30 23:15:24 +00008214// isLegalAddressingMode - Return true if the addressing mode represented
8215// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008216bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008217 const Type *Ty) const {
8218 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008219 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008220 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008221
Chris Lattnerc9addb72007-03-30 23:15:24 +00008222 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008223 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008224 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Chris Lattnerc9addb72007-03-30 23:15:24 +00008226 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008227 unsigned GVFlags =
8228 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008229
Chris Lattnerdfed4132009-07-10 07:38:24 +00008230 // If a reference to this global requires an extra load, we can't fold it.
8231 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008232 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008233
Chris Lattnerdfed4132009-07-10 07:38:24 +00008234 // If BaseGV requires a register for the PIC base, we cannot also have a
8235 // BaseReg specified.
8236 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008237 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008238
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008239 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008240 if ((M != CodeModel::Small || R != Reloc::Static) &&
8241 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008242 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008244
Chris Lattnerc9addb72007-03-30 23:15:24 +00008245 switch (AM.Scale) {
8246 case 0:
8247 case 1:
8248 case 2:
8249 case 4:
8250 case 8:
8251 // These scales always work.
8252 break;
8253 case 3:
8254 case 5:
8255 case 9:
8256 // These scales are formed with basereg+scalereg. Only accept if there is
8257 // no basereg yet.
8258 if (AM.HasBaseReg)
8259 return false;
8260 break;
8261 default: // Other stuff never works.
8262 return false;
8263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008264
Chris Lattnerc9addb72007-03-30 23:15:24 +00008265 return true;
8266}
8267
8268
Evan Cheng2bd122c2007-10-26 01:56:11 +00008269bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008270 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008271 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008272 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8273 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008274 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008275 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008276 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008277}
8278
Owen Andersone50ed302009-08-10 22:56:29 +00008279bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008280 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008281 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008282 unsigned NumBits1 = VT1.getSizeInBits();
8283 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008284 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008285 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008286 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008287}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008288
Dan Gohman97121ba2009-04-08 00:15:30 +00008289bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008290 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008291 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008292}
8293
Owen Andersone50ed302009-08-10 22:56:29 +00008294bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008295 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008296 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008297}
8298
Owen Andersone50ed302009-08-10 22:56:29 +00008299bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008300 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008301 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008302}
8303
Evan Cheng60c07e12006-07-05 22:17:51 +00008304/// isShuffleMaskLegal - Targets can use this to indicate that they only
8305/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8306/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8307/// are assumed to be legal.
8308bool
Eric Christopherfd179292009-08-27 18:07:15 +00008309X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008310 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008311 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008312 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008313 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008314
Nate Begemana09008b2009-10-19 02:17:23 +00008315 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008316 return (VT.getVectorNumElements() == 2 ||
8317 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8318 isMOVLMask(M, VT) ||
8319 isSHUFPMask(M, VT) ||
8320 isPSHUFDMask(M, VT) ||
8321 isPSHUFHWMask(M, VT) ||
8322 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008323 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008324 isUNPCKLMask(M, VT) ||
8325 isUNPCKHMask(M, VT) ||
8326 isUNPCKL_v_undef_Mask(M, VT) ||
8327 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008328}
8329
Dan Gohman7d8143f2008-04-09 20:09:42 +00008330bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008331X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008332 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008333 unsigned NumElts = VT.getVectorNumElements();
8334 // FIXME: This collection of masks seems suspect.
8335 if (NumElts == 2)
8336 return true;
8337 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8338 return (isMOVLMask(Mask, VT) ||
8339 isCommutedMOVLMask(Mask, VT, true) ||
8340 isSHUFPMask(Mask, VT) ||
8341 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008342 }
8343 return false;
8344}
8345
8346//===----------------------------------------------------------------------===//
8347// X86 Scheduler Hooks
8348//===----------------------------------------------------------------------===//
8349
Mon P Wang63307c32008-05-05 19:05:59 +00008350// private utility function
8351MachineBasicBlock *
8352X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8353 MachineBasicBlock *MBB,
8354 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008355 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008356 unsigned LoadOpc,
8357 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008358 unsigned notOpc,
8359 unsigned EAXreg,
8360 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008361 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008362 // For the atomic bitwise operator, we generate
8363 // thisMBB:
8364 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008365 // ld t1 = [bitinstr.addr]
8366 // op t2 = t1, [bitinstr.val]
8367 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008368 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8369 // bz newMBB
8370 // fallthrough -->nextMBB
8371 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8372 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008373 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008374 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008375
Mon P Wang63307c32008-05-05 19:05:59 +00008376 /// First build the CFG
8377 MachineFunction *F = MBB->getParent();
8378 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008379 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8380 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8381 F->insert(MBBIter, newMBB);
8382 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008383
Dan Gohman14152b42010-07-06 20:24:04 +00008384 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8385 nextMBB->splice(nextMBB->begin(), thisMBB,
8386 llvm::next(MachineBasicBlock::iterator(bInstr)),
8387 thisMBB->end());
8388 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008389
Mon P Wang63307c32008-05-05 19:05:59 +00008390 // Update thisMBB to fall through to newMBB
8391 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
Mon P Wang63307c32008-05-05 19:05:59 +00008393 // newMBB jumps to itself and fall through to nextMBB
8394 newMBB->addSuccessor(nextMBB);
8395 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008396
Mon P Wang63307c32008-05-05 19:05:59 +00008397 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008398 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008399 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008400 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008401 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008402 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008403 int numArgs = bInstr->getNumOperands() - 1;
8404 for (int i=0; i < numArgs; ++i)
8405 argOpers[i] = &bInstr->getOperand(i+1);
8406
8407 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008408 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008409 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008410
Dale Johannesen140be2d2008-08-19 18:47:28 +00008411 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008412 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008413 for (int i=0; i <= lastAddrIndx; ++i)
8414 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008415
Dale Johannesen140be2d2008-08-19 18:47:28 +00008416 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008417 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008418 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008420 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008421 tt = t1;
8422
Dale Johannesen140be2d2008-08-19 18:47:28 +00008423 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008424 assert((argOpers[valArgIndx]->isReg() ||
8425 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008426 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008427 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008428 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008429 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008430 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008431 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008432 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008433
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008434 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008435 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008436
Dale Johannesene4d209d2009-02-03 20:21:25 +00008437 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008438 for (int i=0; i <= lastAddrIndx; ++i)
8439 (*MIB).addOperand(*argOpers[i]);
8440 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008441 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008442 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8443 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008444
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008445 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008446 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008447
Mon P Wang63307c32008-05-05 19:05:59 +00008448 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008449 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008450
Dan Gohman14152b42010-07-06 20:24:04 +00008451 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008452 return nextMBB;
8453}
8454
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008455// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008456MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008457X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8458 MachineBasicBlock *MBB,
8459 unsigned regOpcL,
8460 unsigned regOpcH,
8461 unsigned immOpcL,
8462 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008463 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008464 // For the atomic bitwise operator, we generate
8465 // thisMBB (instructions are in pairs, except cmpxchg8b)
8466 // ld t1,t2 = [bitinstr.addr]
8467 // newMBB:
8468 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8469 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008470 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008471 // mov ECX, EBX <- t5, t6
8472 // mov EAX, EDX <- t1, t2
8473 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8474 // mov t3, t4 <- EAX, EDX
8475 // bz newMBB
8476 // result in out1, out2
8477 // fallthrough -->nextMBB
8478
8479 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8480 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008481 const unsigned NotOpc = X86::NOT32r;
8482 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8483 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8484 MachineFunction::iterator MBBIter = MBB;
8485 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008486
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008487 /// First build the CFG
8488 MachineFunction *F = MBB->getParent();
8489 MachineBasicBlock *thisMBB = MBB;
8490 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8491 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8492 F->insert(MBBIter, newMBB);
8493 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008494
Dan Gohman14152b42010-07-06 20:24:04 +00008495 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8496 nextMBB->splice(nextMBB->begin(), thisMBB,
8497 llvm::next(MachineBasicBlock::iterator(bInstr)),
8498 thisMBB->end());
8499 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008500
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008501 // Update thisMBB to fall through to newMBB
8502 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008503
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008504 // newMBB jumps to itself and fall through to nextMBB
8505 newMBB->addSuccessor(nextMBB);
8506 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008507
Dale Johannesene4d209d2009-02-03 20:21:25 +00008508 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008509 // Insert instructions into newMBB based on incoming instruction
8510 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008511 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008512 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008513 MachineOperand& dest1Oper = bInstr->getOperand(0);
8514 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008515 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8516 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008517 argOpers[i] = &bInstr->getOperand(i+2);
8518
Dan Gohman71ea4e52010-05-14 21:01:44 +00008519 // We use some of the operands multiple times, so conservatively just
8520 // clear any kill flags that might be present.
8521 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8522 argOpers[i]->setIsKill(false);
8523 }
8524
Evan Chengad5b52f2010-01-08 19:14:57 +00008525 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008526 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008527
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008528 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008529 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008530 for (int i=0; i <= lastAddrIndx; ++i)
8531 (*MIB).addOperand(*argOpers[i]);
8532 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008533 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008534 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008535 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008536 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008537 MachineOperand newOp3 = *(argOpers[3]);
8538 if (newOp3.isImm())
8539 newOp3.setImm(newOp3.getImm()+4);
8540 else
8541 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008542 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008543 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008544
8545 // t3/4 are defined later, at the bottom of the loop
8546 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8547 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008548 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008549 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008550 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008551 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8552
Evan Cheng306b4ca2010-01-08 23:41:50 +00008553 // The subsequent operations should be using the destination registers of
8554 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008555 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008556 t1 = F->getRegInfo().createVirtualRegister(RC);
8557 t2 = F->getRegInfo().createVirtualRegister(RC);
8558 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8559 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008560 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008561 t1 = dest1Oper.getReg();
8562 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008563 }
8564
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008565 int valArgIndx = lastAddrIndx + 1;
8566 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008567 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008568 "invalid operand");
8569 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8570 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008571 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008572 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008573 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008574 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008575 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008576 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008577 (*MIB).addOperand(*argOpers[valArgIndx]);
8578 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008579 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008580 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008581 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008582 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008583 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008584 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008585 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008586 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008587 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008588 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008589
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008590 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008591 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008592 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008593 MIB.addReg(t2);
8594
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008595 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008596 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008598 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008599
Dale Johannesene4d209d2009-02-03 20:21:25 +00008600 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008601 for (int i=0; i <= lastAddrIndx; ++i)
8602 (*MIB).addOperand(*argOpers[i]);
8603
8604 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008605 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8606 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008607
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008608 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008609 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008610 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008611 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008612
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008613 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008614 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008615
Dan Gohman14152b42010-07-06 20:24:04 +00008616 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008617 return nextMBB;
8618}
8619
8620// private utility function
8621MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008622X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8623 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008624 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008625 // For the atomic min/max operator, we generate
8626 // thisMBB:
8627 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008628 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008629 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008630 // cmp t1, t2
8631 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008632 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008633 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8634 // bz newMBB
8635 // fallthrough -->nextMBB
8636 //
8637 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8638 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008639 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008640 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008641
Mon P Wang63307c32008-05-05 19:05:59 +00008642 /// First build the CFG
8643 MachineFunction *F = MBB->getParent();
8644 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008645 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8646 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8647 F->insert(MBBIter, newMBB);
8648 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008649
Dan Gohman14152b42010-07-06 20:24:04 +00008650 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8651 nextMBB->splice(nextMBB->begin(), thisMBB,
8652 llvm::next(MachineBasicBlock::iterator(mInstr)),
8653 thisMBB->end());
8654 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008655
Mon P Wang63307c32008-05-05 19:05:59 +00008656 // Update thisMBB to fall through to newMBB
8657 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008658
Mon P Wang63307c32008-05-05 19:05:59 +00008659 // newMBB jumps to newMBB and fall through to nextMBB
8660 newMBB->addSuccessor(nextMBB);
8661 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008662
Dale Johannesene4d209d2009-02-03 20:21:25 +00008663 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008664 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008665 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008666 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008667 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008668 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008669 int numArgs = mInstr->getNumOperands() - 1;
8670 for (int i=0; i < numArgs; ++i)
8671 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008672
Mon P Wang63307c32008-05-05 19:05:59 +00008673 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008674 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008675 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008676
Mon P Wangab3e7472008-05-05 22:56:23 +00008677 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008678 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008679 for (int i=0; i <= lastAddrIndx; ++i)
8680 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008681
Mon P Wang63307c32008-05-05 19:05:59 +00008682 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008683 assert((argOpers[valArgIndx]->isReg() ||
8684 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008685 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008686
8687 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008688 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008689 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008690 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008691 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008692 (*MIB).addOperand(*argOpers[valArgIndx]);
8693
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008694 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008695 MIB.addReg(t1);
8696
Dale Johannesene4d209d2009-02-03 20:21:25 +00008697 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008698 MIB.addReg(t1);
8699 MIB.addReg(t2);
8700
8701 // Generate movc
8702 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008703 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008704 MIB.addReg(t2);
8705 MIB.addReg(t1);
8706
8707 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008708 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008709 for (int i=0; i <= lastAddrIndx; ++i)
8710 (*MIB).addOperand(*argOpers[i]);
8711 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008712 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008713 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8714 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008715
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008716 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008717 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008718
Mon P Wang63307c32008-05-05 19:05:59 +00008719 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008720 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008721
Dan Gohman14152b42010-07-06 20:24:04 +00008722 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008723 return nextMBB;
8724}
8725
Eric Christopherf83a5de2009-08-27 18:08:16 +00008726// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008727// or XMM0_V32I8 in AVX all of this code can be replaced with that
8728// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008729MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008730X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008731 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008732
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008733 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8734 "Target must have SSE4.2 or AVX features enabled");
8735
Eric Christopherb120ab42009-08-18 22:50:32 +00008736 DebugLoc dl = MI->getDebugLoc();
8737 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8738
8739 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008740
8741 if (!Subtarget->hasAVX()) {
8742 if (memArg)
8743 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8744 else
8745 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8746 } else {
8747 if (memArg)
8748 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8749 else
8750 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8751 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008752
8753 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8754
8755 for (unsigned i = 0; i < numArgs; ++i) {
8756 MachineOperand &Op = MI->getOperand(i+1);
8757
8758 if (!(Op.isReg() && Op.isImplicit()))
8759 MIB.addOperand(Op);
8760 }
8761
8762 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8763 .addReg(X86::XMM0);
8764
Dan Gohman14152b42010-07-06 20:24:04 +00008765 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008766
8767 return BB;
8768}
8769
8770MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008771X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8772 MachineInstr *MI,
8773 MachineBasicBlock *MBB) const {
8774 // Emit code to save XMM registers to the stack. The ABI says that the
8775 // number of registers to save is given in %al, so it's theoretically
8776 // possible to do an indirect jump trick to avoid saving all of them,
8777 // however this code takes a simpler approach and just executes all
8778 // of the stores if %al is non-zero. It's less code, and it's probably
8779 // easier on the hardware branch predictor, and stores aren't all that
8780 // expensive anyway.
8781
8782 // Create the new basic blocks. One block contains all the XMM stores,
8783 // and one block is the final destination regardless of whether any
8784 // stores were performed.
8785 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8786 MachineFunction *F = MBB->getParent();
8787 MachineFunction::iterator MBBIter = MBB;
8788 ++MBBIter;
8789 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8790 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8791 F->insert(MBBIter, XMMSaveMBB);
8792 F->insert(MBBIter, EndMBB);
8793
Dan Gohman14152b42010-07-06 20:24:04 +00008794 // Transfer the remainder of MBB and its successor edges to EndMBB.
8795 EndMBB->splice(EndMBB->begin(), MBB,
8796 llvm::next(MachineBasicBlock::iterator(MI)),
8797 MBB->end());
8798 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8799
Dan Gohmand6708ea2009-08-15 01:38:56 +00008800 // The original block will now fall through to the XMM save block.
8801 MBB->addSuccessor(XMMSaveMBB);
8802 // The XMMSaveMBB will fall through to the end block.
8803 XMMSaveMBB->addSuccessor(EndMBB);
8804
8805 // Now add the instructions.
8806 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8807 DebugLoc DL = MI->getDebugLoc();
8808
8809 unsigned CountReg = MI->getOperand(0).getReg();
8810 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8811 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8812
8813 if (!Subtarget->isTargetWin64()) {
8814 // If %al is 0, branch around the XMM save block.
8815 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008816 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008817 MBB->addSuccessor(EndMBB);
8818 }
8819
8820 // In the XMM save block, save all the XMM argument registers.
8821 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8822 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008823 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008824 F->getMachineMemOperand(
8825 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8826 MachineMemOperand::MOStore, Offset,
8827 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008828 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8829 .addFrameIndex(RegSaveFrameIndex)
8830 .addImm(/*Scale=*/1)
8831 .addReg(/*IndexReg=*/0)
8832 .addImm(/*Disp=*/Offset)
8833 .addReg(/*Segment=*/0)
8834 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008835 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008836 }
8837
Dan Gohman14152b42010-07-06 20:24:04 +00008838 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008839
8840 return EndMBB;
8841}
Mon P Wang63307c32008-05-05 19:05:59 +00008842
Evan Cheng60c07e12006-07-05 22:17:51 +00008843MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008844X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008845 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008846 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8847 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008848
Chris Lattner52600972009-09-02 05:57:00 +00008849 // To "insert" a SELECT_CC instruction, we actually have to insert the
8850 // diamond control-flow pattern. The incoming instruction knows the
8851 // destination vreg to set, the condition code register to branch on, the
8852 // true/false values to select between, and a branch opcode to use.
8853 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8854 MachineFunction::iterator It = BB;
8855 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008856
Chris Lattner52600972009-09-02 05:57:00 +00008857 // thisMBB:
8858 // ...
8859 // TrueVal = ...
8860 // cmpTY ccX, r1, r2
8861 // bCC copy1MBB
8862 // fallthrough --> copy0MBB
8863 MachineBasicBlock *thisMBB = BB;
8864 MachineFunction *F = BB->getParent();
8865 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8866 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008867 F->insert(It, copy0MBB);
8868 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008869
Bill Wendling730c07e2010-06-25 20:48:10 +00008870 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8871 // live into the sink and copy blocks.
8872 const MachineFunction *MF = BB->getParent();
8873 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8874 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008875
Dan Gohman14152b42010-07-06 20:24:04 +00008876 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8877 const MachineOperand &MO = MI->getOperand(I);
8878 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008879 unsigned Reg = MO.getReg();
8880 if (Reg != X86::EFLAGS) continue;
8881 copy0MBB->addLiveIn(Reg);
8882 sinkMBB->addLiveIn(Reg);
8883 }
8884
Dan Gohman14152b42010-07-06 20:24:04 +00008885 // Transfer the remainder of BB and its successor edges to sinkMBB.
8886 sinkMBB->splice(sinkMBB->begin(), BB,
8887 llvm::next(MachineBasicBlock::iterator(MI)),
8888 BB->end());
8889 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8890
8891 // Add the true and fallthrough blocks as its successors.
8892 BB->addSuccessor(copy0MBB);
8893 BB->addSuccessor(sinkMBB);
8894
8895 // Create the conditional branch instruction.
8896 unsigned Opc =
8897 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8898 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8899
Chris Lattner52600972009-09-02 05:57:00 +00008900 // copy0MBB:
8901 // %FalseValue = ...
8902 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008903 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008904
Chris Lattner52600972009-09-02 05:57:00 +00008905 // sinkMBB:
8906 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8907 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008908 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8909 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008910 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8911 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8912
Dan Gohman14152b42010-07-06 20:24:04 +00008913 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008914 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008915}
8916
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008917MachineBasicBlock *
8918X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008919 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008920 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8921 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008922
8923 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8924 // non-trivial part is impdef of ESP.
8925 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8926 // mingw-w64.
8927
Dan Gohman14152b42010-07-06 20:24:04 +00008928 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008929 .addExternalSymbol("_alloca")
8930 .addReg(X86::EAX, RegState::Implicit)
8931 .addReg(X86::ESP, RegState::Implicit)
8932 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00008933 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
8934 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008935
Dan Gohman14152b42010-07-06 20:24:04 +00008936 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008937 return BB;
8938}
Chris Lattner52600972009-09-02 05:57:00 +00008939
8940MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008941X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8942 MachineBasicBlock *BB) const {
8943 // This is pretty easy. We're taking the value that we received from
8944 // our load from the relocation, sticking it in either RDI (x86-64)
8945 // or EAX and doing an indirect call. The return value will then
8946 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008947 const X86InstrInfo *TII
8948 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008949 DebugLoc DL = MI->getDebugLoc();
8950 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008951 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00008952
Eric Christopher54415362010-06-08 22:04:25 +00008953 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8954
Eric Christopher30ef0e52010-06-03 04:07:48 +00008955 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008956 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8957 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008958 .addReg(X86::RIP)
8959 .addImm(0).addReg(0)
8960 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8961 MI->getOperand(3).getTargetFlags())
8962 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008963 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008964 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008965 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008966 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8967 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008968 .addReg(0)
8969 .addImm(0).addReg(0)
8970 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8971 MI->getOperand(3).getTargetFlags())
8972 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008973 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008974 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008975 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008976 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8977 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008978 .addReg(TII->getGlobalBaseReg(F))
8979 .addImm(0).addReg(0)
8980 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8981 MI->getOperand(3).getTargetFlags())
8982 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008983 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008984 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008985 }
8986
Dan Gohman14152b42010-07-06 20:24:04 +00008987 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008988 return BB;
8989}
8990
8991MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008992X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008993 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008994 switch (MI->getOpcode()) {
8995 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008996 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008997 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008998 case X86::TLSCall_32:
8999 case X86::TLSCall_64:
9000 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009001 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009002 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009003 case X86::CMOV_FR32:
9004 case X86::CMOV_FR64:
9005 case X86::CMOV_V4F32:
9006 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009007 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009008 case X86::CMOV_GR16:
9009 case X86::CMOV_GR32:
9010 case X86::CMOV_RFP32:
9011 case X86::CMOV_RFP64:
9012 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009013 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009014
Dale Johannesen849f2142007-07-03 00:53:03 +00009015 case X86::FP32_TO_INT16_IN_MEM:
9016 case X86::FP32_TO_INT32_IN_MEM:
9017 case X86::FP32_TO_INT64_IN_MEM:
9018 case X86::FP64_TO_INT16_IN_MEM:
9019 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009020 case X86::FP64_TO_INT64_IN_MEM:
9021 case X86::FP80_TO_INT16_IN_MEM:
9022 case X86::FP80_TO_INT32_IN_MEM:
9023 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009024 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9025 DebugLoc DL = MI->getDebugLoc();
9026
Evan Cheng60c07e12006-07-05 22:17:51 +00009027 // Change the floating point control register to use "round towards zero"
9028 // mode when truncating to an integer value.
9029 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009030 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009031 addFrameReference(BuildMI(*BB, MI, DL,
9032 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009033
9034 // Load the old value of the high byte of the control word...
9035 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009036 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009037 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009038 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009039
9040 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009041 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009042 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009043
9044 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009045 addFrameReference(BuildMI(*BB, MI, DL,
9046 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009047
9048 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009049 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009050 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009051
9052 // Get the X86 opcode to use.
9053 unsigned Opc;
9054 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009055 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009056 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9057 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9058 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9059 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9060 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9061 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009062 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9063 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9064 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009065 }
9066
9067 X86AddressMode AM;
9068 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009069 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009070 AM.BaseType = X86AddressMode::RegBase;
9071 AM.Base.Reg = Op.getReg();
9072 } else {
9073 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009074 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009075 }
9076 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009077 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009078 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009079 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009080 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009081 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009082 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009083 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009084 AM.GV = Op.getGlobal();
9085 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009086 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009087 }
Dan Gohman14152b42010-07-06 20:24:04 +00009088 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009089 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009090
9091 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009092 addFrameReference(BuildMI(*BB, MI, DL,
9093 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009094
Dan Gohman14152b42010-07-06 20:24:04 +00009095 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009096 return BB;
9097 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009098 // String/text processing lowering.
9099 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009100 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009101 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9102 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009103 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009104 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9105 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009106 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009107 return EmitPCMP(MI, BB, 5, false /* in mem */);
9108 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009109 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009110 return EmitPCMP(MI, BB, 5, true /* in mem */);
9111
9112 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009113 case X86::ATOMAND32:
9114 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009115 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009116 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009117 X86::NOT32r, X86::EAX,
9118 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009119 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009120 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9121 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009122 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009123 X86::NOT32r, X86::EAX,
9124 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009125 case X86::ATOMXOR32:
9126 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009127 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009128 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009129 X86::NOT32r, X86::EAX,
9130 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009131 case X86::ATOMNAND32:
9132 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009133 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009134 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009135 X86::NOT32r, X86::EAX,
9136 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009137 case X86::ATOMMIN32:
9138 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9139 case X86::ATOMMAX32:
9140 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9141 case X86::ATOMUMIN32:
9142 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9143 case X86::ATOMUMAX32:
9144 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009145
9146 case X86::ATOMAND16:
9147 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9148 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009149 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009150 X86::NOT16r, X86::AX,
9151 X86::GR16RegisterClass);
9152 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009153 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009154 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009155 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009156 X86::NOT16r, X86::AX,
9157 X86::GR16RegisterClass);
9158 case X86::ATOMXOR16:
9159 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9160 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009161 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009162 X86::NOT16r, X86::AX,
9163 X86::GR16RegisterClass);
9164 case X86::ATOMNAND16:
9165 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9166 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009167 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009168 X86::NOT16r, X86::AX,
9169 X86::GR16RegisterClass, true);
9170 case X86::ATOMMIN16:
9171 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9172 case X86::ATOMMAX16:
9173 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9174 case X86::ATOMUMIN16:
9175 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9176 case X86::ATOMUMAX16:
9177 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9178
9179 case X86::ATOMAND8:
9180 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9181 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009182 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009183 X86::NOT8r, X86::AL,
9184 X86::GR8RegisterClass);
9185 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009186 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009187 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009188 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009189 X86::NOT8r, X86::AL,
9190 X86::GR8RegisterClass);
9191 case X86::ATOMXOR8:
9192 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9193 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009194 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009195 X86::NOT8r, X86::AL,
9196 X86::GR8RegisterClass);
9197 case X86::ATOMNAND8:
9198 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9199 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009200 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009201 X86::NOT8r, X86::AL,
9202 X86::GR8RegisterClass, true);
9203 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009204 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009205 case X86::ATOMAND64:
9206 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009207 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009208 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009209 X86::NOT64r, X86::RAX,
9210 X86::GR64RegisterClass);
9211 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009212 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9213 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009214 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009215 X86::NOT64r, X86::RAX,
9216 X86::GR64RegisterClass);
9217 case X86::ATOMXOR64:
9218 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009219 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009220 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009221 X86::NOT64r, X86::RAX,
9222 X86::GR64RegisterClass);
9223 case X86::ATOMNAND64:
9224 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9225 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009226 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009227 X86::NOT64r, X86::RAX,
9228 X86::GR64RegisterClass, true);
9229 case X86::ATOMMIN64:
9230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9231 case X86::ATOMMAX64:
9232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9233 case X86::ATOMUMIN64:
9234 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9235 case X86::ATOMUMAX64:
9236 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009237
9238 // This group does 64-bit operations on a 32-bit host.
9239 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009240 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009241 X86::AND32rr, X86::AND32rr,
9242 X86::AND32ri, X86::AND32ri,
9243 false);
9244 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009245 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009246 X86::OR32rr, X86::OR32rr,
9247 X86::OR32ri, X86::OR32ri,
9248 false);
9249 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009250 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009251 X86::XOR32rr, X86::XOR32rr,
9252 X86::XOR32ri, X86::XOR32ri,
9253 false);
9254 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009255 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009256 X86::AND32rr, X86::AND32rr,
9257 X86::AND32ri, X86::AND32ri,
9258 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009259 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009260 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009261 X86::ADD32rr, X86::ADC32rr,
9262 X86::ADD32ri, X86::ADC32ri,
9263 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009264 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009265 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009266 X86::SUB32rr, X86::SBB32rr,
9267 X86::SUB32ri, X86::SBB32ri,
9268 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009269 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009270 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009271 X86::MOV32rr, X86::MOV32rr,
9272 X86::MOV32ri, X86::MOV32ri,
9273 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009274 case X86::VASTART_SAVE_XMM_REGS:
9275 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009276 }
9277}
9278
9279//===----------------------------------------------------------------------===//
9280// X86 Optimization Hooks
9281//===----------------------------------------------------------------------===//
9282
Dan Gohman475871a2008-07-27 21:46:04 +00009283void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009284 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009285 APInt &KnownZero,
9286 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009287 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009288 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009289 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009290 assert((Opc >= ISD::BUILTIN_OP_END ||
9291 Opc == ISD::INTRINSIC_WO_CHAIN ||
9292 Opc == ISD::INTRINSIC_W_CHAIN ||
9293 Opc == ISD::INTRINSIC_VOID) &&
9294 "Should use MaskedValueIsZero if you don't know whether Op"
9295 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009296
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009297 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009298 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009299 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009300 case X86ISD::ADD:
9301 case X86ISD::SUB:
9302 case X86ISD::SMUL:
9303 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009304 case X86ISD::INC:
9305 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009306 case X86ISD::OR:
9307 case X86ISD::XOR:
9308 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009309 // These nodes' second result is a boolean.
9310 if (Op.getResNo() == 0)
9311 break;
9312 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009313 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009314 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9315 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009316 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009317 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009318}
Chris Lattner259e97c2006-01-31 19:43:35 +00009319
Evan Cheng206ee9d2006-07-07 08:33:52 +00009320/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009321/// node is a GlobalAddress + offset.
9322bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009323 const GlobalValue* &GA,
9324 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009325 if (N->getOpcode() == X86ISD::Wrapper) {
9326 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009327 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009328 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009329 return true;
9330 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009331 }
Evan Chengad4196b2008-05-12 19:56:52 +00009332 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009333}
9334
Evan Cheng206ee9d2006-07-07 08:33:52 +00009335/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9336/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9337/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009338/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009339static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009340 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009341 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009342 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009343 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009344
Eli Friedman7a5e5552009-06-07 06:52:44 +00009345 if (VT.getSizeInBits() != 128)
9346 return SDValue();
9347
Nate Begemanfdea31a2010-03-24 20:49:50 +00009348 SmallVector<SDValue, 16> Elts;
9349 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9350 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9351
9352 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009353}
Evan Chengd880b972008-05-09 21:53:03 +00009354
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009355/// PerformShuffleCombine - Detect vector gather/scatter index generation
9356/// and convert it from being a bunch of shuffles and extracts to a simple
9357/// store and scalar loads to extract the elements.
9358static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9359 const TargetLowering &TLI) {
9360 SDValue InputVector = N->getOperand(0);
9361
9362 // Only operate on vectors of 4 elements, where the alternative shuffling
9363 // gets to be more expensive.
9364 if (InputVector.getValueType() != MVT::v4i32)
9365 return SDValue();
9366
9367 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9368 // single use which is a sign-extend or zero-extend, and all elements are
9369 // used.
9370 SmallVector<SDNode *, 4> Uses;
9371 unsigned ExtractedElements = 0;
9372 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9373 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9374 if (UI.getUse().getResNo() != InputVector.getResNo())
9375 return SDValue();
9376
9377 SDNode *Extract = *UI;
9378 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9379 return SDValue();
9380
9381 if (Extract->getValueType(0) != MVT::i32)
9382 return SDValue();
9383 if (!Extract->hasOneUse())
9384 return SDValue();
9385 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9386 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9387 return SDValue();
9388 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9389 return SDValue();
9390
9391 // Record which element was extracted.
9392 ExtractedElements |=
9393 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9394
9395 Uses.push_back(Extract);
9396 }
9397
9398 // If not all the elements were used, this may not be worthwhile.
9399 if (ExtractedElements != 15)
9400 return SDValue();
9401
9402 // Ok, we've now decided to do the transformation.
9403 DebugLoc dl = InputVector.getDebugLoc();
9404
9405 // Store the value to a temporary stack slot.
9406 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009407 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9408 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009409
9410 // Replace each use (extract) with a load of the appropriate element.
9411 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9412 UE = Uses.end(); UI != UE; ++UI) {
9413 SDNode *Extract = *UI;
9414
9415 // Compute the element's address.
9416 SDValue Idx = Extract->getOperand(1);
9417 unsigned EltSize =
9418 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9419 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9420 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9421
Eric Christopher90eb4022010-07-22 00:26:08 +00009422 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9423 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009424
9425 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009426 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9427 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009428
9429 // Replace the exact with the load.
9430 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9431 }
9432
9433 // The replacement was made in place; don't return anything.
9434 return SDValue();
9435}
9436
Chris Lattner83e6c992006-10-04 06:57:07 +00009437/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009438static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009439 const X86Subtarget *Subtarget) {
9440 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009441 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009442 // Get the LHS/RHS of the select.
9443 SDValue LHS = N->getOperand(1);
9444 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009445
Dan Gohman670e5392009-09-21 18:03:22 +00009446 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009447 // instructions match the semantics of the common C idiom x<y?x:y but not
9448 // x<=y?x:y, because of how they handle negative zero (which can be
9449 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009450 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009451 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009452 Cond.getOpcode() == ISD::SETCC) {
9453 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009454
Chris Lattner47b4ce82009-03-11 05:48:52 +00009455 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009456 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009457 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9458 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009459 switch (CC) {
9460 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009461 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009462 // Converting this to a min would handle NaNs incorrectly, and swapping
9463 // the operands would cause it to handle comparisons between positive
9464 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009465 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009466 if (!UnsafeFPMath &&
9467 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9468 break;
9469 std::swap(LHS, RHS);
9470 }
Dan Gohman670e5392009-09-21 18:03:22 +00009471 Opcode = X86ISD::FMIN;
9472 break;
9473 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009474 // Converting this to a min would handle comparisons between positive
9475 // and negative zero incorrectly.
9476 if (!UnsafeFPMath &&
9477 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9478 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009479 Opcode = X86ISD::FMIN;
9480 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009481 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009482 // Converting this to a min would handle both negative zeros and NaNs
9483 // incorrectly, but we can swap the operands to fix both.
9484 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009485 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009486 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009487 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009488 Opcode = X86ISD::FMIN;
9489 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009490
Dan Gohman670e5392009-09-21 18:03:22 +00009491 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009492 // Converting this to a max would handle comparisons between positive
9493 // and negative zero incorrectly.
9494 if (!UnsafeFPMath &&
9495 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9496 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009497 Opcode = X86ISD::FMAX;
9498 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009499 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009500 // Converting this to a max would handle NaNs incorrectly, and swapping
9501 // the operands would cause it to handle comparisons between positive
9502 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009503 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009504 if (!UnsafeFPMath &&
9505 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9506 break;
9507 std::swap(LHS, RHS);
9508 }
Dan Gohman670e5392009-09-21 18:03:22 +00009509 Opcode = X86ISD::FMAX;
9510 break;
9511 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009512 // Converting this to a max would handle both negative zeros and NaNs
9513 // incorrectly, but we can swap the operands to fix both.
9514 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009515 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009516 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009517 case ISD::SETGE:
9518 Opcode = X86ISD::FMAX;
9519 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009520 }
Dan Gohman670e5392009-09-21 18:03:22 +00009521 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009522 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9523 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 switch (CC) {
9525 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009526 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009527 // Converting this to a min would handle comparisons between positive
9528 // and negative zero incorrectly, and swapping the operands would
9529 // cause it to handle NaNs incorrectly.
9530 if (!UnsafeFPMath &&
9531 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009532 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009533 break;
9534 std::swap(LHS, RHS);
9535 }
Dan Gohman670e5392009-09-21 18:03:22 +00009536 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009537 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009538 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009539 // Converting this to a min would handle NaNs incorrectly.
9540 if (!UnsafeFPMath &&
9541 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9542 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009543 Opcode = X86ISD::FMIN;
9544 break;
9545 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009546 // Converting this to a min would handle both negative zeros and NaNs
9547 // incorrectly, but we can swap the operands to fix both.
9548 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009549 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009550 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009551 case ISD::SETGE:
9552 Opcode = X86ISD::FMIN;
9553 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009554
Dan Gohman670e5392009-09-21 18:03:22 +00009555 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009556 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009557 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009558 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009559 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009560 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009561 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009562 // Converting this to a max would handle comparisons between positive
9563 // and negative zero incorrectly, and swapping the operands would
9564 // cause it to handle NaNs incorrectly.
9565 if (!UnsafeFPMath &&
9566 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009567 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009568 break;
9569 std::swap(LHS, RHS);
9570 }
Dan Gohman670e5392009-09-21 18:03:22 +00009571 Opcode = X86ISD::FMAX;
9572 break;
9573 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009574 // Converting this to a max would handle both negative zeros and NaNs
9575 // incorrectly, but we can swap the operands to fix both.
9576 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009577 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009578 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009579 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009580 Opcode = X86ISD::FMAX;
9581 break;
9582 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009583 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009584
Chris Lattner47b4ce82009-03-11 05:48:52 +00009585 if (Opcode)
9586 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009587 }
Eric Christopherfd179292009-08-27 18:07:15 +00009588
Chris Lattnerd1980a52009-03-12 06:52:53 +00009589 // If this is a select between two integer constants, try to do some
9590 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009591 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9592 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009593 // Don't do this for crazy integer types.
9594 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9595 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009596 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009597 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009598
Chris Lattnercee56e72009-03-13 05:53:31 +00009599 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009600 // Efficiently invertible.
9601 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9602 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9603 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9604 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009605 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009606 }
Eric Christopherfd179292009-08-27 18:07:15 +00009607
Chris Lattnerd1980a52009-03-12 06:52:53 +00009608 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009609 if (FalseC->getAPIntValue() == 0 &&
9610 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009611 if (NeedsCondInvert) // Invert the condition if needed.
9612 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9613 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009614
Chris Lattnerd1980a52009-03-12 06:52:53 +00009615 // Zero extend the condition if needed.
9616 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009617
Chris Lattnercee56e72009-03-13 05:53:31 +00009618 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009619 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009621 }
Eric Christopherfd179292009-08-27 18:07:15 +00009622
Chris Lattner97a29a52009-03-13 05:22:11 +00009623 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009624 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009625 if (NeedsCondInvert) // Invert the condition if needed.
9626 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9627 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009628
Chris Lattner97a29a52009-03-13 05:22:11 +00009629 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009630 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9631 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009632 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009633 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009634 }
Eric Christopherfd179292009-08-27 18:07:15 +00009635
Chris Lattnercee56e72009-03-13 05:53:31 +00009636 // Optimize cases that will turn into an LEA instruction. This requires
9637 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009638 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009639 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009640 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009641
Chris Lattnercee56e72009-03-13 05:53:31 +00009642 bool isFastMultiplier = false;
9643 if (Diff < 10) {
9644 switch ((unsigned char)Diff) {
9645 default: break;
9646 case 1: // result = add base, cond
9647 case 2: // result = lea base( , cond*2)
9648 case 3: // result = lea base(cond, cond*2)
9649 case 4: // result = lea base( , cond*4)
9650 case 5: // result = lea base(cond, cond*4)
9651 case 8: // result = lea base( , cond*8)
9652 case 9: // result = lea base(cond, cond*8)
9653 isFastMultiplier = true;
9654 break;
9655 }
9656 }
Eric Christopherfd179292009-08-27 18:07:15 +00009657
Chris Lattnercee56e72009-03-13 05:53:31 +00009658 if (isFastMultiplier) {
9659 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9660 if (NeedsCondInvert) // Invert the condition if needed.
9661 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9662 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009663
Chris Lattnercee56e72009-03-13 05:53:31 +00009664 // Zero extend the condition if needed.
9665 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9666 Cond);
9667 // Scale the condition by the difference.
9668 if (Diff != 1)
9669 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9670 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009671
Chris Lattnercee56e72009-03-13 05:53:31 +00009672 // Add the base if non-zero.
9673 if (FalseC->getAPIntValue() != 0)
9674 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9675 SDValue(FalseC, 0));
9676 return Cond;
9677 }
Eric Christopherfd179292009-08-27 18:07:15 +00009678 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009679 }
9680 }
Eric Christopherfd179292009-08-27 18:07:15 +00009681
Dan Gohman475871a2008-07-27 21:46:04 +00009682 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009683}
9684
Chris Lattnerd1980a52009-03-12 06:52:53 +00009685/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9686static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9687 TargetLowering::DAGCombinerInfo &DCI) {
9688 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009689
Chris Lattnerd1980a52009-03-12 06:52:53 +00009690 // If the flag operand isn't dead, don't touch this CMOV.
9691 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9692 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009693
Chris Lattnerd1980a52009-03-12 06:52:53 +00009694 // If this is a select between two integer constants, try to do some
9695 // optimizations. Note that the operands are ordered the opposite of SELECT
9696 // operands.
9697 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9698 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9699 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9700 // larger than FalseC (the false value).
9701 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009702
Chris Lattnerd1980a52009-03-12 06:52:53 +00009703 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9704 CC = X86::GetOppositeBranchCondition(CC);
9705 std::swap(TrueC, FalseC);
9706 }
Eric Christopherfd179292009-08-27 18:07:15 +00009707
Chris Lattnerd1980a52009-03-12 06:52:53 +00009708 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009709 // This is efficient for any integer data type (including i8/i16) and
9710 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009711 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9712 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9714 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009715
Chris Lattnerd1980a52009-03-12 06:52:53 +00009716 // Zero extend the condition if needed.
9717 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009718
Chris Lattnerd1980a52009-03-12 06:52:53 +00009719 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9720 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009722 if (N->getNumValues() == 2) // Dead flag value?
9723 return DCI.CombineTo(N, Cond, SDValue());
9724 return Cond;
9725 }
Eric Christopherfd179292009-08-27 18:07:15 +00009726
Chris Lattnercee56e72009-03-13 05:53:31 +00009727 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9728 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009729 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9730 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009731 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9732 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009733
Chris Lattner97a29a52009-03-13 05:22:11 +00009734 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009735 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9736 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009737 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9738 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009739
Chris Lattner97a29a52009-03-13 05:22:11 +00009740 if (N->getNumValues() == 2) // Dead flag value?
9741 return DCI.CombineTo(N, Cond, SDValue());
9742 return Cond;
9743 }
Eric Christopherfd179292009-08-27 18:07:15 +00009744
Chris Lattnercee56e72009-03-13 05:53:31 +00009745 // Optimize cases that will turn into an LEA instruction. This requires
9746 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009748 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009749 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009750
Chris Lattnercee56e72009-03-13 05:53:31 +00009751 bool isFastMultiplier = false;
9752 if (Diff < 10) {
9753 switch ((unsigned char)Diff) {
9754 default: break;
9755 case 1: // result = add base, cond
9756 case 2: // result = lea base( , cond*2)
9757 case 3: // result = lea base(cond, cond*2)
9758 case 4: // result = lea base( , cond*4)
9759 case 5: // result = lea base(cond, cond*4)
9760 case 8: // result = lea base( , cond*8)
9761 case 9: // result = lea base(cond, cond*8)
9762 isFastMultiplier = true;
9763 break;
9764 }
9765 }
Eric Christopherfd179292009-08-27 18:07:15 +00009766
Chris Lattnercee56e72009-03-13 05:53:31 +00009767 if (isFastMultiplier) {
9768 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9769 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009770 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9771 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009772 // Zero extend the condition if needed.
9773 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9774 Cond);
9775 // Scale the condition by the difference.
9776 if (Diff != 1)
9777 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9778 DAG.getConstant(Diff, Cond.getValueType()));
9779
9780 // Add the base if non-zero.
9781 if (FalseC->getAPIntValue() != 0)
9782 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9783 SDValue(FalseC, 0));
9784 if (N->getNumValues() == 2) // Dead flag value?
9785 return DCI.CombineTo(N, Cond, SDValue());
9786 return Cond;
9787 }
Eric Christopherfd179292009-08-27 18:07:15 +00009788 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009789 }
9790 }
9791 return SDValue();
9792}
9793
9794
Evan Cheng0b0cd912009-03-28 05:57:29 +00009795/// PerformMulCombine - Optimize a single multiply with constant into two
9796/// in order to implement it with two cheaper instructions, e.g.
9797/// LEA + SHL, LEA + LEA.
9798static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9799 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009800 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9801 return SDValue();
9802
Owen Andersone50ed302009-08-10 22:56:29 +00009803 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009805 return SDValue();
9806
9807 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9808 if (!C)
9809 return SDValue();
9810 uint64_t MulAmt = C->getZExtValue();
9811 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9812 return SDValue();
9813
9814 uint64_t MulAmt1 = 0;
9815 uint64_t MulAmt2 = 0;
9816 if ((MulAmt % 9) == 0) {
9817 MulAmt1 = 9;
9818 MulAmt2 = MulAmt / 9;
9819 } else if ((MulAmt % 5) == 0) {
9820 MulAmt1 = 5;
9821 MulAmt2 = MulAmt / 5;
9822 } else if ((MulAmt % 3) == 0) {
9823 MulAmt1 = 3;
9824 MulAmt2 = MulAmt / 3;
9825 }
9826 if (MulAmt2 &&
9827 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9828 DebugLoc DL = N->getDebugLoc();
9829
9830 if (isPowerOf2_64(MulAmt2) &&
9831 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9832 // If second multiplifer is pow2, issue it first. We want the multiply by
9833 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9834 // is an add.
9835 std::swap(MulAmt1, MulAmt2);
9836
9837 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009838 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009839 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009840 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009841 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009842 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009843 DAG.getConstant(MulAmt1, VT));
9844
Eric Christopherfd179292009-08-27 18:07:15 +00009845 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009846 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009847 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009848 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009849 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009850 DAG.getConstant(MulAmt2, VT));
9851
9852 // Do not add new nodes to DAG combiner worklist.
9853 DCI.CombineTo(N, NewMul, false);
9854 }
9855 return SDValue();
9856}
9857
Evan Chengad9c0a32009-12-15 00:53:42 +00009858static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9859 SDValue N0 = N->getOperand(0);
9860 SDValue N1 = N->getOperand(1);
9861 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9862 EVT VT = N0.getValueType();
9863
9864 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9865 // since the result of setcc_c is all zero's or all ones.
9866 if (N1C && N0.getOpcode() == ISD::AND &&
9867 N0.getOperand(1).getOpcode() == ISD::Constant) {
9868 SDValue N00 = N0.getOperand(0);
9869 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9870 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9871 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9872 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9873 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9874 APInt ShAmt = N1C->getAPIntValue();
9875 Mask = Mask.shl(ShAmt);
9876 if (Mask != 0)
9877 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9878 N00, DAG.getConstant(Mask, VT));
9879 }
9880 }
9881
9882 return SDValue();
9883}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009884
Nate Begeman740ab032009-01-26 00:52:55 +00009885/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9886/// when possible.
9887static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9888 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009889 EVT VT = N->getValueType(0);
9890 if (!VT.isVector() && VT.isInteger() &&
9891 N->getOpcode() == ISD::SHL)
9892 return PerformSHLCombine(N, DAG);
9893
Nate Begeman740ab032009-01-26 00:52:55 +00009894 // On X86 with SSE2 support, we can transform this to a vector shift if
9895 // all elements are shifted by the same amount. We can't do this in legalize
9896 // because the a constant vector is typically transformed to a constant pool
9897 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009898 if (!Subtarget->hasSSE2())
9899 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009900
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009902 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009903
Mon P Wang3becd092009-01-28 08:12:05 +00009904 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009905 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009906 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009907 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009908 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9909 unsigned NumElts = VT.getVectorNumElements();
9910 unsigned i = 0;
9911 for (; i != NumElts; ++i) {
9912 SDValue Arg = ShAmtOp.getOperand(i);
9913 if (Arg.getOpcode() == ISD::UNDEF) continue;
9914 BaseShAmt = Arg;
9915 break;
9916 }
9917 for (; i != NumElts; ++i) {
9918 SDValue Arg = ShAmtOp.getOperand(i);
9919 if (Arg.getOpcode() == ISD::UNDEF) continue;
9920 if (Arg != BaseShAmt) {
9921 return SDValue();
9922 }
9923 }
9924 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009925 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009926 SDValue InVec = ShAmtOp.getOperand(0);
9927 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9928 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9929 unsigned i = 0;
9930 for (; i != NumElts; ++i) {
9931 SDValue Arg = InVec.getOperand(i);
9932 if (Arg.getOpcode() == ISD::UNDEF) continue;
9933 BaseShAmt = Arg;
9934 break;
9935 }
9936 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009938 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009939 if (C->getZExtValue() == SplatIdx)
9940 BaseShAmt = InVec.getOperand(1);
9941 }
9942 }
9943 if (BaseShAmt.getNode() == 0)
9944 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9945 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009946 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009947 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009948
Mon P Wangefa42202009-09-03 19:56:25 +00009949 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 if (EltVT.bitsGT(MVT::i32))
9951 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9952 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009953 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009954
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009955 // The shift amount is identical so we can do a vector shift.
9956 SDValue ValOp = N->getOperand(0);
9957 switch (N->getOpcode()) {
9958 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009959 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009960 break;
9961 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009962 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009963 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009965 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009966 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009967 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009969 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009971 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009973 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009974 break;
9975 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009977 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009979 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009981 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009983 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009984 break;
9985 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009987 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009988 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009989 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009991 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009992 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009993 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009995 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009997 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009998 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009999 }
10000 return SDValue();
10001}
10002
Evan Cheng760d1942010-01-04 21:22:48 +000010003static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010004 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010005 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010006 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010007 return SDValue();
10008
Evan Cheng760d1942010-01-04 21:22:48 +000010009 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010010 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010011 return SDValue();
10012
10013 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10014 SDValue N0 = N->getOperand(0);
10015 SDValue N1 = N->getOperand(1);
10016 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10017 std::swap(N0, N1);
10018 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10019 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010020 if (!N0.hasOneUse() || !N1.hasOneUse())
10021 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010022
10023 SDValue ShAmt0 = N0.getOperand(1);
10024 if (ShAmt0.getValueType() != MVT::i8)
10025 return SDValue();
10026 SDValue ShAmt1 = N1.getOperand(1);
10027 if (ShAmt1.getValueType() != MVT::i8)
10028 return SDValue();
10029 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10030 ShAmt0 = ShAmt0.getOperand(0);
10031 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10032 ShAmt1 = ShAmt1.getOperand(0);
10033
10034 DebugLoc DL = N->getDebugLoc();
10035 unsigned Opc = X86ISD::SHLD;
10036 SDValue Op0 = N0.getOperand(0);
10037 SDValue Op1 = N1.getOperand(0);
10038 if (ShAmt0.getOpcode() == ISD::SUB) {
10039 Opc = X86ISD::SHRD;
10040 std::swap(Op0, Op1);
10041 std::swap(ShAmt0, ShAmt1);
10042 }
10043
Evan Cheng8b1190a2010-04-28 01:18:01 +000010044 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010045 if (ShAmt1.getOpcode() == ISD::SUB) {
10046 SDValue Sum = ShAmt1.getOperand(0);
10047 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010048 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10049 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10050 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10051 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010052 return DAG.getNode(Opc, DL, VT,
10053 Op0, Op1,
10054 DAG.getNode(ISD::TRUNCATE, DL,
10055 MVT::i8, ShAmt0));
10056 }
10057 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10058 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10059 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010060 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010061 return DAG.getNode(Opc, DL, VT,
10062 N0.getOperand(0), N1.getOperand(0),
10063 DAG.getNode(ISD::TRUNCATE, DL,
10064 MVT::i8, ShAmt0));
10065 }
10066
10067 return SDValue();
10068}
10069
Chris Lattner149a4e52008-02-22 02:09:43 +000010070/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010071static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010072 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010073 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10074 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010075 // A preferable solution to the general problem is to figure out the right
10076 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010077
10078 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010079 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010080 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010081 if (VT.getSizeInBits() != 64)
10082 return SDValue();
10083
Devang Patel578efa92009-06-05 21:57:13 +000010084 const Function *F = DAG.getMachineFunction().getFunction();
10085 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010086 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010087 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010088 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010089 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010090 isa<LoadSDNode>(St->getValue()) &&
10091 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10092 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010093 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010094 LoadSDNode *Ld = 0;
10095 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010096 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010097 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010098 // Must be a store of a load. We currently handle two cases: the load
10099 // is a direct child, and it's under an intervening TokenFactor. It is
10100 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010101 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010102 Ld = cast<LoadSDNode>(St->getChain());
10103 else if (St->getValue().hasOneUse() &&
10104 ChainVal->getOpcode() == ISD::TokenFactor) {
10105 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010106 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010107 TokenFactorIndex = i;
10108 Ld = cast<LoadSDNode>(St->getValue());
10109 } else
10110 Ops.push_back(ChainVal->getOperand(i));
10111 }
10112 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010113
Evan Cheng536e6672009-03-12 05:59:15 +000010114 if (!Ld || !ISD::isNormalLoad(Ld))
10115 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010116
Evan Cheng536e6672009-03-12 05:59:15 +000010117 // If this is not the MMX case, i.e. we are just turning i64 load/store
10118 // into f64 load/store, avoid the transformation if there are multiple
10119 // uses of the loaded value.
10120 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10121 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010122
Evan Cheng536e6672009-03-12 05:59:15 +000010123 DebugLoc LdDL = Ld->getDebugLoc();
10124 DebugLoc StDL = N->getDebugLoc();
10125 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10126 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10127 // pair instead.
10128 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010129 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010130 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10131 Ld->getBasePtr(), Ld->getSrcValue(),
10132 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010133 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010134 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010135 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010136 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010137 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010138 Ops.size());
10139 }
Evan Cheng536e6672009-03-12 05:59:15 +000010140 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010141 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010142 St->isVolatile(), St->isNonTemporal(),
10143 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010144 }
Evan Cheng536e6672009-03-12 05:59:15 +000010145
10146 // Otherwise, lower to two pairs of 32-bit loads / stores.
10147 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10149 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010150
Owen Anderson825b72b2009-08-11 20:47:22 +000010151 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010152 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010153 Ld->isVolatile(), Ld->isNonTemporal(),
10154 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010155 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010156 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010157 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010158 MinAlign(Ld->getAlignment(), 4));
10159
10160 SDValue NewChain = LoLd.getValue(1);
10161 if (TokenFactorIndex != -1) {
10162 Ops.push_back(LoLd);
10163 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010165 Ops.size());
10166 }
10167
10168 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10170 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010171
10172 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10173 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010174 St->isVolatile(), St->isNonTemporal(),
10175 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010176 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10177 St->getSrcValue(),
10178 St->getSrcValueOffset() + 4,
10179 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010180 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010181 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010183 }
Dan Gohman475871a2008-07-27 21:46:04 +000010184 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010185}
10186
Chris Lattner6cf73262008-01-25 06:14:17 +000010187/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10188/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010189static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010190 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10191 // F[X]OR(0.0, x) -> x
10192 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010193 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10194 if (C->getValueAPF().isPosZero())
10195 return N->getOperand(1);
10196 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10197 if (C->getValueAPF().isPosZero())
10198 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010199 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010200}
10201
10202/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010203static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010204 // FAND(0.0, x) -> 0.0
10205 // FAND(x, 0.0) -> 0.0
10206 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10207 if (C->getValueAPF().isPosZero())
10208 return N->getOperand(0);
10209 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10210 if (C->getValueAPF().isPosZero())
10211 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010212 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010213}
10214
Dan Gohmane5af2d32009-01-29 01:59:02 +000010215static SDValue PerformBTCombine(SDNode *N,
10216 SelectionDAG &DAG,
10217 TargetLowering::DAGCombinerInfo &DCI) {
10218 // BT ignores high bits in the bit index operand.
10219 SDValue Op1 = N->getOperand(1);
10220 if (Op1.hasOneUse()) {
10221 unsigned BitWidth = Op1.getValueSizeInBits();
10222 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10223 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010224 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10225 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010227 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10228 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10229 DCI.CommitTargetLoweringOpt(TLO);
10230 }
10231 return SDValue();
10232}
Chris Lattner83e6c992006-10-04 06:57:07 +000010233
Eli Friedman7a5e5552009-06-07 06:52:44 +000010234static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10235 SDValue Op = N->getOperand(0);
10236 if (Op.getOpcode() == ISD::BIT_CONVERT)
10237 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010238 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010239 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010240 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010241 OpVT.getVectorElementType().getSizeInBits()) {
10242 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10243 }
10244 return SDValue();
10245}
10246
Evan Cheng2e489c42009-12-16 00:53:11 +000010247static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10248 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10249 // (and (i32 x86isd::setcc_carry), 1)
10250 // This eliminates the zext. This transformation is necessary because
10251 // ISD::SETCC is always legalized to i8.
10252 DebugLoc dl = N->getDebugLoc();
10253 SDValue N0 = N->getOperand(0);
10254 EVT VT = N->getValueType(0);
10255 if (N0.getOpcode() == ISD::AND &&
10256 N0.hasOneUse() &&
10257 N0.getOperand(0).hasOneUse()) {
10258 SDValue N00 = N0.getOperand(0);
10259 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10260 return SDValue();
10261 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10262 if (!C || C->getZExtValue() != 1)
10263 return SDValue();
10264 return DAG.getNode(ISD::AND, dl, VT,
10265 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10266 N00.getOperand(0), N00.getOperand(1)),
10267 DAG.getConstant(1, VT));
10268 }
10269
10270 return SDValue();
10271}
10272
Dan Gohman475871a2008-07-27 21:46:04 +000010273SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010274 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010275 SelectionDAG &DAG = DCI.DAG;
10276 switch (N->getOpcode()) {
10277 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010278 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010279 case ISD::EXTRACT_VECTOR_ELT:
10280 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010281 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010282 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010283 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010284 case ISD::SHL:
10285 case ISD::SRA:
10286 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010287 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010288 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010289 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010290 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10291 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010292 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010293 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010294 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010295 }
10296
Dan Gohman475871a2008-07-27 21:46:04 +000010297 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010298}
10299
Evan Chenge5b51ac2010-04-17 06:13:15 +000010300/// isTypeDesirableForOp - Return true if the target has native support for
10301/// the specified value type and it is 'desirable' to use the type for the
10302/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10303/// instruction encodings are longer and some i16 instructions are slow.
10304bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10305 if (!isTypeLegal(VT))
10306 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010307 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010308 return true;
10309
10310 switch (Opc) {
10311 default:
10312 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010313 case ISD::LOAD:
10314 case ISD::SIGN_EXTEND:
10315 case ISD::ZERO_EXTEND:
10316 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010317 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010318 case ISD::SRL:
10319 case ISD::SUB:
10320 case ISD::ADD:
10321 case ISD::MUL:
10322 case ISD::AND:
10323 case ISD::OR:
10324 case ISD::XOR:
10325 return false;
10326 }
10327}
10328
Evan Chengc82c20b2010-04-24 04:44:57 +000010329static bool MayFoldLoad(SDValue Op) {
10330 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10331}
10332
10333static bool MayFoldIntoStore(SDValue Op) {
10334 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10335}
10336
Evan Chenge5b51ac2010-04-17 06:13:15 +000010337/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010338/// beneficial for dag combiner to promote the specified node. If true, it
10339/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010340bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010341 EVT VT = Op.getValueType();
10342 if (VT != MVT::i16)
10343 return false;
10344
Evan Cheng4c26e932010-04-19 19:29:22 +000010345 bool Promote = false;
10346 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010347 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010348 default: break;
10349 case ISD::LOAD: {
10350 LoadSDNode *LD = cast<LoadSDNode>(Op);
10351 // If the non-extending load has a single use and it's not live out, then it
10352 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010353 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10354 Op.hasOneUse()*/) {
10355 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10356 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10357 // The only case where we'd want to promote LOAD (rather then it being
10358 // promoted as an operand is when it's only use is liveout.
10359 if (UI->getOpcode() != ISD::CopyToReg)
10360 return false;
10361 }
10362 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010363 Promote = true;
10364 break;
10365 }
10366 case ISD::SIGN_EXTEND:
10367 case ISD::ZERO_EXTEND:
10368 case ISD::ANY_EXTEND:
10369 Promote = true;
10370 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010371 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010372 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010373 SDValue N0 = Op.getOperand(0);
10374 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010375 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010376 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010377 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010378 break;
10379 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010380 case ISD::ADD:
10381 case ISD::MUL:
10382 case ISD::AND:
10383 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010384 case ISD::XOR:
10385 Commute = true;
10386 // fallthrough
10387 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010388 SDValue N0 = Op.getOperand(0);
10389 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010390 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010391 return false;
10392 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010393 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010394 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010395 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010396 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010397 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010398 }
10399 }
10400
10401 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010402 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010403}
10404
Evan Cheng60c07e12006-07-05 22:17:51 +000010405//===----------------------------------------------------------------------===//
10406// X86 Inline Assembly Support
10407//===----------------------------------------------------------------------===//
10408
Chris Lattnerb8105652009-07-20 17:51:36 +000010409static bool LowerToBSwap(CallInst *CI) {
10410 // FIXME: this should verify that we are targetting a 486 or better. If not,
10411 // we will turn this bswap into something that will be lowered to logical ops
10412 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10413 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010414
Chris Lattnerb8105652009-07-20 17:51:36 +000010415 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010416 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010417 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010418 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010419 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010420
Chris Lattnerb8105652009-07-20 17:51:36 +000010421 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10422 if (!Ty || Ty->getBitWidth() % 16 != 0)
10423 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010424
Chris Lattnerb8105652009-07-20 17:51:36 +000010425 // Okay, we can do this xform, do so now.
10426 const Type *Tys[] = { Ty };
10427 Module *M = CI->getParent()->getParent()->getParent();
10428 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010429
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010430 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010431 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010432
Chris Lattnerb8105652009-07-20 17:51:36 +000010433 CI->replaceAllUsesWith(Op);
10434 CI->eraseFromParent();
10435 return true;
10436}
10437
10438bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10439 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10440 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10441
10442 std::string AsmStr = IA->getAsmString();
10443
10444 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010445 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010446 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10447
10448 switch (AsmPieces.size()) {
10449 default: return false;
10450 case 1:
10451 AsmStr = AsmPieces[0];
10452 AsmPieces.clear();
10453 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10454
10455 // bswap $0
10456 if (AsmPieces.size() == 2 &&
10457 (AsmPieces[0] == "bswap" ||
10458 AsmPieces[0] == "bswapq" ||
10459 AsmPieces[0] == "bswapl") &&
10460 (AsmPieces[1] == "$0" ||
10461 AsmPieces[1] == "${0:q}")) {
10462 // No need to check constraints, nothing other than the equivalent of
10463 // "=r,0" would be valid here.
10464 return LowerToBSwap(CI);
10465 }
10466 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010467 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010468 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010469 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010470 AsmPieces[1] == "$$8," &&
10471 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010472 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10473 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010474 const std::string &Constraints = IA->getConstraintString();
10475 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010476 std::sort(AsmPieces.begin(), AsmPieces.end());
10477 if (AsmPieces.size() == 4 &&
10478 AsmPieces[0] == "~{cc}" &&
10479 AsmPieces[1] == "~{dirflag}" &&
10480 AsmPieces[2] == "~{flags}" &&
10481 AsmPieces[3] == "~{fpsr}") {
10482 return LowerToBSwap(CI);
10483 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010484 }
10485 break;
10486 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010487 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010488 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010489 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10490 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10491 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010492 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010493 SplitString(AsmPieces[0], Words, " \t");
10494 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10495 Words.clear();
10496 SplitString(AsmPieces[1], Words, " \t");
10497 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10498 Words.clear();
10499 SplitString(AsmPieces[2], Words, " \t,");
10500 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10501 Words[2] == "%edx") {
10502 return LowerToBSwap(CI);
10503 }
10504 }
10505 }
10506 }
10507 break;
10508 }
10509 return false;
10510}
10511
10512
10513
Chris Lattnerf4dff842006-07-11 02:54:03 +000010514/// getConstraintType - Given a constraint letter, return the type of
10515/// constraint it is for this target.
10516X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010517X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10518 if (Constraint.size() == 1) {
10519 switch (Constraint[0]) {
10520 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010521 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010522 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010523 case 'r':
10524 case 'R':
10525 case 'l':
10526 case 'q':
10527 case 'Q':
10528 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010529 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010530 case 'Y':
10531 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010532 case 'e':
10533 case 'Z':
10534 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010535 default:
10536 break;
10537 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010538 }
Chris Lattner4234f572007-03-25 02:14:49 +000010539 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010540}
10541
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010542/// LowerXConstraint - try to replace an X constraint, which matches anything,
10543/// with another that has more specific requirements based on the type of the
10544/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010545const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010546LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010547 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10548 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010549 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010550 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010551 return "Y";
10552 if (Subtarget->hasSSE1())
10553 return "x";
10554 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010555
Chris Lattner5e764232008-04-26 23:02:14 +000010556 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010557}
10558
Chris Lattner48884cd2007-08-25 00:47:38 +000010559/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10560/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010561void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010562 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010563 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010564 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010565 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010566
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010567 switch (Constraint) {
10568 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010569 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010570 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010571 if (C->getZExtValue() <= 31) {
10572 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010573 break;
10574 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010575 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010576 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010577 case 'J':
10578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010579 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010580 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10581 break;
10582 }
10583 }
10584 return;
10585 case 'K':
10586 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010587 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010588 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10589 break;
10590 }
10591 }
10592 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010593 case 'N':
10594 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010595 if (C->getZExtValue() <= 255) {
10596 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010597 break;
10598 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010599 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010600 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010601 case 'e': {
10602 // 32-bit signed value
10603 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010604 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10605 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010606 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010607 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010608 break;
10609 }
10610 // FIXME gcc accepts some relocatable values here too, but only in certain
10611 // memory models; it's complicated.
10612 }
10613 return;
10614 }
10615 case 'Z': {
10616 // 32-bit unsigned value
10617 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010618 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10619 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010620 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10621 break;
10622 }
10623 }
10624 // FIXME gcc accepts some relocatable values here too, but only in certain
10625 // memory models; it's complicated.
10626 return;
10627 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010628 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010629 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010630 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010631 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010632 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010633 break;
10634 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010635
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010636 // In any sort of PIC mode addresses need to be computed at runtime by
10637 // adding in a register or some sort of table lookup. These can't
10638 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010639 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010640 return;
10641
Chris Lattnerdc43a882007-05-03 16:52:29 +000010642 // If we are in non-pic codegen mode, we allow the address of a global (with
10643 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010644 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010645 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010646
Chris Lattner49921962009-05-08 18:23:14 +000010647 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10648 while (1) {
10649 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10650 Offset += GA->getOffset();
10651 break;
10652 } else if (Op.getOpcode() == ISD::ADD) {
10653 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10654 Offset += C->getZExtValue();
10655 Op = Op.getOperand(0);
10656 continue;
10657 }
10658 } else if (Op.getOpcode() == ISD::SUB) {
10659 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10660 Offset += -C->getZExtValue();
10661 Op = Op.getOperand(0);
10662 continue;
10663 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010664 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010665
Chris Lattner49921962009-05-08 18:23:14 +000010666 // Otherwise, this isn't something we can handle, reject it.
10667 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010668 }
Eric Christopherfd179292009-08-27 18:07:15 +000010669
Dan Gohman46510a72010-04-15 01:51:59 +000010670 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010671 // If we require an extra load to get this address, as in PIC mode, we
10672 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010673 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10674 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010675 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010676
Devang Patel0d881da2010-07-06 22:08:15 +000010677 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10678 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010679 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010680 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010681 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010682
Gabor Greifba36cb52008-08-28 21:40:38 +000010683 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010684 Ops.push_back(Result);
10685 return;
10686 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010687 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010688}
10689
Chris Lattner259e97c2006-01-31 19:43:35 +000010690std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010691getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010692 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010693 if (Constraint.size() == 1) {
10694 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010695 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010696 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010697 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10698 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010699 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010700 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10701 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10702 X86::R10D,X86::R11D,X86::R12D,
10703 X86::R13D,X86::R14D,X86::R15D,
10704 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010705 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010706 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10707 X86::SI, X86::DI, X86::R8W,X86::R9W,
10708 X86::R10W,X86::R11W,X86::R12W,
10709 X86::R13W,X86::R14W,X86::R15W,
10710 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010711 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010712 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10713 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10714 X86::R10B,X86::R11B,X86::R12B,
10715 X86::R13B,X86::R14B,X86::R15B,
10716 X86::BPL, X86::SPL, 0);
10717
Owen Anderson825b72b2009-08-11 20:47:22 +000010718 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010719 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10720 X86::RSI, X86::RDI, X86::R8, X86::R9,
10721 X86::R10, X86::R11, X86::R12,
10722 X86::R13, X86::R14, X86::R15,
10723 X86::RBP, X86::RSP, 0);
10724
10725 break;
10726 }
Eric Christopherfd179292009-08-27 18:07:15 +000010727 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010728 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010729 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010730 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010731 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010732 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010733 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010734 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010735 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010736 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10737 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010738 }
10739 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010740
Chris Lattner1efa40f2006-02-22 00:56:39 +000010741 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010742}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010743
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010744std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010745X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010746 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010747 // First, see if this is a constraint that directly corresponds to an LLVM
10748 // register class.
10749 if (Constraint.size() == 1) {
10750 // GCC Constraint Letters
10751 switch (Constraint[0]) {
10752 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010753 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010754 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010755 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010756 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010757 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010758 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010759 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010760 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010761 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010762 case 'R': // LEGACY_REGS
10763 if (VT == MVT::i8)
10764 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10765 if (VT == MVT::i16)
10766 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10767 if (VT == MVT::i32 || !Subtarget->is64Bit())
10768 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10769 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010770 case 'f': // FP Stack registers.
10771 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10772 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010773 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010774 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010775 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010776 return std::make_pair(0U, X86::RFP64RegisterClass);
10777 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010778 case 'y': // MMX_REGS if MMX allowed.
10779 if (!Subtarget->hasMMX()) break;
10780 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010781 case 'Y': // SSE_REGS if SSE2 allowed
10782 if (!Subtarget->hasSSE2()) break;
10783 // FALL THROUGH.
10784 case 'x': // SSE_REGS if SSE1 allowed
10785 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010786
Owen Anderson825b72b2009-08-11 20:47:22 +000010787 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010788 default: break;
10789 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010790 case MVT::f32:
10791 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010792 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010793 case MVT::f64:
10794 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010795 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010796 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010797 case MVT::v16i8:
10798 case MVT::v8i16:
10799 case MVT::v4i32:
10800 case MVT::v2i64:
10801 case MVT::v4f32:
10802 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010803 return std::make_pair(0U, X86::VR128RegisterClass);
10804 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010805 break;
10806 }
10807 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010808
Chris Lattnerf76d1802006-07-31 23:26:50 +000010809 // Use the default implementation in TargetLowering to convert the register
10810 // constraint into a member of a register class.
10811 std::pair<unsigned, const TargetRegisterClass*> Res;
10812 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010813
10814 // Not found as a standard register?
10815 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010816 // Map st(0) -> st(7) -> ST0
10817 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10818 tolower(Constraint[1]) == 's' &&
10819 tolower(Constraint[2]) == 't' &&
10820 Constraint[3] == '(' &&
10821 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10822 Constraint[5] == ')' &&
10823 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010824
Chris Lattner56d77c72009-09-13 22:41:48 +000010825 Res.first = X86::ST0+Constraint[4]-'0';
10826 Res.second = X86::RFP80RegisterClass;
10827 return Res;
10828 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010829
Chris Lattner56d77c72009-09-13 22:41:48 +000010830 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010831 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010832 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010833 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010834 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010835 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010836
10837 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010838 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010839 Res.first = X86::EFLAGS;
10840 Res.second = X86::CCRRegisterClass;
10841 return Res;
10842 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010843
Dale Johannesen330169f2008-11-13 21:52:36 +000010844 // 'A' means EAX + EDX.
10845 if (Constraint == "A") {
10846 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010847 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010848 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010849 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010850 return Res;
10851 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010852
Chris Lattnerf76d1802006-07-31 23:26:50 +000010853 // Otherwise, check to see if this is a register class of the wrong value
10854 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10855 // turn into {ax},{dx}.
10856 if (Res.second->hasType(VT))
10857 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010858
Chris Lattnerf76d1802006-07-31 23:26:50 +000010859 // All of the single-register GCC register classes map their values onto
10860 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10861 // really want an 8-bit or 32-bit register, map to the appropriate register
10862 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010863 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010864 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010865 unsigned DestReg = 0;
10866 switch (Res.first) {
10867 default: break;
10868 case X86::AX: DestReg = X86::AL; break;
10869 case X86::DX: DestReg = X86::DL; break;
10870 case X86::CX: DestReg = X86::CL; break;
10871 case X86::BX: DestReg = X86::BL; break;
10872 }
10873 if (DestReg) {
10874 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010875 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010876 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010877 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010878 unsigned DestReg = 0;
10879 switch (Res.first) {
10880 default: break;
10881 case X86::AX: DestReg = X86::EAX; break;
10882 case X86::DX: DestReg = X86::EDX; break;
10883 case X86::CX: DestReg = X86::ECX; break;
10884 case X86::BX: DestReg = X86::EBX; break;
10885 case X86::SI: DestReg = X86::ESI; break;
10886 case X86::DI: DestReg = X86::EDI; break;
10887 case X86::BP: DestReg = X86::EBP; break;
10888 case X86::SP: DestReg = X86::ESP; break;
10889 }
10890 if (DestReg) {
10891 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010892 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010893 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010894 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010895 unsigned DestReg = 0;
10896 switch (Res.first) {
10897 default: break;
10898 case X86::AX: DestReg = X86::RAX; break;
10899 case X86::DX: DestReg = X86::RDX; break;
10900 case X86::CX: DestReg = X86::RCX; break;
10901 case X86::BX: DestReg = X86::RBX; break;
10902 case X86::SI: DestReg = X86::RSI; break;
10903 case X86::DI: DestReg = X86::RDI; break;
10904 case X86::BP: DestReg = X86::RBP; break;
10905 case X86::SP: DestReg = X86::RSP; break;
10906 }
10907 if (DestReg) {
10908 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010909 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010910 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010911 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010912 } else if (Res.second == X86::FR32RegisterClass ||
10913 Res.second == X86::FR64RegisterClass ||
10914 Res.second == X86::VR128RegisterClass) {
10915 // Handle references to XMM physical registers that got mapped into the
10916 // wrong class. This can happen with constraints like {xmm0} where the
10917 // target independent register mapper will just pick the first match it can
10918 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010919 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010920 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010921 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010922 Res.second = X86::FR64RegisterClass;
10923 else if (X86::VR128RegisterClass->hasType(VT))
10924 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010925 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010926
Chris Lattnerf76d1802006-07-31 23:26:50 +000010927 return Res;
10928}