blob: ba2cd9465814861013b81861b9735fa324455d61 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000090
Bob Wilson5bafff32009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
Bob Wilson54c78ef2009-11-06 23:33:28 +0000105def h8imm : Operand<i8> {
106 let PrintMethod = "printHex8ImmOperand";
107}
108def h16imm : Operand<i16> {
109 let PrintMethod = "printHex16ImmOperand";
110}
111def h32imm : Operand<i32> {
112 let PrintMethod = "printHex32ImmOperand";
113}
114def h64imm : Operand<i64> {
115 let PrintMethod = "printHex64ImmOperand";
116}
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118//===----------------------------------------------------------------------===//
119// NEON load / store instructions
120//===----------------------------------------------------------------------===//
121
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000122/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000123let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124def VLDMD : NI<(outs),
125 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000126 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000127 "vldm", "${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 []> {
129 let Inst{27-25} = 0b110;
130 let Inst{20} = 1;
131 let Inst{11-9} = 0b101;
132}
Bob Wilson5bafff32009-06-22 23:27:02 +0000133
134def VLDMS : NI<(outs),
135 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000136 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000137 "vldm", "${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000138 []> {
139 let Inst{27-25} = 0b110;
140 let Inst{20} = 1;
141 let Inst{11-9} = 0b101;
142}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143}
Bob Wilson5bafff32009-06-22 23:27:02 +0000144*/
145
146// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000147def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000148 IIC_fpLoadm,
Evan Chengf81bf152009-11-23 21:57:23 +0000149 "vldmia", "$addr, ${dst:dregpair}",
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000150 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000151 let Inst{27-25} = 0b110;
152 let Inst{24} = 0; // P bit
153 let Inst{23} = 1; // U bit
154 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000155 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000156}
Bob Wilson5bafff32009-06-22 23:27:02 +0000157
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158// Use vstmia to store a Q register as a D register pair.
159def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000160 IIC_fpStorem,
Evan Chengf81bf152009-11-23 21:57:23 +0000161 "vstmia", "$addr, ${src:dregpair}",
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000167 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000168}
169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000171class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
172 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000173 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000174 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000175 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000176class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
177 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000178 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000179 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000180 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000181
Evan Chengf81bf152009-11-23 21:57:23 +0000182def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
183def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
184def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
185def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
186def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Evan Chengf81bf152009-11-23 21:57:23 +0000188def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
189def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
190def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
191def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
192def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000193
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000194let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000195
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000196// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000197class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000198 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
199 (ins addrmode6:$addr), IIC_VLD2,
Evan Chengf81bf152009-11-23 21:57:23 +0000200 OpcodeStr, Dt, "\\{$dst1,$dst2\\}, $addr", "", []>;
201class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000202 : NLdSt<0,0b10,0b0011,op7_4,
203 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000204 (ins addrmode6:$addr), IIC_VLD2,
Evan Chengf81bf152009-11-23 21:57:23 +0000205 OpcodeStr, Dt, "\\{$dst1,$dst2,$dst3,$dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000206 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000207
Evan Chengf81bf152009-11-23 21:57:23 +0000208def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
209def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
210def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000211def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
212 (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000213 "vld1", "64", "\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000214
Evan Chengf81bf152009-11-23 21:57:23 +0000215def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
216def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
217def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000218
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000219// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000220class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000221 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
222 (ins addrmode6:$addr), IIC_VLD3,
Evan Chengf81bf152009-11-23 21:57:23 +0000223 OpcodeStr, Dt, "\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
224class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000225 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000226 (ins addrmode6:$addr), IIC_VLD3,
Evan Chengf81bf152009-11-23 21:57:23 +0000227 OpcodeStr, Dt, "\\{$dst1,$dst2,$dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000228 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000229
Evan Chengf81bf152009-11-23 21:57:23 +0000230def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
231def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
232def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000233def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
234 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
235 (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000236 "vld1", "64", "\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000237
Bob Wilsonff8952e2009-10-07 17:24:55 +0000238// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000239def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
240def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
241def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000242
243// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000244def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
245def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
246def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000247
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000248// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000249class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000250 : NLdSt<0,0b10,0b0000,op7_4,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000252 (ins addrmode6:$addr), IIC_VLD4,
Evan Chengf81bf152009-11-23 21:57:23 +0000253 OpcodeStr, Dt, "\\{$dst1,$dst2,$dst3,$dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000254 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000255class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000256 : NLdSt<0,0b10,0b0001,op7_4,
257 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000258 (ins addrmode6:$addr), IIC_VLD4,
Evan Chengf81bf152009-11-23 21:57:23 +0000259 OpcodeStr, Dt, "\\{$dst1,$dst2,$dst3,$dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000260 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000261
Evan Chengf81bf152009-11-23 21:57:23 +0000262def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
263def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
264def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000265def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
266 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
267 (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000268 "vld1", "64", "\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000269
Bob Wilson7708c222009-10-07 18:09:32 +0000270// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000271def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
272def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
273def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000274
275// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000276def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
277def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
278def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000279
280// VLD1LN : Vector Load (single element to one lane)
281// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000282
Bob Wilson243fcc52009-09-01 04:26:28 +0000283// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000284class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000285 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000286 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
287 IIC_VLD2,
288 OpcodeStr, Dt, "\\{$dst1[$lane],$dst2[$lane]\\}, $addr",
289 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000290
Johnny Chen5c376ff2009-11-19 19:20:17 +0000291// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000292def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
293def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000294 let Inst{5} = 0;
295}
Evan Chengf81bf152009-11-23 21:57:23 +0000296def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000297 let Inst{6} = 0;
298}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000299
300// vld2 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000301def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000302 let Inst{5} = 1;
303}
Evan Chengf81bf152009-11-23 21:57:23 +0000304def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000305 let Inst{6} = 1;
306}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000307
308// vld2 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000309def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000310 let Inst{5} = 1;
311}
Evan Chengf81bf152009-11-23 21:57:23 +0000312def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000313 let Inst{6} = 1;
314}
Bob Wilson243fcc52009-09-01 04:26:28 +0000315
316// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000317class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000318 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000319 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
320 nohash_imm:$lane), IIC_VLD3,
321 OpcodeStr, Dt,
322 "\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr",
323 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000324
Johnny Chen5c376ff2009-11-19 19:20:17 +0000325// vld3 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000326def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000327 let Inst{4} = 0;
328}
Evan Chengf81bf152009-11-23 21:57:23 +0000329def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000330 let Inst{5-4} = 0b00;
331}
Evan Chengf81bf152009-11-23 21:57:23 +0000332def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000333 let Inst{6-4} = 0b000;
334}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000335
336// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000337def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000338 let Inst{5-4} = 0b10;
339}
Evan Chengf81bf152009-11-23 21:57:23 +0000340def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000341 let Inst{6-4} = 0b100;
342}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000343
344// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000345def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000346 let Inst{5-4} = 0b10;
347}
Evan Chengf81bf152009-11-23 21:57:23 +0000348def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000349 let Inst{6-4} = 0b100;
350}
Bob Wilson243fcc52009-09-01 04:26:28 +0000351
352// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000353class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000354 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000355 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
356 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
357 nohash_imm:$lane), IIC_VLD4,
358 OpcodeStr, Dt,
359 "\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr",
360 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000361
Johnny Chen5c376ff2009-11-19 19:20:17 +0000362// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000363def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
364def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000365 let Inst{5} = 0;
366}
Evan Chengf81bf152009-11-23 21:57:23 +0000367def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000368 let Inst{6} = 0;
369}
Bob Wilson62e053e2009-10-08 22:53:57 +0000370
371// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000372def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000373 let Inst{5} = 1;
374}
Evan Chengf81bf152009-11-23 21:57:23 +0000375def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000376 let Inst{6} = 1;
377}
Bob Wilson62e053e2009-10-08 22:53:57 +0000378
379// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000380def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000381 let Inst{5} = 1;
382}
Evan Chengf81bf152009-11-23 21:57:23 +0000383def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000384 let Inst{6} = 1;
385}
Bob Wilsonb07c1712009-10-07 21:53:04 +0000386
387// VLD1DUP : Vector Load (single element to all lanes)
388// VLD2DUP : Vector Load (single 2-element structure to all lanes)
389// VLD3DUP : Vector Load (single 3-element structure to all lanes)
390// VLD4DUP : Vector Load (single 4-element structure to all lanes)
391// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000392} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000393
Bob Wilsonb36ec862009-08-06 18:47:44 +0000394// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000395class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
396 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000397 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000398 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000399 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000400class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
401 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000402 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000403 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000404 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
405
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000406let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000407def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
408def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
409def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
410def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
411def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000412
Evan Chengf81bf152009-11-23 21:57:23 +0000413def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
414def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
415def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
416def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
417def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000418} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000419
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000420let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000421
Bob Wilsonb36ec862009-08-06 18:47:44 +0000422// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000423class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000424 : NLdSt<0,0b00,0b1000,op7_4, (outs),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000426 OpcodeStr, Dt, "\\{$src1,$src2\\}, $addr", "", []>;
427class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000428 : NLdSt<0,0b00,0b0011,op7_4, (outs),
429 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
430 IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000431 OpcodeStr, Dt, "\\{$src1,$src2,$src3,$src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000432 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000433
Evan Chengf81bf152009-11-23 21:57:23 +0000434def VST2d8 : VST2D<0b0000, "vst2", "8">;
435def VST2d16 : VST2D<0b0100, "vst2", "16">;
436def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000437def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
438 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000439 "vst1", "64", "\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000440
Evan Chengf81bf152009-11-23 21:57:23 +0000441def VST2q8 : VST2Q<0b0000, "vst2", "8">;
442def VST2q16 : VST2Q<0b0100, "vst2", "16">;
443def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000444
Bob Wilsonb36ec862009-08-06 18:47:44 +0000445// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000446class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000447 : NLdSt<0,0b00,0b0100,op7_4, (outs),
448 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000449 OpcodeStr, Dt, "\\{$src1,$src2,$src3\\}, $addr", "", []>;
450class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000451 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
452 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000453 OpcodeStr, Dt, "\\{$src1,$src2,$src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000454 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000455
Evan Chengf81bf152009-11-23 21:57:23 +0000456def VST3d8 : VST3D<0b0000, "vst3", "8">;
457def VST3d16 : VST3D<0b0100, "vst3", "16">;
458def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000459def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
460 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
461 IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000462 "vst1", "64", "\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000463
Bob Wilson66a70632009-10-07 20:30:08 +0000464// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000465def VST3q8a : VST3WB<0b0000, "vst3", "8">;
466def VST3q16a : VST3WB<0b0100, "vst3", "16">;
467def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000468
469// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000470def VST3q8b : VST3WB<0b0000, "vst3", "8">;
471def VST3q16b : VST3WB<0b0100, "vst3", "16">;
472def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000473
Bob Wilsonb36ec862009-08-06 18:47:44 +0000474// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000475class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000476 : NLdSt<0,0b00,0b0000,op7_4, (outs),
477 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
478 IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000479 OpcodeStr, Dt, "\\{$src1,$src2,$src3,$src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000480 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000481class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000482 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
483 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
484 IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000485 OpcodeStr, Dt, "\\{$src1,$src2,$src3,$src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000486 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000487
Evan Chengf81bf152009-11-23 21:57:23 +0000488def VST4d8 : VST4D<0b0000, "vst4", "8">;
489def VST4d16 : VST4D<0b0100, "vst4", "16">;
490def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000491def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
492 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
493 DPR:$src4), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000494 "vst1", "64", "\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000495
Bob Wilson63c90632009-10-07 20:49:18 +0000496// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000497def VST4q8a : VST4WB<0b0000, "vst4", "8">;
498def VST4q16a : VST4WB<0b0100, "vst4", "16">;
499def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000500
501// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000502def VST4q8b : VST4WB<0b0000, "vst4", "8">;
503def VST4q16b : VST4WB<0b0100, "vst4", "16">;
504def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000505
506// VST1LN : Vector Store (single element from one lane)
507// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000508
Bob Wilson8a3198b2009-09-01 18:51:56 +0000509// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000510class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000511 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Evan Chengf81bf152009-11-23 21:57:23 +0000512 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
513 IIC_VST,
514 OpcodeStr, Dt, "\\{$src1[$lane],$src2[$lane]\\}, $addr",
515 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000516
Johnny Chen5c376ff2009-11-19 19:20:17 +0000517// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000518def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
519def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000520 let Inst{5} = 0;
521}
Evan Chengf81bf152009-11-23 21:57:23 +0000522def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000523 let Inst{6} = 0;
524}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000525
526// vst2 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000527def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000528 let Inst{5} = 1;
529}
Evan Chengf81bf152009-11-23 21:57:23 +0000530def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000531 let Inst{6} = 1;
532}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000533
534// vst2 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000535def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000536 let Inst{5} = 1;
537}
Evan Chengf81bf152009-11-23 21:57:23 +0000538def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000539 let Inst{6} = 1;
540}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000541
542// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000543class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000544 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Evan Chengf81bf152009-11-23 21:57:23 +0000545 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
546 nohash_imm:$lane), IIC_VST,
547 OpcodeStr, Dt,
548 "\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000549
Johnny Chen5c376ff2009-11-19 19:20:17 +0000550// vst3 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000551def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000552 let Inst{4} = 0;
553}
Evan Chengf81bf152009-11-23 21:57:23 +0000554def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000555 let Inst{5-4} = 0b00;
556}
Evan Chengf81bf152009-11-23 21:57:23 +0000557def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000558 let Inst{6-4} = 0b000;
559}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000560
561// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000562def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000563 let Inst{5-4} = 0b10;
564}
Evan Chengf81bf152009-11-23 21:57:23 +0000565def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000566 let Inst{6-4} = 0b100;
567}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000568
569// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000570def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000571 let Inst{5-4} = 0b10;
572}
Evan Chengf81bf152009-11-23 21:57:23 +0000573def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000574 let Inst{6-4} = 0b100;
575}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000576
577// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000578class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000579 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Evan Chengf81bf152009-11-23 21:57:23 +0000580 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
581 nohash_imm:$lane), IIC_VST,
582 OpcodeStr, Dt,
583 "\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr",
584 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000585
Johnny Chen5c376ff2009-11-19 19:20:17 +0000586// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000587def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
588def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000589 let Inst{5} = 0;
590}
Evan Chengf81bf152009-11-23 21:57:23 +0000591def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000592 let Inst{6} = 0;
593}
Bob Wilson56311392009-10-09 00:01:36 +0000594
595// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000596def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000597 let Inst{5} = 1;
598}
Evan Chengf81bf152009-11-23 21:57:23 +0000599def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000600 let Inst{6} = 1;
601}
Bob Wilson56311392009-10-09 00:01:36 +0000602
603// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000604def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000605 let Inst{5} = 1;
606}
Evan Chengf81bf152009-11-23 21:57:23 +0000607def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000608 let Inst{6} = 1;
609}
Bob Wilson56311392009-10-09 00:01:36 +0000610
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000611} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000612
Bob Wilson205a5ca2009-07-08 18:11:30 +0000613
Bob Wilson5bafff32009-06-22 23:27:02 +0000614//===----------------------------------------------------------------------===//
615// NEON pattern fragments
616//===----------------------------------------------------------------------===//
617
618// Extract D sub-registers of Q registers.
619// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000620def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000622}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000623def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000625}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000626def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000628}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000629def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000631}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000632def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
633 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
634}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000635
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000636// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000637// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
638def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000640}]>;
641
Bob Wilson5bafff32009-06-22 23:27:02 +0000642// Translate lane numbers from Q registers to D subregs.
643def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000645}]>;
646def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000648}]>;
649def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000651}]>;
652
653//===----------------------------------------------------------------------===//
654// Instruction Classes
655//===----------------------------------------------------------------------===//
656
657// Basic 2-register operations, both double- and quad-register.
658class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000659 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000660 ValueType ResTy, ValueType OpTy, SDNode OpNode>
661 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000662 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000663 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
664class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000665 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000666 ValueType ResTy, ValueType OpTy, SDNode OpNode>
667 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000668 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000669 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
670
David Goodwin338268c2009-08-10 22:17:39 +0000671// Basic 2-register operations, scalar single-precision.
672class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000673 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,string Dt,
David Goodwin338268c2009-08-10 22:17:39 +0000674 ValueType ResTy, ValueType OpTy, SDNode OpNode>
675 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
676 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
Evan Chengf81bf152009-11-23 21:57:23 +0000677 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
David Goodwin338268c2009-08-10 22:17:39 +0000678
679class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
680 : NEONFPPat<(ResTy (OpNode SPR:$a)),
681 (EXTRACT_SUBREG
682 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
683 arm_ssubreg_0)>;
684
Bob Wilson5bafff32009-06-22 23:27:02 +0000685// Basic 2-register intrinsics, both double- and quad-register.
686class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000687 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000688 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000689 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
690 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000691 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
693class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000694 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000695 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000696 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
697 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000698 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000699 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
700
David Goodwin338268c2009-08-10 22:17:39 +0000701// Basic 2-register intrinsics, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000702class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000703 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000704 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000705 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
706 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000707 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000708 OpcodeStr, Dt, "$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +0000709
710class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwin53e44712009-08-04 20:39:05 +0000711 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000712 (EXTRACT_SUBREG
713 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
714 arm_ssubreg_0)>;
David Goodwin53e44712009-08-04 20:39:05 +0000715
Bob Wilson5bafff32009-06-22 23:27:02 +0000716// Narrow 2-register intrinsics.
717class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
718 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000719 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000720 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000721 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000722 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000723 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
724
Bob Wilson507df402009-10-21 02:15:46 +0000725// Long 2-register intrinsics (currently only used for VMOVL).
726class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
727 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000728 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000729 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000730 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000731 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000732 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
733
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000734// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000735class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000736 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000737 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000738 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000739 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000740class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000741 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000742 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000743 (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000744 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000745 "$src1 = $dst1, $src2 = $dst2", []>;
746
Bob Wilson5bafff32009-06-22 23:27:02 +0000747// Basic 3-register operations, both double- and quad-register.
748class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000749 InstrItinClass itin, string OpcodeStr, string Dt,
750 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000751 SDNode OpNode, bit Commutable>
752 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000753 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000754 OpcodeStr, Dt, "$dst, $src1, $src2", "",
755 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
756 let isCommutable = Commutable;
757}
758// Same as N3VD but no data type.
759class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
760 InstrItinClass itin, string OpcodeStr,
761 ValueType ResTy, ValueType OpTy,
762 SDNode OpNode, bit Commutable>
763 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
764 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
765 OpcodeStr, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000766 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
767 let isCommutable = Commutable;
768}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000769class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000770 InstrItinClass itin, string OpcodeStr, string Dt,
771 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000772 : N3V<0, 1, op21_20, op11_8, 1, 0,
773 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000774 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000775 [(set (Ty DPR:$dst),
776 (Ty (ShOp (Ty DPR:$src1),
777 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
778 imm:$lane)))))]> {
779 let isCommutable = 0;
780}
781class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000782 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000783 : N3V<0, 1, op21_20, op11_8, 1, 0,
784 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000785 IIC_VMULi16D,
Evan Chengf81bf152009-11-23 21:57:23 +0000786 OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000787 [(set (Ty DPR:$dst),
788 (Ty (ShOp (Ty DPR:$src1),
789 (Ty (NEONvduplane (Ty DPR_8:$src2),
790 imm:$lane)))))]> {
791 let isCommutable = 0;
792}
793
Bob Wilson5bafff32009-06-22 23:27:02 +0000794class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000795 InstrItinClass itin, string OpcodeStr, string Dt,
796 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000797 SDNode OpNode, bit Commutable>
798 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000799 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000800 OpcodeStr, Dt, "$dst, $src1, $src2", "",
801 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
802 let isCommutable = Commutable;
803}
804class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
805 InstrItinClass itin, string OpcodeStr,
806 ValueType ResTy, ValueType OpTy,
807 SDNode OpNode, bit Commutable>
808 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
809 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
810 OpcodeStr, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
812 let isCommutable = Commutable;
813}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000814class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000815 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000816 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000817 : N3V<1, 1, op21_20, op11_8, 1, 0,
818 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000819 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000820 [(set (ResTy QPR:$dst),
821 (ResTy (ShOp (ResTy QPR:$src1),
822 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
823 imm:$lane)))))]> {
824 let isCommutable = 0;
825}
826class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000827 string OpcodeStr, string Dt,
828 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000829 : N3V<1, 1, op21_20, op11_8, 1, 0,
830 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000831 IIC_VMULi16Q,
Evan Chengf81bf152009-11-23 21:57:23 +0000832 OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000833 [(set (ResTy QPR:$dst),
834 (ResTy (ShOp (ResTy QPR:$src1),
835 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
836 imm:$lane)))))]> {
837 let isCommutable = 0;
838}
Bob Wilson5bafff32009-06-22 23:27:02 +0000839
David Goodwin42a83f22009-08-04 17:53:06 +0000840// Basic 3-register operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000841class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000842 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000843 SDNode OpNode, bit Commutable>
844 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000845 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +0000846 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Evan Cheng1d2426c2009-08-07 19:30:41 +0000847 let isCommutable = Commutable;
848}
849class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwin42a83f22009-08-04 17:53:06 +0000850 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000851 (EXTRACT_SUBREG
852 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
853 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
854 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000855
Bob Wilson5bafff32009-06-22 23:27:02 +0000856// Basic 3-register intrinsics, both double- and quad-register.
857class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000858 InstrItinClass itin, string OpcodeStr, string Dt,
859 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 Intrinsic IntOp, bit Commutable>
861 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000862 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000863 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
865 let isCommutable = Commutable;
866}
David Goodwin658ea602009-09-25 18:38:29 +0000867class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000868 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000869 : N3V<0, 1, op21_20, op11_8, 1, 0,
870 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000871 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000872 [(set (Ty DPR:$dst),
873 (Ty (IntOp (Ty DPR:$src1),
874 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
875 imm:$lane)))))]> {
876 let isCommutable = 0;
877}
David Goodwin658ea602009-09-25 18:38:29 +0000878class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000879 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000880 : N3V<0, 1, op21_20, op11_8, 1, 0,
881 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000882 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000883 [(set (Ty DPR:$dst),
884 (Ty (IntOp (Ty DPR:$src1),
885 (Ty (NEONvduplane (Ty DPR_8:$src2),
886 imm:$lane)))))]> {
887 let isCommutable = 0;
888}
889
Bob Wilson5bafff32009-06-22 23:27:02 +0000890class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000891 InstrItinClass itin, string OpcodeStr, string Dt,
892 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000893 Intrinsic IntOp, bit Commutable>
894 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000895 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000896 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
898 let isCommutable = Commutable;
899}
David Goodwin658ea602009-09-25 18:38:29 +0000900class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000901 string OpcodeStr, string Dt,
902 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000903 : N3V<1, 1, op21_20, op11_8, 1, 0,
904 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000905 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000906 [(set (ResTy QPR:$dst),
907 (ResTy (IntOp (ResTy QPR:$src1),
908 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
909 imm:$lane)))))]> {
910 let isCommutable = 0;
911}
David Goodwin658ea602009-09-25 18:38:29 +0000912class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000913 string OpcodeStr, string Dt,
914 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000915 : N3V<1, 1, op21_20, op11_8, 1, 0,
916 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000917 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000918 [(set (ResTy QPR:$dst),
919 (ResTy (IntOp (ResTy QPR:$src1),
920 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
921 imm:$lane)))))]> {
922 let isCommutable = 0;
923}
Bob Wilson5bafff32009-06-22 23:27:02 +0000924
925// Multiply-Add/Sub operations, both double- and quad-register.
926class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000927 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000928 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000929 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000930 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000931 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000932 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
933 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000934class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000935 string OpcodeStr, string Dt,
936 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000937 : N3V<0, 1, op21_20, op11_8, 1, 0,
938 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000939 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000940 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000941 [(set (Ty DPR:$dst),
942 (Ty (ShOp (Ty DPR:$src1),
943 (Ty (MulOp DPR:$src2,
944 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
945 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000946class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000947 string OpcodeStr, string Dt,
948 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000949 : N3V<0, 1, op21_20, op11_8, 1, 0,
950 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000951 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000952 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000953 [(set (Ty DPR:$dst),
954 (Ty (ShOp (Ty DPR:$src1),
955 (Ty (MulOp DPR:$src2,
956 (Ty (NEONvduplane (Ty DPR_8:$src3),
957 imm:$lane)))))))]>;
958
Bob Wilson5bafff32009-06-22 23:27:02 +0000959class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000960 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +0000961 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000963 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000964 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000965 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
966 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000967class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000968 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000969 SDNode MulOp, SDNode ShOp>
970 : N3V<1, 1, op21_20, op11_8, 1, 0,
971 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000972 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000973 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000974 [(set (ResTy QPR:$dst),
975 (ResTy (ShOp (ResTy QPR:$src1),
976 (ResTy (MulOp QPR:$src2,
977 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
978 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000979class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000980 string OpcodeStr, string Dt,
981 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000982 SDNode MulOp, SDNode ShOp>
983 : N3V<1, 1, op21_20, op11_8, 1, 0,
984 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000985 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000986 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000987 [(set (ResTy QPR:$dst),
988 (ResTy (ShOp (ResTy QPR:$src1),
989 (ResTy (MulOp QPR:$src2,
990 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
991 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000992
David Goodwin42a83f22009-08-04 17:53:06 +0000993// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000994class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000996 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng1d2426c2009-08-07 19:30:41 +0000997 : N3V<op24, op23, op21_20, op11_8, 0, op4,
998 (outs DPR_VFP2:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000999 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001000 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00001001
1002class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
1003 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
1004 (EXTRACT_SUBREG
1005 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
1006 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
1007 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
1008 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +00001009
Bob Wilson5bafff32009-06-22 23:27:02 +00001010// Neon 3-argument intrinsics, both double- and quad-register.
1011// The destination register is also used as the first source operand register.
1012class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001013 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001014 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001015 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001016 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001017 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001018 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1019 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1020class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001021 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001022 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001023 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001024 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001025 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001026 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1027 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1028
1029// Neon Long 3-argument intrinsic. The destination register is
1030// a quad-register and is also used as the first source operand register.
1031class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001032 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001033 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001034 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001035 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001036 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001037 [(set QPR:$dst,
1038 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001039class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001040 string OpcodeStr, string Dt,
1041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001042 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1043 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001044 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001045 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001046 [(set (ResTy QPR:$dst),
1047 (ResTy (IntOp (ResTy QPR:$src1),
1048 (OpTy DPR:$src2),
1049 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1050 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001051class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001052 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001053 Intrinsic IntOp>
1054 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1055 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001056 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001057 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001058 [(set (ResTy QPR:$dst),
1059 (ResTy (IntOp (ResTy QPR:$src1),
1060 (OpTy DPR:$src2),
1061 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1062 imm:$lane)))))]>;
1063
Bob Wilson5bafff32009-06-22 23:27:02 +00001064
1065// Narrowing 3-register intrinsics.
1066class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001067 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001068 Intrinsic IntOp, bit Commutable>
1069 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001070 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001071 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001072 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1073 let isCommutable = Commutable;
1074}
1075
1076// Long 3-register intrinsics.
1077class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001078 InstrItinClass itin, string OpcodeStr, string Dt,
1079 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001080 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001081 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001082 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001083 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1084 let isCommutable = Commutable;
1085}
David Goodwin658ea602009-09-25 18:38:29 +00001086class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001087 string OpcodeStr, string Dt,
1088 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001089 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1090 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001091 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001092 [(set (ResTy QPR:$dst),
1093 (ResTy (IntOp (OpTy DPR:$src1),
1094 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1095 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001096class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001097 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001098 Intrinsic IntOp>
1099 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1100 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001101 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001102 [(set (ResTy QPR:$dst),
1103 (ResTy (IntOp (OpTy DPR:$src1),
1104 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1105 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001106
1107// Wide 3-register intrinsics.
1108class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001109 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 Intrinsic IntOp, bit Commutable>
1111 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001112 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001113 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1115 let isCommutable = Commutable;
1116}
1117
1118// Pairwise long 2-register intrinsics, both double- and quad-register.
1119class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001120 bits<2> op17_16, bits<5> op11_7, bit op4,
1121 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1123 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001124 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1126class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001127 bits<2> op17_16, bits<5> op11_7, bit op4,
1128 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001129 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1130 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001131 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001132 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1133
1134// Pairwise long 2-register accumulate intrinsics,
1135// both double- and quad-register.
1136// The destination register is also used as the first source operand register.
1137class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001138 bits<2> op17_16, bits<5> op11_7, bit op4,
1139 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001140 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1141 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001142 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001143 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001144 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1145class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001146 bits<2> op17_16, bits<5> op11_7, bit op4,
1147 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1149 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001150 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001151 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001152 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1153
1154// Shift by immediate,
1155// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001156class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001157 InstrItinClass itin, string OpcodeStr, string Dt,
1158 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001159 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001160 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001162 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001163class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 InstrItinClass itin, string OpcodeStr, string Dt,
1165 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001166 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001167 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1170
1171// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001172class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001173 string OpcodeStr, string Dt,
1174 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001175 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001176 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001177 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001178 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1179 (i32 imm:$SIMM))))]>;
1180
1181// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001182class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001183 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001184 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001185 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001186 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001187 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001188 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1189 (i32 imm:$SIMM))))]>;
1190
1191// Shift right by immediate and accumulate,
1192// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001193class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001194 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001195 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1196 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001197 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001198 [(set DPR:$dst, (Ty (add DPR:$src1,
1199 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001200class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001201 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001202 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1203 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001204 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001205 [(set QPR:$dst, (Ty (add QPR:$src1,
1206 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1207
1208// Shift by immediate and insert,
1209// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001210class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001211 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001212 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1213 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001214 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001215 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001216class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001217 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001218 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1219 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001221 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1222
1223// Convert, with fractional bits immediate,
1224// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001225class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001227 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001228 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001229 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001231 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001232class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001233 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001234 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001235 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001236 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001237 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001238 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1239
1240//===----------------------------------------------------------------------===//
1241// Multiclasses
1242//===----------------------------------------------------------------------===//
1243
Bob Wilson916ac5b2009-10-03 04:44:16 +00001244// Abbreviations used in multiclass suffixes:
1245// Q = quarter int (8 bit) elements
1246// H = half int (16 bit) elements
1247// S = single int (32 bit) elements
1248// D = double int (64 bit) elements
1249
Bob Wilson5bafff32009-06-22 23:27:02 +00001250// Neon 3-register vector operations.
1251
1252// First with only element sizes of 8, 16 and 32 bits:
1253multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001254 InstrItinClass itinD16, InstrItinClass itinD32,
1255 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 string OpcodeStr, string Dt,
1257 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001259 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001260 OpcodeStr, !strconcat(Dt, "8"),
1261 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001262 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001263 OpcodeStr, !strconcat(Dt, "16"),
1264 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001265 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001266 OpcodeStr, !strconcat(Dt, "32"),
1267 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001268
1269 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001270 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001271 OpcodeStr, !strconcat(Dt, "8"),
1272 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001273 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001274 OpcodeStr, !strconcat(Dt, "16"),
1275 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001276 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001277 OpcodeStr, !strconcat(Dt, "32"),
1278 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001279}
1280
Evan Chengf81bf152009-11-23 21:57:23 +00001281multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1282 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1283 v4i16, ShOp>;
1284 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001285 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001286 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001287 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001288 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001289 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001290}
1291
Bob Wilson5bafff32009-06-22 23:27:02 +00001292// ....then also with element size 64 bits:
1293multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001294 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 string OpcodeStr, string Dt,
1296 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001297 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001298 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001299 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001300 OpcodeStr, !strconcat(Dt, "64"),
1301 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001302 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 OpcodeStr, !strconcat(Dt, "64"),
1304 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001305}
1306
1307
1308// Neon Narrowing 2-register vector intrinsics,
1309// source operand element sizes of 16, 32 and 64 bits:
1310multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001311 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001313 Intrinsic IntOp> {
1314 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001315 itin, OpcodeStr, !strconcat(Dt, "16"),
1316 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001317 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001318 itin, OpcodeStr, !strconcat(Dt, "32"),
1319 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001320 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001321 itin, OpcodeStr, !strconcat(Dt, "64"),
1322 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001323}
1324
1325
1326// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1327// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001328multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001329 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001330 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001331 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001332 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001334 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001335 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001336}
1337
1338
1339// Neon 3-register vector intrinsics.
1340
1341// First with only element sizes of 16 and 32 bits:
1342multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001343 InstrItinClass itinD16, InstrItinClass itinD32,
1344 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001345 string OpcodeStr, string Dt,
1346 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001347 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001348 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001349 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001351 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001352 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001353 v2i32, v2i32, IntOp, Commutable>;
1354
1355 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001356 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001357 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001358 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001359 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001360 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001361 v4i32, v4i32, IntOp, Commutable>;
1362}
1363
David Goodwin658ea602009-09-25 18:38:29 +00001364multiclass N3VIntSL_HS<bits<4> op11_8,
1365 InstrItinClass itinD16, InstrItinClass itinD32,
1366 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001367 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001368 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001369 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001370 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001371 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001372 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001373 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001374 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001375 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001376}
1377
Bob Wilson5bafff32009-06-22 23:27:02 +00001378// ....then also with element size of 8 bits:
1379multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001380 InstrItinClass itinD16, InstrItinClass itinD32,
1381 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001382 string OpcodeStr, string Dt,
1383 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001384 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001385 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001386 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001387 OpcodeStr, !strconcat(Dt, "8"),
1388 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001389 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001390 OpcodeStr, !strconcat(Dt, "8"),
1391 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001392}
1393
1394// ....then also with element size of 64 bits:
1395multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001396 InstrItinClass itinD16, InstrItinClass itinD32,
1397 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001398 string OpcodeStr, string Dt,
1399 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001400 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001401 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001402 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001403 OpcodeStr, !strconcat(Dt, "64"),
1404 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001405 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001406 OpcodeStr, !strconcat(Dt, "64"),
1407 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001408}
1409
1410
1411// Neon Narrowing 3-register vector intrinsics,
1412// source operand element sizes of 16, 32 and 64 bits:
1413multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001414 string OpcodeStr, string Dt,
1415 Intrinsic IntOp, bit Commutable = 0> {
1416 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1417 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001418 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001419 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1420 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001421 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001422 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1423 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001424 v2i32, v2i64, IntOp, Commutable>;
1425}
1426
1427
1428// Neon Long 3-register vector intrinsics.
1429
1430// First with only element sizes of 16 and 32 bits:
1431multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001432 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001433 Intrinsic IntOp, bit Commutable = 0> {
1434 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001435 OpcodeStr, !strconcat(Dt, "16"),
1436 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001437 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 OpcodeStr, !strconcat(Dt, "32"),
1439 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001440}
1441
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001442multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 InstrItinClass itin, string OpcodeStr, string Dt,
1444 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001445 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001446 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001447 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001448 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001449}
1450
Bob Wilson5bafff32009-06-22 23:27:02 +00001451// ....then also with element size of 8 bits:
1452multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001453 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001454 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001455 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1456 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001457 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 OpcodeStr, !strconcat(Dt, "8"),
1459 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001460}
1461
1462
1463// Neon Wide 3-register vector intrinsics,
1464// source operand element sizes of 8, 16 and 32 bits:
1465multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001466 string OpcodeStr, string Dt,
1467 Intrinsic IntOp, bit Commutable = 0> {
1468 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1469 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001470 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001471 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1472 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001473 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001474 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1475 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001476 v2i64, v2i32, IntOp, Commutable>;
1477}
1478
1479
1480// Neon Multiply-Op vector operations,
1481// element sizes of 8, 16 and 32 bits:
1482multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001483 InstrItinClass itinD16, InstrItinClass itinD32,
1484 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001485 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001486 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001487 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001489 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001490 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001491 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001493
1494 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001495 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001496 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001497 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001499 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001501}
1502
David Goodwin658ea602009-09-25 18:38:29 +00001503multiclass N3VMulOpSL_HS<bits<4> op11_8,
1504 InstrItinClass itinD16, InstrItinClass itinD32,
1505 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001506 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001507 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001509 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001510 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001511 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001512 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001513 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001515}
Bob Wilson5bafff32009-06-22 23:27:02 +00001516
1517// Neon 3-argument intrinsics,
1518// element sizes of 8, 16 and 32 bits:
1519multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001521 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001522 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001523 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001524 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001525 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001526 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001527 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001528
1529 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001530 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001532 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001533 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001534 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001536}
1537
1538
1539// Neon Long 3-argument intrinsics.
1540
1541// First with only element sizes of 16 and 32 bits:
1542multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001543 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001544 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001546 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001548}
1549
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001550multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001551 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001552 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001554 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001556}
1557
Bob Wilson5bafff32009-06-22 23:27:02 +00001558// ....then also with element size of 8 bits:
1559multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001560 string OpcodeStr, string Dt, Intrinsic IntOp>
1561 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001562 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001563 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001564}
1565
1566
1567// Neon 2-register vector intrinsics,
1568// element sizes of 8, 16 and 32 bits:
1569multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001570 bits<5> op11_7, bit op4,
1571 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001573 // 64-bit vector types.
1574 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001577 itinD, OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001578 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001579 itinD, OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001580
1581 // 128-bit vector types.
1582 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001583 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001584 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001585 itinQ, OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001586 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 itinQ, OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001588}
1589
1590
1591// Neon Pairwise long 2-register intrinsics,
1592// element sizes of 8, 16 and 32 bits:
1593multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1594 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001596 // 64-bit vector types.
1597 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001602 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001603
1604 // 128-bit vector types.
1605 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001607 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001609 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001610 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001611}
1612
1613
1614// Neon Pairwise long 2-register accumulate intrinsics,
1615// element sizes of 8, 16 and 32 bits:
1616multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1617 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001618 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001619 // 64-bit vector types.
1620 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001621 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001622 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001625 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001626
1627 // 128-bit vector types.
1628 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001634}
1635
1636
1637// Neon 2-register vector shift by immediate,
1638// element sizes of 8, 16, 32 and 64 bits:
1639multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 InstrItinClass itin, string OpcodeStr, string Dt,
1641 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001642 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001643 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001644 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001645 let Inst{21-19} = 0b001; // imm6 = 001xxx
1646 }
1647 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001649 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1650 }
1651 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001652 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001653 let Inst{21} = 0b1; // imm6 = 1xxxxx
1654 }
1655 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001657 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001658
1659 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001660 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001661 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001662 let Inst{21-19} = 0b001; // imm6 = 001xxx
1663 }
1664 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001665 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001666 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1667 }
1668 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001670 let Inst{21} = 0b1; // imm6 = 1xxxxx
1671 }
1672 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001674 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001675}
1676
1677
1678// Neon Shift-Accumulate vector operations,
1679// element sizes of 8, 16, 32 and 64 bits:
1680multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001683 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001685 let Inst{21-19} = 0b001; // imm6 = 001xxx
1686 }
1687 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001689 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1690 }
1691 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001693 let Inst{21} = 0b1; // imm6 = 1xxxxx
1694 }
1695 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001697 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001698
1699 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001700 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001701 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001702 let Inst{21-19} = 0b001; // imm6 = 001xxx
1703 }
1704 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001706 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1707 }
1708 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001709 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001710 let Inst{21} = 0b1; // imm6 = 1xxxxx
1711 }
1712 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001714 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001715}
1716
1717
1718// Neon Shift-Insert vector operations,
1719// element sizes of 8, 16, 32 and 64 bits:
1720multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1721 string OpcodeStr, SDNode ShOp> {
1722 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001723 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001724 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001725 let Inst{21-19} = 0b001; // imm6 = 001xxx
1726 }
1727 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001728 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001729 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1730 }
1731 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001733 let Inst{21} = 0b1; // imm6 = 1xxxxx
1734 }
1735 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001736 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001737 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001738
1739 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001740 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001742 let Inst{21-19} = 0b001; // imm6 = 001xxx
1743 }
1744 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001746 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1747 }
1748 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001749 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001750 let Inst{21} = 0b1; // imm6 = 1xxxxx
1751 }
1752 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001753 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001754 // imm6 = xxxxxx
1755}
1756
1757// Neon Shift Long operations,
1758// element sizes of 8, 16, 32 bits:
1759multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001761 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001763 let Inst{21-19} = 0b001; // imm6 = 001xxx
1764 }
1765 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001766 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001767 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1768 }
1769 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001770 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001771 let Inst{21} = 0b1; // imm6 = 1xxxxx
1772 }
1773}
1774
1775// Neon Shift Narrow operations,
1776// element sizes of 16, 32, 64 bits:
1777multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001779 SDNode OpNode> {
1780 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001781 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001782 let Inst{21-19} = 0b001; // imm6 = 001xxx
1783 }
1784 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001785 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001786 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1787 }
1788 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001789 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001790 let Inst{21} = 0b1; // imm6 = 1xxxxx
1791 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001792}
1793
1794//===----------------------------------------------------------------------===//
1795// Instruction Definitions.
1796//===----------------------------------------------------------------------===//
1797
1798// Vector Add Operations.
1799
1800// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001801defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001802 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001803def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001804 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001805def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001806 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001807// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001808defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001809 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001810defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001811 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001812// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001813defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1814defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001815// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001816defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001817 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001818defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001820// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001821defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001822 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001823defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001824 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001825// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001826defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001827 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001828defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001830// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001831defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1832 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001833// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001834defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1835 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001836
1837// Vector Multiply Operations.
1838
1839// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001840defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1842def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001843 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001844def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001845 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001846def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001847 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001848def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001849 v4f32, v4f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001850defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1851def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1852def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, v2f32, fmul>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001853def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1854 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1855 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1856 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1857 (DSubReg_i16_reg imm:$lane))),
1858 (SubReg_i16_lane imm:$lane)))>;
1859def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1860 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1861 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1862 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1863 (DSubReg_i32_reg imm:$lane))),
1864 (SubReg_i32_lane imm:$lane)))>;
1865def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1866 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1867 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1868 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1869 (DSubReg_i32_reg imm:$lane))),
1870 (SubReg_i32_lane imm:$lane)))>;
1871
Bob Wilson5bafff32009-06-22 23:27:02 +00001872// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001873defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1874 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001876defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1877 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001878 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001879def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001880 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1881 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001882 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1883 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001884 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001885 (SubReg_i16_lane imm:$lane)))>;
1886def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001887 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1888 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001889 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1890 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001891 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001892 (SubReg_i32_lane imm:$lane)))>;
1893
Bob Wilson5bafff32009-06-22 23:27:02 +00001894// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001895defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1896 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001898defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1899 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001901def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001902 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1903 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001904 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1905 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1906 (DSubReg_i16_reg imm:$lane))),
1907 (SubReg_i16_lane imm:$lane)))>;
1908def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001909 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1910 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001911 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1912 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001913 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001914 (SubReg_i32_lane imm:$lane)))>;
1915
Bob Wilson5bafff32009-06-22 23:27:02 +00001916// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001917defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001918 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001919defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001920 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001921def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001922 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001923defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001924 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00001925defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001926 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001927
Bob Wilson5bafff32009-06-22 23:27:02 +00001928// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001929defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001930 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001931defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001932 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001933
1934// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1935
1936// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001937defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1939def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001940 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001941def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001942 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001943defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1945def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001946 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001947def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001948 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001949
1950def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1951 (mul (v8i16 QPR:$src2),
1952 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1953 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1954 (v8i16 QPR:$src2),
1955 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1956 (DSubReg_i16_reg imm:$lane))),
1957 (SubReg_i16_lane imm:$lane)))>;
1958
1959def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1960 (mul (v4i32 QPR:$src2),
1961 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1962 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1963 (v4i32 QPR:$src2),
1964 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Evan Chengac0869d2009-11-21 06:21:52 +00001965 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001966 (SubReg_i32_lane imm:$lane)))>;
1967
1968def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1969 (fmul (v4f32 QPR:$src2),
1970 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1971 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1972 (v4f32 QPR:$src2),
1973 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1974 (DSubReg_i32_reg imm:$lane))),
1975 (SubReg_i32_lane imm:$lane)))>;
1976
Bob Wilson5bafff32009-06-22 23:27:02 +00001977// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001978defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
1979defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001980
Evan Chengf81bf152009-11-23 21:57:23 +00001981defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
1982defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001983
Bob Wilson5bafff32009-06-22 23:27:02 +00001984// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001985defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
1986 int_arm_neon_vqdmlal>;
1987defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001988
Bob Wilson5bafff32009-06-22 23:27:02 +00001989// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001990defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001991 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1992def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001993 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001994def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001995 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001996defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1998def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001999 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002000def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002001 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002002
2003def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
2004 (mul (v8i16 QPR:$src2),
2005 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2006 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
2007 (v8i16 QPR:$src2),
2008 (v4i16 (EXTRACT_SUBREG QPR:$src3,
2009 (DSubReg_i16_reg imm:$lane))),
2010 (SubReg_i16_lane imm:$lane)))>;
2011
2012def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
2013 (mul (v4i32 QPR:$src2),
Evan Chengac0869d2009-11-21 06:21:52 +00002014 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002015 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
2016 (v4i32 QPR:$src2),
2017 (v2i32 (EXTRACT_SUBREG QPR:$src3,
2018 (DSubReg_i32_reg imm:$lane))),
2019 (SubReg_i32_lane imm:$lane)))>;
2020
2021def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
2022 (fmul (v4f32 QPR:$src2),
Evan Chengac0869d2009-11-21 06:21:52 +00002023 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002024 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
2025 (v4f32 QPR:$src2),
2026 (v2f32 (EXTRACT_SUBREG QPR:$src3,
2027 (DSubReg_i32_reg imm:$lane))),
2028 (SubReg_i32_lane imm:$lane)))>;
2029
Bob Wilson5bafff32009-06-22 23:27:02 +00002030// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002031defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2032defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002033
Evan Chengf81bf152009-11-23 21:57:23 +00002034defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2035defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002036
Bob Wilson5bafff32009-06-22 23:27:02 +00002037// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002038defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2039 int_arm_neon_vqdmlsl>;
2040defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002041
2042// Vector Subtract Operations.
2043
2044// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002045defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002046 "vsub", "i", sub, 0>;
2047def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002048 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002049def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002050 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002051// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002052defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002053 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002054defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002055 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002057defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2058defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002059// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002060defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2061 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002063defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2064 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002066// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002067defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2068 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002070defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2071 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002072 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002073// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002074defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2075 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002076// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002077defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2078 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002079
2080// Vector Comparisons.
2081
2082// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002083defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002084 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2085def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002086 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002087def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002088 NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002089// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002090defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002091 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002092defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2094def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002095 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002096def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002097 NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002098// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002099defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002100 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002101defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2103def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002104 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002105def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002106 NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002107// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002108def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002109 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002110def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002111 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002112// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002113def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002114 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002115def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002116 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002117// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002118defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002119 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002120
2121// Vector Bitwise Operations.
2122
2123// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002124def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2125 v2i32, v2i32, and, 1>;
2126def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2127 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002128
2129// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002130def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2131 v2i32, v2i32, xor, 1>;
2132def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2133 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002134
2135// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002136def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2137 v2i32, v2i32, or, 1>;
2138def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2139 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002140
2141// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002142def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002143 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002145 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2146 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002147def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002148 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002149 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002150 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2151 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002152
2153// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002154def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002155 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002156 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002157 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2158 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002159def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002160 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002162 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2163 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002164
2165// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002166def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002167 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002169 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002170def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002171 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002172 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2174def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2175def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2176
2177// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002178def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002179 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002181 [(set DPR:$dst,
2182 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002183 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002184def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002185 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002186 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002187 [(set QPR:$dst,
2188 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002189 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002190
2191// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002192// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002193// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002194// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002195// These are not yet implemented. The TwoAddress pass will not go looking
2196// for equivalent operations with different register constraints; it just
2197// inserts copies.
2198
2199// Vector Absolute Differences.
2200
2201// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002202defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2203 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002205defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2206 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002207 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002208def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002210def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002212
2213// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002214defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002216defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002217 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002218
2219// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002220defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2221defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002222
2223// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002224defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2225defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226
2227// Vector Maximum and Minimum.
2228
2229// VMAX : Vector Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002230defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002232defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2234def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2235 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2236def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2237 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238
2239// VMIN : Vector Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002240defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002241 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002242defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2244def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2245 v2f32, v2f32, int_arm_neon_vmins, 1>;
2246def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2247 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248
2249// Vector Pairwise Operations.
2250
2251// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002252def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2253 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2254def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2255 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2256def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2257 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2258def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2259 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
2261// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002262defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002264defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 int_arm_neon_vpaddlu>;
2266
2267// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002268defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002270defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 int_arm_neon_vpadalu>;
2272
2273// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002274def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2275 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2276def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2277 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2278def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2279 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2280def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2281 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2282def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2283 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2284def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2285 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2286def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2287 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002288
2289// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002290def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2291 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2292def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2293 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2294def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2295 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2296def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2297 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2298def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2299 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2300def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2301 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2302def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2303 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002304
2305// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2306
2307// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002308def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002310 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002311def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002312 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002314def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002315 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002316 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002317def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002319 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320
2321// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002322def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2323 IIC_VRECSD, "vrecps", "f32",
2324 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2325def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2326 IIC_VRECSQ, "vrecps", "f32",
2327 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328
2329// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002330def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002331 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002332 v2i32, v2i32, int_arm_neon_vrsqrte>;
2333def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002335 v4i32, v4i32, int_arm_neon_vrsqrte>;
2336def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002337 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002338 v2f32, v2f32, int_arm_neon_vrsqrte>;
2339def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002341 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002342
2343// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002344def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2345 IIC_VRECSD, "vrsqrts", "f32",
2346 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2347def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2348 IIC_VRECSQ, "vrsqrts", "f32",
2349 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002350
2351// Vector Shifts.
2352
2353// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002354defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002356defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002358// VSHL : Vector Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002359defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002361defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2362defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002363
2364// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002365defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2366defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002367
2368// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002369class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002371 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002372 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2373 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002374 let Inst{21-16} = op21_16;
2375}
Evan Chengf81bf152009-11-23 21:57:23 +00002376def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002377 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002378def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002379 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002380def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002381 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382
2383// VSHRN : Vector Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002384defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385
2386// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002387defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002389defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391// VRSHR : Vector Rounding Shift Right
Evan Chengf81bf152009-11-23 21:57:23 +00002392defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2393defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394
2395// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002396defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002397 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398
2399// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002400defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002402defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002404// VQSHL : Vector Saturating Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002405defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2406defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002407// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002408defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu", "s", NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409
2410// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002411defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002412 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002413defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002414 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002415
2416// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002417defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002418 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002419
2420// VQRSHL : Vector Saturating Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002421defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 IIC_VSHLi4Q, "vqrshl", "s",
2423 int_arm_neon_vqrshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002424defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002425 IIC_VSHLi4Q, "vqrshl", "u",
2426 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002427
2428// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002429defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002430 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002431defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002432 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002433
2434// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002435defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002436 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002437
2438// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002439defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2440defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002442defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2443defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444
2445// VSLI : Vector Shift Left and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002446defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002447// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002448defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002449
2450// Vector Absolute and Saturating Absolute.
2451
2452// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002453defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002456def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002458 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002459def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002460 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002461 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462
2463// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002464defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002465 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 int_arm_neon_vqabs>;
2467
2468// Vector Negate.
2469
2470def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2471def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2472
Evan Chengf81bf152009-11-23 21:57:23 +00002473class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002475 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002477class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002479 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2481
2482// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002483def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2484def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2485def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2486def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2487def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2488def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002489
2490// VNEG : Vector Negate (floating-point)
2491def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002492 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002494 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2495def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002496 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002497 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002498 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2499
2500def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2501def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2502def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2503def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2504def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2505def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2506
2507// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002508defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002510 int_arm_neon_vqneg>;
2511
2512// Vector Bit Counting Operations.
2513
2514// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002515defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002516 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002517 int_arm_neon_vcls>;
2518// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002519defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002521 int_arm_neon_vclz>;
2522// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002523def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002524 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002525 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002526def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002527 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002528 v16i8, v16i8, int_arm_neon_vcnt>;
2529
2530// Vector Move Operations.
2531
2532// VMOV : Vector Move (Register)
2533
Evan Chengf81bf152009-11-23 21:57:23 +00002534def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2535 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2536def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2537 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538
2539// VMOV : Vector Move (Immediate)
2540
2541// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2542def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2543 return ARM::getVMOVImm(N, 1, *CurDAG);
2544}]>;
2545def vmovImm8 : PatLeaf<(build_vector), [{
2546 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2547}], VMOV_get_imm8>;
2548
2549// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2550def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2551 return ARM::getVMOVImm(N, 2, *CurDAG);
2552}]>;
2553def vmovImm16 : PatLeaf<(build_vector), [{
2554 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2555}], VMOV_get_imm16>;
2556
2557// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2558def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2559 return ARM::getVMOVImm(N, 4, *CurDAG);
2560}]>;
2561def vmovImm32 : PatLeaf<(build_vector), [{
2562 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2563}], VMOV_get_imm32>;
2564
2565// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2566def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2567 return ARM::getVMOVImm(N, 8, *CurDAG);
2568}]>;
2569def vmovImm64 : PatLeaf<(build_vector), [{
2570 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2571}], VMOV_get_imm64>;
2572
2573// Note: Some of the cmode bits in the following VMOV instructions need to
2574// be encoded based on the immed values.
2575
2576def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002577 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002579 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2580def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002581 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002583 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2584
Johnny Chen208d76c2009-12-01 00:02:02 +00002585def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002586 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002589def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002590 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002591 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002592 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2593
Johnny Chen208d76c2009-12-01 00:02:02 +00002594def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002595 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002596 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002597 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002598def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002599 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002600 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002601 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2602
2603def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002604 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002606 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2607def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002608 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002610 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2611
2612// VMOV : Vector Get Lane (move scalar to ARM core register)
2613
Johnny Chen131c4a52009-11-23 17:48:17 +00002614def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002615 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002616 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002617 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2618 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002619def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002620 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002621 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002622 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2623 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002624def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002625 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002626 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002627 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2628 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002629def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002630 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002631 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002632 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2633 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002634def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002635 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002636 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2638 imm:$lane))]>;
2639// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2640def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2641 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002642 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002643 (SubReg_i8_lane imm:$lane))>;
2644def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2645 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002646 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002647 (SubReg_i16_lane imm:$lane))>;
2648def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2649 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002650 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002651 (SubReg_i8_lane imm:$lane))>;
2652def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2653 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002654 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 (SubReg_i16_lane imm:$lane))>;
2656def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2657 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002658 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002659 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002660def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002661 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1), DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002662 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002663def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002664 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1), QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002665 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002666//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002667// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002668def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002669 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670
2671
2672// VMOV : Vector Set Lane (move ARM core register to scalar)
2673
2674let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002675def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002676 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002677 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002678 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2679 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002680def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002681 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002682 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002683 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2684 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002685def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002686 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002687 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002688 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2689 GPR:$src2, imm:$lane))]>;
2690}
2691def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2692 (v16i8 (INSERT_SUBREG QPR:$src1,
2693 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002694 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002696 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2698 (v8i16 (INSERT_SUBREG QPR:$src1,
2699 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002700 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002701 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002702 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2704 (v4i32 (INSERT_SUBREG QPR:$src1,
2705 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002706 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002707 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002708 (DSubReg_i32_reg imm:$lane)))>;
2709
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002710def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002711 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2712 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002713def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002714 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2715 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002718// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002719def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002720 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002722def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2723 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2724def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2725 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2726def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2727 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2728
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002729def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2730 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2731def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2732 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2733def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2734 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2735
2736def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2737 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2738 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2739 arm_dsubreg_0)>;
2740def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2741 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2742 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2743 arm_dsubreg_0)>;
2744def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2745 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2746 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2747 arm_dsubreg_0)>;
2748
Bob Wilson5bafff32009-06-22 23:27:02 +00002749// VDUP : Vector Duplicate (from ARM core register to all elements)
2750
Evan Chengf81bf152009-11-23 21:57:23 +00002751class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002753 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002754 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002755class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002757 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002758 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002759
Evan Chengf81bf152009-11-23 21:57:23 +00002760def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2761def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2762def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2763def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2764def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2765def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002766
2767def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002768 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002769 [(set DPR:$dst, (v2f32 (NEONvdup
2770 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002771def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002772 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002773 [(set QPR:$dst, (v4f32 (NEONvdup
2774 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002775
2776// VDUP : Vector Duplicate Lane (from scalar to all elements)
2777
Evan Chengf81bf152009-11-23 21:57:23 +00002778class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2779 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002780 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002781 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002782 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002783 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784
Evan Chengf81bf152009-11-23 21:57:23 +00002785class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002786 ValueType ResTy, ValueType OpTy>
2787 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002788 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002790 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791
Bob Wilson507df402009-10-21 02:15:46 +00002792// Inst{19-16} is partially specified depending on the element size.
2793
Evan Chengf81bf152009-11-23 21:57:23 +00002794def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2795def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2796def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2797def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2798def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2799def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2800def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2801def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002802
Bob Wilson0ce37102009-08-14 05:08:32 +00002803def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2804 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2805 (DSubReg_i8_reg imm:$lane))),
2806 (SubReg_i8_lane imm:$lane)))>;
2807def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2808 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2809 (DSubReg_i16_reg imm:$lane))),
2810 (SubReg_i16_lane imm:$lane)))>;
2811def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2812 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2813 (DSubReg_i32_reg imm:$lane))),
2814 (SubReg_i32_lane imm:$lane)))>;
2815def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2816 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2817 (DSubReg_i32_reg imm:$lane))),
2818 (SubReg_i32_lane imm:$lane)))>;
2819
Johnny Chenda1aea42009-11-23 21:00:43 +00002820def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2821 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002822 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002823 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002824
Johnny Chenda1aea42009-11-23 21:00:43 +00002825def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2826 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002827 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002828 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002829
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002830def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2831 (INSERT_SUBREG QPR:$src,
2832 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2833 (DSubReg_f64_other_reg imm:$lane))>;
2834def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2835 (INSERT_SUBREG QPR:$src,
2836 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2837 (DSubReg_f64_other_reg imm:$lane))>;
2838
Bob Wilson5bafff32009-06-22 23:27:02 +00002839// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002840defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2841 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002843defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2844 "vqmovn", "s", int_arm_neon_vqmovns>;
2845defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2846 "vqmovn", "u", int_arm_neon_vqmovnu>;
2847defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2848 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002849// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002850defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2851 int_arm_neon_vmovls>;
2852defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2853 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002854
2855// Vector Conversions.
2856
2857// VCVT : Vector Convert Between Floating-Point and Integers
Evan Chengf81bf152009-11-23 21:57:23 +00002858def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 v2i32, v2f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002860def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 v2i32, v2f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002862def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 v2f32, v2i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002864def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 v2f32, v2i32, uint_to_fp>;
2866
Evan Chengf81bf152009-11-23 21:57:23 +00002867def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002868 v4i32, v4f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002869def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 v4i32, v4f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002871def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 v4f32, v4i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002873def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 v4f32, v4i32, uint_to_fp>;
2875
2876// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00002877def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002879def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002881def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002883def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2885
Evan Chengf81bf152009-11-23 21:57:23 +00002886def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002888def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002889 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002890def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002892def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2894
Bob Wilsond8e17572009-08-12 22:31:50 +00002895// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002896
2897// VREV64 : Vector Reverse elements within 64-bit doublewords
2898
Evan Chengf81bf152009-11-23 21:57:23 +00002899class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002900 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002901 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002903 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002904class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002905 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002906 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002908 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002909
Evan Chengf81bf152009-11-23 21:57:23 +00002910def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
2911def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
2912def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
2913def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002914
Evan Chengf81bf152009-11-23 21:57:23 +00002915def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
2916def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
2917def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
2918def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002919
2920// VREV32 : Vector Reverse elements within 32-bit words
2921
Evan Chengf81bf152009-11-23 21:57:23 +00002922class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002923 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002924 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002926 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002927class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002928 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002929 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002931 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002932
Evan Chengf81bf152009-11-23 21:57:23 +00002933def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
2934def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002935
Evan Chengf81bf152009-11-23 21:57:23 +00002936def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
2937def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002938
2939// VREV16 : Vector Reverse elements within 16-bit halfwords
2940
Evan Chengf81bf152009-11-23 21:57:23 +00002941class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002942 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002943 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002945 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002946class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002947 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002948 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002950 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002951
Evan Chengf81bf152009-11-23 21:57:23 +00002952def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
2953def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002954
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002955// Other Vector Shuffles.
2956
2957// VEXT : Vector Extract
2958
Evan Chengf81bf152009-11-23 21:57:23 +00002959class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002960 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2961 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002963 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2964 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002965
Evan Chengf81bf152009-11-23 21:57:23 +00002966class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002967 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2968 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002969 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002970 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2971 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002972
Evan Chengf81bf152009-11-23 21:57:23 +00002973def VEXTd8 : VEXTd<"vext", "8", v8i8>;
2974def VEXTd16 : VEXTd<"vext", "16", v4i16>;
2975def VEXTd32 : VEXTd<"vext", "32", v2i32>;
2976def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002977
Evan Chengf81bf152009-11-23 21:57:23 +00002978def VEXTq8 : VEXTq<"vext", "8", v16i8>;
2979def VEXTq16 : VEXTq<"vext", "16", v8i16>;
2980def VEXTq32 : VEXTq<"vext", "32", v4i32>;
2981def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002982
Bob Wilson64efd902009-08-08 05:53:00 +00002983// VTRN : Vector Transpose
2984
Evan Chengf81bf152009-11-23 21:57:23 +00002985def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
2986def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
2987def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002988
Evan Chengf81bf152009-11-23 21:57:23 +00002989def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
2990def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
2991def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002992
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002993// VUZP : Vector Unzip (Deinterleave)
2994
Evan Chengf81bf152009-11-23 21:57:23 +00002995def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
2996def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
2997def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002998
Evan Chengf81bf152009-11-23 21:57:23 +00002999def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3000def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3001def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003002
3003// VZIP : Vector Zip (Interleave)
3004
Evan Chengf81bf152009-11-23 21:57:23 +00003005def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3006def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3007def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003008
Evan Chengf81bf152009-11-23 21:57:23 +00003009def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3010def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3011def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003012
Bob Wilson114a2662009-08-12 20:51:55 +00003013// Vector Table Lookup and Table Extension.
3014
3015// VTBL : Vector Table Lookup
3016def VTBL1
3017 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003018 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003019 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003020 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003021let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003022def VTBL2
3023 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003024 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 "vtbl", "8", "$dst, \\{$tbl1,$tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003026 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3027 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3028def VTBL3
3029 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003030 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Evan Chengf81bf152009-11-23 21:57:23 +00003031 "vtbl", "8", "$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003032 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3033 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3034def VTBL4
3035 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003036 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 "vtbl", "8", "$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003038 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3039 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003040} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003041
3042// VTBX : Vector Table Extension
3043def VTBX1
3044 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003045 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003047 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3048 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003049let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003050def VTBX2
3051 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003052 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Evan Chengf81bf152009-11-23 21:57:23 +00003053 "vtbx", "8", "$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003054 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3055 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3056def VTBX3
3057 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003058 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 "vtbx", "8", "$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003060 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3061 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3062def VTBX4
3063 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003064 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Evan Chengf81bf152009-11-23 21:57:23 +00003065 "vtbx", "8", "$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003066 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3067 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003068} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003069
Bob Wilson5bafff32009-06-22 23:27:02 +00003070//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003071// NEON instructions for single-precision FP math
3072//===----------------------------------------------------------------------===//
3073
3074// These need separate instructions because they must use DPR_VFP2 register
3075// class which have SPR sub-registers.
3076
3077// Vector Add Operations used for single-precision FP
3078let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003079def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd", "f32", v2f32, v2f32, fadd,1>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003080def : N3VDsPat<fadd, VADDfd_sfp>;
3081
David Goodwin338268c2009-08-10 22:17:39 +00003082// Vector Sub Operations used for single-precision FP
3083let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003084def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub", "f32", v2f32, v2f32, fsub,0>;
David Goodwin338268c2009-08-10 22:17:39 +00003085def : N3VDsPat<fsub, VSUBfd_sfp>;
3086
Evan Cheng1d2426c2009-08-07 19:30:41 +00003087// Vector Multiply Operations used for single-precision FP
3088let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003089def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul", "f32", v2f32, v2f32, fmul,1>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003090def : N3VDsPat<fmul, VMULfd_sfp>;
3091
3092// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003093// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3094// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003095
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003096//let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003097//def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", v2f32,fmul,fadd>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003098//def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
3099
3100//let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003101//def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", v2f32,fmul,fsub>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003102//def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003103
David Goodwin338268c2009-08-10 22:17:39 +00003104// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003105let neverHasSideEffects = 1 in
David Goodwin127221f2009-09-23 21:38:08 +00003106def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003108 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003109def : N2VDIntsPat<fabs, VABSfd_sfp>;
3110
David Goodwin338268c2009-08-10 22:17:39 +00003111// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003112let neverHasSideEffects = 1 in
3113def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin127221f2009-09-23 21:38:08 +00003114 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 "vneg", "f32", "$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003116def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
3117
David Goodwin338268c2009-08-10 22:17:39 +00003118// Vector Convert between single-precision FP and integer
3119let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003120def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
David Goodwin338268c2009-08-10 22:17:39 +00003121 v2i32, v2f32, fp_to_sint>;
3122def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
3123
3124let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003125def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
David Goodwin338268c2009-08-10 22:17:39 +00003126 v2i32, v2f32, fp_to_uint>;
3127def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
3128
3129let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003130def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
David Goodwinf35290c2009-08-11 01:07:38 +00003131 v2f32, v2i32, sint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00003132def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
3133
3134let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003135def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
David Goodwinf35290c2009-08-11 01:07:38 +00003136 v2f32, v2i32, uint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00003137def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
3138
Evan Cheng1d2426c2009-08-07 19:30:41 +00003139//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003140// Non-Instruction Patterns
3141//===----------------------------------------------------------------------===//
3142
3143// bit_convert
3144def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3145def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3146def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3147def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3148def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3149def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3150def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3151def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3152def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3153def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3154def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3155def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3156def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3157def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3158def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3159def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3160def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3161def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3162def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3163def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3164def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3165def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3166def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3167def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3168def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3169def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3170def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3171def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3172def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3173def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3174
3175def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3176def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3177def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3178def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3179def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3180def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3181def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3182def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3183def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3184def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3185def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3186def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3187def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3188def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3189def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3190def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3191def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3192def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3193def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3194def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3195def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3196def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3197def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3198def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3199def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3200def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3201def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3202def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3203def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3204def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;