blob: cd063bf0e423eaa3a27768f4b465954f8a67861c [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000090
Bob Wilson5bafff32009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
Bob Wilson54c78ef2009-11-06 23:33:28 +0000105def h8imm : Operand<i8> {
106 let PrintMethod = "printHex8ImmOperand";
107}
108def h16imm : Operand<i16> {
109 let PrintMethod = "printHex16ImmOperand";
110}
111def h32imm : Operand<i32> {
112 let PrintMethod = "printHex32ImmOperand";
113}
114def h64imm : Operand<i64> {
115 let PrintMethod = "printHex64ImmOperand";
116}
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118//===----------------------------------------------------------------------===//
119// NEON load / store instructions
120//===----------------------------------------------------------------------===//
121
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000122/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000123let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124def VLDMD : NI<(outs),
125 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000126 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000127 "vldm", "${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 []> {
129 let Inst{27-25} = 0b110;
130 let Inst{20} = 1;
131 let Inst{11-9} = 0b101;
132}
Bob Wilson5bafff32009-06-22 23:27:02 +0000133
134def VLDMS : NI<(outs),
135 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000136 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000137 "vldm", "${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000138 []> {
139 let Inst{27-25} = 0b110;
140 let Inst{20} = 1;
141 let Inst{11-9} = 0b101;
142}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143}
Bob Wilson5bafff32009-06-22 23:27:02 +0000144*/
145
146// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000147def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000148 IIC_fpLoadm,
Evan Chengf81bf152009-11-23 21:57:23 +0000149 "vldmia", "$addr, ${dst:dregpair}",
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000150 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000151 let Inst{27-25} = 0b110;
152 let Inst{24} = 0; // P bit
153 let Inst{23} = 1; // U bit
154 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000155 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000156}
Bob Wilson5bafff32009-06-22 23:27:02 +0000157
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158// Use vstmia to store a Q register as a D register pair.
159def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000160 IIC_fpStorem,
Evan Chengf81bf152009-11-23 21:57:23 +0000161 "vstmia", "$addr, ${src:dregpair}",
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000167 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000168}
169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000171class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
172 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000173 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000174 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000175 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000176class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
177 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000178 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000179 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000180 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000181
Evan Chengf81bf152009-11-23 21:57:23 +0000182def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
183def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
184def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
185def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
186def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Evan Chengf81bf152009-11-23 21:57:23 +0000188def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
189def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
190def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
191def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
192def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000193
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000194let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000195
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000196// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000197class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000198 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
199 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000200 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000201class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000202 : NLdSt<0,0b10,0b0011,op7_4,
203 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000204 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000205 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000206 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000207
Evan Chengf81bf152009-11-23 21:57:23 +0000208def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
209def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
210def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000211def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
212 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000213 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000214
Evan Chengf81bf152009-11-23 21:57:23 +0000215def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
216def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
217def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000218
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000219// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000220class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000221 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
222 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000223 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000224class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000225 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000226 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000227 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000228 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000229
Evan Chengf81bf152009-11-23 21:57:23 +0000230def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
231def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
232def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000233def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
234 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
235 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000236 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000237
Bob Wilsonff8952e2009-10-07 17:24:55 +0000238// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000239def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
240def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
241def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000242
243// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000244def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
245def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
246def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000247
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000248// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000249class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000250 : NLdSt<0,0b10,0b0000,op7_4,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000252 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000253 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000254 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000255class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000256 : NLdSt<0,0b10,0b0001,op7_4,
257 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000258 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000259 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000260 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000261
Evan Chengf81bf152009-11-23 21:57:23 +0000262def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
263def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
264def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000265def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
266 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
267 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000268 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
269 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000270
Bob Wilson7708c222009-10-07 18:09:32 +0000271// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000272def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
273def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
274def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000275
276// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000277def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
278def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
279def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000280
281// VLD1LN : Vector Load (single element to one lane)
282// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000283
Bob Wilson243fcc52009-09-01 04:26:28 +0000284// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000285class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000286 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000287 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
288 IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000289 OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000290 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000291
Johnny Chen5c376ff2009-11-19 19:20:17 +0000292// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000293def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
294def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000295 let Inst{5} = 0;
296}
Evan Chengf81bf152009-11-23 21:57:23 +0000297def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000298 let Inst{6} = 0;
299}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000300
301// vld2 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000302def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000303 let Inst{5} = 1;
304}
Evan Chengf81bf152009-11-23 21:57:23 +0000305def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000306 let Inst{6} = 1;
307}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000308
309// vld2 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000310def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000311 let Inst{5} = 1;
312}
Evan Chengf81bf152009-11-23 21:57:23 +0000313def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000314 let Inst{6} = 1;
315}
Bob Wilson243fcc52009-09-01 04:26:28 +0000316
317// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000318class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000319 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000320 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
321 nohash_imm:$lane), IIC_VLD3,
322 OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000323 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000324 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000325
Johnny Chen5c376ff2009-11-19 19:20:17 +0000326// vld3 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000327def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000328 let Inst{4} = 0;
329}
Evan Chengf81bf152009-11-23 21:57:23 +0000330def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000331 let Inst{5-4} = 0b00;
332}
Evan Chengf81bf152009-11-23 21:57:23 +0000333def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000334 let Inst{6-4} = 0b000;
335}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000336
337// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000338def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000339 let Inst{5-4} = 0b10;
340}
Evan Chengf81bf152009-11-23 21:57:23 +0000341def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000342 let Inst{6-4} = 0b100;
343}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000344
345// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000346def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000347 let Inst{5-4} = 0b10;
348}
Evan Chengf81bf152009-11-23 21:57:23 +0000349def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000350 let Inst{6-4} = 0b100;
351}
Bob Wilson243fcc52009-09-01 04:26:28 +0000352
353// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000354class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000355 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000356 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
357 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
358 nohash_imm:$lane), IIC_VLD4,
359 OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000360 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000361 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000362
Johnny Chen5c376ff2009-11-19 19:20:17 +0000363// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000364def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
365def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000366 let Inst{5} = 0;
367}
Evan Chengf81bf152009-11-23 21:57:23 +0000368def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000369 let Inst{6} = 0;
370}
Bob Wilson62e053e2009-10-08 22:53:57 +0000371
372// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000373def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000374 let Inst{5} = 1;
375}
Evan Chengf81bf152009-11-23 21:57:23 +0000376def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000377 let Inst{6} = 1;
378}
Bob Wilson62e053e2009-10-08 22:53:57 +0000379
380// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000381def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000382 let Inst{5} = 1;
383}
Evan Chengf81bf152009-11-23 21:57:23 +0000384def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000385 let Inst{6} = 1;
386}
Bob Wilsonb07c1712009-10-07 21:53:04 +0000387
388// VLD1DUP : Vector Load (single element to all lanes)
389// VLD2DUP : Vector Load (single 2-element structure to all lanes)
390// VLD3DUP : Vector Load (single 3-element structure to all lanes)
391// VLD4DUP : Vector Load (single 4-element structure to all lanes)
392// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000393} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000394
Bob Wilsonb36ec862009-08-06 18:47:44 +0000395// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000396class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
397 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000398 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000399 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000400 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000401class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
402 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000403 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000404 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000405 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
406
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000407let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000408def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
409def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
410def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
411def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
412def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000413
Evan Chengf81bf152009-11-23 21:57:23 +0000414def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
415def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
416def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
417def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
418def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000419} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000420
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000421let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000422
Bob Wilsonb36ec862009-08-06 18:47:44 +0000423// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000424class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000425 : NLdSt<0,0b00,0b1000,op7_4, (outs),
426 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000427 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000428class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000429 : NLdSt<0,0b00,0b0011,op7_4, (outs),
430 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
431 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000432 OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000433 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000434
Evan Chengf81bf152009-11-23 21:57:23 +0000435def VST2d8 : VST2D<0b0000, "vst2", "8">;
436def VST2d16 : VST2D<0b0100, "vst2", "16">;
437def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000438def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
439 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000440 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000441
Evan Chengf81bf152009-11-23 21:57:23 +0000442def VST2q8 : VST2Q<0b0000, "vst2", "8">;
443def VST2q16 : VST2Q<0b0100, "vst2", "16">;
444def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000445
Bob Wilsonb36ec862009-08-06 18:47:44 +0000446// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000447class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000448 : NLdSt<0,0b00,0b0100,op7_4, (outs),
449 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000450 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000451class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000452 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
453 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000454 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000455 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000456
Evan Chengf81bf152009-11-23 21:57:23 +0000457def VST3d8 : VST3D<0b0000, "vst3", "8">;
458def VST3d16 : VST3D<0b0100, "vst3", "16">;
459def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000460def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
461 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
462 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000463 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000464
Bob Wilson66a70632009-10-07 20:30:08 +0000465// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000466def VST3q8a : VST3WB<0b0000, "vst3", "8">;
467def VST3q16a : VST3WB<0b0100, "vst3", "16">;
468def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000469
470// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000471def VST3q8b : VST3WB<0b0000, "vst3", "8">;
472def VST3q16b : VST3WB<0b0100, "vst3", "16">;
473def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000474
Bob Wilsonb36ec862009-08-06 18:47:44 +0000475// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000476class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000477 : NLdSt<0,0b00,0b0000,op7_4, (outs),
478 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
479 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000480 OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000481 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000482class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000483 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
484 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
485 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000486 OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000487 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000488
Evan Chengf81bf152009-11-23 21:57:23 +0000489def VST4d8 : VST4D<0b0000, "vst4", "8">;
490def VST4d16 : VST4D<0b0100, "vst4", "16">;
491def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000492def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
493 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
494 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000495 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
496 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000497
Bob Wilson63c90632009-10-07 20:49:18 +0000498// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000499def VST4q8a : VST4WB<0b0000, "vst4", "8">;
500def VST4q16a : VST4WB<0b0100, "vst4", "16">;
501def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000502
503// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000504def VST4q8b : VST4WB<0b0000, "vst4", "8">;
505def VST4q16b : VST4WB<0b0100, "vst4", "16">;
506def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000507
508// VST1LN : Vector Store (single element from one lane)
509// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000510
Bob Wilson8a3198b2009-09-01 18:51:56 +0000511// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000512class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000513 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Evan Chengf81bf152009-11-23 21:57:23 +0000514 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
515 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000516 OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000517 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000518
Johnny Chen5c376ff2009-11-19 19:20:17 +0000519// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000520def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
521def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000522 let Inst{5} = 0;
523}
Evan Chengf81bf152009-11-23 21:57:23 +0000524def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000525 let Inst{6} = 0;
526}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000527
528// vst2 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000529def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000530 let Inst{5} = 1;
531}
Evan Chengf81bf152009-11-23 21:57:23 +0000532def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000533 let Inst{6} = 1;
534}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000535
536// vst2 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000537def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000538 let Inst{5} = 1;
539}
Evan Chengf81bf152009-11-23 21:57:23 +0000540def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000541 let Inst{6} = 1;
542}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000543
544// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000545class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000546 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Evan Chengf81bf152009-11-23 21:57:23 +0000547 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
548 nohash_imm:$lane), IIC_VST,
549 OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000550 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000551
Johnny Chen5c376ff2009-11-19 19:20:17 +0000552// vst3 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000553def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000554 let Inst{4} = 0;
555}
Evan Chengf81bf152009-11-23 21:57:23 +0000556def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000557 let Inst{5-4} = 0b00;
558}
Evan Chengf81bf152009-11-23 21:57:23 +0000559def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000560 let Inst{6-4} = 0b000;
561}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000562
563// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000564def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000565 let Inst{5-4} = 0b10;
566}
Evan Chengf81bf152009-11-23 21:57:23 +0000567def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000568 let Inst{6-4} = 0b100;
569}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000570
571// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000572def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000573 let Inst{5-4} = 0b10;
574}
Evan Chengf81bf152009-11-23 21:57:23 +0000575def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000576 let Inst{6-4} = 0b100;
577}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000578
579// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000580class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000581 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Evan Chengf81bf152009-11-23 21:57:23 +0000582 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
583 nohash_imm:$lane), IIC_VST,
584 OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000585 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000586 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000587
Johnny Chen5c376ff2009-11-19 19:20:17 +0000588// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000589def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
590def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000591 let Inst{5} = 0;
592}
Evan Chengf81bf152009-11-23 21:57:23 +0000593def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000594 let Inst{6} = 0;
595}
Bob Wilson56311392009-10-09 00:01:36 +0000596
597// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000598def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000599 let Inst{5} = 1;
600}
Evan Chengf81bf152009-11-23 21:57:23 +0000601def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000602 let Inst{6} = 1;
603}
Bob Wilson56311392009-10-09 00:01:36 +0000604
605// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000606def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000607 let Inst{5} = 1;
608}
Evan Chengf81bf152009-11-23 21:57:23 +0000609def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> {
Johnny Chen5c376ff2009-11-19 19:20:17 +0000610 let Inst{6} = 1;
611}
Bob Wilson56311392009-10-09 00:01:36 +0000612
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000613} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000614
Bob Wilson205a5ca2009-07-08 18:11:30 +0000615
Bob Wilson5bafff32009-06-22 23:27:02 +0000616//===----------------------------------------------------------------------===//
617// NEON pattern fragments
618//===----------------------------------------------------------------------===//
619
620// Extract D sub-registers of Q registers.
621// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000622def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000624}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000625def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000627}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000628def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000630}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000631def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000633}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000634def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
635 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
636}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000637
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000638// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000639// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
640def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000642}]>;
643
Bob Wilson5bafff32009-06-22 23:27:02 +0000644// Translate lane numbers from Q registers to D subregs.
645def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000647}]>;
648def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000650}]>;
651def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000653}]>;
654
655//===----------------------------------------------------------------------===//
656// Instruction Classes
657//===----------------------------------------------------------------------===//
658
659// Basic 2-register operations, both double- and quad-register.
660class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000661 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000662 ValueType ResTy, ValueType OpTy, SDNode OpNode>
663 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000664 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000665 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
666class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000667 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000668 ValueType ResTy, ValueType OpTy, SDNode OpNode>
669 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000670 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
672
David Goodwin338268c2009-08-10 22:17:39 +0000673// Basic 2-register operations, scalar single-precision.
674class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000675 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,string Dt,
David Goodwin338268c2009-08-10 22:17:39 +0000676 ValueType ResTy, ValueType OpTy, SDNode OpNode>
677 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
678 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
Evan Chengf81bf152009-11-23 21:57:23 +0000679 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
David Goodwin338268c2009-08-10 22:17:39 +0000680
681class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
682 : NEONFPPat<(ResTy (OpNode SPR:$a)),
683 (EXTRACT_SUBREG
684 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
685 arm_ssubreg_0)>;
686
Bob Wilson5bafff32009-06-22 23:27:02 +0000687// Basic 2-register intrinsics, both double- and quad-register.
688class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000689 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000690 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000691 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
692 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000693 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000694 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
695class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000696 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000697 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000698 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
699 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000700 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000701 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
702
David Goodwin338268c2009-08-10 22:17:39 +0000703// Basic 2-register intrinsics, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000704class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000705 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000706 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000707 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
708 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000709 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000710 OpcodeStr, Dt, "$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +0000711
712class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwin53e44712009-08-04 20:39:05 +0000713 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000714 (EXTRACT_SUBREG
715 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
716 arm_ssubreg_0)>;
David Goodwin53e44712009-08-04 20:39:05 +0000717
Bob Wilson5bafff32009-06-22 23:27:02 +0000718// Narrow 2-register intrinsics.
719class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
720 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000721 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000722 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000723 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000724 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000725 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
726
Bob Wilson507df402009-10-21 02:15:46 +0000727// Long 2-register intrinsics (currently only used for VMOVL).
728class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
729 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000730 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000731 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000732 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000733 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000734 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
735
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000736// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000737class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000738 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000739 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000740 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000741 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000742class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000743 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000744 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000745 (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000746 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000747 "$src1 = $dst1, $src2 = $dst2", []>;
748
Bob Wilson5bafff32009-06-22 23:27:02 +0000749// Basic 3-register operations, both double- and quad-register.
750class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000751 InstrItinClass itin, string OpcodeStr, string Dt,
752 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000753 SDNode OpNode, bit Commutable>
754 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000755 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000756 OpcodeStr, Dt, "$dst, $src1, $src2", "",
757 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
758 let isCommutable = Commutable;
759}
760// Same as N3VD but no data type.
761class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
762 InstrItinClass itin, string OpcodeStr,
763 ValueType ResTy, ValueType OpTy,
764 SDNode OpNode, bit Commutable>
765 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
766 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
767 OpcodeStr, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000768 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
769 let isCommutable = Commutable;
770}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000771class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000772 InstrItinClass itin, string OpcodeStr, string Dt,
773 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000774 : N3V<0, 1, op21_20, op11_8, 1, 0,
775 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000776 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000777 [(set (Ty DPR:$dst),
778 (Ty (ShOp (Ty DPR:$src1),
779 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
780 imm:$lane)))))]> {
781 let isCommutable = 0;
782}
783class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000784 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000785 : N3V<0, 1, op21_20, op11_8, 1, 0,
786 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000787 IIC_VMULi16D,
Evan Chengf81bf152009-11-23 21:57:23 +0000788 OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000789 [(set (Ty DPR:$dst),
790 (Ty (ShOp (Ty DPR:$src1),
791 (Ty (NEONvduplane (Ty DPR_8:$src2),
792 imm:$lane)))))]> {
793 let isCommutable = 0;
794}
795
Bob Wilson5bafff32009-06-22 23:27:02 +0000796class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000797 InstrItinClass itin, string OpcodeStr, string Dt,
798 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000799 SDNode OpNode, bit Commutable>
800 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000801 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000802 OpcodeStr, Dt, "$dst, $src1, $src2", "",
803 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
804 let isCommutable = Commutable;
805}
806class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
807 InstrItinClass itin, string OpcodeStr,
808 ValueType ResTy, ValueType OpTy,
809 SDNode OpNode, bit Commutable>
810 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
811 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
812 OpcodeStr, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
814 let isCommutable = Commutable;
815}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000816class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000817 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000818 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000819 : N3V<1, 1, op21_20, op11_8, 1, 0,
820 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000821 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000822 [(set (ResTy QPR:$dst),
823 (ResTy (ShOp (ResTy QPR:$src1),
824 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
825 imm:$lane)))))]> {
826 let isCommutable = 0;
827}
828class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000829 string OpcodeStr, string Dt,
830 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000831 : N3V<1, 1, op21_20, op11_8, 1, 0,
832 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000833 IIC_VMULi16Q,
Evan Chengf81bf152009-11-23 21:57:23 +0000834 OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000835 [(set (ResTy QPR:$dst),
836 (ResTy (ShOp (ResTy QPR:$src1),
837 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
838 imm:$lane)))))]> {
839 let isCommutable = 0;
840}
Bob Wilson5bafff32009-06-22 23:27:02 +0000841
David Goodwin42a83f22009-08-04 17:53:06 +0000842// Basic 3-register operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000843class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000844 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000845 SDNode OpNode, bit Commutable>
846 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000847 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +0000848 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Evan Cheng1d2426c2009-08-07 19:30:41 +0000849 let isCommutable = Commutable;
850}
851class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwin42a83f22009-08-04 17:53:06 +0000852 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000853 (EXTRACT_SUBREG
854 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
855 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
856 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000857
Bob Wilson5bafff32009-06-22 23:27:02 +0000858// Basic 3-register intrinsics, both double- and quad-register.
859class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000860 InstrItinClass itin, string OpcodeStr, string Dt,
861 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 Intrinsic IntOp, bit Commutable>
863 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000864 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000865 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
867 let isCommutable = Commutable;
868}
David Goodwin658ea602009-09-25 18:38:29 +0000869class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000870 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000871 : N3V<0, 1, op21_20, op11_8, 1, 0,
872 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000873 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000874 [(set (Ty DPR:$dst),
875 (Ty (IntOp (Ty DPR:$src1),
876 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
877 imm:$lane)))))]> {
878 let isCommutable = 0;
879}
David Goodwin658ea602009-09-25 18:38:29 +0000880class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000881 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000882 : N3V<0, 1, op21_20, op11_8, 1, 0,
883 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000884 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000885 [(set (Ty DPR:$dst),
886 (Ty (IntOp (Ty DPR:$src1),
887 (Ty (NEONvduplane (Ty DPR_8:$src2),
888 imm:$lane)))))]> {
889 let isCommutable = 0;
890}
891
Bob Wilson5bafff32009-06-22 23:27:02 +0000892class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000893 InstrItinClass itin, string OpcodeStr, string Dt,
894 ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 Intrinsic IntOp, bit Commutable>
896 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000897 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000898 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
900 let isCommutable = Commutable;
901}
David Goodwin658ea602009-09-25 18:38:29 +0000902class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000903 string OpcodeStr, string Dt,
904 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000905 : N3V<1, 1, op21_20, op11_8, 1, 0,
906 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000907 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000908 [(set (ResTy QPR:$dst),
909 (ResTy (IntOp (ResTy QPR:$src1),
910 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
911 imm:$lane)))))]> {
912 let isCommutable = 0;
913}
David Goodwin658ea602009-09-25 18:38:29 +0000914class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000915 string OpcodeStr, string Dt,
916 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000917 : N3V<1, 1, op21_20, op11_8, 1, 0,
918 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000919 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000920 [(set (ResTy QPR:$dst),
921 (ResTy (IntOp (ResTy QPR:$src1),
922 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
923 imm:$lane)))))]> {
924 let isCommutable = 0;
925}
Bob Wilson5bafff32009-06-22 23:27:02 +0000926
927// Multiply-Add/Sub operations, both double- and quad-register.
928class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000929 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000930 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000932 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000933 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000934 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
935 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000936class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000937 string OpcodeStr, string Dt,
938 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000939 : N3V<0, 1, op21_20, op11_8, 1, 0,
940 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000941 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000942 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000943 [(set (Ty DPR:$dst),
944 (Ty (ShOp (Ty DPR:$src1),
945 (Ty (MulOp DPR:$src2,
946 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
947 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000948class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000949 string OpcodeStr, string Dt,
950 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 : N3V<0, 1, op21_20, op11_8, 1, 0,
952 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000953 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000954 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000955 [(set (Ty DPR:$dst),
956 (Ty (ShOp (Ty DPR:$src1),
957 (Ty (MulOp DPR:$src2,
958 (Ty (NEONvduplane (Ty DPR_8:$src3),
959 imm:$lane)))))))]>;
960
Bob Wilson5bafff32009-06-22 23:27:02 +0000961class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000962 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +0000963 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000964 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000965 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000966 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000967 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
968 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000969class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000970 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000971 SDNode MulOp, SDNode ShOp>
972 : N3V<1, 1, op21_20, op11_8, 1, 0,
973 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000974 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000976 [(set (ResTy QPR:$dst),
977 (ResTy (ShOp (ResTy QPR:$src1),
978 (ResTy (MulOp QPR:$src2,
979 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
980 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000981class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000982 string OpcodeStr, string Dt,
983 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000984 SDNode MulOp, SDNode ShOp>
985 : N3V<1, 1, op21_20, op11_8, 1, 0,
986 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000987 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000988 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000989 [(set (ResTy QPR:$dst),
990 (ResTy (ShOp (ResTy QPR:$src1),
991 (ResTy (MulOp QPR:$src2,
992 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
993 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000994
David Goodwin42a83f22009-08-04 17:53:06 +0000995// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000996class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000997 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000998 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng1d2426c2009-08-07 19:30:41 +0000999 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1000 (outs DPR_VFP2:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001001 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001002 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00001003
1004class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
1005 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
1006 (EXTRACT_SUBREG
1007 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
1008 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
1009 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
1010 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +00001011
Bob Wilson5bafff32009-06-22 23:27:02 +00001012// Neon 3-argument intrinsics, both double- and quad-register.
1013// The destination register is also used as the first source operand register.
1014class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001015 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001016 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001017 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001018 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001019 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1021 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1022class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001023 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001024 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001026 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001027 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001028 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1029 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1030
1031// Neon Long 3-argument intrinsic. The destination register is
1032// a quad-register and is also used as the first source operand register.
1033class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001034 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001035 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001036 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001037 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001038 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001039 [(set QPR:$dst,
1040 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001041class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001042 string OpcodeStr, string Dt,
1043 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001044 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1045 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001046 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001047 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001048 [(set (ResTy QPR:$dst),
1049 (ResTy (IntOp (ResTy QPR:$src1),
1050 (OpTy DPR:$src2),
1051 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1052 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001053class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001054 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001055 Intrinsic IntOp>
1056 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1057 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001058 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001059 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001060 [(set (ResTy QPR:$dst),
1061 (ResTy (IntOp (ResTy QPR:$src1),
1062 (OpTy DPR:$src2),
1063 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1064 imm:$lane)))))]>;
1065
Bob Wilson5bafff32009-06-22 23:27:02 +00001066
1067// Narrowing 3-register intrinsics.
1068class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001069 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001070 Intrinsic IntOp, bit Commutable>
1071 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001072 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001073 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001074 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1075 let isCommutable = Commutable;
1076}
1077
1078// Long 3-register intrinsics.
1079class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001080 InstrItinClass itin, string OpcodeStr, string Dt,
1081 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001083 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001084 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001085 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1086 let isCommutable = Commutable;
1087}
David Goodwin658ea602009-09-25 18:38:29 +00001088class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001089 string OpcodeStr, string Dt,
1090 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001091 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1092 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001093 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001094 [(set (ResTy QPR:$dst),
1095 (ResTy (IntOp (OpTy DPR:$src1),
1096 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1097 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001098class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001099 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001100 Intrinsic IntOp>
1101 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1102 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001103 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001104 [(set (ResTy QPR:$dst),
1105 (ResTy (IntOp (OpTy DPR:$src1),
1106 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1107 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001108
1109// Wide 3-register intrinsics.
1110class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001111 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 Intrinsic IntOp, bit Commutable>
1113 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001114 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001115 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001116 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1117 let isCommutable = Commutable;
1118}
1119
1120// Pairwise long 2-register intrinsics, both double- and quad-register.
1121class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001122 bits<2> op17_16, bits<5> op11_7, bit op4,
1123 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001124 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1125 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001126 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1128class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001129 bits<2> op17_16, bits<5> op11_7, bit op4,
1130 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1132 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001133 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001134 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1135
1136// Pairwise long 2-register accumulate intrinsics,
1137// both double- and quad-register.
1138// The destination register is also used as the first source operand register.
1139class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001140 bits<2> op17_16, bits<5> op11_7, bit op4,
1141 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001142 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1143 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001144 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001145 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001146 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1147class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001148 bits<2> op17_16, bits<5> op11_7, bit op4,
1149 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001150 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1151 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001152 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001153 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001154 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1155
1156// Shift by immediate,
1157// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001158class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001159 InstrItinClass itin, string OpcodeStr, string Dt,
1160 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001161 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001162 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001163 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001164 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001165class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001166 InstrItinClass itin, string OpcodeStr, string Dt,
1167 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001168 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001169 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001170 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001171 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1172
1173// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001174class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001175 string OpcodeStr, string Dt,
1176 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001177 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001178 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001179 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001180 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1181 (i32 imm:$SIMM))))]>;
1182
1183// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001184class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001185 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001186 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001187 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001188 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001189 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001190 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1191 (i32 imm:$SIMM))))]>;
1192
1193// Shift right by immediate and accumulate,
1194// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001195class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001196 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001197 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1198 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001200 [(set DPR:$dst, (Ty (add DPR:$src1,
1201 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001202class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001204 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1205 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001206 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001207 [(set QPR:$dst, (Ty (add QPR:$src1,
1208 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1209
1210// Shift by immediate and insert,
1211// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001212class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001214 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1215 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001216 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001217 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001218class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001219 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001220 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1221 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001222 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1224
1225// Convert, with fractional bits immediate,
1226// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001227class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001228 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001229 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001230 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001231 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001232 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001233 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001234class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001235 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001236 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001237 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001238 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001240 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1241
1242//===----------------------------------------------------------------------===//
1243// Multiclasses
1244//===----------------------------------------------------------------------===//
1245
Bob Wilson916ac5b2009-10-03 04:44:16 +00001246// Abbreviations used in multiclass suffixes:
1247// Q = quarter int (8 bit) elements
1248// H = half int (16 bit) elements
1249// S = single int (32 bit) elements
1250// D = double int (64 bit) elements
1251
Bob Wilson5bafff32009-06-22 23:27:02 +00001252// Neon 3-register vector operations.
1253
1254// First with only element sizes of 8, 16 and 32 bits:
1255multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001256 InstrItinClass itinD16, InstrItinClass itinD32,
1257 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001258 string OpcodeStr, string Dt,
1259 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001261 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001262 OpcodeStr, !strconcat(Dt, "8"),
1263 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001264 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001265 OpcodeStr, !strconcat(Dt, "16"),
1266 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001267 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001268 OpcodeStr, !strconcat(Dt, "32"),
1269 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001270
1271 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001272 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001273 OpcodeStr, !strconcat(Dt, "8"),
1274 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001275 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001276 OpcodeStr, !strconcat(Dt, "16"),
1277 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001278 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001279 OpcodeStr, !strconcat(Dt, "32"),
1280 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001281}
1282
Evan Chengf81bf152009-11-23 21:57:23 +00001283multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1284 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1285 v4i16, ShOp>;
1286 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001287 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001288 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001289 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001290 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001291 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001292}
1293
Bob Wilson5bafff32009-06-22 23:27:02 +00001294// ....then also with element size 64 bits:
1295multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001296 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001297 string OpcodeStr, string Dt,
1298 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001299 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001300 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001301 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001302 OpcodeStr, !strconcat(Dt, "64"),
1303 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001304 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001305 OpcodeStr, !strconcat(Dt, "64"),
1306 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001307}
1308
1309
1310// Neon Narrowing 2-register vector intrinsics,
1311// source operand element sizes of 16, 32 and 64 bits:
1312multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001313 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001314 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001315 Intrinsic IntOp> {
1316 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001317 itin, OpcodeStr, !strconcat(Dt, "16"),
1318 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001319 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001320 itin, OpcodeStr, !strconcat(Dt, "32"),
1321 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001322 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001323 itin, OpcodeStr, !strconcat(Dt, "64"),
1324 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001325}
1326
1327
1328// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1329// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001330multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001331 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001332 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001334 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001335 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001336 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001337 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001338}
1339
1340
1341// Neon 3-register vector intrinsics.
1342
1343// First with only element sizes of 16 and 32 bits:
1344multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001345 InstrItinClass itinD16, InstrItinClass itinD32,
1346 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 string OpcodeStr, string Dt,
1348 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001349 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001350 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001351 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001352 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001353 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001354 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001355 v2i32, v2i32, IntOp, Commutable>;
1356
1357 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001358 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001359 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001360 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001361 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001362 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001363 v4i32, v4i32, IntOp, Commutable>;
1364}
1365
David Goodwin658ea602009-09-25 18:38:29 +00001366multiclass N3VIntSL_HS<bits<4> op11_8,
1367 InstrItinClass itinD16, InstrItinClass itinD32,
1368 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001369 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001370 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001371 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001372 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001373 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001374 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001375 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001376 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001377 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001378}
1379
Bob Wilson5bafff32009-06-22 23:27:02 +00001380// ....then also with element size of 8 bits:
1381multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001382 InstrItinClass itinD16, InstrItinClass itinD32,
1383 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001384 string OpcodeStr, string Dt,
1385 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001386 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001387 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001388 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001389 OpcodeStr, !strconcat(Dt, "8"),
1390 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001391 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001392 OpcodeStr, !strconcat(Dt, "8"),
1393 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001394}
1395
1396// ....then also with element size of 64 bits:
1397multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001398 InstrItinClass itinD16, InstrItinClass itinD32,
1399 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001400 string OpcodeStr, string Dt,
1401 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001402 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001403 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001404 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001405 OpcodeStr, !strconcat(Dt, "64"),
1406 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001407 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001408 OpcodeStr, !strconcat(Dt, "64"),
1409 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001410}
1411
1412
1413// Neon Narrowing 3-register vector intrinsics,
1414// source operand element sizes of 16, 32 and 64 bits:
1415multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 string OpcodeStr, string Dt,
1417 Intrinsic IntOp, bit Commutable = 0> {
1418 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1419 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001420 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001421 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1422 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001423 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001424 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1425 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001426 v2i32, v2i64, IntOp, Commutable>;
1427}
1428
1429
1430// Neon Long 3-register vector intrinsics.
1431
1432// First with only element sizes of 16 and 32 bits:
1433multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001434 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001435 Intrinsic IntOp, bit Commutable = 0> {
1436 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001437 OpcodeStr, !strconcat(Dt, "16"),
1438 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001439 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001440 OpcodeStr, !strconcat(Dt, "32"),
1441 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001442}
1443
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001444multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001445 InstrItinClass itin, string OpcodeStr, string Dt,
1446 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001447 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001448 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001449 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001450 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001451}
1452
Bob Wilson5bafff32009-06-22 23:27:02 +00001453// ....then also with element size of 8 bits:
1454multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001455 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001456 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001457 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1458 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001459 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 OpcodeStr, !strconcat(Dt, "8"),
1461 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001462}
1463
1464
1465// Neon Wide 3-register vector intrinsics,
1466// source operand element sizes of 8, 16 and 32 bits:
1467multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001468 string OpcodeStr, string Dt,
1469 Intrinsic IntOp, bit Commutable = 0> {
1470 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1471 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001472 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001473 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1474 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001475 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001476 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1477 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001478 v2i64, v2i32, IntOp, Commutable>;
1479}
1480
1481
1482// Neon Multiply-Op vector operations,
1483// element sizes of 8, 16 and 32 bits:
1484multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001485 InstrItinClass itinD16, InstrItinClass itinD32,
1486 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001487 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001488 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001489 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001490 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001491 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001493 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001495
1496 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001497 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001499 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001501 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001502 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001503}
1504
David Goodwin658ea602009-09-25 18:38:29 +00001505multiclass N3VMulOpSL_HS<bits<4> op11_8,
1506 InstrItinClass itinD16, InstrItinClass itinD32,
1507 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001509 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001510 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001511 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001512 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001513 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001515 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001517}
Bob Wilson5bafff32009-06-22 23:27:02 +00001518
1519// Neon 3-argument intrinsics,
1520// element sizes of 8, 16 and 32 bits:
1521multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001522 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001524 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001525 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001526 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001527 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001528 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001529 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001530
1531 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001532 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001533 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001534 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001536 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001537 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001538}
1539
1540
1541// Neon Long 3-argument intrinsics.
1542
1543// First with only element sizes of 16 and 32 bits:
1544multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001546 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001548 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001549 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001550}
1551
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001552multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001554 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001556 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001557 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001558}
1559
Bob Wilson5bafff32009-06-22 23:27:02 +00001560// ....then also with element size of 8 bits:
1561multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 string OpcodeStr, string Dt, Intrinsic IntOp>
1563 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001564 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001565 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001566}
1567
1568
1569// Neon 2-register vector intrinsics,
1570// element sizes of 8, 16 and 32 bits:
1571multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001572 bits<5> op11_7, bit op4,
1573 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001574 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 // 64-bit vector types.
1576 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001577 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001578 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001579 itinD, OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001580 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001581 itinD, OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001582
1583 // 128-bit vector types.
1584 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001585 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001586 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 itinQ, OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001589 itinQ, OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001590}
1591
1592
1593// Neon Pairwise long 2-register intrinsics,
1594// element sizes of 8, 16 and 32 bits:
1595multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1596 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001598 // 64-bit vector types.
1599 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001602 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001603 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001605
1606 // 128-bit vector types.
1607 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001609 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001610 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001611 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001612 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001613}
1614
1615
1616// Neon Pairwise long 2-register accumulate intrinsics,
1617// element sizes of 8, 16 and 32 bits:
1618multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1619 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001621 // 64-bit vector types.
1622 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001625 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001626 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001628
1629 // 128-bit vector types.
1630 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001635 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001636}
1637
1638
1639// Neon 2-register vector shift by immediate,
1640// element sizes of 8, 16, 32 and 64 bits:
1641multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001642 InstrItinClass itin, string OpcodeStr, string Dt,
1643 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001644 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001645 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001646 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001647 let Inst{21-19} = 0b001; // imm6 = 001xxx
1648 }
1649 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001650 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001651 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1652 }
1653 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001655 let Inst{21} = 0b1; // imm6 = 1xxxxx
1656 }
1657 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001659 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001660
1661 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001662 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001663 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001664 let Inst{21-19} = 0b001; // imm6 = 001xxx
1665 }
1666 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001668 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1669 }
1670 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001672 let Inst{21} = 0b1; // imm6 = 1xxxxx
1673 }
1674 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001676 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001677}
1678
1679
1680// Neon Shift-Accumulate vector operations,
1681// element sizes of 8, 16, 32 and 64 bits:
1682multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001685 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001687 let Inst{21-19} = 0b001; // imm6 = 001xxx
1688 }
1689 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001690 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001691 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1692 }
1693 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001695 let Inst{21} = 0b1; // imm6 = 1xxxxx
1696 }
1697 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001698 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001699 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001700
1701 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001702 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001704 let Inst{21-19} = 0b001; // imm6 = 001xxx
1705 }
1706 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001708 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1709 }
1710 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001711 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001712 let Inst{21} = 0b1; // imm6 = 1xxxxx
1713 }
1714 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001716 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001717}
1718
1719
1720// Neon Shift-Insert vector operations,
1721// element sizes of 8, 16, 32 and 64 bits:
1722multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1723 string OpcodeStr, SDNode ShOp> {
1724 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001725 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001727 let Inst{21-19} = 0b001; // imm6 = 001xxx
1728 }
1729 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001731 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1732 }
1733 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001735 let Inst{21} = 0b1; // imm6 = 1xxxxx
1736 }
1737 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001738 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001739 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001740
1741 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001742 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001744 let Inst{21-19} = 0b001; // imm6 = 001xxx
1745 }
1746 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001747 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001748 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1749 }
1750 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001751 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001752 let Inst{21} = 0b1; // imm6 = 1xxxxx
1753 }
1754 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001755 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001756 // imm6 = xxxxxx
1757}
1758
1759// Neon Shift Long operations,
1760// element sizes of 8, 16, 32 bits:
1761multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001763 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001765 let Inst{21-19} = 0b001; // imm6 = 001xxx
1766 }
1767 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001768 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001769 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1770 }
1771 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001773 let Inst{21} = 0b1; // imm6 = 1xxxxx
1774 }
1775}
1776
1777// Neon Shift Narrow operations,
1778// element sizes of 16, 32, 64 bits:
1779multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001781 SDNode OpNode> {
1782 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001783 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001784 let Inst{21-19} = 0b001; // imm6 = 001xxx
1785 }
1786 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001788 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1789 }
1790 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001792 let Inst{21} = 0b1; // imm6 = 1xxxxx
1793 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001794}
1795
1796//===----------------------------------------------------------------------===//
1797// Instruction Definitions.
1798//===----------------------------------------------------------------------===//
1799
1800// Vector Add Operations.
1801
1802// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001803defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001804 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001805def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001806 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001807def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001808 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001809// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001810defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001811 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001812defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001813 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001814// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001815defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1816defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001817// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001818defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001820defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001821 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001822// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001823defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001824 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001825defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001826 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001827// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001828defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001830defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001831 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001832// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001833defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1834 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001835// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001836defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1837 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001838
1839// Vector Multiply Operations.
1840
1841// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001842defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1844def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001845 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001846def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001847 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001848def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001849 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001850def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001851 v4f32, v4f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001852defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1853def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1854def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, v2f32, fmul>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001855def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1856 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1857 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1858 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1859 (DSubReg_i16_reg imm:$lane))),
1860 (SubReg_i16_lane imm:$lane)))>;
1861def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1862 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1863 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1864 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1865 (DSubReg_i32_reg imm:$lane))),
1866 (SubReg_i32_lane imm:$lane)))>;
1867def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1868 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1869 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1870 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1871 (DSubReg_i32_reg imm:$lane))),
1872 (SubReg_i32_lane imm:$lane)))>;
1873
Bob Wilson5bafff32009-06-22 23:27:02 +00001874// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001875defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1876 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001877 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001878defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1879 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001880 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001881def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001882 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1883 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001884 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1885 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001886 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001887 (SubReg_i16_lane imm:$lane)))>;
1888def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001889 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1890 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001891 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1892 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001893 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001894 (SubReg_i32_lane imm:$lane)))>;
1895
Bob Wilson5bafff32009-06-22 23:27:02 +00001896// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001897defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1898 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001899 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001900defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1901 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001902 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001903def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001904 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1905 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001906 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1907 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1908 (DSubReg_i16_reg imm:$lane))),
1909 (SubReg_i16_lane imm:$lane)))>;
1910def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001911 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1912 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001913 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1914 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001915 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001916 (SubReg_i32_lane imm:$lane)))>;
1917
Bob Wilson5bafff32009-06-22 23:27:02 +00001918// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001919defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001920 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001921defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001922 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001923def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001924 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001925defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001926 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00001927defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001928 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001929
Bob Wilson5bafff32009-06-22 23:27:02 +00001930// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001931defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001932 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001933defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001934 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001935
1936// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1937
1938// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001939defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1941def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001942 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001943def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001944 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001945defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1947def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001948 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001949def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001950 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001951
1952def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1953 (mul (v8i16 QPR:$src2),
1954 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1955 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1956 (v8i16 QPR:$src2),
1957 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1958 (DSubReg_i16_reg imm:$lane))),
1959 (SubReg_i16_lane imm:$lane)))>;
1960
1961def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1962 (mul (v4i32 QPR:$src2),
1963 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1964 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1965 (v4i32 QPR:$src2),
1966 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Evan Chengac0869d2009-11-21 06:21:52 +00001967 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001968 (SubReg_i32_lane imm:$lane)))>;
1969
1970def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1971 (fmul (v4f32 QPR:$src2),
1972 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1973 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1974 (v4f32 QPR:$src2),
1975 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1976 (DSubReg_i32_reg imm:$lane))),
1977 (SubReg_i32_lane imm:$lane)))>;
1978
Bob Wilson5bafff32009-06-22 23:27:02 +00001979// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001980defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
1981defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001982
Evan Chengf81bf152009-11-23 21:57:23 +00001983defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
1984defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001985
Bob Wilson5bafff32009-06-22 23:27:02 +00001986// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001987defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
1988 int_arm_neon_vqdmlal>;
1989defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001990
Bob Wilson5bafff32009-06-22 23:27:02 +00001991// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001992defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1994def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001995 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001996def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001997 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001998defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001999 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2000def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002001 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002002def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002003 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002004
2005def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
2006 (mul (v8i16 QPR:$src2),
2007 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2008 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
2009 (v8i16 QPR:$src2),
2010 (v4i16 (EXTRACT_SUBREG QPR:$src3,
2011 (DSubReg_i16_reg imm:$lane))),
2012 (SubReg_i16_lane imm:$lane)))>;
2013
2014def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
2015 (mul (v4i32 QPR:$src2),
Evan Chengac0869d2009-11-21 06:21:52 +00002016 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002017 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
2018 (v4i32 QPR:$src2),
2019 (v2i32 (EXTRACT_SUBREG QPR:$src3,
2020 (DSubReg_i32_reg imm:$lane))),
2021 (SubReg_i32_lane imm:$lane)))>;
2022
2023def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
2024 (fmul (v4f32 QPR:$src2),
Evan Chengac0869d2009-11-21 06:21:52 +00002025 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002026 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
2027 (v4f32 QPR:$src2),
2028 (v2f32 (EXTRACT_SUBREG QPR:$src3,
2029 (DSubReg_i32_reg imm:$lane))),
2030 (SubReg_i32_lane imm:$lane)))>;
2031
Bob Wilson5bafff32009-06-22 23:27:02 +00002032// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002033defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2034defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002035
Evan Chengf81bf152009-11-23 21:57:23 +00002036defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2037defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002038
Bob Wilson5bafff32009-06-22 23:27:02 +00002039// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002040defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2041 int_arm_neon_vqdmlsl>;
2042defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002043
2044// Vector Subtract Operations.
2045
2046// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002047defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002048 "vsub", "i", sub, 0>;
2049def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002050 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002051def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002052 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002053// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002054defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002055 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002056defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002057 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002058// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002059defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2060defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002061// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002062defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2063 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002064 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002065defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2066 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002067 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002068// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002069defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2070 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002071 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002072defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2073 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002076defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2077 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002078// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002079defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2080 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002081
2082// Vector Comparisons.
2083
2084// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002085defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2087def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002088 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002089def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002090 NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002092defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002094defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002095 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2096def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002097 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002098def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002099 NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002100// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002101defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002103defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002104 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2105def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002106 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002107def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002108 NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002109// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002110def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002111 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002112def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002113 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002114// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002115def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002116 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002117def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002118 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002119// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002120defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002121 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002122
2123// Vector Bitwise Operations.
2124
2125// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002126def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2127 v2i32, v2i32, and, 1>;
2128def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2129 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002130
2131// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002132def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2133 v2i32, v2i32, xor, 1>;
2134def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2135 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002136
2137// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002138def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2139 v2i32, v2i32, or, 1>;
2140def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2141 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002142
2143// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002144def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002145 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002147 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2148 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002149def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002150 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002151 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002152 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2153 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002154
2155// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002156def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002157 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002158 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002159 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2160 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002161def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002162 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002164 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2165 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
2167// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002168def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002169 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002170 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002171 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002172def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002173 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002174 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2176def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2177def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2178
2179// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002180def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002181 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002182 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 [(set DPR:$dst,
2184 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002185 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002186def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002187 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002188 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 [(set QPR:$dst,
2190 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002191 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002192
2193// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002194// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002195// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002196// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002197// These are not yet implemented. The TwoAddress pass will not go looking
2198// for equivalent operations with different register constraints; it just
2199// inserts copies.
2200
2201// Vector Absolute Differences.
2202
2203// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002204defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2205 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002206 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002207defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2208 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002210def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002212def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002213 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002214
2215// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002216defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002217 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002218defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002219 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002220
2221// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002222defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2223defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002224
2225// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002226defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2227defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002228
2229// Vector Maximum and Minimum.
2230
2231// VMAX : Vector Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002232defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002234defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2236def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2237 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2238def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2239 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002240
2241// VMIN : Vector Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002242defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002244defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2246def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2247 v2f32, v2f32, int_arm_neon_vmins, 1>;
2248def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2249 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002250
2251// Vector Pairwise Operations.
2252
2253// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002254def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2255 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2256def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2257 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2258def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2259 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2260def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2261 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002262
2263// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002264defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002266defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 int_arm_neon_vpaddlu>;
2268
2269// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002270defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002272defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002273 int_arm_neon_vpadalu>;
2274
2275// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002276def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2277 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2278def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2279 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2280def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2281 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2282def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2283 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2284def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2285 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2286def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2287 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2288def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2289 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002290
2291// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002292def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2293 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2294def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2295 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2296def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2297 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2298def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2299 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2300def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2301 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2302def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2303 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2304def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2305 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306
2307// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2308
2309// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002310def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002313def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002314 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002316def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002318 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002319def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002320 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002321 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
2323// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002324def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2325 IIC_VRECSD, "vrecps", "f32",
2326 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2327def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2328 IIC_VRECSQ, "vrecps", "f32",
2329 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
2331// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002332def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002334 v2i32, v2i32, int_arm_neon_vrsqrte>;
2335def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002337 v4i32, v4i32, int_arm_neon_vrsqrte>;
2338def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002340 v2f32, v2f32, int_arm_neon_vrsqrte>;
2341def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002342 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002343 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002344
2345// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002346def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2347 IIC_VRECSD, "vrsqrts", "f32",
2348 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2349def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2350 IIC_VRECSQ, "vrsqrts", "f32",
2351 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002352
2353// Vector Shifts.
2354
2355// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002356defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002358defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360// VSHL : Vector Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002361defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002362// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002363defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2364defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002365
2366// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002367defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2368defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002369
2370// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002371class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002373 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002374 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2375 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002376 let Inst{21-16} = op21_16;
2377}
Evan Chengf81bf152009-11-23 21:57:23 +00002378def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002379 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002380def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002381 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002382def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002383 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002384
2385// VSHRN : Vector Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002386defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002387
2388// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002389defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002391defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393// VRSHR : Vector Rounding Shift Right
Evan Chengf81bf152009-11-23 21:57:23 +00002394defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2395defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396
2397// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002398defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002399 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002400
2401// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002402defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002404defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002405 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002406// VQSHL : Vector Saturating Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002407defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2408defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002410defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu", "s", NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002411
2412// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002413defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002414 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002415defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002416 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417
2418// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002419defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002420 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002421
2422// VQRSHL : Vector Saturating Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002423defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 IIC_VSHLi4Q, "vqrshl", "s",
2425 int_arm_neon_vqrshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002426defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 IIC_VSHLi4Q, "vqrshl", "u",
2428 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429
2430// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002431defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002432 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002433defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002434 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002435
2436// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002437defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002438 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002439
2440// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002441defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2442defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002443// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002444defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2445defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002446
2447// VSLI : Vector Shift Left and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002448defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002449// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002450defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002451
2452// Vector Absolute and Saturating Absolute.
2453
2454// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002455defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002456 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002458def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002460 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002461def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002462 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002463 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002464
2465// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002466defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002468 int_arm_neon_vqabs>;
2469
2470// Vector Negate.
2471
2472def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2473def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2474
Evan Chengf81bf152009-11-23 21:57:23 +00002475class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002477 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002479class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002481 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002482 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2483
2484// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002485def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2486def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2487def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2488def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2489def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2490def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002491
2492// VNEG : Vector Negate (floating-point)
2493def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002494 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2497def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002498 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002499 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002500 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2501
2502def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2503def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2504def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2505def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2506def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2507def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2508
2509// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002510defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002511 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 int_arm_neon_vqneg>;
2513
2514// Vector Bit Counting Operations.
2515
2516// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002517defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 int_arm_neon_vcls>;
2520// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002521defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 int_arm_neon_vclz>;
2524// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002525def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002526 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002527 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002528def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 v16i8, v16i8, int_arm_neon_vcnt>;
2531
2532// Vector Move Operations.
2533
2534// VMOV : Vector Move (Register)
2535
Evan Chengf81bf152009-11-23 21:57:23 +00002536def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2537 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2538def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2539 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002540
2541// VMOV : Vector Move (Immediate)
2542
2543// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2544def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2545 return ARM::getVMOVImm(N, 1, *CurDAG);
2546}]>;
2547def vmovImm8 : PatLeaf<(build_vector), [{
2548 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2549}], VMOV_get_imm8>;
2550
2551// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2552def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2553 return ARM::getVMOVImm(N, 2, *CurDAG);
2554}]>;
2555def vmovImm16 : PatLeaf<(build_vector), [{
2556 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2557}], VMOV_get_imm16>;
2558
2559// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2560def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2561 return ARM::getVMOVImm(N, 4, *CurDAG);
2562}]>;
2563def vmovImm32 : PatLeaf<(build_vector), [{
2564 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2565}], VMOV_get_imm32>;
2566
2567// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2568def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2569 return ARM::getVMOVImm(N, 8, *CurDAG);
2570}]>;
2571def vmovImm64 : PatLeaf<(build_vector), [{
2572 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2573}], VMOV_get_imm64>;
2574
2575// Note: Some of the cmode bits in the following VMOV instructions need to
2576// be encoded based on the immed values.
2577
2578def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002579 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2582def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002583 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002585 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2586
Johnny Chen208d76c2009-12-01 00:02:02 +00002587def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002588 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002589 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002590 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002591def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002592 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2595
Johnny Chen208d76c2009-12-01 00:02:02 +00002596def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002597 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002598 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002599 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002600def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002601 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002602 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002603 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2604
2605def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002606 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002607 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002608 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2609def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002610 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002611 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002612 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2613
2614// VMOV : Vector Get Lane (move scalar to ARM core register)
2615
Johnny Chen131c4a52009-11-23 17:48:17 +00002616def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002617 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002618 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2620 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002621def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002622 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002623 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2625 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002626def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002627 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002628 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2630 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002631def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002632 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002633 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002634 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2635 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002636def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002637 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002638 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002639 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2640 imm:$lane))]>;
2641// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2642def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2643 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002644 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 (SubReg_i8_lane imm:$lane))>;
2646def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2647 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002648 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002649 (SubReg_i16_lane imm:$lane))>;
2650def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2651 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002652 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002653 (SubReg_i8_lane imm:$lane))>;
2654def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2655 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002656 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 (SubReg_i16_lane imm:$lane))>;
2658def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2659 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002660 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002661 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002662def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002663 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1), DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002664 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002665def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002666 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1), QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002667 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002668//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002669// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002671 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672
2673
2674// VMOV : Vector Set Lane (move ARM core register to scalar)
2675
2676let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002677def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002678 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002679 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002680 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2681 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002682def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002683 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002684 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002685 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2686 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002687def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002688 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002689 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002690 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2691 GPR:$src2, imm:$lane))]>;
2692}
2693def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2694 (v16i8 (INSERT_SUBREG QPR:$src1,
2695 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002696 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002698 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002699def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2700 (v8i16 (INSERT_SUBREG QPR:$src1,
2701 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002702 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002703 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002704 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2706 (v4i32 (INSERT_SUBREG QPR:$src1,
2707 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002708 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002709 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002710 (DSubReg_i32_reg imm:$lane)))>;
2711
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002712def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002713 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2714 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002715def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002716 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2717 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002718
2719//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002720// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002722 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002723
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002724def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2725 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2726def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2727 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2728def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2729 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2730
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002731def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2732 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2733def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2734 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2735def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2736 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2737
2738def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2739 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2740 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2741 arm_dsubreg_0)>;
2742def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2743 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2744 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2745 arm_dsubreg_0)>;
2746def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2747 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2748 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2749 arm_dsubreg_0)>;
2750
Bob Wilson5bafff32009-06-22 23:27:02 +00002751// VDUP : Vector Duplicate (from ARM core register to all elements)
2752
Evan Chengf81bf152009-11-23 21:57:23 +00002753class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002755 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002756 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002757class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002759 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002760 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002761
Evan Chengf81bf152009-11-23 21:57:23 +00002762def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2763def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2764def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2765def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2766def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2767def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002768
2769def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002770 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002771 [(set DPR:$dst, (v2f32 (NEONvdup
2772 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002773def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002774 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002775 [(set QPR:$dst, (v4f32 (NEONvdup
2776 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002777
2778// VDUP : Vector Duplicate Lane (from scalar to all elements)
2779
Evan Chengf81bf152009-11-23 21:57:23 +00002780class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2781 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002782 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002783 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002785 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002786
Evan Chengf81bf152009-11-23 21:57:23 +00002787class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002788 ValueType ResTy, ValueType OpTy>
2789 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002790 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002791 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002792 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002793
Bob Wilson507df402009-10-21 02:15:46 +00002794// Inst{19-16} is partially specified depending on the element size.
2795
Evan Chengf81bf152009-11-23 21:57:23 +00002796def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2797def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2798def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2799def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2800def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2801def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2802def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2803def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002804
Bob Wilson0ce37102009-08-14 05:08:32 +00002805def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2806 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2807 (DSubReg_i8_reg imm:$lane))),
2808 (SubReg_i8_lane imm:$lane)))>;
2809def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2810 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2811 (DSubReg_i16_reg imm:$lane))),
2812 (SubReg_i16_lane imm:$lane)))>;
2813def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2814 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2815 (DSubReg_i32_reg imm:$lane))),
2816 (SubReg_i32_lane imm:$lane)))>;
2817def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2818 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2819 (DSubReg_i32_reg imm:$lane))),
2820 (SubReg_i32_lane imm:$lane)))>;
2821
Johnny Chenda1aea42009-11-23 21:00:43 +00002822def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2823 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002824 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002825 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002826
Johnny Chenda1aea42009-11-23 21:00:43 +00002827def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2828 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002829 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002830 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002831
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002832def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2833 (INSERT_SUBREG QPR:$src,
2834 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2835 (DSubReg_f64_other_reg imm:$lane))>;
2836def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2837 (INSERT_SUBREG QPR:$src,
2838 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2839 (DSubReg_f64_other_reg imm:$lane))>;
2840
Bob Wilson5bafff32009-06-22 23:27:02 +00002841// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002842defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2843 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002845defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2846 "vqmovn", "s", int_arm_neon_vqmovns>;
2847defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2848 "vqmovn", "u", int_arm_neon_vqmovnu>;
2849defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2850 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002851// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002852defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2853 int_arm_neon_vmovls>;
2854defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2855 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002856
2857// Vector Conversions.
2858
2859// VCVT : Vector Convert Between Floating-Point and Integers
Evan Chengf81bf152009-11-23 21:57:23 +00002860def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 v2i32, v2f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002862def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 v2i32, v2f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002864def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 v2f32, v2i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002866def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 v2f32, v2i32, uint_to_fp>;
2868
Evan Chengf81bf152009-11-23 21:57:23 +00002869def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 v4i32, v4f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002871def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 v4i32, v4f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002873def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 v4f32, v4i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002875def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002876 v4f32, v4i32, uint_to_fp>;
2877
2878// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00002879def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002881def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002883def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002885def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002886 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2887
Evan Chengf81bf152009-11-23 21:57:23 +00002888def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002889 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002890def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002892def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002894def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2896
Bob Wilsond8e17572009-08-12 22:31:50 +00002897// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002898
2899// VREV64 : Vector Reverse elements within 64-bit doublewords
2900
Evan Chengf81bf152009-11-23 21:57:23 +00002901class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002902 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002903 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002905 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002906class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002907 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002908 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002910 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002911
Evan Chengf81bf152009-11-23 21:57:23 +00002912def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
2913def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
2914def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
2915def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002916
Evan Chengf81bf152009-11-23 21:57:23 +00002917def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
2918def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
2919def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
2920def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002921
2922// VREV32 : Vector Reverse elements within 32-bit words
2923
Evan Chengf81bf152009-11-23 21:57:23 +00002924class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002925 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002926 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002928 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002929class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002930 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002931 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002932 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002933 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002934
Evan Chengf81bf152009-11-23 21:57:23 +00002935def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
2936def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002937
Evan Chengf81bf152009-11-23 21:57:23 +00002938def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
2939def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002940
2941// VREV16 : Vector Reverse elements within 16-bit halfwords
2942
Evan Chengf81bf152009-11-23 21:57:23 +00002943class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002944 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002945 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002947 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002948class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002949 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002950 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002951 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002952 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002953
Evan Chengf81bf152009-11-23 21:57:23 +00002954def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
2955def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002956
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002957// Other Vector Shuffles.
2958
2959// VEXT : Vector Extract
2960
Evan Chengf81bf152009-11-23 21:57:23 +00002961class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002962 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2963 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002965 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2966 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002967
Evan Chengf81bf152009-11-23 21:57:23 +00002968class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002969 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2970 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002972 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2973 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002974
Evan Chengf81bf152009-11-23 21:57:23 +00002975def VEXTd8 : VEXTd<"vext", "8", v8i8>;
2976def VEXTd16 : VEXTd<"vext", "16", v4i16>;
2977def VEXTd32 : VEXTd<"vext", "32", v2i32>;
2978def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002979
Evan Chengf81bf152009-11-23 21:57:23 +00002980def VEXTq8 : VEXTq<"vext", "8", v16i8>;
2981def VEXTq16 : VEXTq<"vext", "16", v8i16>;
2982def VEXTq32 : VEXTq<"vext", "32", v4i32>;
2983def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002984
Bob Wilson64efd902009-08-08 05:53:00 +00002985// VTRN : Vector Transpose
2986
Evan Chengf81bf152009-11-23 21:57:23 +00002987def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
2988def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
2989def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002990
Evan Chengf81bf152009-11-23 21:57:23 +00002991def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
2992def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
2993def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002994
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002995// VUZP : Vector Unzip (Deinterleave)
2996
Evan Chengf81bf152009-11-23 21:57:23 +00002997def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
2998def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
2999def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003000
Evan Chengf81bf152009-11-23 21:57:23 +00003001def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3002def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3003def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003004
3005// VZIP : Vector Zip (Interleave)
3006
Evan Chengf81bf152009-11-23 21:57:23 +00003007def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3008def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3009def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003010
Evan Chengf81bf152009-11-23 21:57:23 +00003011def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3012def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3013def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003014
Bob Wilson114a2662009-08-12 20:51:55 +00003015// Vector Table Lookup and Table Extension.
3016
3017// VTBL : Vector Table Lookup
3018def VTBL1
3019 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003020 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003022 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003023let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003024def VTBL2
3025 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003026 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003027 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003028 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3029 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3030def VTBL3
3031 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003032 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003033 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003034 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3035 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3036def VTBL4
3037 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003038 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003039 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003040 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3041 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003042} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003043
3044// VTBX : Vector Table Extension
3045def VTBX1
3046 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003047 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003048 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003049 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3050 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003051let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003052def VTBX2
3053 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003054 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003055 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003056 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3057 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3058def VTBX3
3059 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003060 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003061 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003062 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3063 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3064def VTBX4
3065 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003066 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003067 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3068 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003069 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3070 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003071} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003072
Bob Wilson5bafff32009-06-22 23:27:02 +00003073//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003074// NEON instructions for single-precision FP math
3075//===----------------------------------------------------------------------===//
3076
3077// These need separate instructions because they must use DPR_VFP2 register
3078// class which have SPR sub-registers.
3079
3080// Vector Add Operations used for single-precision FP
3081let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003082def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd", "f32", v2f32, v2f32, fadd,1>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003083def : N3VDsPat<fadd, VADDfd_sfp>;
3084
David Goodwin338268c2009-08-10 22:17:39 +00003085// Vector Sub Operations used for single-precision FP
3086let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003087def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub", "f32", v2f32, v2f32, fsub,0>;
David Goodwin338268c2009-08-10 22:17:39 +00003088def : N3VDsPat<fsub, VSUBfd_sfp>;
3089
Evan Cheng1d2426c2009-08-07 19:30:41 +00003090// Vector Multiply Operations used for single-precision FP
3091let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003092def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul", "f32", v2f32, v2f32, fmul,1>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003093def : N3VDsPat<fmul, VMULfd_sfp>;
3094
3095// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003096// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3097// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003098
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003099//let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003100//def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", v2f32,fmul,fadd>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003101//def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
3102
3103//let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003104//def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", v2f32,fmul,fsub>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003105//def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003106
David Goodwin338268c2009-08-10 22:17:39 +00003107// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003108let neverHasSideEffects = 1 in
David Goodwin127221f2009-09-23 21:38:08 +00003109def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003110 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003111 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003112def : N2VDIntsPat<fabs, VABSfd_sfp>;
3113
David Goodwin338268c2009-08-10 22:17:39 +00003114// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003115let neverHasSideEffects = 1 in
3116def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin127221f2009-09-23 21:38:08 +00003117 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 "vneg", "f32", "$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003119def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
3120
David Goodwin338268c2009-08-10 22:17:39 +00003121// Vector Convert between single-precision FP and integer
3122let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003123def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
David Goodwin338268c2009-08-10 22:17:39 +00003124 v2i32, v2f32, fp_to_sint>;
3125def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
3126
3127let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003128def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
David Goodwin338268c2009-08-10 22:17:39 +00003129 v2i32, v2f32, fp_to_uint>;
3130def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
3131
3132let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003133def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
David Goodwinf35290c2009-08-11 01:07:38 +00003134 v2f32, v2i32, sint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00003135def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
3136
3137let neverHasSideEffects = 1 in
Evan Chengf81bf152009-11-23 21:57:23 +00003138def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
David Goodwinf35290c2009-08-11 01:07:38 +00003139 v2f32, v2i32, uint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00003140def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
3141
Evan Cheng1d2426c2009-08-07 19:30:41 +00003142//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003143// Non-Instruction Patterns
3144//===----------------------------------------------------------------------===//
3145
3146// bit_convert
3147def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3148def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3149def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3150def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3151def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3152def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3153def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3154def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3155def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3156def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3157def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3158def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3159def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3160def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3161def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3162def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3163def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3164def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3165def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3166def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3167def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3168def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3169def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3170def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3171def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3172def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3173def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3174def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3175def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3176def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3177
3178def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3179def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3180def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3181def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3182def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3183def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3184def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3185def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3186def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3187def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3188def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3189def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3190def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3191def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3192def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3193def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3194def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3195def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3196def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3197def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3198def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3199def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3200def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3201def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3202def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3203def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3204def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3205def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3206def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3207def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;