Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 65 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 66 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 67 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 68 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 69 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | // Node definitions. |
| 71 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 72 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 73 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 74 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 76 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 77 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 78 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 79 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 80 | |
| 81 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 83 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 84 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 88 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 91 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | |
| 94 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | |
| 100 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 101 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 102 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 103 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 105 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 106 | [SDNPHasChain]>; |
| 107 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 109 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 111 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 112 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 113 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 115 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 116 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 117 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 118 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 119 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 120 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 121 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 122 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 123 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 124 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 125 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 126 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 127 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 128 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 129 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 130 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 131 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | [SDNPHasChain]>; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 133 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 134 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 135 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 136 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 137 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 138 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 139 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 140 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 141 | |
| 142 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 143 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 144 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | // ARM Instruction Predicate Definitions. |
| 146 | // |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 147 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 148 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 149 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 150 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate; |
| 151 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 152 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 153 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 154 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 155 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 156 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 157 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate; |
| 158 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate; |
| 159 | def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate; |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 160 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 161 | def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate; |
| 162 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
| 163 | AssemblerPredicate; |
| 164 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
| 165 | AssemblerPredicate; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 166 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
| 167 | AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 168 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 169 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 170 | def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 171 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 172 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate; |
| 173 | def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 174 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 175 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 176 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 177 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 178 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 179 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 180 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 181 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 182 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 183 | // ARM Flag Definitions. |
| 184 | |
| 185 | class RegConstraint<string C> { |
| 186 | string Constraints = C; |
| 187 | } |
| 188 | |
| 189 | //===----------------------------------------------------------------------===// |
| 190 | // ARM specific transformation functions and pattern fragments. |
| 191 | // |
| 192 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 193 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 194 | // so_imm_neg def below. |
| 195 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | }]>; |
| 198 | |
| 199 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 200 | // so_imm_not def below. |
| 201 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | }]>; |
| 204 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 206 | def imm1_15 : ImmLeaf<i32, [{ |
| 207 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | }]>; |
| 209 | |
| 210 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 211 | def imm16_31 : ImmLeaf<i32, [{ |
| 212 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 213 | }]>; |
| 214 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 215 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 216 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 217 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 218 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 219 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 220 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 221 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 222 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 223 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 224 | |
| 225 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 226 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 227 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | }]>; |
| 229 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 230 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 231 | def hi16 : SDNodeXForm<imm, [{ |
| 232 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 233 | }]>; |
| 234 | |
| 235 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 236 | // Returns true if all low 16-bits are 0. |
| 237 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 238 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 239 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 240 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 241 | /// [0.65535]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 242 | def imm0_65535 : ImmLeaf<i32, [{ |
| 243 | return Imm >= 0 && Imm < 65536; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 244 | }]>; |
| 245 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 246 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 247 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 248 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 249 | /// adde and sube predicates - True based on whether the carry flag output |
| 250 | /// will be needed or not. |
| 251 | def adde_dead_carry : |
| 252 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 253 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 254 | def sube_dead_carry : |
| 255 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 256 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 257 | def adde_live_carry : |
| 258 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 259 | [{return N->hasAnyUseOfValue(1);}]>; |
| 260 | def sube_live_carry : |
| 261 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 262 | [{return N->hasAnyUseOfValue(1);}]>; |
| 263 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 264 | // An 'and' node with a single use. |
| 265 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 266 | return N->hasOneUse(); |
| 267 | }]>; |
| 268 | |
| 269 | // An 'xor' node with a single use. |
| 270 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 271 | return N->hasOneUse(); |
| 272 | }]>; |
| 273 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 274 | // An 'fmul' node with a single use. |
| 275 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 276 | return N->hasOneUse(); |
| 277 | }]>; |
| 278 | |
| 279 | // An 'fadd' node which checks for single non-hazardous use. |
| 280 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 281 | return hasNoVMLxHazardUse(N); |
| 282 | }]>; |
| 283 | |
| 284 | // An 'fsub' node which checks for single non-hazardous use. |
| 285 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 286 | return hasNoVMLxHazardUse(N); |
| 287 | }]>; |
| 288 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 289 | //===----------------------------------------------------------------------===// |
| 290 | // Operand Definitions. |
| 291 | // |
| 292 | |
| 293 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 294 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 295 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 296 | let EncoderMethod = "getBranchTargetOpValue"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 297 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 299 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 300 | def uncondbrtarget : Operand<OtherVT> { |
| 301 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
| 302 | } |
| 303 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 304 | // Branch target for ARM. Handles conditional/unconditional |
| 305 | def br_target : Operand<OtherVT> { |
| 306 | let EncoderMethod = "getARMBranchTargetOpValue"; |
| 307 | } |
| 308 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 309 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 310 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 311 | def bltarget : Operand<i32> { |
| 312 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 313 | let EncoderMethod = "getBranchTargetOpValue"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 316 | // Call target for ARM. Handles conditional/unconditional |
| 317 | // FIXME: rename bl_target to t2_bltarget? |
| 318 | def bl_target : Operand<i32> { |
| 319 | // Encoded the same as branch targets. |
| 320 | let EncoderMethod = "getARMBranchTargetOpValue"; |
| 321 | } |
| 322 | |
| 323 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 324 | // A list of registers separated by comma. Used by load/store multiple. |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 325 | def RegListAsmOperand : AsmOperandClass { |
| 326 | let Name = "RegList"; |
| 327 | let SuperClasses = []; |
| 328 | } |
| 329 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 330 | def DPRRegListAsmOperand : AsmOperandClass { |
| 331 | let Name = "DPRRegList"; |
| 332 | let SuperClasses = []; |
| 333 | } |
| 334 | |
| 335 | def SPRRegListAsmOperand : AsmOperandClass { |
| 336 | let Name = "SPRRegList"; |
| 337 | let SuperClasses = []; |
| 338 | } |
| 339 | |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 340 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 341 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 342 | let ParserMatchClass = RegListAsmOperand; |
| 343 | let PrintMethod = "printRegisterList"; |
| 344 | } |
| 345 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 346 | def dpr_reglist : Operand<i32> { |
| 347 | let EncoderMethod = "getRegisterListOpValue"; |
| 348 | let ParserMatchClass = DPRRegListAsmOperand; |
| 349 | let PrintMethod = "printRegisterList"; |
| 350 | } |
| 351 | |
| 352 | def spr_reglist : Operand<i32> { |
| 353 | let EncoderMethod = "getRegisterListOpValue"; |
| 354 | let ParserMatchClass = SPRRegListAsmOperand; |
| 355 | let PrintMethod = "printRegisterList"; |
| 356 | } |
| 357 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 358 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 359 | def cpinst_operand : Operand<i32> { |
| 360 | let PrintMethod = "printCPInstOperand"; |
| 361 | } |
| 362 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 363 | // Local PC labels. |
| 364 | def pclabel : Operand<i32> { |
| 365 | let PrintMethod = "printPCLabel"; |
| 366 | } |
| 367 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 368 | // ADR instruction labels. |
| 369 | def adrlabel : Operand<i32> { |
| 370 | let EncoderMethod = "getAdrLabelOpValue"; |
| 371 | } |
| 372 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 373 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 374 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 375 | } |
| 376 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 377 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 378 | def rot_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 379 | int32_t v = (int32_t)Imm; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 380 | return v == 8 || v == 16 || v == 24; }]> { |
| 381 | let EncoderMethod = "getRotImmOpValue"; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 384 | def ShifterAsmOperand : AsmOperandClass { |
| 385 | let Name = "Shifter"; |
| 386 | let SuperClasses = []; |
| 387 | } |
| 388 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 389 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 390 | // (currently either asr or lsl) using the same encoding used for the |
| 391 | // immediates in so_reg operands. |
| 392 | def shift_imm : Operand<i32> { |
| 393 | let PrintMethod = "printShiftImmOperand"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 394 | let ParserMatchClass = ShifterAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 395 | } |
| 396 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | // shifter_operand operands: so_reg and so_imm. |
| 398 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 399 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 400 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 401 | let EncoderMethod = "getSORegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 402 | let PrintMethod = "printSORegOperand"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 403 | let MIOperandInfo = (ops GPR, GPR, shift_imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 404 | } |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 405 | def shift_so_reg : Operand<i32>, // reg reg imm |
| 406 | ComplexPattern<i32, 3, "SelectShiftShifterOperandReg", |
| 407 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 408 | let EncoderMethod = "getSORegOpValue"; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 409 | let PrintMethod = "printSORegOperand"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 410 | let MIOperandInfo = (ops GPR, GPR, shift_imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 411 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 412 | |
| 413 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 414 | // 8-bit immediate rotated by an arbitrary number of bits. |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 415 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 416 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 417 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 418 | let EncoderMethod = "getSOImmOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | let PrintMethod = "printSOImmOperand"; |
| 420 | } |
| 421 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 422 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 423 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 424 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 425 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 426 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 427 | }]>; |
| 428 | |
| 429 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 430 | /// |
| 431 | def arm_i32imm : PatLeaf<(imm), [{ |
| 432 | if (Subtarget->hasV6T2Ops()) |
| 433 | return true; |
| 434 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 435 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 436 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 437 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 438 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 439 | return Imm >= 0 && Imm < 32; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 440 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 441 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 442 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 443 | def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{ |
| 444 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 445 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 446 | let EncoderMethod = "getImmMinusOneOpValue"; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 447 | } |
| 448 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 449 | // i32imm_hilo16 - For movt/movw - sets the MC Encoder method. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 450 | // The imm is split into imm{15-12}, imm{11-0} |
| 451 | // |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 452 | def i32imm_hilo16 : Operand<i32> { |
| 453 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 454 | } |
| 455 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 456 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 457 | /// e.g., 0xf000ffff |
| 458 | def bf_inv_mask_imm : Operand<i32>, |
| 459 | PatLeaf<(imm), [{ |
| 460 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 461 | }] > { |
| 462 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 463 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 464 | } |
| 465 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 466 | /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 467 | def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 468 | return isInt<5>(Imm); |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 469 | }]>; |
| 470 | |
| 471 | /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 472 | def width_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 473 | return Imm > 0 && Imm <= 32; |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 474 | }] > { |
| 475 | let EncoderMethod = "getMsbOpValue"; |
| 476 | } |
| 477 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 478 | // Define ARM specific addressing modes. |
| 479 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 480 | def MemMode2AsmOperand : AsmOperandClass { |
| 481 | let Name = "MemMode2"; |
| 482 | let SuperClasses = []; |
| 483 | let ParserMethod = "tryParseMemMode2Operand"; |
| 484 | } |
| 485 | |
| 486 | def MemMode3AsmOperand : AsmOperandClass { |
| 487 | let Name = "MemMode3"; |
| 488 | let SuperClasses = []; |
| 489 | let ParserMethod = "tryParseMemMode3Operand"; |
| 490 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 491 | |
| 492 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 493 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 494 | def addrmode_imm12 : Operand<i32>, |
| 495 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 496 | // 12-bit immediate operand. Note that instructions using this encode |
| 497 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 498 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 499 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 500 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 501 | let PrintMethod = "printAddrModeImm12Operand"; |
| 502 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 503 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 504 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 505 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 506 | def ldst_so_reg : Operand<i32>, |
| 507 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 508 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 509 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 510 | let PrintMethod = "printAddrMode2Operand"; |
| 511 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 512 | } |
| 513 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 514 | // addrmode2 := reg +/- imm12 |
| 515 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 516 | // |
| 517 | def addrmode2 : Operand<i32>, |
| 518 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 519 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 520 | let PrintMethod = "printAddrMode2Operand"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 521 | let ParserMatchClass = MemMode2AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 523 | } |
| 524 | |
| 525 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 526 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 527 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 528 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 529 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 530 | let MIOperandInfo = (ops GPR, i32imm); |
| 531 | } |
| 532 | |
| 533 | // addrmode3 := reg +/- reg |
| 534 | // addrmode3 := reg +/- imm8 |
| 535 | // |
| 536 | def addrmode3 : Operand<i32>, |
| 537 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 538 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 539 | let PrintMethod = "printAddrMode3Operand"; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 540 | let ParserMatchClass = MemMode3AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 542 | } |
| 543 | |
| 544 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 545 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 546 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 547 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 548 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 549 | let MIOperandInfo = (ops GPR, i32imm); |
| 550 | } |
| 551 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 552 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 553 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 554 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 555 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 556 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 559 | def MemMode5AsmOperand : AsmOperandClass { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 560 | let Name = "MemMode5"; |
| 561 | let SuperClasses = []; |
| 562 | } |
| 563 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 564 | // addrmode5 := reg +/- imm8*4 |
| 565 | // |
| 566 | def addrmode5 : Operand<i32>, |
| 567 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 568 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 569 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 570 | let ParserMatchClass = MemMode5AsmOperand; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 571 | let EncoderMethod = "getAddrMode5OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 572 | } |
| 573 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 574 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 575 | // |
| 576 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 577 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 578 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 579 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 580 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 581 | } |
| 582 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 583 | def am6offset : Operand<i32>, |
| 584 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 585 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 586 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 587 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 588 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 589 | } |
| 590 | |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 591 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 592 | // (single element from one lane) for size 32. |
| 593 | def addrmode6oneL32 : Operand<i32>, |
| 594 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 595 | let PrintMethod = "printAddrMode6Operand"; |
| 596 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 597 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 598 | } |
| 599 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 600 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 601 | // instructions, specifically VLD4-dup. |
| 602 | def addrmode6dup : Operand<i32>, |
| 603 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 604 | let PrintMethod = "printAddrMode6Operand"; |
| 605 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 606 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 607 | } |
| 608 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 609 | // addrmodepc := pc + reg |
| 610 | // |
| 611 | def addrmodepc : Operand<i32>, |
| 612 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 613 | let PrintMethod = "printAddrModePCOperand"; |
| 614 | let MIOperandInfo = (ops GPR, i32imm); |
| 615 | } |
| 616 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 617 | def MemMode7AsmOperand : AsmOperandClass { |
| 618 | let Name = "MemMode7"; |
| 619 | let SuperClasses = []; |
| 620 | } |
| 621 | |
| 622 | // addrmode7 := reg |
| 623 | // Used by load/store exclusive instructions. Useful to enable right assembly |
| 624 | // parsing and printing. Not used for any codegen matching. |
| 625 | // |
| 626 | def addrmode7 : Operand<i32> { |
| 627 | let PrintMethod = "printAddrMode7Operand"; |
| 628 | let MIOperandInfo = (ops GPR); |
| 629 | let ParserMatchClass = MemMode7AsmOperand; |
| 630 | } |
| 631 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 632 | def nohash_imm : Operand<i32> { |
| 633 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 634 | } |
| 635 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 636 | def CoprocNumAsmOperand : AsmOperandClass { |
| 637 | let Name = "CoprocNum"; |
| 638 | let SuperClasses = []; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 639 | let ParserMethod = "tryParseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 640 | } |
| 641 | |
| 642 | def CoprocRegAsmOperand : AsmOperandClass { |
| 643 | let Name = "CoprocReg"; |
| 644 | let SuperClasses = []; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 645 | let ParserMethod = "tryParseCoprocRegOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 646 | } |
| 647 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 648 | def p_imm : Operand<i32> { |
| 649 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 650 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 651 | } |
| 652 | |
| 653 | def c_imm : Operand<i32> { |
| 654 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 655 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 656 | } |
| 657 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 658 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 659 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 660 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 661 | |
| 662 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 663 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 664 | // |
| 665 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 666 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 667 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 668 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 669 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 670 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 671 | // The register-immediate version is re-materializable. This is useful |
| 672 | // in particular for taking the address of a local. |
| 673 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 674 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 675 | iii, opc, "\t$Rd, $Rn, $imm", |
| 676 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 677 | bits<4> Rd; |
| 678 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 679 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 680 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 681 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 682 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 683 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 684 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 685 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 686 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 687 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 688 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 689 | bits<4> Rd; |
| 690 | bits<4> Rn; |
| 691 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 692 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 693 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 694 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 695 | let Inst{15-12} = Rd; |
| 696 | let Inst{11-4} = 0b00000000; |
| 697 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 698 | } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 699 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 700 | iis, opc, "\t$Rd, $Rn, $shift", |
| 701 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 702 | bits<4> Rd; |
| 703 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 704 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 705 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 706 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 707 | let Inst{15-12} = Rd; |
| 708 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 709 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 710 | } |
| 711 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 712 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 713 | /// instruction modifies the CPSR register. |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 714 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 715 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 716 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 717 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 718 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 719 | iii, opc, "\t$Rd, $Rn, $imm", |
| 720 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 721 | bits<4> Rd; |
| 722 | bits<4> Rn; |
| 723 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 724 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 725 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 726 | let Inst{19-16} = Rn; |
| 727 | let Inst{15-12} = Rd; |
| 728 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 729 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 730 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 731 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 732 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 733 | bits<4> Rd; |
| 734 | bits<4> Rn; |
| 735 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 736 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 737 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 738 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 739 | let Inst{19-16} = Rn; |
| 740 | let Inst{15-12} = Rd; |
| 741 | let Inst{11-4} = 0b00000000; |
| 742 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 743 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 744 | def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 745 | iis, opc, "\t$Rd, $Rn, $shift", |
| 746 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
| 747 | bits<4> Rd; |
| 748 | bits<4> Rn; |
| 749 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 750 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 751 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 752 | let Inst{19-16} = Rn; |
| 753 | let Inst{15-12} = Rd; |
| 754 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 755 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 756 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 757 | } |
| 758 | |
| 759 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 760 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 761 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 762 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 763 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 764 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 765 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 766 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 767 | opc, "\t$Rn, $imm", |
| 768 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 769 | bits<4> Rn; |
| 770 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 771 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 772 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 773 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 774 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 775 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 776 | } |
| 777 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 778 | opc, "\t$Rn, $Rm", |
| 779 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 780 | bits<4> Rn; |
| 781 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 782 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 783 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 784 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 785 | let Inst{19-16} = Rn; |
| 786 | let Inst{15-12} = 0b0000; |
| 787 | let Inst{11-4} = 0b00000000; |
| 788 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 789 | } |
| 790 | def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis, |
| 791 | opc, "\t$Rn, $shift", |
| 792 | [(opnode GPR:$Rn, so_reg:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 793 | bits<4> Rn; |
| 794 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 795 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 796 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 797 | let Inst{19-16} = Rn; |
| 798 | let Inst{15-12} = 0b0000; |
| 799 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 800 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 801 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 802 | } |
| 803 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 804 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 805 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 806 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 807 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 808 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 809 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
| 810 | [(set GPR:$Rd, (opnode GPR:$Rm))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 811 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 812 | bits<4> Rd; |
| 813 | bits<4> Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 814 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 815 | let Inst{15-12} = Rd; |
| 816 | let Inst{11-10} = 0b00; |
| 817 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 818 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 819 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 820 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
| 821 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 822 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 823 | bits<4> Rd; |
| 824 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 825 | bits<2> rot; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 826 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 827 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 828 | let Inst{11-10} = rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 829 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 830 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 831 | } |
| 832 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 833 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 834 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 835 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 836 | [/* For disassembly only; pattern left blank */]>, |
| 837 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 838 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 839 | let Inst{11-10} = 0b00; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 840 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 841 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 842 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 843 | [/* For disassembly only; pattern left blank */]>, |
| 844 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 845 | bits<2> rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 846 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 847 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 848 | } |
| 849 | } |
| 850 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 851 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 852 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 853 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 854 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 855 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
| 856 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 857 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 858 | bits<4> Rd; |
| 859 | bits<4> Rm; |
| 860 | bits<4> Rn; |
| 861 | let Inst{19-16} = Rn; |
| 862 | let Inst{15-12} = Rd; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 863 | let Inst{11-10} = 0b00; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 864 | let Inst{9-4} = 0b000111; |
| 865 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 866 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 867 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 868 | rot_imm:$rot), |
| 869 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 870 | [(set GPR:$Rd, (opnode GPR:$Rn, |
| 871 | (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 872 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 873 | bits<4> Rd; |
| 874 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 875 | bits<4> Rn; |
| 876 | bits<2> rot; |
| 877 | let Inst{19-16} = Rn; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 878 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 879 | let Inst{11-10} = rot; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 880 | let Inst{9-4} = 0b000111; |
| 881 | let Inst{3-0} = Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 882 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 883 | } |
| 884 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 885 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 886 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 887 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 888 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 889 | [/* For disassembly only; pattern left blank */]>, |
| 890 | Requires<[IsARM, HasV6]> { |
| 891 | let Inst{11-10} = 0b00; |
| 892 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 893 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 894 | rot_imm:$rot), |
| 895 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 896 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 897 | Requires<[IsARM, HasV6]> { |
| 898 | bits<4> Rn; |
| 899 | bits<2> rot; |
| 900 | let Inst{19-16} = Rn; |
| 901 | let Inst{11-10} = rot; |
| 902 | } |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 903 | } |
| 904 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 905 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 906 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 907 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 908 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 909 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 910 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 911 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 912 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 913 | bits<4> Rd; |
| 914 | bits<4> Rn; |
| 915 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 916 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 917 | let Inst{15-12} = Rd; |
| 918 | let Inst{19-16} = Rn; |
| 919 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 920 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 921 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 922 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 923 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 924 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 925 | bits<4> Rd; |
| 926 | bits<4> Rn; |
| 927 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 928 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 929 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 930 | let isCommutable = Commutable; |
| 931 | let Inst{3-0} = Rm; |
| 932 | let Inst{15-12} = Rd; |
| 933 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 934 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 935 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 936 | DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 937 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 938 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 939 | bits<4> Rd; |
| 940 | bits<4> Rn; |
| 941 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 942 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 943 | let Inst{11-0} = shift; |
| 944 | let Inst{15-12} = Rd; |
| 945 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 946 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 947 | } |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 948 | } |
| 949 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 950 | // Carry setting variants |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 951 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 952 | let usesCustomInserter = 1 in { |
Owen Anderson | 7670601 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 953 | multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> { |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 954 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 955 | Size4Bytes, IIC_iALUi, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 956 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>; |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 957 | def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 958 | Size4Bytes, IIC_iALUr, |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 959 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 960 | let isCommutable = Commutable; |
| 961 | } |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 962 | def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 963 | Size4Bytes, IIC_iALUsr, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 964 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 965 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 966 | } |
| 967 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 968 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 969 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 970 | InstrItinClass iir, PatFrag opnode> { |
| 971 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 972 | // GPR and a constrained immediate so that we can use this to match |
| 973 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 974 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 975 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 976 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 977 | bits<4> Rt; |
| 978 | bits<17> addr; |
| 979 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 980 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 981 | let Inst{15-12} = Rt; |
| 982 | let Inst{11-0} = addr{11-0}; // imm12 |
| 983 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 984 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 985 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 986 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 987 | bits<4> Rt; |
| 988 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 989 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 990 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 991 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 992 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 993 | let Inst{11-0} = shift{11-0}; |
| 994 | } |
| 995 | } |
| 996 | } |
| 997 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 998 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 999 | InstrItinClass iir, PatFrag opnode> { |
| 1000 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1001 | // GPR and a constrained immediate so that we can use this to match |
| 1002 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1003 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1004 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1005 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1006 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1007 | bits<4> Rt; |
| 1008 | bits<17> addr; |
| 1009 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1010 | let Inst{19-16} = addr{16-13}; // Rn |
| 1011 | let Inst{15-12} = Rt; |
| 1012 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1013 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1014 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1015 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1016 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1017 | bits<4> Rt; |
| 1018 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1019 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1020 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1021 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1022 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1023 | let Inst{11-0} = shift{11-0}; |
| 1024 | } |
| 1025 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1026 | //===----------------------------------------------------------------------===// |
| 1027 | // Instructions |
| 1028 | //===----------------------------------------------------------------------===// |
| 1029 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1030 | //===----------------------------------------------------------------------===// |
| 1031 | // Miscellaneous Instructions. |
| 1032 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1033 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1034 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1035 | /// the function. The first operand is the ID# for this instruction, the second |
| 1036 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1037 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1038 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1039 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1040 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1041 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1042 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1043 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1044 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1045 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1046 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1047 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1048 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1049 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1050 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1051 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1052 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1053 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1054 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1055 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1056 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1057 | [/* For disassembly only; pattern left blank */]>, |
| 1058 | Requires<[IsARM, HasV6T2]> { |
| 1059 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1060 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1061 | let Inst{7-0} = 0b00000000; |
| 1062 | } |
| 1063 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1064 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 1065 | [/* For disassembly only; pattern left blank */]>, |
| 1066 | Requires<[IsARM, HasV6T2]> { |
| 1067 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1068 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1069 | let Inst{7-0} = 0b00000001; |
| 1070 | } |
| 1071 | |
| 1072 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 1073 | [/* For disassembly only; pattern left blank */]>, |
| 1074 | Requires<[IsARM, HasV6T2]> { |
| 1075 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1076 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1077 | let Inst{7-0} = 0b00000010; |
| 1078 | } |
| 1079 | |
| 1080 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 1081 | [/* For disassembly only; pattern left blank */]>, |
| 1082 | Requires<[IsARM, HasV6T2]> { |
| 1083 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1084 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1085 | let Inst{7-0} = 0b00000011; |
| 1086 | } |
| 1087 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1088 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 1089 | "\t$dst, $a, $b", |
| 1090 | [/* For disassembly only; pattern left blank */]>, |
| 1091 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1092 | bits<4> Rd; |
| 1093 | bits<4> Rn; |
| 1094 | bits<4> Rm; |
| 1095 | let Inst{3-0} = Rm; |
| 1096 | let Inst{15-12} = Rd; |
| 1097 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1098 | let Inst{27-20} = 0b01101000; |
| 1099 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1100 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1101 | } |
| 1102 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1103 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 1104 | [/* For disassembly only; pattern left blank */]>, |
| 1105 | Requires<[IsARM, HasV6T2]> { |
| 1106 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1107 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1108 | let Inst{7-0} = 0b00000100; |
| 1109 | } |
| 1110 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1111 | // The i32imm operand $val can be used by a debugger to store more information |
| 1112 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1113 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1114 | [/* For disassembly only; pattern left blank */]>, |
| 1115 | Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1116 | bits<16> val; |
| 1117 | let Inst{3-0} = val{3-0}; |
| 1118 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1119 | let Inst{27-20} = 0b00010010; |
| 1120 | let Inst{7-4} = 0b0111; |
| 1121 | } |
| 1122 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1123 | // Change Processor State is a system instruction -- for disassembly and |
| 1124 | // parsing only. |
| 1125 | // FIXME: Since the asm parser has currently no clean way to handle optional |
| 1126 | // operands, create 3 versions of the same instruction. Once there's a clean |
| 1127 | // framework to represent optional operands, change this behavior. |
| 1128 | class CPS<dag iops, string asm_ops> |
| 1129 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
| 1130 | [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> { |
| 1131 | bits<2> imod; |
| 1132 | bits<3> iflags; |
| 1133 | bits<5> mode; |
| 1134 | bit M; |
| 1135 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1136 | let Inst{31-28} = 0b1111; |
| 1137 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1138 | let Inst{19-18} = imod; |
| 1139 | let Inst{17} = M; // Enabled if mode is set; |
| 1140 | let Inst{16} = 0; |
| 1141 | let Inst{8-6} = iflags; |
| 1142 | let Inst{5} = 0; |
| 1143 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1144 | } |
| 1145 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1146 | let M = 1 in |
| 1147 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode), |
| 1148 | "$imod\t$iflags, $mode">; |
| 1149 | let mode = 0, M = 0 in |
| 1150 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1151 | |
| 1152 | let imod = 0, iflags = 0, M = 1 in |
| 1153 | def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">; |
| 1154 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1155 | // Preload signals the memory system of possible future data/instruction access. |
| 1156 | // These are for disassembly only. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1157 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1158 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1159 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1160 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1161 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1162 | bits<4> Rt; |
| 1163 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1164 | let Inst{31-26} = 0b111101; |
| 1165 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1166 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1167 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1168 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1169 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1170 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1171 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1172 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1173 | } |
| 1174 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1175 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1176 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1177 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1178 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1179 | let Inst{31-26} = 0b111101; |
| 1180 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1181 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1182 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1183 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1184 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1185 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1186 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1187 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1188 | } |
| 1189 | } |
| 1190 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1191 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1192 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1193 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1194 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1195 | def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary, |
| 1196 | "setend\t$end", |
| 1197 | [/* For disassembly only; pattern left blank */]>, |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1198 | Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1199 | bits<1> end; |
| 1200 | let Inst{31-10} = 0b1111000100000001000000; |
| 1201 | let Inst{9} = end; |
| 1202 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1203 | } |
| 1204 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1205 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1206 | [/* For disassembly only; pattern left blank */]>, |
| 1207 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1208 | bits<4> opt; |
| 1209 | let Inst{27-4} = 0b001100100000111100001111; |
| 1210 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1211 | } |
| 1212 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1213 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1214 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1215 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1216 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1217 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1218 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1219 | } |
| 1220 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1221 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1222 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1223 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
| 1224 | Size4Bytes, IIC_iALUr, |
| 1225 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1226 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1227 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1228 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1229 | Size4Bytes, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1230 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1231 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1232 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1233 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1234 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1235 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1236 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1237 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1238 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1239 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1240 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1241 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1242 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1243 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1244 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1245 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1246 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1247 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1248 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1249 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1250 | Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1251 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1252 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1253 | Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
| 1254 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1255 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1256 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1257 | Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1258 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1259 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1260 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1261 | |
| 1262 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1263 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1264 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1265 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1266 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1267 | // know until then which form of the instruction will be used. |
Johnny Chen | e6d69e7 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1268 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1269 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1270 | bits<4> Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1271 | bits<12> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1272 | let Inst{27-25} = 0b001; |
| 1273 | let Inst{20} = 0; |
| 1274 | let Inst{19-16} = 0b1111; |
| 1275 | let Inst{15-12} = Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1276 | let Inst{11-0} = label; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1277 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1278 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
| 1279 | Size4Bytes, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1280 | |
| 1281 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1282 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
| 1283 | Size4Bytes, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1284 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1285 | //===----------------------------------------------------------------------===// |
| 1286 | // Control Flow Instructions. |
| 1287 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1288 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1289 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1290 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1291 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1292 | "bx", "\tlr", [(ARMretflag)]>, |
| 1293 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1294 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1295 | } |
| 1296 | |
| 1297 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1298 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1299 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1300 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1301 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1302 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1303 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1304 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1305 | // Indirect branches |
| 1306 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1307 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1308 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1309 | [(brind GPR:$dst)]>, |
| 1310 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1311 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1312 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1313 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1314 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1315 | |
Johnny Chen | 75f4296 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1316 | // For disassembly only. |
| 1317 | def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br, |
| 1318 | "bx$p\t$dst", [/* pattern left blank */]>, |
| 1319 | Requires<[IsARM, HasV4T]> { |
| 1320 | bits<4> dst; |
| 1321 | let Inst{27-4} = 0b000100101111111111110001; |
| 1322 | let Inst{3-0} = dst; |
| 1323 | } |
| 1324 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1325 | // ARMV4 only |
Jim Grosbach | 2e812e1 | 2010-11-30 18:56:36 +0000 | [diff] [blame] | 1326 | // FIXME: We would really like to define this as a vanilla ARMPat like: |
| 1327 | // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)> |
| 1328 | // With that, however, we can't set isBranch, isTerminator, etc.. |
| 1329 | def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst), |
| 1330 | Size4Bytes, IIC_Br, [(brind GPR:$dst)]>, |
| 1331 | Requires<[IsARM, NoV4T]>; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1332 | } |
| 1333 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1334 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1335 | // a use to prevent stack-pointer assignments that appear immediately |
| 1336 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1337 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1338 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1339 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1340 | // at least be a pseudo instruction expanding to the predicated version |
| 1341 | // at MC lowering time. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1342 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1343 | Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1344 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1345 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1346 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1347 | Requires<[IsARM, IsNotDarwin]> { |
| 1348 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1349 | bits<24> func; |
| 1350 | let Inst{23-0} = func; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1351 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1352 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1353 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1354 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1355 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1356 | Requires<[IsARM, IsNotDarwin]> { |
| 1357 | bits<24> func; |
| 1358 | let Inst{23-0} = func; |
| 1359 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1360 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1361 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1362 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1363 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1364 | [(ARMcall GPR:$func)]>, |
| 1365 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1366 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1367 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1368 | let Inst{3-0} = func; |
| 1369 | } |
| 1370 | |
| 1371 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1372 | IIC_Br, "blx", "\t$func", |
| 1373 | [(ARMcall_pred GPR:$func)]>, |
| 1374 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1375 | bits<4> func; |
| 1376 | let Inst{27-4} = 0b000100101111111111110011; |
| 1377 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1378 | } |
| 1379 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1380 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1381 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1382 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1383 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1384 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1385 | |
| 1386 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1387 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1388 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1389 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1390 | } |
| 1391 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1392 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1393 | // On Darwin R9 is call-clobbered. |
| 1394 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1395 | // moved above / below calls. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1396 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1397 | Uses = [R7, SP] in { |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1398 | def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops), |
| 1399 | Size4Bytes, IIC_Br, |
| 1400 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1401 | |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1402 | def BLr9_pred : ARMPseudoInst<(outs), |
| 1403 | (ins bltarget:$func, pred:$p, variable_ops), |
| 1404 | Size4Bytes, IIC_Br, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1405 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1406 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1407 | |
| 1408 | // ARMv5T and above |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1409 | def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops), |
| 1410 | Size4Bytes, IIC_Br, |
| 1411 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1412 | |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1413 | def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops), |
| 1414 | Size4Bytes, IIC_Br, |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1415 | [(ARMcall_pred GPR:$func)]>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1416 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1417 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1418 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1419 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1420 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1421 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1422 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1423 | |
| 1424 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1425 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1426 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1427 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1428 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1429 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1430 | // Tail calls. |
| 1431 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1432 | // FIXME: The Thumb versions of these should live in ARMInstrThumb.td |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1433 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1434 | // Darwin versions. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1435 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1436 | Uses = [SP] in { |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1437 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1438 | IIC_Br, []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1439 | |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1440 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1441 | IIC_Br, []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1442 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1443 | def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1444 | Size4Bytes, IIC_Br, |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1445 | []>, Requires<[IsARM, IsDarwin]>; |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1446 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1447 | def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1448 | Size4Bytes, IIC_Br, |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1449 | []>, Requires<[IsThumb, IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1450 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1451 | def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1452 | Size4Bytes, IIC_Br, |
| 1453 | []>, Requires<[IsARM, IsDarwin]>; |
| 1454 | |
| 1455 | def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1456 | Size4Bytes, IIC_Br, |
| 1457 | []>, Requires<[IsThumb, IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
| 1460 | // Non-Darwin versions (the difference is R9). |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1461 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1462 | Uses = [SP] in { |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1463 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1464 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1465 | |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1466 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1467 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1468 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1469 | def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1470 | Size4Bytes, IIC_Br, |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1471 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1472 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1473 | def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1474 | Size4Bytes, IIC_Br, |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1475 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1476 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1477 | def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1478 | Size4Bytes, IIC_Br, |
| 1479 | []>, Requires<[IsARM, IsNotDarwin]>; |
| 1480 | def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1481 | Size4Bytes, IIC_Br, |
| 1482 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1483 | } |
| 1484 | } |
| 1485 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1486 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 72422d3 | 2011-03-11 23:24:15 +0000 | [diff] [blame] | 1487 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1488 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1489 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1490 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1491 | // should be sufficient. |
Jim Grosbach | 72422d3 | 2011-03-11 23:24:15 +0000 | [diff] [blame] | 1492 | def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br, |
| 1493 | [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1494 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1495 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1496 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1497 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1498 | SizeSpecial, IIC_Br, |
| 1499 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1500 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1501 | // into i12 and rs suffixed versions. |
| 1502 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1503 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1504 | SizeSpecial, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1505 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1506 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1507 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1508 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1509 | SizeSpecial, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1510 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1511 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1512 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1513 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1514 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1515 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1516 | // a two-value operand where a dag node expects two operands. :( |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1517 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1518 | IIC_Br, "b", "\t$target", |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 1519 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1520 | bits<24> target; |
| 1521 | let Inst{23-0} = target; |
| 1522 | } |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1523 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1524 | |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1525 | // BLX (immediate) -- for disassembly only |
| 1526 | def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary, |
| 1527 | "blx\t$target", [/* pattern left blank */]>, |
| 1528 | Requires<[IsARM, HasV5T]> { |
| 1529 | let Inst{31-25} = 0b1111101; |
| 1530 | bits<25> target; |
| 1531 | let Inst{23-0} = target{24-1}; |
| 1532 | let Inst{24} = target{0}; |
| 1533 | } |
| 1534 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1535 | // Branch and Exchange Jazelle -- for disassembly only |
| 1536 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1537 | [/* For disassembly only; pattern left blank */]> { |
| 1538 | let Inst{23-20} = 0b0010; |
| 1539 | //let Inst{19-8} = 0xfff; |
| 1540 | let Inst{7-4} = 0b0010; |
| 1541 | } |
| 1542 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1543 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1544 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1545 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1546 | bits<4> opt; |
| 1547 | let Inst{23-4} = 0b01100000000000000111; |
| 1548 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1549 | } |
| 1550 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1551 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1552 | let isCall = 1, Uses = [SP] in { |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1553 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1554 | [/* For disassembly only; pattern left blank */]> { |
| 1555 | bits<24> svc; |
| 1556 | let Inst{23-0} = svc; |
| 1557 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1558 | } |
Nick Lewycky | e27fa74 | 2011-03-17 01:46:14 +0000 | [diff] [blame] | 1559 | def : MnemonicAlias<"swi", "svc">; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1560 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1561 | // Store Return State is a system instruction -- for disassembly only |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1562 | let isCodeGenOnly = 1 in { // FIXME: This should not use submode! |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1563 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1564 | NoItinerary, "srs${amode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1565 | [/* For disassembly only; pattern left blank */]> { |
| 1566 | let Inst{31-28} = 0b1111; |
| 1567 | let Inst{22-20} = 0b110; // W = 1 |
Johnny Chen | 157536b | 2011-04-05 00:16:18 +0000 | [diff] [blame] | 1568 | let Inst{19-8} = 0xd05; |
| 1569 | let Inst{7-5} = 0b000; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1570 | } |
| 1571 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1572 | def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1573 | NoItinerary, "srs${amode}\tsp, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1574 | [/* For disassembly only; pattern left blank */]> { |
| 1575 | let Inst{31-28} = 0b1111; |
| 1576 | let Inst{22-20} = 0b100; // W = 0 |
Johnny Chen | 157536b | 2011-04-05 00:16:18 +0000 | [diff] [blame] | 1577 | let Inst{19-8} = 0xd05; |
| 1578 | let Inst{7-5} = 0b000; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1579 | } |
| 1580 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1581 | // Return From Exception is a system instruction -- for disassembly only |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1582 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1583 | NoItinerary, "rfe${amode}\t$base!", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1584 | [/* For disassembly only; pattern left blank */]> { |
| 1585 | let Inst{31-28} = 0b1111; |
| 1586 | let Inst{22-20} = 0b011; // W = 1 |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 1587 | let Inst{15-0} = 0x0a00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1588 | } |
| 1589 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1590 | def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1591 | NoItinerary, "rfe${amode}\t$base", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1592 | [/* For disassembly only; pattern left blank */]> { |
| 1593 | let Inst{31-28} = 0b1111; |
| 1594 | let Inst{22-20} = 0b001; // W = 0 |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 1595 | let Inst{15-0} = 0x0a00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1596 | } |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1597 | } // isCodeGenOnly = 1 |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1598 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1599 | //===----------------------------------------------------------------------===// |
| 1600 | // Load / store Instructions. |
| 1601 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1602 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1603 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1604 | |
| 1605 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1606 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1607 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1608 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1609 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1610 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1611 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1612 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1613 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1614 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1615 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1616 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1617 | isReMaterializable = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1618 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1619 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 1620 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1621 | bits<4> Rt; |
| 1622 | bits<17> addr; |
| 1623 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1624 | let Inst{19-16} = 0b1111; |
| 1625 | let Inst{15-12} = Rt; |
| 1626 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1627 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1628 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1629 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1630 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1631 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 1632 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1633 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1634 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1635 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1636 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 1637 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1638 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1639 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1640 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 1641 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1642 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1643 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1644 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1645 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 1646 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1647 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1648 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1649 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1650 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1651 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1652 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1653 | def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1654 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1655 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1656 | // {17-14} Rn |
| 1657 | // {13} 1 == Rm, 0 == imm12 |
| 1658 | // {12} isAdd |
| 1659 | // {11-0} imm12/Rm |
| 1660 | bits<18> addr; |
| 1661 | let Inst{25} = addr{13}; |
| 1662 | let Inst{23} = addr{12}; |
| 1663 | let Inst{19-16} = addr{17-14}; |
| 1664 | let Inst{11-0} = addr{11-0}; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1665 | let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1666 | } |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1667 | def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1668 | (ins GPR:$Rn, am2offset:$offset), |
| 1669 | IndexModePost, LdFrm, itin, |
| 1670 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1671 | // {13} 1 == Rm, 0 == imm12 |
| 1672 | // {12} isAdd |
| 1673 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1674 | bits<14> offset; |
| 1675 | bits<4> Rn; |
| 1676 | let Inst{25} = offset{13}; |
| 1677 | let Inst{23} = offset{12}; |
| 1678 | let Inst{19-16} = Rn; |
| 1679 | let Inst{11-0} = offset{11-0}; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1680 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1681 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1682 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1683 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1684 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 1685 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1686 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1687 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1688 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { |
| 1689 | def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1690 | (ins addrmode3:$addr), IndexModePre, |
| 1691 | LdMiscFrm, itin, |
| 1692 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1693 | bits<14> addr; |
| 1694 | let Inst{23} = addr{8}; // U bit |
| 1695 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1696 | let Inst{19-16} = addr{12-9}; // Rn |
| 1697 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1698 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1699 | } |
| 1700 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1701 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1702 | LdMiscFrm, itin, |
| 1703 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1704 | bits<10> offset; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1705 | bits<4> Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1706 | let Inst{23} = offset{8}; // U bit |
| 1707 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1708 | let Inst{19-16} = Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1709 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1710 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1711 | } |
| 1712 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1713 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1714 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 1715 | defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; |
| 1716 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; |
| 1717 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1718 | let hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1719 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
| 1720 | (ins addrmode3:$addr), IndexModePre, |
| 1721 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1722 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 1723 | "$addr.base = $Rn_wb", []> { |
| 1724 | bits<14> addr; |
| 1725 | let Inst{23} = addr{8}; // U bit |
| 1726 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1727 | let Inst{19-16} = addr{12-9}; // Rn |
| 1728 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1729 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1730 | } |
| 1731 | def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
| 1732 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1733 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1734 | "ldrd", "\t$Rt, $Rt2, [$Rn], $offset", |
| 1735 | "$Rn = $Rn_wb", []> { |
| 1736 | bits<10> offset; |
| 1737 | bits<4> Rn; |
| 1738 | let Inst{23} = offset{8}; // U bit |
| 1739 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 1740 | let Inst{19-16} = Rn; |
| 1741 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1742 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
| 1743 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1744 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1745 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1746 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1747 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1748 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1749 | def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1750 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru, |
| 1751 | "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 1752 | // {17-14} Rn |
| 1753 | // {13} 1 == Rm, 0 == imm12 |
| 1754 | // {12} isAdd |
| 1755 | // {11-0} imm12/Rm |
| 1756 | bits<18> addr; |
| 1757 | let Inst{25} = addr{13}; |
| 1758 | let Inst{23} = addr{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1759 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1760 | let Inst{19-16} = addr{17-14}; |
| 1761 | let Inst{11-0} = addr{11-0}; |
| 1762 | let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1763 | } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1764 | def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1765 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 1766 | "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 1767 | // {17-14} Rn |
| 1768 | // {13} 1 == Rm, 0 == imm12 |
| 1769 | // {12} isAdd |
| 1770 | // {11-0} imm12/Rm |
| 1771 | bits<18> addr; |
| 1772 | let Inst{25} = addr{13}; |
| 1773 | let Inst{23} = addr{12}; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1774 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1775 | let Inst{19-16} = addr{17-14}; |
| 1776 | let Inst{11-0} = addr{11-0}; |
| 1777 | let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2"; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1778 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1779 | def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1780 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 1781 | "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1782 | let Inst{21} = 1; // overwrite |
| 1783 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1784 | def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1785 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 1786 | "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1787 | let Inst{21} = 1; // overwrite |
| 1788 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1789 | def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1790 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 1791 | "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1792 | let Inst{21} = 1; // overwrite |
| 1793 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1794 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1795 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1796 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1797 | |
| 1798 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 1799 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1800 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 1801 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1802 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1803 | // Store doubleword |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1804 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 1805 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1806 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1807 | "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1808 | |
| 1809 | // Indexed stores |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1810 | def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1811 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1812 | IndexModePre, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1813 | "str", "\t$Rt, [$Rn, $offset]!", |
| 1814 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1815 | [(set GPR:$Rn_wb, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1816 | (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1817 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1818 | def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb), |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1819 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1820 | IndexModePost, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1821 | "str", "\t$Rt, [$Rn], $offset", |
| 1822 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1823 | [(set GPR:$Rn_wb, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1824 | (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1825 | |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1826 | def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb), |
| 1827 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
| 1828 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1829 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 1830 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1831 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
| 1832 | GPR:$Rn, am2offset:$offset))]>; |
| 1833 | def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb), |
| 1834 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
| 1835 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1836 | "strb", "\t$Rt, [$Rn], $offset", |
| 1837 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1838 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
| 1839 | GPR:$Rn, am2offset:$offset))]>; |
| 1840 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1841 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 1842 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 1843 | IndexModePre, StMiscFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1844 | "strh", "\t$Rt, [$Rn, $offset]!", |
| 1845 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1846 | [(set GPR:$Rn_wb, |
| 1847 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1848 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1849 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 1850 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 1851 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1852 | "strh", "\t$Rt, [$Rn], $offset", |
| 1853 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1854 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 1855 | GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1856 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1857 | // For disassembly only |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1858 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1859 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1860 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1861 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1862 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1863 | "$base = $base_wb", []>; |
| 1864 | |
| 1865 | // For disassembly only |
| 1866 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1867 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1868 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1869 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1870 | "$base = $base_wb", []>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1871 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1872 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1873 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1874 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1875 | def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr), |
| 1876 | IndexModePost, StFrm, IIC_iStore_ru, |
| 1877 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1878 | [/* For disassembly only; pattern left blank */]> { |
| 1879 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1880 | let AsmMatchConverter = "CvtStWriteBackRegAddrMode2"; |
| 1881 | } |
| 1882 | |
| 1883 | def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr), |
| 1884 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 1885 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 1886 | [/* For disassembly only; pattern left blank */]> { |
| 1887 | let Inst{21} = 1; // overwrite |
| 1888 | let AsmMatchConverter = "CvtStWriteBackRegAddrMode2"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1889 | } |
| 1890 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1891 | def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1892 | StMiscFrm, IIC_iStore_bh_ru, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1893 | "strht", "\t$Rt, $addr", "$addr.base = $base_wb", |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1894 | [/* For disassembly only; pattern left blank */]> { |
| 1895 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1896 | let AsmMatchConverter = "CvtStWriteBackRegAddrMode3"; |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1897 | } |
| 1898 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1899 | //===----------------------------------------------------------------------===// |
| 1900 | // Load / store multiple Instructions. |
| 1901 | // |
| 1902 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1903 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 1904 | InstrItinClass itin, InstrItinClass itin_upd> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1905 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1906 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1907 | IndexModeNone, f, itin, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1908 | !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1909 | let Inst{24-23} = 0b01; // Increment After |
| 1910 | let Inst{21} = 0; // No writeback |
| 1911 | let Inst{20} = L_bit; |
| 1912 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1913 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1914 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1915 | IndexModeUpd, f, itin_upd, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1916 | !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1917 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1918 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1919 | let Inst{20} = L_bit; |
| 1920 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1921 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1922 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1923 | IndexModeNone, f, itin, |
| 1924 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 1925 | let Inst{24-23} = 0b00; // Decrement After |
| 1926 | let Inst{21} = 0; // No writeback |
| 1927 | let Inst{20} = L_bit; |
| 1928 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1929 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1930 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1931 | IndexModeUpd, f, itin_upd, |
| 1932 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1933 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1934 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1935 | let Inst{20} = L_bit; |
| 1936 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1937 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1938 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1939 | IndexModeNone, f, itin, |
| 1940 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 1941 | let Inst{24-23} = 0b10; // Decrement Before |
| 1942 | let Inst{21} = 0; // No writeback |
| 1943 | let Inst{20} = L_bit; |
| 1944 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1945 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1946 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1947 | IndexModeUpd, f, itin_upd, |
| 1948 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1949 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1950 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1951 | let Inst{20} = L_bit; |
| 1952 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1953 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1954 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1955 | IndexModeNone, f, itin, |
| 1956 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 1957 | let Inst{24-23} = 0b11; // Increment Before |
| 1958 | let Inst{21} = 0; // No writeback |
| 1959 | let Inst{20} = L_bit; |
| 1960 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1961 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1962 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1963 | IndexModeUpd, f, itin_upd, |
| 1964 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1965 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1966 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1967 | let Inst{20} = L_bit; |
| 1968 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 1969 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1970 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 1971 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1972 | |
| 1973 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 1974 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 1975 | |
| 1976 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 1977 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 1978 | |
| 1979 | } // neverHasSideEffects |
| 1980 | |
Bob Wilson | 0fef584 | 2011-01-06 19:24:32 +0000 | [diff] [blame] | 1981 | // Load / Store Multiple Mnemonic Aliases |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1982 | def : MnemonicAlias<"ldm", "ldmia">; |
| 1983 | def : MnemonicAlias<"stm", "stmia">; |
| 1984 | |
| 1985 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1986 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 1987 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1988 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 1989 | def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 1990 | reglist:$regs, variable_ops), |
| 1991 | Size4Bytes, IIC_iLoad_mBr, []>, |
| 1992 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1993 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1994 | //===----------------------------------------------------------------------===// |
| 1995 | // Move Instructions. |
| 1996 | // |
| 1997 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1998 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1999 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2000 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2001 | bits<4> Rd; |
| 2002 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2003 | |
Johnny Chen | 103bf95 | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2004 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2005 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2006 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2007 | let Inst{3-0} = Rm; |
| 2008 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2009 | } |
| 2010 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2011 | // A version for the smaller set of tail call registers. |
| 2012 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2013 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2014 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2015 | bits<4> Rd; |
| 2016 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2017 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2018 | let Inst{11-4} = 0b00000000; |
| 2019 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2020 | let Inst{3-0} = Rm; |
| 2021 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2022 | } |
| 2023 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 2024 | def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2025 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 2026 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>, |
| 2027 | UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2028 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2029 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2030 | let Inst{15-12} = Rd; |
Johnny Chen | 6da3fe6 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2031 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2032 | let Inst{11-0} = src; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2033 | let Inst{25} = 0; |
| 2034 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2035 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2036 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2037 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2038 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2039 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2040 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2041 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2042 | let Inst{15-12} = Rd; |
| 2043 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2044 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2045 | } |
| 2046 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2047 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2048 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2049 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2050 | "movw", "\t$Rd, $imm", |
| 2051 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2052 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2053 | bits<4> Rd; |
| 2054 | bits<16> imm; |
| 2055 | let Inst{15-12} = Rd; |
| 2056 | let Inst{11-0} = imm{11-0}; |
| 2057 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2058 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2059 | let Inst{25} = 1; |
| 2060 | } |
| 2061 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2062 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2063 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2064 | |
| 2065 | let Constraints = "$src = $Rd" in { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2066 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2067 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2068 | "movt", "\t$Rd, $imm", |
| 2069 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2070 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2071 | lo16AllZero:$imm))]>, UnaryDP, |
| 2072 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2073 | bits<4> Rd; |
| 2074 | bits<16> imm; |
| 2075 | let Inst{15-12} = Rd; |
| 2076 | let Inst{11-0} = imm{11-0}; |
| 2077 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2078 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2079 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2080 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2081 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2082 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2083 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2084 | |
| 2085 | } // Constraints |
| 2086 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2087 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2088 | Requires<[IsARM, HasV6T2]>; |
| 2089 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2090 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2091 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2092 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2093 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2094 | |
| 2095 | // These aren't really mov instructions, but we have to define them this way |
| 2096 | // due to flag operands. |
| 2097 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2098 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2099 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2100 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2101 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2102 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2103 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2104 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2105 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2106 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2107 | //===----------------------------------------------------------------------===// |
| 2108 | // Extend Instructions. |
| 2109 | // |
| 2110 | |
| 2111 | // Sign extenders |
| 2112 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2113 | defm SXTB : AI_ext_rrot<0b01101010, |
| 2114 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 2115 | defm SXTH : AI_ext_rrot<0b01101011, |
| 2116 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2117 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2118 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2119 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2120 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2121 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2122 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2123 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2124 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2125 | |
| 2126 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2127 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2128 | |
| 2129 | // Zero extenders |
| 2130 | |
| 2131 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2132 | defm UXTB : AI_ext_rrot<0b01101110, |
| 2133 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 2134 | defm UXTH : AI_ext_rrot<0b01101111, |
| 2135 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 2136 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 2137 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2138 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2139 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 2140 | // The transformation should probably be done as a combiner action |
| 2141 | // instead so we can include a check for masking back in the upper |
| 2142 | // eight bits of the source into the lower eight bits of the result. |
| 2143 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 2144 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2145 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2146 | (UXTB16r_rot GPR:$Src, 8)>; |
| 2147 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2148 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2149 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2150 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2151 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2152 | } |
| 2153 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2154 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2155 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2156 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2157 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2158 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2159 | def SBFX : I<(outs GPR:$Rd), |
| 2160 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2161 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2162 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2163 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2164 | bits<4> Rd; |
| 2165 | bits<4> Rn; |
| 2166 | bits<5> lsb; |
| 2167 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2168 | let Inst{27-21} = 0b0111101; |
| 2169 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2170 | let Inst{20-16} = width; |
| 2171 | let Inst{15-12} = Rd; |
| 2172 | let Inst{11-7} = lsb; |
| 2173 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2174 | } |
| 2175 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2176 | def UBFX : I<(outs GPR:$Rd), |
| 2177 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2178 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2179 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2180 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2181 | bits<4> Rd; |
| 2182 | bits<4> Rn; |
| 2183 | bits<5> lsb; |
| 2184 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2185 | let Inst{27-21} = 0b0111111; |
| 2186 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2187 | let Inst{20-16} = width; |
| 2188 | let Inst{15-12} = Rd; |
| 2189 | let Inst{11-7} = lsb; |
| 2190 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2191 | } |
| 2192 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2193 | //===----------------------------------------------------------------------===// |
| 2194 | // Arithmetic Instructions. |
| 2195 | // |
| 2196 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2197 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2198 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2199 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2200 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2201 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2202 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2203 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2204 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2205 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2206 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2207 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 2208 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2209 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2210 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2211 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2212 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2213 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2214 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2215 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2216 | |
| 2217 | // ADC and SUBC with 's' bit set. |
Owen Anderson | 7670601 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 2218 | let usesCustomInserter = 1 in { |
| 2219 | defm ADCS : AI1_adde_sube_s_irs< |
| 2220 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
| 2221 | defm SBCS : AI1_adde_sube_s_irs< |
| 2222 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
| 2223 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2224 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2225 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2226 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 2227 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 2228 | bits<4> Rd; |
| 2229 | bits<4> Rn; |
| 2230 | bits<12> imm; |
| 2231 | let Inst{25} = 1; |
| 2232 | let Inst{15-12} = Rd; |
| 2233 | let Inst{19-16} = Rn; |
| 2234 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2235 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2236 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2237 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2238 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2239 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2240 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2241 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2242 | bits<4> Rd; |
| 2243 | bits<4> Rn; |
| 2244 | bits<4> Rm; |
| 2245 | let Inst{11-4} = 0b00000000; |
| 2246 | let Inst{25} = 0; |
| 2247 | let Inst{3-0} = Rm; |
| 2248 | let Inst{15-12} = Rd; |
| 2249 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2250 | } |
| 2251 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2252 | def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2253 | DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
| 2254 | [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> { |
| 2255 | bits<4> Rd; |
| 2256 | bits<4> Rn; |
| 2257 | bits<12> shift; |
| 2258 | let Inst{25} = 0; |
| 2259 | let Inst{11-0} = shift; |
| 2260 | let Inst{15-12} = Rd; |
| 2261 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2262 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2263 | |
| 2264 | // RSB with 's' bit set. |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2265 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2266 | let usesCustomInserter = 1 in { |
| 2267 | def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2268 | Size4Bytes, IIC_iALUi, |
| 2269 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>; |
| 2270 | def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2271 | Size4Bytes, IIC_iALUr, |
| 2272 | [/* For disassembly only; pattern left blank */]>; |
| 2273 | def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2274 | Size4Bytes, IIC_iALUsr, |
| 2275 | [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2276 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2277 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2278 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2279 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2280 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2281 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2282 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2283 | bits<4> Rd; |
| 2284 | bits<4> Rn; |
| 2285 | bits<12> imm; |
| 2286 | let Inst{25} = 1; |
| 2287 | let Inst{15-12} = Rd; |
| 2288 | let Inst{19-16} = Rn; |
| 2289 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2290 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2291 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2292 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2293 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2294 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2295 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2296 | bits<4> Rd; |
| 2297 | bits<4> Rn; |
| 2298 | bits<4> Rm; |
| 2299 | let Inst{11-4} = 0b00000000; |
| 2300 | let Inst{25} = 0; |
| 2301 | let Inst{3-0} = Rm; |
| 2302 | let Inst{15-12} = Rd; |
| 2303 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2304 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2305 | def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2306 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
| 2307 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2308 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2309 | bits<4> Rd; |
| 2310 | bits<4> Rn; |
| 2311 | bits<12> shift; |
| 2312 | let Inst{25} = 0; |
| 2313 | let Inst{11-0} = shift; |
| 2314 | let Inst{15-12} = Rd; |
| 2315 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2316 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2317 | } |
| 2318 | |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2319 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2320 | let usesCustomInserter = 1, Uses = [CPSR] in { |
| 2321 | def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2322 | Size4Bytes, IIC_iALUi, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 2323 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>; |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2324 | def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2325 | Size4Bytes, IIC_iALUsr, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 2326 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2327 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2328 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2329 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2330 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2331 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2332 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2333 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2334 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2335 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2336 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2337 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2338 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2339 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2340 | // for part of the negation. |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2341 | def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm), |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2342 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2343 | def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm), |
| 2344 | (SBCSri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2345 | |
| 2346 | // Note: These are implemented in C++ code, because they have to generate |
| 2347 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2348 | // cannot produce. |
| 2349 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2350 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2351 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2352 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2353 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2354 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2355 | list<dag> pattern = [/* For disassembly only; pattern left blank */], |
| 2356 | dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm"> |
| 2357 | : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2358 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2359 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2360 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2361 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2362 | let Inst{11-4} = op11_4; |
| 2363 | let Inst{19-16} = Rn; |
| 2364 | let Inst{15-12} = Rd; |
| 2365 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2366 | } |
| 2367 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2368 | // Saturating add/subtract -- for disassembly only |
| 2369 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2370 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2371 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))], |
| 2372 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2373 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2374 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))], |
| 2375 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
| 2376 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn), |
| 2377 | "\t$Rd, $Rm, $Rn">; |
| 2378 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn), |
| 2379 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2380 | |
| 2381 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2382 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2383 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2384 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2385 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2386 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2387 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2388 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2389 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2390 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2391 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2392 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2393 | |
| 2394 | // Signed/Unsigned add/subtract -- for disassembly only |
| 2395 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2396 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2397 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2398 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2399 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2400 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2401 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2402 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2403 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2404 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2405 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2406 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2407 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2408 | |
| 2409 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 2410 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2411 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2412 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2413 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2414 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2415 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2416 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2417 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2418 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2419 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2420 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2421 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2422 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2423 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2424 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2425 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2426 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2427 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2428 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2429 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2430 | bits<4> Rd; |
| 2431 | bits<4> Rn; |
| 2432 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2433 | let Inst{27-20} = 0b01111000; |
| 2434 | let Inst{15-12} = 0b1111; |
| 2435 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2436 | let Inst{19-16} = Rd; |
| 2437 | let Inst{11-8} = Rm; |
| 2438 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2439 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2440 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2441 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2442 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2443 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2444 | bits<4> Rd; |
| 2445 | bits<4> Rn; |
| 2446 | bits<4> Rm; |
| 2447 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2448 | let Inst{27-20} = 0b01111000; |
| 2449 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2450 | let Inst{19-16} = Rd; |
| 2451 | let Inst{15-12} = Ra; |
| 2452 | let Inst{11-8} = Rm; |
| 2453 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2454 | } |
| 2455 | |
| 2456 | // Signed/Unsigned saturate -- for disassembly only |
| 2457 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2458 | def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2459 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2460 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2461 | bits<4> Rd; |
| 2462 | bits<5> sat_imm; |
| 2463 | bits<4> Rn; |
| 2464 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2465 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2466 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2467 | let Inst{20-16} = sat_imm; |
| 2468 | let Inst{15-12} = Rd; |
| 2469 | let Inst{11-7} = sh{7-3}; |
| 2470 | let Inst{6} = sh{0}; |
| 2471 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2472 | } |
| 2473 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2474 | def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm, |
| 2475 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2476 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2477 | bits<4> Rd; |
| 2478 | bits<4> sat_imm; |
| 2479 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2480 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2481 | let Inst{11-4} = 0b11110011; |
| 2482 | let Inst{15-12} = Rd; |
| 2483 | let Inst{19-16} = sat_imm; |
| 2484 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2485 | } |
| 2486 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2487 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2488 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2489 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2490 | bits<4> Rd; |
| 2491 | bits<5> sat_imm; |
| 2492 | bits<4> Rn; |
| 2493 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2494 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2495 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2496 | let Inst{15-12} = Rd; |
| 2497 | let Inst{11-7} = sh{7-3}; |
| 2498 | let Inst{6} = sh{0}; |
| 2499 | let Inst{20-16} = sat_imm; |
| 2500 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2501 | } |
| 2502 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2503 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2504 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2505 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2506 | bits<4> Rd; |
| 2507 | bits<4> sat_imm; |
| 2508 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2509 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2510 | let Inst{11-4} = 0b11110011; |
| 2511 | let Inst{15-12} = Rd; |
| 2512 | let Inst{19-16} = sat_imm; |
| 2513 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2514 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2515 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2516 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2517 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2518 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2519 | //===----------------------------------------------------------------------===// |
| 2520 | // Bitwise Instructions. |
| 2521 | // |
| 2522 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2523 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2524 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2525 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2526 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2527 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2528 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2529 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2530 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2531 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2532 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2533 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2534 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2535 | |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2536 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 2537 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2538 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2539 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2540 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2541 | bits<4> Rd; |
| 2542 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2543 | let Inst{27-21} = 0b0111110; |
| 2544 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2545 | let Inst{15-12} = Rd; |
| 2546 | let Inst{11-7} = imm{4-0}; // lsb |
| 2547 | let Inst{20-16} = imm{9-5}; // width |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2548 | } |
| 2549 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2550 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2551 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2552 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2553 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2554 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2555 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2556 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2557 | bits<4> Rd; |
| 2558 | bits<4> Rn; |
| 2559 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2560 | let Inst{27-21} = 0b0111110; |
| 2561 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2562 | let Inst{15-12} = Rd; |
| 2563 | let Inst{11-7} = imm{4-0}; // lsb |
| 2564 | let Inst{20-16} = imm{9-5}; // width |
| 2565 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2566 | } |
| 2567 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2568 | // GNU as only supports this form of bfi (w/ 4 arguments) |
| 2569 | let isAsmParserOnly = 1 in |
| 2570 | def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, |
| 2571 | lsb_pos_imm:$lsb, width_imm:$width), |
| 2572 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 2573 | "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd", |
| 2574 | []>, Requires<[IsARM, HasV6T2]> { |
| 2575 | bits<4> Rd; |
| 2576 | bits<4> Rn; |
| 2577 | bits<5> lsb; |
| 2578 | bits<5> width; |
| 2579 | let Inst{27-21} = 0b0111110; |
| 2580 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 2581 | let Inst{15-12} = Rd; |
| 2582 | let Inst{11-7} = lsb; |
| 2583 | let Inst{20-16} = width; // Custom encoder => lsb+width-1 |
| 2584 | let Inst{3-0} = Rn; |
| 2585 | } |
| 2586 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2587 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2588 | "mvn", "\t$Rd, $Rm", |
| 2589 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2590 | bits<4> Rd; |
| 2591 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2592 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2593 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2594 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2595 | let Inst{15-12} = Rd; |
| 2596 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2597 | } |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2598 | def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm, |
| 2599 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2600 | [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP { |
| 2601 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2602 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2603 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2604 | let Inst{19-16} = 0b0000; |
| 2605 | let Inst{15-12} = Rd; |
| 2606 | let Inst{11-0} = shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2607 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2608 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2609 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 2610 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 2611 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 2612 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2613 | bits<12> imm; |
| 2614 | let Inst{25} = 1; |
| 2615 | let Inst{19-16} = 0b0000; |
| 2616 | let Inst{15-12} = Rd; |
| 2617 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2618 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2619 | |
| 2620 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2621 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2622 | |
| 2623 | //===----------------------------------------------------------------------===// |
| 2624 | // Multiply Instructions. |
| 2625 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2626 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2627 | string opc, string asm, list<dag> pattern> |
| 2628 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2629 | bits<4> Rd; |
| 2630 | bits<4> Rm; |
| 2631 | bits<4> Rn; |
| 2632 | let Inst{19-16} = Rd; |
| 2633 | let Inst{11-8} = Rm; |
| 2634 | let Inst{3-0} = Rn; |
| 2635 | } |
| 2636 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2637 | string opc, string asm, list<dag> pattern> |
| 2638 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2639 | bits<4> RdLo; |
| 2640 | bits<4> RdHi; |
| 2641 | bits<4> Rm; |
| 2642 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2643 | let Inst{19-16} = RdHi; |
| 2644 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2645 | let Inst{11-8} = Rm; |
| 2646 | let Inst{3-0} = Rn; |
| 2647 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2648 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2649 | let isCommutable = 1 in { |
| 2650 | let Constraints = "@earlyclobber $Rd" in |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2651 | def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 2652 | pred:$p, cc_out:$s), |
| 2653 | Size4Bytes, IIC_iMUL32, |
| 2654 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
| 2655 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2656 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2657 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2658 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2659 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 2660 | Requires<[IsARM, HasV6]> { |
| 2661 | let Inst{15-12} = 0b0000; |
| 2662 | } |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2663 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2664 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2665 | let Constraints = "@earlyclobber $Rd" in |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2666 | def MLAv5: ARMPseudoInst<(outs GPR:$Rd), |
| 2667 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2668 | Size4Bytes, IIC_iMAC32, |
| 2669 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2670 | Requires<[IsARM, NoV6]> { |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2671 | bits<4> Ra; |
| 2672 | let Inst{15-12} = Ra; |
| 2673 | } |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2674 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2675 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2676 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2677 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2678 | bits<4> Ra; |
| 2679 | let Inst{15-12} = Ra; |
| 2680 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2681 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2682 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2683 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2684 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2685 | Requires<[IsARM, HasV6T2]> { |
| 2686 | bits<4> Rd; |
| 2687 | bits<4> Rm; |
| 2688 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2689 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2690 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2691 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2692 | let Inst{11-8} = Rm; |
| 2693 | let Inst{3-0} = Rn; |
| 2694 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2695 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2696 | // Extra precision multiplies with low / high results |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2697 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2698 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2699 | let isCommutable = 1 in { |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2700 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2701 | def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2702 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2703 | Size4Bytes, IIC_iMUL64, []>, |
| 2704 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2705 | |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2706 | def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
| 2707 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
| 2708 | Size4Bytes, IIC_iMUL64, []>, |
| 2709 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2710 | } |
| 2711 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2712 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
| 2713 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2714 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2715 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2716 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2717 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
| 2718 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2719 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2720 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2721 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2722 | |
| 2723 | // Multiply + accumulate |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2724 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2725 | def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2726 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2727 | Size4Bytes, IIC_iMAC64, []>, |
| 2728 | Requires<[IsARM, NoV6]>; |
| 2729 | def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2730 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2731 | Size4Bytes, IIC_iMAC64, []>, |
| 2732 | Requires<[IsARM, NoV6]>; |
| 2733 | def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2734 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2735 | Size4Bytes, IIC_iMAC64, []>, |
| 2736 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2737 | |
| 2738 | } |
| 2739 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2740 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 2741 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2742 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2743 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2744 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 2745 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2746 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2747 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2748 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2749 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 2750 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2751 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2752 | Requires<[IsARM, HasV6]> { |
| 2753 | bits<4> RdLo; |
| 2754 | bits<4> RdHi; |
| 2755 | bits<4> Rm; |
| 2756 | bits<4> Rn; |
| 2757 | let Inst{19-16} = RdLo; |
| 2758 | let Inst{15-12} = RdHi; |
| 2759 | let Inst{11-8} = Rm; |
| 2760 | let Inst{3-0} = Rn; |
| 2761 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2762 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2763 | |
| 2764 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2765 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2766 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 2767 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2768 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2769 | let Inst{15-12} = 0b1111; |
| 2770 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2771 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2772 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2773 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2774 | [/* For disassembly only; pattern left blank */]>, |
| 2775 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2776 | let Inst{15-12} = 0b1111; |
| 2777 | } |
| 2778 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2779 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 2780 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2781 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2782 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2783 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2784 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2785 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 2786 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2787 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2788 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2789 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2790 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2791 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 2792 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2793 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2794 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 2795 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2796 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2797 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 2798 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2799 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2800 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2801 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2802 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2803 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2804 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2805 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2806 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2807 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2808 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2809 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2810 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2811 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2812 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2813 | (sra GPR:$Rm, (i32 16))))]>, |
| 2814 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2815 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2816 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2817 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2818 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2819 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2820 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2821 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2822 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2823 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2824 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2825 | (sra GPR:$Rm, (i32 16))))]>, |
| 2826 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2827 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2828 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2829 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2830 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2831 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 2832 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2833 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2834 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2835 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2836 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2837 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 2838 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2839 | } |
| 2840 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2841 | |
| 2842 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2843 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2844 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2845 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2846 | [(set GPR:$Rd, (add GPR:$Ra, |
| 2847 | (opnode (sext_inreg GPR:$Rn, i16), |
| 2848 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2849 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2850 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2851 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2852 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2853 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2854 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 2855 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2856 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2857 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2858 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2859 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2860 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2861 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2862 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2863 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2864 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2865 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2866 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2867 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2868 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2869 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2870 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2871 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2872 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2873 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2874 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2875 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2876 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 2877 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2878 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2879 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2880 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2881 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2882 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2883 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 2884 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2885 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2886 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2887 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2888 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2889 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2890 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2891 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 2892 | (ins GPR:$Rn, GPR:$Rm), |
| 2893 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2894 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2895 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2896 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2897 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 2898 | (ins GPR:$Rn, GPR:$Rm), |
| 2899 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2900 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2901 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2902 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2903 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 2904 | (ins GPR:$Rn, GPR:$Rm), |
| 2905 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2906 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2907 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2908 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2909 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 2910 | (ins GPR:$Rn, GPR:$Rm), |
| 2911 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2912 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2913 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2914 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2915 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2916 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2917 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2918 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2919 | bits<4> Rn; |
| 2920 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2921 | let Inst{4} = 1; |
| 2922 | let Inst{5} = swap; |
| 2923 | let Inst{6} = sub; |
| 2924 | let Inst{7} = 0; |
| 2925 | let Inst{21-20} = 0b00; |
| 2926 | let Inst{22} = long; |
| 2927 | let Inst{27-23} = 0b01110; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2928 | let Inst{11-8} = Rm; |
| 2929 | let Inst{3-0} = Rn; |
| 2930 | } |
| 2931 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2932 | InstrItinClass itin, string opc, string asm> |
| 2933 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2934 | bits<4> Rd; |
| 2935 | let Inst{15-12} = 0b1111; |
| 2936 | let Inst{19-16} = Rd; |
| 2937 | } |
| 2938 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2939 | InstrItinClass itin, string opc, string asm> |
| 2940 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2941 | bits<4> Ra; |
| 2942 | let Inst{15-12} = Ra; |
| 2943 | } |
| 2944 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2945 | InstrItinClass itin, string opc, string asm> |
| 2946 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2947 | bits<4> RdLo; |
| 2948 | bits<4> RdHi; |
| 2949 | let Inst{19-16} = RdHi; |
| 2950 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2951 | } |
| 2952 | |
| 2953 | multiclass AI_smld<bit sub, string opc> { |
| 2954 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2955 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2956 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2957 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2958 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2959 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2960 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2961 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 2962 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2963 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2964 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2965 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 2966 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2967 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2968 | |
| 2969 | } |
| 2970 | |
| 2971 | defm SMLA : AI_smld<0, "smla">; |
| 2972 | defm SMLS : AI_smld<1, "smls">; |
| 2973 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2974 | multiclass AI_sdml<bit sub, string opc> { |
| 2975 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2976 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2977 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 2978 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2979 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2980 | } |
| 2981 | |
| 2982 | defm SMUA : AI_sdml<0, "smua">; |
| 2983 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2984 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2985 | //===----------------------------------------------------------------------===// |
| 2986 | // Misc. Arithmetic Instructions. |
| 2987 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2988 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2989 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2990 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 2991 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2992 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2993 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2994 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 2995 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 2996 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2997 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2998 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2999 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3000 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3001 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3002 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3003 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
| 3004 | [(set GPR:$Rd, |
| 3005 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF), |
| 3006 | (or (and (shl GPR:$Rm, (i32 8)), 0xFF00), |
| 3007 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000), |
| 3008 | (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
| 3009 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3010 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3011 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3012 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
| 3013 | [(set GPR:$Rd, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3014 | (sext_inreg |
Evan Cheng | 3f30af3 | 2011-03-18 21:52:42 +0000 | [diff] [blame] | 3015 | (or (srl GPR:$Rm, (i32 8)), |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3016 | (shl GPR:$Rm, (i32 8))), i16))]>, |
| 3017 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3018 | |
Evan Cheng | 3f30af3 | 2011-03-18 21:52:42 +0000 | [diff] [blame] | 3019 | def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)), |
| 3020 | (shl GPR:$Rm, (i32 8))), i16), |
| 3021 | (REVSH GPR:$Rm)>; |
| 3022 | |
| 3023 | // Need the AddedComplexity or else MOVs + REV would be chosen. |
| 3024 | let AddedComplexity = 5 in |
| 3025 | def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>; |
| 3026 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3027 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 3028 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 3029 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 3030 | }]>; |
| 3031 | |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 3032 | def lsl_amt : ImmLeaf<i32, [{ |
| 3033 | return Imm > 0 && Imm < 32; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3034 | }], lsl_shift_imm>; |
| 3035 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3036 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
| 3037 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 3038 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
| 3039 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
| 3040 | (and (shl GPR:$Rm, lsl_amt:$sh), |
| 3041 | 0xFFFF0000)))]>, |
| 3042 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3043 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3044 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3045 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 3046 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 3047 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
| 3048 | (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3049 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3050 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 3051 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 3052 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 3053 | }]>; |
| 3054 | |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 3055 | def asr_amt : ImmLeaf<i32, [{ |
| 3056 | return Imm > 0 && Imm <= 32; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3057 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 3058 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3059 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3060 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3061 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
| 3062 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 3063 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
| 3064 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
| 3065 | (and (sra GPR:$Rm, asr_amt:$sh), |
| 3066 | 0xFFFF)))]>, |
| 3067 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3068 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3069 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3070 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3071 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3072 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3073 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3074 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 3075 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3076 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3077 | //===----------------------------------------------------------------------===// |
| 3078 | // Comparison Instructions... |
| 3079 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3080 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3081 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3082 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3083 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3084 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3085 | // ARMcmpZ can re-use the above instruction definitions. |
| 3086 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3087 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3088 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3089 | (CMPrr GPR:$src, GPR:$rhs)>; |
| 3090 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs), |
| 3091 | (CMPrs GPR:$src, so_reg:$rhs)>; |
| 3092 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3093 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3094 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3095 | // results: |
| 3096 | // |
| 3097 | // rsbs r1, r1, 0 |
| 3098 | // cmp r0, r1 |
| 3099 | // mov r0, #0 |
| 3100 | // it ls |
| 3101 | // mov r0, #1 |
| 3102 | // |
| 3103 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3104 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3105 | // cmn r0, r1 |
| 3106 | // mov r0, #0 |
| 3107 | // it ls |
| 3108 | // mov r0, #1 |
| 3109 | // |
| 3110 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3111 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3112 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3113 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3114 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3115 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3116 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3117 | // parameter to AddWithCarry is defined as 0). |
| 3118 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3119 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3120 | // |
| 3121 | // x = 0 |
| 3122 | // ~x = 0xFFFF FFFF |
| 3123 | // ~x + 1 = 0x1 0000 0000 |
| 3124 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3125 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3126 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3127 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3128 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3129 | // |
| 3130 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3131 | // |
| 3132 | // This is related to <rdar://problem/7569620>. |
| 3133 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3134 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3135 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3136 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3137 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3138 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3139 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3140 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3141 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3142 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3143 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3144 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3145 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3146 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3147 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3148 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3149 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3150 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3151 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3152 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3153 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3154 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3155 | // Pseudo i64 compares for some floating point compares. |
| 3156 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3157 | Defs = [CPSR] in { |
| 3158 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3159 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3160 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3161 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3162 | |
| 3163 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3164 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3165 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3166 | } // usesCustomInserter |
| 3167 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3168 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3169 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3170 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3171 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3172 | let neverHasSideEffects = 1 in { |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3173 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
| 3174 | Size4Bytes, IIC_iCMOVr, |
| 3175 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3176 | RegConstraint<"$false = $Rd">; |
| 3177 | def MOVCCs : ARMPseudoInst<(outs GPR:$Rd), |
| 3178 | (ins GPR:$false, so_reg:$shift, pred:$p), |
| 3179 | Size4Bytes, IIC_iCMOVsr, |
| 3180 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>, |
| 3181 | RegConstraint<"$false = $Rd">; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3182 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3183 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3184 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
| 3185 | (ins GPR:$false, i32imm_hilo16:$imm, pred:$p), |
| 3186 | Size4Bytes, IIC_iMOVi, |
| 3187 | []>, |
| 3188 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3189 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3190 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3191 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3192 | (ins GPR:$false, so_imm:$imm, pred:$p), |
| 3193 | Size4Bytes, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3194 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3195 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3196 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3197 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3198 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3199 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3200 | (ins GPR:$false, i32imm:$src, pred:$p), |
| 3201 | Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3202 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3203 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3204 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3205 | (ins GPR:$false, so_imm:$imm, pred:$p), |
| 3206 | Size4Bytes, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3207 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3208 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3209 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3210 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3211 | //===----------------------------------------------------------------------===// |
| 3212 | // Atomic operations intrinsics |
| 3213 | // |
| 3214 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3215 | def memb_opt : Operand<i32> { |
| 3216 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 3217 | let ParserMatchClass = MemBarrierOptOperand; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3218 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3219 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3220 | // memory barriers protect the atomic sequences |
| 3221 | let hasSideEffects = 1 in { |
| 3222 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3223 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 3224 | Requires<[IsARM, HasDB]> { |
| 3225 | bits<4> opt; |
| 3226 | let Inst{31-4} = 0xf57ff05; |
| 3227 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3228 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3229 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3230 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3231 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3232 | "dsb", "\t$opt", |
| 3233 | [/* For disassembly only; pattern left blank */]>, |
| 3234 | Requires<[IsARM, HasDB]> { |
| 3235 | bits<4> opt; |
| 3236 | let Inst{31-4} = 0xf57ff04; |
| 3237 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3238 | } |
| 3239 | |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3240 | // ISB has only full system option -- for disassembly only |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3241 | def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 3242 | Requires<[IsARM, HasDB]> { |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3243 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3244 | let Inst{3-0} = 0b1111; |
| 3245 | } |
| 3246 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3247 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3248 | let Uses = [CPSR] in { |
| 3249 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3250 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3251 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 3252 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3253 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3254 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 3255 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3256 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3257 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 3258 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3259 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3260 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 3261 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3262 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3263 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 3264 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3265 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3266 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3267 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 3268 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3269 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3270 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 3271 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3272 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 3273 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 3274 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3275 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3276 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 3277 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3278 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3279 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3280 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3281 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 3282 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3283 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3284 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 3285 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3286 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3287 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 3288 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3289 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3290 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 3291 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3292 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3293 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 3294 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3295 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3296 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3297 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 3298 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3299 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3300 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 3301 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3302 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 3303 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 3304 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3305 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3306 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 3307 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3308 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3309 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3310 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3311 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 3312 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3313 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3314 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 3315 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3316 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3317 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 3318 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3319 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3320 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 3321 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3322 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3323 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3324 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3325 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3326 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3327 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 3328 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3329 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3330 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 3331 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3332 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 3333 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 3334 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3335 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3336 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 3337 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3338 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3339 | |
| 3340 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3341 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3342 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3343 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3344 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3345 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3346 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3347 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3348 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3349 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3350 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3351 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3352 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3353 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3354 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3355 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3356 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3357 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3358 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3359 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3360 | } |
| 3361 | |
| 3362 | let mayLoad = 1 in { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3363 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3364 | "ldrexb", "\t$Rt, $addr", []>; |
| 3365 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3366 | "ldrexh", "\t$Rt, $addr", []>; |
| 3367 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3368 | "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame^] | 3369 | let hasExtraDefRegAllocReq = 1 in |
| 3370 | def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr), |
| 3371 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3372 | } |
| 3373 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3374 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3375 | def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3376 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
| 3377 | def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3378 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
| 3379 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3380 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame^] | 3381 | } |
| 3382 | |
| 3383 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3384 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3385 | (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr), |
| 3386 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3387 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3388 | // Clear-Exclusive is for disassembly only. |
| 3389 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3390 | [/* For disassembly only; pattern left blank */]>, |
| 3391 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3392 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3393 | } |
| 3394 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3395 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 3396 | let mayLoad = 1 in { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3397 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp", |
| 3398 | [/* For disassembly only; pattern left blank */]>; |
| 3399 | def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb", |
| 3400 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3401 | } |
| 3402 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3403 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3404 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3405 | // |
| 3406 | |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3407 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3408 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 3409 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3410 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3411 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3412 | bits<4> opc1; |
| 3413 | bits<4> CRn; |
| 3414 | bits<4> CRd; |
| 3415 | bits<4> cop; |
| 3416 | bits<3> opc2; |
| 3417 | bits<4> CRm; |
| 3418 | |
| 3419 | let Inst{3-0} = CRm; |
| 3420 | let Inst{4} = 0; |
| 3421 | let Inst{7-5} = opc2; |
| 3422 | let Inst{11-8} = cop; |
| 3423 | let Inst{15-12} = CRd; |
| 3424 | let Inst{19-16} = CRn; |
| 3425 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3426 | } |
| 3427 | |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3428 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3429 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 3430 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3431 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3432 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3433 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3434 | bits<4> opc1; |
| 3435 | bits<4> CRn; |
| 3436 | bits<4> CRd; |
| 3437 | bits<4> cop; |
| 3438 | bits<3> opc2; |
| 3439 | bits<4> CRm; |
| 3440 | |
| 3441 | let Inst{3-0} = CRm; |
| 3442 | let Inst{4} = 0; |
| 3443 | let Inst{7-5} = opc2; |
| 3444 | let Inst{11-8} = cop; |
| 3445 | let Inst{15-12} = CRd; |
| 3446 | let Inst{19-16} = CRn; |
| 3447 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3448 | } |
| 3449 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 3450 | class ACI<dag oops, dag iops, string opc, string asm, |
| 3451 | IndexMode im = IndexModeNone> |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3452 | : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary, |
| 3453 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3454 | let Inst{27-25} = 0b110; |
| 3455 | } |
| 3456 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3457 | multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{ |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3458 | |
| 3459 | def _OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3460 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3461 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3462 | let Inst{31-28} = op31_28; |
| 3463 | let Inst{24} = 1; // P = 1 |
| 3464 | let Inst{21} = 0; // W = 0 |
| 3465 | let Inst{22} = 0; // D = 0 |
| 3466 | let Inst{20} = load; |
| 3467 | } |
| 3468 | |
| 3469 | def _PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3470 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3471 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3472 | let Inst{31-28} = op31_28; |
| 3473 | let Inst{24} = 1; // P = 1 |
| 3474 | let Inst{21} = 1; // W = 1 |
| 3475 | let Inst{22} = 0; // D = 0 |
| 3476 | let Inst{20} = load; |
| 3477 | } |
| 3478 | |
| 3479 | def _POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3480 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3481 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3482 | let Inst{31-28} = op31_28; |
| 3483 | let Inst{24} = 0; // P = 0 |
| 3484 | let Inst{21} = 1; // W = 1 |
| 3485 | let Inst{22} = 0; // D = 0 |
| 3486 | let Inst{20} = load; |
| 3487 | } |
| 3488 | |
| 3489 | def _OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3490 | !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option), |
| 3491 | ops), |
| 3492 | !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3493 | let Inst{31-28} = op31_28; |
| 3494 | let Inst{24} = 0; // P = 0 |
| 3495 | let Inst{23} = 1; // U = 1 |
| 3496 | let Inst{21} = 0; // W = 0 |
| 3497 | let Inst{22} = 0; // D = 0 |
| 3498 | let Inst{20} = load; |
| 3499 | } |
| 3500 | |
| 3501 | def L_OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3502 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3503 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3504 | let Inst{31-28} = op31_28; |
| 3505 | let Inst{24} = 1; // P = 1 |
| 3506 | let Inst{21} = 0; // W = 0 |
| 3507 | let Inst{22} = 1; // D = 1 |
| 3508 | let Inst{20} = load; |
| 3509 | } |
| 3510 | |
| 3511 | def L_PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3512 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3513 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!", |
| 3514 | IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3515 | let Inst{31-28} = op31_28; |
| 3516 | let Inst{24} = 1; // P = 1 |
| 3517 | let Inst{21} = 1; // W = 1 |
| 3518 | let Inst{22} = 1; // D = 1 |
| 3519 | let Inst{20} = load; |
| 3520 | } |
| 3521 | |
| 3522 | def L_POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3523 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3524 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr", |
| 3525 | IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3526 | let Inst{31-28} = op31_28; |
| 3527 | let Inst{24} = 0; // P = 0 |
| 3528 | let Inst{21} = 1; // W = 1 |
| 3529 | let Inst{22} = 1; // D = 1 |
| 3530 | let Inst{20} = load; |
| 3531 | } |
| 3532 | |
| 3533 | def L_OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3534 | !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option), |
| 3535 | ops), |
| 3536 | !strconcat(!strconcat(opc, "l"), cond), |
| 3537 | "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3538 | let Inst{31-28} = op31_28; |
| 3539 | let Inst{24} = 0; // P = 0 |
| 3540 | let Inst{23} = 1; // U = 1 |
| 3541 | let Inst{21} = 0; // W = 0 |
| 3542 | let Inst{22} = 1; // D = 1 |
| 3543 | let Inst{20} = load; |
| 3544 | } |
| 3545 | } |
| 3546 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3547 | defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">; |
| 3548 | defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">; |
| 3549 | defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">; |
| 3550 | defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3551 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3552 | //===----------------------------------------------------------------------===// |
| 3553 | // Move between coprocessor and ARM core register -- for disassembly only |
| 3554 | // |
| 3555 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3556 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 3557 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3558 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3559 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3560 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3561 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3562 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3563 | bits<4> Rt; |
| 3564 | bits<4> cop; |
| 3565 | bits<3> opc1; |
| 3566 | bits<3> opc2; |
| 3567 | bits<4> CRm; |
| 3568 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3569 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3570 | let Inst{15-12} = Rt; |
| 3571 | let Inst{11-8} = cop; |
| 3572 | let Inst{23-21} = opc1; |
| 3573 | let Inst{7-5} = opc2; |
| 3574 | let Inst{3-0} = CRm; |
| 3575 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3576 | } |
| 3577 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3578 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3579 | (outs), |
| 3580 | (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3581 | c_imm:$CRm, i32imm:$opc2), |
| 3582 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3583 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3584 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3585 | (outs GPR:$Rt), |
| 3586 | (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 3587 | i32imm:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3588 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 3589 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 3590 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3591 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3592 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 3593 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3594 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3595 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3596 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3597 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3598 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3599 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3600 | bits<4> Rt; |
| 3601 | bits<4> cop; |
| 3602 | bits<3> opc1; |
| 3603 | bits<3> opc2; |
| 3604 | bits<4> CRm; |
| 3605 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3606 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3607 | let Inst{15-12} = Rt; |
| 3608 | let Inst{11-8} = cop; |
| 3609 | let Inst{23-21} = opc1; |
| 3610 | let Inst{7-5} = opc2; |
| 3611 | let Inst{3-0} = CRm; |
| 3612 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3613 | } |
| 3614 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3615 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3616 | (outs), |
| 3617 | (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3618 | c_imm:$CRm, i32imm:$opc2), |
| 3619 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3620 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3621 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3622 | (outs GPR:$Rt), |
| 3623 | (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 3624 | i32imm:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3625 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 3626 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 3627 | imm:$CRm, imm:$opc2), |
| 3628 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3629 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3630 | class MovRRCopro<string opc, bit direction, |
| 3631 | list<dag> pattern = [/* For disassembly only */]> |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3632 | : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3633 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3634 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3635 | let Inst{23-21} = 0b010; |
| 3636 | let Inst{20} = direction; |
| 3637 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3638 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3639 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3640 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3641 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3642 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3643 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3644 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3645 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3646 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3647 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3648 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3649 | } |
| 3650 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3651 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 3652 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 3653 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3654 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 3655 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3656 | class MovRRCopro2<string opc, bit direction, |
| 3657 | list<dag> pattern = [/* For disassembly only */]> |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3658 | : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3659 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 3660 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3661 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3662 | let Inst{23-21} = 0b010; |
| 3663 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3664 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3665 | bits<4> Rt; |
| 3666 | bits<4> Rt2; |
| 3667 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 3668 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3669 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3670 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3671 | let Inst{15-12} = Rt; |
| 3672 | let Inst{19-16} = Rt2; |
| 3673 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 3674 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3675 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3676 | } |
| 3677 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3678 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 3679 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 3680 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3681 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3682 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3683 | //===----------------------------------------------------------------------===// |
| 3684 | // Move between special register and ARM core register -- for disassembly only |
| 3685 | // |
| 3686 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3687 | // Move to ARM core register from Special Register |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3688 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3689 | [/* For disassembly only; pattern left blank */]> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3690 | bits<4> Rd; |
| 3691 | let Inst{23-16} = 0b00001111; |
| 3692 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3693 | let Inst{7-4} = 0b0000; |
| 3694 | } |
| 3695 | |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3696 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3697 | [/* For disassembly only; pattern left blank */]> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3698 | bits<4> Rd; |
| 3699 | let Inst{23-16} = 0b01001111; |
| 3700 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3701 | let Inst{7-4} = 0b0000; |
| 3702 | } |
| 3703 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3704 | // Move from ARM core register to Special Register |
| 3705 | // |
| 3706 | // No need to have both system and application versions, the encodings are the |
| 3707 | // same and the assembly parser has no way to distinguish between them. The mask |
| 3708 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 3709 | // the mask with the fields to be accessed in the special register. |
| 3710 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
| 3711 | "msr", "\t$mask, $Rn", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3712 | [/* For disassembly only; pattern left blank */]> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3713 | bits<5> mask; |
| 3714 | bits<4> Rn; |
| 3715 | |
| 3716 | let Inst{23} = 0; |
| 3717 | let Inst{22} = mask{4}; // R bit |
| 3718 | let Inst{21-20} = 0b10; |
| 3719 | let Inst{19-16} = mask{3-0}; |
| 3720 | let Inst{15-12} = 0b1111; |
| 3721 | let Inst{11-4} = 0b00000000; |
| 3722 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3723 | } |
| 3724 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3725 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
| 3726 | "msr", "\t$mask, $a", |
| 3727 | [/* For disassembly only; pattern left blank */]> { |
| 3728 | bits<5> mask; |
| 3729 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3730 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3731 | let Inst{23} = 0; |
| 3732 | let Inst{22} = mask{4}; // R bit |
| 3733 | let Inst{21-20} = 0b10; |
| 3734 | let Inst{19-16} = mask{3-0}; |
| 3735 | let Inst{15-12} = 0b1111; |
| 3736 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3737 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3738 | |
| 3739 | //===----------------------------------------------------------------------===// |
| 3740 | // TLS Instructions |
| 3741 | // |
| 3742 | |
| 3743 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 3744 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3745 | // complete with fixup for the aeabi_read_tp function. |
| 3746 | let isCall = 1, |
| 3747 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 3748 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 3749 | [(set R0, ARMthread_pointer)]>; |
| 3750 | } |
| 3751 | |
| 3752 | //===----------------------------------------------------------------------===// |
| 3753 | // SJLJ Exception handling intrinsics |
| 3754 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 3755 | // address and save #0 in R0 for the non-longjmp case. |
| 3756 | // Since by its nature we may be coming from some other function to get |
| 3757 | // here, and we're using the stack frame for the containing function to |
| 3758 | // save/restore registers, we can't keep anything live in regs across |
| 3759 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 3760 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3761 | // except for our own input by listing the relevant registers in Defs. By |
| 3762 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 3763 | // all of the callee-saved resgisters, which is exactly what we want. |
| 3764 | // A constant value is passed in $val, and we use the location as a scratch. |
| 3765 | // |
| 3766 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 3767 | // no encoding information is necessary. |
| 3768 | let Defs = |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 3769 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, |
| 3770 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3771 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 3772 | NoItinerary, |
| 3773 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3774 | Requires<[IsARM, HasVFP2]>; |
| 3775 | } |
| 3776 | |
| 3777 | let Defs = |
| 3778 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 3779 | hasSideEffects = 1, isBarrier = 1 in { |
| 3780 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 3781 | NoItinerary, |
| 3782 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3783 | Requires<[IsARM, NoVFP]>; |
| 3784 | } |
| 3785 | |
| 3786 | // FIXME: Non-Darwin version(s) |
| 3787 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 3788 | Defs = [ R7, LR, SP ] in { |
| 3789 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 3790 | NoItinerary, |
| 3791 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 3792 | Requires<[IsARM, IsDarwin]>; |
| 3793 | } |
| 3794 | |
| 3795 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 3796 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 3797 | // handled when the pseudo is expanded (which happens before any passes |
| 3798 | // that need the instruction size). |
| 3799 | let isBarrier = 1, hasSideEffects = 1 in |
| 3800 | def Int_eh_sjlj_dispatchsetup : |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 3801 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 3802 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3803 | Requires<[IsDarwin]>; |
| 3804 | |
| 3805 | //===----------------------------------------------------------------------===// |
| 3806 | // Non-Instruction Patterns |
| 3807 | // |
| 3808 | |
| 3809 | // Large immediate handling. |
| 3810 | |
| 3811 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 3812 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 3813 | // as a single unit instead of having to handle reg inputs. |
| 3814 | // FIXME: Remove this when we can do generalized remat. |
| 3815 | let isReMaterializable = 1, isMoveImm = 1 in |
| 3816 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 3817 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 3818 | Requires<[IsARM]>; |
| 3819 | |
| 3820 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 3821 | // It also makes it possible to rematerialize the instructions. |
| 3822 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 3823 | // can properly the instructions. |
| 3824 | let isReMaterializable = 1 in { |
| 3825 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 3826 | IIC_iMOVix2addpc, |
| 3827 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 3828 | Requires<[IsARM, UseMovt]>; |
| 3829 | |
| 3830 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 3831 | IIC_iMOVix2, |
| 3832 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 3833 | Requires<[IsARM, UseMovt]>; |
| 3834 | |
| 3835 | let AddedComplexity = 10 in |
| 3836 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 3837 | IIC_iMOVix2ld, |
| 3838 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 3839 | Requires<[IsARM, UseMovt]>; |
| 3840 | } // isReMaterializable |
| 3841 | |
| 3842 | // ConstantPool, GlobalAddress, and JumpTable |
| 3843 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 3844 | Requires<[IsARM, DontUseMovt]>; |
| 3845 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 3846 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 3847 | Requires<[IsARM, UseMovt]>; |
| 3848 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3849 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3850 | |
| 3851 | // TODO: add,sub,and, 3-instr forms? |
| 3852 | |
| 3853 | // Tail calls |
| 3854 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3855 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 3856 | |
| 3857 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3858 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3859 | |
| 3860 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3861 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3862 | |
| 3863 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3864 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 3865 | |
| 3866 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3867 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3868 | |
| 3869 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3870 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3871 | |
| 3872 | // Direct calls |
| 3873 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 3874 | Requires<[IsARM, IsNotDarwin]>; |
| 3875 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 3876 | Requires<[IsARM, IsDarwin]>; |
| 3877 | |
| 3878 | // zextload i1 -> zextload i8 |
| 3879 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3880 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3881 | |
| 3882 | // extload -> zextload |
| 3883 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3884 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3885 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3886 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3887 | |
| 3888 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 3889 | |
| 3890 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 3891 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 3892 | |
| 3893 | // smul* and smla* |
| 3894 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3895 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3896 | (SMULBB GPR:$a, GPR:$b)>; |
| 3897 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 3898 | (SMULBB GPR:$a, GPR:$b)>; |
| 3899 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3900 | (sra GPR:$b, (i32 16))), |
| 3901 | (SMULBT GPR:$a, GPR:$b)>; |
| 3902 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 3903 | (SMULBT GPR:$a, GPR:$b)>; |
| 3904 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 3905 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3906 | (SMULTB GPR:$a, GPR:$b)>; |
| 3907 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 3908 | (SMULTB GPR:$a, GPR:$b)>; |
| 3909 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3910 | (i32 16)), |
| 3911 | (SMULWB GPR:$a, GPR:$b)>; |
| 3912 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 3913 | (SMULWB GPR:$a, GPR:$b)>; |
| 3914 | |
| 3915 | def : ARMV5TEPat<(add GPR:$acc, |
| 3916 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3917 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 3918 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3919 | def : ARMV5TEPat<(add GPR:$acc, |
| 3920 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 3921 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3922 | def : ARMV5TEPat<(add GPR:$acc, |
| 3923 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3924 | (sra GPR:$b, (i32 16)))), |
| 3925 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3926 | def : ARMV5TEPat<(add GPR:$acc, |
| 3927 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 3928 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3929 | def : ARMV5TEPat<(add GPR:$acc, |
| 3930 | (mul (sra GPR:$a, (i32 16)), |
| 3931 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 3932 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3933 | def : ARMV5TEPat<(add GPR:$acc, |
| 3934 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 3935 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3936 | def : ARMV5TEPat<(add GPR:$acc, |
| 3937 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3938 | (i32 16))), |
| 3939 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3940 | def : ARMV5TEPat<(add GPR:$acc, |
| 3941 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 3942 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3943 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 3944 | |
| 3945 | // Pre-v7 uses MCR for synchronization barriers. |
| 3946 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 3947 | Requires<[IsARM, HasV6]>; |
| 3948 | |
| 3949 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3950 | //===----------------------------------------------------------------------===// |
| 3951 | // Thumb Support |
| 3952 | // |
| 3953 | |
| 3954 | include "ARMInstrThumb.td" |
| 3955 | |
| 3956 | //===----------------------------------------------------------------------===// |
| 3957 | // Thumb2 Support |
| 3958 | // |
| 3959 | |
| 3960 | include "ARMInstrThumb2.td" |
| 3961 | |
| 3962 | //===----------------------------------------------------------------------===// |
| 3963 | // Floating Point Support |
| 3964 | // |
| 3965 | |
| 3966 | include "ARMInstrVFP.td" |
| 3967 | |
| 3968 | //===----------------------------------------------------------------------===// |
| 3969 | // Advanced SIMD (NEON) Support |
| 3970 | // |
| 3971 | |
| 3972 | include "ARMInstrNEON.td" |
| 3973 | |