Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the PowerPC 64-bit instructions. These patterns are used |
| 11 | // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
| 16 | // 64-bit operands. |
| 17 | // |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 18 | def s16imm64 : Operand<i64> { |
| 19 | let PrintMethod = "printS16ImmOperand"; |
| 20 | } |
| 21 | def u16imm64 : Operand<i64> { |
| 22 | let PrintMethod = "printU16ImmOperand"; |
| 23 | } |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 24 | def symbolHi64 : Operand<i64> { |
| 25 | let PrintMethod = "printSymbolHi"; |
Chris Lattner | 85cf7d7 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 26 | let EncoderMethod = "getHA16Encoding"; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 27 | } |
| 28 | def symbolLo64 : Operand<i64> { |
| 29 | let PrintMethod = "printSymbolLo"; |
Chris Lattner | 85cf7d7 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 30 | let EncoderMethod = "getLO16Encoding"; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 31 | } |
Hal Finkel | c10d5e9 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 32 | def tocentry : Operand<iPTR> { |
Ulrich Weigand | 880d82e | 2013-03-19 19:50:30 +0000 | [diff] [blame] | 33 | let MIOperandInfo = (ops i64imm:$imm); |
Hal Finkel | c10d5e9 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 34 | } |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 35 | def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64 |
| 36 | let PrintMethod = "printMemRegImm"; |
| 37 | let EncoderMethod = "getMemRIXEncoding"; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 38 | let MIOperandInfo = (ops symbolLo64:$off, ptr_rc_nor0:$reg); |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 39 | } |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 40 | def tlsreg : Operand<i64> { |
| 41 | let EncoderMethod = "getTLSRegEncoding"; |
| 42 | } |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 43 | def tlsgd : Operand<i64> {} |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 44 | |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 45 | //===----------------------------------------------------------------------===// |
| 46 | // 64-bit transformation functions. |
| 47 | // |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 48 | |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 49 | def SHL64 : SDNodeXForm<imm, [{ |
| 50 | // Transformation function: 63 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 51 | return getI32Imm(63 - N->getZExtValue()); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 52 | }]>; |
| 53 | |
| 54 | def SRL64 : SDNodeXForm<imm, [{ |
| 55 | // Transformation function: 64 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def HI32_48 : SDNodeXForm<imm, [{ |
| 60 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 61 | return getI32Imm((unsigned short)(N->getZExtValue() >> 32)); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 62 | }]>; |
| 63 | |
| 64 | def HI48_64 : SDNodeXForm<imm, [{ |
| 65 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | return getI32Imm((unsigned short)(N->getZExtValue() >> 48)); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 67 | }]>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 68 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 69 | |
| 70 | //===----------------------------------------------------------------------===// |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 71 | // Calls. |
| 72 | // |
| 73 | |
Ulrich Weigand | e8680da | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 74 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { |
| 75 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in |
| 76 | def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 77 | Requires<[In64BitMode]>; |
| 78 | } |
| 79 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 80 | let Defs = [LR8] in |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 81 | def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 82 | PPC970_Unit_BRU; |
| 83 | |
Ulrich Weigand | e8680da | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 84 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { |
| 85 | let Defs = [CTR8], Uses = [CTR8] in { |
| 86 | def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), |
| 87 | "bdz $dst">; |
| 88 | def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), |
| 89 | "bdnz $dst">; |
| 90 | } |
| 91 | } |
| 92 | |
Roman Divacky | e46137f | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 93 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in { |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 94 | // Convenient aliases for call instructions |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 95 | let Uses = [RM] in { |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 96 | def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func), |
| 97 | "bl $func", BrB, []>; // See Pat patterns below. |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 98 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 99 | def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func), |
| 100 | "bla $func", BrB, [(PPCcall (i64 imm:$func))]>; |
| 101 | } |
| 102 | let Uses = [RM], isCodeGenOnly = 1 in { |
| 103 | def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 104 | (outs), (ins calltarget:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 105 | "bl $func\n\tnop", BrB, []>; |
| 106 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 107 | def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 108 | (outs), (ins calltarget:$func, tlsgd:$sym), |
| 109 | "bl $func($sym)\n\tnop", BrB, []>; |
| 110 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 111 | def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 112 | (outs), (ins calltarget:$func, tlsgd:$sym), |
| 113 | "bl $func($sym)\n\tnop", BrB, []>; |
| 114 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 115 | def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 116 | (outs), (ins aaddr:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 117 | "bla $func\n\tnop", BrB, |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 118 | [(PPCcall_nop (i64 imm:$func))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 119 | } |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 120 | let Uses = [CTR8, RM] in { |
| 121 | def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), |
| 122 | "bctrl", BrB, [(PPCbctrl)]>, |
| 123 | Requires<[In64BitMode]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 124 | } |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 125 | } |
| 126 | |
| 127 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 128 | // Calls |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 129 | def : Pat<(PPCcall (i64 tglobaladdr:$dst)), |
| 130 | (BL8 tglobaladdr:$dst)>; |
| 131 | def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)), |
| 132 | (BL8_NOP tglobaladdr:$dst)>; |
Nicolas Geoffray | 63f8fb1 | 2007-02-27 13:01:19 +0000 | [diff] [blame] | 133 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 134 | def : Pat<(PPCcall (i64 texternalsym:$dst)), |
| 135 | (BL8 texternalsym:$dst)>; |
| 136 | def : Pat<(PPCcall_nop (i64 texternalsym:$dst)), |
| 137 | (BL8_NOP texternalsym:$dst)>; |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 138 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 139 | // Atomic operations |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 140 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | cf3a748 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 141 | let Defs = [CR0] in { |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 142 | def ATOMIC_LOAD_ADD_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 143 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 144 | [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 145 | def ATOMIC_LOAD_SUB_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 146 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 147 | [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 148 | def ATOMIC_LOAD_OR_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 149 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 150 | [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 151 | def ATOMIC_LOAD_XOR_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 152 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 153 | [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 154 | def ATOMIC_LOAD_AND_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 155 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 156 | [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 157 | def ATOMIC_LOAD_NAND_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 158 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 159 | [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 160 | |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 161 | def ATOMIC_CMP_SWAP_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 162 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 163 | [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 164 | |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 165 | def ATOMIC_SWAP_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 166 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 167 | [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>; |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 168 | } |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 169 | } |
| 170 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 171 | // Instructions to support atomic operations |
| 172 | def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr), |
| 173 | "ldarx $rD, $ptr", LdStLDARX, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 174 | [(set i64:$rD, (PPClarx xoaddr:$ptr))]>; |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 175 | |
| 176 | let Defs = [CR0] in |
| 177 | def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst), |
| 178 | "stdcx. $rS, $dst", LdStSTDCX, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 179 | [(PPCstcx i64:$rS, xoaddr:$dst)]>, |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 180 | isDOT; |
| 181 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 182 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 183 | def TCRETURNdi8 :Pseudo< (outs), |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 184 | (ins calltarget:$dst, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 185 | "#TC_RETURNd8 $dst $offset", |
| 186 | []>; |
| 187 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 188 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 189 | def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 190 | "#TC_RETURNa8 $func $offset", |
| 191 | [(PPCtc_return (i64 imm:$func), imm:$offset)]>; |
| 192 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 193 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 194 | def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 195 | "#TC_RETURNr8 $dst $offset", |
| 196 | []>; |
| 197 | |
| 198 | |
| 199 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, |
Ulrich Weigand | e8680da | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 200 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in |
| 201 | def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 202 | Requires<[In64BitMode]>; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 203 | |
| 204 | |
| 205 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 206 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 207 | def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst), |
| 208 | "b $dst", BrB, |
| 209 | []>; |
| 210 | |
| 211 | |
| 212 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 213 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 214 | def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst), |
| 215 | "ba $dst", BrB, |
| 216 | []>; |
| 217 | |
| 218 | def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm), |
| 219 | (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>; |
| 220 | |
| 221 | def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm), |
| 222 | (TCRETURNdi8 texternalsym:$dst, imm:$imm)>; |
| 223 | |
| 224 | def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm), |
| 225 | (TCRETURNri8 CTRRC8:$dst, imm:$imm)>; |
| 226 | |
Hal Finkel | 99f823f | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 227 | |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 228 | // 64-but CR instructions |
| 229 | def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS), |
| 230 | "mtcrf $FXM, $rS", BrMCRX>, |
| 231 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 232 | |
| 233 | def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 234 | "#MFCR8pseud", SprMFCR>, |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 235 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 236 | |
| 237 | def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins), |
| 238 | "mfcr $rT", SprMFCR>, |
| 239 | PPC970_MicroCode, PPC970_Unit_CRU; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 240 | |
Hal Finkel | 7ee74a6 | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 241 | let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, |
| 242 | usesCustomInserter = 1 in { |
| 243 | def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf), |
| 244 | "#EH_SJLJ_SETJMP64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 245 | [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, |
Hal Finkel | 7ee74a6 | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 246 | Requires<[In64BitMode]>; |
| 247 | let isTerminator = 1 in |
| 248 | def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf), |
| 249 | "#EH_SJLJ_LONGJMP64", |
| 250 | [(PPCeh_sjlj_longjmp addr:$buf)]>, |
| 251 | Requires<[In64BitMode]>; |
| 252 | } |
| 253 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 254 | //===----------------------------------------------------------------------===// |
| 255 | // 64-bit SPR manipulation instrs. |
| 256 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 257 | let Uses = [CTR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 258 | def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins), |
| 259 | "mfctr $rT", SprMFSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 260 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 261 | } |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 262 | let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 263 | def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS), |
| 264 | "mtctr $rS", SprMTSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 265 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 2e6b77d | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 266 | } |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 267 | |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 268 | let Pattern = [(set i64:$rT, readcyclecounter)] in |
Hal Finkel | f45717e | 2012-08-06 21:21:44 +0000 | [diff] [blame] | 269 | def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins), |
| 270 | "mfspr $rT, 268", SprMFTB>, |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 271 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Hal Finkel | 8da94ad | 2012-08-07 17:04:20 +0000 | [diff] [blame] | 272 | // Note that encoding mftb using mfspr is now the preferred form, |
| 273 | // and has been since at least ISA v2.03. The mftb instruction has |
| 274 | // now been phased out. Using mfspr, however, is known not to work on |
| 275 | // the POWER3. |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 276 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 277 | let Defs = [X1], Uses = [X1] in |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 278 | def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 279 | [(set i64:$result, |
| 280 | (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>; |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 281 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 282 | let Defs = [LR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 283 | def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS), |
| 284 | "mtlr $rS", SprMTSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 285 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 286 | } |
| 287 | let Uses = [LR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 288 | def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins), |
| 289 | "mflr $rT", SprMFSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 290 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 291 | } |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 292 | |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 293 | //===----------------------------------------------------------------------===// |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 294 | // Fixed point instructions. |
| 295 | // |
| 296 | |
| 297 | let PPC970_Unit = 1 in { // FXU Operations. |
| 298 | |
Hal Finkel | f3c3828 | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 299 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 300 | def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 301 | "li $rD, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 302 | [(set i64:$rD, immSExt16:$imm)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 303 | def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 304 | "lis $rD, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 305 | [(set i64:$rD, imm16ShiftedSExt:$imm)]>; |
Hal Finkel | f3c3828 | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 306 | } |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 307 | |
| 308 | // Logical ops. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 309 | def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 310 | "nand $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 311 | [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 312 | def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 313 | "and $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 314 | [(set i64:$rA, (and i64:$rS, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 315 | def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 316 | "andc $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 317 | [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 318 | def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 319 | "or $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 320 | [(set i64:$rA, (or i64:$rS, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 321 | def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 322 | "nor $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 323 | [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 324 | def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 325 | "orc $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 326 | [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 327 | def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 328 | "eqv $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 329 | [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 330 | def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 331 | "xor $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 332 | [(set i64:$rA, (xor i64:$rS, i64:$rB))]>; |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 333 | |
| 334 | // Logical ops with immediate. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 335 | def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 336 | "andi. $dst, $src1, $src2", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 337 | [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 338 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 339 | def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 340 | "andis. $dst, $src1, $src2", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 341 | [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 342 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 343 | def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 344 | "ori $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 345 | [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 346 | def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 347 | "oris $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 348 | [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 349 | def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 350 | "xori $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 351 | [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 352 | def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 353 | "xoris $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 354 | [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>; |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 355 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 356 | def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 357 | "add $rT, $rA, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 358 | [(set i64:$rT, (add i64:$rA, i64:$rB))]>; |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 359 | // ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the |
| 360 | // initial-exec thread-local storage model. |
| 361 | def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB), |
Bill Schmidt | dfebc4c | 2012-12-13 18:45:54 +0000 | [diff] [blame] | 362 | "add $rT, $rA, $rB@tls", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 363 | [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>; |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 364 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 365 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 366 | def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 367 | "addc $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 368 | [(set i64:$rT, (addc i64:$rA, i64:$rB))]>, |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 369 | PPC970_DGroup_Cracked; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 370 | def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
| 371 | "addic $rD, $rA, $imm", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 372 | [(set i64:$rD, (addc i64:$rA, immSExt16:$imm))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 373 | } |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 374 | def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, s16imm64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 375 | "addi $rD, $rA, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 376 | [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 377 | def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 378 | "addi $rD, $rA, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 379 | [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 380 | def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 381 | "addis $rD, $rA, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 382 | [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>; |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 383 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 384 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 385 | def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 386 | "subfic $rD, $rA, $imm", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 387 | [(set i64:$rD, (subc immSExt16:$imm, i64:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 388 | def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 389 | "subfc $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 390 | [(set i64:$rT, (subc i64:$rB, i64:$rA))]>, |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 391 | PPC970_DGroup_Cracked; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 392 | } |
| 393 | def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 394 | "subf $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 395 | [(set i64:$rT, (sub i64:$rB, i64:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 396 | def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 397 | "neg $rT, $rA", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 398 | [(set i64:$rT, (ineg i64:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 399 | let Uses = [CARRY], Defs = [CARRY] in { |
| 400 | def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 401 | "adde $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 402 | [(set i64:$rT, (adde i64:$rA, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 403 | def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 404 | "addme $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 405 | [(set i64:$rT, (adde i64:$rA, -1))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 406 | def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 407 | "addze $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 408 | [(set i64:$rT, (adde i64:$rA, 0))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 409 | def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 410 | "subfe $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 411 | [(set i64:$rT, (sube i64:$rB, i64:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 412 | def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 413 | "subfme $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 414 | [(set i64:$rT, (sube -1, i64:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 415 | def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 416 | "subfze $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 417 | [(set i64:$rT, (sube 0, i64:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 418 | } |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 419 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 420 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 421 | def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 422 | "mulhd $rT, $rA, $rB", IntMulHW, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 423 | [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 424 | def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 425 | "mulhdu $rT, $rA, $rB", IntMulHWU, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 426 | [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 427 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 428 | def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 429 | "cmpd $crD, $rA, $rB", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 430 | def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 431 | "cmpld $crD, $rA, $rB", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 432 | def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm), |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 433 | "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 434 | def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 435 | "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 436 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 437 | def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 438 | "sld $rA, $rS, $rB", IntRotateD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 439 | [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 440 | def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 441 | "srd $rA, $rS, $rB", IntRotateD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 442 | [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 443 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 444 | def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 445 | "srad $rA, $rS, $rB", IntRotateD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 446 | [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 447 | } |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 448 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 449 | def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 450 | "extsb $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 451 | [(set i64:$rA, (sext_inreg i64:$rS, i8))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 452 | def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 453 | "extsh $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 454 | [(set i64:$rA, (sext_inreg i64:$rS, i16))]>; |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 455 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 456 | def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 457 | "extsw $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 458 | [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 459 | /// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 460 | def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 461 | "extsw $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 462 | [(set i32:$rA, (PPCextsw_32 i32:$rS))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 463 | def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 464 | "extsw $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 465 | [(set i64:$rA, (sext i32:$rS))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 466 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 467 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 468 | def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 469 | "sradi $rA, $rS, $SH", IntRotateDI, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 470 | [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 471 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 472 | def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS), |
Chris Lattner | b6ead97 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 473 | "cntlzd $rA, $rS", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 474 | [(set i64:$rA, (ctlz i64:$rS))]>; |
Chris Lattner | b6ead97 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 475 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 476 | def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 477 | "divd $rT, $rA, $rB", IntDivD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 478 | [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 479 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 480 | def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 481 | "divdu $rT, $rA, $rB", IntDivD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 482 | [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 483 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 484 | def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 485 | "mulld $rT, $rA, $rB", IntMulHD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 486 | [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 487 | |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 488 | |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 489 | let isCommutable = 1 in { |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 490 | def RLDIMI : MDForm_1<30, 3, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 491 | (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 492 | "rldimi $rA, $rS, $SH, $MB", IntRotateDI, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 493 | []>, isPPC64, RegConstraint<"$rSi = $rA">, |
| 494 | NoEncode<"$rSi">; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 495 | } |
| 496 | |
| 497 | // Rotate instructions. |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 498 | def RLDCL : MDForm_1<30, 0, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 499 | (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE), |
| 500 | "rldcl $rA, $rS, $rB, $MBE", IntRotateD, |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 501 | []>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 502 | def RLDICL : MDForm_1<30, 0, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 503 | (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE), |
| 504 | "rldicl $rA, $rS, $SH, $MBE", IntRotateDI, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 505 | []>, isPPC64; |
| 506 | def RLDICR : MDForm_1<30, 1, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 507 | (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE), |
| 508 | "rldicr $rA, $rS, $SH, $MBE", IntRotateDI, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 509 | []>, isPPC64; |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 510 | |
| 511 | def RLWINM8 : MForm_2<21, |
| 512 | (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
| 513 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
| 514 | []>; |
| 515 | |
Ulrich Weigand | bc40df3 | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 516 | def ISEL8 : AForm_4<31, 15, |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 517 | (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, pred:$cond), |
Hal Finkel | 009f7af | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 518 | "isel $rT, $rA, $rB, $cond", IntGeneral, |
| 519 | []>; |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 520 | } // End FXU Operations. |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 521 | |
| 522 | |
| 523 | //===----------------------------------------------------------------------===// |
| 524 | // Load/Store instructions. |
| 525 | // |
| 526 | |
| 527 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 528 | // Sign extending loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 529 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 530 | def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 531 | "lha $rD, $src", LdStLHA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 532 | [(set i64:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 533 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 534 | def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src), |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 535 | "lwa $rD, $src", LdStLWA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 536 | [(set i64:$rD, |
Hal Finkel | 08a215c | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 537 | (aligned4sextloadi32 ixaddr:$src))]>, isPPC64, |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 538 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 539 | def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 540 | "lhax $rD, $src", LdStLHA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 541 | [(set i64:$rD, (sextloadi16 xaddr:$src))]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 542 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 543 | def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 544 | "lwax $rD, $src", LdStLHA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 545 | [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 546 | PPC970_DGroup_Cracked; |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 547 | |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 548 | // Update forms. |
Ulrich Weigand | dff4d15 | 2013-03-19 19:53:27 +0000 | [diff] [blame] | 549 | let mayLoad = 1 in { |
Ulrich Weigand | 8353d1e | 2013-03-19 19:52:30 +0000 | [diff] [blame] | 550 | def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
| 551 | (ins memri:$addr), |
| 552 | "lhau $rD, $addr", LdStLHAU, |
| 553 | []>, RegConstraint<"$addr.reg = $ea_result">, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 554 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 555 | // NO LWAU! |
| 556 | |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 557 | def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 558 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 559 | "lhaux $rD, $addr", LdStLHAU, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 560 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 561 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 562 | def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 563 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 564 | "lwaux $rD, $addr", LdStLHAU, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 565 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 566 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 567 | } |
Ulrich Weigand | dff4d15 | 2013-03-19 19:53:27 +0000 | [diff] [blame] | 568 | } |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 569 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 570 | // Zero extending loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 571 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 572 | def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 573 | "lbz $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 574 | [(set i64:$rD, (zextloadi8 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 575 | def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 576 | "lhz $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 577 | [(set i64:$rD, (zextloadi16 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 578 | def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 579 | "lwz $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 580 | [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64; |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 581 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 582 | def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 583 | "lbzx $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 584 | [(set i64:$rD, (zextloadi8 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 585 | def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 586 | "lhzx $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 587 | [(set i64:$rD, (zextloadi16 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 588 | def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 589 | "lwzx $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 590 | [(set i64:$rD, (zextloadi32 xaddr:$src))]>; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 591 | |
| 592 | |
| 593 | // Update forms. |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 594 | let mayLoad = 1 in { |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 595 | def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 596 | "lbzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 597 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 598 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 599 | def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 600 | "lhzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 601 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 602 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 603 | def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 604 | "lwzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 605 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 606 | NoEncode<"$ea_result">; |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 607 | |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 608 | def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 609 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 610 | "lbzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 611 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 612 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 613 | def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 614 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 615 | "lhzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 616 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 617 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 618 | def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 619 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 620 | "lwzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 621 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 622 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 623 | } |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 624 | } |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 625 | |
| 626 | |
| 627 | // Full 8-byte loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 628 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 629 | def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 630 | "ld $rD, $src", LdStLD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 631 | [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64; |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 632 | def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src), |
| 633 | "ld $rD, $src", LdStLD, |
| 634 | []>, isPPC64; |
| 635 | // The following three definitions are selected for small code model only. |
| 636 | // Otherwise, we need to create two instructions to form a 32-bit offset, |
| 637 | // so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select(). |
Chris Lattner | ab63864 | 2010-11-15 03:48:58 +0000 | [diff] [blame] | 638 | def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 639 | "#LDtoc", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 640 | [(set i64:$rD, |
| 641 | (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64; |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 642 | def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 643 | "#LDtocJTI", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 644 | [(set i64:$rD, |
| 645 | (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64; |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 646 | def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 647 | "#LDtocCPT", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 648 | [(set i64:$rD, |
| 649 | (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64; |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 650 | |
| 651 | let hasSideEffects = 1 in { |
Adhemerval Zanella | 18560fa | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 652 | let RST = 2, DS = 2 in |
| 653 | def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg), |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 654 | "ld 2, 8($reg)", LdStLD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 655 | [(PPCload_toc i64:$reg)]>, isPPC64; |
Chris Lattner | 142b531 | 2010-11-14 22:48:15 +0000 | [diff] [blame] | 656 | |
Adhemerval Zanella | 18560fa | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 657 | let RST = 2, DS = 10, RA = 1 in |
| 658 | def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins), |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 659 | "ld 2, 40(1)", LdStLD, |
Chris Lattner | 6135a96 | 2010-11-14 22:22:59 +0000 | [diff] [blame] | 660 | [(PPCtoc_restore)]>, isPPC64; |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 661 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 662 | def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 663 | "ldx $rD, $src", LdStLD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 664 | [(set i64:$rD, (load xaddr:$src))]>, isPPC64; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 665 | |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 666 | let mayLoad = 1 in |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 667 | def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 668 | "ldu $rD, $addr", LdStLDU, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 669 | []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64, |
| 670 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 671 | |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 672 | def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 673 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 674 | "ldux $rD, $addr", LdStLDU, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 675 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 676 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 677 | } |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 678 | |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 679 | def : Pat<(PPCload ixaddr:$src), |
| 680 | (LD ixaddr:$src)>; |
| 681 | def : Pat<(PPCload xaddr:$src), |
| 682 | (LDX xaddr:$src)>; |
| 683 | |
Bill Schmidt | 53b0b0e | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 684 | // Support for medium and large code model. |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 685 | def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp), |
| 686 | "#ADDIStocHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 687 | [(set i64:$rD, |
| 688 | (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>, |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 689 | isPPC64; |
| 690 | def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
| 691 | "#LDtocL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 692 | [(set i64:$rD, |
| 693 | (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64; |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 694 | def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp), |
| 695 | "#ADDItocL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 696 | [(set i64:$rD, |
| 697 | (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64; |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 698 | |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 699 | // Support for thread-local storage. |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 700 | def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp), |
| 701 | "#ADDISgotTprelHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 702 | [(set i64:$rD, |
| 703 | (PPCaddisGotTprelHA i64:$reg, |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 704 | tglobaltlsaddr:$disp))]>, |
| 705 | isPPC64; |
| 706 | def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC:$reg), |
| 707 | "#LDgotTprelL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 708 | [(set i64:$rD, |
| 709 | (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>, |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 710 | isPPC64; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 711 | def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g), |
| 712 | (ADD8TLS $in, tglobaltlsaddr:$g)>; |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 713 | def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp), |
| 714 | "#ADDIStlsgdHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 715 | [(set i64:$rD, |
| 716 | (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 717 | isPPC64; |
| 718 | def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp), |
| 719 | "#ADDItlsgdL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 720 | [(set i64:$rD, |
| 721 | (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 722 | isPPC64; |
| 723 | def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym), |
| 724 | "#GETtlsADDR", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 725 | [(set i64:$rD, |
| 726 | (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 727 | isPPC64; |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 728 | def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp), |
| 729 | "#ADDIStlsldHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 730 | [(set i64:$rD, |
| 731 | (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 732 | isPPC64; |
| 733 | def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp), |
| 734 | "#ADDItlsldL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 735 | [(set i64:$rD, |
| 736 | (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 737 | isPPC64; |
| 738 | def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym), |
| 739 | "#GETtlsldADDR", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 740 | [(set i64:$rD, |
| 741 | (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 742 | isPPC64; |
| 743 | def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp), |
| 744 | "#ADDISdtprelHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 745 | [(set i64:$rD, |
| 746 | (PPCaddisDtprelHA i64:$reg, |
Bill Schmidt | 1e18b86 | 2012-12-13 20:57:10 +0000 | [diff] [blame] | 747 | tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 748 | isPPC64; |
| 749 | def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp), |
| 750 | "#ADDIdtprelL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 751 | [(set i64:$rD, |
| 752 | (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 753 | isPPC64; |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 754 | |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 755 | let PPC970_Unit = 2 in { |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 756 | // Truncating stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 757 | def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 758 | "stb $rS, $src", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 759 | [(truncstorei8 i64:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 760 | def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 761 | "sth $rS, $src", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 762 | [(truncstorei16 i64:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 763 | def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 764 | "stw $rS, $src", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 765 | [(truncstorei32 i64:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 766 | def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 767 | "stbx $rS, $dst", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 768 | [(truncstorei8 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 769 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 770 | def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 771 | "sthx $rS, $dst", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 772 | [(truncstorei16 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 773 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 774 | def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 775 | "stwx $rS, $dst", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 776 | [(truncstorei32 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 777 | PPC970_DGroup_Cracked; |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 778 | // Normal 8-byte stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 779 | def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 780 | "std $rS, $dst", LdStSTD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 781 | [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 782 | def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 783 | "stdx $rS, $dst", LdStSTD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 784 | [(store i64:$rS, xaddr:$dst)]>, isPPC64, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 785 | PPC970_DGroup_Cracked; |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 786 | // STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 787 | def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 788 | "std $rT, $dst", LdStSTD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 789 | [(PPCstd_32 i32:$rT, ixaddr:$dst)]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 790 | def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 791 | "stdx $rT, $dst", LdStSTD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 792 | [(PPCstd_32 i32:$rT, xaddr:$dst)]>, isPPC64, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 793 | PPC970_DGroup_Cracked; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 794 | } |
| 795 | |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 796 | // Stores with Update (pre-inc). |
| 797 | let PPC970_Unit = 2, mayStore = 1 in { |
| 798 | def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst), |
| 799 | "stbu $rS, $dst", LdStStoreUpd, []>, |
| 800 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
| 801 | def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst), |
| 802 | "sthu $rS, $dst", LdStStoreUpd, []>, |
| 803 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
| 804 | def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst), |
| 805 | "stwu $rS, $dst", LdStStoreUpd, []>, |
| 806 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
| 807 | def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst), |
| 808 | "stdu $rS, $dst", LdStSTDU, []>, |
| 809 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">, |
| 810 | isPPC64; |
| 811 | |
| 812 | def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 813 | "stbux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 814 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 815 | PPC970_DGroup_Cracked; |
| 816 | def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 817 | "sthux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 818 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 819 | PPC970_DGroup_Cracked; |
| 820 | def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 821 | "stwux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 822 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 823 | PPC970_DGroup_Cracked; |
| 824 | def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 825 | "stdux $rS, $dst", LdStSTDU, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 826 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 827 | PPC970_DGroup_Cracked, isPPC64; |
| 828 | } |
| 829 | |
| 830 | // Patterns to match the pre-inc stores. We can't put the patterns on |
| 831 | // the instruction definitions directly as ISel wants the address base |
| 832 | // and offset to be separate operands, not a single complex operand. |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 833 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 834 | (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 835 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 836 | (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 837 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 838 | (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 839 | def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 840 | (STDU $rS, iaddroff:$ptroff, $ptrreg)>; |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 841 | |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 842 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 843 | (STBUX8 $rS, $ptrreg, $ptroff)>; |
| 844 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 845 | (STHUX8 $rS, $ptrreg, $ptroff)>; |
| 846 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 847 | (STWUX8 $rS, $ptrreg, $ptroff)>; |
| 848 | def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 849 | (STDUX $rS, $ptrreg, $ptroff)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 850 | |
| 851 | |
| 852 | //===----------------------------------------------------------------------===// |
| 853 | // Floating point instructions. |
| 854 | // |
| 855 | |
| 856 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 857 | let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 858 | def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 859 | "fcfid $frD, $frB", FPGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 860 | [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 861 | def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 862 | "fctidz $frD, $frB", FPGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 863 | [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | |
| 867 | //===----------------------------------------------------------------------===// |
| 868 | // Instruction Patterns |
| 869 | // |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 870 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 871 | // Extensions and truncates to/from 32-bit regs. |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 872 | def : Pat<(i64 (zext i32:$in)), |
| 873 | (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32), |
Hal Finkel | 0a3e33b | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 874 | 0, 32)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 875 | def : Pat<(i64 (anyext i32:$in)), |
| 876 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>; |
| 877 | def : Pat<(i32 (trunc i64:$in)), |
| 878 | (EXTRACT_SUBREG $in, sub_32)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 879 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 880 | // Extending loads with i64 targets. |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 881 | def : Pat<(zextloadi1 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 882 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 883 | def : Pat<(zextloadi1 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 884 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 885 | def : Pat<(extloadi1 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 886 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 887 | def : Pat<(extloadi1 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 888 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 889 | def : Pat<(extloadi8 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 890 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 891 | def : Pat<(extloadi8 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 892 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 893 | def : Pat<(extloadi16 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 894 | (LHZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 895 | def : Pat<(extloadi16 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 896 | (LHZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 897 | def : Pat<(extloadi32 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 898 | (LWZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 899 | def : Pat<(extloadi32 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 900 | (LWZX8 xaddr:$src)>; |
| 901 | |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 902 | // Standard shifts. These are represented separately from the real shifts above |
| 903 | // so that we can distinguish between shifts that allow 6-bit and 7-bit shift |
| 904 | // amounts. |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 905 | def : Pat<(sra i64:$rS, i32:$rB), |
| 906 | (SRAD $rS, $rB)>; |
| 907 | def : Pat<(srl i64:$rS, i32:$rB), |
| 908 | (SRD $rS, $rB)>; |
| 909 | def : Pat<(shl i64:$rS, i32:$rB), |
| 910 | (SLD $rS, $rB)>; |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 911 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 912 | // SHL/SRL |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 913 | def : Pat<(shl i64:$in, (i32 imm:$imm)), |
| 914 | (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>; |
| 915 | def : Pat<(srl i64:$in, (i32 imm:$imm)), |
| 916 | (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 917 | |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 918 | // ROTL |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 919 | def : Pat<(rotl i64:$in, i32:$sh), |
| 920 | (RLDCL $in, $sh, 0)>; |
| 921 | def : Pat<(rotl i64:$in, (i32 imm:$imm)), |
| 922 | (RLDICL $in, imm:$imm, 0)>; |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 923 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 924 | // Hi and Lo for Darwin Global Addresses. |
| 925 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>; |
| 926 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>; |
| 927 | def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>; |
| 928 | def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>; |
| 929 | def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>; |
| 930 | def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>; |
Bob Wilson | 3d90dbe | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 931 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>; |
| 932 | def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 933 | def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in), |
| 934 | (ADDIS8 $in, tglobaltlsaddr:$g)>; |
| 935 | def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in), |
| 936 | (ADDI8L $in, tglobaltlsaddr:$g)>; |
| 937 | def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)), |
| 938 | (ADDIS8 $in, tglobaladdr:$g)>; |
| 939 | def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)), |
| 940 | (ADDIS8 $in, tconstpool:$g)>; |
| 941 | def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)), |
| 942 | (ADDIS8 $in, tjumptable:$g)>; |
| 943 | def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)), |
| 944 | (ADDIS8 $in, tblockaddress:$g)>; |
Hal Finkel | 08a215c | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 945 | |
| 946 | // Patterns to match r+r indexed loads and stores for |
| 947 | // addresses without at least 4-byte alignment. |
| 948 | def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)), |
| 949 | (LWAX xoaddr:$src)>; |
| 950 | def : Pat<(i64 (unaligned4load xoaddr:$src)), |
| 951 | (LDX xoaddr:$src)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 952 | def : Pat<(unaligned4store i64:$rS, xoaddr:$dst), |
| 953 | (STDX $rS, xoaddr:$dst)>; |
Hal Finkel | 08a215c | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 954 | |