blob: 29f5765d5e10e9a90e5133e36146e400ed96bab0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
58 return new TargetLoweringObjectFileMachO();
59 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000297 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000298 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000299 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000300
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000302 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000303 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000304 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000308 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
310 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
311 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
312 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000313 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000316 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
317 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
318 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000319 if (Subtarget->is64Bit()) {
320 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
321 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
322 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Evan Chengd2cde682008-03-10 19:38:10 +0000325 if (Subtarget->hasSSE1())
326 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000327
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328 if (!Subtarget->hasSSE2())
329 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
330
Mon P Wang63307c32008-05-05 19:05:59 +0000331 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
335 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000336
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
339 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
340 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000341
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000342 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000343 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
348 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
349 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000350 }
351
Dan Gohman7f460202008-06-30 20:59:49 +0000352 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
353 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000354 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000355 if (!Subtarget->isTargetDarwin() &&
356 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000357 !Subtarget->isTargetCygMing()) {
358 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
359 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
360 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000361
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
364 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
365 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
366 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000367 setExceptionPointerRegister(X86::RAX);
368 setExceptionSelectorRegister(X86::RDX);
369 } else {
370 setExceptionPointerRegister(X86::EAX);
371 setExceptionSelectorRegister(X86::EDX);
372 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000373 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000374 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
375
Duncan Sandsf7331b32007-09-11 14:10:23 +0000376 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000377
Chris Lattnerda68d302008-01-15 21:58:22 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000379
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000383 if (Subtarget->is64Bit()) {
384 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000385 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000386 } else {
387 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000388 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000389 }
Evan Chengae642192007-03-02 23:16:35 +0000390
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 if (Subtarget->isTargetCygMing())
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
397 else
398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000399
Evan Chengc7ce29b2009-02-13 22:36:38 +0000400 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000403 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
404 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405
Evan Cheng223547a2006-01-31 22:28:30 +0000406 // Use ANDPD to simulate FABS.
407 setOperationAction(ISD::FABS , MVT::f64, Custom);
408 setOperationAction(ISD::FABS , MVT::f32, Custom);
409
410 // Use XORP to simulate FNEG.
411 setOperationAction(ISD::FNEG , MVT::f64, Custom);
412 setOperationAction(ISD::FNEG , MVT::f32, Custom);
413
Evan Cheng68c47cb2007-01-05 07:55:56 +0000414 // Use ANDPD and ORPD to simulate FCOPYSIGN.
415 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
416 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
417
Evan Chengd25e9e82006-02-02 00:28:23 +0000418 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f64, Expand);
420 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421 setOperationAction(ISD::FSIN , MVT::f32, Expand);
422 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423
Chris Lattnera54aa942006-01-29 06:26:08 +0000424 // Expand FP immediates into loads from the stack, except for the special
425 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000426 addLegalFPImmediate(APFloat(+0.0)); // xorpd
427 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // Use SSE for f32, x87 for f64.
430 // Set up the FP register classes.
431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
433
434 // Use ANDPS to simulate FABS.
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
436
437 // Use XORP to simulate FNEG.
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
439
440 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
441
442 // Use ANDPS and ORPS to simulate FCOPYSIGN.
443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
445
446 // We don't support sin/cos/fmod
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449
Nate Begemane1795842008-02-14 08:57:00 +0000450 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
456
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000463 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000466
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 if (!UnsafeFPMath) {
473 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
474 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
475 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000485
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000487 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
491 {
492 bool ignored;
493 APFloat TmpFlt(+0.0);
494 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
495 &ignored);
496 addLegalFPImmediate(TmpFlt); // FLD0
497 TmpFlt.changeSign();
498 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
499 APFloat TmpFlt2(+1.0);
500 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
501 &ignored);
502 addLegalFPImmediate(TmpFlt2); // FLD1
503 TmpFlt2.changeSign();
504 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
505 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Evan Chengc7ce29b2009-02-13 22:36:38 +0000507 if (!UnsafeFPMath) {
508 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
510 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000511 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000512
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Mon P Wangf007a8b2008-11-06 05:31:54 +0000524 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000525 // (for widening) or expand (for scalarization). Then we will selectively
526 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000527 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
528 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000542 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000544 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000545 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000568 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000573 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000577 }
578
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
580 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000581 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000585 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000586 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000588 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
589 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
590 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000591 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000592
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000593 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
594 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
595 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000596 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000597
Bill Wendling74027e92007-03-15 21:24:36 +0000598 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
599 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
600
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
609 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000611 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000612 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000616
617 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000620 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000624
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000628 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000631 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000633 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000635 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000640
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645
Evan Cheng52672b82008-07-22 18:39:19 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000650
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000653 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000654 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
655 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
656 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
657 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
658 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000659 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
661 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 }
663
Evan Cheng92722532009-03-26 23:06:32 +0000664 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
666
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000671 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
672 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000678 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 }
680
Evan Cheng92722532009-03-26 23:06:32 +0000681 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000684 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
685 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
692 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
693 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000694 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000695 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
697 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
698 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000699 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000700 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000701 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
702 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
703 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
704 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000705 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
706 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000707
Nate Begeman30a0de92008-07-17 16:51:19 +0000708 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000712
Evan Chengf7c378e2006-04-10 07:23:14 +0000713 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000718
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000720 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
721 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000724 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000725 // Do not attempt to custom lower non-128-bit vectors
726 if (!VT.is128BitVector())
727 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Nate Begemancdd1eec2008-02-12 22:51:28 +0000740 if (Subtarget->is64Bit()) {
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000745 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000746 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
747 MVT VT = (MVT::SimpleValueType)i;
748
749 // Do not attempt to promote non-128-bit vectors
750 if (!VT.is128BitVector()) {
751 continue;
752 }
753 setOperationAction(ISD::AND, VT, Promote);
754 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
755 setOperationAction(ISD::OR, VT, Promote);
756 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, VT, Promote);
758 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, VT, Promote);
760 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, VT, Promote);
762 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Eli Friedman23ef1052009-06-06 03:57:58 +0000773 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
774 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
775 if (!DisableMMX && Subtarget->hasMMX()) {
776 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
778 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000780
Nate Begeman14d12ca2008-02-11 04:19:36 +0000781 if (Subtarget->hasSSE41()) {
782 // FIXME: Do we need to handle scalar-to-vector here?
783 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
784
785 // i8 and i16 vectors are custom , because the source register and source
786 // source memory operand types are not the same width. f32 vectors are
787 // custom since the immediate controlling the insert encodes additional
788 // information.
789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
793
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798
799 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000802 }
803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Nate Begeman30a0de92008-07-17 16:51:19 +0000805 if (Subtarget->hasSSE42()) {
806 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
David Greene9b9838d2009-06-29 16:47:10 +0000809 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000810 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
812 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
814
David Greene9b9838d2009-06-29 16:47:10 +0000815 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
816 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
817 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
819 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
825 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
826 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
827 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
828 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
829 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
830
831 // Operations to consider commented out -v16i16 v32i8
832 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
833 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
834 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
835 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
836 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
838 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
839 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
846
847 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
848 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
849 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
850 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
851
852 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
853 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
854 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
857
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
859 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
864
865#if 0
866 // Not sure we want to do this since there are no 256-bit integer
867 // operations in AVX
868
869 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
870 // This includes 256-bit vectors
871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
872 MVT VT = (MVT::SimpleValueType)i;
873
874 // Do not attempt to custom lower non-power-of-2 vectors
875 if (!isPowerOf2_32(VT.getVectorNumElements()))
876 continue;
877
878 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
881 }
882
883 if (Subtarget->is64Bit()) {
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
886 }
887#endif
888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
894 // Including 256-bit vectors
895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
896 MVT VT = (MVT::SimpleValueType)i;
897
898 if (!VT.is256BitVector()) {
899 continue;
900 }
901 setOperationAction(ISD::AND, VT, Promote);
902 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
903 setOperationAction(ISD::OR, VT, Promote);
904 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
905 setOperationAction(ISD::XOR, VT, Promote);
906 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
907 setOperationAction(ISD::LOAD, VT, Promote);
908 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
909 setOperationAction(ISD::SELECT, VT, Promote);
910 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
911 }
912
913 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
914#endif
915 }
916
Evan Cheng6be2c582006-04-05 23:38:46 +0000917 // We want to custom lower some of our intrinsics.
918 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
919
Bill Wendling74c37652008-12-09 22:08:41 +0000920 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000921 setOperationAction(ISD::SADDO, MVT::i32, Custom);
922 setOperationAction(ISD::SADDO, MVT::i64, Custom);
923 setOperationAction(ISD::UADDO, MVT::i32, Custom);
924 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000925 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
926 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
927 setOperationAction(ISD::USUBO, MVT::i32, Custom);
928 setOperationAction(ISD::USUBO, MVT::i64, Custom);
929 setOperationAction(ISD::SMULO, MVT::i32, Custom);
930 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000931
Evan Chengd54f2d52009-03-31 19:38:51 +0000932 if (!Subtarget->is64Bit()) {
933 // These libcalls are not available in 32-bit.
934 setLibcallName(RTLIB::SHL_I128, 0);
935 setLibcallName(RTLIB::SRL_I128, 0);
936 setLibcallName(RTLIB::SRA_I128, 0);
937 }
938
Evan Cheng206ee9d2006-07-07 08:33:52 +0000939 // We have target-specific dag combine patterns for the following nodes:
940 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000941 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000942 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000943 setTargetDAGCombine(ISD::SHL);
944 setTargetDAGCombine(ISD::SRA);
945 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000946 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000947 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000948 if (Subtarget->is64Bit())
949 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951 computeRegisterProperties();
952
Evan Cheng87ed7162006-02-14 08:25:08 +0000953 // FIXME: These should be based on subtarget info. Plus, the values should
954 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000955 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
956 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
957 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000958 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000959 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000960 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000961}
962
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963
Duncan Sands5480c042009-01-01 15:52:00 +0000964MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965 return MVT::i8;
966}
967
968
Evan Cheng29286502008-01-23 23:17:41 +0000969/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
970/// the desired ByVal argument alignment.
971static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
972 if (MaxAlign == 16)
973 return;
974 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
975 if (VTy->getBitWidth() == 128)
976 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000977 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
978 unsigned EltAlign = 0;
979 getMaxByValAlign(ATy->getElementType(), EltAlign);
980 if (EltAlign > MaxAlign)
981 MaxAlign = EltAlign;
982 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
983 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
984 unsigned EltAlign = 0;
985 getMaxByValAlign(STy->getElementType(i), EltAlign);
986 if (EltAlign > MaxAlign)
987 MaxAlign = EltAlign;
988 if (MaxAlign == 16)
989 break;
990 }
991 }
992 return;
993}
994
995/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
996/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000997/// that contain SSE vectors are placed at 16-byte boundaries while the rest
998/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000999unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001000 if (Subtarget->is64Bit()) {
1001 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001002 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001003 if (TyAlign > 8)
1004 return TyAlign;
1005 return 8;
1006 }
1007
Evan Cheng29286502008-01-23 23:17:41 +00001008 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001009 if (Subtarget->hasSSE1())
1010 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001011 return Align;
1012}
Chris Lattner2b02a442007-02-25 08:29:00 +00001013
Evan Chengf0df0312008-05-15 08:39:06 +00001014/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001015/// and store operations as a result of memset, memcpy, and memmove
1016/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001017/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001019X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001020 bool isSrcConst, bool isSrcStr,
1021 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001022 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1023 // linux. This is because the stack realignment code can't handle certain
1024 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001025 const Function *F = DAG.getMachineFunction().getFunction();
1026 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1027 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1029 return MVT::v4i32;
1030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1031 return MVT::v4f32;
1032 }
Evan Chengf0df0312008-05-15 08:39:06 +00001033 if (Subtarget->is64Bit() && Size >= 8)
1034 return MVT::i64;
1035 return MVT::i32;
1036}
1037
Evan Chengcc415862007-11-09 01:32:10 +00001038/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1039/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001040SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001041 SelectionDAG &DAG) const {
1042 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001044 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 // This doesn't have DebugLoc associated with it, but is not really the
1046 // same as a Register.
1047 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1048 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001049 return Table;
1050}
1051
Bill Wendlingb4202b82009-07-01 18:50:55 +00001052/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001053unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1054 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1055}
1056
Chris Lattner2b02a442007-02-25 08:29:00 +00001057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner59ed56b2007-02-28 04:55:35 +00001061#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001063/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001066 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner9774c912007-02-27 05:28:59 +00001068 SmallVector<CCValAssign, 16> RVLocs;
1069 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001070 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001071 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001072 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001074 // If this is the first return lowered for this function, add the regs to the
1075 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001077 for (unsigned i = 0; i != RVLocs.size(); ++i)
1078 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001079 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001080 }
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001084 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue TailCall = Chain;
1087 SDValue TargetAddress = TailCall.getOperand(1);
1088 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001089 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001090 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001091 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001092 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001095 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1096 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099 Operands.push_back(Chain.getOperand(0));
1100 Operands.push_back(TargetAddress);
1101 Operands.push_back(StackAdjustment);
1102 // Copy registers used by the call. Last operand is a flag so it is not
1103 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001104 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001105 Operands.push_back(Chain.getOperand(i));
1106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001107 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001108 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1116 // Operand #1 = Bytes To Pop
1117 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001119 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign &VA = RVLocs[i];
1122 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner447ff682008-03-11 03:23:40 +00001125 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1126 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 if (VA.getLocReg() == X86::ST0 ||
1128 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001129 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1130 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001131 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001132 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(ValToCopy);
1134 // Don't emit a copytoreg.
1135 continue;
1136 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001137
Evan Cheng242b38b2009-02-23 09:03:22 +00001138 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1139 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 if (Subtarget->is64Bit()) {
1141 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001142 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001143 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001144 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1145 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1146 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001147 }
1148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001150 Flag = Chain.getValue(1);
1151 }
Dan Gohman61a92132008-04-21 23:59:07 +00001152
1153 // The x86-64 ABI for returning structs by value requires that we copy
1154 // the sret argument into %rax for the return. We saved the argument into
1155 // a virtual register in the entry block, so now we copy the value out
1156 // and into %rax.
1157 if (Subtarget->is64Bit() &&
1158 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1159 MachineFunction &MF = DAG.getMachineFunction();
1160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161 unsigned Reg = FuncInfo->getSRetReturnReg();
1162 if (!Reg) {
1163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1164 FuncInfo->setSRetReturnReg(Reg);
1165 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001166 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001169 Flag = Chain.getValue(1);
1170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
1182
Chris Lattner3085e152007-02-25 08:59:22 +00001183/// LowerCallResult - Lower the result values of an ISD::CALL into the
1184/// appropriate copies out of appropriate physical registers. This assumes that
1185/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1186/// being lowered. The returns a SDNode with the same number of values as the
1187/// ISD::CALL.
1188SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001189LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001190 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001193 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001195 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001197 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001198 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001199 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner3085e152007-02-25 08:59:22 +00001203 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001205 CCValAssign &VA = RVLocs[i];
1206 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001209 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001210 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001211 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 }
1213
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // If this is a call to a function that returns an fp value on the floating
1215 // point stack, but where we prefer to use the value in xmm registers, copy
1216 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if ((VA.getLocReg() == X86::ST0 ||
1218 VA.getLocReg() == X86::ST1) &&
1219 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Evan Cheng79fb3b42009-02-20 20:43:02 +00001223 SDValue Val;
1224 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1226 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1228 MVT::v2i64, InFlag).getValue(1);
1229 Val = Chain.getValue(0);
1230 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1231 Val, DAG.getConstant(0, MVT::i64));
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 MVT::i64, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001237 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1238 } else {
1239 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1240 CopyVT, InFlag).getValue(1);
1241 Val = Chain.getValue(0);
1242 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001244
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001246 // Round the F80 the right size, which also moves to the appropriate xmm
1247 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001249 // This truncation won't change the value.
1250 DAG.getIntPtrConstant(1));
1251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001254 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001255
Chris Lattner3085e152007-02-25 08:59:22 +00001256 // Merge everything together with a MERGE_VALUES node.
1257 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001258 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1259 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001260}
1261
1262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001264// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001266// StdCall calling convention seems to be standard for many Windows' API
1267// routines and around. It differs from C calling convention just a little:
1268// callee should clean up the stack, not caller. Symbols should be also
1269// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001270// For info on fast calling convention see Fast Calling Convention (tail call)
1271// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001273/// CallIsStructReturn - Determines whether a CALL node uses struct return
1274/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001275static bool CallIsStructReturn(CallSDNode *TheCall) {
1276 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (!NumOps)
1278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001283/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1284/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001285static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001286 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!NumArgs)
1288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
1290 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001293/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1294/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001295/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001296bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001297 if (IsVarArg)
1298 return false;
1299
Dan Gohman095cc292008-09-13 01:54:27 +00001300 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 default:
1302 return false;
1303 case CallingConv::X86_StdCall:
1304 return !Subtarget->is64Bit();
1305 case CallingConv::X86_FastCall:
1306 return !Subtarget->is64Bit();
1307 case CallingConv::Fast:
1308 return PerformTailCallOpt;
1309 }
1310}
1311
Dan Gohman095cc292008-09-13 01:54:27 +00001312/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1313/// given CallingConvention value.
1314CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001315 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001316 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001317 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001318 else
1319 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001320 }
1321
Gordon Henriksen86737662008-01-05 16:56:59 +00001322 if (CC == CallingConv::X86_FastCall)
1323 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001324 else if (CC == CallingConv::Fast)
1325 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 else
1327 return CC_X86_32_C;
1328}
1329
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001330/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1331/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001332NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001333X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001334 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001335 if (CC == CallingConv::X86_FastCall)
1336 return FastCall;
1337 else if (CC == CallingConv::X86_StdCall)
1338 return StdCall;
1339 return None;
1340}
1341
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001342
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001343/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1344/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001345/// the specific parameter attribute. The copy will be passed as a byval
1346/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001347static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001348CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001349 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1350 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001352 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001353 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001354}
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001357 const CCValAssign &VA,
1358 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001359 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001361 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001362 ISD::ArgFlagsTy Flags =
1363 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001364 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001366
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001367 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001368 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001369 // In case of tail call optimization mark all arguments mutable. Since they
1370 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001371 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001372 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001374 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001375 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001376 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001377 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001378}
1379
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue
1381X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001382 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001384 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 const Function* Fn = MF.getFunction();
1387 if (Fn->hasExternalLinkage() &&
1388 Subtarget->isTargetCygMing() &&
1389 Fn->getName() == "main")
1390 FuncInfo->setForceFramePointer(true);
1391
1392 // Decorate the function name.
1393 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Evan Cheng1bc78042006-04-26 01:20:17 +00001395 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001397 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001398 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001400 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001401
1402 assert(!(isVarArg && CC == CallingConv::Fast) &&
1403 "Var args not supported with calling convention fastcc");
1404
Chris Lattner638402b2007-02-28 07:00:42 +00001405 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001406 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001407 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001408 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Dan Gohman475871a2008-07-27 21:46:04 +00001410 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001411 unsigned LastVal = ~0U;
1412 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1413 CCValAssign &VA = ArgLocs[i];
1414 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1415 // places.
1416 assert(VA.getValNo() != LastVal &&
1417 "Don't support value assigned to multiple locs yet");
1418 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Chris Lattnerf39f7712007-02-28 05:46:49 +00001420 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001421 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001422 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (RegVT == MVT::i32)
1424 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 else if (Is64Bit && RegVT == MVT::i64)
1426 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001427 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001429 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001430 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001431 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001432 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001433 else if (RegVT.isVector()) {
1434 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001435 if (!Is64Bit)
1436 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1437 else {
1438 // Darwin calling convention passes MMX values in either GPRs or
1439 // XMMs in x86-64. Other targets pass them in memory.
1440 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1441 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1442 RegVT = MVT::v2i64;
1443 } else {
1444 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1445 RegVT = MVT::i64;
1446 }
1447 }
1448 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001449 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001450 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001451
Bob Wilson998e1252009-04-20 18:36:57 +00001452 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001453 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001454
Chris Lattnerf39f7712007-02-28 05:46:49 +00001455 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1456 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1457 // right size.
1458 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001459 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001460 DAG.getValueType(VA.getValVT()));
1461 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001462 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001463 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001466 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Gordon Henriksen86737662008-01-05 16:56:59 +00001468 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001469 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001470 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001471 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001472 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001473 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1474 ArgValue, DAG.getConstant(0, MVT::i64));
1475 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001476 }
1477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattnerf39f7712007-02-28 05:46:49 +00001479 ArgValues.push_back(ArgValue);
1480 } else {
1481 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001482 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001484 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001485
Dan Gohman61a92132008-04-21 23:59:07 +00001486 // The x86-64 ABI for returning structs by value requires that we copy
1487 // the sret argument into %rax for the return. Save the argument into
1488 // a virtual register so that we can access it from the return points.
1489 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1490 MachineFunction &MF = DAG.getMachineFunction();
1491 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1492 unsigned Reg = FuncInfo->getSRetReturnReg();
1493 if (!Reg) {
1494 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1495 FuncInfo->setSRetReturnReg(Reg);
1496 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001497 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001498 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001499 }
1500
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001502 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001503 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001504 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 // If the function takes variable number of arguments, make a frame index for
1507 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001508 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1510 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1511 }
1512 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1514
1515 // FIXME: We should really autogenerate these arrays
1516 static const unsigned GPR64ArgRegsWin64[] = {
1517 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 static const unsigned XMMArgRegsWin64[] = {
1520 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1521 };
1522 static const unsigned GPR64ArgRegs64Bit[] = {
1523 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1524 };
1525 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1527 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1528 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001529 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1530
1531 if (IsWin64) {
1532 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1533 GPR64ArgRegs = GPR64ArgRegsWin64;
1534 XMMArgRegs = XMMArgRegsWin64;
1535 } else {
1536 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1537 GPR64ArgRegs = GPR64ArgRegs64Bit;
1538 XMMArgRegs = XMMArgRegs64Bit;
1539 }
1540 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1541 TotalNumIntRegs);
1542 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1543 TotalNumXMMRegs);
1544
Devang Patel578efa92009-06-05 21:57:13 +00001545 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001546 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001547 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001548 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001550 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001551 // Kernel mode asks for SSE to be disabled, so don't push them
1552 // on the stack.
1553 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001554
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 // For X86-64, if there are vararg parameters that are passed via
1556 // registers, then we must store them to their spots on the stack so they
1557 // may be loaded by deferencing the result of va_next.
1558 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1560 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1561 TotalNumXMMRegs * 16, 16);
1562
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001564 SmallVector<SDValue, 8> MemOps;
1565 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001566 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001567 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001568 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001569 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1570 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001571 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001572 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001573 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001574 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001576 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001577 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001579
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001581 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001582 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001586 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001588 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001589 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001591 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001592 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 }
1594 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001595 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001596 &MemOps[0], MemOps.size());
1597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001603 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001605 BytesCallerReserves = 0;
1606 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001607 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001609 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001612 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001613
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 if (!Is64Bit) {
1615 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1616 if (CC == CallingConv::X86_FastCall)
1617 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1618 }
Evan Cheng25caf632006-05-23 21:06:34 +00001619
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001620 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001621
Evan Cheng25caf632006-05-23 21:06:34 +00001622 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001623 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001624 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001625}
1626
Dan Gohman475871a2008-07-27 21:46:04 +00001627SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001628X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001630 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001632 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001633 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001634 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001636 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001637 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001638 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001639 }
Dale Johannesenace16102009-02-03 19:33:06 +00001640 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001641 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001642}
1643
Bill Wendling64e87322009-01-16 19:25:27 +00001644/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001646SDValue
1647X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001649 SDValue Chain,
1650 bool IsTailCall,
1651 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001652 int FPDiff,
1653 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 if (!IsTailCall || FPDiff==0) return Chain;
1655
1656 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001657 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001659
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001661 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001662 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001663}
1664
1665/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1666/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001667static SDValue
1668EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001670 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001671 // Store the return address to the appropriate stack slot.
1672 if (!FPDiff) return Chain;
1673 // Calculate the new stack slot for the return address.
1674 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001676 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001677 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001679 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001680 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001681 return Chain;
1682}
1683
Dan Gohman475871a2008-07-27 21:46:04 +00001684SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001686 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1687 SDValue Chain = TheCall->getChain();
1688 unsigned CC = TheCall->getCallingConv();
1689 bool isVarArg = TheCall->isVarArg();
1690 bool IsTailCall = TheCall->isTailCall() &&
1691 CC == CallingConv::Fast && PerformTailCallOpt;
1692 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001694 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001695 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001696
1697 assert(!(isVarArg && CC == CallingConv::Fast) &&
1698 "Var args not supported with calling convention fastcc");
1699
Chris Lattner638402b2007-02-28 07:00:42 +00001700 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001701 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001702 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001703 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001707 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
1711 if (IsTailCall) {
1712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
1727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001738 SDValue Arg = TheCall->getArg(i);
1739 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1740 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001741
Chris Lattner423c5f42007-02-28 05:31:48 +00001742 // Promote the value if needed.
1743 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001744 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001745 case CCValAssign::Full: break;
1746 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001747 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001748 break;
1749 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001750 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001751 break;
1752 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001753 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001754 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001755 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Chris Lattner423c5f42007-02-28 05:31:48 +00001757 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001758 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001759 MVT RegVT = VA.getLocVT();
1760 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001761 switch (VA.getLocReg()) {
1762 default:
1763 break;
1764 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1765 case X86::R8: {
1766 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001767 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001768 break;
1769 }
1770 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1771 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1772 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001773 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1774 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001775 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001776 break;
1777 }
1778 }
1779 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001780 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1781 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001783 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001784 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001785 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001786
Dan Gohman095cc292008-09-13 01:54:27 +00001787 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1788 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001789 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001790 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001791 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Evan Cheng32fe1032006-05-25 00:59:30 +00001793 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001794 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001795 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001796
Evan Cheng347d5f72006-04-28 21:29:37 +00001797 // Build a sequence of copy-to-reg nodes chained together with token chain
1798 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 // Tail call byval lowering might overwrite argument registers so in case of
1801 // tail call optimization the copies to registers are lowered later.
1802 if (!IsTailCall)
1803 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001804 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001805 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001806 InFlag = Chain.getValue(1);
1807 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001808
Chris Lattner951bf7d2009-07-09 02:44:11 +00001809
Chris Lattner88e1fd52009-07-09 04:24:46 +00001810 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001811 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1812 // GOT pointer.
1813 if (!IsTailCall) {
1814 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1815 DAG.getNode(X86ISD::GlobalBaseReg,
1816 DebugLoc::getUnknownLoc(),
1817 getPointerTy()),
1818 InFlag);
1819 InFlag = Chain.getValue(1);
1820 } else {
1821 // If we are tail calling and generating PIC/GOT style code load the
1822 // address of the callee into ECX. The value in ecx is used as target of
1823 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1824 // for tail calls on PIC/GOT architectures. Normally we would just put the
1825 // address of GOT into ebx and then call target@PLT. But for tail calls
1826 // ebx would be restored (since ebx is callee saved) before jumping to the
1827 // target@PLT.
1828
1829 // Note: The actual moving to ECX is done further down.
1830 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1831 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1832 !G->getGlobal()->hasProtectedVisibility())
1833 Callee = LowerGlobalAddress(Callee, DAG);
1834 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001835 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001836 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001837 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001838
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 if (Is64Bit && isVarArg) {
1840 // From AMD64 ABI document:
1841 // For calls that may call functions that use varargs or stdargs
1842 // (prototype-less calls or calls to functions containing ellipsis (...) in
1843 // the declaration) %al is used as hidden argument to specify the number
1844 // of SSE registers used. The contents of %al do not need to match exactly
1845 // the number of registers, but must be an ubound on the number of SSE
1846 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001847
1848 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 // Count the number of XMM registers allocated.
1850 static const unsigned XMMArgRegs[] = {
1851 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1852 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1853 };
1854 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001856 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001857
Dale Johannesendd64c412009-02-04 00:33:20 +00001858 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1860 InFlag = Chain.getValue(1);
1861 }
1862
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001863
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001864 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001865 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SmallVector<SDValue, 8> MemOpChains2;
1867 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001869 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001870 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1872 CCValAssign &VA = ArgLocs[i];
1873 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001874 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001875 SDValue Arg = TheCall->getArg(i);
1876 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 // Create frame index.
1878 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001881 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001882
Duncan Sands276dcbd2008-03-21 09:14:45 +00001883 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001884 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001886 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001888 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001889 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890
1891 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001894 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001895 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001896 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001897 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001898 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 }
1900 }
1901
1902 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001904 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001905
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 // Copy arguments to their registers.
1907 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001908 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001909 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 InFlag = Chain.getValue(1);
1911 }
Dan Gohman475871a2008-07-27 21:46:04 +00001912 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001913
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001915 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001916 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001917 }
1918
Evan Cheng32fe1032006-05-25 00:59:30 +00001919 // If the callee is a GlobalAddress node (quite common, every direct call is)
1920 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001921 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001922 // We should use extra load for direct calls to dllimported functions in
1923 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001924 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001925 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001926 unsigned char OpFlags = 0;
1927
1928 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1929 // external symbols most go through the PLT in PIC mode. If the symbol
1930 // has hidden or protected visibility, or if it is static or local, then
1931 // we don't need to use the PLT - we can directly call it.
1932 if (Subtarget->isTargetELF() &&
1933 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001934 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001935 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001936 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001937 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1938 Subtarget->getDarwinVers() < 9) {
1939 // PC-relative references to external symbols should go through $stub,
1940 // unless we're building with the leopard linker or later, which
1941 // automatically synthesizes these stubs.
1942 OpFlags = X86II::MO_DARWIN_STUB;
1943 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001944
Chris Lattner74e726e2009-07-09 05:27:35 +00001945 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001946 G->getOffset(), OpFlags);
1947 }
Bill Wendling056292f2008-09-16 21:48:12 +00001948 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001949 unsigned char OpFlags = 0;
1950
1951 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1952 // symbols should go through the PLT.
1953 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001954 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001955 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001956 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001957 Subtarget->getDarwinVers() < 9) {
1958 // PC-relative references to external symbols should go through $stub,
1959 // unless we're building with the leopard linker or later, which
1960 // automatically synthesizes these stubs.
1961 OpFlags = X86II::MO_DARWIN_STUB;
1962 }
1963
Chris Lattner48a7d022009-07-09 05:02:21 +00001964 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1965 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001967 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001968
Dale Johannesendd64c412009-02-04 00:33:20 +00001969 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001970 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001971 Callee,InFlag);
1972 Callee = DAG.getRegister(Opc, getPointerTy());
1973 // Add register as live out.
1974 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Chris Lattnerd96d0722007-02-25 06:40:16 +00001977 // Returns a chain & a flag for retval copy to use.
1978 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001979 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001980
1981 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001982 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1983 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001985
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 // Returns a chain & a flag for retval copy to use.
1987 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1988 Ops.clear();
1989 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001990
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001991 Ops.push_back(Chain);
1992 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001993
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 if (IsTailCall)
1995 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001996
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 // Add argument registers to the end of the list so that they are known live
1998 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001999 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2000 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2001 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002002
Evan Cheng586ccac2008-03-18 23:36:35 +00002003 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00002004 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002005 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2006
2007 // Add an implicit use of AL for x86 vararg functions.
2008 if (Is64Bit && isVarArg)
2009 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
2010
Gabor Greifba36cb52008-08-28 21:40:38 +00002011 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002012 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002013
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002015 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00002017 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002018 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002019
Gabor Greifba36cb52008-08-28 21:40:38 +00002020 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 }
2022
Dale Johannesenace16102009-02-03 19:33:06 +00002023 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002024 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002025
Chris Lattner2d297092006-05-23 18:50:38 +00002026 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002028 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002030 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002031 // If this is is a call to a struct-return function, the callee
2032 // pops the hidden struct pointer, so we have to push it back.
2033 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Gordon Henriksenae636f82008-01-03 16:47:34 +00002038 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002039 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002040 DAG.getIntPtrConstant(NumBytes, true),
2041 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2042 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002043 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002044 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002045
Chris Lattner3085e152007-02-25 08:59:22 +00002046 // Handle result values, copying them out of physregs into vregs that we
2047 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002048 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002049 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002050}
2051
Evan Cheng25ab6902006-09-08 06:48:29 +00002052
2053//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002054// Fast Calling Convention (tail call) implementation
2055//===----------------------------------------------------------------------===//
2056
2057// Like std call, callee cleans arguments, convention except that ECX is
2058// reserved for storing the tail called function address. Only 2 registers are
2059// free for argument passing (inreg). Tail call optimization is performed
2060// provided:
2061// * tailcallopt is enabled
2062// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002063// On X86_64 architecture with GOT-style position independent code only local
2064// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002065// To keep the stack aligned according to platform abi the function
2066// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2067// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002068// If a tail called function callee has more arguments than the caller the
2069// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002070// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071// original REtADDR, but before the saved framepointer or the spilled registers
2072// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2073// stack layout:
2074// arg1
2075// arg2
2076// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002077// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002078// move area ]
2079// (possible EBP)
2080// ESI
2081// EDI
2082// local1 ..
2083
2084/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2085/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002086unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002087 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002088 MachineFunction &MF = DAG.getMachineFunction();
2089 const TargetMachine &TM = MF.getTarget();
2090 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2091 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002093 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002094 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002095 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2096 // Number smaller than 12 so just add the difference.
2097 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2098 } else {
2099 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002100 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002101 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002102 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002103 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104}
2105
2106/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002107/// following the call is a return. A function is eligible if caller/callee
2108/// calling conventions match, currently only fastcc supports tail calls, and
2109/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002110bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002112 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002113 if (!PerformTailCallOpt)
2114 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002115
Dan Gohman095cc292008-09-13 01:54:27 +00002116 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002117 unsigned CallerCC =
2118 DAG.getMachineFunction().getFunction()->getCallingConv();
2119 unsigned CalleeCC = TheCall->getCallingConv();
2120 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2121 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002122 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002123
2124 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002125}
2126
Dan Gohman3df24e62008-09-03 23:12:08 +00002127FastISel *
2128X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002129 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002130 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002131 DenseMap<const Value *, unsigned> &vm,
2132 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002133 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002134 DenseMap<const AllocaInst *, int> &am
2135#ifndef NDEBUG
2136 , SmallSet<Instruction*, 8> &cil
2137#endif
2138 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002139 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002140#ifndef NDEBUG
2141 , cil
2142#endif
2143 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002144}
2145
2146
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002147//===----------------------------------------------------------------------===//
2148// Other Lowering Hooks
2149//===----------------------------------------------------------------------===//
2150
2151
Dan Gohman475871a2008-07-27 21:46:04 +00002152SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002153 MachineFunction &MF = DAG.getMachineFunction();
2154 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2155 int ReturnAddrIndex = FuncInfo->getRAIndex();
2156
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002157 if (ReturnAddrIndex == 0) {
2158 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002159 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002160 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002161 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002162 }
2163
Evan Cheng25ab6902006-09-08 06:48:29 +00002164 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002165}
2166
2167
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002168/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2169/// specific condition code, returning the condition code and the LHS/RHS of the
2170/// comparison to make.
2171static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2172 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002173 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002174 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2175 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2176 // X > -1 -> X == 0, jump !sign.
2177 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002178 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002179 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2180 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002181 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002182 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002183 // X < 1 -> X <= 0
2184 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002185 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002186 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002187 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Evan Chengd9558e02006-01-06 00:43:03 +00002189 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002190 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002191 case ISD::SETEQ: return X86::COND_E;
2192 case ISD::SETGT: return X86::COND_G;
2193 case ISD::SETGE: return X86::COND_GE;
2194 case ISD::SETLT: return X86::COND_L;
2195 case ISD::SETLE: return X86::COND_LE;
2196 case ISD::SETNE: return X86::COND_NE;
2197 case ISD::SETULT: return X86::COND_B;
2198 case ISD::SETUGT: return X86::COND_A;
2199 case ISD::SETULE: return X86::COND_BE;
2200 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002201 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Chris Lattner4c78e022008-12-23 23:42:27 +00002204 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002205
Chris Lattner4c78e022008-12-23 23:42:27 +00002206 // If LHS is a foldable load, but RHS is not, flip the condition.
2207 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2208 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2209 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2210 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002211 }
2212
Chris Lattner4c78e022008-12-23 23:42:27 +00002213 switch (SetCCOpcode) {
2214 default: break;
2215 case ISD::SETOLT:
2216 case ISD::SETOLE:
2217 case ISD::SETUGT:
2218 case ISD::SETUGE:
2219 std::swap(LHS, RHS);
2220 break;
2221 }
2222
2223 // On a floating point condition, the flags are set as follows:
2224 // ZF PF CF op
2225 // 0 | 0 | 0 | X > Y
2226 // 0 | 0 | 1 | X < Y
2227 // 1 | 0 | 0 | X == Y
2228 // 1 | 1 | 1 | unordered
2229 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002230 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002231 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002232 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002233 case ISD::SETOLT: // flipped
2234 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002235 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002236 case ISD::SETOLE: // flipped
2237 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002238 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002239 case ISD::SETUGT: // flipped
2240 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002241 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 case ISD::SETUGE: // flipped
2243 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002245 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002246 case ISD::SETNE: return X86::COND_NE;
2247 case ISD::SETUO: return X86::COND_P;
2248 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002249 }
Evan Chengd9558e02006-01-06 00:43:03 +00002250}
2251
Evan Cheng4a460802006-01-11 00:33:36 +00002252/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2253/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002254/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002255static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002256 switch (X86CC) {
2257 default:
2258 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002259 case X86::COND_B:
2260 case X86::COND_BE:
2261 case X86::COND_E:
2262 case X86::COND_P:
2263 case X86::COND_A:
2264 case X86::COND_AE:
2265 case X86::COND_NE:
2266 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002267 return true;
2268 }
2269}
2270
Nate Begeman9008ca62009-04-27 18:41:29 +00002271/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2272/// the specified range (L, H].
2273static bool isUndefOrInRange(int Val, int Low, int Hi) {
2274 return (Val < 0) || (Val >= Low && Val < Hi);
2275}
2276
2277/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2278/// specified value.
2279static bool isUndefOrEqual(int Val, int CmpVal) {
2280 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002281 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002282 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002283}
2284
Nate Begeman9008ca62009-04-27 18:41:29 +00002285/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2286/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2287/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002288static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002289 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2290 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2291 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2292 return (Mask[0] < 2 && Mask[1] < 2);
2293 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002294}
2295
Nate Begeman9008ca62009-04-27 18:41:29 +00002296bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2297 SmallVector<int, 8> M;
2298 N->getMask(M);
2299 return ::isPSHUFDMask(M, N->getValueType(0));
2300}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002301
Nate Begeman9008ca62009-04-27 18:41:29 +00002302/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2303/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002304static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002305 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002306 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002307
2308 // Lower quadword copied in order or undef.
2309 for (int i = 0; i != 4; ++i)
2310 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002311 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002312
Evan Cheng506d3df2006-03-29 23:07:14 +00002313 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002314 for (int i = 4; i != 8; ++i)
2315 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002316 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002317
Evan Cheng506d3df2006-03-29 23:07:14 +00002318 return true;
2319}
2320
Nate Begeman9008ca62009-04-27 18:41:29 +00002321bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2322 SmallVector<int, 8> M;
2323 N->getMask(M);
2324 return ::isPSHUFHWMask(M, N->getValueType(0));
2325}
Evan Cheng506d3df2006-03-29 23:07:14 +00002326
Nate Begeman9008ca62009-04-27 18:41:29 +00002327/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2328/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002329static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002330 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002331 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002332
Rafael Espindola15684b22009-04-24 12:40:33 +00002333 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002334 for (int i = 4; i != 8; ++i)
2335 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002336 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002337
Rafael Espindola15684b22009-04-24 12:40:33 +00002338 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002339 for (int i = 0; i != 4; ++i)
2340 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002341 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002342
Rafael Espindola15684b22009-04-24 12:40:33 +00002343 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002344}
2345
Nate Begeman9008ca62009-04-27 18:41:29 +00002346bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2347 SmallVector<int, 8> M;
2348 N->getMask(M);
2349 return ::isPSHUFLWMask(M, N->getValueType(0));
2350}
2351
Evan Cheng14aed5e2006-03-24 01:18:28 +00002352/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2353/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002354static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002355 int NumElems = VT.getVectorNumElements();
2356 if (NumElems != 2 && NumElems != 4)
2357 return false;
2358
2359 int Half = NumElems / 2;
2360 for (int i = 0; i < Half; ++i)
2361 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002362 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 for (int i = Half; i < NumElems; ++i)
2364 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002365 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002366
Evan Cheng14aed5e2006-03-24 01:18:28 +00002367 return true;
2368}
2369
Nate Begeman9008ca62009-04-27 18:41:29 +00002370bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2371 SmallVector<int, 8> M;
2372 N->getMask(M);
2373 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002374}
2375
Evan Cheng213d2cf2007-05-17 18:45:50 +00002376/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002377/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2378/// half elements to come from vector 1 (which would equal the dest.) and
2379/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002380static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 int NumElems = VT.getVectorNumElements();
2382
2383 if (NumElems != 2 && NumElems != 4)
2384 return false;
2385
2386 int Half = NumElems / 2;
2387 for (int i = 0; i < Half; ++i)
2388 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002389 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 for (int i = Half; i < NumElems; ++i)
2391 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002392 return false;
2393 return true;
2394}
2395
Nate Begeman9008ca62009-04-27 18:41:29 +00002396static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2397 SmallVector<int, 8> M;
2398 N->getMask(M);
2399 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002400}
2401
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002402/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2403/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002404bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2405 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002406 return false;
2407
Evan Cheng2064a2b2006-03-28 06:50:32 +00002408 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2410 isUndefOrEqual(N->getMaskElt(1), 7) &&
2411 isUndefOrEqual(N->getMaskElt(2), 2) &&
2412 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002413}
2414
Evan Cheng5ced1d82006-04-06 23:23:56 +00002415/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2416/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002417bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2418 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002419
Evan Cheng5ced1d82006-04-06 23:23:56 +00002420 if (NumElems != 2 && NumElems != 4)
2421 return false;
2422
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002424 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002426
Evan Chengc5cdff22006-04-07 21:53:05 +00002427 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002429 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002430
2431 return true;
2432}
2433
2434/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002435/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2436/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002437bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2438 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002439
Evan Cheng5ced1d82006-04-06 23:23:56 +00002440 if (NumElems != 2 && NumElems != 4)
2441 return false;
2442
Evan Chengc5cdff22006-04-07 21:53:05 +00002443 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002444 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002446
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 for (unsigned i = 0; i < NumElems/2; ++i)
2448 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002449 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002450
2451 return true;
2452}
2453
Nate Begeman9008ca62009-04-27 18:41:29 +00002454/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2455/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2456/// <2, 3, 2, 3>
2457bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2458 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2459
2460 if (NumElems != 4)
2461 return false;
2462
2463 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2464 isUndefOrEqual(N->getMaskElt(1), 3) &&
2465 isUndefOrEqual(N->getMaskElt(2), 2) &&
2466 isUndefOrEqual(N->getMaskElt(3), 3);
2467}
2468
Evan Cheng0038e592006-03-28 00:39:58 +00002469/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2470/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002471static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002472 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002474 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002475 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002476
2477 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2478 int BitI = Mask[i];
2479 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002480 if (!isUndefOrEqual(BitI, j))
2481 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002482 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002483 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002484 return false;
2485 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002486 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002487 return false;
2488 }
Evan Cheng0038e592006-03-28 00:39:58 +00002489 }
Evan Cheng0038e592006-03-28 00:39:58 +00002490 return true;
2491}
2492
Nate Begeman9008ca62009-04-27 18:41:29 +00002493bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2494 SmallVector<int, 8> M;
2495 N->getMask(M);
2496 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002497}
2498
Evan Cheng4fcb9222006-03-28 02:43:26 +00002499/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2500/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002501static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002502 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002504 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002505 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002506
2507 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2508 int BitI = Mask[i];
2509 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002510 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002511 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002512 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002513 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002514 return false;
2515 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002516 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002517 return false;
2518 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002519 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002520 return true;
2521}
2522
Nate Begeman9008ca62009-04-27 18:41:29 +00002523bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2524 SmallVector<int, 8> M;
2525 N->getMask(M);
2526 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002527}
2528
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002529/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2530/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2531/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002532static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002534 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002535 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002536
2537 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2538 int BitI = Mask[i];
2539 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002540 if (!isUndefOrEqual(BitI, j))
2541 return false;
2542 if (!isUndefOrEqual(BitI1, j))
2543 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002544 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002545 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002546}
2547
Nate Begeman9008ca62009-04-27 18:41:29 +00002548bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2549 SmallVector<int, 8> M;
2550 N->getMask(M);
2551 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2552}
2553
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002554/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2555/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2556/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002557static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002559 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2560 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002561
2562 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2563 int BitI = Mask[i];
2564 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002565 if (!isUndefOrEqual(BitI, j))
2566 return false;
2567 if (!isUndefOrEqual(BitI1, j))
2568 return false;
2569 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002570 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002571}
2572
Nate Begeman9008ca62009-04-27 18:41:29 +00002573bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2574 SmallVector<int, 8> M;
2575 N->getMask(M);
2576 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2577}
2578
Evan Cheng017dcc62006-04-21 01:05:10 +00002579/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2580/// specifies a shuffle of elements that is suitable for input to MOVSS,
2581/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002582static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002583 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002584 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002585
2586 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002587
2588 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002589 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002590
2591 for (int i = 1; i < NumElts; ++i)
2592 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002593 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002594
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002595 return true;
2596}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002597
Nate Begeman9008ca62009-04-27 18:41:29 +00002598bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2599 SmallVector<int, 8> M;
2600 N->getMask(M);
2601 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002602}
2603
Evan Cheng017dcc62006-04-21 01:05:10 +00002604/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2605/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002606/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002607static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 bool V2IsSplat = false, bool V2IsUndef = false) {
2609 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002610 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002611 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002612
2613 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002614 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615
2616 for (int i = 1; i < NumOps; ++i)
2617 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2618 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2619 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002620 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002621
Evan Cheng39623da2006-04-20 08:58:49 +00002622 return true;
2623}
2624
Nate Begeman9008ca62009-04-27 18:41:29 +00002625static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002626 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 SmallVector<int, 8> M;
2628 N->getMask(M);
2629 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002630}
2631
Evan Chengd9539472006-04-14 21:59:03 +00002632/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2633/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002634bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2635 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002636 return false;
2637
2638 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002639 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 int Elt = N->getMaskElt(i);
2641 if (Elt >= 0 && Elt != 1)
2642 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002643 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002644
2645 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002646 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 int Elt = N->getMaskElt(i);
2648 if (Elt >= 0 && Elt != 3)
2649 return false;
2650 if (Elt == 3)
2651 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002652 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002653 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002655 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002656}
2657
2658/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2659/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002660bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2661 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002662 return false;
2663
2664 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 for (unsigned i = 0; i < 2; ++i)
2666 if (N->getMaskElt(i) > 0)
2667 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002668
2669 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002670 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 int Elt = N->getMaskElt(i);
2672 if (Elt >= 0 && Elt != 2)
2673 return false;
2674 if (Elt == 2)
2675 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002676 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002678 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002679}
2680
Evan Cheng0b457f02008-09-25 20:50:48 +00002681/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2682/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002683bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2684 int e = N->getValueType(0).getVectorNumElements() / 2;
2685
2686 for (int i = 0; i < e; ++i)
2687 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002688 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 for (int i = 0; i < e; ++i)
2690 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002691 return false;
2692 return true;
2693}
2694
Evan Cheng63d33002006-03-22 08:01:21 +00002695/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2696/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2697/// instructions.
2698unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2700 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2701
Evan Chengb9df0ca2006-03-22 02:53:00 +00002702 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2703 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 for (int i = 0; i < NumOperands; ++i) {
2705 int Val = SVOp->getMaskElt(NumOperands-i-1);
2706 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002707 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002708 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002709 if (i != NumOperands - 1)
2710 Mask <<= Shift;
2711 }
Evan Cheng63d33002006-03-22 08:01:21 +00002712 return Mask;
2713}
2714
Evan Cheng506d3df2006-03-29 23:07:14 +00002715/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2716/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2717/// instructions.
2718unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002720 unsigned Mask = 0;
2721 // 8 nodes, but we only care about the last 4.
2722 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 int Val = SVOp->getMaskElt(i);
2724 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002725 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002726 if (i != 4)
2727 Mask <<= 2;
2728 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002729 return Mask;
2730}
2731
2732/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2733/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2734/// instructions.
2735unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002737 unsigned Mask = 0;
2738 // 8 nodes, but we only care about the first 4.
2739 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int Val = SVOp->getMaskElt(i);
2741 if (Val >= 0)
2742 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002743 if (i != 0)
2744 Mask <<= 2;
2745 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002746 return Mask;
2747}
2748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2750/// their permute mask.
2751static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2752 SelectionDAG &DAG) {
2753 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002754 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 SmallVector<int, 8> MaskVec;
2756
Nate Begeman5a5ca152009-04-29 05:20:52 +00002757 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 int idx = SVOp->getMaskElt(i);
2759 if (idx < 0)
2760 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002763 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2767 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002768}
2769
Evan Cheng779ccea2007-12-07 21:30:01 +00002770/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2771/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002772static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002773 unsigned NumElems = VT.getVectorNumElements();
2774 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int idx = Mask[i];
2776 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002777 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002780 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002782 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002783}
2784
Evan Cheng533a0aa2006-04-19 20:35:22 +00002785/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2786/// match movhlps. The lower half elements should come from upper half of
2787/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002788/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002789static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2790 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002791 return false;
2792 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002794 return false;
2795 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797 return false;
2798 return true;
2799}
2800
Evan Cheng5ced1d82006-04-06 23:23:56 +00002801/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002802/// is promoted to a vector. It also returns the LoadSDNode by reference if
2803/// required.
2804static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002805 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2806 return false;
2807 N = N->getOperand(0).getNode();
2808 if (!ISD::isNON_EXTLoad(N))
2809 return false;
2810 if (LD)
2811 *LD = cast<LoadSDNode>(N);
2812 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813}
2814
Evan Cheng533a0aa2006-04-19 20:35:22 +00002815/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2816/// match movlp{s|d}. The lower half elements should come from lower half of
2817/// V1 (and in order), and the upper half elements should come from the upper
2818/// half of V2 (and in order). And since V1 will become the source of the
2819/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002820static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2821 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002822 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002823 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002824 // Is V2 is a vector load, don't do this transformation. We will try to use
2825 // load folding shufps op.
2826 if (ISD::isNON_EXTLoad(V2))
2827 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828
Nate Begeman5a5ca152009-04-29 05:20:52 +00002829 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002830
Evan Cheng533a0aa2006-04-19 20:35:22 +00002831 if (NumElems != 2 && NumElems != 4)
2832 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002833 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002835 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002836 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002838 return false;
2839 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002840}
2841
Evan Cheng39623da2006-04-20 08:58:49 +00002842/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2843/// all the same.
2844static bool isSplatVector(SDNode *N) {
2845 if (N->getOpcode() != ISD::BUILD_VECTOR)
2846 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002847
Dan Gohman475871a2008-07-27 21:46:04 +00002848 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002849 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2850 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002851 return false;
2852 return true;
2853}
2854
Evan Cheng213d2cf2007-05-17 18:45:50 +00002855/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2856/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002857static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002858 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002859 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002860 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002861 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002862}
2863
2864/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002865/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002866/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002867static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue V1 = N->getOperand(0);
2869 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002870 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2871 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002873 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002875 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2876 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2878 return false;
2879 } else if (Idx >= 0) {
2880 unsigned Opc = V1.getOpcode();
2881 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2882 continue;
2883 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002884 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002885 }
2886 }
2887 return true;
2888}
2889
2890/// getZeroVector - Returns a vector of specified type with all zero elements.
2891///
Dale Johannesenace16102009-02-03 19:33:06 +00002892static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2893 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002894 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002895
Chris Lattner8a594482007-11-25 00:24:49 +00002896 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2897 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002898 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002899 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002901 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002902 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002903 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002904 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002905 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002906 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002907 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002908 }
Dale Johannesenace16102009-02-03 19:33:06 +00002909 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002910}
2911
Chris Lattner8a594482007-11-25 00:24:49 +00002912/// getOnesVector - Returns a vector of specified type with all bits set.
2913///
Dale Johannesenace16102009-02-03 19:33:06 +00002914static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002915 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002916
Chris Lattner8a594482007-11-25 00:24:49 +00002917 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2918 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2920 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002921 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002922 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002923 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002924 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002925 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002926}
2927
2928
Evan Cheng39623da2006-04-20 08:58:49 +00002929/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2930/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002931static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2932 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002933 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002934
Evan Cheng39623da2006-04-20 08:58:49 +00002935 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 SmallVector<int, 8> MaskVec;
2937 SVOp->getMask(MaskVec);
2938
Nate Begeman5a5ca152009-04-29 05:20:52 +00002939 for (unsigned i = 0; i != NumElems; ++i) {
2940 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 MaskVec[i] = NumElems;
2942 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002943 }
Evan Cheng39623da2006-04-20 08:58:49 +00002944 }
Evan Cheng39623da2006-04-20 08:58:49 +00002945 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2947 SVOp->getOperand(1), &MaskVec[0]);
2948 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Evan Cheng017dcc62006-04-21 01:05:10 +00002951/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2952/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002953static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2954 SDValue V2) {
2955 unsigned NumElems = VT.getVectorNumElements();
2956 SmallVector<int, 8> Mask;
2957 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002958 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 Mask.push_back(i);
2960 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002961}
2962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2964static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2965 SDValue V2) {
2966 unsigned NumElems = VT.getVectorNumElements();
2967 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002968 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 Mask.push_back(i);
2970 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002971 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002973}
2974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2976static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2977 SDValue V2) {
2978 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002979 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002981 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 Mask.push_back(i + Half);
2983 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002984 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002986}
2987
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002988/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002989static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2990 bool HasSSE2) {
2991 if (SV->getValueType(0).getVectorNumElements() <= 4)
2992 return SDValue(SV, 0);
2993
2994 MVT PVT = MVT::v4f32;
2995 MVT VT = SV->getValueType(0);
2996 DebugLoc dl = SV->getDebugLoc();
2997 SDValue V1 = SV->getOperand(0);
2998 int NumElems = VT.getVectorNumElements();
2999 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 // unpack elements to the correct location
3002 while (NumElems > 4) {
3003 if (EltNo < NumElems/2) {
3004 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3005 } else {
3006 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3007 EltNo -= NumElems/2;
3008 }
3009 NumElems >>= 1;
3010 }
3011
3012 // Perform the splat.
3013 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003014 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3016 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003017}
3018
Evan Chengba05f722006-04-21 23:03:30 +00003019/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003020/// vector of zero or undef vector. This produces a shuffle where the low
3021/// element of V2 is swizzled into the zero/undef vector, landing at element
3022/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003023static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003024 bool isZero, bool HasSSE2,
3025 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003026 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3029 unsigned NumElems = VT.getVectorNumElements();
3030 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003031 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 // If this is the insertion idx, put the low elt of V2 here.
3033 MaskVec.push_back(i == Idx ? NumElems : i);
3034 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003035}
3036
Evan Chengf26ffe92008-05-29 08:22:04 +00003037/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3038/// a shuffle that is zero.
3039static
Nate Begeman9008ca62009-04-27 18:41:29 +00003040unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3041 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003042 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003044 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 int Idx = SVOp->getMaskElt(Index);
3046 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003047 ++NumZeros;
3048 continue;
3049 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003051 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 ++NumZeros;
3053 else
3054 break;
3055 }
3056 return NumZeros;
3057}
3058
3059/// isVectorShift - Returns true if the shuffle can be implemented as a
3060/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003061/// FIXME: split into pslldqi, psrldqi, palignr variants.
3062static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003063 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003065
3066 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003068 if (!NumZeros) {
3069 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003071 if (!NumZeros)
3072 return false;
3073 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003074 bool SeenV1 = false;
3075 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 for (int i = NumZeros; i < NumElems; ++i) {
3077 int Val = isLeft ? (i - NumZeros) : i;
3078 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3079 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003080 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003082 SeenV1 = true;
3083 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003085 SeenV2 = true;
3086 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003088 return false;
3089 }
3090 if (SeenV1 && SeenV2)
3091 return false;
3092
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003094 ShAmt = NumZeros;
3095 return true;
3096}
3097
3098
Evan Chengc78d3b42006-04-24 18:01:45 +00003099/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3100///
Dan Gohman475871a2008-07-27 21:46:04 +00003101static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003102 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003103 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003104 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003105 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003106
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003107 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003108 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003109 bool First = true;
3110 for (unsigned i = 0; i < 16; ++i) {
3111 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3112 if (ThisIsNonZero && First) {
3113 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003114 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003115 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003116 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003117 First = false;
3118 }
3119
3120 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003121 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003122 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3123 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003124 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003125 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003126 }
3127 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003128 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3129 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003130 ThisElt, DAG.getConstant(8, MVT::i8));
3131 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003132 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003133 } else
3134 ThisElt = LastElt;
3135
Gabor Greifba36cb52008-08-28 21:40:38 +00003136 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003137 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003138 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003139 }
3140 }
3141
Dale Johannesenace16102009-02-03 19:33:06 +00003142 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003143}
3144
Bill Wendlinga348c562007-03-22 18:42:45 +00003145/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003146///
Dan Gohman475871a2008-07-27 21:46:04 +00003147static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003148 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003149 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003150 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003151 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003152
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003153 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003154 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003155 bool First = true;
3156 for (unsigned i = 0; i < 8; ++i) {
3157 bool isNonZero = (NonZeros & (1 << i)) != 0;
3158 if (isNonZero) {
3159 if (First) {
3160 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003161 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003162 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003163 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003164 First = false;
3165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003166 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003167 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003168 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003169 }
3170 }
3171
3172 return V;
3173}
3174
Evan Chengf26ffe92008-05-29 08:22:04 +00003175/// getVShift - Return a vector logical shift node.
3176///
Dan Gohman475871a2008-07-27 21:46:04 +00003177static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 unsigned NumBits, SelectionDAG &DAG,
3179 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003180 bool isMMX = VT.getSizeInBits() == 64;
3181 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003182 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003183 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3184 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3185 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003186 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003187}
3188
Dan Gohman475871a2008-07-27 21:46:04 +00003189SDValue
3190X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003191 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003192 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003193 if (ISD::isBuildVectorAllZeros(Op.getNode())
3194 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003195 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3196 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3197 // eliminated on x86-32 hosts.
3198 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3199 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003200
Gabor Greifba36cb52008-08-28 21:40:38 +00003201 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003202 return getOnesVector(Op.getValueType(), DAG, dl);
3203 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003204 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003205
Duncan Sands83ec4b62008-06-06 12:08:01 +00003206 MVT VT = Op.getValueType();
3207 MVT EVT = VT.getVectorElementType();
3208 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003209
3210 unsigned NumElems = Op.getNumOperands();
3211 unsigned NumZero = 0;
3212 unsigned NumNonZero = 0;
3213 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003214 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003216 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003217 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003218 if (Elt.getOpcode() == ISD::UNDEF)
3219 continue;
3220 Values.insert(Elt);
3221 if (Elt.getOpcode() != ISD::Constant &&
3222 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003223 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003224 if (isZeroNode(Elt))
3225 NumZero++;
3226 else {
3227 NonZeros |= (1 << i);
3228 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003229 }
3230 }
3231
Dan Gohman7f321562007-06-25 16:23:39 +00003232 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003233 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003234 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003235 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003236
Chris Lattner67f453a2008-03-09 05:42:06 +00003237 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003238 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003239 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003241
Chris Lattner62098042008-03-09 01:05:04 +00003242 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3243 // the value are obviously zero, truncate the value to i32 and do the
3244 // insertion that way. Only do this if the value is non-constant or if the
3245 // value is a constant being inserted into element 0. It is cheaper to do
3246 // a constant pool load than it is to do a movd + shuffle.
3247 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3248 (!IsAllConstants || Idx == 0)) {
3249 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3250 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003251 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3252 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Chris Lattner62098042008-03-09 01:05:04 +00003254 // Truncate the value (which may itself be a constant) to i32, and
3255 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003256 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3257 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003258 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3259 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003260
Chris Lattner62098042008-03-09 01:05:04 +00003261 // Now we have our 32-bit value zero extended in the low element of
3262 // a vector. If Idx != 0, swizzle it into place.
3263 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 SmallVector<int, 4> Mask;
3265 Mask.push_back(Idx);
3266 for (unsigned i = 1; i != VecElts; ++i)
3267 Mask.push_back(i);
3268 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3269 DAG.getUNDEF(Item.getValueType()),
3270 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003271 }
Dale Johannesenace16102009-02-03 19:33:06 +00003272 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003273 }
3274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003275
Chris Lattner19f79692008-03-08 22:59:52 +00003276 // If we have a constant or non-constant insertion into the low element of
3277 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3278 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003279 // depending on what the source datatype is.
3280 if (Idx == 0) {
3281 if (NumZero == 0) {
3282 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3283 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3284 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3285 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3286 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3287 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3288 DAG);
3289 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3290 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3291 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3292 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3293 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3294 Subtarget->hasSSE2(), DAG);
3295 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3296 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003297 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003298
3299 // Is it a vector logical left shift?
3300 if (NumElems == 2 && Idx == 1 &&
3301 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003302 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003303 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003304 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003305 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003306 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003308
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003309 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003310 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003311
Chris Lattner19f79692008-03-08 22:59:52 +00003312 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3313 // is a non-constant being inserted into an element other than the low one,
3314 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3315 // movd/movss) to move this into the low element, then shuffle it into
3316 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003317 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003318 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003319
Evan Cheng0db9fe62006-04-25 20:13:52 +00003320 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003321 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3322 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003324 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 MaskVec.push_back(i == Idx ? 0 : 1);
3326 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003327 }
3328 }
3329
Chris Lattner67f453a2008-03-09 05:42:06 +00003330 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3331 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003332 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003333
Dan Gohmana3941172007-07-24 22:55:08 +00003334 // A vector full of immediates; various special cases are already
3335 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003336 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003337 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003338
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003339 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003340 if (EVTBits == 64) {
3341 if (NumNonZero == 1) {
3342 // One half is zero or undef.
3343 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003344 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003345 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003346 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3347 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003348 }
Dan Gohman475871a2008-07-27 21:46:04 +00003349 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003350 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003351
3352 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003353 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003354 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003355 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003356 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357 }
3358
Bill Wendling826f36f2007-03-28 00:57:11 +00003359 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003361 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003362 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363 }
3364
3365 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003366 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003367 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003368 if (NumElems == 4 && NumZero > 0) {
3369 for (unsigned i = 0; i < 4; ++i) {
3370 bool isZero = !(NonZeros & (1 << i));
3371 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003372 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 else
Dale Johannesenace16102009-02-03 19:33:06 +00003374 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003375 }
3376
3377 for (unsigned i = 0; i < 2; ++i) {
3378 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3379 default: break;
3380 case 0:
3381 V[i] = V[i*2]; // Must be a zero vector.
3382 break;
3383 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385 break;
3386 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003388 break;
3389 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003391 break;
3392 }
3393 }
3394
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003396 bool Reverse = (NonZeros & 0x3) == 2;
3397 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003399 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3400 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3402 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003403 }
3404
3405 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3407 // values to be inserted is equal to the number of elements, in which case
3408 // use the unpack code below in the hopes of matching the consecutive elts
3409 // load merge pattern for shuffles.
3410 // FIXME: We could probably just check that here directly.
3411 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3412 getSubtarget()->hasSSE41()) {
3413 V[0] = DAG.getUNDEF(VT);
3414 for (unsigned i = 0; i < NumElems; ++i)
3415 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3416 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3417 Op.getOperand(i), DAG.getIntPtrConstant(i));
3418 return V[0];
3419 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003420 // Expand into a number of unpckl*.
3421 // e.g. for v4f32
3422 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3423 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3424 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003425 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003426 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003427 NumElems >>= 1;
3428 while (NumElems != 0) {
3429 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431 NumElems >>= 1;
3432 }
3433 return V[0];
3434 }
3435
Dan Gohman475871a2008-07-27 21:46:04 +00003436 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003437}
3438
Nate Begemanb9a47b82009-02-23 08:49:38 +00003439// v8i16 shuffles - Prefer shuffles in the following order:
3440// 1. [all] pshuflw, pshufhw, optional move
3441// 2. [ssse3] 1 x pshufb
3442// 3. [ssse3] 2 x pshufb + 1 x por
3443// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003444static
Nate Begeman9008ca62009-04-27 18:41:29 +00003445SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3446 SelectionDAG &DAG, X86TargetLowering &TLI) {
3447 SDValue V1 = SVOp->getOperand(0);
3448 SDValue V2 = SVOp->getOperand(1);
3449 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003450 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003451
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452 // Determine if more than 1 of the words in each of the low and high quadwords
3453 // of the result come from the same quadword of one of the two inputs. Undef
3454 // mask values count as coming from any quadword, for better codegen.
3455 SmallVector<unsigned, 4> LoQuad(4);
3456 SmallVector<unsigned, 4> HiQuad(4);
3457 BitVector InputQuads(4);
3458 for (unsigned i = 0; i < 8; ++i) {
3459 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003461 MaskVals.push_back(EltIdx);
3462 if (EltIdx < 0) {
3463 ++Quad[0];
3464 ++Quad[1];
3465 ++Quad[2];
3466 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003467 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003468 }
3469 ++Quad[EltIdx / 4];
3470 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003471 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003472
Nate Begemanb9a47b82009-02-23 08:49:38 +00003473 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003474 unsigned MaxQuad = 1;
3475 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003476 if (LoQuad[i] > MaxQuad) {
3477 BestLoQuad = i;
3478 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003479 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003480 }
3481
Nate Begemanb9a47b82009-02-23 08:49:38 +00003482 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003483 MaxQuad = 1;
3484 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003485 if (HiQuad[i] > MaxQuad) {
3486 BestHiQuad = i;
3487 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003488 }
3489 }
3490
Nate Begemanb9a47b82009-02-23 08:49:38 +00003491 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3492 // of the two input vectors, shuffle them into one input vector so only a
3493 // single pshufb instruction is necessary. If There are more than 2 input
3494 // quads, disable the next transformation since it does not help SSSE3.
3495 bool V1Used = InputQuads[0] || InputQuads[1];
3496 bool V2Used = InputQuads[2] || InputQuads[3];
3497 if (TLI.getSubtarget()->hasSSSE3()) {
3498 if (InputQuads.count() == 2 && V1Used && V2Used) {
3499 BestLoQuad = InputQuads.find_first();
3500 BestHiQuad = InputQuads.find_next(BestLoQuad);
3501 }
3502 if (InputQuads.count() > 2) {
3503 BestLoQuad = -1;
3504 BestHiQuad = -1;
3505 }
3506 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003507
Nate Begemanb9a47b82009-02-23 08:49:38 +00003508 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3509 // the shuffle mask. If a quad is scored as -1, that means that it contains
3510 // words from all 4 input quadwords.
3511 SDValue NewV;
3512 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 SmallVector<int, 8> MaskV;
3514 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3515 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3516 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3517 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3518 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003519 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003520
Nate Begemanb9a47b82009-02-23 08:49:38 +00003521 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3522 // source words for the shuffle, to aid later transformations.
3523 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003524 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003525 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003526 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003527 if (idx != (int)i)
3528 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003530 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003531 AllWordsInNewV = false;
3532 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003533 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003534
Nate Begemanb9a47b82009-02-23 08:49:38 +00003535 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3536 if (AllWordsInNewV) {
3537 for (int i = 0; i != 8; ++i) {
3538 int idx = MaskVals[i];
3539 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003540 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003541 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3542 if ((idx != i) && idx < 4)
3543 pshufhw = false;
3544 if ((idx != i) && idx > 3)
3545 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003546 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003547 V1 = NewV;
3548 V2Used = false;
3549 BestLoQuad = 0;
3550 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003551 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003552
Nate Begemanb9a47b82009-02-23 08:49:38 +00003553 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3554 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003555 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3557 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003558 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003559 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003560
3561 // If we have SSSE3, and all words of the result are from 1 input vector,
3562 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3563 // is present, fall back to case 4.
3564 if (TLI.getSubtarget()->hasSSSE3()) {
3565 SmallVector<SDValue,16> pshufbMask;
3566
3567 // If we have elements from both input vectors, set the high bit of the
3568 // shuffle mask element to zero out elements that come from V2 in the V1
3569 // mask, and elements that come from V1 in the V2 mask, so that the two
3570 // results can be OR'd together.
3571 bool TwoInputs = V1Used && V2Used;
3572 for (unsigned i = 0; i != 8; ++i) {
3573 int EltIdx = MaskVals[i] * 2;
3574 if (TwoInputs && (EltIdx >= 16)) {
3575 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3576 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3577 continue;
3578 }
3579 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3580 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3581 }
3582 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3583 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003584 DAG.getNode(ISD::BUILD_VECTOR, dl,
3585 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003586 if (!TwoInputs)
3587 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3588
3589 // Calculate the shuffle mask for the second input, shuffle it, and
3590 // OR it with the first shuffled input.
3591 pshufbMask.clear();
3592 for (unsigned i = 0; i != 8; ++i) {
3593 int EltIdx = MaskVals[i] * 2;
3594 if (EltIdx < 16) {
3595 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3596 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3597 continue;
3598 }
3599 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3600 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3601 }
3602 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3603 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003604 DAG.getNode(ISD::BUILD_VECTOR, dl,
3605 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003606 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3607 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3608 }
3609
3610 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3611 // and update MaskVals with new element order.
3612 BitVector InOrder(8);
3613 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 for (int i = 0; i != 4; ++i) {
3616 int idx = MaskVals[i];
3617 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 InOrder.set(i);
3620 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003622 InOrder.set(i);
3623 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 }
3626 }
3627 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 MaskV.push_back(i);
3629 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3630 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 }
3632
3633 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3634 // and update MaskVals with the new element order.
3635 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003637 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003639 for (unsigned i = 4; i != 8; ++i) {
3640 int idx = MaskVals[i];
3641 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 InOrder.set(i);
3644 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003646 InOrder.set(i);
3647 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 }
3650 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3652 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653 }
3654
3655 // In case BestHi & BestLo were both -1, which means each quadword has a word
3656 // from each of the four input quadwords, calculate the InOrder bitvector now
3657 // before falling through to the insert/extract cleanup.
3658 if (BestLoQuad == -1 && BestHiQuad == -1) {
3659 NewV = V1;
3660 for (int i = 0; i != 8; ++i)
3661 if (MaskVals[i] < 0 || MaskVals[i] == i)
3662 InOrder.set(i);
3663 }
3664
3665 // The other elements are put in the right place using pextrw and pinsrw.
3666 for (unsigned i = 0; i != 8; ++i) {
3667 if (InOrder[i])
3668 continue;
3669 int EltIdx = MaskVals[i];
3670 if (EltIdx < 0)
3671 continue;
3672 SDValue ExtOp = (EltIdx < 8)
3673 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3674 DAG.getIntPtrConstant(EltIdx))
3675 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3676 DAG.getIntPtrConstant(EltIdx - 8));
3677 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3678 DAG.getIntPtrConstant(i));
3679 }
3680 return NewV;
3681}
3682
3683// v16i8 shuffles - Prefer shuffles in the following order:
3684// 1. [ssse3] 1 x pshufb
3685// 2. [ssse3] 2 x pshufb + 1 x por
3686// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3687static
Nate Begeman9008ca62009-04-27 18:41:29 +00003688SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3689 SelectionDAG &DAG, X86TargetLowering &TLI) {
3690 SDValue V1 = SVOp->getOperand(0);
3691 SDValue V2 = SVOp->getOperand(1);
3692 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003693 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003694 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695
3696 // If we have SSSE3, case 1 is generated when all result bytes come from
3697 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3698 // present, fall back to case 3.
3699 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3700 bool V1Only = true;
3701 bool V2Only = true;
3702 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003703 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003704 if (EltIdx < 0)
3705 continue;
3706 if (EltIdx < 16)
3707 V2Only = false;
3708 else
3709 V1Only = false;
3710 }
3711
3712 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3713 if (TLI.getSubtarget()->hasSSSE3()) {
3714 SmallVector<SDValue,16> pshufbMask;
3715
3716 // If all result elements are from one input vector, then only translate
3717 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3718 //
3719 // Otherwise, we have elements from both input vectors, and must zero out
3720 // elements that come from V2 in the first mask, and V1 in the second mask
3721 // so that we can OR them together.
3722 bool TwoInputs = !(V1Only || V2Only);
3723 for (unsigned i = 0; i != 16; ++i) {
3724 int EltIdx = MaskVals[i];
3725 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3726 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3727 continue;
3728 }
3729 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3730 }
3731 // If all the elements are from V2, assign it to V1 and return after
3732 // building the first pshufb.
3733 if (V2Only)
3734 V1 = V2;
3735 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003736 DAG.getNode(ISD::BUILD_VECTOR, dl,
3737 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003738 if (!TwoInputs)
3739 return V1;
3740
3741 // Calculate the shuffle mask for the second input, shuffle it, and
3742 // OR it with the first shuffled input.
3743 pshufbMask.clear();
3744 for (unsigned i = 0; i != 16; ++i) {
3745 int EltIdx = MaskVals[i];
3746 if (EltIdx < 16) {
3747 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3748 continue;
3749 }
3750 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3751 }
3752 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003753 DAG.getNode(ISD::BUILD_VECTOR, dl,
3754 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003755 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3756 }
3757
3758 // No SSSE3 - Calculate in place words and then fix all out of place words
3759 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3760 // the 16 different words that comprise the two doublequadword input vectors.
3761 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3762 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3763 SDValue NewV = V2Only ? V2 : V1;
3764 for (int i = 0; i != 8; ++i) {
3765 int Elt0 = MaskVals[i*2];
3766 int Elt1 = MaskVals[i*2+1];
3767
3768 // This word of the result is all undef, skip it.
3769 if (Elt0 < 0 && Elt1 < 0)
3770 continue;
3771
3772 // This word of the result is already in the correct place, skip it.
3773 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3774 continue;
3775 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3776 continue;
3777
3778 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3779 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3780 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003781
3782 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3783 // using a single extract together, load it and store it.
3784 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3785 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3786 DAG.getIntPtrConstant(Elt1 / 2));
3787 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3788 DAG.getIntPtrConstant(i));
3789 continue;
3790 }
3791
Nate Begemanb9a47b82009-02-23 08:49:38 +00003792 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003793 // source byte is not also odd, shift the extracted word left 8 bits
3794 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003795 if (Elt1 >= 0) {
3796 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3797 DAG.getIntPtrConstant(Elt1 / 2));
3798 if ((Elt1 & 1) == 0)
3799 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3800 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003801 else if (Elt0 >= 0)
3802 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3803 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003804 }
3805 // If Elt0 is defined, extract it from the appropriate source. If the
3806 // source byte is not also even, shift the extracted word right 8 bits. If
3807 // Elt1 was also defined, OR the extracted values together before
3808 // inserting them in the result.
3809 if (Elt0 >= 0) {
3810 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3811 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3812 if ((Elt0 & 1) != 0)
3813 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3814 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003815 else if (Elt1 >= 0)
3816 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3817 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003818 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3819 : InsElt0;
3820 }
3821 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3822 DAG.getIntPtrConstant(i));
3823 }
3824 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003825}
3826
Evan Cheng7a831ce2007-12-15 03:00:47 +00003827/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3828/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3829/// done when every pair / quad of shuffle mask elements point to elements in
3830/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003831/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3832static
Nate Begeman9008ca62009-04-27 18:41:29 +00003833SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3834 SelectionDAG &DAG,
3835 TargetLowering &TLI, DebugLoc dl) {
3836 MVT VT = SVOp->getValueType(0);
3837 SDValue V1 = SVOp->getOperand(0);
3838 SDValue V2 = SVOp->getOperand(1);
3839 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003840 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003841 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003842 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003843 MVT NewVT = MaskVT;
3844 switch (VT.getSimpleVT()) {
3845 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003846 case MVT::v4f32: NewVT = MVT::v2f64; break;
3847 case MVT::v4i32: NewVT = MVT::v2i64; break;
3848 case MVT::v8i16: NewVT = MVT::v4i32; break;
3849 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003850 }
3851
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003852 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003853 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003854 NewVT = MVT::v2i64;
3855 else
3856 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003857 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 int Scale = NumElems / NewWidth;
3859 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003860 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 int StartIdx = -1;
3862 for (int j = 0; j < Scale; ++j) {
3863 int EltIdx = SVOp->getMaskElt(i+j);
3864 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003865 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003866 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003867 StartIdx = EltIdx - (EltIdx % Scale);
3868 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003869 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003870 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 if (StartIdx == -1)
3872 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003873 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003875 }
3876
Dale Johannesenace16102009-02-03 19:33:06 +00003877 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3878 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003880}
3881
Evan Chengd880b972008-05-09 21:53:03 +00003882/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003883///
Dan Gohman475871a2008-07-27 21:46:04 +00003884static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 SDValue SrcOp, SelectionDAG &DAG,
3886 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003887 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3888 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003889 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003890 LD = dyn_cast<LoadSDNode>(SrcOp);
3891 if (!LD) {
3892 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3893 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003894 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003895 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3896 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3897 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3898 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3899 // PR2108
3900 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003901 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3902 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3903 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3904 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003905 SrcOp.getOperand(0)
3906 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003907 }
3908 }
3909 }
3910
Dale Johannesenace16102009-02-03 19:33:06 +00003911 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3912 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003913 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003914 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003915}
3916
Evan Chengace3c172008-07-22 21:13:36 +00003917/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3918/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003919static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003920LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3921 SDValue V1 = SVOp->getOperand(0);
3922 SDValue V2 = SVOp->getOperand(1);
3923 DebugLoc dl = SVOp->getDebugLoc();
3924 MVT VT = SVOp->getValueType(0);
3925
Evan Chengace3c172008-07-22 21:13:36 +00003926 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003927 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 SmallVector<int, 8> Mask1(4U, -1);
3929 SmallVector<int, 8> PermMask;
3930 SVOp->getMask(PermMask);
3931
Evan Chengace3c172008-07-22 21:13:36 +00003932 unsigned NumHi = 0;
3933 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003934 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003935 int Idx = PermMask[i];
3936 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003937 Locs[i] = std::make_pair(-1, -1);
3938 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3940 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003941 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003943 NumLo++;
3944 } else {
3945 Locs[i] = std::make_pair(1, NumHi);
3946 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003948 NumHi++;
3949 }
3950 }
3951 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003952
Evan Chengace3c172008-07-22 21:13:36 +00003953 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003954 // If no more than two elements come from either vector. This can be
3955 // implemented with two shuffles. First shuffle gather the elements.
3956 // The second shuffle, which takes the first shuffle as both of its
3957 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003959
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 SmallVector<int, 8> Mask2(4U, -1);
3961
Evan Chengace3c172008-07-22 21:13:36 +00003962 for (unsigned i = 0; i != 4; ++i) {
3963 if (Locs[i].first == -1)
3964 continue;
3965 else {
3966 unsigned Idx = (i < 2) ? 0 : 4;
3967 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003969 }
3970 }
3971
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003973 } else if (NumLo == 3 || NumHi == 3) {
3974 // Otherwise, we must have three elements from one vector, call it X, and
3975 // one element from the other, call it Y. First, use a shufps to build an
3976 // intermediate vector with the one element from Y and the element from X
3977 // that will be in the same half in the final destination (the indexes don't
3978 // matter). Then, use a shufps to build the final vector, taking the half
3979 // containing the element from Y from the intermediate, and the other half
3980 // from X.
3981 if (NumHi == 3) {
3982 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003984 std::swap(V1, V2);
3985 }
3986
3987 // Find the element from V2.
3988 unsigned HiIndex;
3989 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 int Val = PermMask[HiIndex];
3991 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003992 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003993 if (Val >= 4)
3994 break;
3995 }
3996
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 Mask1[0] = PermMask[HiIndex];
3998 Mask1[1] = -1;
3999 Mask1[2] = PermMask[HiIndex^1];
4000 Mask1[3] = -1;
4001 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004002
4003 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 Mask1[0] = PermMask[0];
4005 Mask1[1] = PermMask[1];
4006 Mask1[2] = HiIndex & 1 ? 6 : 4;
4007 Mask1[3] = HiIndex & 1 ? 4 : 6;
4008 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004009 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 Mask1[0] = HiIndex & 1 ? 2 : 0;
4011 Mask1[1] = HiIndex & 1 ? 0 : 2;
4012 Mask1[2] = PermMask[2];
4013 Mask1[3] = PermMask[3];
4014 if (Mask1[2] >= 0)
4015 Mask1[2] += 4;
4016 if (Mask1[3] >= 0)
4017 Mask1[3] += 4;
4018 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004019 }
Evan Chengace3c172008-07-22 21:13:36 +00004020 }
4021
4022 // Break it into (shuffle shuffle_hi, shuffle_lo).
4023 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 SmallVector<int,8> LoMask(4U, -1);
4025 SmallVector<int,8> HiMask(4U, -1);
4026
4027 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004028 unsigned MaskIdx = 0;
4029 unsigned LoIdx = 0;
4030 unsigned HiIdx = 2;
4031 for (unsigned i = 0; i != 4; ++i) {
4032 if (i == 2) {
4033 MaskPtr = &HiMask;
4034 MaskIdx = 1;
4035 LoIdx = 0;
4036 HiIdx = 2;
4037 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 int Idx = PermMask[i];
4039 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004040 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004042 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004044 LoIdx++;
4045 } else {
4046 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004048 HiIdx++;
4049 }
4050 }
4051
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4053 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4054 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004055 for (unsigned i = 0; i != 4; ++i) {
4056 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004058 } else {
4059 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004061 }
4062 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004064}
4065
Dan Gohman475871a2008-07-27 21:46:04 +00004066SDValue
4067X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004069 SDValue V1 = Op.getOperand(0);
4070 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004071 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004072 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004074 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004075 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4076 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004077 bool V1IsSplat = false;
4078 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004079
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004081 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004082
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 // Promote splats to v4f32.
4084 if (SVOp->isSplat()) {
4085 if (isMMX || NumElems < 4)
4086 return Op;
4087 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004088 }
4089
Evan Cheng7a831ce2007-12-15 03:00:47 +00004090 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4091 // do it!
4092 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004094 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004095 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004096 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004097 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4098 // FIXME: Figure out a cleaner way to do this.
4099 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004100 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004102 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4104 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4105 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004106 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004107 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4109 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004110 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004112 }
4113 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004114
4115 if (X86::isPSHUFDMask(SVOp))
4116 return Op;
4117
Evan Chengf26ffe92008-05-29 08:22:04 +00004118 // Check if this can be converted into a logical shift.
4119 bool isLeft = false;
4120 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004121 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 bool isShift = getSubtarget()->hasSSE2() &&
4123 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004124 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004125 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004126 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004127 MVT EVT = VT.getVectorElementType();
4128 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004129 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004130 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004131
4132 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004133 if (V1IsUndef)
4134 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004135 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004136 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004137 if (!isMMX)
4138 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004139 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004140
4141 // FIXME: fold these into legal mask.
4142 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4143 X86::isMOVSLDUPMask(SVOp) ||
4144 X86::isMOVHLPSMask(SVOp) ||
4145 X86::isMOVHPMask(SVOp) ||
4146 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004147 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004148
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 if (ShouldXformToMOVHLPS(SVOp) ||
4150 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4151 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004152
Evan Chengf26ffe92008-05-29 08:22:04 +00004153 if (isShift) {
4154 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004155 MVT EVT = VT.getVectorElementType();
4156 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004157 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004158 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004159
Evan Cheng9eca5e82006-10-25 21:49:50 +00004160 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004161 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4162 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004163 V1IsSplat = isSplatVector(V1.getNode());
4164 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004165
Chris Lattner8a594482007-11-25 00:24:49 +00004166 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004167 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 Op = CommuteVectorShuffle(SVOp, DAG);
4169 SVOp = cast<ShuffleVectorSDNode>(Op);
4170 V1 = SVOp->getOperand(0);
4171 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004172 std::swap(V1IsSplat, V2IsSplat);
4173 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004174 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004175 }
4176
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4178 // Shuffling low element of v1 into undef, just return v1.
4179 if (V2IsUndef)
4180 return V1;
4181 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4182 // the instruction selector will not match, so get a canonical MOVL with
4183 // swapped operands to undo the commute.
4184 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004185 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004186
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4188 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4189 X86::isUNPCKLMask(SVOp) ||
4190 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004191 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004192
Evan Cheng9bbbb982006-10-25 20:48:19 +00004193 if (V2IsSplat) {
4194 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004195 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004196 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SDValue NewMask = NormalizeMask(SVOp, DAG);
4198 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4199 if (NSVOp != SVOp) {
4200 if (X86::isUNPCKLMask(NSVOp, true)) {
4201 return NewMask;
4202 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4203 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004204 }
4205 }
4206 }
4207
Evan Cheng9eca5e82006-10-25 21:49:50 +00004208 if (Commuted) {
4209 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 // FIXME: this seems wrong.
4211 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4212 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4213 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4214 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4215 X86::isUNPCKLMask(NewSVOp) ||
4216 X86::isUNPCKHMask(NewSVOp))
4217 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004218 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004219
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004221
4222 // Normalize the node to match x86 shuffle ops if needed
4223 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4224 return CommuteVectorShuffle(SVOp, DAG);
4225
4226 // Check for legal shuffle and return?
4227 SmallVector<int, 16> PermMask;
4228 SVOp->getMask(PermMask);
4229 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004230 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004231
Evan Cheng14b32e12007-12-11 01:46:18 +00004232 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4233 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004235 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004236 return NewOp;
4237 }
4238
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 if (NewOp.getNode())
4242 return NewOp;
4243 }
4244
Evan Chengace3c172008-07-22 21:13:36 +00004245 // Handle all 4 wide cases with a number of shuffles except for MMX.
4246 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004248
Dan Gohman475871a2008-07-27 21:46:04 +00004249 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004250}
4251
Dan Gohman475871a2008-07-27 21:46:04 +00004252SDValue
4253X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004254 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004255 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004256 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004257 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004258 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004259 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004260 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004261 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004262 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004263 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004264 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4265 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4266 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004267 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4268 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4269 DAG.getNode(ISD::BIT_CONVERT, dl,
4270 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004271 Op.getOperand(0)),
4272 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004273 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004274 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004275 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004276 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004277 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004278 } else if (VT == MVT::f32) {
4279 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4280 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004281 // result has a single use which is a store or a bitcast to i32. And in
4282 // the case of a store, it's not worth it if the index is a constant 0,
4283 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004284 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004285 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004286 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004287 if ((User->getOpcode() != ISD::STORE ||
4288 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4289 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004290 (User->getOpcode() != ISD::BIT_CONVERT ||
4291 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004292 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004293 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004294 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004295 Op.getOperand(0)),
4296 Op.getOperand(1));
4297 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004298 } else if (VT == MVT::i32) {
4299 // ExtractPS works with constant index.
4300 if (isa<ConstantSDNode>(Op.getOperand(1)))
4301 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004302 }
Dan Gohman475871a2008-07-27 21:46:04 +00004303 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004304}
4305
4306
Dan Gohman475871a2008-07-27 21:46:04 +00004307SDValue
4308X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004310 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311
Evan Cheng62a3f152008-03-24 21:52:23 +00004312 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004314 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004315 return Res;
4316 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004317
Duncan Sands83ec4b62008-06-06 12:08:01 +00004318 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004319 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004320 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004321 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004322 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004323 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004324 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004325 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4326 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004327 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004328 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004329 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004330 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004331 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004332 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004334 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004336 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004337 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004338 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004339 if (Idx == 0)
4340 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004341
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 int Mask[4] = { Idx, -1, -1, -1 };
4344 MVT VVT = Op.getOperand(0).getValueType();
4345 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4346 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004347 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004348 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004349 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004350 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4351 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4352 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004353 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004354 if (Idx == 0)
4355 return Op;
4356
4357 // UNPCKHPD the element to the lowest double word, then movsd.
4358 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4359 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 int Mask[2] = { 1, -1 };
4361 MVT VVT = Op.getOperand(0).getValueType();
4362 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4363 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004364 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004365 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004366 }
4367
Dan Gohman475871a2008-07-27 21:46:04 +00004368 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369}
4370
Dan Gohman475871a2008-07-27 21:46:04 +00004371SDValue
4372X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004373 MVT VT = Op.getValueType();
4374 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004375 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004376
Dan Gohman475871a2008-07-27 21:46:04 +00004377 SDValue N0 = Op.getOperand(0);
4378 SDValue N1 = Op.getOperand(1);
4379 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004380
Dan Gohmanef521f12008-08-14 22:53:18 +00004381 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4382 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004383 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004384 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004385 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4386 // argument.
4387 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004388 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004390 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004391 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004392 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004393 // Bits [7:6] of the constant are the source select. This will always be
4394 // zero here. The DAG Combiner may combine an extract_elt index into these
4395 // bits. For example (insert (extract, 3), 2) could be matched by putting
4396 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004397 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004398 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004399 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004400 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004401 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004402 // Create this as a scalar to vector..
4403 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004404 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004405 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4406 // PINSR* works with constant index.
4407 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004408 }
Dan Gohman475871a2008-07-27 21:46:04 +00004409 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004410}
4411
Dan Gohman475871a2008-07-27 21:46:04 +00004412SDValue
4413X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004414 MVT VT = Op.getValueType();
4415 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004416
4417 if (Subtarget->hasSSE41())
4418 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4419
Evan Cheng794405e2007-12-12 07:55:34 +00004420 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004421 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004422
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004423 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004424 SDValue N0 = Op.getOperand(0);
4425 SDValue N1 = Op.getOperand(1);
4426 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004427
Eli Friedman30e71eb2009-06-06 06:32:50 +00004428 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004429 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4430 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004431 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004432 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004433 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004434 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004435 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004436 }
Dan Gohman475871a2008-07-27 21:46:04 +00004437 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438}
4439
Dan Gohman475871a2008-07-27 21:46:04 +00004440SDValue
4441X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004442 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004443 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004444 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4445 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4446 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004447 Op.getOperand(0))));
4448
Dale Johannesenace16102009-02-03 19:33:06 +00004449 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004450 MVT VT = MVT::v2i32;
4451 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004452 default: break;
4453 case MVT::v16i8:
4454 case MVT::v8i16:
4455 VT = MVT::v4i32;
4456 break;
4457 }
Dale Johannesenace16102009-02-03 19:33:06 +00004458 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4459 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004460}
4461
Bill Wendling056292f2008-09-16 21:48:12 +00004462// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4463// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4464// one of the above mentioned nodes. It has to be wrapped because otherwise
4465// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4466// be used to form addressing mode. These wrapped nodes will be selected
4467// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004468SDValue
4469X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004470 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004471
4472 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4473 // global base reg.
4474 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004475 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004476
Chris Lattner4f066492009-07-11 20:29:19 +00004477 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004478 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004479 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004480 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004481 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004482 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004483 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004484
Evan Cheng1606e8e2009-03-13 07:51:59 +00004485 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004486 CP->getAlignment(),
4487 CP->getOffset(), OpFlag);
4488 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004489 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004490 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004491 if (OpFlag) {
4492 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004493 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004494 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004495 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004496 }
4497
4498 return Result;
4499}
4500
Chris Lattner18c59872009-06-27 04:16:01 +00004501SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4502 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4503
4504 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4505 // global base reg.
4506 unsigned char OpFlag = 0;
4507 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004508
Chris Lattner4f066492009-07-11 20:29:19 +00004509 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004510 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004511 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004512 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004513 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004514 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004515 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004516
4517 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4518 OpFlag);
4519 DebugLoc DL = JT->getDebugLoc();
4520 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4521
4522 // With PIC, the address is actually $g + Offset.
4523 if (OpFlag) {
4524 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4525 DAG.getNode(X86ISD::GlobalBaseReg,
4526 DebugLoc::getUnknownLoc(), getPointerTy()),
4527 Result);
4528 }
4529
4530 return Result;
4531}
4532
4533SDValue
4534X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4535 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4536
4537 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4538 // global base reg.
4539 unsigned char OpFlag = 0;
4540 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004541 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004542 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004543 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004544 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004545 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004546 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004547 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004548
4549 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4550
4551 DebugLoc DL = Op.getDebugLoc();
4552 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4553
4554
4555 // With PIC, the address is actually $g + Offset.
4556 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004557 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004558 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4559 DAG.getNode(X86ISD::GlobalBaseReg,
4560 DebugLoc::getUnknownLoc(),
4561 getPointerTy()),
4562 Result);
4563 }
4564
4565 return Result;
4566}
4567
Dan Gohman475871a2008-07-27 21:46:04 +00004568SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004569X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004570 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004571 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004572 // Create the TargetGlobalAddress node, folding in the constant
4573 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004574 unsigned char OpFlags =
4575 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004576 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004577 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004578 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004579 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004580 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004581 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004582 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004583 }
4584
Chris Lattner4f066492009-07-11 20:29:19 +00004585 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004586 getTargetMachine().getCodeModel() == CodeModel::Small)
4587 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4588 else
4589 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004590
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004591 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004592 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004593 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4594 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004595 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004597
Chris Lattner36c25012009-07-10 07:34:39 +00004598 // For globals that require a load from a stub to get the address, emit the
4599 // load.
4600 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004601 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004602 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004603
Dan Gohman6520e202008-10-18 02:06:02 +00004604 // If there was a non-zero offset that we didn't fold, create an explicit
4605 // addition for it.
4606 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004607 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004608 DAG.getConstant(Offset, getPointerTy()));
4609
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610 return Result;
4611}
4612
Evan Chengda43bcf2008-09-24 00:05:32 +00004613SDValue
4614X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4615 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004616 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004617 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004618}
4619
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004620static SDValue
4621GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004622 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4623 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004624 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4625 DebugLoc dl = GA->getDebugLoc();
4626 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4627 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004628 GA->getOffset(),
4629 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004630 if (InFlag) {
4631 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004632 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004633 } else {
4634 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004635 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004636 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004637 SDValue Flag = Chain.getValue(1);
4638 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004639}
4640
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004641// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004642static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004643LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004644 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004646 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4647 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004648 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004649 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004650 PtrVT), InFlag);
4651 InFlag = Chain.getValue(1);
4652
Chris Lattnerb903bed2009-06-26 21:20:29 +00004653 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004654}
4655
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004656// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004657static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004658LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004659 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004660 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4661 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004662}
4663
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004664// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4665// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004666static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004667 const MVT PtrVT, TLSModel::Model model,
4668 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004669 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004670 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004671 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4672 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004673 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4674 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004675
4676 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4677 NULL, 0);
4678
Chris Lattnerb903bed2009-06-26 21:20:29 +00004679 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004680 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4681 // initialexec.
4682 unsigned WrapperKind = X86ISD::Wrapper;
4683 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004684 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004685 } else if (is64Bit) {
4686 assert(model == TLSModel::InitialExec);
4687 OperandFlags = X86II::MO_GOTTPOFF;
4688 WrapperKind = X86ISD::WrapperRIP;
4689 } else {
4690 assert(model == TLSModel::InitialExec);
4691 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004692 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004693
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004694 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4695 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004696 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004697 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004698 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004699
Rafael Espindola9a580232009-02-27 13:37:18 +00004700 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004701 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004702 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004703
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004704 // The address of the thread local variable is the add of the thread
4705 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004706 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004707}
4708
Dan Gohman475871a2008-07-27 21:46:04 +00004709SDValue
4710X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004711 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004712 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004713 assert(Subtarget->isTargetELF() &&
4714 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004715 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004716 const GlobalValue *GV = GA->getGlobal();
4717
4718 // If GV is an alias then use the aliasee for determining
4719 // thread-localness.
4720 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4721 GV = GA->resolveAliasedGlobal(false);
4722
4723 TLSModel::Model model = getTLSModel(GV,
4724 getTargetMachine().getRelocationModel());
4725
4726 switch (model) {
4727 case TLSModel::GeneralDynamic:
4728 case TLSModel::LocalDynamic: // not implemented
4729 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004730 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004731 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4732
4733 case TLSModel::InitialExec:
4734 case TLSModel::LocalExec:
4735 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4736 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004737 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004738
Torok Edwinc23197a2009-07-14 16:55:14 +00004739 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004740 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004741}
4742
Evan Cheng0db9fe62006-04-25 20:13:52 +00004743
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004744/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004745/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004746SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004747 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004748 MVT VT = Op.getValueType();
4749 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004750 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004751 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SDValue ShOpLo = Op.getOperand(0);
4753 SDValue ShOpHi = Op.getOperand(1);
4754 SDValue ShAmt = Op.getOperand(2);
4755 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004756 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004757 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004758 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004759
Dan Gohman475871a2008-07-27 21:46:04 +00004760 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004761 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004762 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4763 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004764 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004765 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4766 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004767 }
Evan Chenge3413162006-01-09 18:33:28 +00004768
Dale Johannesenace16102009-02-03 19:33:06 +00004769 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004770 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004771 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004772 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004773
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue Hi, Lo;
4775 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4776 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4777 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004778
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004779 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004780 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4781 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004782 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004783 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4784 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004785 }
4786
Dan Gohman475871a2008-07-27 21:46:04 +00004787 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004788 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004789}
Evan Chenga3195e82006-01-12 22:54:21 +00004790
Dan Gohman475871a2008-07-27 21:46:04 +00004791SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004792 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004793
4794 if (SrcVT.isVector()) {
4795 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4796 return Op;
4797 }
4798 return SDValue();
4799 }
4800
Duncan Sands8e4eb092008-06-08 20:54:56 +00004801 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004802 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004803
Eli Friedman36df4992009-05-27 00:47:34 +00004804 // These are really Legal; return the operand so the caller accepts it as
4805 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004806 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004807 return Op;
4808 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4809 Subtarget->is64Bit()) {
4810 return Op;
4811 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004812
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004813 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004814 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815 MachineFunction &MF = DAG.getMachineFunction();
4816 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004817 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004818 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004819 StackSlot,
4820 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004821 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4822}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823
Eli Friedman948e95a2009-05-23 09:59:16 +00004824SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4825 SDValue StackSlot,
4826 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004828 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004829 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004830 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004831 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004832 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4833 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004834 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004836 Ops.push_back(Chain);
4837 Ops.push_back(StackSlot);
4838 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004839 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004840 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004842 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004844 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845
4846 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4847 // shouldn't be necessary except that RFP cannot be live across
4848 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004849 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004851 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004852 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004854 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004856 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 Ops.push_back(DAG.getValueType(Op.getValueType()));
4858 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004859 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4860 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004861 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004862 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004863
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 return Result;
4865}
4866
Bill Wendling8b8a6362009-01-17 03:56:04 +00004867// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4868SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4869 // This algorithm is not obvious. Here it is in C code, more or less:
4870 /*
4871 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4872 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4873 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004874
Bill Wendling8b8a6362009-01-17 03:56:04 +00004875 // Copy ints to xmm registers.
4876 __m128i xh = _mm_cvtsi32_si128( hi );
4877 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004878
Bill Wendling8b8a6362009-01-17 03:56:04 +00004879 // Combine into low half of a single xmm register.
4880 __m128i x = _mm_unpacklo_epi32( xh, xl );
4881 __m128d d;
4882 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004883
Bill Wendling8b8a6362009-01-17 03:56:04 +00004884 // Merge in appropriate exponents to give the integer bits the right
4885 // magnitude.
4886 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004887
Bill Wendling8b8a6362009-01-17 03:56:04 +00004888 // Subtract away the biases to deal with the IEEE-754 double precision
4889 // implicit 1.
4890 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004891
Bill Wendling8b8a6362009-01-17 03:56:04 +00004892 // All conversions up to here are exact. The correctly rounded result is
4893 // calculated using the current rounding mode using the following
4894 // horizontal add.
4895 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4896 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4897 // store doesn't really need to be here (except
4898 // maybe to zero the other double)
4899 return sd;
4900 }
4901 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004902
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004903 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004904 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004905
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004906 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004907 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004908 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4909 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4910 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4911 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004912 Constant *C0 = Context->getConstantVector(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004913 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004914
Bill Wendling8b8a6362009-01-17 03:56:04 +00004915 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004916 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004917 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004918 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004919 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004920 Constant *C1 = Context->getConstantVector(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004921 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004922
Dale Johannesenace16102009-02-03 19:33:06 +00004923 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4924 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004925 Op.getOperand(0),
4926 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004927 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4928 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004929 Op.getOperand(0),
4930 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004931 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004932 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004933 PseudoSourceValue::getConstantPool(), 0,
4934 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004936 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4937 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004938 PseudoSourceValue::getConstantPool(), 0,
4939 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004940 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004941
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004942 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 int ShufMask[2] = { 1, -1 };
4944 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4945 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004946 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4947 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004948 DAG.getIntPtrConstant(0));
4949}
4950
Bill Wendling8b8a6362009-01-17 03:56:04 +00004951// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4952SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004953 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004954 // FP constant to bias correct the final result.
4955 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4956 MVT::f64);
4957
4958 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004959 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4960 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004961 Op.getOperand(0),
4962 DAG.getIntPtrConstant(0)));
4963
Dale Johannesenace16102009-02-03 19:33:06 +00004964 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4965 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004966 DAG.getIntPtrConstant(0));
4967
4968 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004969 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4970 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4971 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004972 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004973 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4974 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004975 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004976 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4977 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004978 DAG.getIntPtrConstant(0));
4979
4980 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004981 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004982
4983 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004984 MVT DestVT = Op.getValueType();
4985
4986 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004987 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004988 DAG.getIntPtrConstant(0));
4989 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004990 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004991 }
4992
4993 // Handle final rounding.
4994 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004995}
4996
4997SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004998 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004999 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005000
Evan Chenga06ec9e2009-01-19 08:08:22 +00005001 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5002 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5003 // the optimization here.
5004 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005005 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005006
5007 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005008 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005009 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005010 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005011 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005012
Bill Wendling8b8a6362009-01-17 03:56:04 +00005013 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005014 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005015 return LowerUINT_TO_FP_i32(Op, DAG);
5016 }
5017
Eli Friedman948e95a2009-05-23 09:59:16 +00005018 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5019
5020 // Make a 64-bit buffer, and use it to build an FILD.
5021 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5022 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5023 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5024 getPointerTy(), StackSlot, WordOff);
5025 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5026 StackSlot, NULL, 0);
5027 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5028 OffsetSlot, NULL, 0);
5029 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005030}
5031
Dan Gohman475871a2008-07-27 21:46:04 +00005032std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005033FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005034 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005035
5036 MVT DstTy = Op.getValueType();
5037
5038 if (!IsSigned) {
5039 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5040 DstTy = MVT::i64;
5041 }
5042
5043 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5044 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005045 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005046
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005047 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005048 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005049 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005050 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005051 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005052 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005053 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005054 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005055
Evan Cheng87c89352007-10-15 20:11:21 +00005056 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5057 // stack slot.
5058 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005059 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005060 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005062
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005064 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005065 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005066 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5067 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5068 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005070
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Chain = DAG.getEntryNode();
5072 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005073 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005074 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005075 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005076 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005077 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005078 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005079 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5080 };
Dale Johannesenace16102009-02-03 19:33:06 +00005081 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082 Chain = Value.getValue(1);
5083 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5084 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5085 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005086
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005088 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005089 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005090
Chris Lattner27a6c732007-11-24 07:07:01 +00005091 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092}
5093
Dan Gohman475871a2008-07-27 21:46:04 +00005094SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005095 if (Op.getValueType().isVector()) {
5096 if (Op.getValueType() == MVT::v2i32 &&
5097 Op.getOperand(0).getValueType() == MVT::v2f64) {
5098 return Op;
5099 }
5100 return SDValue();
5101 }
5102
Eli Friedman948e95a2009-05-23 09:59:16 +00005103 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005104 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005105 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5106 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Chris Lattner27a6c732007-11-24 07:07:01 +00005108 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005109 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005110 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005111}
5112
Eli Friedman948e95a2009-05-23 09:59:16 +00005113SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5114 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5115 SDValue FIST = Vals.first, StackSlot = Vals.second;
5116 assert(FIST.getNode() && "Unexpected failure");
5117
5118 // Load the result.
5119 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5120 FIST, StackSlot, NULL, 0);
5121}
5122
Dan Gohman475871a2008-07-27 21:46:04 +00005123SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005124 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005125 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005126 MVT VT = Op.getValueType();
5127 MVT EltVT = VT;
5128 if (VT.isVector())
5129 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005130 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005131 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005132 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005133 CV.push_back(C);
5134 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005135 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005136 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005137 CV.push_back(C);
5138 CV.push_back(C);
5139 CV.push_back(C);
5140 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005142 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005143 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005144 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005145 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005146 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005147 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148}
5149
Dan Gohman475871a2008-07-27 21:46:04 +00005150SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005151 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005152 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005153 MVT VT = Op.getValueType();
5154 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005155 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005156 if (VT.isVector()) {
5157 EltVT = VT.getVectorElementType();
5158 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005159 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005161 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005162 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005163 CV.push_back(C);
5164 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005166 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005167 CV.push_back(C);
5168 CV.push_back(C);
5169 CV.push_back(C);
5170 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005172 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005173 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005174 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005175 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005176 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005177 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005178 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5179 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005180 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005181 Op.getOperand(0)),
5182 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005183 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005184 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005185 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186}
5187
Dan Gohman475871a2008-07-27 21:46:04 +00005188SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005189 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005190 SDValue Op0 = Op.getOperand(0);
5191 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005192 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005193 MVT VT = Op.getValueType();
5194 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005195
5196 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005197 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005198 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005199 SrcVT = VT;
5200 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005201 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005202 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005203 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005204 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005205 }
5206
5207 // At this point the operands and the result should have the same
5208 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005209
Evan Cheng68c47cb2007-01-05 07:55:56 +00005210 // First get the sign bit of second operand.
5211 std::vector<Constant*> CV;
5212 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005213 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5214 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005215 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005216 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5217 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5218 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5219 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005220 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005221 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005222 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005223 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005224 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005225 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005226 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005227
5228 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005229 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005230 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005231 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5232 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005233 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005234 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5235 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005236 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005237 }
5238
Evan Cheng73d6cf12007-01-05 21:37:56 +00005239 // Clear first operand sign bit.
5240 CV.clear();
5241 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005242 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5243 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005244 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005245 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5246 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5247 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5248 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005249 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005250 C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005251 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005252 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005253 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005254 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005255 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005256
5257 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005258 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005259}
5260
Dan Gohman076aee32009-03-04 19:44:21 +00005261/// Emit nodes that will be selected as "test Op0,Op0", or something
5262/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005263SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5264 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005265 DebugLoc dl = Op.getDebugLoc();
5266
Dan Gohman31125812009-03-07 01:58:32 +00005267 // CF and OF aren't always set the way we want. Determine which
5268 // of these we need.
5269 bool NeedCF = false;
5270 bool NeedOF = false;
5271 switch (X86CC) {
5272 case X86::COND_A: case X86::COND_AE:
5273 case X86::COND_B: case X86::COND_BE:
5274 NeedCF = true;
5275 break;
5276 case X86::COND_G: case X86::COND_GE:
5277 case X86::COND_L: case X86::COND_LE:
5278 case X86::COND_O: case X86::COND_NO:
5279 NeedOF = true;
5280 break;
5281 default: break;
5282 }
5283
Dan Gohman076aee32009-03-04 19:44:21 +00005284 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005285 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5286 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5287 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005288 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005289 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005290 switch (Op.getNode()->getOpcode()) {
5291 case ISD::ADD:
5292 // Due to an isel shortcoming, be conservative if this add is likely to
5293 // be selected as part of a load-modify-store instruction. When the root
5294 // node in a match is a store, isel doesn't know how to remap non-chain
5295 // non-flag uses of other nodes in the match, such as the ADD in this
5296 // case. This leads to the ADD being left around and reselected, with
5297 // the result being two adds in the output.
5298 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5299 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5300 if (UI->getOpcode() == ISD::STORE)
5301 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005302 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005303 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5304 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005305 if (C->getAPIntValue() == 1) {
5306 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005307 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005308 break;
5309 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005310 // An add of negative one (subtract of one) will be selected as a DEC.
5311 if (C->getAPIntValue().isAllOnesValue()) {
5312 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005313 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005314 break;
5315 }
5316 }
Dan Gohman076aee32009-03-04 19:44:21 +00005317 // Otherwise use a regular EFLAGS-setting add.
5318 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005319 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005320 break;
5321 case ISD::SUB:
5322 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5323 // likely to be selected as part of a load-modify-store instruction.
5324 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5325 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5326 if (UI->getOpcode() == ISD::STORE)
5327 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005328 // Otherwise use a regular EFLAGS-setting sub.
5329 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005330 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005331 break;
5332 case X86ISD::ADD:
5333 case X86ISD::SUB:
5334 case X86ISD::INC:
5335 case X86ISD::DEC:
5336 return SDValue(Op.getNode(), 1);
5337 default:
5338 default_case:
5339 break;
5340 }
5341 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005342 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005343 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005344 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005345 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005346 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005347 DAG.ReplaceAllUsesWith(Op, New);
5348 return SDValue(New.getNode(), 1);
5349 }
5350 }
5351
5352 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5353 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5354 DAG.getConstant(0, Op.getValueType()));
5355}
5356
5357/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5358/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005359SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5360 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5362 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005363 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005364
5365 DebugLoc dl = Op0.getDebugLoc();
5366 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5367}
5368
Dan Gohman475871a2008-07-27 21:46:04 +00005369SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005370 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005371 SDValue Op0 = Op.getOperand(0);
5372 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005373 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005374 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Dan Gohmane5af2d32009-01-29 01:59:02 +00005376 // Lower (X & (1 << N)) == 0 to BT(X, N).
5377 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5378 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005379 if (Op0.getOpcode() == ISD::AND &&
5380 Op0.hasOneUse() &&
5381 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005382 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005383 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005384 SDValue LHS, RHS;
5385 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5386 if (ConstantSDNode *Op010C =
5387 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5388 if (Op010C->getZExtValue() == 1) {
5389 LHS = Op0.getOperand(0);
5390 RHS = Op0.getOperand(1).getOperand(1);
5391 }
5392 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5393 if (ConstantSDNode *Op000C =
5394 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5395 if (Op000C->getZExtValue() == 1) {
5396 LHS = Op0.getOperand(1);
5397 RHS = Op0.getOperand(0).getOperand(1);
5398 }
5399 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5400 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5401 SDValue AndLHS = Op0.getOperand(0);
5402 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5403 LHS = AndLHS.getOperand(0);
5404 RHS = AndLHS.getOperand(1);
5405 }
5406 }
Evan Cheng0488db92007-09-25 01:57:46 +00005407
Dan Gohmane5af2d32009-01-29 01:59:02 +00005408 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005409 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5410 // instruction. Since the shift amount is in-range-or-undefined, we know
5411 // that doing a bittest on the i16 value is ok. We extend to i32 because
5412 // the encoding for the i16 version is larger than the i32 version.
5413 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005414 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005415
5416 // If the operand types disagree, extend the shift amount to match. Since
5417 // BT ignores high bits (like shifts) we can use anyextend.
5418 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005419 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005420
Dale Johannesenace16102009-02-03 19:33:06 +00005421 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005422 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005423 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005424 DAG.getConstant(Cond, MVT::i8), BT);
5425 }
5426 }
5427
5428 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5429 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005430
Dan Gohman31125812009-03-07 01:58:32 +00005431 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005432 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005433 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005434}
5435
Dan Gohman475871a2008-07-27 21:46:04 +00005436SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5437 SDValue Cond;
5438 SDValue Op0 = Op.getOperand(0);
5439 SDValue Op1 = Op.getOperand(1);
5440 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005441 MVT VT = Op.getValueType();
5442 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5443 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005444 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005445
5446 if (isFP) {
5447 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005448 MVT VT0 = Op0.getValueType();
5449 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5450 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005451 bool Swap = false;
5452
5453 switch (SetCCOpcode) {
5454 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005455 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005456 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005457 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005458 case ISD::SETGT: Swap = true; // Fallthrough
5459 case ISD::SETLT:
5460 case ISD::SETOLT: SSECC = 1; break;
5461 case ISD::SETOGE:
5462 case ISD::SETGE: Swap = true; // Fallthrough
5463 case ISD::SETLE:
5464 case ISD::SETOLE: SSECC = 2; break;
5465 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005466 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005467 case ISD::SETNE: SSECC = 4; break;
5468 case ISD::SETULE: Swap = true;
5469 case ISD::SETUGE: SSECC = 5; break;
5470 case ISD::SETULT: Swap = true;
5471 case ISD::SETUGT: SSECC = 6; break;
5472 case ISD::SETO: SSECC = 7; break;
5473 }
5474 if (Swap)
5475 std::swap(Op0, Op1);
5476
Nate Begemanfb8ead02008-07-25 19:05:58 +00005477 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005478 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005479 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005480 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005481 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5482 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5483 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005484 }
5485 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005486 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005487 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5488 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5489 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005490 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005491 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005492 }
5493 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005494 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005496
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 // We are handling one of the integer comparisons here. Since SSE only has
5498 // GT and EQ comparisons for integer, swapping operands and multiple
5499 // operations may be required for some comparisons.
5500 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5501 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Nate Begeman30a0de92008-07-17 16:51:19 +00005503 switch (VT.getSimpleVT()) {
5504 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005505 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005506 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005507 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005509 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005510 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5511 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5512 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005513
Nate Begeman30a0de92008-07-17 16:51:19 +00005514 switch (SetCCOpcode) {
5515 default: break;
5516 case ISD::SETNE: Invert = true;
5517 case ISD::SETEQ: Opc = EQOpc; break;
5518 case ISD::SETLT: Swap = true;
5519 case ISD::SETGT: Opc = GTOpc; break;
5520 case ISD::SETGE: Swap = true;
5521 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5522 case ISD::SETULT: Swap = true;
5523 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5524 case ISD::SETUGE: Swap = true;
5525 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5526 }
5527 if (Swap)
5528 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005529
Nate Begeman30a0de92008-07-17 16:51:19 +00005530 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5531 // bits of the inputs before performing those operations.
5532 if (FlipSigns) {
5533 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005534 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5535 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005536 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005537 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5538 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005539 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5540 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005542
Dale Johannesenace16102009-02-03 19:33:06 +00005543 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005544
5545 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005546 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005547 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005548
Nate Begeman30a0de92008-07-17 16:51:19 +00005549 return Result;
5550}
Evan Cheng0488db92007-09-25 01:57:46 +00005551
Evan Cheng370e5342008-12-03 08:38:43 +00005552// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005553static bool isX86LogicalCmp(SDValue Op) {
5554 unsigned Opc = Op.getNode()->getOpcode();
5555 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5556 return true;
5557 if (Op.getResNo() == 1 &&
5558 (Opc == X86ISD::ADD ||
5559 Opc == X86ISD::SUB ||
5560 Opc == X86ISD::SMUL ||
5561 Opc == X86ISD::UMUL ||
5562 Opc == X86ISD::INC ||
5563 Opc == X86ISD::DEC))
5564 return true;
5565
5566 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005567}
5568
Dan Gohman475871a2008-07-27 21:46:04 +00005569SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005570 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005571 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005572 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005574
Evan Cheng734503b2006-09-11 02:19:56 +00005575 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005576 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005577
Evan Cheng3f41d662007-10-08 22:16:29 +00005578 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5579 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005580 if (Cond.getOpcode() == X86ISD::SETCC) {
5581 CC = Cond.getOperand(0);
5582
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005584 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005585 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005586
Evan Cheng3f41d662007-10-08 22:16:29 +00005587 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005588 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005589 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005590 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005591
Chris Lattnerd1980a52009-03-12 06:52:53 +00005592 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5593 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005594 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005595 addTest = false;
5596 }
5597 }
5598
5599 if (addTest) {
5600 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005601 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005602 }
5603
Dan Gohmanfc166572009-04-09 23:54:40 +00005604 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005605 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005606 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5607 // condition is true.
5608 Ops.push_back(Op.getOperand(2));
5609 Ops.push_back(Op.getOperand(1));
5610 Ops.push_back(CC);
5611 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005612 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005613}
5614
Evan Cheng370e5342008-12-03 08:38:43 +00005615// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5616// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5617// from the AND / OR.
5618static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5619 Opc = Op.getOpcode();
5620 if (Opc != ISD::OR && Opc != ISD::AND)
5621 return false;
5622 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5623 Op.getOperand(0).hasOneUse() &&
5624 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5625 Op.getOperand(1).hasOneUse());
5626}
5627
Evan Cheng961d6d42009-02-02 08:19:07 +00005628// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5629// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005630static bool isXor1OfSetCC(SDValue Op) {
5631 if (Op.getOpcode() != ISD::XOR)
5632 return false;
5633 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5634 if (N1C && N1C->getAPIntValue() == 1) {
5635 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5636 Op.getOperand(0).hasOneUse();
5637 }
5638 return false;
5639}
5640
Dan Gohman475871a2008-07-27 21:46:04 +00005641SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005642 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005643 SDValue Chain = Op.getOperand(0);
5644 SDValue Cond = Op.getOperand(1);
5645 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005646 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005647 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005648
Evan Cheng0db9fe62006-04-25 20:13:52 +00005649 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005650 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005651#if 0
5652 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005653 else if (Cond.getOpcode() == X86ISD::ADD ||
5654 Cond.getOpcode() == X86ISD::SUB ||
5655 Cond.getOpcode() == X86ISD::SMUL ||
5656 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005657 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005658#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005659
Evan Cheng3f41d662007-10-08 22:16:29 +00005660 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5661 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005662 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005663 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664
Dan Gohman475871a2008-07-27 21:46:04 +00005665 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005666 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005667 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005668 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005669 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005670 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005671 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005672 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005673 default: break;
5674 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005675 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005676 // These can only come from an arithmetic instruction with overflow,
5677 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005678 Cond = Cond.getNode()->getOperand(1);
5679 addTest = false;
5680 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005681 }
Evan Cheng0488db92007-09-25 01:57:46 +00005682 }
Evan Cheng370e5342008-12-03 08:38:43 +00005683 } else {
5684 unsigned CondOpc;
5685 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5686 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005687 if (CondOpc == ISD::OR) {
5688 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5689 // two branches instead of an explicit OR instruction with a
5690 // separate test.
5691 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005692 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005693 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005694 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005695 Chain, Dest, CC, Cmp);
5696 CC = Cond.getOperand(1).getOperand(0);
5697 Cond = Cmp;
5698 addTest = false;
5699 }
5700 } else { // ISD::AND
5701 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5702 // two branches instead of an explicit AND instruction with a
5703 // separate test. However, we only do this if this block doesn't
5704 // have a fall-through edge, because this requires an explicit
5705 // jmp when the condition is false.
5706 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005707 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005708 Op.getNode()->hasOneUse()) {
5709 X86::CondCode CCode =
5710 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5711 CCode = X86::GetOppositeBranchCondition(CCode);
5712 CC = DAG.getConstant(CCode, MVT::i8);
5713 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5714 // Look for an unconditional branch following this conditional branch.
5715 // We need this because we need to reverse the successors in order
5716 // to implement FCMP_OEQ.
5717 if (User.getOpcode() == ISD::BR) {
5718 SDValue FalseBB = User.getOperand(1);
5719 SDValue NewBR =
5720 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5721 assert(NewBR == User);
5722 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005723
Dale Johannesene4d209d2009-02-03 20:21:25 +00005724 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005725 Chain, Dest, CC, Cmp);
5726 X86::CondCode CCode =
5727 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5728 CCode = X86::GetOppositeBranchCondition(CCode);
5729 CC = DAG.getConstant(CCode, MVT::i8);
5730 Cond = Cmp;
5731 addTest = false;
5732 }
5733 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005734 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005735 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5736 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5737 // It should be transformed during dag combiner except when the condition
5738 // is set by a arithmetics with overflow node.
5739 X86::CondCode CCode =
5740 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5741 CCode = X86::GetOppositeBranchCondition(CCode);
5742 CC = DAG.getConstant(CCode, MVT::i8);
5743 Cond = Cond.getOperand(0).getOperand(1);
5744 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005745 }
Evan Cheng0488db92007-09-25 01:57:46 +00005746 }
5747
5748 if (addTest) {
5749 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005750 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005751 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005752 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005753 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005754}
5755
Anton Korobeynikove060b532007-04-17 19:34:00 +00005756
5757// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5758// Calls to _alloca is needed to probe the stack when allocating more than 4k
5759// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5760// that the guard pages used by the OS virtual memory manager are allocated in
5761// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005762SDValue
5763X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005764 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005765 assert(Subtarget->isTargetCygMing() &&
5766 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005767 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005768
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005769 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005770 SDValue Chain = Op.getOperand(0);
5771 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005772 // FIXME: Ensure alignment here
5773
Dan Gohman475871a2008-07-27 21:46:04 +00005774 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005775
Duncan Sands83ec4b62008-06-06 12:08:01 +00005776 MVT IntPtr = getPointerTy();
5777 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005778
Chris Lattnere563bbc2008-10-11 22:08:30 +00005779 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005780
Dale Johannesendd64c412009-02-04 00:33:20 +00005781 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005782 Flag = Chain.getValue(1);
5783
5784 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005786 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005787 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005788 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005789 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005790 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005791 Flag = Chain.getValue(1);
5792
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005793 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005794 DAG.getIntPtrConstant(0, true),
5795 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005796 Flag);
5797
Dale Johannesendd64c412009-02-04 00:33:20 +00005798 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005799
Dan Gohman475871a2008-07-27 21:46:04 +00005800 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005801 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005802}
5803
Dan Gohman475871a2008-07-27 21:46:04 +00005804SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005805X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005806 SDValue Chain,
5807 SDValue Dst, SDValue Src,
5808 SDValue Size, unsigned Align,
5809 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005810 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005811 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005812
Bill Wendling6f287b22008-09-30 21:22:07 +00005813 // If not DWORD aligned or size is more than the threshold, call the library.
5814 // The libc version is likely to be faster for these cases. It can use the
5815 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005816 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005817 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005818 ConstantSize->getZExtValue() >
5819 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005820 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005821
5822 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005823 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005824
Bill Wendling6158d842008-10-01 00:59:58 +00005825 if (const char *bzeroEntry = V &&
5826 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5827 MVT IntPtr = getPointerTy();
5828 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005829 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005830 TargetLowering::ArgListEntry Entry;
5831 Entry.Node = Dst;
5832 Entry.Ty = IntPtrTy;
5833 Args.push_back(Entry);
5834 Entry.Node = Size;
5835 Args.push_back(Entry);
5836 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005837 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005838 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005839 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005840 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005841 }
5842
Dan Gohman707e0182008-04-12 04:36:06 +00005843 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005844 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005845 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005846
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005847 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005848 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005849 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005850 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005851 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005852 unsigned BytesLeft = 0;
5853 bool TwoRepStos = false;
5854 if (ValC) {
5855 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005856 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005857
Evan Cheng0db9fe62006-04-25 20:13:52 +00005858 // If the value is a constant, then we can potentially use larger sets.
5859 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005860 case 2: // WORD aligned
5861 AVT = MVT::i16;
5862 ValReg = X86::AX;
5863 Val = (Val << 8) | Val;
5864 break;
5865 case 0: // DWORD aligned
5866 AVT = MVT::i32;
5867 ValReg = X86::EAX;
5868 Val = (Val << 8) | Val;
5869 Val = (Val << 16) | Val;
5870 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5871 AVT = MVT::i64;
5872 ValReg = X86::RAX;
5873 Val = (Val << 32) | Val;
5874 }
5875 break;
5876 default: // Byte aligned
5877 AVT = MVT::i8;
5878 ValReg = X86::AL;
5879 Count = DAG.getIntPtrConstant(SizeVal);
5880 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005881 }
5882
Duncan Sands8e4eb092008-06-08 20:54:56 +00005883 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005884 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005885 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5886 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005887 }
5888
Dale Johannesen0f502f62009-02-03 22:26:09 +00005889 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890 InFlag);
5891 InFlag = Chain.getValue(1);
5892 } else {
5893 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005894 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005895 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005897 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005898
Scott Michelfdc40a02009-02-17 22:15:04 +00005899 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005900 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005901 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005903 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005905 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005907
Chris Lattnerd96d0722007-02-25 06:40:16 +00005908 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005909 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005910 Ops.push_back(Chain);
5911 Ops.push_back(DAG.getValueType(AVT));
5912 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005913 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005914
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 if (TwoRepStos) {
5916 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005917 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005918 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005919 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005920 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005921 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005922 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005923 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005925 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005926 Ops.clear();
5927 Ops.push_back(Chain);
5928 Ops.push_back(DAG.getValueType(MVT::i8));
5929 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005930 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005932 // Handle the last 1 - 7 bytes.
5933 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005934 MVT AddrVT = Dst.getValueType();
5935 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005936
Dale Johannesen0f502f62009-02-03 22:26:09 +00005937 Chain = DAG.getMemset(Chain, dl,
5938 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005939 DAG.getConstant(Offset, AddrVT)),
5940 Src,
5941 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005942 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005943 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005944
Dan Gohman707e0182008-04-12 04:36:06 +00005945 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 return Chain;
5947}
Evan Cheng11e15b32006-04-03 20:53:28 +00005948
Dan Gohman475871a2008-07-27 21:46:04 +00005949SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005950X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005951 SDValue Chain, SDValue Dst, SDValue Src,
5952 SDValue Size, unsigned Align,
5953 bool AlwaysInline,
5954 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005955 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005956 // This requires the copy size to be a constant, preferrably
5957 // within a subtarget-specific limit.
5958 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5959 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005960 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005961 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005962 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005963 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005964
Evan Cheng1887c1c2008-08-21 21:00:15 +00005965 /// If not DWORD aligned, call the library.
5966 if ((Align & 3) != 0)
5967 return SDValue();
5968
5969 // DWORD aligned
5970 MVT AVT = MVT::i32;
5971 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005972 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973
Duncan Sands83ec4b62008-06-06 12:08:01 +00005974 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005975 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005976 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005977 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005978
Dan Gohman475871a2008-07-27 21:46:04 +00005979 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005980 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005981 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005982 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005983 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005984 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005985 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005986 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005987 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005988 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005989 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005990 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991 InFlag = Chain.getValue(1);
5992
Chris Lattnerd96d0722007-02-25 06:40:16 +00005993 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995 Ops.push_back(Chain);
5996 Ops.push_back(DAG.getValueType(AVT));
5997 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005998 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005999
Dan Gohman475871a2008-07-27 21:46:04 +00006000 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006001 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006002 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006003 // Handle the last 1 - 7 bytes.
6004 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006005 MVT DstVT = Dst.getValueType();
6006 MVT SrcVT = Src.getValueType();
6007 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006008 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006009 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006010 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006011 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006012 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006013 DAG.getConstant(BytesLeft, SizeVT),
6014 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006015 DstSV, DstSVOff + Offset,
6016 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006017 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006018
Scott Michelfdc40a02009-02-17 22:15:04 +00006019 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006020 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021}
6022
Dan Gohman475871a2008-07-27 21:46:04 +00006023SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006024 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006025 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006026
Evan Cheng25ab6902006-09-08 06:48:29 +00006027 if (!Subtarget->is64Bit()) {
6028 // vastart just stores the address of the VarArgsFrameIndex slot into the
6029 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006030 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006031 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006032 }
6033
6034 // __va_list_tag:
6035 // gp_offset (0 - 6 * 8)
6036 // fp_offset (48 - 48 + 8 * 16)
6037 // overflow_arg_area (point to parameters coming in memory).
6038 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006039 SmallVector<SDValue, 8> MemOps;
6040 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006041 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006042 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006043 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006044 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006045 MemOps.push_back(Store);
6046
6047 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006048 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006049 FIN, DAG.getIntPtrConstant(4));
6050 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006051 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006052 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006053 MemOps.push_back(Store);
6054
6055 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006056 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006057 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006058 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006059 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006060 MemOps.push_back(Store);
6061
6062 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006063 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006064 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006065 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006066 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006067 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006068 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006069 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006070}
6071
Dan Gohman475871a2008-07-27 21:46:04 +00006072SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006073 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6074 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006075 SDValue Chain = Op.getOperand(0);
6076 SDValue SrcPtr = Op.getOperand(1);
6077 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006078
Torok Edwindac237e2009-07-08 20:53:28 +00006079 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006080 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006081}
6082
Dan Gohman475871a2008-07-27 21:46:04 +00006083SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006084 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006085 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006086 SDValue Chain = Op.getOperand(0);
6087 SDValue DstPtr = Op.getOperand(1);
6088 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006089 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6090 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006091 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006092
Dale Johannesendd64c412009-02-04 00:33:20 +00006093 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006094 DAG.getIntPtrConstant(24), 8, false,
6095 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006096}
6097
Dan Gohman475871a2008-07-27 21:46:04 +00006098SDValue
6099X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006100 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006101 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006102 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006103 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006104 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006105 case Intrinsic::x86_sse_comieq_ss:
6106 case Intrinsic::x86_sse_comilt_ss:
6107 case Intrinsic::x86_sse_comile_ss:
6108 case Intrinsic::x86_sse_comigt_ss:
6109 case Intrinsic::x86_sse_comige_ss:
6110 case Intrinsic::x86_sse_comineq_ss:
6111 case Intrinsic::x86_sse_ucomieq_ss:
6112 case Intrinsic::x86_sse_ucomilt_ss:
6113 case Intrinsic::x86_sse_ucomile_ss:
6114 case Intrinsic::x86_sse_ucomigt_ss:
6115 case Intrinsic::x86_sse_ucomige_ss:
6116 case Intrinsic::x86_sse_ucomineq_ss:
6117 case Intrinsic::x86_sse2_comieq_sd:
6118 case Intrinsic::x86_sse2_comilt_sd:
6119 case Intrinsic::x86_sse2_comile_sd:
6120 case Intrinsic::x86_sse2_comigt_sd:
6121 case Intrinsic::x86_sse2_comige_sd:
6122 case Intrinsic::x86_sse2_comineq_sd:
6123 case Intrinsic::x86_sse2_ucomieq_sd:
6124 case Intrinsic::x86_sse2_ucomilt_sd:
6125 case Intrinsic::x86_sse2_ucomile_sd:
6126 case Intrinsic::x86_sse2_ucomigt_sd:
6127 case Intrinsic::x86_sse2_ucomige_sd:
6128 case Intrinsic::x86_sse2_ucomineq_sd: {
6129 unsigned Opc = 0;
6130 ISD::CondCode CC = ISD::SETCC_INVALID;
6131 switch (IntNo) {
6132 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006133 case Intrinsic::x86_sse_comieq_ss:
6134 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006135 Opc = X86ISD::COMI;
6136 CC = ISD::SETEQ;
6137 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006138 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006139 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006140 Opc = X86ISD::COMI;
6141 CC = ISD::SETLT;
6142 break;
6143 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006144 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006145 Opc = X86ISD::COMI;
6146 CC = ISD::SETLE;
6147 break;
6148 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006149 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006150 Opc = X86ISD::COMI;
6151 CC = ISD::SETGT;
6152 break;
6153 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006154 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006155 Opc = X86ISD::COMI;
6156 CC = ISD::SETGE;
6157 break;
6158 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006159 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 Opc = X86ISD::COMI;
6161 CC = ISD::SETNE;
6162 break;
6163 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006164 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 Opc = X86ISD::UCOMI;
6166 CC = ISD::SETEQ;
6167 break;
6168 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006169 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170 Opc = X86ISD::UCOMI;
6171 CC = ISD::SETLT;
6172 break;
6173 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006174 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 Opc = X86ISD::UCOMI;
6176 CC = ISD::SETLE;
6177 break;
6178 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 Opc = X86ISD::UCOMI;
6181 CC = ISD::SETGT;
6182 break;
6183 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006184 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185 Opc = X86ISD::UCOMI;
6186 CC = ISD::SETGE;
6187 break;
6188 case Intrinsic::x86_sse_ucomineq_ss:
6189 case Intrinsic::x86_sse2_ucomineq_sd:
6190 Opc = X86ISD::UCOMI;
6191 CC = ISD::SETNE;
6192 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006193 }
Evan Cheng734503b2006-09-11 02:19:56 +00006194
Dan Gohman475871a2008-07-27 21:46:04 +00006195 SDValue LHS = Op.getOperand(1);
6196 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006197 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006198 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6199 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006200 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006201 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006202 }
Evan Cheng5759f972008-05-04 09:15:50 +00006203
6204 // Fix vector shift instructions where the last operand is a non-immediate
6205 // i32 value.
6206 case Intrinsic::x86_sse2_pslli_w:
6207 case Intrinsic::x86_sse2_pslli_d:
6208 case Intrinsic::x86_sse2_pslli_q:
6209 case Intrinsic::x86_sse2_psrli_w:
6210 case Intrinsic::x86_sse2_psrli_d:
6211 case Intrinsic::x86_sse2_psrli_q:
6212 case Intrinsic::x86_sse2_psrai_w:
6213 case Intrinsic::x86_sse2_psrai_d:
6214 case Intrinsic::x86_mmx_pslli_w:
6215 case Intrinsic::x86_mmx_pslli_d:
6216 case Intrinsic::x86_mmx_pslli_q:
6217 case Intrinsic::x86_mmx_psrli_w:
6218 case Intrinsic::x86_mmx_psrli_d:
6219 case Intrinsic::x86_mmx_psrli_q:
6220 case Intrinsic::x86_mmx_psrai_w:
6221 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006222 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006223 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006224 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006225
6226 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006227 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006228 switch (IntNo) {
6229 case Intrinsic::x86_sse2_pslli_w:
6230 NewIntNo = Intrinsic::x86_sse2_psll_w;
6231 break;
6232 case Intrinsic::x86_sse2_pslli_d:
6233 NewIntNo = Intrinsic::x86_sse2_psll_d;
6234 break;
6235 case Intrinsic::x86_sse2_pslli_q:
6236 NewIntNo = Intrinsic::x86_sse2_psll_q;
6237 break;
6238 case Intrinsic::x86_sse2_psrli_w:
6239 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6240 break;
6241 case Intrinsic::x86_sse2_psrli_d:
6242 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6243 break;
6244 case Intrinsic::x86_sse2_psrli_q:
6245 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6246 break;
6247 case Intrinsic::x86_sse2_psrai_w:
6248 NewIntNo = Intrinsic::x86_sse2_psra_w;
6249 break;
6250 case Intrinsic::x86_sse2_psrai_d:
6251 NewIntNo = Intrinsic::x86_sse2_psra_d;
6252 break;
6253 default: {
6254 ShAmtVT = MVT::v2i32;
6255 switch (IntNo) {
6256 case Intrinsic::x86_mmx_pslli_w:
6257 NewIntNo = Intrinsic::x86_mmx_psll_w;
6258 break;
6259 case Intrinsic::x86_mmx_pslli_d:
6260 NewIntNo = Intrinsic::x86_mmx_psll_d;
6261 break;
6262 case Intrinsic::x86_mmx_pslli_q:
6263 NewIntNo = Intrinsic::x86_mmx_psll_q;
6264 break;
6265 case Intrinsic::x86_mmx_psrli_w:
6266 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6267 break;
6268 case Intrinsic::x86_mmx_psrli_d:
6269 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6270 break;
6271 case Intrinsic::x86_mmx_psrli_q:
6272 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6273 break;
6274 case Intrinsic::x86_mmx_psrai_w:
6275 NewIntNo = Intrinsic::x86_mmx_psra_w;
6276 break;
6277 case Intrinsic::x86_mmx_psrai_d:
6278 NewIntNo = Intrinsic::x86_mmx_psra_d;
6279 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006280 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006281 }
6282 break;
6283 }
6284 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006285 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006286 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6287 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6288 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006289 DAG.getConstant(NewIntNo, MVT::i32),
6290 Op.getOperand(1), ShAmt);
6291 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006292 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006293}
Evan Cheng72261582005-12-20 06:22:03 +00006294
Dan Gohman475871a2008-07-27 21:46:04 +00006295SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006296 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006297 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006298
6299 if (Depth > 0) {
6300 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6301 SDValue Offset =
6302 DAG.getConstant(TD->getPointerSize(),
6303 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006304 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006305 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006306 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006307 NULL, 0);
6308 }
6309
6310 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006311 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006312 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006313 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006314}
6315
Dan Gohman475871a2008-07-27 21:46:04 +00006316SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006317 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6318 MFI->setFrameAddressIsTaken(true);
6319 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006320 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006321 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6322 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006323 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006324 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006325 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006326 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006327}
6328
Dan Gohman475871a2008-07-27 21:46:04 +00006329SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006330 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006331 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006332}
6333
Dan Gohman475871a2008-07-27 21:46:04 +00006334SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006335{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006336 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue Chain = Op.getOperand(0);
6338 SDValue Offset = Op.getOperand(1);
6339 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006340 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006341
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006342 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6343 getPointerTy());
6344 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006345
Dale Johannesene4d209d2009-02-03 20:21:25 +00006346 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006347 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006348 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6349 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006350 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006351 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006352
Dale Johannesene4d209d2009-02-03 20:21:25 +00006353 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006354 MVT::Other,
6355 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006356}
6357
Dan Gohman475871a2008-07-27 21:46:04 +00006358SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006359 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006360 SDValue Root = Op.getOperand(0);
6361 SDValue Trmp = Op.getOperand(1); // trampoline
6362 SDValue FPtr = Op.getOperand(2); // nested function
6363 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006364 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006365
Dan Gohman69de1932008-02-06 22:27:42 +00006366 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006367
Duncan Sands339e14f2008-01-16 22:55:25 +00006368 const X86InstrInfo *TII =
6369 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6370
Duncan Sandsb116fac2007-07-27 20:02:49 +00006371 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006373
6374 // Large code-model.
6375
6376 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6377 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6378
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006379 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6380 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006381
6382 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6383
6384 // Load the pointer to the nested function into R11.
6385 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006386 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006387 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6388 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006389
Scott Michelfdc40a02009-02-17 22:15:04 +00006390 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006391 DAG.getConstant(2, MVT::i64));
6392 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006393
6394 // Load the 'nest' parameter value into R10.
6395 // R10 is specified in X86CallingConv.td
6396 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006397 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 DAG.getConstant(10, MVT::i64));
6399 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6400 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006401
Scott Michelfdc40a02009-02-17 22:15:04 +00006402 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006403 DAG.getConstant(12, MVT::i64));
6404 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006405
6406 // Jump to the nested function.
6407 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006408 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006409 DAG.getConstant(20, MVT::i64));
6410 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6411 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006412
6413 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006414 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006415 DAG.getConstant(22, MVT::i64));
6416 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006417 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006418
Dan Gohman475871a2008-07-27 21:46:04 +00006419 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006420 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6421 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006422 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006423 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006424 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6425 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006426 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006427
6428 switch (CC) {
6429 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006430 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006431 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006432 case CallingConv::X86_StdCall: {
6433 // Pass 'nest' parameter in ECX.
6434 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006435 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006436
6437 // Check that ECX wasn't needed by an 'inreg' parameter.
6438 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006439 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006440
Chris Lattner58d74912008-03-12 17:45:29 +00006441 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006442 unsigned InRegCount = 0;
6443 unsigned Idx = 1;
6444
6445 for (FunctionType::param_iterator I = FTy->param_begin(),
6446 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006447 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006448 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006449 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006450
6451 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006452 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006453 }
6454 }
6455 break;
6456 }
6457 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006458 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006459 // Pass 'nest' parameter in EAX.
6460 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006461 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006462 break;
6463 }
6464
Dan Gohman475871a2008-07-27 21:46:04 +00006465 SDValue OutChains[4];
6466 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006467
Scott Michelfdc40a02009-02-17 22:15:04 +00006468 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006469 DAG.getConstant(10, MVT::i32));
6470 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006471
Duncan Sands339e14f2008-01-16 22:55:25 +00006472 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006473 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006474 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006475 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006476 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006477
Scott Michelfdc40a02009-02-17 22:15:04 +00006478 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006479 DAG.getConstant(1, MVT::i32));
6480 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006481
Duncan Sands339e14f2008-01-16 22:55:25 +00006482 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006483 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006484 DAG.getConstant(5, MVT::i32));
6485 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006486 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006487
Scott Michelfdc40a02009-02-17 22:15:04 +00006488 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006489 DAG.getConstant(6, MVT::i32));
6490 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006491
Dan Gohman475871a2008-07-27 21:46:04 +00006492 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006493 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6494 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006495 }
6496}
6497
Dan Gohman475871a2008-07-27 21:46:04 +00006498SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006499 /*
6500 The rounding mode is in bits 11:10 of FPSR, and has the following
6501 settings:
6502 00 Round to nearest
6503 01 Round to -inf
6504 10 Round to +inf
6505 11 Round to 0
6506
6507 FLT_ROUNDS, on the other hand, expects the following:
6508 -1 Undefined
6509 0 Round to 0
6510 1 Round to nearest
6511 2 Round to +inf
6512 3 Round to -inf
6513
6514 To perform the conversion, we do:
6515 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6516 */
6517
6518 MachineFunction &MF = DAG.getMachineFunction();
6519 const TargetMachine &TM = MF.getTarget();
6520 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6521 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006522 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006523 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006524
6525 // Save FP Control Word to stack slot
6526 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006527 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006528
Dale Johannesene4d209d2009-02-03 20:21:25 +00006529 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006530 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006531
6532 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006533 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006534
6535 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006536 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006537 DAG.getNode(ISD::SRL, dl, MVT::i16,
6538 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006539 CWD, DAG.getConstant(0x800, MVT::i16)),
6540 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006541 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006542 DAG.getNode(ISD::SRL, dl, MVT::i16,
6543 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006544 CWD, DAG.getConstant(0x400, MVT::i16)),
6545 DAG.getConstant(9, MVT::i8));
6546
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006548 DAG.getNode(ISD::AND, dl, MVT::i16,
6549 DAG.getNode(ISD::ADD, dl, MVT::i16,
6550 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006551 DAG.getConstant(1, MVT::i16)),
6552 DAG.getConstant(3, MVT::i16));
6553
6554
Duncan Sands83ec4b62008-06-06 12:08:01 +00006555 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006556 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006557}
6558
Dan Gohman475871a2008-07-27 21:46:04 +00006559SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006560 MVT VT = Op.getValueType();
6561 MVT OpVT = VT;
6562 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006563 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006564
6565 Op = Op.getOperand(0);
6566 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006567 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006568 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006569 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006570 }
Evan Cheng18efe262007-12-14 02:13:44 +00006571
Evan Cheng152804e2007-12-14 08:30:15 +00006572 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6573 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006574 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006575
6576 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006577 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006578 Ops.push_back(Op);
6579 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6580 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6581 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006582 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006583
6584 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006585 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006586
Evan Cheng18efe262007-12-14 02:13:44 +00006587 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006589 return Op;
6590}
6591
Dan Gohman475871a2008-07-27 21:46:04 +00006592SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006593 MVT VT = Op.getValueType();
6594 MVT OpVT = VT;
6595 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006596 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006597
6598 Op = Op.getOperand(0);
6599 if (VT == MVT::i8) {
6600 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006602 }
Evan Cheng152804e2007-12-14 08:30:15 +00006603
6604 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6605 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006606 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006607
6608 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006609 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006610 Ops.push_back(Op);
6611 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6612 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6613 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006615
Evan Cheng18efe262007-12-14 02:13:44 +00006616 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006618 return Op;
6619}
6620
Mon P Wangaf9b9522008-12-18 21:42:19 +00006621SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6622 MVT VT = Op.getValueType();
6623 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006624 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006625
Mon P Wangaf9b9522008-12-18 21:42:19 +00006626 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6627 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6628 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6629 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6630 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6631 //
6632 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6633 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6634 // return AloBlo + AloBhi + AhiBlo;
6635
6636 SDValue A = Op.getOperand(0);
6637 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006638
Dale Johannesene4d209d2009-02-03 20:21:25 +00006639 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006640 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6641 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006642 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006643 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6644 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006645 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006646 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6647 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006648 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006649 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6650 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006652 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6653 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006654 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006655 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6656 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006658 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6659 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6661 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006662 return Res;
6663}
6664
6665
Bill Wendling74c37652008-12-09 22:08:41 +00006666SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6667 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6668 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006669 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6670 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006671 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006672 SDValue LHS = N->getOperand(0);
6673 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006674 unsigned BaseOp = 0;
6675 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006676 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006677
6678 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006679 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006680 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006681 // A subtract of one will be selected as a INC. Note that INC doesn't
6682 // set CF, so we can't do this for UADDO.
6683 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6684 if (C->getAPIntValue() == 1) {
6685 BaseOp = X86ISD::INC;
6686 Cond = X86::COND_O;
6687 break;
6688 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006689 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006690 Cond = X86::COND_O;
6691 break;
6692 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006693 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006694 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006695 break;
6696 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006697 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6698 // set CF, so we can't do this for USUBO.
6699 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6700 if (C->getAPIntValue() == 1) {
6701 BaseOp = X86ISD::DEC;
6702 Cond = X86::COND_O;
6703 break;
6704 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006705 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006706 Cond = X86::COND_O;
6707 break;
6708 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006709 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006710 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006711 break;
6712 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006713 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006714 Cond = X86::COND_O;
6715 break;
6716 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006717 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006718 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006719 break;
6720 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006721
Bill Wendling61edeb52008-12-02 01:06:39 +00006722 // Also sets EFLAGS.
6723 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006724 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006725
Bill Wendling61edeb52008-12-02 01:06:39 +00006726 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006727 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006728 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006729
Bill Wendling61edeb52008-12-02 01:06:39 +00006730 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6731 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006732}
6733
Dan Gohman475871a2008-07-27 21:46:04 +00006734SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006735 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006736 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006737 unsigned Reg = 0;
6738 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006739 switch(T.getSimpleVT()) {
6740 default:
6741 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006742 case MVT::i8: Reg = X86::AL; size = 1; break;
6743 case MVT::i16: Reg = X86::AX; size = 2; break;
6744 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006745 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006746 assert(Subtarget->is64Bit() && "Node not type legal!");
6747 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006748 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006749 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006750 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006751 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006752 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006753 Op.getOperand(1),
6754 Op.getOperand(3),
6755 DAG.getTargetConstant(size, MVT::i8),
6756 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006757 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006759 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006760 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006761 return cpOut;
6762}
6763
Duncan Sands1607f052008-12-01 11:39:25 +00006764SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006765 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006766 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006767 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006768 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006769 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006770 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006771 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6772 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006773 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006774 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006775 DAG.getConstant(32, MVT::i8));
6776 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006777 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006778 rdx.getValue(1)
6779 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006781}
6782
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006783SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6784 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006785 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006786 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006788 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006789 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006790 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006791 Node->getOperand(0),
6792 Node->getOperand(1), negOp,
6793 cast<AtomicSDNode>(Node)->getSrcValue(),
6794 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006795}
6796
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797/// LowerOperation - Provide custom lowering hooks for some operations.
6798///
Dan Gohman475871a2008-07-27 21:46:04 +00006799SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006801 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006802 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6803 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6805 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6806 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6807 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6808 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6809 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6810 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006811 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006812 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 case ISD::SHL_PARTS:
6814 case ISD::SRA_PARTS:
6815 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6816 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006817 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006819 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 case ISD::FABS: return LowerFABS(Op, DAG);
6821 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006822 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006823 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006824 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006825 case ISD::SELECT: return LowerSELECT(Op, DAG);
6826 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006828 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006830 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006831 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006832 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006833 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006835 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6836 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006837 case ISD::FRAME_TO_ARGS_OFFSET:
6838 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006839 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006840 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006841 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006842 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006843 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6844 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006845 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006846 case ISD::SADDO:
6847 case ISD::UADDO:
6848 case ISD::SSUBO:
6849 case ISD::USUBO:
6850 case ISD::SMULO:
6851 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006852 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006854}
6855
Duncan Sands1607f052008-12-01 11:39:25 +00006856void X86TargetLowering::
6857ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6858 SelectionDAG &DAG, unsigned NewOp) {
6859 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006860 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006861 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6862
6863 SDValue Chain = Node->getOperand(0);
6864 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006865 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006866 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006867 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006868 Node->getOperand(2), DAG.getIntPtrConstant(1));
6869 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6870 // have a MemOperand. Pass the info through as a normal operand.
6871 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6872 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6873 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006874 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006875 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006876 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006877 Results.push_back(Result.getValue(2));
6878}
6879
Duncan Sands126d9072008-07-04 11:47:58 +00006880/// ReplaceNodeResults - Replace a node with an illegal result type
6881/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006882void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6883 SmallVectorImpl<SDValue>&Results,
6884 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006885 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006886 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006887 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006888 assert(false && "Do not know how to custom type legalize this operation!");
6889 return;
6890 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006891 std::pair<SDValue,SDValue> Vals =
6892 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006893 SDValue FIST = Vals.first, StackSlot = Vals.second;
6894 if (FIST.getNode() != 0) {
6895 MVT VT = N->getValueType(0);
6896 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006898 }
6899 return;
6900 }
6901 case ISD::READCYCLECOUNTER: {
6902 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6903 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006905 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006906 rd.getValue(1));
6907 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006908 eax.getValue(2));
6909 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6910 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006911 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006912 Results.push_back(edx.getValue(1));
6913 return;
6914 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006915 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006916 MVT T = N->getValueType(0);
6917 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6918 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006919 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006920 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006921 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006922 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006923 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6924 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006925 cpInL.getValue(1));
6926 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006927 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006928 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006929 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006930 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006931 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006932 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006933 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006934 swapInL.getValue(1));
6935 SDValue Ops[] = { swapInH.getValue(0),
6936 N->getOperand(1),
6937 swapInH.getValue(1) };
6938 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006940 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6941 MVT::i32, Result.getValue(1));
6942 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6943 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006944 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006945 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006946 Results.push_back(cpOutH.getValue(1));
6947 return;
6948 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006949 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006950 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6951 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006952 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006953 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6954 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006955 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006956 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6957 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006958 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006959 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6960 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006961 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006962 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6963 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006964 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006965 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6966 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006967 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006968 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6969 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006970 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006971}
6972
Evan Cheng72261582005-12-20 06:22:03 +00006973const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6974 switch (Opcode) {
6975 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006976 case X86ISD::BSF: return "X86ISD::BSF";
6977 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006978 case X86ISD::SHLD: return "X86ISD::SHLD";
6979 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006980 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006981 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006982 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006983 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006984 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006985 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006986 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6987 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6988 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006989 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006990 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006991 case X86ISD::CALL: return "X86ISD::CALL";
6992 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6993 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006994 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006995 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006996 case X86ISD::COMI: return "X86ISD::COMI";
6997 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006998 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006999 case X86ISD::CMOV: return "X86ISD::CMOV";
7000 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007001 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007002 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7003 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007004 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007005 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007006 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007007 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007008 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007009 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7010 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007011 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007012 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007013 case X86ISD::FMAX: return "X86ISD::FMAX";
7014 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007015 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7016 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007017 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007018 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007019 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007020 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007021 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007022 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7023 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007024 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7025 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7026 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7027 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7028 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7029 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007030 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7031 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007032 case X86ISD::VSHL: return "X86ISD::VSHL";
7033 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007034 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7035 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7036 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7037 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7038 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7039 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7040 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7041 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7042 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7043 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007044 case X86ISD::ADD: return "X86ISD::ADD";
7045 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007046 case X86ISD::SMUL: return "X86ISD::SMUL";
7047 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007048 case X86ISD::INC: return "X86ISD::INC";
7049 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007050 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007051 }
7052}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007053
Chris Lattnerc9addb72007-03-30 23:15:24 +00007054// isLegalAddressingMode - Return true if the addressing mode represented
7055// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007056bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007057 const Type *Ty) const {
7058 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007059
Chris Lattnerc9addb72007-03-30 23:15:24 +00007060 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7061 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7062 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Chris Lattnerc9addb72007-03-30 23:15:24 +00007064 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007065 unsigned GVFlags =
7066 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7067
7068 // If a reference to this global requires an extra load, we can't fold it.
7069 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007070 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007071
7072 // If BaseGV requires a register for the PIC base, we cannot also have a
7073 // BaseReg specified.
7074 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007075 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007076
7077 // X86-64 only supports addr of globals in small code model.
7078 if (Subtarget->is64Bit()) {
7079 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7080 return false;
7081 // If lower 4G is not available, then we must use rip-relative addressing.
7082 if (AM.BaseOffs || AM.Scale > 1)
7083 return false;
7084 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007086
Chris Lattnerc9addb72007-03-30 23:15:24 +00007087 switch (AM.Scale) {
7088 case 0:
7089 case 1:
7090 case 2:
7091 case 4:
7092 case 8:
7093 // These scales always work.
7094 break;
7095 case 3:
7096 case 5:
7097 case 9:
7098 // These scales are formed with basereg+scalereg. Only accept if there is
7099 // no basereg yet.
7100 if (AM.HasBaseReg)
7101 return false;
7102 break;
7103 default: // Other stuff never works.
7104 return false;
7105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007106
Chris Lattnerc9addb72007-03-30 23:15:24 +00007107 return true;
7108}
7109
7110
Evan Cheng2bd122c2007-10-26 01:56:11 +00007111bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7112 if (!Ty1->isInteger() || !Ty2->isInteger())
7113 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007114 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7115 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007116 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007117 return false;
7118 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007119}
7120
Duncan Sands83ec4b62008-06-06 12:08:01 +00007121bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7122 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007123 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007124 unsigned NumBits1 = VT1.getSizeInBits();
7125 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007126 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007127 return false;
7128 return Subtarget->is64Bit() || NumBits1 < 64;
7129}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007130
Dan Gohman97121ba2009-04-08 00:15:30 +00007131bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007132 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007133 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7134}
7135
7136bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007137 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007138 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7139}
7140
Evan Cheng8b944d32009-05-28 00:35:15 +00007141bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7142 // i16 instructions are longer (0x66 prefix) and potentially slower.
7143 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7144}
7145
Evan Cheng60c07e12006-07-05 22:17:51 +00007146/// isShuffleMaskLegal - Targets can use this to indicate that they only
7147/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7148/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7149/// are assumed to be legal.
7150bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007151X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7152 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007153 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007154 if (VT.getSizeInBits() == 64)
7155 return false;
7156
7157 // FIXME: pshufb, blends, palignr, shifts.
7158 return (VT.getVectorNumElements() == 2 ||
7159 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7160 isMOVLMask(M, VT) ||
7161 isSHUFPMask(M, VT) ||
7162 isPSHUFDMask(M, VT) ||
7163 isPSHUFHWMask(M, VT) ||
7164 isPSHUFLWMask(M, VT) ||
7165 isUNPCKLMask(M, VT) ||
7166 isUNPCKHMask(M, VT) ||
7167 isUNPCKL_v_undef_Mask(M, VT) ||
7168 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007169}
7170
Dan Gohman7d8143f2008-04-09 20:09:42 +00007171bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007172X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007173 MVT VT) const {
7174 unsigned NumElts = VT.getVectorNumElements();
7175 // FIXME: This collection of masks seems suspect.
7176 if (NumElts == 2)
7177 return true;
7178 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7179 return (isMOVLMask(Mask, VT) ||
7180 isCommutedMOVLMask(Mask, VT, true) ||
7181 isSHUFPMask(Mask, VT) ||
7182 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007183 }
7184 return false;
7185}
7186
7187//===----------------------------------------------------------------------===//
7188// X86 Scheduler Hooks
7189//===----------------------------------------------------------------------===//
7190
Mon P Wang63307c32008-05-05 19:05:59 +00007191// private utility function
7192MachineBasicBlock *
7193X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7194 MachineBasicBlock *MBB,
7195 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007196 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007197 unsigned LoadOpc,
7198 unsigned CXchgOpc,
7199 unsigned copyOpc,
7200 unsigned notOpc,
7201 unsigned EAXreg,
7202 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007203 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007204 // For the atomic bitwise operator, we generate
7205 // thisMBB:
7206 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007207 // ld t1 = [bitinstr.addr]
7208 // op t2 = t1, [bitinstr.val]
7209 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007210 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7211 // bz newMBB
7212 // fallthrough -->nextMBB
7213 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7214 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007215 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007216 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007217
Mon P Wang63307c32008-05-05 19:05:59 +00007218 /// First build the CFG
7219 MachineFunction *F = MBB->getParent();
7220 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007221 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7222 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7223 F->insert(MBBIter, newMBB);
7224 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007225
Mon P Wang63307c32008-05-05 19:05:59 +00007226 // Move all successors to thisMBB to nextMBB
7227 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007228
Mon P Wang63307c32008-05-05 19:05:59 +00007229 // Update thisMBB to fall through to newMBB
7230 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007231
Mon P Wang63307c32008-05-05 19:05:59 +00007232 // newMBB jumps to itself and fall through to nextMBB
7233 newMBB->addSuccessor(nextMBB);
7234 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007235
Mon P Wang63307c32008-05-05 19:05:59 +00007236 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007237 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007238 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007240 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007241 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007242 int numArgs = bInstr->getNumOperands() - 1;
7243 for (int i=0; i < numArgs; ++i)
7244 argOpers[i] = &bInstr->getOperand(i+1);
7245
7246 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007247 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7248 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007249
Dale Johannesen140be2d2008-08-19 18:47:28 +00007250 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007252 for (int i=0; i <= lastAddrIndx; ++i)
7253 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007254
Dale Johannesen140be2d2008-08-19 18:47:28 +00007255 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007256 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007259 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007260 tt = t1;
7261
Dale Johannesen140be2d2008-08-19 18:47:28 +00007262 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007263 assert((argOpers[valArgIndx]->isReg() ||
7264 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007265 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007266 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007268 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007269 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007270 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007271 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007272
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007274 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007275
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007277 for (int i=0; i <= lastAddrIndx; ++i)
7278 (*MIB).addOperand(*argOpers[i]);
7279 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007280 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7281 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7282
Dale Johannesene4d209d2009-02-03 20:21:25 +00007283 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007284 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007285
Mon P Wang63307c32008-05-05 19:05:59 +00007286 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007288
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007289 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007290 return nextMBB;
7291}
7292
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007293// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007294MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007295X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7296 MachineBasicBlock *MBB,
7297 unsigned regOpcL,
7298 unsigned regOpcH,
7299 unsigned immOpcL,
7300 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007301 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007302 // For the atomic bitwise operator, we generate
7303 // thisMBB (instructions are in pairs, except cmpxchg8b)
7304 // ld t1,t2 = [bitinstr.addr]
7305 // newMBB:
7306 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7307 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007308 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007309 // mov ECX, EBX <- t5, t6
7310 // mov EAX, EDX <- t1, t2
7311 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7312 // mov t3, t4 <- EAX, EDX
7313 // bz newMBB
7314 // result in out1, out2
7315 // fallthrough -->nextMBB
7316
7317 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7318 const unsigned LoadOpc = X86::MOV32rm;
7319 const unsigned copyOpc = X86::MOV32rr;
7320 const unsigned NotOpc = X86::NOT32r;
7321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7322 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7323 MachineFunction::iterator MBBIter = MBB;
7324 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007325
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007326 /// First build the CFG
7327 MachineFunction *F = MBB->getParent();
7328 MachineBasicBlock *thisMBB = MBB;
7329 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7330 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7331 F->insert(MBBIter, newMBB);
7332 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007333
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007334 // Move all successors to thisMBB to nextMBB
7335 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 // Update thisMBB to fall through to newMBB
7338 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007339
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007340 // newMBB jumps to itself and fall through to nextMBB
7341 newMBB->addSuccessor(nextMBB);
7342 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007343
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345 // Insert instructions into newMBB based on incoming instruction
7346 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007347 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007348 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007349 MachineOperand& dest1Oper = bInstr->getOperand(0);
7350 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007351 MachineOperand* argOpers[2 + X86AddrNumOperands];
7352 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007353 argOpers[i] = &bInstr->getOperand(i+2);
7354
7355 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007356 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007357
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007358 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007360 for (int i=0; i <= lastAddrIndx; ++i)
7361 (*MIB).addOperand(*argOpers[i]);
7362 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007364 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007365 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007366 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007367 MachineOperand newOp3 = *(argOpers[3]);
7368 if (newOp3.isImm())
7369 newOp3.setImm(newOp3.getImm()+4);
7370 else
7371 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007372 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007373 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007374
7375 // t3/4 are defined later, at the bottom of the loop
7376 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7377 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007378 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007379 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007381 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7382
7383 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7384 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007385 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7387 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007388 } else {
7389 tt1 = t1;
7390 tt2 = t2;
7391 }
7392
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007393 int valArgIndx = lastAddrIndx + 1;
7394 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007395 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396 "invalid operand");
7397 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7398 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007399 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007401 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007403 if (regOpcL != X86::MOV32rr)
7404 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007405 (*MIB).addOperand(*argOpers[valArgIndx]);
7406 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007407 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007408 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007409 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007410 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007412 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007414 if (regOpcH != X86::MOV32rr)
7415 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007416 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007417
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007419 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421 MIB.addReg(t2);
7422
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007424 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007426 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007427
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007429 for (int i=0; i <= lastAddrIndx; ++i)
7430 (*MIB).addOperand(*argOpers[i]);
7431
7432 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7433 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7434
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007436 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007438 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007439
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007440 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007441 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007442
7443 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7444 return nextMBB;
7445}
7446
7447// private utility function
7448MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007449X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7450 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007451 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007452 // For the atomic min/max operator, we generate
7453 // thisMBB:
7454 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007455 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007456 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007457 // cmp t1, t2
7458 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007459 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007460 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7461 // bz newMBB
7462 // fallthrough -->nextMBB
7463 //
7464 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7465 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007466 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007467 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007468
Mon P Wang63307c32008-05-05 19:05:59 +00007469 /// First build the CFG
7470 MachineFunction *F = MBB->getParent();
7471 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007472 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7473 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7474 F->insert(MBBIter, newMBB);
7475 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007476
Mon P Wang63307c32008-05-05 19:05:59 +00007477 // Move all successors to thisMBB to nextMBB
7478 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007479
Mon P Wang63307c32008-05-05 19:05:59 +00007480 // Update thisMBB to fall through to newMBB
7481 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007482
Mon P Wang63307c32008-05-05 19:05:59 +00007483 // newMBB jumps to newMBB and fall through to nextMBB
7484 newMBB->addSuccessor(nextMBB);
7485 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007486
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007488 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007489 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007490 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007491 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007492 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007493 int numArgs = mInstr->getNumOperands() - 1;
7494 for (int i=0; i < numArgs; ++i)
7495 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007496
Mon P Wang63307c32008-05-05 19:05:59 +00007497 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007498 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7499 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007500
Mon P Wangab3e7472008-05-05 22:56:23 +00007501 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007503 for (int i=0; i <= lastAddrIndx; ++i)
7504 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007505
Mon P Wang63307c32008-05-05 19:05:59 +00007506 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007507 assert((argOpers[valArgIndx]->isReg() ||
7508 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007509 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007510
7511 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007512 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007514 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007515 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007516 (*MIB).addOperand(*argOpers[valArgIndx]);
7517
Dale Johannesene4d209d2009-02-03 20:21:25 +00007518 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007519 MIB.addReg(t1);
7520
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007522 MIB.addReg(t1);
7523 MIB.addReg(t2);
7524
7525 // Generate movc
7526 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007528 MIB.addReg(t2);
7529 MIB.addReg(t1);
7530
7531 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007533 for (int i=0; i <= lastAddrIndx; ++i)
7534 (*MIB).addOperand(*argOpers[i]);
7535 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007536 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7537 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007538
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007540 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007541
Mon P Wang63307c32008-05-05 19:05:59 +00007542 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007544
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007545 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007546 return nextMBB;
7547}
7548
7549
Evan Cheng60c07e12006-07-05 22:17:51 +00007550MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007551X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007552 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007553 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007554 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007555 switch (MI->getOpcode()) {
7556 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007557 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007558 case X86::CMOV_FR32:
7559 case X86::CMOV_FR64:
7560 case X86::CMOV_V4F32:
7561 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007562 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007563 // To "insert" a SELECT_CC instruction, we actually have to insert the
7564 // diamond control-flow pattern. The incoming instruction knows the
7565 // destination vreg to set, the condition code register to branch on, the
7566 // true/false values to select between, and a branch opcode to use.
7567 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007568 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007569 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007570
Evan Cheng60c07e12006-07-05 22:17:51 +00007571 // thisMBB:
7572 // ...
7573 // TrueVal = ...
7574 // cmpTY ccX, r1, r2
7575 // bCC copy1MBB
7576 // fallthrough --> copy0MBB
7577 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007578 MachineFunction *F = BB->getParent();
7579 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7580 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007581 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007582 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007584 F->insert(It, copy0MBB);
7585 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007586 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007587 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007588 sinkMBB->transferSuccessors(BB);
7589
7590 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007591 BB->addSuccessor(copy0MBB);
7592 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007593
Evan Cheng60c07e12006-07-05 22:17:51 +00007594 // copy0MBB:
7595 // %FalseValue = ...
7596 // # fallthrough to sinkMBB
7597 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007598
Evan Cheng60c07e12006-07-05 22:17:51 +00007599 // Update machine-CFG edges
7600 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007601
Evan Cheng60c07e12006-07-05 22:17:51 +00007602 // sinkMBB:
7603 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7604 // ...
7605 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007606 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007607 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7608 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7609
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007610 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007611 return BB;
7612 }
7613
Dale Johannesen849f2142007-07-03 00:53:03 +00007614 case X86::FP32_TO_INT16_IN_MEM:
7615 case X86::FP32_TO_INT32_IN_MEM:
7616 case X86::FP32_TO_INT64_IN_MEM:
7617 case X86::FP64_TO_INT16_IN_MEM:
7618 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007619 case X86::FP64_TO_INT64_IN_MEM:
7620 case X86::FP80_TO_INT16_IN_MEM:
7621 case X86::FP80_TO_INT32_IN_MEM:
7622 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007623 // Change the floating point control register to use "round towards zero"
7624 // mode when truncating to an integer value.
7625 MachineFunction *F = BB->getParent();
7626 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007627 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007628
7629 // Load the old value of the high byte of the control word...
7630 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007631 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007632 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007633 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007634
7635 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007636 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007637 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007638
7639 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007640 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007641
7642 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007643 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007644 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007645
7646 // Get the X86 opcode to use.
7647 unsigned Opc;
7648 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007649 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007650 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7651 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7652 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7653 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7654 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7655 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007656 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7657 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7658 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007659 }
7660
7661 X86AddressMode AM;
7662 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007663 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007664 AM.BaseType = X86AddressMode::RegBase;
7665 AM.Base.Reg = Op.getReg();
7666 } else {
7667 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007668 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007669 }
7670 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007671 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007672 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007673 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007674 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007675 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007676 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007677 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007678 AM.GV = Op.getGlobal();
7679 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007680 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007681 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007683 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007684
7685 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007686 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007687
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007688 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007689 return BB;
7690 }
Mon P Wang63307c32008-05-05 19:05:59 +00007691 case X86::ATOMAND32:
7692 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007693 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007694 X86::LCMPXCHG32, X86::MOV32rr,
7695 X86::NOT32r, X86::EAX,
7696 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007697 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007698 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7699 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007700 X86::LCMPXCHG32, X86::MOV32rr,
7701 X86::NOT32r, X86::EAX,
7702 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007703 case X86::ATOMXOR32:
7704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007705 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007706 X86::LCMPXCHG32, X86::MOV32rr,
7707 X86::NOT32r, X86::EAX,
7708 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007709 case X86::ATOMNAND32:
7710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007711 X86::AND32ri, X86::MOV32rm,
7712 X86::LCMPXCHG32, X86::MOV32rr,
7713 X86::NOT32r, X86::EAX,
7714 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007715 case X86::ATOMMIN32:
7716 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7717 case X86::ATOMMAX32:
7718 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7719 case X86::ATOMUMIN32:
7720 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7721 case X86::ATOMUMAX32:
7722 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007723
7724 case X86::ATOMAND16:
7725 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7726 X86::AND16ri, X86::MOV16rm,
7727 X86::LCMPXCHG16, X86::MOV16rr,
7728 X86::NOT16r, X86::AX,
7729 X86::GR16RegisterClass);
7730 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007732 X86::OR16ri, X86::MOV16rm,
7733 X86::LCMPXCHG16, X86::MOV16rr,
7734 X86::NOT16r, X86::AX,
7735 X86::GR16RegisterClass);
7736 case X86::ATOMXOR16:
7737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7738 X86::XOR16ri, X86::MOV16rm,
7739 X86::LCMPXCHG16, X86::MOV16rr,
7740 X86::NOT16r, X86::AX,
7741 X86::GR16RegisterClass);
7742 case X86::ATOMNAND16:
7743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7744 X86::AND16ri, X86::MOV16rm,
7745 X86::LCMPXCHG16, X86::MOV16rr,
7746 X86::NOT16r, X86::AX,
7747 X86::GR16RegisterClass, true);
7748 case X86::ATOMMIN16:
7749 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7750 case X86::ATOMMAX16:
7751 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7752 case X86::ATOMUMIN16:
7753 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7754 case X86::ATOMUMAX16:
7755 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7756
7757 case X86::ATOMAND8:
7758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7759 X86::AND8ri, X86::MOV8rm,
7760 X86::LCMPXCHG8, X86::MOV8rr,
7761 X86::NOT8r, X86::AL,
7762 X86::GR8RegisterClass);
7763 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007765 X86::OR8ri, X86::MOV8rm,
7766 X86::LCMPXCHG8, X86::MOV8rr,
7767 X86::NOT8r, X86::AL,
7768 X86::GR8RegisterClass);
7769 case X86::ATOMXOR8:
7770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7771 X86::XOR8ri, X86::MOV8rm,
7772 X86::LCMPXCHG8, X86::MOV8rr,
7773 X86::NOT8r, X86::AL,
7774 X86::GR8RegisterClass);
7775 case X86::ATOMNAND8:
7776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7777 X86::AND8ri, X86::MOV8rm,
7778 X86::LCMPXCHG8, X86::MOV8rr,
7779 X86::NOT8r, X86::AL,
7780 X86::GR8RegisterClass, true);
7781 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007782 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007783 case X86::ATOMAND64:
7784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007785 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007786 X86::LCMPXCHG64, X86::MOV64rr,
7787 X86::NOT64r, X86::RAX,
7788 X86::GR64RegisterClass);
7789 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7791 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007792 X86::LCMPXCHG64, X86::MOV64rr,
7793 X86::NOT64r, X86::RAX,
7794 X86::GR64RegisterClass);
7795 case X86::ATOMXOR64:
7796 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007797 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007798 X86::LCMPXCHG64, X86::MOV64rr,
7799 X86::NOT64r, X86::RAX,
7800 X86::GR64RegisterClass);
7801 case X86::ATOMNAND64:
7802 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7803 X86::AND64ri32, X86::MOV64rm,
7804 X86::LCMPXCHG64, X86::MOV64rr,
7805 X86::NOT64r, X86::RAX,
7806 X86::GR64RegisterClass, true);
7807 case X86::ATOMMIN64:
7808 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7809 case X86::ATOMMAX64:
7810 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7811 case X86::ATOMUMIN64:
7812 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7813 case X86::ATOMUMAX64:
7814 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007815
7816 // This group does 64-bit operations on a 32-bit host.
7817 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007818 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007819 X86::AND32rr, X86::AND32rr,
7820 X86::AND32ri, X86::AND32ri,
7821 false);
7822 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007823 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007824 X86::OR32rr, X86::OR32rr,
7825 X86::OR32ri, X86::OR32ri,
7826 false);
7827 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007828 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007829 X86::XOR32rr, X86::XOR32rr,
7830 X86::XOR32ri, X86::XOR32ri,
7831 false);
7832 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007833 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007834 X86::AND32rr, X86::AND32rr,
7835 X86::AND32ri, X86::AND32ri,
7836 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007837 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007838 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007839 X86::ADD32rr, X86::ADC32rr,
7840 X86::ADD32ri, X86::ADC32ri,
7841 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007842 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007843 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007844 X86::SUB32rr, X86::SBB32rr,
7845 X86::SUB32ri, X86::SBB32ri,
7846 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007847 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007848 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007849 X86::MOV32rr, X86::MOV32rr,
7850 X86::MOV32ri, X86::MOV32ri,
7851 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007852 }
7853}
7854
7855//===----------------------------------------------------------------------===//
7856// X86 Optimization Hooks
7857//===----------------------------------------------------------------------===//
7858
Dan Gohman475871a2008-07-27 21:46:04 +00007859void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007860 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007861 APInt &KnownZero,
7862 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007863 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007864 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007865 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007866 assert((Opc >= ISD::BUILTIN_OP_END ||
7867 Opc == ISD::INTRINSIC_WO_CHAIN ||
7868 Opc == ISD::INTRINSIC_W_CHAIN ||
7869 Opc == ISD::INTRINSIC_VOID) &&
7870 "Should use MaskedValueIsZero if you don't know whether Op"
7871 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007872
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007873 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007874 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007875 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007876 case X86ISD::ADD:
7877 case X86ISD::SUB:
7878 case X86ISD::SMUL:
7879 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007880 case X86ISD::INC:
7881 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007882 // These nodes' second result is a boolean.
7883 if (Op.getResNo() == 0)
7884 break;
7885 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007886 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007887 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7888 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007889 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007890 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007891}
Chris Lattner259e97c2006-01-31 19:43:35 +00007892
Evan Cheng206ee9d2006-07-07 08:33:52 +00007893/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007894/// node is a GlobalAddress + offset.
7895bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7896 GlobalValue* &GA, int64_t &Offset) const{
7897 if (N->getOpcode() == X86ISD::Wrapper) {
7898 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007899 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007900 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007901 return true;
7902 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007903 }
Evan Chengad4196b2008-05-12 19:56:52 +00007904 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007905}
7906
Evan Chengad4196b2008-05-12 19:56:52 +00007907static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7908 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007909 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007910 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007911 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007912 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007913 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007914 return false;
7915}
7916
Nate Begeman9008ca62009-04-27 18:41:29 +00007917static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007918 MVT EVT, LoadSDNode *&LDBase,
7919 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007920 SelectionDAG &DAG, MachineFrameInfo *MFI,
7921 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007922 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007923 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007924 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007925 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007926 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007927 return false;
7928 continue;
7929 }
7930
Dan Gohman475871a2008-07-27 21:46:04 +00007931 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007932 if (!Elt.getNode() ||
7933 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007934 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007935 if (!LDBase) {
7936 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007937 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007938 LDBase = cast<LoadSDNode>(Elt.getNode());
7939 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007940 continue;
7941 }
7942 if (Elt.getOpcode() == ISD::UNDEF)
7943 continue;
7944
Nate Begemanabc01992009-06-05 21:37:30 +00007945 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007946 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007947 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007948 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007949 }
7950 return true;
7951}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007952
7953/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7954/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7955/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007956/// order. In the case of v2i64, it will see if it can rewrite the
7957/// shuffle to be an appropriate build vector so it can take advantage of
7958// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007959static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007960 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007961 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007962 MVT VT = N->getValueType(0);
7963 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007964 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7965 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007966
Eli Friedman7a5e5552009-06-07 06:52:44 +00007967 if (VT.getSizeInBits() != 128)
7968 return SDValue();
7969
Mon P Wang1e955802009-04-03 02:43:30 +00007970 // Try to combine a vector_shuffle into a 128-bit load.
7971 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007972 LoadSDNode *LD = NULL;
7973 unsigned LastLoadedElt;
7974 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7975 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007976 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007977
Eli Friedman7a5e5552009-06-07 06:52:44 +00007978 if (LastLoadedElt == NumElems - 1) {
7979 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7980 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7981 LD->getSrcValue(), LD->getSrcValueOffset(),
7982 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007983 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007984 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007985 LD->isVolatile(), LD->getAlignment());
7986 } else if (NumElems == 4 && LastLoadedElt == 1) {
7987 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007988 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7989 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007990 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7991 }
7992 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007993}
Evan Chengd880b972008-05-09 21:53:03 +00007994
Chris Lattner83e6c992006-10-04 06:57:07 +00007995/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007996static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007997 const X86Subtarget *Subtarget) {
7998 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007999 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008000 // Get the LHS/RHS of the select.
8001 SDValue LHS = N->getOperand(1);
8002 SDValue RHS = N->getOperand(2);
8003
Chris Lattner83e6c992006-10-04 06:57:07 +00008004 // If we have SSE[12] support, try to form min/max nodes.
8005 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008006 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8007 Cond.getOpcode() == ISD::SETCC) {
8008 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008009
Chris Lattner47b4ce82009-03-11 05:48:52 +00008010 unsigned Opcode = 0;
8011 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8012 switch (CC) {
8013 default: break;
8014 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8015 case ISD::SETULE:
8016 case ISD::SETLE:
8017 if (!UnsafeFPMath) break;
8018 // FALL THROUGH.
8019 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8020 case ISD::SETLT:
8021 Opcode = X86ISD::FMIN;
8022 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008023
Chris Lattner47b4ce82009-03-11 05:48:52 +00008024 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8025 case ISD::SETUGT:
8026 case ISD::SETGT:
8027 if (!UnsafeFPMath) break;
8028 // FALL THROUGH.
8029 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8030 case ISD::SETGE:
8031 Opcode = X86ISD::FMAX;
8032 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008033 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008034 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8035 switch (CC) {
8036 default: break;
8037 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8038 case ISD::SETUGT:
8039 case ISD::SETGT:
8040 if (!UnsafeFPMath) break;
8041 // FALL THROUGH.
8042 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8043 case ISD::SETGE:
8044 Opcode = X86ISD::FMIN;
8045 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008046
Chris Lattner47b4ce82009-03-11 05:48:52 +00008047 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8048 case ISD::SETULE:
8049 case ISD::SETLE:
8050 if (!UnsafeFPMath) break;
8051 // FALL THROUGH.
8052 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8053 case ISD::SETLT:
8054 Opcode = X86ISD::FMAX;
8055 break;
8056 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008058
Chris Lattner47b4ce82009-03-11 05:48:52 +00008059 if (Opcode)
8060 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008061 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008062
Chris Lattnerd1980a52009-03-12 06:52:53 +00008063 // If this is a select between two integer constants, try to do some
8064 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008065 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8066 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008067 // Don't do this for crazy integer types.
8068 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8069 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008070 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008071 bool NeedsCondInvert = false;
8072
Chris Lattnercee56e72009-03-13 05:53:31 +00008073 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008074 // Efficiently invertible.
8075 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8076 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8077 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8078 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008079 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008080 }
8081
8082 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008083 if (FalseC->getAPIntValue() == 0 &&
8084 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008085 if (NeedsCondInvert) // Invert the condition if needed.
8086 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8087 DAG.getConstant(1, Cond.getValueType()));
8088
8089 // Zero extend the condition if needed.
8090 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8091
Chris Lattnercee56e72009-03-13 05:53:31 +00008092 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008093 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8094 DAG.getConstant(ShAmt, MVT::i8));
8095 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008096
8097 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008098 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008099 if (NeedsCondInvert) // Invert the condition if needed.
8100 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8101 DAG.getConstant(1, Cond.getValueType()));
8102
8103 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008104 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8105 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008106 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008107 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008108 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008109
8110 // Optimize cases that will turn into an LEA instruction. This requires
8111 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8112 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8113 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8114 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8115
8116 bool isFastMultiplier = false;
8117 if (Diff < 10) {
8118 switch ((unsigned char)Diff) {
8119 default: break;
8120 case 1: // result = add base, cond
8121 case 2: // result = lea base( , cond*2)
8122 case 3: // result = lea base(cond, cond*2)
8123 case 4: // result = lea base( , cond*4)
8124 case 5: // result = lea base(cond, cond*4)
8125 case 8: // result = lea base( , cond*8)
8126 case 9: // result = lea base(cond, cond*8)
8127 isFastMultiplier = true;
8128 break;
8129 }
8130 }
8131
8132 if (isFastMultiplier) {
8133 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8134 if (NeedsCondInvert) // Invert the condition if needed.
8135 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8136 DAG.getConstant(1, Cond.getValueType()));
8137
8138 // Zero extend the condition if needed.
8139 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8140 Cond);
8141 // Scale the condition by the difference.
8142 if (Diff != 1)
8143 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8144 DAG.getConstant(Diff, Cond.getValueType()));
8145
8146 // Add the base if non-zero.
8147 if (FalseC->getAPIntValue() != 0)
8148 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8149 SDValue(FalseC, 0));
8150 return Cond;
8151 }
8152 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008153 }
8154 }
8155
Dan Gohman475871a2008-07-27 21:46:04 +00008156 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008157}
8158
Chris Lattnerd1980a52009-03-12 06:52:53 +00008159/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8160static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8161 TargetLowering::DAGCombinerInfo &DCI) {
8162 DebugLoc DL = N->getDebugLoc();
8163
8164 // If the flag operand isn't dead, don't touch this CMOV.
8165 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8166 return SDValue();
8167
8168 // If this is a select between two integer constants, try to do some
8169 // optimizations. Note that the operands are ordered the opposite of SELECT
8170 // operands.
8171 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8172 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8173 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8174 // larger than FalseC (the false value).
8175 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8176
8177 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8178 CC = X86::GetOppositeBranchCondition(CC);
8179 std::swap(TrueC, FalseC);
8180 }
8181
8182 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008183 // This is efficient for any integer data type (including i8/i16) and
8184 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008185 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8186 SDValue Cond = N->getOperand(3);
8187 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8188 DAG.getConstant(CC, MVT::i8), Cond);
8189
8190 // Zero extend the condition if needed.
8191 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8192
8193 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8194 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8195 DAG.getConstant(ShAmt, MVT::i8));
8196 if (N->getNumValues() == 2) // Dead flag value?
8197 return DCI.CombineTo(N, Cond, SDValue());
8198 return Cond;
8199 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008200
8201 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8202 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008203 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8204 SDValue Cond = N->getOperand(3);
8205 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8206 DAG.getConstant(CC, MVT::i8), Cond);
8207
8208 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008209 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8210 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008211 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8212 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008213
Chris Lattner97a29a52009-03-13 05:22:11 +00008214 if (N->getNumValues() == 2) // Dead flag value?
8215 return DCI.CombineTo(N, Cond, SDValue());
8216 return Cond;
8217 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008218
8219 // Optimize cases that will turn into an LEA instruction. This requires
8220 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8221 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8222 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8223 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8224
8225 bool isFastMultiplier = false;
8226 if (Diff < 10) {
8227 switch ((unsigned char)Diff) {
8228 default: break;
8229 case 1: // result = add base, cond
8230 case 2: // result = lea base( , cond*2)
8231 case 3: // result = lea base(cond, cond*2)
8232 case 4: // result = lea base( , cond*4)
8233 case 5: // result = lea base(cond, cond*4)
8234 case 8: // result = lea base( , cond*8)
8235 case 9: // result = lea base(cond, cond*8)
8236 isFastMultiplier = true;
8237 break;
8238 }
8239 }
8240
8241 if (isFastMultiplier) {
8242 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8243 SDValue Cond = N->getOperand(3);
8244 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8245 DAG.getConstant(CC, MVT::i8), Cond);
8246 // Zero extend the condition if needed.
8247 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8248 Cond);
8249 // Scale the condition by the difference.
8250 if (Diff != 1)
8251 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8252 DAG.getConstant(Diff, Cond.getValueType()));
8253
8254 // Add the base if non-zero.
8255 if (FalseC->getAPIntValue() != 0)
8256 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8257 SDValue(FalseC, 0));
8258 if (N->getNumValues() == 2) // Dead flag value?
8259 return DCI.CombineTo(N, Cond, SDValue());
8260 return Cond;
8261 }
8262 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008263 }
8264 }
8265 return SDValue();
8266}
8267
8268
Evan Cheng0b0cd912009-03-28 05:57:29 +00008269/// PerformMulCombine - Optimize a single multiply with constant into two
8270/// in order to implement it with two cheaper instructions, e.g.
8271/// LEA + SHL, LEA + LEA.
8272static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8273 TargetLowering::DAGCombinerInfo &DCI) {
8274 if (DAG.getMachineFunction().
8275 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8276 return SDValue();
8277
8278 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8279 return SDValue();
8280
8281 MVT VT = N->getValueType(0);
8282 if (VT != MVT::i64)
8283 return SDValue();
8284
8285 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8286 if (!C)
8287 return SDValue();
8288 uint64_t MulAmt = C->getZExtValue();
8289 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8290 return SDValue();
8291
8292 uint64_t MulAmt1 = 0;
8293 uint64_t MulAmt2 = 0;
8294 if ((MulAmt % 9) == 0) {
8295 MulAmt1 = 9;
8296 MulAmt2 = MulAmt / 9;
8297 } else if ((MulAmt % 5) == 0) {
8298 MulAmt1 = 5;
8299 MulAmt2 = MulAmt / 5;
8300 } else if ((MulAmt % 3) == 0) {
8301 MulAmt1 = 3;
8302 MulAmt2 = MulAmt / 3;
8303 }
8304 if (MulAmt2 &&
8305 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8306 DebugLoc DL = N->getDebugLoc();
8307
8308 if (isPowerOf2_64(MulAmt2) &&
8309 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8310 // If second multiplifer is pow2, issue it first. We want the multiply by
8311 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8312 // is an add.
8313 std::swap(MulAmt1, MulAmt2);
8314
8315 SDValue NewMul;
8316 if (isPowerOf2_64(MulAmt1))
8317 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8318 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8319 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008320 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008321 DAG.getConstant(MulAmt1, VT));
8322
8323 if (isPowerOf2_64(MulAmt2))
8324 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8325 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8326 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008327 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008328 DAG.getConstant(MulAmt2, VT));
8329
8330 // Do not add new nodes to DAG combiner worklist.
8331 DCI.CombineTo(N, NewMul, false);
8332 }
8333 return SDValue();
8334}
8335
8336
Nate Begeman740ab032009-01-26 00:52:55 +00008337/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8338/// when possible.
8339static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8340 const X86Subtarget *Subtarget) {
8341 // On X86 with SSE2 support, we can transform this to a vector shift if
8342 // all elements are shifted by the same amount. We can't do this in legalize
8343 // because the a constant vector is typically transformed to a constant pool
8344 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008345 if (!Subtarget->hasSSE2())
8346 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008347
Nate Begeman740ab032009-01-26 00:52:55 +00008348 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008349 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8350 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008351
Mon P Wang3becd092009-01-28 08:12:05 +00008352 SDValue ShAmtOp = N->getOperand(1);
8353 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008354 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008355 SDValue BaseShAmt;
8356 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8357 unsigned NumElts = VT.getVectorNumElements();
8358 unsigned i = 0;
8359 for (; i != NumElts; ++i) {
8360 SDValue Arg = ShAmtOp.getOperand(i);
8361 if (Arg.getOpcode() == ISD::UNDEF) continue;
8362 BaseShAmt = Arg;
8363 break;
8364 }
8365 for (; i != NumElts; ++i) {
8366 SDValue Arg = ShAmtOp.getOperand(i);
8367 if (Arg.getOpcode() == ISD::UNDEF) continue;
8368 if (Arg != BaseShAmt) {
8369 return SDValue();
8370 }
8371 }
8372 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008373 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8374 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8375 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008376 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008377 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008378
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008379 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008380 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008381 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008382 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008383
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008384 // The shift amount is identical so we can do a vector shift.
8385 SDValue ValOp = N->getOperand(0);
8386 switch (N->getOpcode()) {
8387 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008388 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008389 break;
8390 case ISD::SHL:
8391 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008392 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008393 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8394 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008395 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008396 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008397 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8398 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008399 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008400 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008401 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8402 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008403 break;
8404 case ISD::SRA:
8405 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008406 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008407 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8408 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008409 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008410 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008411 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8412 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008413 break;
8414 case ISD::SRL:
8415 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008416 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008417 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8418 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008419 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008420 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008421 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8422 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008423 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008424 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008425 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8426 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008427 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008428 }
8429 return SDValue();
8430}
8431
Chris Lattner149a4e52008-02-22 02:09:43 +00008432/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008433static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008434 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008435 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8436 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008437 // A preferable solution to the general problem is to figure out the right
8438 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008439
8440 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008441 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008442 MVT VT = St->getValue().getValueType();
8443 if (VT.getSizeInBits() != 64)
8444 return SDValue();
8445
Devang Patel578efa92009-06-05 21:57:13 +00008446 const Function *F = DAG.getMachineFunction().getFunction();
8447 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8448 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8449 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008450 if ((VT.isVector() ||
8451 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008452 isa<LoadSDNode>(St->getValue()) &&
8453 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8454 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008455 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008456 LoadSDNode *Ld = 0;
8457 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008458 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008459 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008460 // Must be a store of a load. We currently handle two cases: the load
8461 // is a direct child, and it's under an intervening TokenFactor. It is
8462 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008463 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008464 Ld = cast<LoadSDNode>(St->getChain());
8465 else if (St->getValue().hasOneUse() &&
8466 ChainVal->getOpcode() == ISD::TokenFactor) {
8467 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008468 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008469 TokenFactorIndex = i;
8470 Ld = cast<LoadSDNode>(St->getValue());
8471 } else
8472 Ops.push_back(ChainVal->getOperand(i));
8473 }
8474 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008475
Evan Cheng536e6672009-03-12 05:59:15 +00008476 if (!Ld || !ISD::isNormalLoad(Ld))
8477 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008478
Evan Cheng536e6672009-03-12 05:59:15 +00008479 // If this is not the MMX case, i.e. we are just turning i64 load/store
8480 // into f64 load/store, avoid the transformation if there are multiple
8481 // uses of the loaded value.
8482 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8483 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008484
Evan Cheng536e6672009-03-12 05:59:15 +00008485 DebugLoc LdDL = Ld->getDebugLoc();
8486 DebugLoc StDL = N->getDebugLoc();
8487 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8488 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8489 // pair instead.
8490 if (Subtarget->is64Bit() || F64IsLegal) {
8491 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8492 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8493 Ld->getBasePtr(), Ld->getSrcValue(),
8494 Ld->getSrcValueOffset(), Ld->isVolatile(),
8495 Ld->getAlignment());
8496 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008497 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008498 Ops.push_back(NewChain);
8499 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008500 Ops.size());
8501 }
Evan Cheng536e6672009-03-12 05:59:15 +00008502 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008503 St->getSrcValue(), St->getSrcValueOffset(),
8504 St->isVolatile(), St->getAlignment());
8505 }
Evan Cheng536e6672009-03-12 05:59:15 +00008506
8507 // Otherwise, lower to two pairs of 32-bit loads / stores.
8508 SDValue LoAddr = Ld->getBasePtr();
8509 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8510 DAG.getConstant(4, MVT::i32));
8511
8512 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8513 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8514 Ld->isVolatile(), Ld->getAlignment());
8515 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8516 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8517 Ld->isVolatile(),
8518 MinAlign(Ld->getAlignment(), 4));
8519
8520 SDValue NewChain = LoLd.getValue(1);
8521 if (TokenFactorIndex != -1) {
8522 Ops.push_back(LoLd);
8523 Ops.push_back(HiLd);
8524 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8525 Ops.size());
8526 }
8527
8528 LoAddr = St->getBasePtr();
8529 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8530 DAG.getConstant(4, MVT::i32));
8531
8532 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8533 St->getSrcValue(), St->getSrcValueOffset(),
8534 St->isVolatile(), St->getAlignment());
8535 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8536 St->getSrcValue(),
8537 St->getSrcValueOffset() + 4,
8538 St->isVolatile(),
8539 MinAlign(St->getAlignment(), 4));
8540 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008541 }
Dan Gohman475871a2008-07-27 21:46:04 +00008542 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008543}
8544
Chris Lattner6cf73262008-01-25 06:14:17 +00008545/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8546/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008547static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008548 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8549 // F[X]OR(0.0, x) -> x
8550 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008551 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8552 if (C->getValueAPF().isPosZero())
8553 return N->getOperand(1);
8554 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8555 if (C->getValueAPF().isPosZero())
8556 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008557 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008558}
8559
8560/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008561static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008562 // FAND(0.0, x) -> 0.0
8563 // FAND(x, 0.0) -> 0.0
8564 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8565 if (C->getValueAPF().isPosZero())
8566 return N->getOperand(0);
8567 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8568 if (C->getValueAPF().isPosZero())
8569 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008570 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008571}
8572
Dan Gohmane5af2d32009-01-29 01:59:02 +00008573static SDValue PerformBTCombine(SDNode *N,
8574 SelectionDAG &DAG,
8575 TargetLowering::DAGCombinerInfo &DCI) {
8576 // BT ignores high bits in the bit index operand.
8577 SDValue Op1 = N->getOperand(1);
8578 if (Op1.hasOneUse()) {
8579 unsigned BitWidth = Op1.getValueSizeInBits();
8580 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8581 APInt KnownZero, KnownOne;
8582 TargetLowering::TargetLoweringOpt TLO(DAG);
8583 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8584 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8585 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8586 DCI.CommitTargetLoweringOpt(TLO);
8587 }
8588 return SDValue();
8589}
Chris Lattner83e6c992006-10-04 06:57:07 +00008590
Eli Friedman7a5e5552009-06-07 06:52:44 +00008591static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8592 SDValue Op = N->getOperand(0);
8593 if (Op.getOpcode() == ISD::BIT_CONVERT)
8594 Op = Op.getOperand(0);
8595 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8596 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8597 VT.getVectorElementType().getSizeInBits() ==
8598 OpVT.getVectorElementType().getSizeInBits()) {
8599 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8600 }
8601 return SDValue();
8602}
8603
Owen Anderson99177002009-06-29 18:04:45 +00008604// On X86 and X86-64, atomic operations are lowered to locked instructions.
8605// Locked instructions, in turn, have implicit fence semantics (all memory
8606// operations are flushed before issuing the locked instruction, and the
8607// are not buffered), so we can fold away the common pattern of
8608// fence-atomic-fence.
8609static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8610 SDValue atomic = N->getOperand(0);
8611 switch (atomic.getOpcode()) {
8612 case ISD::ATOMIC_CMP_SWAP:
8613 case ISD::ATOMIC_SWAP:
8614 case ISD::ATOMIC_LOAD_ADD:
8615 case ISD::ATOMIC_LOAD_SUB:
8616 case ISD::ATOMIC_LOAD_AND:
8617 case ISD::ATOMIC_LOAD_OR:
8618 case ISD::ATOMIC_LOAD_XOR:
8619 case ISD::ATOMIC_LOAD_NAND:
8620 case ISD::ATOMIC_LOAD_MIN:
8621 case ISD::ATOMIC_LOAD_MAX:
8622 case ISD::ATOMIC_LOAD_UMIN:
8623 case ISD::ATOMIC_LOAD_UMAX:
8624 break;
8625 default:
8626 return SDValue();
8627 }
8628
8629 SDValue fence = atomic.getOperand(0);
8630 if (fence.getOpcode() != ISD::MEMBARRIER)
8631 return SDValue();
8632
8633 switch (atomic.getOpcode()) {
8634 case ISD::ATOMIC_CMP_SWAP:
8635 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8636 atomic.getOperand(1), atomic.getOperand(2),
8637 atomic.getOperand(3));
8638 case ISD::ATOMIC_SWAP:
8639 case ISD::ATOMIC_LOAD_ADD:
8640 case ISD::ATOMIC_LOAD_SUB:
8641 case ISD::ATOMIC_LOAD_AND:
8642 case ISD::ATOMIC_LOAD_OR:
8643 case ISD::ATOMIC_LOAD_XOR:
8644 case ISD::ATOMIC_LOAD_NAND:
8645 case ISD::ATOMIC_LOAD_MIN:
8646 case ISD::ATOMIC_LOAD_MAX:
8647 case ISD::ATOMIC_LOAD_UMIN:
8648 case ISD::ATOMIC_LOAD_UMAX:
8649 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8650 atomic.getOperand(1), atomic.getOperand(2));
8651 default:
8652 return SDValue();
8653 }
8654}
8655
Dan Gohman475871a2008-07-27 21:46:04 +00008656SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008657 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008658 SelectionDAG &DAG = DCI.DAG;
8659 switch (N->getOpcode()) {
8660 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008661 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008662 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008663 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008664 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008665 case ISD::SHL:
8666 case ISD::SRA:
8667 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008668 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008669 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008670 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8671 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008672 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008673 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008674 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008675 }
8676
Dan Gohman475871a2008-07-27 21:46:04 +00008677 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008678}
8679
Evan Cheng60c07e12006-07-05 22:17:51 +00008680//===----------------------------------------------------------------------===//
8681// X86 Inline Assembly Support
8682//===----------------------------------------------------------------------===//
8683
Chris Lattnerb8105652009-07-20 17:51:36 +00008684static bool LowerToBSwap(CallInst *CI) {
8685 // FIXME: this should verify that we are targetting a 486 or better. If not,
8686 // we will turn this bswap into something that will be lowered to logical ops
8687 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8688 // so don't worry about this.
8689
8690 // Verify this is a simple bswap.
8691 if (CI->getNumOperands() != 2 ||
8692 CI->getType() != CI->getOperand(1)->getType() ||
8693 !CI->getType()->isInteger())
8694 return false;
8695
8696 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8697 if (!Ty || Ty->getBitWidth() % 16 != 0)
8698 return false;
8699
8700 // Okay, we can do this xform, do so now.
8701 const Type *Tys[] = { Ty };
8702 Module *M = CI->getParent()->getParent()->getParent();
8703 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8704
8705 Value *Op = CI->getOperand(1);
8706 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8707
8708 CI->replaceAllUsesWith(Op);
8709 CI->eraseFromParent();
8710 return true;
8711}
8712
8713bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8714 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8715 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8716
8717 std::string AsmStr = IA->getAsmString();
8718
8719 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8720 std::vector<std::string> AsmPieces;
8721 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8722
8723 switch (AsmPieces.size()) {
8724 default: return false;
8725 case 1:
8726 AsmStr = AsmPieces[0];
8727 AsmPieces.clear();
8728 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8729
8730 // bswap $0
8731 if (AsmPieces.size() == 2 &&
8732 (AsmPieces[0] == "bswap" ||
8733 AsmPieces[0] == "bswapq" ||
8734 AsmPieces[0] == "bswapl") &&
8735 (AsmPieces[1] == "$0" ||
8736 AsmPieces[1] == "${0:q}")) {
8737 // No need to check constraints, nothing other than the equivalent of
8738 // "=r,0" would be valid here.
8739 return LowerToBSwap(CI);
8740 }
8741 // rorw $$8, ${0:w} --> llvm.bswap.i16
8742 if (CI->getType() == Type::Int16Ty &&
8743 AsmPieces.size() == 3 &&
8744 AsmPieces[0] == "rorw" &&
8745 AsmPieces[1] == "$$8," &&
8746 AsmPieces[2] == "${0:w}" &&
8747 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8748 return LowerToBSwap(CI);
8749 }
8750 break;
8751 case 3:
8752 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8753 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8754 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8755 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8756 std::vector<std::string> Words;
8757 SplitString(AsmPieces[0], Words, " \t");
8758 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8759 Words.clear();
8760 SplitString(AsmPieces[1], Words, " \t");
8761 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8762 Words.clear();
8763 SplitString(AsmPieces[2], Words, " \t,");
8764 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8765 Words[2] == "%edx") {
8766 return LowerToBSwap(CI);
8767 }
8768 }
8769 }
8770 }
8771 break;
8772 }
8773 return false;
8774}
8775
8776
8777
Chris Lattnerf4dff842006-07-11 02:54:03 +00008778/// getConstraintType - Given a constraint letter, return the type of
8779/// constraint it is for this target.
8780X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008781X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8782 if (Constraint.size() == 1) {
8783 switch (Constraint[0]) {
8784 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008785 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008786 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008787 case 'r':
8788 case 'R':
8789 case 'l':
8790 case 'q':
8791 case 'Q':
8792 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008793 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008794 case 'Y':
8795 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008796 case 'e':
8797 case 'Z':
8798 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008799 default:
8800 break;
8801 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008802 }
Chris Lattner4234f572007-03-25 02:14:49 +00008803 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008804}
8805
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008806/// LowerXConstraint - try to replace an X constraint, which matches anything,
8807/// with another that has more specific requirements based on the type of the
8808/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008809const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008810LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008811 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8812 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008813 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008814 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008815 return "Y";
8816 if (Subtarget->hasSSE1())
8817 return "x";
8818 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008819
Chris Lattner5e764232008-04-26 23:02:14 +00008820 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008821}
8822
Chris Lattner48884cd2007-08-25 00:47:38 +00008823/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8824/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008825void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008826 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008827 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008828 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008829 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008830 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008831
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008832 switch (Constraint) {
8833 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008834 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008835 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008836 if (C->getZExtValue() <= 31) {
8837 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008838 break;
8839 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008840 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008841 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008842 case 'J':
8843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008844 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008845 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8846 break;
8847 }
8848 }
8849 return;
8850 case 'K':
8851 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008852 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008853 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8854 break;
8855 }
8856 }
8857 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008858 case 'N':
8859 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008860 if (C->getZExtValue() <= 255) {
8861 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008862 break;
8863 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008864 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008865 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008866 case 'e': {
8867 // 32-bit signed value
8868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8869 const ConstantInt *CI = C->getConstantIntValue();
8870 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8871 // Widen to 64 bits here to get it sign extended.
8872 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8873 break;
8874 }
8875 // FIXME gcc accepts some relocatable values here too, but only in certain
8876 // memory models; it's complicated.
8877 }
8878 return;
8879 }
8880 case 'Z': {
8881 // 32-bit unsigned value
8882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8883 const ConstantInt *CI = C->getConstantIntValue();
8884 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8885 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8886 break;
8887 }
8888 }
8889 // FIXME gcc accepts some relocatable values here too, but only in certain
8890 // memory models; it's complicated.
8891 return;
8892 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008893 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008894 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008895 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008896 // Widen to 64 bits here to get it sign extended.
8897 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008898 break;
8899 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008900
Chris Lattnerdc43a882007-05-03 16:52:29 +00008901 // If we are in non-pic codegen mode, we allow the address of a global (with
8902 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008903 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008904 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008905
Chris Lattner49921962009-05-08 18:23:14 +00008906 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8907 while (1) {
8908 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8909 Offset += GA->getOffset();
8910 break;
8911 } else if (Op.getOpcode() == ISD::ADD) {
8912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8913 Offset += C->getZExtValue();
8914 Op = Op.getOperand(0);
8915 continue;
8916 }
8917 } else if (Op.getOpcode() == ISD::SUB) {
8918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8919 Offset += -C->getZExtValue();
8920 Op = Op.getOperand(0);
8921 continue;
8922 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008923 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008924
Chris Lattner49921962009-05-08 18:23:14 +00008925 // Otherwise, this isn't something we can handle, reject it.
8926 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008927 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008928
Chris Lattner36c25012009-07-10 07:34:39 +00008929 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008930 // If we require an extra load to get this address, as in PIC mode, we
8931 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008932 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8933 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008934 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008935
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008936 if (hasMemory)
8937 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8938 else
8939 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008940 Result = Op;
8941 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008942 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008943 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008944
Gabor Greifba36cb52008-08-28 21:40:38 +00008945 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008946 Ops.push_back(Result);
8947 return;
8948 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008949 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8950 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008951}
8952
Chris Lattner259e97c2006-01-31 19:43:35 +00008953std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008954getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008955 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008956 if (Constraint.size() == 1) {
8957 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008958 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008959 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008960 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8961 if (Subtarget->is64Bit()) {
8962 if (VT == MVT::i32)
8963 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8964 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8965 X86::R10D,X86::R11D,X86::R12D,
8966 X86::R13D,X86::R14D,X86::R15D,
8967 X86::EBP, X86::ESP, 0);
8968 else if (VT == MVT::i16)
8969 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8970 X86::SI, X86::DI, X86::R8W,X86::R9W,
8971 X86::R10W,X86::R11W,X86::R12W,
8972 X86::R13W,X86::R14W,X86::R15W,
8973 X86::BP, X86::SP, 0);
8974 else if (VT == MVT::i8)
8975 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
8976 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
8977 X86::R10B,X86::R11B,X86::R12B,
8978 X86::R13B,X86::R14B,X86::R15B,
8979 X86::BPL, X86::SPL, 0);
8980
8981 else if (VT == MVT::i64)
8982 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
8983 X86::RSI, X86::RDI, X86::R8, X86::R9,
8984 X86::R10, X86::R11, X86::R12,
8985 X86::R13, X86::R14, X86::R15,
8986 X86::RBP, X86::RSP, 0);
8987
8988 break;
8989 }
8990 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00008991 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008992 if (VT == MVT::i32)
8993 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8994 else if (VT == MVT::i16)
8995 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8996 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008997 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008998 else if (VT == MVT::i64)
8999 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9000 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009001 }
9002 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009003
Chris Lattner1efa40f2006-02-22 00:56:39 +00009004 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009005}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009006
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009007std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009008X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009009 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009010 // First, see if this is a constraint that directly corresponds to an LLVM
9011 // register class.
9012 if (Constraint.size() == 1) {
9013 // GCC Constraint Letters
9014 switch (Constraint[0]) {
9015 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009016 case 'r': // GENERAL_REGS
9017 case 'R': // LEGACY_REGS
9018 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009019 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009020 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009021 if (VT == MVT::i16)
9022 return std::make_pair(0U, X86::GR16RegisterClass);
9023 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009024 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009025 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009026 case 'f': // FP Stack registers.
9027 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9028 // value to the correct fpstack register class.
9029 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9030 return std::make_pair(0U, X86::RFP32RegisterClass);
9031 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9032 return std::make_pair(0U, X86::RFP64RegisterClass);
9033 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009034 case 'y': // MMX_REGS if MMX allowed.
9035 if (!Subtarget->hasMMX()) break;
9036 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009037 case 'Y': // SSE_REGS if SSE2 allowed
9038 if (!Subtarget->hasSSE2()) break;
9039 // FALL THROUGH.
9040 case 'x': // SSE_REGS if SSE1 allowed
9041 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009042
9043 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009044 default: break;
9045 // Scalar SSE types.
9046 case MVT::f32:
9047 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009048 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009049 case MVT::f64:
9050 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009051 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009052 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009053 case MVT::v16i8:
9054 case MVT::v8i16:
9055 case MVT::v4i32:
9056 case MVT::v2i64:
9057 case MVT::v4f32:
9058 case MVT::v2f64:
9059 return std::make_pair(0U, X86::VR128RegisterClass);
9060 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009061 break;
9062 }
9063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009064
Chris Lattnerf76d1802006-07-31 23:26:50 +00009065 // Use the default implementation in TargetLowering to convert the register
9066 // constraint into a member of a register class.
9067 std::pair<unsigned, const TargetRegisterClass*> Res;
9068 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009069
9070 // Not found as a standard register?
9071 if (Res.second == 0) {
9072 // GCC calls "st(0)" just plain "st".
9073 if (StringsEqualNoCase("{st}", Constraint)) {
9074 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009075 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009076 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009077 // 'A' means EAX + EDX.
9078 if (Constraint == "A") {
9079 Res.first = X86::EAX;
9080 Res.second = X86::GRADRegisterClass;
9081 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009082 return Res;
9083 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009084
Chris Lattnerf76d1802006-07-31 23:26:50 +00009085 // Otherwise, check to see if this is a register class of the wrong value
9086 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9087 // turn into {ax},{dx}.
9088 if (Res.second->hasType(VT))
9089 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009090
Chris Lattnerf76d1802006-07-31 23:26:50 +00009091 // All of the single-register GCC register classes map their values onto
9092 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9093 // really want an 8-bit or 32-bit register, map to the appropriate register
9094 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009095 if (Res.second == X86::GR16RegisterClass) {
9096 if (VT == MVT::i8) {
9097 unsigned DestReg = 0;
9098 switch (Res.first) {
9099 default: break;
9100 case X86::AX: DestReg = X86::AL; break;
9101 case X86::DX: DestReg = X86::DL; break;
9102 case X86::CX: DestReg = X86::CL; break;
9103 case X86::BX: DestReg = X86::BL; break;
9104 }
9105 if (DestReg) {
9106 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009107 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009108 }
9109 } else if (VT == MVT::i32) {
9110 unsigned DestReg = 0;
9111 switch (Res.first) {
9112 default: break;
9113 case X86::AX: DestReg = X86::EAX; break;
9114 case X86::DX: DestReg = X86::EDX; break;
9115 case X86::CX: DestReg = X86::ECX; break;
9116 case X86::BX: DestReg = X86::EBX; break;
9117 case X86::SI: DestReg = X86::ESI; break;
9118 case X86::DI: DestReg = X86::EDI; break;
9119 case X86::BP: DestReg = X86::EBP; break;
9120 case X86::SP: DestReg = X86::ESP; break;
9121 }
9122 if (DestReg) {
9123 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009124 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009125 }
9126 } else if (VT == MVT::i64) {
9127 unsigned DestReg = 0;
9128 switch (Res.first) {
9129 default: break;
9130 case X86::AX: DestReg = X86::RAX; break;
9131 case X86::DX: DestReg = X86::RDX; break;
9132 case X86::CX: DestReg = X86::RCX; break;
9133 case X86::BX: DestReg = X86::RBX; break;
9134 case X86::SI: DestReg = X86::RSI; break;
9135 case X86::DI: DestReg = X86::RDI; break;
9136 case X86::BP: DestReg = X86::RBP; break;
9137 case X86::SP: DestReg = X86::RSP; break;
9138 }
9139 if (DestReg) {
9140 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009141 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009142 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009143 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009144 } else if (Res.second == X86::FR32RegisterClass ||
9145 Res.second == X86::FR64RegisterClass ||
9146 Res.second == X86::VR128RegisterClass) {
9147 // Handle references to XMM physical registers that got mapped into the
9148 // wrong class. This can happen with constraints like {xmm0} where the
9149 // target independent register mapper will just pick the first match it can
9150 // find, ignoring the required type.
9151 if (VT == MVT::f32)
9152 Res.second = X86::FR32RegisterClass;
9153 else if (VT == MVT::f64)
9154 Res.second = X86::FR64RegisterClass;
9155 else if (X86::VR128RegisterClass->hasType(VT))
9156 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009157 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009158
Chris Lattnerf76d1802006-07-31 23:26:50 +00009159 return Res;
9160}
Mon P Wang0c397192008-10-30 08:01:45 +00009161
9162//===----------------------------------------------------------------------===//
9163// X86 Widen vector type
9164//===----------------------------------------------------------------------===//
9165
9166/// getWidenVectorType: given a vector type, returns the type to widen
9167/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9168/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009169/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009170/// scalarizing vs using the wider vector type.
9171
Dan Gohmanc13cf132009-01-15 17:34:08 +00009172MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009173 assert(VT.isVector());
9174 if (isTypeLegal(VT))
9175 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009176
Mon P Wang0c397192008-10-30 08:01:45 +00009177 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9178 // type based on element type. This would speed up our search (though
9179 // it may not be worth it since the size of the list is relatively
9180 // small).
9181 MVT EltVT = VT.getVectorElementType();
9182 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009183
Mon P Wang0c397192008-10-30 08:01:45 +00009184 // On X86, it make sense to widen any vector wider than 1
9185 if (NElts <= 1)
9186 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009187
9188 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009189 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9190 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009191
9192 if (isTypeLegal(SVT) &&
9193 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009194 SVT.getVectorNumElements() > NElts)
9195 return SVT;
9196 }
9197 return MVT::Other;
9198}