blob: be81b598260572ef16f701d7c8df9bc102f2c0a5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000350def RegListAsmOperand : AsmOperandClass {
351 let Name = "RegList";
352 let SuperClasses = [];
353}
354
Bill Wendling0f630752010-11-17 04:32:08 +0000355def DPRRegListAsmOperand : AsmOperandClass {
356 let Name = "DPRRegList";
357 let SuperClasses = [];
358}
359
360def SPRRegListAsmOperand : AsmOperandClass {
361 let Name = "SPRRegList";
362 let SuperClasses = [];
363}
364
Bill Wendling04863d02010-11-13 10:40:19 +0000365def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000367 let ParserMatchClass = RegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
375}
376
377def spr_reglist : Operand<i32> {
378 let EncoderMethod = "getRegisterListOpValue";
379 let ParserMatchClass = SPRRegListAsmOperand;
380 let PrintMethod = "printRegisterList";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
384def cpinst_operand : Operand<i32> {
385 let PrintMethod = "printCPInstOperand";
386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388// Local PC labels.
389def pclabel : Operand<i32> {
390 let PrintMethod = "printPCLabel";
391}
392
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000393// ADR instruction labels.
394def adrlabel : Operand<i32> {
395 let EncoderMethod = "getAdrLabelOpValue";
396}
397
Owen Anderson498ec202010-10-27 22:49:00 +0000398def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000399 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000403def rot_imm : Operand<i32>, ImmLeaf<i32, [{
404 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000405 return v == 8 || v == 16 || v == 24; }]> {
406 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407}
408
Owen Anderson00828302011-03-18 22:50:18 +0000409def ShifterAsmOperand : AsmOperandClass {
410 let Name = "Shifter";
411 let SuperClasses = [];
412}
413
Bob Wilson22f5dc72010-08-16 18:27:34 +0000414// shift_imm: An integer that encodes a shift amount and the type of shift
415// (currently either asr or lsl) using the same encoding used for the
416// immediates in so_reg operands.
417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000419 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Jim Grosbache8606dc2011-07-13 17:50:29 +0000422def ShiftedRegAsmOperand : AsmOperandClass {
423 let Name = "ShiftedReg";
424}
425
Evan Chenga8e29892007-01-19 07:51:42 +0000426// shifter_operand operands: so_reg and so_imm.
427def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000428 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000429 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000430 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000431 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000432 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000433 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000434}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000435// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000436def shift_so_reg : Operand<i32>, // reg reg imm
437 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
438 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000439 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000440 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000441 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000442}
Evan Chenga8e29892007-01-19 07:51:42 +0000443
444// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000445// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000446def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000447def so_imm : Operand<i32>, ImmLeaf<i32, [{
448 return ARM_AM::getSOImmVal(Imm) != -1;
449 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000450 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000451 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
453
Evan Chengc70d1842007-03-20 08:11:30 +0000454// Break so_imm's up into two pieces. This handles immediates with up to 16
455// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
456// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000457def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000458 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000459}]>;
460
461/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
462///
463def arm_i32imm : PatLeaf<(imm), [{
464 if (Subtarget->hasV6T2Ops())
465 return true;
466 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
467}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000468
Jim Grosbach83ab0702011-07-13 22:01:08 +0000469/// imm0_7 predicate - Immediate in the range [0,31].
470def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
471def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
472 return Imm >= 0 && Imm < 8;
473}]> {
474 let ParserMatchClass = Imm0_7AsmOperand;
475}
476
477/// imm0_15 predicate - Immediate in the range [0,31].
478def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
479def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 16;
481}]> {
482 let ParserMatchClass = Imm0_15AsmOperand;
483}
484
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000485/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000486def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
487 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000488}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000489
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000490/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000491def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
492 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000493}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000495}
496
Jim Grosbachffa32252011-07-19 19:13:28 +0000497// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
498// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000499//
Jim Grosbachffa32252011-07-19 19:13:28 +0000500// FIXME: This really needs a Thumb version separate from the ARM version.
501// While the range is the same, and can thus use the same match class,
502// the encoding is different so it should have a different encoder method.
503def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
504def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000505 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000506 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000507}
508
Evan Chenga9688c42010-12-11 04:11:38 +0000509/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
510/// e.g., 0xf000ffff
511def bf_inv_mask_imm : Operand<i32>,
512 PatLeaf<(imm), [{
513 return ARM::isBitFieldInvertedMask(N->getZExtValue());
514}] > {
515 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
516 let PrintMethod = "printBitfieldInvMaskImmOperand";
517}
518
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000519/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000520def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
521 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000522}]>;
523
524/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000525def width_imm : Operand<i32>, ImmLeaf<i32, [{
526 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000527}] > {
528 let EncoderMethod = "getMsbOpValue";
529}
530
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000531def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
532 return Imm > 0 && Imm <= 32;
533}]> {
534 let EncoderMethod = "getSsatBitPosValue";
535}
536
Evan Chenga8e29892007-01-19 07:51:42 +0000537// Define ARM specific addressing modes.
538
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000539def MemMode2AsmOperand : AsmOperandClass {
540 let Name = "MemMode2";
541 let SuperClasses = [];
542 let ParserMethod = "tryParseMemMode2Operand";
543}
544
545def MemMode3AsmOperand : AsmOperandClass {
546 let Name = "MemMode3";
547 let SuperClasses = [];
548 let ParserMethod = "tryParseMemMode3Operand";
549}
Jim Grosbach3e556122010-10-26 22:37:02 +0000550
551// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000552//
Jim Grosbach3e556122010-10-26 22:37:02 +0000553def addrmode_imm12 : Operand<i32>,
554 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000555 // 12-bit immediate operand. Note that instructions using this encode
556 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
557 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000558
Chris Lattner2ac19022010-11-15 05:19:05 +0000559 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000560 let PrintMethod = "printAddrModeImm12Operand";
561 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000562}
Jim Grosbach3e556122010-10-26 22:37:02 +0000563// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000564//
Jim Grosbach3e556122010-10-26 22:37:02 +0000565def ldst_so_reg : Operand<i32>,
566 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000568 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000569 let PrintMethod = "printAddrMode2Operand";
570 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
571}
572
Jim Grosbach3e556122010-10-26 22:37:02 +0000573// addrmode2 := reg +/- imm12
574// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000575//
576def addrmode2 : Operand<i32>,
577 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000578 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000579 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000580 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000581 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
582}
583
584def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000585 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
586 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000587 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000588 let PrintMethod = "printAddrMode2OffsetOperand";
589 let MIOperandInfo = (ops GPR, i32imm);
590}
591
592// addrmode3 := reg +/- reg
593// addrmode3 := reg +/- imm8
594//
595def addrmode3 : Operand<i32>,
596 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000597 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000598 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000599 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000600 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
601}
602
603def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000604 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
605 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000606 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000607 let PrintMethod = "printAddrMode3OffsetOperand";
608 let MIOperandInfo = (ops GPR, i32imm);
609}
610
Jim Grosbache6913602010-11-03 01:01:43 +0000611// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000612//
Jim Grosbache6913602010-11-03 01:01:43 +0000613def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000614 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000615 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000616}
617
Bill Wendling59914872010-11-08 00:39:58 +0000618def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000619 let Name = "MemMode5";
620 let SuperClasses = [];
621}
622
Evan Chenga8e29892007-01-19 07:51:42 +0000623// addrmode5 := reg +/- imm8*4
624//
625def addrmode5 : Operand<i32>,
626 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
627 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000628 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000629 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000630 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000631}
632
Bob Wilsond3a07652011-02-07 17:43:09 +0000633// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000634//
635def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000636 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000637 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000638 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000639 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000640}
641
Bob Wilsonda525062011-02-25 06:42:42 +0000642def am6offset : Operand<i32>,
643 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
644 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000645 let PrintMethod = "printAddrMode6OffsetOperand";
646 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000647 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000648}
649
Mon P Wang183c6272011-05-09 17:47:27 +0000650// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
651// (single element from one lane) for size 32.
652def addrmode6oneL32 : Operand<i32>,
653 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
654 let PrintMethod = "printAddrMode6Operand";
655 let MIOperandInfo = (ops GPR:$addr, i32imm);
656 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
657}
658
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000659// Special version of addrmode6 to handle alignment encoding for VLD-dup
660// instructions, specifically VLD4-dup.
661def addrmode6dup : Operand<i32>,
662 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
663 let PrintMethod = "printAddrMode6Operand";
664 let MIOperandInfo = (ops GPR:$addr, i32imm);
665 let EncoderMethod = "getAddrMode6DupAddressOpValue";
666}
667
Evan Chenga8e29892007-01-19 07:51:42 +0000668// addrmodepc := pc + reg
669//
670def addrmodepc : Operand<i32>,
671 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
672 let PrintMethod = "printAddrModePCOperand";
673 let MIOperandInfo = (ops GPR, i32imm);
674}
675
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000676def MemMode7AsmOperand : AsmOperandClass {
677 let Name = "MemMode7";
678 let SuperClasses = [];
679}
680
681// addrmode7 := reg
682// Used by load/store exclusive instructions. Useful to enable right assembly
683// parsing and printing. Not used for any codegen matching.
684//
685def addrmode7 : Operand<i32> {
686 let PrintMethod = "printAddrMode7Operand";
687 let MIOperandInfo = (ops GPR);
688 let ParserMatchClass = MemMode7AsmOperand;
689}
690
Bob Wilson4f38b382009-08-21 21:58:55 +0000691def nohash_imm : Operand<i32> {
692 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000693}
694
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000695def CoprocNumAsmOperand : AsmOperandClass {
696 let Name = "CoprocNum";
697 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000698 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000699}
700
701def CoprocRegAsmOperand : AsmOperandClass {
702 let Name = "CoprocReg";
703 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000704 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000705}
706
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000707def p_imm : Operand<i32> {
708 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000709 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000710}
711
712def c_imm : Operand<i32> {
713 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000714 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000715}
716
Evan Chenga8e29892007-01-19 07:51:42 +0000717//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000718
Evan Cheng37f25d92008-08-28 23:39:26 +0000719include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000720
721//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000722// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000723//
724
Evan Cheng3924f782008-08-29 07:36:24 +0000725/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000726/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000727multiclass AsI1_bin_irs<bits<4> opcod, string opc,
728 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000729 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000730 // The register-immediate version is re-materializable. This is useful
731 // in particular for taking the address of a local.
732 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000733 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
734 iii, opc, "\t$Rd, $Rn, $imm",
735 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
736 bits<4> Rd;
737 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000738 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000740 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000742 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000743 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000744 }
Jim Grosbach62547262010-10-11 18:51:51 +0000745 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
746 iir, opc, "\t$Rd, $Rn, $Rm",
747 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000748 bits<4> Rd;
749 bits<4> Rn;
750 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000751 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000752 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000753 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000754 let Inst{15-12} = Rd;
755 let Inst{11-4} = 0b00000000;
756 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000757 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000758 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
759 iis, opc, "\t$Rd, $Rn, $shift",
760 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000761 bits<4> Rd;
762 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000763 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000764 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000765 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{15-12} = Rd;
767 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000768 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000769
770 // Assembly aliases for optional destination operand when it's the same
771 // as the source operand.
772 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
773 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
774 so_imm:$imm, pred:$p,
775 cc_out:$s)>,
776 Requires<[IsARM]>;
777 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
778 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
779 GPR:$Rm, pred:$p,
780 cc_out:$s)>,
781 Requires<[IsARM]>;
782 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
783 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
784 so_reg:$shift, pred:$p,
785 cc_out:$s)>,
786 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000787}
788
Evan Cheng1e249e32009-06-25 20:59:23 +0000789/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000790/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000791let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000792multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
793 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
794 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000795 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
796 iii, opc, "\t$Rd, $Rn, $imm",
797 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
798 bits<4> Rd;
799 bits<4> Rn;
800 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000802 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000803 let Inst{19-16} = Rn;
804 let Inst{15-12} = Rd;
805 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000806 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000807 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
808 iir, opc, "\t$Rd, $Rn, $Rm",
809 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
810 bits<4> Rd;
811 bits<4> Rn;
812 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000813 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000814 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000815 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000816 let Inst{19-16} = Rn;
817 let Inst{15-12} = Rd;
818 let Inst{11-4} = 0b00000000;
819 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000820 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000821 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
822 iis, opc, "\t$Rd, $Rn, $shift",
823 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
824 bits<4> Rd;
825 bits<4> Rn;
826 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000828 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000829 let Inst{19-16} = Rn;
830 let Inst{15-12} = Rd;
831 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000832 }
Evan Cheng071a2792007-09-11 19:55:27 +0000833}
Evan Chengc85e8322007-07-05 07:13:32 +0000834}
835
836/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000837/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000838/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000839let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000840multiclass AI1_cmp_irs<bits<4> opcod, string opc,
841 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
842 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000843 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
844 opc, "\t$Rn, $imm",
845 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000846 bits<4> Rn;
847 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000849 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000850 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000851 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000852 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000853 }
854 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
855 opc, "\t$Rn, $Rm",
856 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000857 bits<4> Rn;
858 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000859 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000860 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000861 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000862 let Inst{19-16} = Rn;
863 let Inst{15-12} = 0b0000;
864 let Inst{11-4} = 0b00000000;
865 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000866 }
867 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
868 opc, "\t$Rn, $shift",
869 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000870 bits<4> Rn;
871 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000873 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{19-16} = Rn;
875 let Inst{15-12} = 0b0000;
876 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 }
Evan Cheng071a2792007-09-11 19:55:27 +0000878}
Evan Chenga8e29892007-01-19 07:51:42 +0000879}
880
Evan Cheng576a3962010-09-25 00:49:35 +0000881/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000882/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000883/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000884multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000885 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
886 IIC_iEXTr, opc, "\t$Rd, $Rm",
887 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000888 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000889 bits<4> Rd;
890 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000891 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000892 let Inst{15-12} = Rd;
893 let Inst{11-10} = 0b00;
894 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000895 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000896 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
897 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
898 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000899 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000900 bits<4> Rd;
901 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000902 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000903 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000904 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000905 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000906 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000907 }
Evan Chenga8e29892007-01-19 07:51:42 +0000908}
909
Evan Cheng576a3962010-09-25 00:49:35 +0000910multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000911 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
912 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000913 [/* For disassembly only; pattern left blank */]>,
914 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000915 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000916 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000917 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000918 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
919 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000920 [/* For disassembly only; pattern left blank */]>,
921 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000922 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000923 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000924 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000925 }
926}
927
Evan Cheng576a3962010-09-25 00:49:35 +0000928/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000929/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000930multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000931 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
932 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
933 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000934 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000935 bits<4> Rd;
936 bits<4> Rm;
937 bits<4> Rn;
938 let Inst{19-16} = Rn;
939 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000940 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000941 let Inst{9-4} = 0b000111;
942 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000943 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000944 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
945 rot_imm:$rot),
946 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
947 [(set GPR:$Rd, (opnode GPR:$Rn,
948 (rotr GPR:$Rm, rot_imm:$rot)))]>,
949 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000950 bits<4> Rd;
951 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000952 bits<4> Rn;
953 bits<2> rot;
954 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000955 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000956 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000957 let Inst{9-4} = 0b000111;
958 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000959 }
Evan Chenga8e29892007-01-19 07:51:42 +0000960}
961
Johnny Chen2ec5e492010-02-22 21:50:40 +0000962// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000963multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000964 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
965 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000966 [/* For disassembly only; pattern left blank */]>,
967 Requires<[IsARM, HasV6]> {
968 let Inst{11-10} = 0b00;
969 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000970 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
971 rot_imm:$rot),
972 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000973 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000974 Requires<[IsARM, HasV6]> {
975 bits<4> Rn;
976 bits<2> rot;
977 let Inst{19-16} = Rn;
978 let Inst{11-10} = rot;
979 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000980}
981
Evan Cheng62674222009-06-25 23:34:10 +0000982/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000983multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000984 string baseOpc, bit Commutable = 0> {
985 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000986 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
987 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
988 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000989 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000993 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000994 let Inst{15-12} = Rd;
995 let Inst{19-16} = Rn;
996 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000997 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000998 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
999 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1000 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001001 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001002 bits<4> Rd;
1003 bits<4> Rn;
1004 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001005 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001006 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001007 let isCommutable = Commutable;
1008 let Inst{3-0} = Rm;
1009 let Inst{15-12} = Rd;
1010 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001011 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001012 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1013 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1014 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001015 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001016 bits<4> Rd;
1017 bits<4> Rn;
1018 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001019 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001020 let Inst{11-0} = shift;
1021 let Inst{15-12} = Rd;
1022 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +00001023 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001024 }
1025 // Assembly aliases for optional destination operand when it's the same
1026 // as the source operand.
1027 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1028 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1029 so_imm:$imm, pred:$p,
1030 cc_out:$s)>,
1031 Requires<[IsARM]>;
1032 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1033 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1034 GPR:$Rm, pred:$p,
1035 cc_out:$s)>,
1036 Requires<[IsARM]>;
1037 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1038 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1039 so_reg:$shift, pred:$p,
1040 cc_out:$s)>,
1041 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001042}
1043
Jim Grosbache5165492009-11-09 00:11:35 +00001044// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001045// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1046let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001047multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001048 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001049 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001050 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001051 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001052 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001053 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1054 let isCommutable = Commutable;
1055 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001056 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001057 4, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001058 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001059}
Evan Chengc85e8322007-07-05 07:13:32 +00001060}
1061
Jim Grosbach3e556122010-10-26 22:37:02 +00001062let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001063multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001064 InstrItinClass iir, PatFrag opnode> {
1065 // Note: We use the complex addrmode_imm12 rather than just an input
1066 // GPR and a constrained immediate so that we can use this to match
1067 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001068 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001069 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1070 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001071 bits<4> Rt;
1072 bits<17> addr;
1073 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1074 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001075 let Inst{15-12} = Rt;
1076 let Inst{11-0} = addr{11-0}; // imm12
1077 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001078 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001079 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1080 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001081 bits<4> Rt;
1082 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001083 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001084 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1085 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001086 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001087 let Inst{11-0} = shift{11-0};
1088 }
1089}
1090}
1091
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001092multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001093 InstrItinClass iir, PatFrag opnode> {
1094 // Note: We use the complex addrmode_imm12 rather than just an input
1095 // GPR and a constrained immediate so that we can use this to match
1096 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001097 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001098 (ins GPR:$Rt, addrmode_imm12:$addr),
1099 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1100 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1101 bits<4> Rt;
1102 bits<17> addr;
1103 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1104 let Inst{19-16} = addr{16-13}; // Rn
1105 let Inst{15-12} = Rt;
1106 let Inst{11-0} = addr{11-0}; // imm12
1107 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001108 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001109 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1110 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1111 bits<4> Rt;
1112 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001113 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001114 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1115 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001116 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001117 let Inst{11-0} = shift{11-0};
1118 }
1119}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001120//===----------------------------------------------------------------------===//
1121// Instructions
1122//===----------------------------------------------------------------------===//
1123
Evan Chenga8e29892007-01-19 07:51:42 +00001124//===----------------------------------------------------------------------===//
1125// Miscellaneous Instructions.
1126//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001127
Evan Chenga8e29892007-01-19 07:51:42 +00001128/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1129/// the function. The first operand is the ID# for this instruction, the second
1130/// is the index into the MachineConstantPool that this is, the third is the
1131/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001132let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001133def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001134PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001135 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001136
Jim Grosbach4642ad32010-02-22 23:10:38 +00001137// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1138// from removing one half of the matched pairs. That breaks PEI, which assumes
1139// these will always be in pairs, and asserts if it finds otherwise. Better way?
1140let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001141def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001142PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001143 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001144
Jim Grosbach64171712010-02-16 21:07:46 +00001145def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001146PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001147 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001148}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001149
Johnny Chenf4d81052010-02-12 22:53:19 +00001150def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001151 [/* For disassembly only; pattern left blank */]>,
1152 Requires<[IsARM, HasV6T2]> {
1153 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001154 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001155 let Inst{7-0} = 0b00000000;
1156}
1157
Johnny Chenf4d81052010-02-12 22:53:19 +00001158def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1159 [/* For disassembly only; pattern left blank */]>,
1160 Requires<[IsARM, HasV6T2]> {
1161 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001162 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001163 let Inst{7-0} = 0b00000001;
1164}
1165
1166def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1167 [/* For disassembly only; pattern left blank */]>,
1168 Requires<[IsARM, HasV6T2]> {
1169 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001170 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001171 let Inst{7-0} = 0b00000010;
1172}
1173
1174def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1175 [/* For disassembly only; pattern left blank */]>,
1176 Requires<[IsARM, HasV6T2]> {
1177 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001178 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001179 let Inst{7-0} = 0b00000011;
1180}
1181
Johnny Chen2ec5e492010-02-22 21:50:40 +00001182def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1183 "\t$dst, $a, $b",
1184 [/* For disassembly only; pattern left blank */]>,
1185 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001186 bits<4> Rd;
1187 bits<4> Rn;
1188 bits<4> Rm;
1189 let Inst{3-0} = Rm;
1190 let Inst{15-12} = Rd;
1191 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001192 let Inst{27-20} = 0b01101000;
1193 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001194 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001195}
1196
Johnny Chenf4d81052010-02-12 22:53:19 +00001197def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1198 [/* For disassembly only; pattern left blank */]>,
1199 Requires<[IsARM, HasV6T2]> {
1200 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001201 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001202 let Inst{7-0} = 0b00000100;
1203}
1204
Johnny Chenc6f7b272010-02-11 18:12:29 +00001205// The i32imm operand $val can be used by a debugger to store more information
1206// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001207def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1208 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001209 bits<16> val;
1210 let Inst{3-0} = val{3-0};
1211 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001212 let Inst{27-20} = 0b00010010;
1213 let Inst{7-4} = 0b0111;
1214}
1215
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001216// Change Processor State is a system instruction -- for disassembly and
1217// parsing only.
1218// FIXME: Since the asm parser has currently no clean way to handle optional
1219// operands, create 3 versions of the same instruction. Once there's a clean
1220// framework to represent optional operands, change this behavior.
1221class CPS<dag iops, string asm_ops>
1222 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1223 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1224 bits<2> imod;
1225 bits<3> iflags;
1226 bits<5> mode;
1227 bit M;
1228
Johnny Chenb98e1602010-02-12 18:55:33 +00001229 let Inst{31-28} = 0b1111;
1230 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001231 let Inst{19-18} = imod;
1232 let Inst{17} = M; // Enabled if mode is set;
1233 let Inst{16} = 0;
1234 let Inst{8-6} = iflags;
1235 let Inst{5} = 0;
1236 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001237}
1238
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001239let M = 1 in
1240 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1241 "$imod\t$iflags, $mode">;
1242let mode = 0, M = 0 in
1243 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1244
1245let imod = 0, iflags = 0, M = 1 in
1246 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1247
Johnny Chenb92a23f2010-02-21 04:42:01 +00001248// Preload signals the memory system of possible future data/instruction access.
1249// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001250multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001251
Evan Chengdfed19f2010-11-03 06:34:55 +00001252 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001253 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001254 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001255 bits<4> Rt;
1256 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001257 let Inst{31-26} = 0b111101;
1258 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001259 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001260 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001261 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001262 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001263 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001264 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001265 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001266 }
1267
Evan Chengdfed19f2010-11-03 06:34:55 +00001268 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001269 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001270 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001271 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001272 let Inst{31-26} = 0b111101;
1273 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001274 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001275 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001276 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001277 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001278 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001279 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001280 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001281 }
1282}
1283
Evan Cheng416941d2010-11-04 05:19:35 +00001284defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1285defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1286defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001287
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001288def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1289 "setend\t$end",
1290 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001291 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001292 bits<1> end;
1293 let Inst{31-10} = 0b1111000100000001000000;
1294 let Inst{9} = end;
1295 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001296}
1297
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001298def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1299 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001300 bits<4> opt;
1301 let Inst{27-4} = 0b001100100000111100001111;
1302 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001303}
1304
Johnny Chenba6e0332010-02-11 17:14:31 +00001305// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001306let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001307def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001308 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001309 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001310 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001311}
1312
Evan Cheng12c3a532008-11-06 17:48:05 +00001313// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001314let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001315def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001316 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001317 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001318
Evan Cheng325474e2008-01-07 23:56:57 +00001319let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001320def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001321 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001322 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001323
Jim Grosbach53694262010-11-18 01:15:56 +00001324def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001325 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001326 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001327
Jim Grosbach53694262010-11-18 01:15:56 +00001328def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001329 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001330 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001331
Jim Grosbach53694262010-11-18 01:15:56 +00001332def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001333 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001334 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001335
Jim Grosbach53694262010-11-18 01:15:56 +00001336def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001337 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001338 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001339}
Chris Lattner13c63102008-01-06 05:55:01 +00001340let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001341def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001342 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001343
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001344def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001345 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001346 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001347
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001348def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001349 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001350}
Evan Cheng12c3a532008-11-06 17:48:05 +00001351} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001352
Evan Chenge07715c2009-06-23 05:25:29 +00001353
1354// LEApcrel - Load a pc-relative address into a register without offending the
1355// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001356let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001357// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001358// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1359// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001360def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001361 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001362 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001363 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001364 let Inst{27-25} = 0b001;
1365 let Inst{20} = 0;
1366 let Inst{19-16} = 0b1111;
1367 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001368 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001369}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001370def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001371 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001372
1373def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1374 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001375 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001376
Evan Chenga8e29892007-01-19 07:51:42 +00001377//===----------------------------------------------------------------------===//
1378// Control Flow Instructions.
1379//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001380
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001381let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1382 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001383 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001384 "bx", "\tlr", [(ARMretflag)]>,
1385 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001386 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001387 }
1388
1389 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001390 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001391 "mov", "\tpc, lr", [(ARMretflag)]>,
1392 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001393 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001394 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001395}
Rafael Espindola27185192006-09-29 21:20:16 +00001396
Bob Wilson04ea6e52009-10-28 00:37:03 +00001397// Indirect branches
1398let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001399 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001400 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001401 [(brind GPR:$dst)]>,
1402 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001403 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001404 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001405 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001406 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001407
Jim Grosbachd447ac62011-07-13 20:21:31 +00001408 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1409 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001410 Requires<[IsARM, HasV4T]> {
1411 bits<4> dst;
1412 let Inst{27-4} = 0b000100101111111111110001;
1413 let Inst{3-0} = dst;
1414 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001415}
1416
Evan Cheng1e0eab12010-11-29 22:43:27 +00001417// All calls clobber the non-callee saved registers. SP is marked as
1418// a use to prevent stack-pointer assignments that appear immediately
1419// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001420let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001421 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001422 // FIXME: Do we really need a non-predicated version? If so, it should
1423 // at least be a pseudo instruction expanding to the predicated version
1424 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001425 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001426 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001427 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001428 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001429 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001430 Requires<[IsARM, IsNotDarwin]> {
1431 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001432 bits<24> func;
1433 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001434 }
Evan Cheng277f0742007-06-19 21:05:09 +00001435
Jason W Kim685c3502011-02-04 19:47:15 +00001436 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001437 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001438 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001439 Requires<[IsARM, IsNotDarwin]> {
1440 bits<24> func;
1441 let Inst{23-0} = func;
1442 }
Evan Cheng277f0742007-06-19 21:05:09 +00001443
Evan Chenga8e29892007-01-19 07:51:42 +00001444 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001445 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001446 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001447 [(ARMcall GPR:$func)]>,
1448 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001449 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001450 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001451 let Inst{3-0} = func;
1452 }
1453
1454 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1455 IIC_Br, "blx", "\t$func",
1456 [(ARMcall_pred GPR:$func)]>,
1457 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1458 bits<4> func;
1459 let Inst{27-4} = 0b000100101111111111110011;
1460 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001461 }
1462
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001463 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001464 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001465 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001466 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001467 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001468
1469 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001470 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001471 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001472 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001473}
1474
David Goodwin1a8f36e2009-08-12 18:31:53 +00001475let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001476 // On Darwin R9 is call-clobbered.
1477 // R7 is marked as a use to prevent frame-pointer assignments from being
1478 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001479 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001480 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001481 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001482 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001483 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1484 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001485
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001486 def BLr9_pred : ARMPseudoExpand<(outs),
1487 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001488 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001489 [(ARMcall_pred tglobaladdr:$func)],
1490 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001491 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001492
1493 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001494 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001495 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001496 [(ARMcall GPR:$func)],
1497 (BLX GPR:$func)>,
1498 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001499
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001500 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001501 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001502 [(ARMcall_pred GPR:$func)],
1503 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001504 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001505
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001506 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001507 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001508 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001509 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001510 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001511
1512 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001513 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001514 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001515 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001516}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001517
David Goodwin1a8f36e2009-08-12 18:31:53 +00001518let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001519 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1520 // a two-value operand where a dag node expects two operands. :(
1521 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1522 IIC_Br, "b", "\t$target",
1523 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1524 bits<24> target;
1525 let Inst{23-0} = target;
1526 }
1527
Evan Chengaeafca02007-05-16 07:45:54 +00001528 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001529 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001530 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001531 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1532 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001533 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001534 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001535 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001536
Jim Grosbach2dc77682010-11-29 18:37:44 +00001537 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1538 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001539 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001540 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001541 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001542 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1543 // into i12 and rs suffixed versions.
1544 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001545 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001546 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001547 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001548 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001549 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001550 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001551 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001552 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001553 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001554 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001555 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001556
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001557}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001558
Johnny Chen8901e6f2011-03-31 17:53:50 +00001559// BLX (immediate) -- for disassembly only
1560def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1561 "blx\t$target", [/* pattern left blank */]>,
1562 Requires<[IsARM, HasV5T]> {
1563 let Inst{31-25} = 0b1111101;
1564 bits<25> target;
1565 let Inst{23-0} = target{24-1};
1566 let Inst{24} = target{0};
1567}
1568
Jim Grosbach898e7e22011-07-13 20:25:01 +00001569// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001570def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001571 [/* pattern left blank */]> {
1572 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001573 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001574 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001575 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001576 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001577}
1578
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001579// Tail calls.
1580
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001581let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1582 // Darwin versions.
1583 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1584 Uses = [SP] in {
1585 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1586 IIC_Br, []>, Requires<[IsDarwin]>;
1587
1588 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1589 IIC_Br, []>, Requires<[IsDarwin]>;
1590
Jim Grosbach245f5e82011-07-08 18:50:22 +00001591 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001593 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1594 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001595
Jim Grosbach245f5e82011-07-08 18:50:22 +00001596 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001597 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001598 (BX GPR:$dst)>,
1599 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001600
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001601 }
1602
1603 // Non-Darwin versions (the difference is R9).
1604 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1605 Uses = [SP] in {
1606 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1607 IIC_Br, []>, Requires<[IsNotDarwin]>;
1608
1609 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1610 IIC_Br, []>, Requires<[IsNotDarwin]>;
1611
Jim Grosbach245f5e82011-07-08 18:50:22 +00001612 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001613 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001614 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1615 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001616
Jim Grosbach245f5e82011-07-08 18:50:22 +00001617 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001618 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001619 (BX GPR:$dst)>,
1620 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001621 }
1622}
1623
1624
1625
1626
1627
Johnny Chen0296f3e2010-02-16 21:59:54 +00001628// Secure Monitor Call is a system instruction -- for disassembly only
1629def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1630 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001631 bits<4> opt;
1632 let Inst{23-4} = 0b01100000000000000111;
1633 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001634}
1635
Johnny Chen64dfb782010-02-16 20:04:27 +00001636// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001637let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001638def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001639 [/* For disassembly only; pattern left blank */]> {
1640 bits<24> svc;
1641 let Inst{23-0} = svc;
1642}
Johnny Chen85d5a892010-02-10 18:02:25 +00001643}
1644
Johnny Chenfb566792010-02-17 21:39:10 +00001645// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001646let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001647def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1648 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001649 [/* For disassembly only; pattern left blank */]> {
1650 let Inst{31-28} = 0b1111;
1651 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001652 let Inst{19-8} = 0xd05;
1653 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001654}
1655
Jim Grosbache6913602010-11-03 01:01:43 +00001656def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1657 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001658 [/* For disassembly only; pattern left blank */]> {
1659 let Inst{31-28} = 0b1111;
1660 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001661 let Inst{19-8} = 0xd05;
1662 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001663}
1664
Johnny Chenfb566792010-02-17 21:39:10 +00001665// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001666def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1667 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001668 [/* For disassembly only; pattern left blank */]> {
1669 let Inst{31-28} = 0b1111;
1670 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001671 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001672}
1673
Jim Grosbache6913602010-11-03 01:01:43 +00001674def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1675 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001676 [/* For disassembly only; pattern left blank */]> {
1677 let Inst{31-28} = 0b1111;
1678 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001679 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001680}
Chris Lattner39ee0362010-10-31 19:10:56 +00001681} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001682
Evan Chenga8e29892007-01-19 07:51:42 +00001683//===----------------------------------------------------------------------===//
1684// Load / store Instructions.
1685//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001686
Evan Chenga8e29892007-01-19 07:51:42 +00001687// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001688
1689
Evan Cheng7e2fe912010-10-28 06:47:08 +00001690defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001691 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001692defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001693 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001694defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001695 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001696defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001697 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001698
Evan Chengfa775d02007-03-19 07:20:03 +00001699// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001700let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1701 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001702def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001703 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1704 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001705 bits<4> Rt;
1706 bits<17> addr;
1707 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1708 let Inst{19-16} = 0b1111;
1709 let Inst{15-12} = Rt;
1710 let Inst{11-0} = addr{11-0}; // imm12
1711}
Evan Chengfa775d02007-03-19 07:20:03 +00001712
Evan Chenga8e29892007-01-19 07:51:42 +00001713// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001714def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001715 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1716 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001717
Evan Chenga8e29892007-01-19 07:51:42 +00001718// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001719def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001720 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1721 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001722
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001723def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001724 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1725 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001726
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001727let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001728// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001729def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1730 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001731 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001732 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001733}
Rafael Espindolac391d162006-10-23 20:34:27 +00001734
Evan Chenga8e29892007-01-19 07:51:42 +00001735// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001736multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001737 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1738 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001739 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1740 // {17-14} Rn
1741 // {13} 1 == Rm, 0 == imm12
1742 // {12} isAdd
1743 // {11-0} imm12/Rm
1744 bits<18> addr;
1745 let Inst{25} = addr{13};
1746 let Inst{23} = addr{12};
1747 let Inst{19-16} = addr{17-14};
1748 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001749 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001750 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001751 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001752 (ins GPR:$Rn, am2offset:$offset),
1753 IndexModePost, LdFrm, itin,
1754 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001755 // {13} 1 == Rm, 0 == imm12
1756 // {12} isAdd
1757 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001758 bits<14> offset;
1759 bits<4> Rn;
1760 let Inst{25} = offset{13};
1761 let Inst{23} = offset{12};
1762 let Inst{19-16} = Rn;
1763 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001764 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001765}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001766
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001767let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001768defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1769defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001770}
Rafael Espindola450856d2006-12-12 00:37:38 +00001771
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001772multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1773 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1774 (ins addrmode3:$addr), IndexModePre,
1775 LdMiscFrm, itin,
1776 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1777 bits<14> addr;
1778 let Inst{23} = addr{8}; // U bit
1779 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1780 let Inst{19-16} = addr{12-9}; // Rn
1781 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1782 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1783 }
1784 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1785 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1786 LdMiscFrm, itin,
1787 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001788 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001789 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001790 let Inst{23} = offset{8}; // U bit
1791 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001792 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001793 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1794 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001795 }
1796}
Rafael Espindola4e307642006-09-08 16:59:47 +00001797
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001798let mayLoad = 1, neverHasSideEffects = 1 in {
1799defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1800defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1801defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001802let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001803def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1804 (ins addrmode3:$addr), IndexModePre,
1805 LdMiscFrm, IIC_iLoad_d_ru,
1806 "ldrd", "\t$Rt, $Rt2, $addr!",
1807 "$addr.base = $Rn_wb", []> {
1808 bits<14> addr;
1809 let Inst{23} = addr{8}; // U bit
1810 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1811 let Inst{19-16} = addr{12-9}; // Rn
1812 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1813 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1814}
1815def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1816 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1817 LdMiscFrm, IIC_iLoad_d_ru,
1818 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1819 "$Rn = $Rn_wb", []> {
1820 bits<10> offset;
1821 bits<4> Rn;
1822 let Inst{23} = offset{8}; // U bit
1823 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1824 let Inst{19-16} = Rn;
1825 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1826 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1827}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001828} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001829} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Johnny Chenadb561d2010-02-18 03:27:42 +00001831// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001832let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001833def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1834 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1835 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1836 // {17-14} Rn
1837 // {13} 1 == Rm, 0 == imm12
1838 // {12} isAdd
1839 // {11-0} imm12/Rm
1840 bits<18> addr;
1841 let Inst{25} = addr{13};
1842 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001843 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001844 let Inst{19-16} = addr{17-14};
1845 let Inst{11-0} = addr{11-0};
1846 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001847}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001848def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1849 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1850 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1851 // {17-14} Rn
1852 // {13} 1 == Rm, 0 == imm12
1853 // {12} isAdd
1854 // {11-0} imm12/Rm
1855 bits<18> addr;
1856 let Inst{25} = addr{13};
1857 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001858 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001859 let Inst{19-16} = addr{17-14};
1860 let Inst{11-0} = addr{11-0};
1861 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001862}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001863def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1864 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1865 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001866 let Inst{21} = 1; // overwrite
1867}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001868def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1869 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1870 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001871 let Inst{21} = 1; // overwrite
1872}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001873def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1874 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1875 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001876 let Inst{21} = 1; // overwrite
1877}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001878}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001879
Evan Chenga8e29892007-01-19 07:51:42 +00001880// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001881
1882// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001883def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001884 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1885 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001886
Evan Chenga8e29892007-01-19 07:51:42 +00001887// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001888let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1889def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001890 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001891 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001892
1893// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001894def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001895 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001896 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001897 "str", "\t$Rt, [$Rn, $offset]!",
1898 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001899 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001900 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001901
Jim Grosbach953557f42010-11-19 21:35:06 +00001902def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001903 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001904 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001905 "str", "\t$Rt, [$Rn], $offset",
1906 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001907 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001908 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001909
Jim Grosbacha1b41752010-11-19 22:06:57 +00001910def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1911 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1912 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001913 "strb", "\t$Rt, [$Rn, $offset]!",
1914 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001915 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1916 GPR:$Rn, am2offset:$offset))]>;
1917def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1918 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1919 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001920 "strb", "\t$Rt, [$Rn], $offset",
1921 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001922 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1923 GPR:$Rn, am2offset:$offset))]>;
1924
Jim Grosbach2dc77682010-11-29 18:37:44 +00001925def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1926 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1927 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001928 "strh", "\t$Rt, [$Rn, $offset]!",
1929 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001930 [(set GPR:$Rn_wb,
1931 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001932
Jim Grosbach2dc77682010-11-29 18:37:44 +00001933def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1934 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1935 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001936 "strh", "\t$Rt, [$Rn], $offset",
1937 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001938 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1939 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001940
Johnny Chen39a4bb32010-02-18 22:31:18 +00001941// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001942let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001943def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1944 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001945 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001946 "strd", "\t$src1, $src2, [$base, $offset]!",
1947 "$base = $base_wb", []>;
1948
1949// For disassembly only
1950def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1951 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001952 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001953 "strd", "\t$src1, $src2, [$base], $offset",
1954 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001955} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001956
Johnny Chenad4df4c2010-03-01 19:22:00 +00001957// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001958
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001959def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1960 IndexModePost, StFrm, IIC_iStore_ru,
1961 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001962 [/* For disassembly only; pattern left blank */]> {
1963 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001964 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1965}
1966
1967def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1968 IndexModePost, StFrm, IIC_iStore_bh_ru,
1969 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1970 [/* For disassembly only; pattern left blank */]> {
1971 let Inst{21} = 1; // overwrite
1972 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001973}
1974
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001975def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001976 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001977 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001978 [/* For disassembly only; pattern left blank */]> {
1979 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001980 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001981}
1982
Evan Chenga8e29892007-01-19 07:51:42 +00001983//===----------------------------------------------------------------------===//
1984// Load / store multiple Instructions.
1985//
1986
Bill Wendling6c470b82010-11-13 09:09:38 +00001987multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1988 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001989 // IA is the default, so no need for an explicit suffix on the
1990 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00001991 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001992 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1993 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001994 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001995 let Inst{24-23} = 0b01; // Increment After
1996 let Inst{21} = 0; // No writeback
1997 let Inst{20} = L_bit;
1998 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001999 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002000 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2001 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002002 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002003 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002004 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002005 let Inst{20} = L_bit;
2006 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002007 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002008 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2009 IndexModeNone, f, itin,
2010 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2011 let Inst{24-23} = 0b00; // Decrement After
2012 let Inst{21} = 0; // No writeback
2013 let Inst{20} = L_bit;
2014 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002015 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002016 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2017 IndexModeUpd, f, itin_upd,
2018 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2019 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002020 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002021 let Inst{20} = L_bit;
2022 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002023 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002024 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2025 IndexModeNone, f, itin,
2026 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2027 let Inst{24-23} = 0b10; // Decrement Before
2028 let Inst{21} = 0; // No writeback
2029 let Inst{20} = L_bit;
2030 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002031 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002032 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2033 IndexModeUpd, f, itin_upd,
2034 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2035 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002036 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002037 let Inst{20} = L_bit;
2038 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002039 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002040 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2041 IndexModeNone, f, itin,
2042 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2043 let Inst{24-23} = 0b11; // Increment Before
2044 let Inst{21} = 0; // No writeback
2045 let Inst{20} = L_bit;
2046 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002047 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002048 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2049 IndexModeUpd, f, itin_upd,
2050 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2051 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002052 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002053 let Inst{20} = L_bit;
2054 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002055}
Bill Wendling6c470b82010-11-13 09:09:38 +00002056
Bill Wendlingc93989a2010-11-13 11:20:05 +00002057let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002058
2059let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2060defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2061
2062let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2063defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2064
2065} // neverHasSideEffects
2066
Bill Wendling73fe34a2010-11-16 01:16:36 +00002067// FIXME: remove when we have a way to marking a MI with these properties.
2068// FIXME: Should pc be an implicit operand like PICADD, etc?
2069let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2070 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002071def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2072 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002073 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002074 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002075 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002076
Evan Chenga8e29892007-01-19 07:51:42 +00002077//===----------------------------------------------------------------------===//
2078// Move Instructions.
2079//
2080
Evan Chengcd799b92009-06-12 20:46:18 +00002081let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002082def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2083 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2084 bits<4> Rd;
2085 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002086
Johnny Chen103bf952011-04-01 23:30:25 +00002087 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002088 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002089 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002090 let Inst{3-0} = Rm;
2091 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002092}
2093
Dale Johannesen38d5f042010-06-15 22:24:08 +00002094// A version for the smaller set of tail call registers.
2095let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002096def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002097 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2098 bits<4> Rd;
2099 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002100
Dale Johannesen38d5f042010-06-15 22:24:08 +00002101 let Inst{11-4} = 0b00000000;
2102 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002103 let Inst{3-0} = Rm;
2104 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002105}
2106
Evan Chengf40deed2010-10-27 23:41:30 +00002107def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002108 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002109 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2110 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002111 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002112 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002113 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002114 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002115 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002116 let Inst{25} = 0;
2117}
Evan Chenga2515702007-03-19 07:09:02 +00002118
Evan Chengc4af4632010-11-17 20:13:28 +00002119let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002120def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2121 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002122 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002123 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002124 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002125 let Inst{15-12} = Rd;
2126 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002127 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002128}
2129
Evan Chengc4af4632010-11-17 20:13:28 +00002130let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002131def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002132 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002133 "movw", "\t$Rd, $imm",
2134 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002135 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002136 bits<4> Rd;
2137 bits<16> imm;
2138 let Inst{15-12} = Rd;
2139 let Inst{11-0} = imm{11-0};
2140 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002141 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002142 let Inst{25} = 1;
2143}
2144
Jim Grosbachffa32252011-07-19 19:13:28 +00002145def : InstAlias<"mov${p} $Rd, $imm",
2146 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2147 Requires<[IsARM]>;
2148
Evan Cheng53519f02011-01-21 18:55:51 +00002149def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2150 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002151
2152let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002153def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002154 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002155 "movt", "\t$Rd, $imm",
2156 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002157 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002158 lo16AllZero:$imm))]>, UnaryDP,
2159 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002160 bits<4> Rd;
2161 bits<16> imm;
2162 let Inst{15-12} = Rd;
2163 let Inst{11-0} = imm{11-0};
2164 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002165 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002166 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002167}
Evan Cheng13ab0202007-07-10 18:08:01 +00002168
Evan Cheng53519f02011-01-21 18:55:51 +00002169def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2170 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002171
2172} // Constraints
2173
Evan Cheng20956592009-10-21 08:15:52 +00002174def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2175 Requires<[IsARM, HasV6T2]>;
2176
David Goodwinca01a8d2009-09-01 18:32:09 +00002177let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002178def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002179 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2180 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002181
2182// These aren't really mov instructions, but we have to define them this way
2183// due to flag operands.
2184
Evan Cheng071a2792007-09-11 19:55:27 +00002185let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002186def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002187 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2188 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002189def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002190 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2191 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002192}
Evan Chenga8e29892007-01-19 07:51:42 +00002193
Evan Chenga8e29892007-01-19 07:51:42 +00002194//===----------------------------------------------------------------------===//
2195// Extend Instructions.
2196//
2197
2198// Sign extenders
2199
Evan Cheng576a3962010-09-25 00:49:35 +00002200defm SXTB : AI_ext_rrot<0b01101010,
2201 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2202defm SXTH : AI_ext_rrot<0b01101011,
2203 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002204
Evan Cheng576a3962010-09-25 00:49:35 +00002205defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002206 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002207defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002208 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002209
Johnny Chen2ec5e492010-02-22 21:50:40 +00002210// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002211defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002212
2213// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002214defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002215
2216// Zero extenders
2217
2218let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002219defm UXTB : AI_ext_rrot<0b01101110,
2220 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2221defm UXTH : AI_ext_rrot<0b01101111,
2222 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2223defm UXTB16 : AI_ext_rrot<0b01101100,
2224 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002225
Jim Grosbach542f6422010-07-28 23:25:44 +00002226// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2227// The transformation should probably be done as a combiner action
2228// instead so we can include a check for masking back in the upper
2229// eight bits of the source into the lower eight bits of the result.
2230//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2231// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002232def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002233 (UXTB16r_rot GPR:$Src, 8)>;
2234
Evan Cheng576a3962010-09-25 00:49:35 +00002235defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002236 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002237defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002238 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002239}
2240
Evan Chenga8e29892007-01-19 07:51:42 +00002241// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002242// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002243defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002244
Evan Chenga8e29892007-01-19 07:51:42 +00002245
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002246def SBFX : I<(outs GPR:$Rd),
2247 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002248 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002249 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002250 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002251 bits<4> Rd;
2252 bits<4> Rn;
2253 bits<5> lsb;
2254 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002255 let Inst{27-21} = 0b0111101;
2256 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002257 let Inst{20-16} = width;
2258 let Inst{15-12} = Rd;
2259 let Inst{11-7} = lsb;
2260 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002261}
2262
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002263def UBFX : I<(outs GPR:$Rd),
2264 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002265 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002266 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002267 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002268 bits<4> Rd;
2269 bits<4> Rn;
2270 bits<5> lsb;
2271 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002272 let Inst{27-21} = 0b0111111;
2273 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002274 let Inst{20-16} = width;
2275 let Inst{15-12} = Rd;
2276 let Inst{11-7} = lsb;
2277 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002278}
2279
Evan Chenga8e29892007-01-19 07:51:42 +00002280//===----------------------------------------------------------------------===//
2281// Arithmetic Instructions.
2282//
2283
Jim Grosbach26421962008-10-14 20:36:24 +00002284defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002285 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002286 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002287defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002288 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002289 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002290
Evan Chengc85e8322007-07-05 07:13:32 +00002291// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002292defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002293 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002294 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2295defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002296 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002297 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002298
Evan Cheng62674222009-06-25 23:34:10 +00002299defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002300 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2301 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002302defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002303 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2304 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002305
2306// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002307let usesCustomInserter = 1 in {
2308defm ADCS : AI1_adde_sube_s_irs<
2309 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2310defm SBCS : AI1_adde_sube_s_irs<
2311 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2312}
Evan Chenga8e29892007-01-19 07:51:42 +00002313
Jim Grosbach84760882010-10-15 18:42:41 +00002314def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2315 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2316 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2317 bits<4> Rd;
2318 bits<4> Rn;
2319 bits<12> imm;
2320 let Inst{25} = 1;
2321 let Inst{15-12} = Rd;
2322 let Inst{19-16} = Rn;
2323 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002324}
Evan Cheng13ab0202007-07-10 18:08:01 +00002325
Bob Wilsoncff71782010-08-05 18:23:43 +00002326// The reg/reg form is only defined for the disassembler; for codegen it is
2327// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002328def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2329 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002330 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002331 bits<4> Rd;
2332 bits<4> Rn;
2333 bits<4> Rm;
2334 let Inst{11-4} = 0b00000000;
2335 let Inst{25} = 0;
2336 let Inst{3-0} = Rm;
2337 let Inst{15-12} = Rd;
2338 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002339}
2340
Jim Grosbach84760882010-10-15 18:42:41 +00002341def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2342 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2343 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2344 bits<4> Rd;
2345 bits<4> Rn;
2346 bits<12> shift;
2347 let Inst{25} = 0;
2348 let Inst{11-0} = shift;
2349 let Inst{15-12} = Rd;
2350 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002351}
Evan Chengc85e8322007-07-05 07:13:32 +00002352
2353// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002354// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2355let usesCustomInserter = 1 in {
2356def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002357 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002358 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2359def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002360 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002361 [/* For disassembly only; pattern left blank */]>;
2362def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002363 4, IIC_iALUsr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002364 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002365}
Evan Chengc85e8322007-07-05 07:13:32 +00002366
Evan Cheng62674222009-06-25 23:34:10 +00002367let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002368def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2369 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2370 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002371 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002372 bits<4> Rd;
2373 bits<4> Rn;
2374 bits<12> imm;
2375 let Inst{25} = 1;
2376 let Inst{15-12} = Rd;
2377 let Inst{19-16} = Rn;
2378 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002379}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002380// The reg/reg form is only defined for the disassembler; for codegen it is
2381// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002382def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2383 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002384 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002385 bits<4> Rd;
2386 bits<4> Rn;
2387 bits<4> Rm;
2388 let Inst{11-4} = 0b00000000;
2389 let Inst{25} = 0;
2390 let Inst{3-0} = Rm;
2391 let Inst{15-12} = Rd;
2392 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002393}
Jim Grosbach84760882010-10-15 18:42:41 +00002394def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2395 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2396 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002397 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002398 bits<4> Rd;
2399 bits<4> Rn;
2400 bits<12> shift;
2401 let Inst{25} = 0;
2402 let Inst{11-0} = shift;
2403 let Inst{15-12} = Rd;
2404 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002405}
Evan Cheng62674222009-06-25 23:34:10 +00002406}
2407
Owen Andersonb48c7912011-04-05 23:55:28 +00002408// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2409let usesCustomInserter = 1, Uses = [CPSR] in {
2410def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002411 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002412 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002413def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002414 4, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002415 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002416}
Evan Cheng2c614c52007-06-06 10:17:05 +00002417
Evan Chenga8e29892007-01-19 07:51:42 +00002418// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002419// The assume-no-carry-in form uses the negation of the input since add/sub
2420// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2421// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2422// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002423def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2424 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002425def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2426 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2427// The with-carry-in form matches bitwise not instead of the negation.
2428// Effectively, the inverse interpretation of the carry flag already accounts
2429// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002430def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002431 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002432def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2433 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002434
2435// Note: These are implemented in C++ code, because they have to generate
2436// ADD/SUBrs instructions, which use a complex pattern that a xform function
2437// cannot produce.
2438// (mul X, 2^n+1) -> (add (X << n), X)
2439// (mul X, 2^n-1) -> (rsb X, (X << n))
2440
Johnny Chen667d1272010-02-22 18:50:54 +00002441// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002442// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002443class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002444 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2445 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2446 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002447 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002448 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002449 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002450 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002451 let Inst{11-4} = op11_4;
2452 let Inst{19-16} = Rn;
2453 let Inst{15-12} = Rd;
2454 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002455}
2456
Johnny Chen667d1272010-02-22 18:50:54 +00002457// Saturating add/subtract -- for disassembly only
2458
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002459def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002460 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2461 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002462def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002463 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2464 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2465def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2466 "\t$Rd, $Rm, $Rn">;
2467def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2468 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002469
2470def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2471def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2472def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2473def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2474def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2475def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2476def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2477def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2478def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2479def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2480def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2481def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002482
2483// Signed/Unsigned add/subtract -- for disassembly only
2484
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002485def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2486def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2487def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2488def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2489def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2490def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2491def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2492def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2493def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2494def USAX : AAI<0b01100101, 0b11110101, "usax">;
2495def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2496def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002497
2498// Signed/Unsigned halving add/subtract -- for disassembly only
2499
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002500def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2501def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2502def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2503def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2504def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2505def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2506def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2507def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2508def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2509def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2510def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2511def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002512
Johnny Chenadc77332010-02-26 22:04:29 +00002513// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002514
Jim Grosbach70987fb2010-10-18 23:35:38 +00002515def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002516 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002517 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002518 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 bits<4> Rd;
2520 bits<4> Rn;
2521 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002522 let Inst{27-20} = 0b01111000;
2523 let Inst{15-12} = 0b1111;
2524 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002525 let Inst{19-16} = Rd;
2526 let Inst{11-8} = Rm;
2527 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002528}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002529def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002530 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002531 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002532 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002533 bits<4> Rd;
2534 bits<4> Rn;
2535 bits<4> Rm;
2536 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002537 let Inst{27-20} = 0b01111000;
2538 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002539 let Inst{19-16} = Rd;
2540 let Inst{15-12} = Ra;
2541 let Inst{11-8} = Rm;
2542 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002543}
2544
2545// Signed/Unsigned saturate -- for disassembly only
2546
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002547def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002548 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002549 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002550 bits<4> Rd;
2551 bits<5> sat_imm;
2552 bits<4> Rn;
2553 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002554 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002555 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002556 let Inst{20-16} = sat_imm;
2557 let Inst{15-12} = Rd;
2558 let Inst{11-7} = sh{7-3};
2559 let Inst{6} = sh{0};
2560 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002561}
2562
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002563def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002564 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002565 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002566 bits<4> Rd;
2567 bits<4> sat_imm;
2568 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002569 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002570 let Inst{11-4} = 0b11110011;
2571 let Inst{15-12} = Rd;
2572 let Inst{19-16} = sat_imm;
2573 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002574}
2575
Jim Grosbach70987fb2010-10-18 23:35:38 +00002576def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2577 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002578 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002579 bits<4> Rd;
2580 bits<5> sat_imm;
2581 bits<4> Rn;
2582 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002583 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002584 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002585 let Inst{15-12} = Rd;
2586 let Inst{11-7} = sh{7-3};
2587 let Inst{6} = sh{0};
2588 let Inst{20-16} = sat_imm;
2589 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002590}
2591
Jim Grosbach70987fb2010-10-18 23:35:38 +00002592def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2593 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002594 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002595 bits<4> Rd;
2596 bits<4> sat_imm;
2597 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002598 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002599 let Inst{11-4} = 0b11110011;
2600 let Inst{15-12} = Rd;
2601 let Inst{19-16} = sat_imm;
2602 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002603}
Evan Chenga8e29892007-01-19 07:51:42 +00002604
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002605def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2606def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002607
Evan Chenga8e29892007-01-19 07:51:42 +00002608//===----------------------------------------------------------------------===//
2609// Bitwise Instructions.
2610//
2611
Jim Grosbach26421962008-10-14 20:36:24 +00002612defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002613 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002614 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002615defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002616 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002617 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002618defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002619 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002620 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002621defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002622 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002623 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002624
Jim Grosbach3fea191052010-10-21 22:03:21 +00002625def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002626 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002627 "bfc", "\t$Rd, $imm", "$src = $Rd",
2628 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002629 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002630 bits<4> Rd;
2631 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002632 let Inst{27-21} = 0b0111110;
2633 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002634 let Inst{15-12} = Rd;
2635 let Inst{11-7} = imm{4-0}; // lsb
2636 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002637}
2638
Johnny Chenb2503c02010-02-17 06:31:48 +00002639// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002640def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002641 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002642 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2643 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002644 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002645 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002646 bits<4> Rd;
2647 bits<4> Rn;
2648 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002649 let Inst{27-21} = 0b0111110;
2650 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002651 let Inst{15-12} = Rd;
2652 let Inst{11-7} = imm{4-0}; // lsb
2653 let Inst{20-16} = imm{9-5}; // width
2654 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002655}
2656
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002657// GNU as only supports this form of bfi (w/ 4 arguments)
2658let isAsmParserOnly = 1 in
2659def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2660 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002661 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002662 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2663 []>, Requires<[IsARM, HasV6T2]> {
2664 bits<4> Rd;
2665 bits<4> Rn;
2666 bits<5> lsb;
2667 bits<5> width;
2668 let Inst{27-21} = 0b0111110;
2669 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2670 let Inst{15-12} = Rd;
2671 let Inst{11-7} = lsb;
2672 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2673 let Inst{3-0} = Rn;
2674}
2675
Jim Grosbach36860462010-10-21 22:19:32 +00002676def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2677 "mvn", "\t$Rd, $Rm",
2678 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2679 bits<4> Rd;
2680 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002681 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002682 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002683 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002684 let Inst{15-12} = Rd;
2685 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002686}
Jim Grosbach36860462010-10-21 22:19:32 +00002687def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2688 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2689 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2690 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002691 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002692 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002693 let Inst{19-16} = 0b0000;
2694 let Inst{15-12} = Rd;
2695 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002696}
Evan Chengc4af4632010-11-17 20:13:28 +00002697let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002698def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2699 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2700 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2701 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002702 bits<12> imm;
2703 let Inst{25} = 1;
2704 let Inst{19-16} = 0b0000;
2705 let Inst{15-12} = Rd;
2706 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002707}
Evan Chenga8e29892007-01-19 07:51:42 +00002708
2709def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2710 (BICri GPR:$src, so_imm_not:$imm)>;
2711
2712//===----------------------------------------------------------------------===//
2713// Multiply Instructions.
2714//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002715class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2716 string opc, string asm, list<dag> pattern>
2717 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2718 bits<4> Rd;
2719 bits<4> Rm;
2720 bits<4> Rn;
2721 let Inst{19-16} = Rd;
2722 let Inst{11-8} = Rm;
2723 let Inst{3-0} = Rn;
2724}
2725class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2726 string opc, string asm, list<dag> pattern>
2727 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2728 bits<4> RdLo;
2729 bits<4> RdHi;
2730 bits<4> Rm;
2731 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002732 let Inst{19-16} = RdHi;
2733 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002734 let Inst{11-8} = Rm;
2735 let Inst{3-0} = Rn;
2736}
Evan Chenga8e29892007-01-19 07:51:42 +00002737
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002738// FIXME: The v5 pseudos are only necessary for the additional Constraint
2739// property. Remove them when it's possible to add those properties
2740// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002741let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002742def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2743 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002744 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002745 Requires<[IsARM, HasV6]> {
2746 let Inst{15-12} = 0b0000;
2747}
Evan Chenga8e29892007-01-19 07:51:42 +00002748
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002749let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002750def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2751 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002752 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002753 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2754 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002755 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002756}
2757
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002758def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2759 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002760 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2761 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002762 bits<4> Ra;
2763 let Inst{15-12} = Ra;
2764}
Evan Chenga8e29892007-01-19 07:51:42 +00002765
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002766let Constraints = "@earlyclobber $Rd" in
2767def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2768 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002769 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002770 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2771 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2772 Requires<[IsARM, NoV6]>;
2773
Jim Grosbach65711012010-11-19 22:22:37 +00002774def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2775 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2776 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002777 Requires<[IsARM, HasV6T2]> {
2778 bits<4> Rd;
2779 bits<4> Rm;
2780 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002781 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002782 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002783 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002784 let Inst{11-8} = Rm;
2785 let Inst{3-0} = Rn;
2786}
Evan Chengedcbada2009-07-06 22:05:45 +00002787
Evan Chenga8e29892007-01-19 07:51:42 +00002788// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002789let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002790let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002791def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002792 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002793 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2794 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002795
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002796def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002797 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002798 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2799 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002800
2801let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2802def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2803 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002804 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002805 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2806 Requires<[IsARM, NoV6]>;
2807
2808def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2809 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002810 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002811 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2812 Requires<[IsARM, NoV6]>;
2813}
Evan Cheng8de898a2009-06-26 00:19:44 +00002814}
Evan Chenga8e29892007-01-19 07:51:42 +00002815
2816// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002817def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2818 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002819 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2820 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002821def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2822 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002823 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2824 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002825
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002826def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2827 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2828 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2829 Requires<[IsARM, HasV6]> {
2830 bits<4> RdLo;
2831 bits<4> RdHi;
2832 bits<4> Rm;
2833 bits<4> Rn;
2834 let Inst{19-16} = RdLo;
2835 let Inst{15-12} = RdHi;
2836 let Inst{11-8} = Rm;
2837 let Inst{3-0} = Rn;
2838}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002839
2840let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2841def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2842 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002843 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002844 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2845 Requires<[IsARM, NoV6]>;
2846def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2847 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002848 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002849 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2850 Requires<[IsARM, NoV6]>;
2851def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2852 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002853 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002854 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2855 Requires<[IsARM, NoV6]>;
2856}
2857
Evan Chengcd799b92009-06-12 20:46:18 +00002858} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002859
2860// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002861def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2862 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2863 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002864 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002865 let Inst{15-12} = 0b1111;
2866}
Evan Cheng13ab0202007-07-10 18:08:01 +00002867
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002868def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2869 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002870 [/* For disassembly only; pattern left blank */]>,
2871 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002872 let Inst{15-12} = 0b1111;
2873}
2874
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002875def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2876 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2877 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2878 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2879 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002880
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002881def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2882 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2883 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002884 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002885 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002886
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002887def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2888 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2889 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2890 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2891 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002892
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002893def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2894 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2895 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002896 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002897 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002898
Raul Herbster37fb5b12007-08-30 23:25:47 +00002899multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002900 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2901 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2902 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2903 (sext_inreg GPR:$Rm, i16)))]>,
2904 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002905
Jim Grosbach3870b752010-10-22 18:35:16 +00002906 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2907 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2908 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2909 (sra GPR:$Rm, (i32 16))))]>,
2910 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002911
Jim Grosbach3870b752010-10-22 18:35:16 +00002912 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2913 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2914 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2915 (sext_inreg GPR:$Rm, i16)))]>,
2916 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002917
Jim Grosbach3870b752010-10-22 18:35:16 +00002918 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2919 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2920 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2921 (sra GPR:$Rm, (i32 16))))]>,
2922 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002923
Jim Grosbach3870b752010-10-22 18:35:16 +00002924 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2925 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2926 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2927 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2928 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002929
Jim Grosbach3870b752010-10-22 18:35:16 +00002930 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2931 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2932 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2933 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2934 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002935}
2936
Raul Herbster37fb5b12007-08-30 23:25:47 +00002937
2938multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002939 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002940 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2941 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2942 [(set GPR:$Rd, (add GPR:$Ra,
2943 (opnode (sext_inreg GPR:$Rn, i16),
2944 (sext_inreg GPR:$Rm, i16))))]>,
2945 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002946
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002947 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002948 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2949 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2950 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2951 (sra GPR:$Rm, (i32 16)))))]>,
2952 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002953
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002954 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002955 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2956 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2957 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2958 (sext_inreg GPR:$Rm, i16))))]>,
2959 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002960
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002961 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002962 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2963 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2964 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2965 (sra GPR:$Rm, (i32 16)))))]>,
2966 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002967
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002968 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002969 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2970 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2971 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2972 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2973 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002974
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002975 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002976 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2977 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2978 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2979 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2980 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002981}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002982
Raul Herbster37fb5b12007-08-30 23:25:47 +00002983defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2984defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002985
Johnny Chen83498e52010-02-12 21:59:23 +00002986// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002987def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2988 (ins GPR:$Rn, GPR:$Rm),
2989 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002990 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002991 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002992
Jim Grosbach3870b752010-10-22 18:35:16 +00002993def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2994 (ins GPR:$Rn, GPR:$Rm),
2995 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002996 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002997 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002998
Jim Grosbach3870b752010-10-22 18:35:16 +00002999def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3000 (ins GPR:$Rn, GPR:$Rm),
3001 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003002 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003003 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003004
Jim Grosbach3870b752010-10-22 18:35:16 +00003005def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3006 (ins GPR:$Rn, GPR:$Rm),
3007 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003008 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003009 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003010
Johnny Chen667d1272010-02-22 18:50:54 +00003011// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003012class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3013 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003014 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003015 bits<4> Rn;
3016 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003017 let Inst{4} = 1;
3018 let Inst{5} = swap;
3019 let Inst{6} = sub;
3020 let Inst{7} = 0;
3021 let Inst{21-20} = 0b00;
3022 let Inst{22} = long;
3023 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00003024 let Inst{11-8} = Rm;
3025 let Inst{3-0} = Rn;
3026}
3027class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3028 InstrItinClass itin, string opc, string asm>
3029 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3030 bits<4> Rd;
3031 let Inst{15-12} = 0b1111;
3032 let Inst{19-16} = Rd;
3033}
3034class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3035 InstrItinClass itin, string opc, string asm>
3036 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3037 bits<4> Ra;
3038 let Inst{15-12} = Ra;
3039}
3040class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3041 InstrItinClass itin, string opc, string asm>
3042 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3043 bits<4> RdLo;
3044 bits<4> RdHi;
3045 let Inst{19-16} = RdHi;
3046 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003047}
3048
3049multiclass AI_smld<bit sub, string opc> {
3050
Jim Grosbach385e1362010-10-22 19:15:30 +00003051 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3052 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003053
Jim Grosbach385e1362010-10-22 19:15:30 +00003054 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3055 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003056
Jim Grosbach385e1362010-10-22 19:15:30 +00003057 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3058 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3059 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003060
Jim Grosbach385e1362010-10-22 19:15:30 +00003061 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3062 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3063 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003064
3065}
3066
3067defm SMLA : AI_smld<0, "smla">;
3068defm SMLS : AI_smld<1, "smls">;
3069
Johnny Chen2ec5e492010-02-22 21:50:40 +00003070multiclass AI_sdml<bit sub, string opc> {
3071
Jim Grosbach385e1362010-10-22 19:15:30 +00003072 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3073 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3074 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3075 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003076}
3077
3078defm SMUA : AI_sdml<0, "smua">;
3079defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003080
Evan Chenga8e29892007-01-19 07:51:42 +00003081//===----------------------------------------------------------------------===//
3082// Misc. Arithmetic Instructions.
3083//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003084
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003085def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3086 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3087 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003088
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003089def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3090 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3091 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3092 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003093
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003094def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3095 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3096 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003097
Evan Cheng9568e5c2011-06-21 06:01:08 +00003098let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003099def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3100 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003101 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003102 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003103
Evan Cheng9568e5c2011-06-21 06:01:08 +00003104let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003105def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3106 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003107 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003108 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003109
Evan Chengf60ceac2011-06-15 17:17:48 +00003110def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3111 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3112 (REVSH GPR:$Rm)>;
3113
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003114def lsl_amt : ImmLeaf<i32, [{
3115 return Imm >= 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003116}]>;
3117
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003118def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003119 (ins GPR:$Rn, GPR:$Rm, i32imm:$sh),
3120 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003121 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3122 (and (shl GPR:$Rm, lsl_amt:$sh),
3123 0xFFFF0000)))]>,
3124 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003125
Evan Chenga8e29892007-01-19 07:51:42 +00003126// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003127def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3128 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3129def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003130 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003131
Eric Christopher8f232d32011-04-28 05:49:04 +00003132def asr_amt : ImmLeaf<i32, [{
3133 return Imm > 0 && Imm <= 32;
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003134}]>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003135
Bob Wilsondc66eda2010-08-16 22:26:55 +00003136// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3137// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003138def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003139 (ins GPR:$Rn, GPR:$Rm, i32imm:$sh),
3140 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003141 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3142 (and (sra GPR:$Rm, asr_amt:$sh),
3143 0xFFFF)))]>,
3144 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003145
Evan Chenga8e29892007-01-19 07:51:42 +00003146// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3147// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003148def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003149 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003150def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003151 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003152 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003153
Evan Chenga8e29892007-01-19 07:51:42 +00003154//===----------------------------------------------------------------------===//
3155// Comparison Instructions...
3156//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003157
Jim Grosbach26421962008-10-14 20:36:24 +00003158defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003159 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003160 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003161
Jim Grosbach97a884d2010-12-07 20:41:06 +00003162// ARMcmpZ can re-use the above instruction definitions.
3163def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3164 (CMPri GPR:$src, so_imm:$imm)>;
3165def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3166 (CMPrr GPR:$src, GPR:$rhs)>;
3167def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3168 (CMPrs GPR:$src, so_reg:$rhs)>;
3169
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003170// FIXME: We have to be careful when using the CMN instruction and comparison
3171// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003172// results:
3173//
3174// rsbs r1, r1, 0
3175// cmp r0, r1
3176// mov r0, #0
3177// it ls
3178// mov r0, #1
3179//
3180// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003181//
Bill Wendling6165e872010-08-26 18:33:51 +00003182// cmn r0, r1
3183// mov r0, #0
3184// it ls
3185// mov r0, #1
3186//
3187// However, the CMN gives the *opposite* result when r1 is 0. This is because
3188// the carry flag is set in the CMP case but not in the CMN case. In short, the
3189// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3190// value of r0 and the carry bit (because the "carry bit" parameter to
3191// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3192// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3193// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3194// parameter to AddWithCarry is defined as 0).
3195//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003196// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003197//
3198// x = 0
3199// ~x = 0xFFFF FFFF
3200// ~x + 1 = 0x1 0000 0000
3201// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3202//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003203// Therefore, we should disable CMN when comparing against zero, until we can
3204// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3205// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003206//
3207// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3208//
3209// This is related to <rdar://problem/7569620>.
3210//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003211//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3212// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003213
Evan Chenga8e29892007-01-19 07:51:42 +00003214// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003215defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003216 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003217 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003218defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003219 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003220 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003221
David Goodwinc0309b42009-06-29 15:33:01 +00003222defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003223 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003224 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003225
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003226//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3227// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003228
David Goodwinc0309b42009-06-29 15:33:01 +00003229def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003230 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003231
Evan Cheng218977b2010-07-13 19:27:42 +00003232// Pseudo i64 compares for some floating point compares.
3233let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3234 Defs = [CPSR] in {
3235def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003236 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003238 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3239
3240def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003241 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003242 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3243} // usesCustomInserter
3244
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003245
Evan Chenga8e29892007-01-19 07:51:42 +00003246// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003247// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003248// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003249let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003250def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003251 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003252 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3253 RegConstraint<"$false = $Rd">;
3254def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3255 (ins GPR:$false, so_reg:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003256 4, IIC_iCMOVsr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003257 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3258 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003259
Evan Chengc4af4632010-11-17 20:13:28 +00003260let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003261def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003262 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003263 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003264 []>,
3265 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003266
Evan Chengc4af4632010-11-17 20:13:28 +00003267let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003268def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3269 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003270 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003271 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003272 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003273
Evan Cheng63f35442010-11-13 02:25:14 +00003274// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003275let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003276def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3277 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003278 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003279
Evan Chengc4af4632010-11-17 20:13:28 +00003280let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003281def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3282 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003283 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003284 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003285 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003286} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003287
Jim Grosbach3728e962009-12-10 00:11:09 +00003288//===----------------------------------------------------------------------===//
3289// Atomic operations intrinsics
3290//
3291
Bob Wilsonf74a4292010-10-30 00:54:37 +00003292def memb_opt : Operand<i32> {
3293 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003294 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003295}
Jim Grosbach3728e962009-12-10 00:11:09 +00003296
Bob Wilsonf74a4292010-10-30 00:54:37 +00003297// memory barriers protect the atomic sequences
3298let hasSideEffects = 1 in {
3299def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3300 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3301 Requires<[IsARM, HasDB]> {
3302 bits<4> opt;
3303 let Inst{31-4} = 0xf57ff05;
3304 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003305}
Jim Grosbach3728e962009-12-10 00:11:09 +00003306}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003307
Bob Wilsonf74a4292010-10-30 00:54:37 +00003308def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003309 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003310 Requires<[IsARM, HasDB]> {
3311 bits<4> opt;
3312 let Inst{31-4} = 0xf57ff04;
3313 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003314}
3315
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003316// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003317def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3318 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003319 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003320 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003321 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003322 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003323}
3324
Jim Grosbach66869102009-12-11 18:52:41 +00003325let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003326 let Uses = [CPSR] in {
3327 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3330 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003332 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3333 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003335 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3336 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003338 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3339 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003341 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3342 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003344 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003345 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3347 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3348 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3349 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3350 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3351 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3352 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3353 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3354 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3356 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003357 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003358 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003359 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3360 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003361 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003362 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3363 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003364 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003365 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3366 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003368 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3369 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003371 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3372 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003374 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003375 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3376 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3377 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3378 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3380 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3381 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3382 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3383 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3384 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3385 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3386 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003387 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003388 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003389 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3390 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003392 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3393 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003395 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3396 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003397 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003398 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3399 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003400 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003401 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3402 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003403 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003404 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003405 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3406 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3407 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3408 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3409 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3410 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3411 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3412 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3413 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3414 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3415 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3416 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003417
3418 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003419 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003420 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3421 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003422 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003423 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3424 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003425 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003426 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3427
Jim Grosbache801dc42009-12-12 01:40:06 +00003428 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003429 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003430 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3431 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003432 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003433 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3434 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003435 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003436 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3437}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003438}
3439
3440let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003441def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3442 "ldrexb", "\t$Rt, $addr", []>;
3443def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3444 "ldrexh", "\t$Rt, $addr", []>;
3445def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3446 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003447let hasExtraDefRegAllocReq = 1 in
3448 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3449 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003450}
3451
Jim Grosbach86875a22010-10-29 19:58:57 +00003452let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003453def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3454 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3455def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3456 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3457def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3458 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003459}
3460
3461let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003462def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003463 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3464 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003465
Johnny Chenb9436272010-02-17 22:37:58 +00003466// Clear-Exclusive is for disassembly only.
3467def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3468 [/* For disassembly only; pattern left blank */]>,
3469 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003470 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003471}
3472
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003473// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3474let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003475def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3476 [/* For disassembly only; pattern left blank */]>;
3477def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3478 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003479}
3480
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003481//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003482// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003483//
3484
Jim Grosbach83ab0702011-07-13 22:01:08 +00003485def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3486 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003487 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003488 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3489 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003490 bits<4> opc1;
3491 bits<4> CRn;
3492 bits<4> CRd;
3493 bits<4> cop;
3494 bits<3> opc2;
3495 bits<4> CRm;
3496
3497 let Inst{3-0} = CRm;
3498 let Inst{4} = 0;
3499 let Inst{7-5} = opc2;
3500 let Inst{11-8} = cop;
3501 let Inst{15-12} = CRd;
3502 let Inst{19-16} = CRn;
3503 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003504}
3505
Jim Grosbach83ab0702011-07-13 22:01:08 +00003506def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3507 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003508 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003509 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3510 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003511 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003512 bits<4> opc1;
3513 bits<4> CRn;
3514 bits<4> CRd;
3515 bits<4> cop;
3516 bits<3> opc2;
3517 bits<4> CRm;
3518
3519 let Inst{3-0} = CRm;
3520 let Inst{4} = 0;
3521 let Inst{7-5} = opc2;
3522 let Inst{11-8} = cop;
3523 let Inst{15-12} = CRd;
3524 let Inst{19-16} = CRn;
3525 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003526}
3527
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003528class ACI<dag oops, dag iops, string opc, string asm,
3529 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003530 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003531 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003532 let Inst{27-25} = 0b110;
3533}
3534
Johnny Chen670a4562011-04-04 23:39:08 +00003535multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003536
3537 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003538 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3539 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003540 let Inst{31-28} = op31_28;
3541 let Inst{24} = 1; // P = 1
3542 let Inst{21} = 0; // W = 0
3543 let Inst{22} = 0; // D = 0
3544 let Inst{20} = load;
3545 }
3546
3547 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003548 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3549 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003550 let Inst{31-28} = op31_28;
3551 let Inst{24} = 1; // P = 1
3552 let Inst{21} = 1; // W = 1
3553 let Inst{22} = 0; // D = 0
3554 let Inst{20} = load;
3555 }
3556
3557 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003558 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3559 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003560 let Inst{31-28} = op31_28;
3561 let Inst{24} = 0; // P = 0
3562 let Inst{21} = 1; // W = 1
3563 let Inst{22} = 0; // D = 0
3564 let Inst{20} = load;
3565 }
3566
3567 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003568 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3569 ops),
3570 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003571 let Inst{31-28} = op31_28;
3572 let Inst{24} = 0; // P = 0
3573 let Inst{23} = 1; // U = 1
3574 let Inst{21} = 0; // W = 0
3575 let Inst{22} = 0; // D = 0
3576 let Inst{20} = load;
3577 }
3578
3579 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003580 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3581 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003582 let Inst{31-28} = op31_28;
3583 let Inst{24} = 1; // P = 1
3584 let Inst{21} = 0; // W = 0
3585 let Inst{22} = 1; // D = 1
3586 let Inst{20} = load;
3587 }
3588
3589 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003590 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3591 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3592 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003593 let Inst{31-28} = op31_28;
3594 let Inst{24} = 1; // P = 1
3595 let Inst{21} = 1; // W = 1
3596 let Inst{22} = 1; // D = 1
3597 let Inst{20} = load;
3598 }
3599
3600 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003601 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3602 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3603 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003604 let Inst{31-28} = op31_28;
3605 let Inst{24} = 0; // P = 0
3606 let Inst{21} = 1; // W = 1
3607 let Inst{22} = 1; // D = 1
3608 let Inst{20} = load;
3609 }
3610
3611 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003612 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3613 ops),
3614 !strconcat(!strconcat(opc, "l"), cond),
3615 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003616 let Inst{31-28} = op31_28;
3617 let Inst{24} = 0; // P = 0
3618 let Inst{23} = 1; // U = 1
3619 let Inst{21} = 0; // W = 0
3620 let Inst{22} = 1; // D = 1
3621 let Inst{20} = load;
3622 }
3623}
3624
Johnny Chen670a4562011-04-04 23:39:08 +00003625defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3626defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3627defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3628defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003629
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003630//===----------------------------------------------------------------------===//
3631// Move between coprocessor and ARM core register -- for disassembly only
3632//
3633
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003634class MovRCopro<string opc, bit direction, dag oops, dag iops,
3635 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003636 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003637 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003638 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003639 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003640
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003641 bits<4> Rt;
3642 bits<4> cop;
3643 bits<3> opc1;
3644 bits<3> opc2;
3645 bits<4> CRm;
3646 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003647
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003648 let Inst{15-12} = Rt;
3649 let Inst{11-8} = cop;
3650 let Inst{23-21} = opc1;
3651 let Inst{7-5} = opc2;
3652 let Inst{3-0} = CRm;
3653 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003654}
3655
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003656def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003657 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003658 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3659 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003660 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3661 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003662def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003663 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003664 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3665 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003666
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003667def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3668 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3669
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003670class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3671 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003672 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003673 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003674 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003675 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003676 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003677
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003678 bits<4> Rt;
3679 bits<4> cop;
3680 bits<3> opc1;
3681 bits<3> opc2;
3682 bits<4> CRm;
3683 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003684
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003685 let Inst{15-12} = Rt;
3686 let Inst{11-8} = cop;
3687 let Inst{23-21} = opc1;
3688 let Inst{7-5} = opc2;
3689 let Inst{3-0} = CRm;
3690 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003691}
3692
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003693def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003694 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003695 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3696 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003697 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3698 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003699def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003700 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003701 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3702 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003703
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003704def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3705 imm:$CRm, imm:$opc2),
3706 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3707
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003708class MovRRCopro<string opc, bit direction,
3709 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003710 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003711 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003712 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003713 let Inst{23-21} = 0b010;
3714 let Inst{20} = direction;
3715
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003716 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003717 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003718 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003719 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003720 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003721
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003722 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003723 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003724 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003725 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003726 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003727}
3728
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003729def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3730 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3731 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003732def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3733
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003734class MovRRCopro2<string opc, bit direction,
3735 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003736 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003737 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3738 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003739 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003740 let Inst{23-21} = 0b010;
3741 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003742
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003743 bits<4> Rt;
3744 bits<4> Rt2;
3745 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003746 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003747 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003748
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003749 let Inst{15-12} = Rt;
3750 let Inst{19-16} = Rt2;
3751 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003752 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003753 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003754}
3755
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003756def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3757 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3758 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003759def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003760
Johnny Chenb98e1602010-02-12 18:55:33 +00003761//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003762// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003763//
3764
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003765// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003766def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3767 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003768 bits<4> Rd;
3769 let Inst{23-16} = 0b00001111;
3770 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003771 let Inst{7-4} = 0b0000;
3772}
3773
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003774def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3775
3776def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3777 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003778 bits<4> Rd;
3779 let Inst{23-16} = 0b01001111;
3780 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003781 let Inst{7-4} = 0b0000;
3782}
3783
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003784// Move from ARM core register to Special Register
3785//
3786// No need to have both system and application versions, the encodings are the
3787// same and the assembly parser has no way to distinguish between them. The mask
3788// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3789// the mask with the fields to be accessed in the special register.
3790def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003791 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003792 bits<5> mask;
3793 bits<4> Rn;
3794
3795 let Inst{23} = 0;
3796 let Inst{22} = mask{4}; // R bit
3797 let Inst{21-20} = 0b10;
3798 let Inst{19-16} = mask{3-0};
3799 let Inst{15-12} = 0b1111;
3800 let Inst{11-4} = 0b00000000;
3801 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003802}
3803
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003804def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003805 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003806 bits<5> mask;
3807 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003808
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003809 let Inst{23} = 0;
3810 let Inst{22} = mask{4}; // R bit
3811 let Inst{21-20} = 0b10;
3812 let Inst{19-16} = mask{3-0};
3813 let Inst{15-12} = 0b1111;
3814 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003815}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003816
3817//===----------------------------------------------------------------------===//
3818// TLS Instructions
3819//
3820
3821// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003822// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003823// complete with fixup for the aeabi_read_tp function.
3824let isCall = 1,
3825 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3826 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3827 [(set R0, ARMthread_pointer)]>;
3828}
3829
3830//===----------------------------------------------------------------------===//
3831// SJLJ Exception handling intrinsics
3832// eh_sjlj_setjmp() is an instruction sequence to store the return
3833// address and save #0 in R0 for the non-longjmp case.
3834// Since by its nature we may be coming from some other function to get
3835// here, and we're using the stack frame for the containing function to
3836// save/restore registers, we can't keep anything live in regs across
3837// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003838// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003839// except for our own input by listing the relevant registers in Defs. By
3840// doing so, we also cause the prologue/epilogue code to actively preserve
3841// all of the callee-saved resgisters, which is exactly what we want.
3842// A constant value is passed in $val, and we use the location as a scratch.
3843//
3844// These are pseudo-instructions and are lowered to individual MC-insts, so
3845// no encoding information is necessary.
3846let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003847 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003848 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003849 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3850 NoItinerary,
3851 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3852 Requires<[IsARM, HasVFP2]>;
3853}
3854
3855let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003856 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003857 hasSideEffects = 1, isBarrier = 1 in {
3858 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3859 NoItinerary,
3860 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3861 Requires<[IsARM, NoVFP]>;
3862}
3863
3864// FIXME: Non-Darwin version(s)
3865let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3866 Defs = [ R7, LR, SP ] in {
3867def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3868 NoItinerary,
3869 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3870 Requires<[IsARM, IsDarwin]>;
3871}
3872
3873// eh.sjlj.dispatchsetup pseudo-instruction.
3874// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3875// handled when the pseudo is expanded (which happens before any passes
3876// that need the instruction size).
3877let isBarrier = 1, hasSideEffects = 1 in
3878def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003879 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3880 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003881 Requires<[IsDarwin]>;
3882
3883//===----------------------------------------------------------------------===//
3884// Non-Instruction Patterns
3885//
3886
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003887// ARMv4 indirect branch using (MOVr PC, dst)
3888let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3889 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00003890 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003891 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3892 Requires<[IsARM, NoV4T]>;
3893
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003894// Large immediate handling.
3895
3896// 32-bit immediate using two piece so_imms or movw + movt.
3897// This is a single pseudo instruction, the benefit is that it can be remat'd
3898// as a single unit instead of having to handle reg inputs.
3899// FIXME: Remove this when we can do generalized remat.
3900let isReMaterializable = 1, isMoveImm = 1 in
3901def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3902 [(set GPR:$dst, (arm_i32imm:$src))]>,
3903 Requires<[IsARM]>;
3904
3905// Pseudo instruction that combines movw + movt + add pc (if PIC).
3906// It also makes it possible to rematerialize the instructions.
3907// FIXME: Remove this when we can do generalized remat and when machine licm
3908// can properly the instructions.
3909let isReMaterializable = 1 in {
3910def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3911 IIC_iMOVix2addpc,
3912 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3913 Requires<[IsARM, UseMovt]>;
3914
3915def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3916 IIC_iMOVix2,
3917 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3918 Requires<[IsARM, UseMovt]>;
3919
3920let AddedComplexity = 10 in
3921def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3922 IIC_iMOVix2ld,
3923 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3924 Requires<[IsARM, UseMovt]>;
3925} // isReMaterializable
3926
3927// ConstantPool, GlobalAddress, and JumpTable
3928def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3929 Requires<[IsARM, DontUseMovt]>;
3930def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3931def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3932 Requires<[IsARM, UseMovt]>;
3933def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3934 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3935
3936// TODO: add,sub,and, 3-instr forms?
3937
3938// Tail calls
3939def : ARMPat<(ARMtcret tcGPR:$dst),
3940 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3941
3942def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3943 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3944
3945def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3946 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3947
3948def : ARMPat<(ARMtcret tcGPR:$dst),
3949 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3950
3951def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3952 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3953
3954def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3955 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3956
3957// Direct calls
3958def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3959 Requires<[IsARM, IsNotDarwin]>;
3960def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3961 Requires<[IsARM, IsDarwin]>;
3962
3963// zextload i1 -> zextload i8
3964def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3965def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3966
3967// extload -> zextload
3968def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3969def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3970def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3971def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3972
3973def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3974
3975def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3976def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3977
3978// smul* and smla*
3979def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3980 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3981 (SMULBB GPR:$a, GPR:$b)>;
3982def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3983 (SMULBB GPR:$a, GPR:$b)>;
3984def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3985 (sra GPR:$b, (i32 16))),
3986 (SMULBT GPR:$a, GPR:$b)>;
3987def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3988 (SMULBT GPR:$a, GPR:$b)>;
3989def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3990 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3991 (SMULTB GPR:$a, GPR:$b)>;
3992def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3993 (SMULTB GPR:$a, GPR:$b)>;
3994def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3995 (i32 16)),
3996 (SMULWB GPR:$a, GPR:$b)>;
3997def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3998 (SMULWB GPR:$a, GPR:$b)>;
3999
4000def : ARMV5TEPat<(add GPR:$acc,
4001 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4002 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4003 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4004def : ARMV5TEPat<(add GPR:$acc,
4005 (mul sext_16_node:$a, sext_16_node:$b)),
4006 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4007def : ARMV5TEPat<(add GPR:$acc,
4008 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4009 (sra GPR:$b, (i32 16)))),
4010 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4011def : ARMV5TEPat<(add GPR:$acc,
4012 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4013 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4014def : ARMV5TEPat<(add GPR:$acc,
4015 (mul (sra GPR:$a, (i32 16)),
4016 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4017 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4018def : ARMV5TEPat<(add GPR:$acc,
4019 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4020 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4021def : ARMV5TEPat<(add GPR:$acc,
4022 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4023 (i32 16))),
4024 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4025def : ARMV5TEPat<(add GPR:$acc,
4026 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4027 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4028
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004029
4030// Pre-v7 uses MCR for synchronization barriers.
4031def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4032 Requires<[IsARM, HasV6]>;
4033
4034
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004035//===----------------------------------------------------------------------===//
4036// Thumb Support
4037//
4038
4039include "ARMInstrThumb.td"
4040
4041//===----------------------------------------------------------------------===//
4042// Thumb2 Support
4043//
4044
4045include "ARMInstrThumb2.td"
4046
4047//===----------------------------------------------------------------------===//
4048// Floating Point Support
4049//
4050
4051include "ARMInstrVFP.td"
4052
4053//===----------------------------------------------------------------------===//
4054// Advanced SIMD (NEON) Support
4055//
4056
4057include "ARMInstrNEON.td"
4058
Jim Grosbachc83d5042011-07-14 19:47:47 +00004059//===----------------------------------------------------------------------===//
4060// Assembler aliases
4061//
4062
4063// Memory barriers
4064def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4065def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4066def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4067
4068// System instructions
4069def : MnemonicAlias<"swi", "svc">;
4070
4071// Load / Store Multiple
4072def : MnemonicAlias<"ldmfd", "ldm">;
4073def : MnemonicAlias<"ldmia", "ldm">;
4074def : MnemonicAlias<"stmfd", "stmdb">;
4075def : MnemonicAlias<"stmia", "stm">;
4076def : MnemonicAlias<"stmea", "stm">;
4077