blob: 74d9baec33cc4565582dcd6c049115c3ce9ca576 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
335 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
343 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
344 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000345 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Chengd2cde682008-03-10 19:38:10 +0000347 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000349
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352
Mon P Wang63307c32008-05-05 19:05:59 +0000353 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000364 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 }
373
Devang Patel24f20e02009-08-22 17:12:53 +0000374 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000599 }
600
Evan Chengc7ce29b2009-02-13 22:36:38 +0000601 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
602 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000603 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
611 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
612 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
613 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
616 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
617 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
618 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000619
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
621 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::AND, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::AND, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::OR, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::OR, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
676 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
677 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
678 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
679 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
680 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 }
685
Evan Cheng92722532009-03-26 23:06:32 +0000686 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
690 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
691 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
692 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
693 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
694 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
695 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
696 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
697 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
699 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000705
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000706 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
707 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
714 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
715 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
716 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
717 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
718 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
719 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
720 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
721 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
722 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
723 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
724 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
725 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
726 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
727 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
728 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
736 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000740
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
743 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000744 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000745 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000747 // Do not attempt to custom lower non-128-bit vectors
748 if (!VT.is128BitVector())
749 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::BUILD_VECTOR,
751 VT.getSimpleVT().SimpleTy, Custom);
752 setOperationAction(ISD::VECTOR_SHUFFLE,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
755 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000756 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
759 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000764
Nate Begemancdd1eec2008-02-12 22:51:28 +0000765 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
767 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000768 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000770 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
772 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000773 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000774
775 // Do not attempt to promote non-128-bit vectors
776 if (!VT.is128BitVector()) {
777 continue;
778 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000779 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000789 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000792
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
795 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
796 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
797 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
800 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000801 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
803 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000804 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000806
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807 if (Subtarget->hasSSE41()) {
808 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000810
811 // i8 and i16 vectors are custom , because the source register and source
812 // source memory operand types are not the same width. f32 vectors are
813 // custom since the immediate controlling the insert encodes additional
814 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000824
825 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828 }
829 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830
Nate Begeman30a0de92008-07-17 16:51:19 +0000831 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
David Greene9b9838d2009-06-29 16:47:10 +0000835 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
844 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
845 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
851 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
852 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
853 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
855 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000856
857 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
859 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
860 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
861 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
862 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
863 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
864 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
865 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
866 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
867 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
868 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
869 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
870 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
871 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000872
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
875 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
876 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
879 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
880 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
885 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
888 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
896 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 // Do not attempt to custom lower non-power-of-2 vectors
901 if (!isPowerOf2_32(VT.getVectorNumElements()))
902 continue;
903
904 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
905 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
906 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
907 }
908
909 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
911 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000912 }
David Greene9b9838d2009-06-29 16:47:10 +0000913#endif
914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
920 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 if (!VT.is256BitVector()) {
925 continue;
926 }
927 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 }
938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941 }
942
Evan Cheng6be2c582006-04-05 23:38:46 +0000943 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000945
Bill Wendling74c37652008-12-09 22:08:41 +0000946 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::SADDO, MVT::i32, Custom);
948 setOperationAction(ISD::SADDO, MVT::i64, Custom);
949 setOperationAction(ISD::UADDO, MVT::i32, Custom);
950 setOperationAction(ISD::UADDO, MVT::i64, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
952 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
953 setOperationAction(ISD::USUBO, MVT::i32, Custom);
954 setOperationAction(ISD::USUBO, MVT::i64, Custom);
955 setOperationAction(ISD::SMULO, MVT::i32, Custom);
956 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000957
Evan Chengd54f2d52009-03-31 19:38:51 +0000958 if (!Subtarget->is64Bit()) {
959 // These libcalls are not available in 32-bit.
960 setLibcallName(RTLIB::SHL_I128, 0);
961 setLibcallName(RTLIB::SRL_I128, 0);
962 setLibcallName(RTLIB::SRA_I128, 0);
963 }
964
Evan Cheng206ee9d2006-07-07 08:33:52 +0000965 // We have target-specific dag combine patterns for the following nodes:
966 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000967 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000968 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000969 setTargetDAGCombine(ISD::SHL);
970 setTargetDAGCombine(ISD::SRA);
971 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000972 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000973 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000974 if (Subtarget->is64Bit())
975 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000977 computeRegisterProperties();
978
Evan Cheng87ed7162006-02-14 08:25:08 +0000979 // FIXME: These should be based on subtarget info. Plus, the values should
980 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000981 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
982 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
983 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000984 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000985 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000986}
987
Scott Michel5b8f82e2008-03-10 15:42:14 +0000988
Owen Anderson825b72b2009-08-11 20:47:22 +0000989MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
990 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000991}
992
993
Evan Cheng29286502008-01-23 23:17:41 +0000994/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
995/// the desired ByVal argument alignment.
996static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
997 if (MaxAlign == 16)
998 return;
999 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1000 if (VTy->getBitWidth() == 128)
1001 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001002 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1003 unsigned EltAlign = 0;
1004 getMaxByValAlign(ATy->getElementType(), EltAlign);
1005 if (EltAlign > MaxAlign)
1006 MaxAlign = EltAlign;
1007 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1008 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1009 unsigned EltAlign = 0;
1010 getMaxByValAlign(STy->getElementType(i), EltAlign);
1011 if (EltAlign > MaxAlign)
1012 MaxAlign = EltAlign;
1013 if (MaxAlign == 16)
1014 break;
1015 }
1016 }
1017 return;
1018}
1019
1020/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1021/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001022/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1023/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001024unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001025 if (Subtarget->is64Bit()) {
1026 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001027 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001028 if (TyAlign > 8)
1029 return TyAlign;
1030 return 8;
1031 }
1032
Evan Cheng29286502008-01-23 23:17:41 +00001033 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001034 if (Subtarget->hasSSE1())
1035 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001036 return Align;
1037}
Chris Lattner2b02a442007-02-25 08:29:00 +00001038
Evan Chengf0df0312008-05-15 08:39:06 +00001039/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001040/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001041/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001042/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001043EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001044X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001045 bool isSrcConst, bool isSrcStr,
1046 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001047 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1048 // linux. This is because the stack realignment code can't handle certain
1049 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001050 const Function *F = DAG.getMachineFunction().getFunction();
1051 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1052 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001053 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 }
Evan Chengf0df0312008-05-15 08:39:06 +00001058 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 return MVT::i64;
1060 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001061}
1062
Evan Chengcc415862007-11-09 01:32:10 +00001063/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1064/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001065SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001066 SelectionDAG &DAG) const {
1067 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001068 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001069 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 // This doesn't have DebugLoc associated with it, but is not really the
1071 // same as a Register.
1072 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1073 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001074 return Table;
1075}
1076
Bill Wendlingb4202b82009-07-01 18:50:55 +00001077/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001078unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001079 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001080}
1081
Chris Lattner2b02a442007-02-25 08:29:00 +00001082//===----------------------------------------------------------------------===//
1083// Return Value Calling Convention Implementation
1084//===----------------------------------------------------------------------===//
1085
Chris Lattner59ed56b2007-02-28 04:55:35 +00001086#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001087
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088SDValue
1089X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001090 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 const SmallVectorImpl<ISD::OutputArg> &Outs,
1092 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattner9774c912007-02-27 05:28:59 +00001094 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1096 RVLocs, *DAG.getContext());
1097 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // If this is the first return lowered for this function, add the regs to the
1100 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001101 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001102 for (unsigned i = 0; i != RVLocs.size(); ++i)
1103 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001104 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Dan Gohman475871a2008-07-27 21:46:04 +00001107 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001110 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1111 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001112 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001114 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1116 CCValAssign &VA = RVLocs[i];
1117 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattner447ff682008-03-11 03:23:40 +00001120 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1121 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001122 if (VA.getLocReg() == X86::ST0 ||
1123 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001124 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1125 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001126 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001128 RetOps.push_back(ValToCopy);
1129 // Don't emit a copytoreg.
1130 continue;
1131 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001132
Evan Cheng242b38b2009-02-23 09:03:22 +00001133 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1134 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001135 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001136 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001137 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001139 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001141 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001142 }
1143
Dale Johannesendd64c412009-02-04 00:33:20 +00001144 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001145 Flag = Chain.getValue(1);
1146 }
Dan Gohman61a92132008-04-21 23:59:07 +00001147
1148 // The x86-64 ABI for returning structs by value requires that we copy
1149 // the sret argument into %rax for the return. We saved the argument into
1150 // a virtual register in the entry block, so now we copy the value out
1151 // and into %rax.
1152 if (Subtarget->is64Bit() &&
1153 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1154 MachineFunction &MF = DAG.getMachineFunction();
1155 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1156 unsigned Reg = FuncInfo->getSRetReturnReg();
1157 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001159 FuncInfo->setSRetReturnReg(Reg);
1160 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001161 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001162
Dale Johannesendd64c412009-02-04 00:33:20 +00001163 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001164 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001165
1166 // RAX now acts like a return value.
1167 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner447ff682008-03-11 03:23:40 +00001170 RetOps[0] = Chain; // Update chain.
1171
1172 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001173 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001174 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
1176 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001178}
1179
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180/// LowerCallResult - Lower the result values of a call into the
1181/// appropriate copies out of appropriate physical registers.
1182///
1183SDValue
1184X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001185 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 const SmallVectorImpl<ISD::InputArg> &Ins,
1187 DebugLoc dl, SelectionDAG &DAG,
1188 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001189
Chris Lattnere32bbf62007-02-28 07:09:55 +00001190 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001191 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001194 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner3085e152007-02-25 08:59:22 +00001197 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001199 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Torok Edwin3f142c32009-02-01 18:15:56 +00001202 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001203 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001205 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001206 }
1207
Chris Lattner8e6da152008-03-10 21:08:41 +00001208 // If this is a call to a function that returns an fp value on the floating
1209 // point stack, but where we prefer to use the value in xmm registers, copy
1210 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001211 if ((VA.getLocReg() == X86::ST0 ||
1212 VA.getLocReg() == X86::ST1) &&
1213 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Evan Cheng79fb3b42009-02-20 20:43:02 +00001217 SDValue Val;
1218 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1220 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1221 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1225 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001226 } else {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001229 Val = Chain.getValue(0);
1230 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001231 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 CopyVT, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001237 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001238
Dan Gohman37eed792009-02-04 17:28:58 +00001239 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001240 // Round the F80 the right size, which also moves to the appropriate xmm
1241 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001242 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 // This truncation won't change the value.
1244 DAG.getIntPtrConstant(1));
1245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001248 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001249
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001251}
1252
1253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001255// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001256//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001257// StdCall calling convention seems to be standard for many Windows' API
1258// routines and around. It differs from C calling convention just a little:
1259// callee should clean up the stack, not caller. Symbols should be also
1260// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001261// For info on fast calling convention see Fast Calling Convention (tail call)
1262// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001265/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1267 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001268 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001271}
1272
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001273/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275static bool
1276ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1277 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// IsCalleePop - Determines whether the callee is required to pop its
1284/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001286 if (IsVarArg)
1287 return false;
1288
Dan Gohman095cc292008-09-13 01:54:27 +00001289 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001290 default:
1291 return false;
1292 case CallingConv::X86_StdCall:
1293 return !Subtarget->is64Bit();
1294 case CallingConv::X86_FastCall:
1295 return !Subtarget->is64Bit();
1296 case CallingConv::Fast:
1297 return PerformTailCallOpt;
1298 }
1299}
1300
Dan Gohman095cc292008-09-13 01:54:27 +00001301/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1302/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001303CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001304 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001305 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001306 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001307 else
1308 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001309 }
1310
Gordon Henriksen86737662008-01-05 16:56:59 +00001311 if (CC == CallingConv::X86_FastCall)
1312 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001313 else if (CC == CallingConv::Fast)
1314 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001315 else
1316 return CC_X86_32_C;
1317}
1318
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319/// NameDecorationForCallConv - Selects the appropriate decoration to
1320/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001321NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001322X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 return StdCall;
1327 return None;
1328}
1329
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001330
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001331/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1332/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001333/// the specific parameter attribute. The copy will be passed as a byval
1334/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001335static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001336CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001337 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1338 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001340 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001341 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001342}
1343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344SDValue
1345X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001346 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 const SmallVectorImpl<ISD::InputArg> &Ins,
1348 DebugLoc dl, SelectionDAG &DAG,
1349 const CCValAssign &VA,
1350 MachineFrameInfo *MFI,
1351 unsigned i) {
1352
Rafael Espindola7effac52007-09-14 15:48:13 +00001353 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1355 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001356 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001357 EVT ValVT;
1358
1359 // If value is passed by pointer we have address passed instead of the value
1360 // itself.
1361 if (VA.getLocInfo() == CCValAssign::Indirect)
1362 ValVT = VA.getLocVT();
1363 else
1364 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001375 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001381 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 bool isVarArg,
1383 const SmallVectorImpl<ISD::InputArg> &Ins,
1384 DebugLoc dl,
1385 SelectionDAG &DAG,
1386 SmallVectorImpl<SDValue> &InVals) {
1387
Evan Cheng1bc78042006-04-26 01:20:17 +00001388 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 const Function* Fn = MF.getFunction();
1392 if (Fn->hasExternalLinkage() &&
1393 Subtarget->isTargetCygMing() &&
1394 Fn->getName() == "main")
1395 FuncInfo->setForceFramePointer(true);
1396
1397 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Evan Cheng1bc78042006-04-26 01:20:17 +00001400 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001402 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001403
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001405 "Var args not supported with calling convention fastcc");
1406
Chris Lattner638402b2007-02-28 07:00:42 +00001407 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001408 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1410 ArgLocs, *DAG.getContext());
1411 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Chris Lattnerf39f7712007-02-28 05:46:49 +00001413 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001414 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001415 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1416 CCValAssign &VA = ArgLocs[i];
1417 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1418 // places.
1419 assert(VA.getValNo() != LastVal &&
1420 "Don't support value assigned to multiple locs yet");
1421 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001425 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001427 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001435 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001436 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1437 RC = X86::VR64RegisterClass;
1438 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001439 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001440
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001441 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1445 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1446 // right size.
1447 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001448 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 DAG.getValueType(VA.getValVT()));
1450 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001451 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001452 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001453 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001455
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001456 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001457 // Handle MMX values passed in XMM regs.
1458 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1460 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001461 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1462 } else
1463 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001464 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 } else {
1466 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469
1470 // If value is passed via pointer - do a load.
1471 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001475 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001476
Dan Gohman61a92132008-04-21 23:59:07 +00001477 // The x86-64 ABI for returning structs by value requires that we copy
1478 // the sret argument into %rax for the return. Save the argument into
1479 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001480 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001481 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1482 unsigned Reg = FuncInfo->getSRetReturnReg();
1483 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001485 FuncInfo->setSRetReturnReg(Reg);
1486 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001488 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001489 }
1490
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001494 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 // If the function takes variable number of arguments, make a frame index for
1497 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1501 }
1502 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1504
1505 // FIXME: We should really autogenerate these arrays
1506 static const unsigned GPR64ArgRegsWin64[] = {
1507 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 static const unsigned XMMArgRegsWin64[] = {
1510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1511 };
1512 static const unsigned GPR64ArgRegs64Bit[] = {
1513 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1514 };
1515 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1517 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1520
1521 if (IsWin64) {
1522 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1523 GPR64ArgRegs = GPR64ArgRegsWin64;
1524 XMMArgRegs = XMMArgRegsWin64;
1525 } else {
1526 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1527 GPR64ArgRegs = GPR64ArgRegs64Bit;
1528 XMMArgRegs = XMMArgRegs64Bit;
1529 }
1530 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1531 TotalNumIntRegs);
1532 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1533 TotalNumXMMRegs);
1534
Devang Patel578efa92009-06-05 21:57:13 +00001535 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001536 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001537 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001538 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001539 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001540 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001541 // Kernel mode asks for SSE to be disabled, so don't push them
1542 // on the stack.
1543 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001544
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 // For X86-64, if there are vararg parameters that are passed via
1546 // registers, then we must store them to their spots on the stack so they
1547 // may be loaded by deferencing the result of va_next.
1548 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001549 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1550 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1551 TotalNumXMMRegs * 16, 16);
1552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SmallVector<SDValue, 8> MemOps;
1555 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001556 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001558 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1559 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001560 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1561 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001563 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001564 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001565 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001566 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001568 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570
Dan Gohmanface41a2009-08-16 21:24:25 +00001571 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1572 // Now store the XMM (fp + vector) parameter registers.
1573 SmallVector<SDValue, 11> SaveXMMOps;
1574 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001575
Dan Gohmanface41a2009-08-16 21:24:25 +00001576 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1577 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1578 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001579
Dan Gohmanface41a2009-08-16 21:24:25 +00001580 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1581 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582
Dan Gohmanface41a2009-08-16 21:24:25 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
1586 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1587 SaveXMMOps.push_back(Val);
1588 }
1589 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1590 MVT::Other,
1591 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001593
1594 if (!MemOps.empty())
1595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1596 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001603 BytesCallerReserves = 0;
1604 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001605 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 if (!Is64Bit) {
1613 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1616 }
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001618 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001621}
1622
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1625 SDValue StackPtr, SDValue Arg,
1626 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001627 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001629 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001630 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001632 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001634 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001635 }
Dale Johannesenace16102009-02-03 19:33:06 +00001636 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001637 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001638}
1639
Bill Wendling64e87322009-01-16 19:25:27 +00001640/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001642SDValue
1643X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 SDValue Chain,
1646 bool IsTailCall,
1647 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001648 int FPDiff,
1649 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 if (!IsTailCall || FPDiff==0) return Chain;
1651
1652 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001655
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001657 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001658 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001659}
1660
1661/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1662/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001663static SDValue
1664EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001666 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 // Store the return address to the appropriate stack slot.
1668 if (!FPDiff) return Chain;
1669 // Calculate the new stack slot for the return address.
1670 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001671 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001676 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677 return Chain;
1678}
1679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680SDValue
1681X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001682 CallingConv::ID CallConv, bool isVarArg,
1683 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 const SmallVectorImpl<ISD::OutputArg> &Outs,
1685 const SmallVectorImpl<ISD::InputArg> &Ins,
1686 DebugLoc dl, SelectionDAG &DAG,
1687 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 MachineFunction &MF = DAG.getMachineFunction();
1690 bool Is64Bit = Subtarget->is64Bit();
1691 bool IsStructRet = CallIsStructReturn(Outs);
1692
1693 assert((!isTailCall ||
1694 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1695 "IsEligibleForTailCallOptimization missed a case!");
1696 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001697 "Var args not supported with calling convention fastcc");
1698
Chris Lattner638402b2007-02-28 07:00:42 +00001699 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1702 ArgLocs, *DAG.getContext());
1703 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 SDValue Arg = Outs[i].Val;
1740 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001741 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001742
Chris Lattner423c5f42007-02-28 05:31:48 +00001743 // Promote the value if needed.
1744 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001745 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001746 case CCValAssign::Full: break;
1747 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001748 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 break;
1750 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001751 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001752 break;
1753 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001754 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1755 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1757 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1758 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001759 } else
1760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1761 break;
1762 case CCValAssign::BCvt:
1763 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001765 case CCValAssign::Indirect: {
1766 // Store the argument.
1767 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001768 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001769 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001770 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001771 Arg = SpillSlot;
1772 break;
1773 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Chris Lattner423c5f42007-02-28 05:31:48 +00001776 if (VA.isRegLoc()) {
1777 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1778 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001780 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001781 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001782 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1785 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001787 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001789
Evan Cheng32fe1032006-05-25 00:59:30 +00001790 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001792 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001793
Evan Cheng347d5f72006-04-28 21:29:37 +00001794 // Build a sequence of copy-to-reg nodes chained together with token chain
1795 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001797 // Tail call byval lowering might overwrite argument registers so in case of
1798 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001802 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001803 InFlag = Chain.getValue(1);
1804 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001805
Eric Christopherfd179292009-08-27 18:07:15 +00001806
Chris Lattner88e1fd52009-07-09 04:24:46 +00001807 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001808 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1809 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001811 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1812 DAG.getNode(X86ISD::GlobalBaseReg,
1813 DebugLoc::getUnknownLoc(),
1814 getPointerTy()),
1815 InFlag);
1816 InFlag = Chain.getValue(1);
1817 } else {
1818 // If we are tail calling and generating PIC/GOT style code load the
1819 // address of the callee into ECX. The value in ecx is used as target of
1820 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1821 // for tail calls on PIC/GOT architectures. Normally we would just put the
1822 // address of GOT into ebx and then call target@PLT. But for tail calls
1823 // ebx would be restored (since ebx is callee saved) before jumping to the
1824 // target@PLT.
1825
1826 // Note: The actual moving to ECX is done further down.
1827 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1828 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1829 !G->getGlobal()->hasProtectedVisibility())
1830 Callee = LowerGlobalAddress(Callee, DAG);
1831 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001832 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001833 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001834 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 if (Is64Bit && isVarArg) {
1837 // From AMD64 ABI document:
1838 // For calls that may call functions that use varargs or stdargs
1839 // (prototype-less calls or calls to functions containing ellipsis (...) in
1840 // the declaration) %al is used as hidden argument to specify the number
1841 // of SSE registers used. The contents of %al do not need to match exactly
1842 // the number of registers, but must be an ubound on the number of SSE
1843 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844
1845 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 // Count the number of XMM registers allocated.
1847 static const unsigned XMMArgRegs[] = {
1848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1849 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1850 };
1851 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001853 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 InFlag = Chain.getValue(1);
1858 }
1859
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001860
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 if (isTailCall) {
1863 // Force all the incoming stack arguments to be loaded from the stack
1864 // before any new outgoing arguments are stored to the stack, because the
1865 // outgoing stack slots may alias the incoming argument stack slots, and
1866 // the alias isn't otherwise explicit. This is slightly more conservative
1867 // than necessary, because it means that each store effectively depends
1868 // on every argument instead of just those arguments it would clobber.
1869 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1870
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<SDValue, 8> MemOpChains2;
1872 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001874 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001875 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001876 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1877 CCValAssign &VA = ArgLocs[i];
1878 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001879 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 SDValue Arg = Outs[i].Val;
1881 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 // Create frame index.
1883 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001884 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001887
Duncan Sands276dcbd2008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001889 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001891 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001892 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001894 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1897 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001898 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001900 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001901 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001903 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001905 }
1906 }
1907
1908 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001910 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001911
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 // Copy arguments to their registers.
1913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001914 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001915 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 InFlag = Chain.getValue(1);
1917 }
Dan Gohman475871a2008-07-27 21:46:04 +00001918 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001922 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001923 }
1924
Evan Cheng32fe1032006-05-25 00:59:30 +00001925 // If the callee is a GlobalAddress node (quite common, every direct call is)
1926 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001927 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001928 // We should use extra load for direct calls to dllimported functions in
1929 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001930 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001931 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001932 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001933
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1935 // external symbols most go through the PLT in PIC mode. If the symbol
1936 // has hidden or protected visibility, or if it is static or local, then
1937 // we don't need to use the PLT - we can directly call it.
1938 if (Subtarget->isTargetELF() &&
1939 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001940 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001941 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001942 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1944 Subtarget->getDarwinVers() < 9) {
1945 // PC-relative references to external symbols should go through $stub,
1946 // unless we're building with the leopard linker or later, which
1947 // automatically synthesizes these stubs.
1948 OpFlags = X86II::MO_DARWIN_STUB;
1949 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001950
Chris Lattner74e726e2009-07-09 05:27:35 +00001951 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001952 G->getOffset(), OpFlags);
1953 }
Bill Wendling056292f2008-09-16 21:48:12 +00001954 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001955 unsigned char OpFlags = 0;
1956
1957 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1958 // symbols should go through the PLT.
1959 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001960 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001961 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001962 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001963 Subtarget->getDarwinVers() < 9) {
1964 // PC-relative references to external symbols should go through $stub,
1965 // unless we're building with the leopard linker or later, which
1966 // automatically synthesizes these stubs.
1967 OpFlags = X86II::MO_DARWIN_STUB;
1968 }
Eric Christopherfd179292009-08-27 18:07:15 +00001969
Chris Lattner48a7d022009-07-09 05:02:21 +00001970 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1971 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001973 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001974
Dale Johannesendd64c412009-02-04 00:33:20 +00001975 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001976 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 Callee,InFlag);
1978 Callee = DAG.getRegister(Opc, getPointerTy());
1979 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001980 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001981 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001982
Chris Lattnerd96d0722007-02-25 06:40:16 +00001983 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001988 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1989 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001993 Ops.push_back(Chain);
1994 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001995
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001998
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 // Add argument registers to the end of the list so that they are known live
2000 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2002 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2003 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002004
Evan Cheng586ccac2008-03-18 23:36:35 +00002005 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002007 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2008
2009 // Add an implicit use of AL for x86 vararg functions.
2010 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002012
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002014 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 if (isTailCall) {
2017 // If this is the first return lowered for this function, add the regs
2018 // to the liveout set for the function.
2019 if (MF.getRegInfo().liveout_empty()) {
2020 SmallVector<CCValAssign, 16> RVLocs;
2021 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2022 *DAG.getContext());
2023 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2024 for (unsigned i = 0; i != RVLocs.size(); ++i)
2025 if (RVLocs[i].isRegLoc())
2026 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 assert(((Callee.getOpcode() == ISD::Register &&
2030 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2031 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2032 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2033 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2034 "Expecting an global address, external symbol, or register");
2035
2036 return DAG.getNode(X86ISD::TC_RETURN, dl,
2037 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
2039
Dale Johannesenace16102009-02-03 19:33:06 +00002040 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002041 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002042
Chris Lattner2d297092006-05-23 18:50:38 +00002043 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 // If this is is a call to a struct-return function, the callee
2049 // pops the hidden struct pointer, so we have to push it back.
2050 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002051 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002056 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002057 DAG.getIntPtrConstant(NumBytes, true),
2058 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2059 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002060 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002061 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002062
Chris Lattner3085e152007-02-25 08:59:22 +00002063 // Handle result values, copying them out of physregs into vregs that we
2064 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2066 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Evan Cheng25ab6902006-09-08 06:48:29 +00002069
2070//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071// Fast Calling Convention (tail call) implementation
2072//===----------------------------------------------------------------------===//
2073
2074// Like std call, callee cleans arguments, convention except that ECX is
2075// reserved for storing the tail called function address. Only 2 registers are
2076// free for argument passing (inreg). Tail call optimization is performed
2077// provided:
2078// * tailcallopt is enabled
2079// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002080// On X86_64 architecture with GOT-style position independent code only local
2081// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002082// To keep the stack aligned according to platform abi the function
2083// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2084// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085// If a tail called function callee has more arguments than the caller the
2086// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002087// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088// original REtADDR, but before the saved framepointer or the spilled registers
2089// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2090// stack layout:
2091// arg1
2092// arg2
2093// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002094// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095// move area ]
2096// (possible EBP)
2097// ESI
2098// EDI
2099// local1 ..
2100
2101/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2102/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002103unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002105 MachineFunction &MF = DAG.getMachineFunction();
2106 const TargetMachine &TM = MF.getTarget();
2107 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2108 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002110 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002111 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002112 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2113 // Number smaller than 12 so just add the difference.
2114 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2115 } else {
2116 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002118 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002119 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002120 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2124/// for tail call optimization. Targets which want to do tail call
2125/// optimization should implement this function.
2126bool
2127X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002128 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 bool isVarArg,
2130 const SmallVectorImpl<ISD::InputArg> &Ins,
2131 SelectionDAG& DAG) const {
2132 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002135}
2136
Dan Gohman3df24e62008-09-03 23:12:08 +00002137FastISel *
2138X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002139 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002140 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002141 DenseMap<const Value *, unsigned> &vm,
2142 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002143 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002144 DenseMap<const AllocaInst *, int> &am
2145#ifndef NDEBUG
2146 , SmallSet<Instruction*, 8> &cil
2147#endif
2148 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002149 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002150#ifndef NDEBUG
2151 , cil
2152#endif
2153 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002154}
2155
2156
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002157//===----------------------------------------------------------------------===//
2158// Other Lowering Hooks
2159//===----------------------------------------------------------------------===//
2160
2161
Dan Gohman475871a2008-07-27 21:46:04 +00002162SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002163 MachineFunction &MF = DAG.getMachineFunction();
2164 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2165 int ReturnAddrIndex = FuncInfo->getRAIndex();
2166
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002167 if (ReturnAddrIndex == 0) {
2168 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002169 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002170 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002171 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002172 }
2173
Evan Cheng25ab6902006-09-08 06:48:29 +00002174 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
2177
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002178bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2179 bool hasSymbolicDisplacement) {
2180 // Offset should fit into 32 bit immediate field.
2181 if (!isInt32(Offset))
2182 return false;
2183
2184 // If we don't have a symbolic displacement - we don't have any extra
2185 // restrictions.
2186 if (!hasSymbolicDisplacement)
2187 return true;
2188
2189 // FIXME: Some tweaks might be needed for medium code model.
2190 if (M != CodeModel::Small && M != CodeModel::Kernel)
2191 return false;
2192
2193 // For small code model we assume that latest object is 16MB before end of 31
2194 // bits boundary. We may also accept pretty large negative constants knowing
2195 // that all objects are in the positive half of address space.
2196 if (M == CodeModel::Small && Offset < 16*1024*1024)
2197 return true;
2198
2199 // For kernel code model we know that all object resist in the negative half
2200 // of 32bits address space. We may not accept negative offsets, since they may
2201 // be just off and we may accept pretty large positive ones.
2202 if (M == CodeModel::Kernel && Offset > 0)
2203 return true;
2204
2205 return false;
2206}
2207
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2209/// specific condition code, returning the condition code and the LHS/RHS of the
2210/// comparison to make.
2211static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2212 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002213 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002214 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2215 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2216 // X > -1 -> X == 0, jump !sign.
2217 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002219 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2220 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002222 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002223 // X < 1 -> X <= 0
2224 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002226 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002228
Evan Chengd9558e02006-01-06 00:43:03 +00002229 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002230 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002231 case ISD::SETEQ: return X86::COND_E;
2232 case ISD::SETGT: return X86::COND_G;
2233 case ISD::SETGE: return X86::COND_GE;
2234 case ISD::SETLT: return X86::COND_L;
2235 case ISD::SETLE: return X86::COND_LE;
2236 case ISD::SETNE: return X86::COND_NE;
2237 case ISD::SETULT: return X86::COND_B;
2238 case ISD::SETUGT: return X86::COND_A;
2239 case ISD::SETULE: return X86::COND_BE;
2240 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002241 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002243
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002245
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 // If LHS is a foldable load, but RHS is not, flip the condition.
2247 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2248 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2249 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2250 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002251 }
2252
Chris Lattner4c78e022008-12-23 23:42:27 +00002253 switch (SetCCOpcode) {
2254 default: break;
2255 case ISD::SETOLT:
2256 case ISD::SETOLE:
2257 case ISD::SETUGT:
2258 case ISD::SETUGE:
2259 std::swap(LHS, RHS);
2260 break;
2261 }
2262
2263 // On a floating point condition, the flags are set as follows:
2264 // ZF PF CF op
2265 // 0 | 0 | 0 | X > Y
2266 // 0 | 0 | 1 | X < Y
2267 // 1 | 0 | 0 | X == Y
2268 // 1 | 1 | 1 | unordered
2269 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002270 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002271 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002272 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002273 case ISD::SETOLT: // flipped
2274 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002275 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002276 case ISD::SETOLE: // flipped
2277 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002278 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002279 case ISD::SETUGT: // flipped
2280 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002281 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002282 case ISD::SETUGE: // flipped
2283 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002284 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002285 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002286 case ISD::SETNE: return X86::COND_NE;
2287 case ISD::SETUO: return X86::COND_P;
2288 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002289 }
Evan Chengd9558e02006-01-06 00:43:03 +00002290}
2291
Evan Cheng4a460802006-01-11 00:33:36 +00002292/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2293/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002294/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002295static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002296 switch (X86CC) {
2297 default:
2298 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002299 case X86::COND_B:
2300 case X86::COND_BE:
2301 case X86::COND_E:
2302 case X86::COND_P:
2303 case X86::COND_A:
2304 case X86::COND_AE:
2305 case X86::COND_NE:
2306 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002307 return true;
2308 }
2309}
2310
Nate Begeman9008ca62009-04-27 18:41:29 +00002311/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2312/// the specified range (L, H].
2313static bool isUndefOrInRange(int Val, int Low, int Hi) {
2314 return (Val < 0) || (Val >= Low && Val < Hi);
2315}
2316
2317/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2318/// specified value.
2319static bool isUndefOrEqual(int Val, int CmpVal) {
2320 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002321 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002322 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002323}
2324
Nate Begeman9008ca62009-04-27 18:41:29 +00002325/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2326/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2327/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002328static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002330 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002332 return (Mask[0] < 2 && Mask[1] < 2);
2333 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002334}
2335
Nate Begeman9008ca62009-04-27 18:41:29 +00002336bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002337 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002338 N->getMask(M);
2339 return ::isPSHUFDMask(M, N->getValueType(0));
2340}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002341
Nate Begeman9008ca62009-04-27 18:41:29 +00002342/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2343/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002344static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002346 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002347
Nate Begeman9008ca62009-04-27 18:41:29 +00002348 // Lower quadword copied in order or undef.
2349 for (int i = 0; i != 4; ++i)
2350 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002351 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002352
Evan Cheng506d3df2006-03-29 23:07:14 +00002353 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002354 for (int i = 4; i != 8; ++i)
2355 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002356 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002357
Evan Cheng506d3df2006-03-29 23:07:14 +00002358 return true;
2359}
2360
Nate Begeman9008ca62009-04-27 18:41:29 +00002361bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002362 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 N->getMask(M);
2364 return ::isPSHUFHWMask(M, N->getValueType(0));
2365}
Evan Cheng506d3df2006-03-29 23:07:14 +00002366
Nate Begeman9008ca62009-04-27 18:41:29 +00002367/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2368/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002369static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002371 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002372
Rafael Espindola15684b22009-04-24 12:40:33 +00002373 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 for (int i = 4; i != 8; ++i)
2375 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002376 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002377
Rafael Espindola15684b22009-04-24 12:40:33 +00002378 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002379 for (int i = 0; i != 4; ++i)
2380 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002381 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002382
Rafael Espindola15684b22009-04-24 12:40:33 +00002383 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002384}
2385
Nate Begeman9008ca62009-04-27 18:41:29 +00002386bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002387 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002388 N->getMask(M);
2389 return ::isPSHUFLWMask(M, N->getValueType(0));
2390}
2391
Nate Begemana09008b2009-10-19 02:17:23 +00002392/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2393/// is suitable for input to PALIGNR.
2394static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2395 bool hasSSSE3) {
2396 int i, e = VT.getVectorNumElements();
2397
2398 // Do not handle v2i64 / v2f64 shuffles with palignr.
2399 if (e < 4 || !hasSSSE3)
2400 return false;
2401
2402 for (i = 0; i != e; ++i)
2403 if (Mask[i] >= 0)
2404 break;
2405
2406 // All undef, not a palignr.
2407 if (i == e)
2408 return false;
2409
2410 // Determine if it's ok to perform a palignr with only the LHS, since we
2411 // don't have access to the actual shuffle elements to see if RHS is undef.
2412 bool Unary = Mask[i] < (int)e;
2413 bool NeedsUnary = false;
2414
2415 int s = Mask[i] - i;
2416
2417 // Check the rest of the elements to see if they are consecutive.
2418 for (++i; i != e; ++i) {
2419 int m = Mask[i];
2420 if (m < 0)
2421 continue;
2422
2423 Unary = Unary && (m < (int)e);
2424 NeedsUnary = NeedsUnary || (m < s);
2425
2426 if (NeedsUnary && !Unary)
2427 return false;
2428 if (Unary && m != ((s+i) & (e-1)))
2429 return false;
2430 if (!Unary && m != (s+i))
2431 return false;
2432 }
2433 return true;
2434}
2435
2436bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2437 SmallVector<int, 8> M;
2438 N->getMask(M);
2439 return ::isPALIGNRMask(M, N->getValueType(0), true);
2440}
2441
Evan Cheng14aed5e2006-03-24 01:18:28 +00002442/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2443/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002444static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002445 int NumElems = VT.getVectorNumElements();
2446 if (NumElems != 2 && NumElems != 4)
2447 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002448
Nate Begeman9008ca62009-04-27 18:41:29 +00002449 int Half = NumElems / 2;
2450 for (int i = 0; i < Half; ++i)
2451 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002452 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002453 for (int i = Half; i < NumElems; ++i)
2454 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002455 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Evan Cheng14aed5e2006-03-24 01:18:28 +00002457 return true;
2458}
2459
Nate Begeman9008ca62009-04-27 18:41:29 +00002460bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2461 SmallVector<int, 8> M;
2462 N->getMask(M);
2463 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002464}
2465
Evan Cheng213d2cf2007-05-17 18:45:50 +00002466/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002467/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2468/// half elements to come from vector 1 (which would equal the dest.) and
2469/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002470static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002472
2473 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002474 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002475
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 int Half = NumElems / 2;
2477 for (int i = 0; i < Half; ++i)
2478 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002479 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002480 for (int i = Half; i < NumElems; ++i)
2481 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002482 return false;
2483 return true;
2484}
2485
Nate Begeman9008ca62009-04-27 18:41:29 +00002486static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2487 SmallVector<int, 8> M;
2488 N->getMask(M);
2489 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002490}
2491
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002492/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2493/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002494bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2495 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002496 return false;
2497
Evan Cheng2064a2b2006-03-28 06:50:32 +00002498 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002499 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2500 isUndefOrEqual(N->getMaskElt(1), 7) &&
2501 isUndefOrEqual(N->getMaskElt(2), 2) &&
2502 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002503}
2504
Evan Cheng5ced1d82006-04-06 23:23:56 +00002505/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2506/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002507bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2508 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002509
Evan Cheng5ced1d82006-04-06 23:23:56 +00002510 if (NumElems != 2 && NumElems != 4)
2511 return false;
2512
Evan Chengc5cdff22006-04-07 21:53:05 +00002513 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002514 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002515 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002516
Evan Chengc5cdff22006-04-07 21:53:05 +00002517 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002518 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002519 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002520
2521 return true;
2522}
2523
2524/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002525/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2526/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002527bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2528 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002529
Evan Cheng5ced1d82006-04-06 23:23:56 +00002530 if (NumElems != 2 && NumElems != 4)
2531 return false;
2532
Evan Chengc5cdff22006-04-07 21:53:05 +00002533 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002534 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002535 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002536
Nate Begeman9008ca62009-04-27 18:41:29 +00002537 for (unsigned i = 0; i < NumElems/2; ++i)
2538 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002539 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002540
2541 return true;
2542}
2543
Nate Begeman9008ca62009-04-27 18:41:29 +00002544/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2545/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2546/// <2, 3, 2, 3>
2547bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2548 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002549
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 if (NumElems != 4)
2551 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002552
2553 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002554 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002555 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 isUndefOrEqual(N->getMaskElt(3), 3);
2557}
2558
Evan Cheng0038e592006-03-28 00:39:58 +00002559/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2560/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002561static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002562 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002564 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002565 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002566
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2568 int BitI = Mask[i];
2569 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002570 if (!isUndefOrEqual(BitI, j))
2571 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002572 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002573 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002574 return false;
2575 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002576 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002577 return false;
2578 }
Evan Cheng0038e592006-03-28 00:39:58 +00002579 }
Evan Cheng0038e592006-03-28 00:39:58 +00002580 return true;
2581}
2582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2584 SmallVector<int, 8> M;
2585 N->getMask(M);
2586 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002587}
2588
Evan Cheng4fcb9222006-03-28 02:43:26 +00002589/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2590/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002591static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002592 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002594 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002595 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002596
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2598 int BitI = Mask[i];
2599 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002600 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002601 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002602 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002603 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002604 return false;
2605 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002606 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002607 return false;
2608 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002609 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002610 return true;
2611}
2612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2614 SmallVector<int, 8> M;
2615 N->getMask(M);
2616 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002617}
2618
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002619/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2620/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2621/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002622static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002624 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002625 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002626
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2628 int BitI = Mask[i];
2629 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002630 if (!isUndefOrEqual(BitI, j))
2631 return false;
2632 if (!isUndefOrEqual(BitI1, j))
2633 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002634 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002635 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002636}
2637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2639 SmallVector<int, 8> M;
2640 N->getMask(M);
2641 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2642}
2643
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002644/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2645/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2646/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002647static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002649 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2650 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002651
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2653 int BitI = Mask[i];
2654 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002655 if (!isUndefOrEqual(BitI, j))
2656 return false;
2657 if (!isUndefOrEqual(BitI1, j))
2658 return false;
2659 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002660 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002661}
2662
Nate Begeman9008ca62009-04-27 18:41:29 +00002663bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2664 SmallVector<int, 8> M;
2665 N->getMask(M);
2666 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2667}
2668
Evan Cheng017dcc62006-04-21 01:05:10 +00002669/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2670/// specifies a shuffle of elements that is suitable for input to MOVSS,
2671/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002672static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002673 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002674 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002675
2676 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002677
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002679 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002680
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 for (int i = 1; i < NumElts; ++i)
2682 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002683 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002684
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002685 return true;
2686}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002687
Nate Begeman9008ca62009-04-27 18:41:29 +00002688bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2689 SmallVector<int, 8> M;
2690 N->getMask(M);
2691 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002692}
2693
Evan Cheng017dcc62006-04-21 01:05:10 +00002694/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2695/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002696/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002697static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 bool V2IsSplat = false, bool V2IsUndef = false) {
2699 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002700 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 for (int i = 1; i < NumOps; ++i)
2707 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2708 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2709 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002710 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002711
Evan Cheng39623da2006-04-20 08:58:49 +00002712 return true;
2713}
2714
Nate Begeman9008ca62009-04-27 18:41:29 +00002715static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002716 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 SmallVector<int, 8> M;
2718 N->getMask(M);
2719 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002720}
2721
Evan Chengd9539472006-04-14 21:59:03 +00002722/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2723/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002724bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2725 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002726 return false;
2727
2728 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002729 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 int Elt = N->getMaskElt(i);
2731 if (Elt >= 0 && Elt != 1)
2732 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002733 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002734
2735 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002736 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 int Elt = N->getMaskElt(i);
2738 if (Elt >= 0 && Elt != 3)
2739 return false;
2740 if (Elt == 3)
2741 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002742 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002743 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002745 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002746}
2747
2748/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2749/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002750bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2751 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002752 return false;
2753
2754 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 for (unsigned i = 0; i < 2; ++i)
2756 if (N->getMaskElt(i) > 0)
2757 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002758
2759 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002760 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 int Elt = N->getMaskElt(i);
2762 if (Elt >= 0 && Elt != 2)
2763 return false;
2764 if (Elt == 2)
2765 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002766 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002768 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002769}
2770
Evan Cheng0b457f02008-09-25 20:50:48 +00002771/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2772/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002773bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2774 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002775
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 for (int i = 0; i < e; ++i)
2777 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002778 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 for (int i = 0; i < e; ++i)
2780 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002781 return false;
2782 return true;
2783}
2784
Evan Cheng63d33002006-03-22 08:01:21 +00002785/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002786/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002787unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2789 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2790
Evan Chengb9df0ca2006-03-22 02:53:00 +00002791 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2792 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 for (int i = 0; i < NumOperands; ++i) {
2794 int Val = SVOp->getMaskElt(NumOperands-i-1);
2795 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002796 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002797 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002798 if (i != NumOperands - 1)
2799 Mask <<= Shift;
2800 }
Evan Cheng63d33002006-03-22 08:01:21 +00002801 return Mask;
2802}
2803
Evan Cheng506d3df2006-03-29 23:07:14 +00002804/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002805/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002806unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002808 unsigned Mask = 0;
2809 // 8 nodes, but we only care about the last 4.
2810 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 int Val = SVOp->getMaskElt(i);
2812 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002813 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002814 if (i != 4)
2815 Mask <<= 2;
2816 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002817 return Mask;
2818}
2819
2820/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002821/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002822unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002824 unsigned Mask = 0;
2825 // 8 nodes, but we only care about the first 4.
2826 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 int Val = SVOp->getMaskElt(i);
2828 if (Val >= 0)
2829 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002830 if (i != 0)
2831 Mask <<= 2;
2832 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002833 return Mask;
2834}
2835
Nate Begemana09008b2009-10-19 02:17:23 +00002836/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2837/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2838unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2839 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2840 EVT VVT = N->getValueType(0);
2841 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2842 int Val = 0;
2843
2844 unsigned i, e;
2845 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2846 Val = SVOp->getMaskElt(i);
2847 if (Val >= 0)
2848 break;
2849 }
2850 return (Val - i) * EltSize;
2851}
2852
Evan Cheng37b73872009-07-30 08:33:02 +00002853/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2854/// constant +0.0.
2855bool X86::isZeroNode(SDValue Elt) {
2856 return ((isa<ConstantSDNode>(Elt) &&
2857 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2858 (isa<ConstantFPSDNode>(Elt) &&
2859 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2860}
2861
Nate Begeman9008ca62009-04-27 18:41:29 +00002862/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2863/// their permute mask.
2864static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2865 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002866 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002867 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002869
Nate Begeman5a5ca152009-04-29 05:20:52 +00002870 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 int idx = SVOp->getMaskElt(i);
2872 if (idx < 0)
2873 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002874 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002876 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2880 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002881}
2882
Evan Cheng779ccea2007-12-07 21:30:01 +00002883/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2884/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002885static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002886 unsigned NumElems = VT.getVectorNumElements();
2887 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 int idx = Mask[i];
2889 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002890 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002891 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002893 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002895 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002896}
2897
Evan Cheng533a0aa2006-04-19 20:35:22 +00002898/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2899/// match movhlps. The lower half elements should come from upper half of
2900/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002901/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002902static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2903 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002904 return false;
2905 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002907 return false;
2908 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002910 return false;
2911 return true;
2912}
2913
Evan Cheng5ced1d82006-04-06 23:23:56 +00002914/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002915/// is promoted to a vector. It also returns the LoadSDNode by reference if
2916/// required.
2917static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002918 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2919 return false;
2920 N = N->getOperand(0).getNode();
2921 if (!ISD::isNON_EXTLoad(N))
2922 return false;
2923 if (LD)
2924 *LD = cast<LoadSDNode>(N);
2925 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002926}
2927
Evan Cheng533a0aa2006-04-19 20:35:22 +00002928/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2929/// match movlp{s|d}. The lower half elements should come from lower half of
2930/// V1 (and in order), and the upper half elements should come from the upper
2931/// half of V2 (and in order). And since V1 will become the source of the
2932/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002933static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2934 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002935 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002936 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002937 // Is V2 is a vector load, don't do this transformation. We will try to use
2938 // load folding shufps op.
2939 if (ISD::isNON_EXTLoad(V2))
2940 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002941
Nate Begeman5a5ca152009-04-29 05:20:52 +00002942 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002943
Evan Cheng533a0aa2006-04-19 20:35:22 +00002944 if (NumElems != 2 && NumElems != 4)
2945 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002946 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002948 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002949 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002951 return false;
2952 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002953}
2954
Evan Cheng39623da2006-04-20 08:58:49 +00002955/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2956/// all the same.
2957static bool isSplatVector(SDNode *N) {
2958 if (N->getOpcode() != ISD::BUILD_VECTOR)
2959 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002960
Dan Gohman475871a2008-07-27 21:46:04 +00002961 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002962 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2963 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964 return false;
2965 return true;
2966}
2967
Evan Cheng213d2cf2007-05-17 18:45:50 +00002968/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002969/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002970/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002971static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue V1 = N->getOperand(0);
2973 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002974 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2975 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002977 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002979 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2980 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002981 if (Opc != ISD::BUILD_VECTOR ||
2982 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 return false;
2984 } else if (Idx >= 0) {
2985 unsigned Opc = V1.getOpcode();
2986 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2987 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002988 if (Opc != ISD::BUILD_VECTOR ||
2989 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002990 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002991 }
2992 }
2993 return true;
2994}
2995
2996/// getZeroVector - Returns a vector of specified type with all zero elements.
2997///
Owen Andersone50ed302009-08-10 22:56:29 +00002998static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002999 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003000 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003001
Chris Lattner8a594482007-11-25 00:24:49 +00003002 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3003 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003004 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003005 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003006 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3007 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003008 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3010 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003011 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3013 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003014 }
Dale Johannesenace16102009-02-03 19:33:06 +00003015 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003016}
3017
Chris Lattner8a594482007-11-25 00:24:49 +00003018/// getOnesVector - Returns a vector of specified type with all bits set.
3019///
Owen Andersone50ed302009-08-10 22:56:29 +00003020static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003021 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003022
Chris Lattner8a594482007-11-25 00:24:49 +00003023 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3024 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003027 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003029 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003030 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003031 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003032}
3033
3034
Evan Cheng39623da2006-04-20 08:58:49 +00003035/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3036/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003037static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003038 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003039 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003040
Evan Cheng39623da2006-04-20 08:58:49 +00003041 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 SmallVector<int, 8> MaskVec;
3043 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003044
Nate Begeman5a5ca152009-04-29 05:20:52 +00003045 for (unsigned i = 0; i != NumElems; ++i) {
3046 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 MaskVec[i] = NumElems;
3048 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003049 }
Evan Cheng39623da2006-04-20 08:58:49 +00003050 }
Evan Cheng39623da2006-04-20 08:58:49 +00003051 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3053 SVOp->getOperand(1), &MaskVec[0]);
3054 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003055}
3056
Evan Cheng017dcc62006-04-21 01:05:10 +00003057/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3058/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 SDValue V2) {
3061 unsigned NumElems = VT.getVectorNumElements();
3062 SmallVector<int, 8> Mask;
3063 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003064 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 Mask.push_back(i);
3066 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003067}
3068
Nate Begeman9008ca62009-04-27 18:41:29 +00003069/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003070static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 SDValue V2) {
3072 unsigned NumElems = VT.getVectorNumElements();
3073 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003074 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 Mask.push_back(i);
3076 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003077 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003079}
3080
Nate Begeman9008ca62009-04-27 18:41:29 +00003081/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003082static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 SDValue V2) {
3084 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003085 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003087 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 Mask.push_back(i + Half);
3089 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003090 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003092}
3093
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003094/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003095static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 bool HasSSE2) {
3097 if (SV->getValueType(0).getVectorNumElements() <= 4)
3098 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003099
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003101 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 DebugLoc dl = SV->getDebugLoc();
3103 SDValue V1 = SV->getOperand(0);
3104 int NumElems = VT.getVectorNumElements();
3105 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003106
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 // unpack elements to the correct location
3108 while (NumElems > 4) {
3109 if (EltNo < NumElems/2) {
3110 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3111 } else {
3112 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3113 EltNo -= NumElems/2;
3114 }
3115 NumElems >>= 1;
3116 }
Eric Christopherfd179292009-08-27 18:07:15 +00003117
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 // Perform the splat.
3119 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003120 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3122 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003123}
3124
Evan Chengba05f722006-04-21 23:03:30 +00003125/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003126/// vector of zero or undef vector. This produces a shuffle where the low
3127/// element of V2 is swizzled into the zero/undef vector, landing at element
3128/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003129static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003130 bool isZero, bool HasSSE2,
3131 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003132 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3135 unsigned NumElems = VT.getVectorNumElements();
3136 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003137 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 // If this is the insertion idx, put the low elt of V2 here.
3139 MaskVec.push_back(i == Idx ? NumElems : i);
3140 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003141}
3142
Evan Chengf26ffe92008-05-29 08:22:04 +00003143/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3144/// a shuffle that is zero.
3145static
Nate Begeman9008ca62009-04-27 18:41:29 +00003146unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3147 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003148 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003150 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 int Idx = SVOp->getMaskElt(Index);
3152 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003153 ++NumZeros;
3154 continue;
3155 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003157 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003158 ++NumZeros;
3159 else
3160 break;
3161 }
3162 return NumZeros;
3163}
3164
3165/// isVectorShift - Returns true if the shuffle can be implemented as a
3166/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003167/// FIXME: split into pslldqi, psrldqi, palignr variants.
3168static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003169 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003171
3172 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003174 if (!NumZeros) {
3175 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003177 if (!NumZeros)
3178 return false;
3179 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003180 bool SeenV1 = false;
3181 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 for (int i = NumZeros; i < NumElems; ++i) {
3183 int Val = isLeft ? (i - NumZeros) : i;
3184 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3185 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003186 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003188 SeenV1 = true;
3189 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003191 SeenV2 = true;
3192 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003194 return false;
3195 }
3196 if (SeenV1 && SeenV2)
3197 return false;
3198
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003200 ShAmt = NumZeros;
3201 return true;
3202}
3203
3204
Evan Chengc78d3b42006-04-24 18:01:45 +00003205/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3206///
Dan Gohman475871a2008-07-27 21:46:04 +00003207static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003208 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003209 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003210 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003211 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003212
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003213 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003214 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003215 bool First = true;
3216 for (unsigned i = 0; i < 16; ++i) {
3217 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3218 if (ThisIsNonZero && First) {
3219 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003221 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003223 First = false;
3224 }
3225
3226 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003227 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003228 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3229 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003230 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003232 }
3233 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3235 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3236 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003237 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003239 } else
3240 ThisElt = LastElt;
3241
Gabor Greifba36cb52008-08-28 21:40:38 +00003242 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003244 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003245 }
3246 }
3247
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003249}
3250
Bill Wendlinga348c562007-03-22 18:42:45 +00003251/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003252///
Dan Gohman475871a2008-07-27 21:46:04 +00003253static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003254 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003255 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003256 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003257 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003258
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003259 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003260 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003261 bool First = true;
3262 for (unsigned i = 0; i < 8; ++i) {
3263 bool isNonZero = (NonZeros & (1 << i)) != 0;
3264 if (isNonZero) {
3265 if (First) {
3266 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003268 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003270 First = false;
3271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003272 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003274 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003275 }
3276 }
3277
3278 return V;
3279}
3280
Evan Chengf26ffe92008-05-29 08:22:04 +00003281/// getVShift - Return a vector logical shift node.
3282///
Owen Andersone50ed302009-08-10 22:56:29 +00003283static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 unsigned NumBits, SelectionDAG &DAG,
3285 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003286 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003288 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003289 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3290 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3291 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003292 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003293}
3294
Dan Gohman475871a2008-07-27 21:46:04 +00003295SDValue
3296X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003297 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003298 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003299 if (ISD::isBuildVectorAllZeros(Op.getNode())
3300 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003301 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3302 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3303 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003305 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003306
Gabor Greifba36cb52008-08-28 21:40:38 +00003307 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003308 return getOnesVector(Op.getValueType(), DAG, dl);
3309 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003310 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003311
Owen Andersone50ed302009-08-10 22:56:29 +00003312 EVT VT = Op.getValueType();
3313 EVT ExtVT = VT.getVectorElementType();
3314 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003315
3316 unsigned NumElems = Op.getNumOperands();
3317 unsigned NumZero = 0;
3318 unsigned NumNonZero = 0;
3319 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003320 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003321 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003322 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003323 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003324 if (Elt.getOpcode() == ISD::UNDEF)
3325 continue;
3326 Values.insert(Elt);
3327 if (Elt.getOpcode() != ISD::Constant &&
3328 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003329 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003330 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003331 NumZero++;
3332 else {
3333 NonZeros |= (1 << i);
3334 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003335 }
3336 }
3337
Dan Gohman7f321562007-06-25 16:23:39 +00003338 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003339 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003340 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003341 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003342
Chris Lattner67f453a2008-03-09 05:42:06 +00003343 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003344 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003345 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003347
Chris Lattner62098042008-03-09 01:05:04 +00003348 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3349 // the value are obviously zero, truncate the value to i32 and do the
3350 // insertion that way. Only do this if the value is non-constant or if the
3351 // value is a constant being inserted into element 0. It is cheaper to do
3352 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003354 (!IsAllConstants || Idx == 0)) {
3355 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3356 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3358 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003359
Chris Lattner62098042008-03-09 01:05:04 +00003360 // Truncate the value (which may itself be a constant) to i32, and
3361 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003363 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003364 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3365 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003366
Chris Lattner62098042008-03-09 01:05:04 +00003367 // Now we have our 32-bit value zero extended in the low element of
3368 // a vector. If Idx != 0, swizzle it into place.
3369 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 SmallVector<int, 4> Mask;
3371 Mask.push_back(Idx);
3372 for (unsigned i = 1; i != VecElts; ++i)
3373 Mask.push_back(i);
3374 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003375 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003377 }
Dale Johannesenace16102009-02-03 19:33:06 +00003378 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003379 }
3380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003381
Chris Lattner19f79692008-03-08 22:59:52 +00003382 // If we have a constant or non-constant insertion into the low element of
3383 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3384 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003385 // depending on what the source datatype is.
3386 if (Idx == 0) {
3387 if (NumZero == 0) {
3388 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3390 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003391 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3392 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3393 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3394 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3396 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3397 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003398 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3399 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3400 Subtarget->hasSSE2(), DAG);
3401 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3402 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003403 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003404
3405 // Is it a vector logical left shift?
3406 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003407 X86::isZeroNode(Op.getOperand(0)) &&
3408 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003409 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003410 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003411 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003412 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003413 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003414 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003415
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003416 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003417 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003418
Chris Lattner19f79692008-03-08 22:59:52 +00003419 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3420 // is a non-constant being inserted into an element other than the low one,
3421 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3422 // movd/movss) to move this into the low element, then shuffle it into
3423 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003424 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003425 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003426
Evan Cheng0db9fe62006-04-25 20:13:52 +00003427 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003428 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3429 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 MaskVec.push_back(i == Idx ? 0 : 1);
3433 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003434 }
3435 }
3436
Chris Lattner67f453a2008-03-09 05:42:06 +00003437 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3438 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003439 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003440
Dan Gohmana3941172007-07-24 22:55:08 +00003441 // A vector full of immediates; various special cases are already
3442 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003443 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003444 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003445
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003446 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003447 if (EVTBits == 64) {
3448 if (NumNonZero == 1) {
3449 // One half is zero or undef.
3450 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003451 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003452 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003453 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3454 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003455 }
Dan Gohman475871a2008-07-27 21:46:04 +00003456 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003457 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003458
3459 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003460 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003461 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003462 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003463 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003464 }
3465
Bill Wendling826f36f2007-03-28 00:57:11 +00003466 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003467 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003468 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003469 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003470 }
3471
3472 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003473 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003474 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003475 if (NumElems == 4 && NumZero > 0) {
3476 for (unsigned i = 0; i < 4; ++i) {
3477 bool isZero = !(NonZeros & (1 << i));
3478 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003479 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003480 else
Dale Johannesenace16102009-02-03 19:33:06 +00003481 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003482 }
3483
3484 for (unsigned i = 0; i < 2; ++i) {
3485 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3486 default: break;
3487 case 0:
3488 V[i] = V[i*2]; // Must be a zero vector.
3489 break;
3490 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003492 break;
3493 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003495 break;
3496 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003498 break;
3499 }
3500 }
3501
Nate Begeman9008ca62009-04-27 18:41:29 +00003502 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003503 bool Reverse = (NonZeros & 0x3) == 2;
3504 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003506 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3507 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3509 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003510 }
3511
3512 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3514 // values to be inserted is equal to the number of elements, in which case
3515 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003516 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003518 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 getSubtarget()->hasSSE41()) {
3520 V[0] = DAG.getUNDEF(VT);
3521 for (unsigned i = 0; i < NumElems; ++i)
3522 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3523 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3524 Op.getOperand(i), DAG.getIntPtrConstant(i));
3525 return V[0];
3526 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003527 // Expand into a number of unpckl*.
3528 // e.g. for v4f32
3529 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3530 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3531 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003532 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003533 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003534 NumElems >>= 1;
3535 while (NumElems != 0) {
3536 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003538 NumElems >>= 1;
3539 }
3540 return V[0];
3541 }
3542
Dan Gohman475871a2008-07-27 21:46:04 +00003543 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003544}
3545
Nate Begemanb9a47b82009-02-23 08:49:38 +00003546// v8i16 shuffles - Prefer shuffles in the following order:
3547// 1. [all] pshuflw, pshufhw, optional move
3548// 2. [ssse3] 1 x pshufb
3549// 3. [ssse3] 2 x pshufb + 1 x por
3550// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003551static
Nate Begeman9008ca62009-04-27 18:41:29 +00003552SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3553 SelectionDAG &DAG, X86TargetLowering &TLI) {
3554 SDValue V1 = SVOp->getOperand(0);
3555 SDValue V2 = SVOp->getOperand(1);
3556 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003557 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003558
Nate Begemanb9a47b82009-02-23 08:49:38 +00003559 // Determine if more than 1 of the words in each of the low and high quadwords
3560 // of the result come from the same quadword of one of the two inputs. Undef
3561 // mask values count as coming from any quadword, for better codegen.
3562 SmallVector<unsigned, 4> LoQuad(4);
3563 SmallVector<unsigned, 4> HiQuad(4);
3564 BitVector InputQuads(4);
3565 for (unsigned i = 0; i < 8; ++i) {
3566 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003568 MaskVals.push_back(EltIdx);
3569 if (EltIdx < 0) {
3570 ++Quad[0];
3571 ++Quad[1];
3572 ++Quad[2];
3573 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003574 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003575 }
3576 ++Quad[EltIdx / 4];
3577 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003578 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003579
Nate Begemanb9a47b82009-02-23 08:49:38 +00003580 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003581 unsigned MaxQuad = 1;
3582 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003583 if (LoQuad[i] > MaxQuad) {
3584 BestLoQuad = i;
3585 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003586 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003587 }
3588
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003590 MaxQuad = 1;
3591 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003592 if (HiQuad[i] > MaxQuad) {
3593 BestHiQuad = i;
3594 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003595 }
3596 }
3597
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003599 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 // single pshufb instruction is necessary. If There are more than 2 input
3601 // quads, disable the next transformation since it does not help SSSE3.
3602 bool V1Used = InputQuads[0] || InputQuads[1];
3603 bool V2Used = InputQuads[2] || InputQuads[3];
3604 if (TLI.getSubtarget()->hasSSSE3()) {
3605 if (InputQuads.count() == 2 && V1Used && V2Used) {
3606 BestLoQuad = InputQuads.find_first();
3607 BestHiQuad = InputQuads.find_next(BestLoQuad);
3608 }
3609 if (InputQuads.count() > 2) {
3610 BestLoQuad = -1;
3611 BestHiQuad = -1;
3612 }
3613 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003614
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3616 // the shuffle mask. If a quad is scored as -1, that means that it contains
3617 // words from all 4 input quadwords.
3618 SDValue NewV;
3619 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 SmallVector<int, 8> MaskV;
3621 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3622 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003623 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3625 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3626 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003627
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3629 // source words for the shuffle, to aid later transformations.
3630 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003631 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003632 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003633 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003634 if (idx != (int)i)
3635 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003636 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003637 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 AllWordsInNewV = false;
3639 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003640 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003641
Nate Begemanb9a47b82009-02-23 08:49:38 +00003642 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3643 if (AllWordsInNewV) {
3644 for (int i = 0; i != 8; ++i) {
3645 int idx = MaskVals[i];
3646 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003647 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003648 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 if ((idx != i) && idx < 4)
3650 pshufhw = false;
3651 if ((idx != i) && idx > 3)
3652 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003653 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003654 V1 = NewV;
3655 V2Used = false;
3656 BestLoQuad = 0;
3657 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003658 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003659
Nate Begemanb9a47b82009-02-23 08:49:38 +00003660 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3661 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003662 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003663 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003665 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003666 }
Eric Christopherfd179292009-08-27 18:07:15 +00003667
Nate Begemanb9a47b82009-02-23 08:49:38 +00003668 // If we have SSSE3, and all words of the result are from 1 input vector,
3669 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3670 // is present, fall back to case 4.
3671 if (TLI.getSubtarget()->hasSSSE3()) {
3672 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003673
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003675 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003676 // mask, and elements that come from V1 in the V2 mask, so that the two
3677 // results can be OR'd together.
3678 bool TwoInputs = V1Used && V2Used;
3679 for (unsigned i = 0; i != 8; ++i) {
3680 int EltIdx = MaskVals[i] * 2;
3681 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3683 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684 continue;
3685 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3687 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003688 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003690 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003691 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003693 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003695
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696 // Calculate the shuffle mask for the second input, shuffle it, and
3697 // OR it with the first shuffled input.
3698 pshufbMask.clear();
3699 for (unsigned i = 0; i != 8; ++i) {
3700 int EltIdx = MaskVals[i] * 2;
3701 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3703 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003704 continue;
3705 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3707 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003710 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003711 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 MVT::v16i8, &pshufbMask[0], 16));
3713 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3714 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003715 }
3716
3717 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3718 // and update MaskVals with new element order.
3719 BitVector InOrder(8);
3720 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003721 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003722 for (int i = 0; i != 4; ++i) {
3723 int idx = MaskVals[i];
3724 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003725 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003726 InOrder.set(i);
3727 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003728 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003729 InOrder.set(i);
3730 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003732 }
3733 }
3734 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003735 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003737 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003738 }
Eric Christopherfd179292009-08-27 18:07:15 +00003739
Nate Begemanb9a47b82009-02-23 08:49:38 +00003740 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3741 // and update MaskVals with the new element order.
3742 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003744 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003746 for (unsigned i = 4; i != 8; ++i) {
3747 int idx = MaskVals[i];
3748 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003750 InOrder.set(i);
3751 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003752 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003753 InOrder.set(i);
3754 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003756 }
3757 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003760 }
Eric Christopherfd179292009-08-27 18:07:15 +00003761
Nate Begemanb9a47b82009-02-23 08:49:38 +00003762 // In case BestHi & BestLo were both -1, which means each quadword has a word
3763 // from each of the four input quadwords, calculate the InOrder bitvector now
3764 // before falling through to the insert/extract cleanup.
3765 if (BestLoQuad == -1 && BestHiQuad == -1) {
3766 NewV = V1;
3767 for (int i = 0; i != 8; ++i)
3768 if (MaskVals[i] < 0 || MaskVals[i] == i)
3769 InOrder.set(i);
3770 }
Eric Christopherfd179292009-08-27 18:07:15 +00003771
Nate Begemanb9a47b82009-02-23 08:49:38 +00003772 // The other elements are put in the right place using pextrw and pinsrw.
3773 for (unsigned i = 0; i != 8; ++i) {
3774 if (InOrder[i])
3775 continue;
3776 int EltIdx = MaskVals[i];
3777 if (EltIdx < 0)
3778 continue;
3779 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003783 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 DAG.getIntPtrConstant(i));
3786 }
3787 return NewV;
3788}
3789
3790// v16i8 shuffles - Prefer shuffles in the following order:
3791// 1. [ssse3] 1 x pshufb
3792// 2. [ssse3] 2 x pshufb + 1 x por
3793// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3794static
Nate Begeman9008ca62009-04-27 18:41:29 +00003795SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3796 SelectionDAG &DAG, X86TargetLowering &TLI) {
3797 SDValue V1 = SVOp->getOperand(0);
3798 SDValue V2 = SVOp->getOperand(1);
3799 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003800 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003802
Nate Begemanb9a47b82009-02-23 08:49:38 +00003803 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003804 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003805 // present, fall back to case 3.
3806 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3807 bool V1Only = true;
3808 bool V2Only = true;
3809 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003811 if (EltIdx < 0)
3812 continue;
3813 if (EltIdx < 16)
3814 V2Only = false;
3815 else
3816 V1Only = false;
3817 }
Eric Christopherfd179292009-08-27 18:07:15 +00003818
Nate Begemanb9a47b82009-02-23 08:49:38 +00003819 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3820 if (TLI.getSubtarget()->hasSSSE3()) {
3821 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003822
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003824 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003825 //
3826 // Otherwise, we have elements from both input vectors, and must zero out
3827 // elements that come from V2 in the first mask, and V1 in the second mask
3828 // so that we can OR them together.
3829 bool TwoInputs = !(V1Only || V2Only);
3830 for (unsigned i = 0; i != 16; ++i) {
3831 int EltIdx = MaskVals[i];
3832 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 continue;
3835 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003837 }
3838 // If all the elements are from V2, assign it to V1 and return after
3839 // building the first pshufb.
3840 if (V2Only)
3841 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003843 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003845 if (!TwoInputs)
3846 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003847
Nate Begemanb9a47b82009-02-23 08:49:38 +00003848 // Calculate the shuffle mask for the second input, shuffle it, and
3849 // OR it with the first shuffled input.
3850 pshufbMask.clear();
3851 for (unsigned i = 0; i != 16; ++i) {
3852 int EltIdx = MaskVals[i];
3853 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003855 continue;
3856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003858 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003860 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 MVT::v16i8, &pshufbMask[0], 16));
3862 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003863 }
Eric Christopherfd179292009-08-27 18:07:15 +00003864
Nate Begemanb9a47b82009-02-23 08:49:38 +00003865 // No SSSE3 - Calculate in place words and then fix all out of place words
3866 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3867 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3869 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 SDValue NewV = V2Only ? V2 : V1;
3871 for (int i = 0; i != 8; ++i) {
3872 int Elt0 = MaskVals[i*2];
3873 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003874
Nate Begemanb9a47b82009-02-23 08:49:38 +00003875 // This word of the result is all undef, skip it.
3876 if (Elt0 < 0 && Elt1 < 0)
3877 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003878
Nate Begemanb9a47b82009-02-23 08:49:38 +00003879 // This word of the result is already in the correct place, skip it.
3880 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3881 continue;
3882 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3883 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003884
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3886 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3887 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003888
3889 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3890 // using a single extract together, load it and store it.
3891 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003893 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003895 DAG.getIntPtrConstant(i));
3896 continue;
3897 }
3898
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003900 // source byte is not also odd, shift the extracted word left 8 bits
3901 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003902 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 DAG.getIntPtrConstant(Elt1 / 2));
3905 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003907 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003908 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3910 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 }
3912 // If Elt0 is defined, extract it from the appropriate source. If the
3913 // source byte is not also even, shift the extracted word right 8 bits. If
3914 // Elt1 was also defined, OR the extracted values together before
3915 // inserting them in the result.
3916 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003918 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3919 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003922 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3924 DAG.getConstant(0x00FF, MVT::i16));
3925 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 : InsElt0;
3927 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 DAG.getIntPtrConstant(i));
3930 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003932}
3933
Evan Cheng7a831ce2007-12-15 03:00:47 +00003934/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3935/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3936/// done when every pair / quad of shuffle mask elements point to elements in
3937/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003938/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3939static
Nate Begeman9008ca62009-04-27 18:41:29 +00003940SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3941 SelectionDAG &DAG,
3942 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003943 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 SDValue V1 = SVOp->getOperand(0);
3945 SDValue V2 = SVOp->getOperand(1);
3946 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003947 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003949 EVT MaskEltVT = MaskVT.getVectorElementType();
3950 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003952 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 case MVT::v4f32: NewVT = MVT::v2f64; break;
3954 case MVT::v4i32: NewVT = MVT::v2i64; break;
3955 case MVT::v8i16: NewVT = MVT::v4i32; break;
3956 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003957 }
3958
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003959 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003960 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003962 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003964 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003965 int Scale = NumElems / NewWidth;
3966 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003967 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 int StartIdx = -1;
3969 for (int j = 0; j < Scale; ++j) {
3970 int EltIdx = SVOp->getMaskElt(i+j);
3971 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003972 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003974 StartIdx = EltIdx - (EltIdx % Scale);
3975 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003976 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003977 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 if (StartIdx == -1)
3979 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003980 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003982 }
3983
Dale Johannesenace16102009-02-03 19:33:06 +00003984 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3985 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003987}
3988
Evan Chengd880b972008-05-09 21:53:03 +00003989/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003990///
Owen Andersone50ed302009-08-10 22:56:29 +00003991static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 SDValue SrcOp, SelectionDAG &DAG,
3993 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003995 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003996 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003997 LD = dyn_cast<LoadSDNode>(SrcOp);
3998 if (!LD) {
3999 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4000 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004001 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4002 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004003 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4004 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004005 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004006 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004008 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4009 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4010 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4011 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004012 SrcOp.getOperand(0)
4013 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004014 }
4015 }
4016 }
4017
Dale Johannesenace16102009-02-03 19:33:06 +00004018 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4019 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004020 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004021 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004022}
4023
Evan Chengace3c172008-07-22 21:13:36 +00004024/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4025/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004026static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004027LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4028 SDValue V1 = SVOp->getOperand(0);
4029 SDValue V2 = SVOp->getOperand(1);
4030 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004031 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004032
Evan Chengace3c172008-07-22 21:13:36 +00004033 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004034 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 SmallVector<int, 8> Mask1(4U, -1);
4036 SmallVector<int, 8> PermMask;
4037 SVOp->getMask(PermMask);
4038
Evan Chengace3c172008-07-22 21:13:36 +00004039 unsigned NumHi = 0;
4040 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004041 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 int Idx = PermMask[i];
4043 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004044 Locs[i] = std::make_pair(-1, -1);
4045 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4047 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004048 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004050 NumLo++;
4051 } else {
4052 Locs[i] = std::make_pair(1, NumHi);
4053 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004055 NumHi++;
4056 }
4057 }
4058 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004059
Evan Chengace3c172008-07-22 21:13:36 +00004060 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004061 // If no more than two elements come from either vector. This can be
4062 // implemented with two shuffles. First shuffle gather the elements.
4063 // The second shuffle, which takes the first shuffle as both of its
4064 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004066
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004068
Evan Chengace3c172008-07-22 21:13:36 +00004069 for (unsigned i = 0; i != 4; ++i) {
4070 if (Locs[i].first == -1)
4071 continue;
4072 else {
4073 unsigned Idx = (i < 2) ? 0 : 4;
4074 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004076 }
4077 }
4078
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004080 } else if (NumLo == 3 || NumHi == 3) {
4081 // Otherwise, we must have three elements from one vector, call it X, and
4082 // one element from the other, call it Y. First, use a shufps to build an
4083 // intermediate vector with the one element from Y and the element from X
4084 // that will be in the same half in the final destination (the indexes don't
4085 // matter). Then, use a shufps to build the final vector, taking the half
4086 // containing the element from Y from the intermediate, and the other half
4087 // from X.
4088 if (NumHi == 3) {
4089 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004091 std::swap(V1, V2);
4092 }
4093
4094 // Find the element from V2.
4095 unsigned HiIndex;
4096 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 int Val = PermMask[HiIndex];
4098 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004099 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004100 if (Val >= 4)
4101 break;
4102 }
4103
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 Mask1[0] = PermMask[HiIndex];
4105 Mask1[1] = -1;
4106 Mask1[2] = PermMask[HiIndex^1];
4107 Mask1[3] = -1;
4108 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004109
4110 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 Mask1[0] = PermMask[0];
4112 Mask1[1] = PermMask[1];
4113 Mask1[2] = HiIndex & 1 ? 6 : 4;
4114 Mask1[3] = HiIndex & 1 ? 4 : 6;
4115 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004116 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 Mask1[0] = HiIndex & 1 ? 2 : 0;
4118 Mask1[1] = HiIndex & 1 ? 0 : 2;
4119 Mask1[2] = PermMask[2];
4120 Mask1[3] = PermMask[3];
4121 if (Mask1[2] >= 0)
4122 Mask1[2] += 4;
4123 if (Mask1[3] >= 0)
4124 Mask1[3] += 4;
4125 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004126 }
Evan Chengace3c172008-07-22 21:13:36 +00004127 }
4128
4129 // Break it into (shuffle shuffle_hi, shuffle_lo).
4130 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 SmallVector<int,8> LoMask(4U, -1);
4132 SmallVector<int,8> HiMask(4U, -1);
4133
4134 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004135 unsigned MaskIdx = 0;
4136 unsigned LoIdx = 0;
4137 unsigned HiIdx = 2;
4138 for (unsigned i = 0; i != 4; ++i) {
4139 if (i == 2) {
4140 MaskPtr = &HiMask;
4141 MaskIdx = 1;
4142 LoIdx = 0;
4143 HiIdx = 2;
4144 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 int Idx = PermMask[i];
4146 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004147 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004149 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004151 LoIdx++;
4152 } else {
4153 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004155 HiIdx++;
4156 }
4157 }
4158
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4160 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4161 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004162 for (unsigned i = 0; i != 4; ++i) {
4163 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004165 } else {
4166 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004168 }
4169 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004171}
4172
Dan Gohman475871a2008-07-27 21:46:04 +00004173SDValue
4174X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004176 SDValue V1 = Op.getOperand(0);
4177 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004178 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004179 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004181 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004182 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4183 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004184 bool V1IsSplat = false;
4185 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004186
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004188 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004189
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 // Promote splats to v4f32.
4191 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004192 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 return Op;
4194 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195 }
4196
Evan Cheng7a831ce2007-12-15 03:00:47 +00004197 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4198 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004201 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004202 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004203 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004205 // FIXME: Figure out a cleaner way to do this.
4206 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004207 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004209 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4211 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4212 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004213 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004214 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4216 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004217 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004219 }
4220 }
Eric Christopherfd179292009-08-27 18:07:15 +00004221
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 if (X86::isPSHUFDMask(SVOp))
4223 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004224
Evan Chengf26ffe92008-05-29 08:22:04 +00004225 // Check if this can be converted into a logical shift.
4226 bool isLeft = false;
4227 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004228 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 bool isShift = getSubtarget()->hasSSE2() &&
4230 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004231 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004232 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004233 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004234 EVT EltVT = VT.getVectorElementType();
4235 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004236 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004237 }
Eric Christopherfd179292009-08-27 18:07:15 +00004238
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004240 if (V1IsUndef)
4241 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004242 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004243 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004244 if (!isMMX)
4245 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004246 }
Eric Christopherfd179292009-08-27 18:07:15 +00004247
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 // FIXME: fold these into legal mask.
4249 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4250 X86::isMOVSLDUPMask(SVOp) ||
4251 X86::isMOVHLPSMask(SVOp) ||
4252 X86::isMOVHPMask(SVOp) ||
4253 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004254 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004255
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 if (ShouldXformToMOVHLPS(SVOp) ||
4257 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4258 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004259
Evan Chengf26ffe92008-05-29 08:22:04 +00004260 if (isShift) {
4261 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004262 EVT EltVT = VT.getVectorElementType();
4263 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004264 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004265 }
Eric Christopherfd179292009-08-27 18:07:15 +00004266
Evan Cheng9eca5e82006-10-25 21:49:50 +00004267 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004268 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4269 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004270 V1IsSplat = isSplatVector(V1.getNode());
4271 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Chris Lattner8a594482007-11-25 00:24:49 +00004273 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004274 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 Op = CommuteVectorShuffle(SVOp, DAG);
4276 SVOp = cast<ShuffleVectorSDNode>(Op);
4277 V1 = SVOp->getOperand(0);
4278 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004279 std::swap(V1IsSplat, V2IsSplat);
4280 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004281 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004282 }
4283
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4285 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004286 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 return V1;
4288 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4289 // the instruction selector will not match, so get a canonical MOVL with
4290 // swapped operands to undo the commute.
4291 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004292 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4295 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4296 X86::isUNPCKLMask(SVOp) ||
4297 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004298 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004299
Evan Cheng9bbbb982006-10-25 20:48:19 +00004300 if (V2IsSplat) {
4301 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004302 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004303 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 SDValue NewMask = NormalizeMask(SVOp, DAG);
4305 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4306 if (NSVOp != SVOp) {
4307 if (X86::isUNPCKLMask(NSVOp, true)) {
4308 return NewMask;
4309 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4310 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 }
4312 }
4313 }
4314
Evan Cheng9eca5e82006-10-25 21:49:50 +00004315 if (Commuted) {
4316 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 // FIXME: this seems wrong.
4318 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4319 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4320 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4321 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4322 X86::isUNPCKLMask(NewSVOp) ||
4323 X86::isUNPCKHMask(NewSVOp))
4324 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004325 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004328
4329 // Normalize the node to match x86 shuffle ops if needed
4330 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4331 return CommuteVectorShuffle(SVOp, DAG);
4332
4333 // Check for legal shuffle and return?
4334 SmallVector<int, 16> PermMask;
4335 SVOp->getMask(PermMask);
4336 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004337 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004338
Evan Cheng14b32e12007-12-11 01:46:18 +00004339 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004342 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004343 return NewOp;
4344 }
4345
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 if (NewOp.getNode())
4349 return NewOp;
4350 }
Eric Christopherfd179292009-08-27 18:07:15 +00004351
Evan Chengace3c172008-07-22 21:13:36 +00004352 // Handle all 4 wide cases with a number of shuffles except for MMX.
4353 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004355
Dan Gohman475871a2008-07-27 21:46:04 +00004356 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004357}
4358
Dan Gohman475871a2008-07-27 21:46:04 +00004359SDValue
4360X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004361 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004362 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004363 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004364 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004366 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004368 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004369 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004370 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004371 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4372 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4373 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4375 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004376 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004378 Op.getOperand(0)),
4379 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004381 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004383 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004384 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004385 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004386 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4387 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004388 // result has a single use which is a store or a bitcast to i32. And in
4389 // the case of a store, it's not worth it if the index is a constant 0,
4390 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004391 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004392 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004393 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004394 if ((User->getOpcode() != ISD::STORE ||
4395 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4396 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004397 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004399 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4401 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004402 Op.getOperand(0)),
4403 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4405 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004406 // ExtractPS works with constant index.
4407 if (isa<ConstantSDNode>(Op.getOperand(1)))
4408 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004409 }
Dan Gohman475871a2008-07-27 21:46:04 +00004410 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004411}
4412
4413
Dan Gohman475871a2008-07-27 21:46:04 +00004414SDValue
4415X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004416 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004417 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004418
Evan Cheng62a3f152008-03-24 21:52:23 +00004419 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004420 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004421 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004422 return Res;
4423 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004424
Owen Andersone50ed302009-08-10 22:56:29 +00004425 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004426 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004427 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004428 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004429 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004430 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004431 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4433 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004434 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004436 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004437 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004438 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4439 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004440 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004441 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004442 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004443 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004444 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004445 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004446 if (Idx == 0)
4447 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004448
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004450 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004451 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004452 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004454 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004455 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004456 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004457 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4458 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4459 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004460 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004461 if (Idx == 0)
4462 return Op;
4463
4464 // UNPCKHPD the element to the lowest double word, then movsd.
4465 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4466 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004468 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004469 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004471 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004472 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004473 }
4474
Dan Gohman475871a2008-07-27 21:46:04 +00004475 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476}
4477
Dan Gohman475871a2008-07-27 21:46:04 +00004478SDValue
4479X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004480 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004481 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004482 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004483
Dan Gohman475871a2008-07-27 21:46:04 +00004484 SDValue N0 = Op.getOperand(0);
4485 SDValue N1 = Op.getOperand(1);
4486 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004487
Dan Gohman8a55ce42009-09-23 21:02:20 +00004488 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004489 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004490 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4491 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004492 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4493 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 if (N1.getValueType() != MVT::i32)
4495 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4496 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004497 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004498 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004499 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004500 // Bits [7:6] of the constant are the source select. This will always be
4501 // zero here. The DAG Combiner may combine an extract_elt index into these
4502 // bits. For example (insert (extract, 3), 2) could be matched by putting
4503 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004504 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004505 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004506 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004507 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004508 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004509 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004511 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004512 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004513 // PINSR* works with constant index.
4514 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004515 }
Dan Gohman475871a2008-07-27 21:46:04 +00004516 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004517}
4518
Dan Gohman475871a2008-07-27 21:46:04 +00004519SDValue
4520X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004521 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004522 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004523
4524 if (Subtarget->hasSSE41())
4525 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4526
Dan Gohman8a55ce42009-09-23 21:02:20 +00004527 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004528 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004529
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004530 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004531 SDValue N0 = Op.getOperand(0);
4532 SDValue N1 = Op.getOperand(1);
4533 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004534
Dan Gohman8a55ce42009-09-23 21:02:20 +00004535 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004536 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4537 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 if (N1.getValueType() != MVT::i32)
4539 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4540 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004541 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004542 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004543 }
Dan Gohman475871a2008-07-27 21:46:04 +00004544 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004545}
4546
Dan Gohman475871a2008-07-27 21:46:04 +00004547SDValue
4548X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004549 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 if (Op.getValueType() == MVT::v2f32)
4551 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4552 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4553 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004554 Op.getOperand(0))));
4555
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4557 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004558
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4560 EVT VT = MVT::v2i32;
4561 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004562 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 case MVT::v16i8:
4564 case MVT::v8i16:
4565 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004566 break;
4567 }
Dale Johannesenace16102009-02-03 19:33:06 +00004568 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4569 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004570}
4571
Bill Wendling056292f2008-09-16 21:48:12 +00004572// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4573// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4574// one of the above mentioned nodes. It has to be wrapped because otherwise
4575// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4576// be used to form addressing mode. These wrapped nodes will be selected
4577// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004578SDValue
4579X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004580 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004581
Chris Lattner41621a22009-06-26 19:22:52 +00004582 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4583 // global base reg.
4584 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004585 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004586 CodeModel::Model M = getTargetMachine().getCodeModel();
4587
Chris Lattner4f066492009-07-11 20:29:19 +00004588 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004589 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004590 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004591 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004592 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004593 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004594 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004595
Evan Cheng1606e8e2009-03-13 07:51:59 +00004596 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004597 CP->getAlignment(),
4598 CP->getOffset(), OpFlag);
4599 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004600 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004601 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004602 if (OpFlag) {
4603 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004604 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004605 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004606 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004607 }
4608
4609 return Result;
4610}
4611
Chris Lattner18c59872009-06-27 04:16:01 +00004612SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4613 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004614
Chris Lattner18c59872009-06-27 04:16:01 +00004615 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4616 // global base reg.
4617 unsigned char OpFlag = 0;
4618 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004619 CodeModel::Model M = getTargetMachine().getCodeModel();
4620
Chris Lattner4f066492009-07-11 20:29:19 +00004621 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004622 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004623 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004624 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004625 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004626 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004627 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004628
Chris Lattner18c59872009-06-27 04:16:01 +00004629 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4630 OpFlag);
4631 DebugLoc DL = JT->getDebugLoc();
4632 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004633
Chris Lattner18c59872009-06-27 04:16:01 +00004634 // With PIC, the address is actually $g + Offset.
4635 if (OpFlag) {
4636 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4637 DAG.getNode(X86ISD::GlobalBaseReg,
4638 DebugLoc::getUnknownLoc(), getPointerTy()),
4639 Result);
4640 }
Eric Christopherfd179292009-08-27 18:07:15 +00004641
Chris Lattner18c59872009-06-27 04:16:01 +00004642 return Result;
4643}
4644
4645SDValue
4646X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4647 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004648
Chris Lattner18c59872009-06-27 04:16:01 +00004649 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4650 // global base reg.
4651 unsigned char OpFlag = 0;
4652 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004653 CodeModel::Model M = getTargetMachine().getCodeModel();
4654
Chris Lattner4f066492009-07-11 20:29:19 +00004655 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004656 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004657 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004658 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004659 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004660 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004661 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004662
Chris Lattner18c59872009-06-27 04:16:01 +00004663 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Chris Lattner18c59872009-06-27 04:16:01 +00004665 DebugLoc DL = Op.getDebugLoc();
4666 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004667
4668
Chris Lattner18c59872009-06-27 04:16:01 +00004669 // With PIC, the address is actually $g + Offset.
4670 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004671 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004672 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4673 DAG.getNode(X86ISD::GlobalBaseReg,
4674 DebugLoc::getUnknownLoc(),
4675 getPointerTy()),
4676 Result);
4677 }
Eric Christopherfd179292009-08-27 18:07:15 +00004678
Chris Lattner18c59872009-06-27 04:16:01 +00004679 return Result;
4680}
4681
Dan Gohman475871a2008-07-27 21:46:04 +00004682SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004683X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004684 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004685 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004686 // Create the TargetGlobalAddress node, folding in the constant
4687 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004688 unsigned char OpFlags =
4689 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004690 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004691 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004692 if (OpFlags == X86II::MO_NO_FLAG &&
4693 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004694 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004695 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004696 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004697 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004698 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004699 }
Eric Christopherfd179292009-08-27 18:07:15 +00004700
Chris Lattner4f066492009-07-11 20:29:19 +00004701 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004702 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004703 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4704 else
4705 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004706
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004707 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004708 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004709 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4710 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004711 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004713
Chris Lattner36c25012009-07-10 07:34:39 +00004714 // For globals that require a load from a stub to get the address, emit the
4715 // load.
4716 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004717 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004718 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719
Dan Gohman6520e202008-10-18 02:06:02 +00004720 // If there was a non-zero offset that we didn't fold, create an explicit
4721 // addition for it.
4722 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004723 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004724 DAG.getConstant(Offset, getPointerTy()));
4725
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 return Result;
4727}
4728
Evan Chengda43bcf2008-09-24 00:05:32 +00004729SDValue
4730X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4731 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004732 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004733 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004734}
4735
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004736static SDValue
4737GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004738 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004739 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004741 DebugLoc dl = GA->getDebugLoc();
4742 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4743 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004744 GA->getOffset(),
4745 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004746 if (InFlag) {
4747 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004748 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004749 } else {
4750 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004751 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004752 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004753 SDValue Flag = Chain.getValue(1);
4754 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004755}
4756
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004757// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004758static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004759LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004760 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004761 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004762 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4763 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004764 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004765 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004766 PtrVT), InFlag);
4767 InFlag = Chain.getValue(1);
4768
Chris Lattnerb903bed2009-06-26 21:20:29 +00004769 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004770}
4771
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004772// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004773static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004774LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004775 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004776 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4777 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004778}
4779
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004780// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4781// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004782static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004783 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004784 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004785 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004786 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004787 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4788 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004789 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004791
4792 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4793 NULL, 0);
4794
Chris Lattnerb903bed2009-06-26 21:20:29 +00004795 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004796 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4797 // initialexec.
4798 unsigned WrapperKind = X86ISD::Wrapper;
4799 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004800 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004801 } else if (is64Bit) {
4802 assert(model == TLSModel::InitialExec);
4803 OperandFlags = X86II::MO_GOTTPOFF;
4804 WrapperKind = X86ISD::WrapperRIP;
4805 } else {
4806 assert(model == TLSModel::InitialExec);
4807 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004808 }
Eric Christopherfd179292009-08-27 18:07:15 +00004809
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004810 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4811 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004812 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004813 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004814 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004815
Rafael Espindola9a580232009-02-27 13:37:18 +00004816 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004817 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004818 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004819
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004820 // The address of the thread local variable is the add of the thread
4821 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004822 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004823}
4824
Dan Gohman475871a2008-07-27 21:46:04 +00004825SDValue
4826X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004827 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004828 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004829 assert(Subtarget->isTargetELF() &&
4830 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004831 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004832 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004833
Chris Lattnerb903bed2009-06-26 21:20:29 +00004834 // If GV is an alias then use the aliasee for determining
4835 // thread-localness.
4836 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4837 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004838
Chris Lattnerb903bed2009-06-26 21:20:29 +00004839 TLSModel::Model model = getTLSModel(GV,
4840 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004841
Chris Lattnerb903bed2009-06-26 21:20:29 +00004842 switch (model) {
4843 case TLSModel::GeneralDynamic:
4844 case TLSModel::LocalDynamic: // not implemented
4845 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004846 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004847 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004848
Chris Lattnerb903bed2009-06-26 21:20:29 +00004849 case TLSModel::InitialExec:
4850 case TLSModel::LocalExec:
4851 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4852 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004853 }
Eric Christopherfd179292009-08-27 18:07:15 +00004854
Torok Edwinc23197a2009-07-14 16:55:14 +00004855 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004856 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004857}
4858
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004860/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004861/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004862SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004863 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004864 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004865 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004866 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004867 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004868 SDValue ShOpLo = Op.getOperand(0);
4869 SDValue ShOpHi = Op.getOperand(1);
4870 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004871 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004873 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004874
Dan Gohman475871a2008-07-27 21:46:04 +00004875 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004876 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004877 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4878 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004879 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004880 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4881 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004882 }
Evan Chenge3413162006-01-09 18:33:28 +00004883
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4885 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004886 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004888
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004891 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4892 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004893
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004894 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004895 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4896 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004897 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004898 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4899 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004900 }
4901
Dan Gohman475871a2008-07-27 21:46:04 +00004902 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004903 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004904}
Evan Chenga3195e82006-01-12 22:54:21 +00004905
Dan Gohman475871a2008-07-27 21:46:04 +00004906SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004907 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004908
4909 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004911 return Op;
4912 }
4913 return SDValue();
4914 }
4915
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004917 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004918
Eli Friedman36df4992009-05-27 00:47:34 +00004919 // These are really Legal; return the operand so the caller accepts it as
4920 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004922 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004924 Subtarget->is64Bit()) {
4925 return Op;
4926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004927
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004928 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004929 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930 MachineFunction &MF = DAG.getMachineFunction();
4931 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004933 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004934 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004935 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004936 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4937}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004938
Owen Andersone50ed302009-08-10 22:56:29 +00004939SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004940 SDValue StackSlot,
4941 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004943 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004944 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004945 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004946 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004948 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004950 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951 Ops.push_back(Chain);
4952 Ops.push_back(StackSlot);
4953 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004954 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004955 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004957 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004959 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004960
4961 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4962 // shouldn't be necessary except that RFP cannot be live across
4963 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004964 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004965 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004968 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004969 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004970 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004971 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004972 Ops.push_back(DAG.getValueType(Op.getValueType()));
4973 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004974 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4975 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004976 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004977 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004978
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979 return Result;
4980}
4981
Bill Wendling8b8a6362009-01-17 03:56:04 +00004982// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4983SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4984 // This algorithm is not obvious. Here it is in C code, more or less:
4985 /*
4986 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4987 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4988 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004989
Bill Wendling8b8a6362009-01-17 03:56:04 +00004990 // Copy ints to xmm registers.
4991 __m128i xh = _mm_cvtsi32_si128( hi );
4992 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004993
Bill Wendling8b8a6362009-01-17 03:56:04 +00004994 // Combine into low half of a single xmm register.
4995 __m128i x = _mm_unpacklo_epi32( xh, xl );
4996 __m128d d;
4997 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004998
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999 // Merge in appropriate exponents to give the integer bits the right
5000 // magnitude.
5001 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005002
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003 // Subtract away the biases to deal with the IEEE-754 double precision
5004 // implicit 1.
5005 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005006
Bill Wendling8b8a6362009-01-17 03:56:04 +00005007 // All conversions up to here are exact. The correctly rounded result is
5008 // calculated using the current rounding mode using the following
5009 // horizontal add.
5010 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5011 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5012 // store doesn't really need to be here (except
5013 // maybe to zero the other double)
5014 return sd;
5015 }
5016 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005017
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005018 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005019 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005020
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005021 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005022 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005023 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5024 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5025 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5026 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005027 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005028 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005029
Bill Wendling8b8a6362009-01-17 03:56:04 +00005030 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005031 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005032 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005033 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005034 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005035 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005036 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005037
Owen Anderson825b72b2009-08-11 20:47:22 +00005038 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5039 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005040 Op.getOperand(0),
5041 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5043 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005044 Op.getOperand(0),
5045 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5047 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005048 PseudoSourceValue::getConstantPool(), 0,
5049 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5051 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5052 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005053 PseudoSourceValue::getConstantPool(), 0,
5054 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005055 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005056
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005057 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005058 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5060 DAG.getUNDEF(MVT::v2f64), ShufMask);
5061 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5062 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005063 DAG.getIntPtrConstant(0));
5064}
5065
Bill Wendling8b8a6362009-01-17 03:56:04 +00005066// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5067SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005068 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005069 // FP constant to bias correct the final result.
5070 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005072
5073 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005074 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5075 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005076 Op.getOperand(0),
5077 DAG.getIntPtrConstant(0)));
5078
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5080 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005081 DAG.getIntPtrConstant(0));
5082
5083 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5085 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005086 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 MVT::v2f64, Load)),
5088 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005089 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 MVT::v2f64, Bias)));
5091 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5092 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005093 DAG.getIntPtrConstant(0));
5094
5095 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005097
5098 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005099 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005100
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005102 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005103 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005105 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005106 }
5107
5108 // Handle final rounding.
5109 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005110}
5111
5112SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005113 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005114 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005115
Evan Chenga06ec9e2009-01-19 08:08:22 +00005116 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5117 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5118 // the optimization here.
5119 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005120 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005121
Owen Andersone50ed302009-08-10 22:56:29 +00005122 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005124 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005126 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005127
Bill Wendling8b8a6362009-01-17 03:56:04 +00005128 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005130 return LowerUINT_TO_FP_i32(Op, DAG);
5131 }
5132
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005134
5135 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005137 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5138 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5139 getPointerTy(), StackSlot, WordOff);
5140 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5141 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005143 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005145}
5146
Dan Gohman475871a2008-07-27 21:46:04 +00005147std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005148FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005149 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005150
Owen Andersone50ed302009-08-10 22:56:29 +00005151 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005152
5153 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5155 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005156 }
5157
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5159 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005162 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005163 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005164 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005165 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005166 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005168 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005169 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005170
Evan Cheng87c89352007-10-15 20:11:21 +00005171 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5172 // stack slot.
5173 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005174 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005175 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005177
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005180 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5182 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5183 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005185
Dan Gohman475871a2008-07-27 21:46:04 +00005186 SDValue Chain = DAG.getEntryNode();
5187 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005188 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005190 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005191 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005192 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005193 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005194 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5195 };
Dale Johannesenace16102009-02-03 19:33:06 +00005196 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197 Chain = Value.getValue(1);
5198 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5199 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5200 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005201
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005203 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005205
Chris Lattner27a6c732007-11-24 07:07:01 +00005206 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207}
5208
Dan Gohman475871a2008-07-27 21:46:04 +00005209SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005210 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (Op.getValueType() == MVT::v2i32 &&
5212 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005213 return Op;
5214 }
5215 return SDValue();
5216 }
5217
Eli Friedman948e95a2009-05-23 09:59:16 +00005218 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005219 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005220 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5221 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Chris Lattner27a6c732007-11-24 07:07:01 +00005223 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005224 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005225 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005226}
5227
Eli Friedman948e95a2009-05-23 09:59:16 +00005228SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5229 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5230 SDValue FIST = Vals.first, StackSlot = Vals.second;
5231 assert(FIST.getNode() && "Unexpected failure");
5232
5233 // Load the result.
5234 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5235 FIST, StackSlot, NULL, 0);
5236}
5237
Dan Gohman475871a2008-07-27 21:46:04 +00005238SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005239 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005240 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005241 EVT VT = Op.getValueType();
5242 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005243 if (VT.isVector())
5244 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005247 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005248 CV.push_back(C);
5249 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005251 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005252 CV.push_back(C);
5253 CV.push_back(C);
5254 CV.push_back(C);
5255 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005256 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005257 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005258 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005259 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005260 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005261 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005262 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263}
5264
Dan Gohman475871a2008-07-27 21:46:04 +00005265SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005266 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005267 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005268 EVT VT = Op.getValueType();
5269 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005270 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005271 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005274 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005275 CV.push_back(C);
5276 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005278 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005279 CV.push_back(C);
5280 CV.push_back(C);
5281 CV.push_back(C);
5282 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005284 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005285 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005286 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005287 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005288 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005289 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005290 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5292 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005293 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005295 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005296 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005297 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298}
5299
Dan Gohman475871a2008-07-27 21:46:04 +00005300SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005301 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005302 SDValue Op0 = Op.getOperand(0);
5303 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005304 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005305 EVT VT = Op.getValueType();
5306 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005307
5308 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005309 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005310 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005311 SrcVT = VT;
5312 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005313 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005314 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005315 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005316 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005317 }
5318
5319 // At this point the operands and the result should have the same
5320 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005321
Evan Cheng68c47cb2007-01-05 07:55:56 +00005322 // First get the sign bit of second operand.
5323 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005325 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5326 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005327 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005328 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5329 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5330 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5331 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005332 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005333 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005334 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005335 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005336 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005337 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005338 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005339
5340 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005341 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 // Op0 is MVT::f32, Op1 is MVT::f64.
5343 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5344 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5345 DAG.getConstant(32, MVT::i32));
5346 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5347 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005348 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005349 }
5350
Evan Cheng73d6cf12007-01-05 21:37:56 +00005351 // Clear first operand sign bit.
5352 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005354 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5355 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005356 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005357 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5358 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5359 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5360 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005361 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005362 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005363 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005364 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005365 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005366 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005367 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005368
5369 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005370 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005371}
5372
Dan Gohman076aee32009-03-04 19:44:21 +00005373/// Emit nodes that will be selected as "test Op0,Op0", or something
5374/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005375SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5376 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005377 DebugLoc dl = Op.getDebugLoc();
5378
Dan Gohman31125812009-03-07 01:58:32 +00005379 // CF and OF aren't always set the way we want. Determine which
5380 // of these we need.
5381 bool NeedCF = false;
5382 bool NeedOF = false;
5383 switch (X86CC) {
5384 case X86::COND_A: case X86::COND_AE:
5385 case X86::COND_B: case X86::COND_BE:
5386 NeedCF = true;
5387 break;
5388 case X86::COND_G: case X86::COND_GE:
5389 case X86::COND_L: case X86::COND_LE:
5390 case X86::COND_O: case X86::COND_NO:
5391 NeedOF = true;
5392 break;
5393 default: break;
5394 }
5395
Dan Gohman076aee32009-03-04 19:44:21 +00005396 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005397 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5398 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5399 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005400 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005401 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005402 switch (Op.getNode()->getOpcode()) {
5403 case ISD::ADD:
5404 // Due to an isel shortcoming, be conservative if this add is likely to
5405 // be selected as part of a load-modify-store instruction. When the root
5406 // node in a match is a store, isel doesn't know how to remap non-chain
5407 // non-flag uses of other nodes in the match, such as the ADD in this
5408 // case. This leads to the ADD being left around and reselected, with
5409 // the result being two adds in the output.
5410 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5411 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5412 if (UI->getOpcode() == ISD::STORE)
5413 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005414 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005415 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5416 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005417 if (C->getAPIntValue() == 1) {
5418 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005419 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005420 break;
5421 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005422 // An add of negative one (subtract of one) will be selected as a DEC.
5423 if (C->getAPIntValue().isAllOnesValue()) {
5424 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005425 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005426 break;
5427 }
5428 }
Dan Gohman076aee32009-03-04 19:44:21 +00005429 // Otherwise use a regular EFLAGS-setting add.
5430 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005431 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005432 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005433 case ISD::AND: {
5434 // If the primary and result isn't used, don't bother using X86ISD::AND,
5435 // because a TEST instruction will be better.
5436 bool NonFlagUse = false;
5437 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5438 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5439 if (UI->getOpcode() != ISD::BRCOND &&
5440 UI->getOpcode() != ISD::SELECT &&
5441 UI->getOpcode() != ISD::SETCC) {
5442 NonFlagUse = true;
5443 break;
5444 }
5445 if (!NonFlagUse)
5446 break;
5447 }
5448 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005449 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005450 case ISD::OR:
5451 case ISD::XOR:
5452 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005453 // likely to be selected as part of a load-modify-store instruction.
5454 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5455 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5456 if (UI->getOpcode() == ISD::STORE)
5457 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005458 // Otherwise use a regular EFLAGS-setting instruction.
5459 switch (Op.getNode()->getOpcode()) {
5460 case ISD::SUB: Opcode = X86ISD::SUB; break;
5461 case ISD::OR: Opcode = X86ISD::OR; break;
5462 case ISD::XOR: Opcode = X86ISD::XOR; break;
5463 case ISD::AND: Opcode = X86ISD::AND; break;
5464 default: llvm_unreachable("unexpected operator!");
5465 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005466 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005467 break;
5468 case X86ISD::ADD:
5469 case X86ISD::SUB:
5470 case X86ISD::INC:
5471 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005472 case X86ISD::OR:
5473 case X86ISD::XOR:
5474 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005475 return SDValue(Op.getNode(), 1);
5476 default:
5477 default_case:
5478 break;
5479 }
5480 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005482 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005483 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005484 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005485 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005486 DAG.ReplaceAllUsesWith(Op, New);
5487 return SDValue(New.getNode(), 1);
5488 }
5489 }
5490
5491 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005493 DAG.getConstant(0, Op.getValueType()));
5494}
5495
5496/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5497/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005498SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5499 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005500 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5501 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005502 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005503
5504 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005506}
5507
Dan Gohman475871a2008-07-27 21:46:04 +00005508SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005510 SDValue Op0 = Op.getOperand(0);
5511 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005512 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005513 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Dan Gohmane5af2d32009-01-29 01:59:02 +00005515 // Lower (X & (1 << N)) == 0 to BT(X, N).
5516 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5517 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005518 if (Op0.getOpcode() == ISD::AND &&
5519 Op0.hasOneUse() &&
5520 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005521 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005522 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005523 SDValue LHS, RHS;
5524 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5525 if (ConstantSDNode *Op010C =
5526 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5527 if (Op010C->getZExtValue() == 1) {
5528 LHS = Op0.getOperand(0);
5529 RHS = Op0.getOperand(1).getOperand(1);
5530 }
5531 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5532 if (ConstantSDNode *Op000C =
5533 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5534 if (Op000C->getZExtValue() == 1) {
5535 LHS = Op0.getOperand(1);
5536 RHS = Op0.getOperand(0).getOperand(1);
5537 }
5538 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5539 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5540 SDValue AndLHS = Op0.getOperand(0);
5541 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5542 LHS = AndLHS.getOperand(0);
5543 RHS = AndLHS.getOperand(1);
5544 }
5545 }
Evan Cheng0488db92007-09-25 01:57:46 +00005546
Dan Gohmane5af2d32009-01-29 01:59:02 +00005547 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005548 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5549 // instruction. Since the shift amount is in-range-or-undefined, we know
5550 // that doing a bittest on the i16 value is ok. We extend to i32 because
5551 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 if (LHS.getValueType() == MVT::i8)
5553 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005554
5555 // If the operand types disagree, extend the shift amount to match. Since
5556 // BT ignores high bits (like shifts) we can use anyextend.
5557 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005558 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005559
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005561 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5563 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005564 }
5565 }
5566
5567 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5568 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Dan Gohman31125812009-03-07 01:58:32 +00005570 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5572 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005573}
5574
Dan Gohman475871a2008-07-27 21:46:04 +00005575SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5576 SDValue Cond;
5577 SDValue Op0 = Op.getOperand(0);
5578 SDValue Op1 = Op.getOperand(1);
5579 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005580 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005581 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5582 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005583 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005584
5585 if (isFP) {
5586 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005587 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5589 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005590 bool Swap = false;
5591
5592 switch (SetCCOpcode) {
5593 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005594 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005595 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005596 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005597 case ISD::SETGT: Swap = true; // Fallthrough
5598 case ISD::SETLT:
5599 case ISD::SETOLT: SSECC = 1; break;
5600 case ISD::SETOGE:
5601 case ISD::SETGE: Swap = true; // Fallthrough
5602 case ISD::SETLE:
5603 case ISD::SETOLE: SSECC = 2; break;
5604 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005605 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005606 case ISD::SETNE: SSECC = 4; break;
5607 case ISD::SETULE: Swap = true;
5608 case ISD::SETUGE: SSECC = 5; break;
5609 case ISD::SETULT: Swap = true;
5610 case ISD::SETUGT: SSECC = 6; break;
5611 case ISD::SETO: SSECC = 7; break;
5612 }
5613 if (Swap)
5614 std::swap(Op0, Op1);
5615
Nate Begemanfb8ead02008-07-25 19:05:58 +00005616 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005617 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005618 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005619 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5621 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005622 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005623 }
5624 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005625 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5627 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005628 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005629 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005630 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005631 }
5632 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005634 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005635
Nate Begeman30a0de92008-07-17 16:51:19 +00005636 // We are handling one of the integer comparisons here. Since SSE only has
5637 // GT and EQ comparisons for integer, swapping operands and multiple
5638 // operations may be required for some comparisons.
5639 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5640 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005641
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005643 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 case MVT::v8i8:
5645 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5646 case MVT::v4i16:
5647 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5648 case MVT::v2i32:
5649 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5650 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005652
Nate Begeman30a0de92008-07-17 16:51:19 +00005653 switch (SetCCOpcode) {
5654 default: break;
5655 case ISD::SETNE: Invert = true;
5656 case ISD::SETEQ: Opc = EQOpc; break;
5657 case ISD::SETLT: Swap = true;
5658 case ISD::SETGT: Opc = GTOpc; break;
5659 case ISD::SETGE: Swap = true;
5660 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5661 case ISD::SETULT: Swap = true;
5662 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5663 case ISD::SETUGE: Swap = true;
5664 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5665 }
5666 if (Swap)
5667 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
Nate Begeman30a0de92008-07-17 16:51:19 +00005669 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5670 // bits of the inputs before performing those operations.
5671 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005672 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005673 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5674 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005675 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005676 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5677 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005678 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5679 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005681
Dale Johannesenace16102009-02-03 19:33:06 +00005682 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005683
5684 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005685 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005686 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005687
Nate Begeman30a0de92008-07-17 16:51:19 +00005688 return Result;
5689}
Evan Cheng0488db92007-09-25 01:57:46 +00005690
Evan Cheng370e5342008-12-03 08:38:43 +00005691// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005692static bool isX86LogicalCmp(SDValue Op) {
5693 unsigned Opc = Op.getNode()->getOpcode();
5694 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5695 return true;
5696 if (Op.getResNo() == 1 &&
5697 (Opc == X86ISD::ADD ||
5698 Opc == X86ISD::SUB ||
5699 Opc == X86ISD::SMUL ||
5700 Opc == X86ISD::UMUL ||
5701 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005702 Opc == X86ISD::DEC ||
5703 Opc == X86ISD::OR ||
5704 Opc == X86ISD::XOR ||
5705 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005706 return true;
5707
5708 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005709}
5710
Dan Gohman475871a2008-07-27 21:46:04 +00005711SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005712 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005713 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005714 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005715 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005716
Evan Cheng734503b2006-09-11 02:19:56 +00005717 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005718 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005719
Evan Cheng3f41d662007-10-08 22:16:29 +00005720 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5721 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005722 if (Cond.getOpcode() == X86ISD::SETCC) {
5723 CC = Cond.getOperand(0);
5724
Dan Gohman475871a2008-07-27 21:46:04 +00005725 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005726 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005727 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005728
Evan Cheng3f41d662007-10-08 22:16:29 +00005729 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005730 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005731 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005732 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005733
Chris Lattnerd1980a52009-03-12 06:52:53 +00005734 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5735 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005736 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005737 addTest = false;
5738 }
5739 }
5740
5741 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005743 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005744 }
5745
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005747 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005748 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5749 // condition is true.
5750 Ops.push_back(Op.getOperand(2));
5751 Ops.push_back(Op.getOperand(1));
5752 Ops.push_back(CC);
5753 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005754 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005755}
5756
Evan Cheng370e5342008-12-03 08:38:43 +00005757// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5758// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5759// from the AND / OR.
5760static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5761 Opc = Op.getOpcode();
5762 if (Opc != ISD::OR && Opc != ISD::AND)
5763 return false;
5764 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5765 Op.getOperand(0).hasOneUse() &&
5766 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5767 Op.getOperand(1).hasOneUse());
5768}
5769
Evan Cheng961d6d42009-02-02 08:19:07 +00005770// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5771// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005772static bool isXor1OfSetCC(SDValue Op) {
5773 if (Op.getOpcode() != ISD::XOR)
5774 return false;
5775 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5776 if (N1C && N1C->getAPIntValue() == 1) {
5777 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5778 Op.getOperand(0).hasOneUse();
5779 }
5780 return false;
5781}
5782
Dan Gohman475871a2008-07-27 21:46:04 +00005783SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005784 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SDValue Chain = Op.getOperand(0);
5786 SDValue Cond = Op.getOperand(1);
5787 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005788 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005789 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005790
Evan Cheng0db9fe62006-04-25 20:13:52 +00005791 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005792 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005793#if 0
5794 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005795 else if (Cond.getOpcode() == X86ISD::ADD ||
5796 Cond.getOpcode() == X86ISD::SUB ||
5797 Cond.getOpcode() == X86ISD::SMUL ||
5798 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005799 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005800#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005801
Evan Cheng3f41d662007-10-08 22:16:29 +00005802 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5803 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005804 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005805 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806
Dan Gohman475871a2008-07-27 21:46:04 +00005807 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005808 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005809 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005810 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005811 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005812 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005813 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005814 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005815 default: break;
5816 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005817 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005818 // These can only come from an arithmetic instruction with overflow,
5819 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005820 Cond = Cond.getNode()->getOperand(1);
5821 addTest = false;
5822 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005823 }
Evan Cheng0488db92007-09-25 01:57:46 +00005824 }
Evan Cheng370e5342008-12-03 08:38:43 +00005825 } else {
5826 unsigned CondOpc;
5827 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5828 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005829 if (CondOpc == ISD::OR) {
5830 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5831 // two branches instead of an explicit OR instruction with a
5832 // separate test.
5833 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005834 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005835 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005836 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005837 Chain, Dest, CC, Cmp);
5838 CC = Cond.getOperand(1).getOperand(0);
5839 Cond = Cmp;
5840 addTest = false;
5841 }
5842 } else { // ISD::AND
5843 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5844 // two branches instead of an explicit AND instruction with a
5845 // separate test. However, we only do this if this block doesn't
5846 // have a fall-through edge, because this requires an explicit
5847 // jmp when the condition is false.
5848 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005849 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005850 Op.getNode()->hasOneUse()) {
5851 X86::CondCode CCode =
5852 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5853 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005855 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5856 // Look for an unconditional branch following this conditional branch.
5857 // We need this because we need to reverse the successors in order
5858 // to implement FCMP_OEQ.
5859 if (User.getOpcode() == ISD::BR) {
5860 SDValue FalseBB = User.getOperand(1);
5861 SDValue NewBR =
5862 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5863 assert(NewBR == User);
5864 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005865
Dale Johannesene4d209d2009-02-03 20:21:25 +00005866 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005867 Chain, Dest, CC, Cmp);
5868 X86::CondCode CCode =
5869 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5870 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005872 Cond = Cmp;
5873 addTest = false;
5874 }
5875 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005876 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005877 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5878 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5879 // It should be transformed during dag combiner except when the condition
5880 // is set by a arithmetics with overflow node.
5881 X86::CondCode CCode =
5882 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5883 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005885 Cond = Cond.getOperand(0).getOperand(1);
5886 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005887 }
Evan Cheng0488db92007-09-25 01:57:46 +00005888 }
5889
5890 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005892 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005893 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005894 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005895 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005896}
5897
Anton Korobeynikove060b532007-04-17 19:34:00 +00005898
5899// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5900// Calls to _alloca is needed to probe the stack when allocating more than 4k
5901// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5902// that the guard pages used by the OS virtual memory manager are allocated in
5903// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005904SDValue
5905X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005906 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005907 assert(Subtarget->isTargetCygMing() &&
5908 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005909 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005910
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005911 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005912 SDValue Chain = Op.getOperand(0);
5913 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005914 // FIXME: Ensure alignment here
5915
Dan Gohman475871a2008-07-27 21:46:04 +00005916 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005917
Owen Andersone50ed302009-08-10 22:56:29 +00005918 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005920
Chris Lattnere563bbc2008-10-11 22:08:30 +00005921 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005922
Dale Johannesendd64c412009-02-04 00:33:20 +00005923 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005924 Flag = Chain.getValue(1);
5925
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005927 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005928 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005929 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005930 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005931 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005932 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005933 Flag = Chain.getValue(1);
5934
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005935 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005936 DAG.getIntPtrConstant(0, true),
5937 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005938 Flag);
5939
Dale Johannesendd64c412009-02-04 00:33:20 +00005940 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005941
Dan Gohman475871a2008-07-27 21:46:04 +00005942 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005943 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005944}
5945
Dan Gohman475871a2008-07-27 21:46:04 +00005946SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005947X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005948 SDValue Chain,
5949 SDValue Dst, SDValue Src,
5950 SDValue Size, unsigned Align,
5951 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005952 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005953 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005954
Bill Wendling6f287b22008-09-30 21:22:07 +00005955 // If not DWORD aligned or size is more than the threshold, call the library.
5956 // The libc version is likely to be faster for these cases. It can use the
5957 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005958 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005959 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005960 ConstantSize->getZExtValue() >
5961 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005962 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005963
5964 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005965 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005966
Bill Wendling6158d842008-10-01 00:59:58 +00005967 if (const char *bzeroEntry = V &&
5968 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005969 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005970 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005971 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005972 TargetLowering::ArgListEntry Entry;
5973 Entry.Node = Dst;
5974 Entry.Ty = IntPtrTy;
5975 Args.push_back(Entry);
5976 Entry.Node = Size;
5977 Args.push_back(Entry);
5978 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005979 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5980 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005981 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005982 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005983 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005984 }
5985
Dan Gohman707e0182008-04-12 04:36:06 +00005986 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005987 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005988 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005989
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005990 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005991 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005992 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005993 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005994 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995 unsigned BytesLeft = 0;
5996 bool TwoRepStos = false;
5997 if (ValC) {
5998 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005999 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006000
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001 // If the value is a constant, then we can potentially use larger sets.
6002 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006003 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006005 ValReg = X86::AX;
6006 Val = (Val << 8) | Val;
6007 break;
6008 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006009 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006010 ValReg = X86::EAX;
6011 Val = (Val << 8) | Val;
6012 Val = (Val << 16) | Val;
6013 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006014 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006015 ValReg = X86::RAX;
6016 Val = (Val << 32) | Val;
6017 }
6018 break;
6019 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006021 ValReg = X86::AL;
6022 Count = DAG.getIntPtrConstant(SizeVal);
6023 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006024 }
6025
Owen Anderson825b72b2009-08-11 20:47:22 +00006026 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006027 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006028 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6029 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006030 }
6031
Dale Johannesen0f502f62009-02-03 22:26:09 +00006032 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006033 InFlag);
6034 InFlag = Chain.getValue(1);
6035 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006037 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006038 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006039 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006040 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006041
Scott Michelfdc40a02009-02-17 22:15:04 +00006042 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006043 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006044 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006045 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006047 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006048 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006049 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006050
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006052 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006053 Ops.push_back(Chain);
6054 Ops.push_back(DAG.getValueType(AVT));
6055 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006056 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006057
Evan Cheng0db9fe62006-04-25 20:13:52 +00006058 if (TwoRepStos) {
6059 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006060 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006061 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006062 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6064 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006065 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006066 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006067 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006069 Ops.clear();
6070 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006071 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006072 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006073 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006075 // Handle the last 1 - 7 bytes.
6076 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006077 EVT AddrVT = Dst.getValueType();
6078 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006079
Dale Johannesen0f502f62009-02-03 22:26:09 +00006080 Chain = DAG.getMemset(Chain, dl,
6081 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006082 DAG.getConstant(Offset, AddrVT)),
6083 Src,
6084 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006085 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006086 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006087
Dan Gohman707e0182008-04-12 04:36:06 +00006088 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006089 return Chain;
6090}
Evan Cheng11e15b32006-04-03 20:53:28 +00006091
Dan Gohman475871a2008-07-27 21:46:04 +00006092SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006093X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006094 SDValue Chain, SDValue Dst, SDValue Src,
6095 SDValue Size, unsigned Align,
6096 bool AlwaysInline,
6097 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006098 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006099 // This requires the copy size to be a constant, preferrably
6100 // within a subtarget-specific limit.
6101 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6102 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006103 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006104 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006105 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006106 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006107
Evan Cheng1887c1c2008-08-21 21:00:15 +00006108 /// If not DWORD aligned, call the library.
6109 if ((Align & 3) != 0)
6110 return SDValue();
6111
6112 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006113 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006114 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006115 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006116
Duncan Sands83ec4b62008-06-06 12:08:01 +00006117 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006118 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006119 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006120 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006121
Dan Gohman475871a2008-07-27 21:46:04 +00006122 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006123 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006124 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006125 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006127 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006128 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006129 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006130 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006131 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006132 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006133 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006134 InFlag = Chain.getValue(1);
6135
Owen Anderson825b72b2009-08-11 20:47:22 +00006136 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006137 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006138 Ops.push_back(Chain);
6139 Ops.push_back(DAG.getValueType(AVT));
6140 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006141 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142
Dan Gohman475871a2008-07-27 21:46:04 +00006143 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006144 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006145 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006146 // Handle the last 1 - 7 bytes.
6147 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006148 EVT DstVT = Dst.getValueType();
6149 EVT SrcVT = Src.getValueType();
6150 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006151 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006152 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006153 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006154 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006155 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006156 DAG.getConstant(BytesLeft, SizeVT),
6157 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006158 DstSV, DstSVOff + Offset,
6159 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006160 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006161
Owen Anderson825b72b2009-08-11 20:47:22 +00006162 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006163 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006164}
6165
Dan Gohman475871a2008-07-27 21:46:04 +00006166SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006167 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006168 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006169
Evan Cheng25ab6902006-09-08 06:48:29 +00006170 if (!Subtarget->is64Bit()) {
6171 // vastart just stores the address of the VarArgsFrameIndex slot into the
6172 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006173 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006174 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006175 }
6176
6177 // __va_list_tag:
6178 // gp_offset (0 - 6 * 8)
6179 // fp_offset (48 - 48 + 8 * 16)
6180 // overflow_arg_area (point to parameters coming in memory).
6181 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006182 SmallVector<SDValue, 8> MemOps;
6183 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006184 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006185 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006186 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006187 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006188 MemOps.push_back(Store);
6189
6190 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006191 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006192 FIN, DAG.getIntPtrConstant(4));
6193 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006194 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006195 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006196 MemOps.push_back(Store);
6197
6198 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006199 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006200 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006201 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006202 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006203 MemOps.push_back(Store);
6204
6205 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006206 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006207 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006208 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006209 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006210 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006212 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006213}
6214
Dan Gohman475871a2008-07-27 21:46:04 +00006215SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006216 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6217 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue Chain = Op.getOperand(0);
6219 SDValue SrcPtr = Op.getOperand(1);
6220 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006221
Torok Edwindac237e2009-07-08 20:53:28 +00006222 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006223 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006224}
6225
Dan Gohman475871a2008-07-27 21:46:04 +00006226SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006227 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006228 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006229 SDValue Chain = Op.getOperand(0);
6230 SDValue DstPtr = Op.getOperand(1);
6231 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006232 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6233 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006234 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006235
Dale Johannesendd64c412009-02-04 00:33:20 +00006236 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006237 DAG.getIntPtrConstant(24), 8, false,
6238 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006239}
6240
Dan Gohman475871a2008-07-27 21:46:04 +00006241SDValue
6242X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006243 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006244 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006245 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006246 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006247 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006248 case Intrinsic::x86_sse_comieq_ss:
6249 case Intrinsic::x86_sse_comilt_ss:
6250 case Intrinsic::x86_sse_comile_ss:
6251 case Intrinsic::x86_sse_comigt_ss:
6252 case Intrinsic::x86_sse_comige_ss:
6253 case Intrinsic::x86_sse_comineq_ss:
6254 case Intrinsic::x86_sse_ucomieq_ss:
6255 case Intrinsic::x86_sse_ucomilt_ss:
6256 case Intrinsic::x86_sse_ucomile_ss:
6257 case Intrinsic::x86_sse_ucomigt_ss:
6258 case Intrinsic::x86_sse_ucomige_ss:
6259 case Intrinsic::x86_sse_ucomineq_ss:
6260 case Intrinsic::x86_sse2_comieq_sd:
6261 case Intrinsic::x86_sse2_comilt_sd:
6262 case Intrinsic::x86_sse2_comile_sd:
6263 case Intrinsic::x86_sse2_comigt_sd:
6264 case Intrinsic::x86_sse2_comige_sd:
6265 case Intrinsic::x86_sse2_comineq_sd:
6266 case Intrinsic::x86_sse2_ucomieq_sd:
6267 case Intrinsic::x86_sse2_ucomilt_sd:
6268 case Intrinsic::x86_sse2_ucomile_sd:
6269 case Intrinsic::x86_sse2_ucomigt_sd:
6270 case Intrinsic::x86_sse2_ucomige_sd:
6271 case Intrinsic::x86_sse2_ucomineq_sd: {
6272 unsigned Opc = 0;
6273 ISD::CondCode CC = ISD::SETCC_INVALID;
6274 switch (IntNo) {
6275 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006276 case Intrinsic::x86_sse_comieq_ss:
6277 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006278 Opc = X86ISD::COMI;
6279 CC = ISD::SETEQ;
6280 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006281 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006282 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006283 Opc = X86ISD::COMI;
6284 CC = ISD::SETLT;
6285 break;
6286 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006287 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006288 Opc = X86ISD::COMI;
6289 CC = ISD::SETLE;
6290 break;
6291 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006292 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006293 Opc = X86ISD::COMI;
6294 CC = ISD::SETGT;
6295 break;
6296 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006297 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006298 Opc = X86ISD::COMI;
6299 CC = ISD::SETGE;
6300 break;
6301 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006302 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006303 Opc = X86ISD::COMI;
6304 CC = ISD::SETNE;
6305 break;
6306 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006307 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006308 Opc = X86ISD::UCOMI;
6309 CC = ISD::SETEQ;
6310 break;
6311 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006312 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006313 Opc = X86ISD::UCOMI;
6314 CC = ISD::SETLT;
6315 break;
6316 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006317 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006318 Opc = X86ISD::UCOMI;
6319 CC = ISD::SETLE;
6320 break;
6321 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006322 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006323 Opc = X86ISD::UCOMI;
6324 CC = ISD::SETGT;
6325 break;
6326 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006327 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006328 Opc = X86ISD::UCOMI;
6329 CC = ISD::SETGE;
6330 break;
6331 case Intrinsic::x86_sse_ucomineq_ss:
6332 case Intrinsic::x86_sse2_ucomineq_sd:
6333 Opc = X86ISD::UCOMI;
6334 CC = ISD::SETNE;
6335 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006336 }
Evan Cheng734503b2006-09-11 02:19:56 +00006337
Dan Gohman475871a2008-07-27 21:46:04 +00006338 SDValue LHS = Op.getOperand(1);
6339 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006340 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6342 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6343 DAG.getConstant(X86CC, MVT::i8), Cond);
6344 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006345 }
Eric Christopher71c67532009-07-29 00:28:05 +00006346 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006347 // an integer value, not just an instruction so lower it to the ptest
6348 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006349 case Intrinsic::x86_sse41_ptestz:
6350 case Intrinsic::x86_sse41_ptestc:
6351 case Intrinsic::x86_sse41_ptestnzc:{
6352 unsigned X86CC = 0;
6353 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006354 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006355 case Intrinsic::x86_sse41_ptestz:
6356 // ZF = 1
6357 X86CC = X86::COND_E;
6358 break;
6359 case Intrinsic::x86_sse41_ptestc:
6360 // CF = 1
6361 X86CC = X86::COND_B;
6362 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006363 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006364 // ZF and CF = 0
6365 X86CC = X86::COND_A;
6366 break;
6367 }
Eric Christopherfd179292009-08-27 18:07:15 +00006368
Eric Christopher71c67532009-07-29 00:28:05 +00006369 SDValue LHS = Op.getOperand(1);
6370 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006371 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6372 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6373 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6374 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006375 }
Evan Cheng5759f972008-05-04 09:15:50 +00006376
6377 // Fix vector shift instructions where the last operand is a non-immediate
6378 // i32 value.
6379 case Intrinsic::x86_sse2_pslli_w:
6380 case Intrinsic::x86_sse2_pslli_d:
6381 case Intrinsic::x86_sse2_pslli_q:
6382 case Intrinsic::x86_sse2_psrli_w:
6383 case Intrinsic::x86_sse2_psrli_d:
6384 case Intrinsic::x86_sse2_psrli_q:
6385 case Intrinsic::x86_sse2_psrai_w:
6386 case Intrinsic::x86_sse2_psrai_d:
6387 case Intrinsic::x86_mmx_pslli_w:
6388 case Intrinsic::x86_mmx_pslli_d:
6389 case Intrinsic::x86_mmx_pslli_q:
6390 case Intrinsic::x86_mmx_psrli_w:
6391 case Intrinsic::x86_mmx_psrli_d:
6392 case Intrinsic::x86_mmx_psrli_q:
6393 case Intrinsic::x86_mmx_psrai_w:
6394 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006395 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006396 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006397 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006398
6399 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006400 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006401 switch (IntNo) {
6402 case Intrinsic::x86_sse2_pslli_w:
6403 NewIntNo = Intrinsic::x86_sse2_psll_w;
6404 break;
6405 case Intrinsic::x86_sse2_pslli_d:
6406 NewIntNo = Intrinsic::x86_sse2_psll_d;
6407 break;
6408 case Intrinsic::x86_sse2_pslli_q:
6409 NewIntNo = Intrinsic::x86_sse2_psll_q;
6410 break;
6411 case Intrinsic::x86_sse2_psrli_w:
6412 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6413 break;
6414 case Intrinsic::x86_sse2_psrli_d:
6415 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6416 break;
6417 case Intrinsic::x86_sse2_psrli_q:
6418 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6419 break;
6420 case Intrinsic::x86_sse2_psrai_w:
6421 NewIntNo = Intrinsic::x86_sse2_psra_w;
6422 break;
6423 case Intrinsic::x86_sse2_psrai_d:
6424 NewIntNo = Intrinsic::x86_sse2_psra_d;
6425 break;
6426 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006428 switch (IntNo) {
6429 case Intrinsic::x86_mmx_pslli_w:
6430 NewIntNo = Intrinsic::x86_mmx_psll_w;
6431 break;
6432 case Intrinsic::x86_mmx_pslli_d:
6433 NewIntNo = Intrinsic::x86_mmx_psll_d;
6434 break;
6435 case Intrinsic::x86_mmx_pslli_q:
6436 NewIntNo = Intrinsic::x86_mmx_psll_q;
6437 break;
6438 case Intrinsic::x86_mmx_psrli_w:
6439 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6440 break;
6441 case Intrinsic::x86_mmx_psrli_d:
6442 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6443 break;
6444 case Intrinsic::x86_mmx_psrli_q:
6445 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6446 break;
6447 case Intrinsic::x86_mmx_psrai_w:
6448 NewIntNo = Intrinsic::x86_mmx_psra_w;
6449 break;
6450 case Intrinsic::x86_mmx_psrai_d:
6451 NewIntNo = Intrinsic::x86_mmx_psra_d;
6452 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006453 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006454 }
6455 break;
6456 }
6457 }
Mon P Wangefa42202009-09-03 19:56:25 +00006458
6459 // The vector shift intrinsics with scalars uses 32b shift amounts but
6460 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6461 // to be zero.
6462 SDValue ShOps[4];
6463 ShOps[0] = ShAmt;
6464 ShOps[1] = DAG.getConstant(0, MVT::i32);
6465 if (ShAmtVT == MVT::v4i32) {
6466 ShOps[2] = DAG.getUNDEF(MVT::i32);
6467 ShOps[3] = DAG.getUNDEF(MVT::i32);
6468 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6469 } else {
6470 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6471 }
6472
Owen Andersone50ed302009-08-10 22:56:29 +00006473 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006474 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006475 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006476 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006477 Op.getOperand(1), ShAmt);
6478 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006480}
Evan Cheng72261582005-12-20 06:22:03 +00006481
Dan Gohman475871a2008-07-27 21:46:04 +00006482SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006483 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006484 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006485
6486 if (Depth > 0) {
6487 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6488 SDValue Offset =
6489 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006491 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006492 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006493 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006494 NULL, 0);
6495 }
6496
6497 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006498 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006499 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006500 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006501}
6502
Dan Gohman475871a2008-07-27 21:46:04 +00006503SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006504 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6505 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006506 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006507 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006508 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6509 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006510 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006511 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006512 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006513 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006514}
6515
Dan Gohman475871a2008-07-27 21:46:04 +00006516SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006517 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006518 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006519}
6520
Dan Gohman475871a2008-07-27 21:46:04 +00006521SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006522{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006523 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue Chain = Op.getOperand(0);
6525 SDValue Offset = Op.getOperand(1);
6526 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006527 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006528
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006529 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6530 getPointerTy());
6531 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006532
Dale Johannesene4d209d2009-02-03 20:21:25 +00006533 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006534 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6536 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006537 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006538 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006539
Dale Johannesene4d209d2009-02-03 20:21:25 +00006540 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006542 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006543}
6544
Dan Gohman475871a2008-07-27 21:46:04 +00006545SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006546 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SDValue Root = Op.getOperand(0);
6548 SDValue Trmp = Op.getOperand(1); // trampoline
6549 SDValue FPtr = Op.getOperand(2); // nested function
6550 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006551 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006552
Dan Gohman69de1932008-02-06 22:27:42 +00006553 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006554
Duncan Sands339e14f2008-01-16 22:55:25 +00006555 const X86InstrInfo *TII =
6556 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6557
Duncan Sandsb116fac2007-07-27 20:02:49 +00006558 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006559 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006560
6561 // Large code-model.
6562
6563 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6564 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6565
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006566 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6567 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006568
6569 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6570
6571 // Load the pointer to the nested function into R11.
6572 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006573 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006575 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006576
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6578 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006579 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006580
6581 // Load the 'nest' parameter value into R10.
6582 // R10 is specified in X86CallingConv.td
6583 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6585 DAG.getConstant(10, MVT::i64));
6586 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006587 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006588
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6590 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006591 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006592
6593 // Jump to the nested function.
6594 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6596 DAG.getConstant(20, MVT::i64));
6597 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006598 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006599
6600 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6602 DAG.getConstant(22, MVT::i64));
6603 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006604 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006605
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006608 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006609 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006610 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006611 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006612 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006613 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006614
6615 switch (CC) {
6616 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006617 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006618 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006619 case CallingConv::X86_StdCall: {
6620 // Pass 'nest' parameter in ECX.
6621 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006622 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006623
6624 // Check that ECX wasn't needed by an 'inreg' parameter.
6625 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006626 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006627
Chris Lattner58d74912008-03-12 17:45:29 +00006628 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006629 unsigned InRegCount = 0;
6630 unsigned Idx = 1;
6631
6632 for (FunctionType::param_iterator I = FTy->param_begin(),
6633 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006634 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006635 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006636 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006637
6638 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006639 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006640 }
6641 }
6642 break;
6643 }
6644 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006645 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006646 // Pass 'nest' parameter in EAX.
6647 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006648 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006649 break;
6650 }
6651
Dan Gohman475871a2008-07-27 21:46:04 +00006652 SDValue OutChains[4];
6653 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006654
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6656 DAG.getConstant(10, MVT::i32));
6657 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006658
Duncan Sands339e14f2008-01-16 22:55:25 +00006659 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006660 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006661 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006662 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006663 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006664
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6666 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006667 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006668
Duncan Sands339e14f2008-01-16 22:55:25 +00006669 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6671 DAG.getConstant(5, MVT::i32));
6672 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006673 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006674
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6676 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006677 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006678
Dan Gohman475871a2008-07-27 21:46:04 +00006679 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006682 }
6683}
6684
Dan Gohman475871a2008-07-27 21:46:04 +00006685SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006686 /*
6687 The rounding mode is in bits 11:10 of FPSR, and has the following
6688 settings:
6689 00 Round to nearest
6690 01 Round to -inf
6691 10 Round to +inf
6692 11 Round to 0
6693
6694 FLT_ROUNDS, on the other hand, expects the following:
6695 -1 Undefined
6696 0 Round to 0
6697 1 Round to nearest
6698 2 Round to +inf
6699 3 Round to -inf
6700
6701 To perform the conversion, we do:
6702 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6703 */
6704
6705 MachineFunction &MF = DAG.getMachineFunction();
6706 const TargetMachine &TM = MF.getTarget();
6707 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6708 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006709 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006710 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006711
6712 // Save FP Control Word to stack slot
6713 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006714 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006715
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006717 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006718
6719 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006720 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006721
6722 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006723 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006724 DAG.getNode(ISD::SRL, dl, MVT::i16,
6725 DAG.getNode(ISD::AND, dl, MVT::i16,
6726 CWD, DAG.getConstant(0x800, MVT::i16)),
6727 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006728 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 DAG.getNode(ISD::SRL, dl, MVT::i16,
6730 DAG.getNode(ISD::AND, dl, MVT::i16,
6731 CWD, DAG.getConstant(0x400, MVT::i16)),
6732 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006733
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 DAG.getNode(ISD::AND, dl, MVT::i16,
6736 DAG.getNode(ISD::ADD, dl, MVT::i16,
6737 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6738 DAG.getConstant(1, MVT::i16)),
6739 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006740
6741
Duncan Sands83ec4b62008-06-06 12:08:01 +00006742 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006743 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006744}
6745
Dan Gohman475871a2008-07-27 21:46:04 +00006746SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006747 EVT VT = Op.getValueType();
6748 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006749 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006750 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006751
6752 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006754 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006756 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006757 }
Evan Cheng18efe262007-12-14 02:13:44 +00006758
Evan Cheng152804e2007-12-14 08:30:15 +00006759 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006762
6763 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006764 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006765 Ops.push_back(Op);
6766 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006768 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006770
6771 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006773
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 if (VT == MVT::i8)
6775 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006776 return Op;
6777}
6778
Dan Gohman475871a2008-07-27 21:46:04 +00006779SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006780 EVT VT = Op.getValueType();
6781 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006782 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006783 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006784
6785 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 if (VT == MVT::i8) {
6787 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006788 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006789 }
Evan Cheng152804e2007-12-14 08:30:15 +00006790
6791 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006793 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006794
6795 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006796 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006797 Ops.push_back(Op);
6798 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006800 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006801 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006802
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 if (VT == MVT::i8)
6804 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006805 return Op;
6806}
6807
Mon P Wangaf9b9522008-12-18 21:42:19 +00006808SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006809 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006811 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006812
Mon P Wangaf9b9522008-12-18 21:42:19 +00006813 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6814 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6815 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6816 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6817 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6818 //
6819 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6820 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6821 // return AloBlo + AloBhi + AhiBlo;
6822
6823 SDValue A = Op.getOperand(0);
6824 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006825
Dale Johannesene4d209d2009-02-03 20:21:25 +00006826 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6828 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006829 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006830 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6831 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006832 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006833 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006834 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006835 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006837 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006838 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006840 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006841 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6843 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6846 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006847 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6848 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006849 return Res;
6850}
6851
6852
Bill Wendling74c37652008-12-09 22:08:41 +00006853SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6854 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6855 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006856 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6857 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006858 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006859 SDValue LHS = N->getOperand(0);
6860 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006861 unsigned BaseOp = 0;
6862 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006863 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006864
6865 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006866 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006867 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006868 // A subtract of one will be selected as a INC. Note that INC doesn't
6869 // set CF, so we can't do this for UADDO.
6870 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6871 if (C->getAPIntValue() == 1) {
6872 BaseOp = X86ISD::INC;
6873 Cond = X86::COND_O;
6874 break;
6875 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006876 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006877 Cond = X86::COND_O;
6878 break;
6879 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006880 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006881 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006882 break;
6883 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006884 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6885 // set CF, so we can't do this for USUBO.
6886 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6887 if (C->getAPIntValue() == 1) {
6888 BaseOp = X86ISD::DEC;
6889 Cond = X86::COND_O;
6890 break;
6891 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006892 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006893 Cond = X86::COND_O;
6894 break;
6895 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006896 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006897 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006898 break;
6899 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006900 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006901 Cond = X86::COND_O;
6902 break;
6903 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006904 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006905 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006906 break;
6907 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006908
Bill Wendling61edeb52008-12-02 01:06:39 +00006909 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006911 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006912
Bill Wendling61edeb52008-12-02 01:06:39 +00006913 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006914 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006916
Bill Wendling61edeb52008-12-02 01:06:39 +00006917 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6918 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006919}
6920
Dan Gohman475871a2008-07-27 21:46:04 +00006921SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006922 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006923 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006924 unsigned Reg = 0;
6925 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006927 default:
6928 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 case MVT::i8: Reg = X86::AL; size = 1; break;
6930 case MVT::i16: Reg = X86::AX; size = 2; break;
6931 case MVT::i32: Reg = X86::EAX; size = 4; break;
6932 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006933 assert(Subtarget->is64Bit() && "Node not type legal!");
6934 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006935 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006936 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006937 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006938 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006939 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006940 Op.getOperand(1),
6941 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006943 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006944 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006945 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006946 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006947 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006948 return cpOut;
6949}
6950
Duncan Sands1607f052008-12-01 11:39:25 +00006951SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006952 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006953 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006955 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006956 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006957 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6959 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006960 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6962 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006963 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006964 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006965 rdx.getValue(1)
6966 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006967 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006968}
6969
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006970SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6971 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006973 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006974 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006975 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006976 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006977 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006978 Node->getOperand(0),
6979 Node->getOperand(1), negOp,
6980 cast<AtomicSDNode>(Node)->getSrcValue(),
6981 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006982}
6983
Evan Cheng0db9fe62006-04-25 20:13:52 +00006984/// LowerOperation - Provide custom lowering hooks for some operations.
6985///
Dan Gohman475871a2008-07-27 21:46:04 +00006986SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006987 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006988 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006989 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6990 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6992 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6993 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6994 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6995 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6996 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6997 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006998 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006999 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007000 case ISD::SHL_PARTS:
7001 case ISD::SRA_PARTS:
7002 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7003 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007004 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007005 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007006 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007007 case ISD::FABS: return LowerFABS(Op, DAG);
7008 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007009 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007010 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007011 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007012 case ISD::SELECT: return LowerSELECT(Op, DAG);
7013 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007014 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007015 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007016 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007017 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007018 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007019 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7020 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007021 case ISD::FRAME_TO_ARGS_OFFSET:
7022 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007023 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007024 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007025 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007026 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007027 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7028 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007029 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007030 case ISD::SADDO:
7031 case ISD::UADDO:
7032 case ISD::SSUBO:
7033 case ISD::USUBO:
7034 case ISD::SMULO:
7035 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007036 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007037 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007038}
7039
Duncan Sands1607f052008-12-01 11:39:25 +00007040void X86TargetLowering::
7041ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7042 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007043 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007046
7047 SDValue Chain = Node->getOperand(0);
7048 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007050 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007052 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007053 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007055 SDValue Result =
7056 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7057 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007058 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007060 Results.push_back(Result.getValue(2));
7061}
7062
Duncan Sands126d9072008-07-04 11:47:58 +00007063/// ReplaceNodeResults - Replace a node with an illegal result type
7064/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007065void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7066 SmallVectorImpl<SDValue>&Results,
7067 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007068 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007069 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007070 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007071 assert(false && "Do not know how to custom type legalize this operation!");
7072 return;
7073 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007074 std::pair<SDValue,SDValue> Vals =
7075 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007076 SDValue FIST = Vals.first, StackSlot = Vals.second;
7077 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007078 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007079 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007080 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007081 }
7082 return;
7083 }
7084 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007086 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007087 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007089 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007091 eax.getValue(2));
7092 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7093 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007094 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007095 Results.push_back(edx.getValue(1));
7096 return;
7097 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007098 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007099 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007100 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007101 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7103 DAG.getConstant(0, MVT::i32));
7104 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7105 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007106 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7107 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007108 cpInL.getValue(1));
7109 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007110 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7111 DAG.getConstant(0, MVT::i32));
7112 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7113 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007114 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007115 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007116 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007117 swapInL.getValue(1));
7118 SDValue Ops[] = { swapInH.getValue(0),
7119 N->getOperand(1),
7120 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007122 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007123 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007125 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007127 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007129 Results.push_back(cpOutH.getValue(1));
7130 return;
7131 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007132 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007133 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7134 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007135 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007136 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7137 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007138 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007139 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7140 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007141 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007142 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7143 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007144 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007145 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7146 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007147 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007148 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7149 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007150 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007151 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7152 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007153 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007154}
7155
Evan Cheng72261582005-12-20 06:22:03 +00007156const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7157 switch (Opcode) {
7158 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007159 case X86ISD::BSF: return "X86ISD::BSF";
7160 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007161 case X86ISD::SHLD: return "X86ISD::SHLD";
7162 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007163 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007164 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007165 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007166 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007167 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007168 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007169 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7170 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7171 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007172 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007173 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007174 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007175 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007176 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007177 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007178 case X86ISD::COMI: return "X86ISD::COMI";
7179 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007180 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007181 case X86ISD::CMOV: return "X86ISD::CMOV";
7182 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007183 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007184 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7185 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007186 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007187 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007188 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007189 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007190 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007191 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7192 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007193 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007194 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007195 case X86ISD::FMAX: return "X86ISD::FMAX";
7196 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007197 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7198 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007199 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007200 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007201 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007202 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007203 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007204 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7205 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007206 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7207 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7208 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7209 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7210 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7211 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007212 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7213 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007214 case X86ISD::VSHL: return "X86ISD::VSHL";
7215 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007216 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7217 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7218 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7219 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7220 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7221 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7222 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7223 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7224 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7225 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007226 case X86ISD::ADD: return "X86ISD::ADD";
7227 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007228 case X86ISD::SMUL: return "X86ISD::SMUL";
7229 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007230 case X86ISD::INC: return "X86ISD::INC";
7231 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007232 case X86ISD::OR: return "X86ISD::OR";
7233 case X86ISD::XOR: return "X86ISD::XOR";
7234 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007235 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007236 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007237 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007238 }
7239}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007240
Chris Lattnerc9addb72007-03-30 23:15:24 +00007241// isLegalAddressingMode - Return true if the addressing mode represented
7242// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007243bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007244 const Type *Ty) const {
7245 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007246 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007247
Chris Lattnerc9addb72007-03-30 23:15:24 +00007248 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007249 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007250 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007251
Chris Lattnerc9addb72007-03-30 23:15:24 +00007252 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007253 unsigned GVFlags =
7254 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007255
Chris Lattnerdfed4132009-07-10 07:38:24 +00007256 // If a reference to this global requires an extra load, we can't fold it.
7257 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007258 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007259
Chris Lattnerdfed4132009-07-10 07:38:24 +00007260 // If BaseGV requires a register for the PIC base, we cannot also have a
7261 // BaseReg specified.
7262 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007263 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007264
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007265 // If lower 4G is not available, then we must use rip-relative addressing.
7266 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7267 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007269
Chris Lattnerc9addb72007-03-30 23:15:24 +00007270 switch (AM.Scale) {
7271 case 0:
7272 case 1:
7273 case 2:
7274 case 4:
7275 case 8:
7276 // These scales always work.
7277 break;
7278 case 3:
7279 case 5:
7280 case 9:
7281 // These scales are formed with basereg+scalereg. Only accept if there is
7282 // no basereg yet.
7283 if (AM.HasBaseReg)
7284 return false;
7285 break;
7286 default: // Other stuff never works.
7287 return false;
7288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007289
Chris Lattnerc9addb72007-03-30 23:15:24 +00007290 return true;
7291}
7292
7293
Evan Cheng2bd122c2007-10-26 01:56:11 +00007294bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7295 if (!Ty1->isInteger() || !Ty2->isInteger())
7296 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007297 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7298 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007299 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007300 return false;
7301 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007302}
7303
Owen Andersone50ed302009-08-10 22:56:29 +00007304bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007305 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007306 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007307 unsigned NumBits1 = VT1.getSizeInBits();
7308 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007309 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007310 return false;
7311 return Subtarget->is64Bit() || NumBits1 < 64;
7312}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007313
Dan Gohman97121ba2009-04-08 00:15:30 +00007314bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007315 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007316 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7317 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007318}
7319
Owen Andersone50ed302009-08-10 22:56:29 +00007320bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007321 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007323}
7324
Owen Andersone50ed302009-08-10 22:56:29 +00007325bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007326 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007328}
7329
Evan Cheng60c07e12006-07-05 22:17:51 +00007330/// isShuffleMaskLegal - Targets can use this to indicate that they only
7331/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7332/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7333/// are assumed to be legal.
7334bool
Eric Christopherfd179292009-08-27 18:07:15 +00007335X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007336 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007337 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007338 if (VT.getSizeInBits() == 64)
7339 return false;
7340
Nate Begemana09008b2009-10-19 02:17:23 +00007341 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007342 return (VT.getVectorNumElements() == 2 ||
7343 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7344 isMOVLMask(M, VT) ||
7345 isSHUFPMask(M, VT) ||
7346 isPSHUFDMask(M, VT) ||
7347 isPSHUFHWMask(M, VT) ||
7348 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007349 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007350 isUNPCKLMask(M, VT) ||
7351 isUNPCKHMask(M, VT) ||
7352 isUNPCKL_v_undef_Mask(M, VT) ||
7353 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007354}
7355
Dan Gohman7d8143f2008-04-09 20:09:42 +00007356bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007357X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007358 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007359 unsigned NumElts = VT.getVectorNumElements();
7360 // FIXME: This collection of masks seems suspect.
7361 if (NumElts == 2)
7362 return true;
7363 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7364 return (isMOVLMask(Mask, VT) ||
7365 isCommutedMOVLMask(Mask, VT, true) ||
7366 isSHUFPMask(Mask, VT) ||
7367 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007368 }
7369 return false;
7370}
7371
7372//===----------------------------------------------------------------------===//
7373// X86 Scheduler Hooks
7374//===----------------------------------------------------------------------===//
7375
Mon P Wang63307c32008-05-05 19:05:59 +00007376// private utility function
7377MachineBasicBlock *
7378X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7379 MachineBasicBlock *MBB,
7380 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007381 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007382 unsigned LoadOpc,
7383 unsigned CXchgOpc,
7384 unsigned copyOpc,
7385 unsigned notOpc,
7386 unsigned EAXreg,
7387 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007388 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007389 // For the atomic bitwise operator, we generate
7390 // thisMBB:
7391 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007392 // ld t1 = [bitinstr.addr]
7393 // op t2 = t1, [bitinstr.val]
7394 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007395 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7396 // bz newMBB
7397 // fallthrough -->nextMBB
7398 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7399 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007400 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007401 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007402
Mon P Wang63307c32008-05-05 19:05:59 +00007403 /// First build the CFG
7404 MachineFunction *F = MBB->getParent();
7405 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007406 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7407 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7408 F->insert(MBBIter, newMBB);
7409 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007410
Mon P Wang63307c32008-05-05 19:05:59 +00007411 // Move all successors to thisMBB to nextMBB
7412 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007413
Mon P Wang63307c32008-05-05 19:05:59 +00007414 // Update thisMBB to fall through to newMBB
7415 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007416
Mon P Wang63307c32008-05-05 19:05:59 +00007417 // newMBB jumps to itself and fall through to nextMBB
7418 newMBB->addSuccessor(nextMBB);
7419 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007420
Mon P Wang63307c32008-05-05 19:05:59 +00007421 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007422 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007423 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007425 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007426 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007427 int numArgs = bInstr->getNumOperands() - 1;
7428 for (int i=0; i < numArgs; ++i)
7429 argOpers[i] = &bInstr->getOperand(i+1);
7430
7431 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007432 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7433 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007434
Dale Johannesen140be2d2008-08-19 18:47:28 +00007435 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007437 for (int i=0; i <= lastAddrIndx; ++i)
7438 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007439
Dale Johannesen140be2d2008-08-19 18:47:28 +00007440 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007441 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007443 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007444 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007445 tt = t1;
7446
Dale Johannesen140be2d2008-08-19 18:47:28 +00007447 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007448 assert((argOpers[valArgIndx]->isReg() ||
7449 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007450 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007451 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007453 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007455 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007456 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007457
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007459 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007460
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007462 for (int i=0; i <= lastAddrIndx; ++i)
7463 (*MIB).addOperand(*argOpers[i]);
7464 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007465 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007466 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7467 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007468
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007470 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007471
Mon P Wang63307c32008-05-05 19:05:59 +00007472 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007474
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007475 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007476 return nextMBB;
7477}
7478
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007479// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007480MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007481X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7482 MachineBasicBlock *MBB,
7483 unsigned regOpcL,
7484 unsigned regOpcH,
7485 unsigned immOpcL,
7486 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007487 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007488 // For the atomic bitwise operator, we generate
7489 // thisMBB (instructions are in pairs, except cmpxchg8b)
7490 // ld t1,t2 = [bitinstr.addr]
7491 // newMBB:
7492 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7493 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007494 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007495 // mov ECX, EBX <- t5, t6
7496 // mov EAX, EDX <- t1, t2
7497 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7498 // mov t3, t4 <- EAX, EDX
7499 // bz newMBB
7500 // result in out1, out2
7501 // fallthrough -->nextMBB
7502
7503 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7504 const unsigned LoadOpc = X86::MOV32rm;
7505 const unsigned copyOpc = X86::MOV32rr;
7506 const unsigned NotOpc = X86::NOT32r;
7507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7508 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7509 MachineFunction::iterator MBBIter = MBB;
7510 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007512 /// First build the CFG
7513 MachineFunction *F = MBB->getParent();
7514 MachineBasicBlock *thisMBB = MBB;
7515 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7516 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7517 F->insert(MBBIter, newMBB);
7518 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007519
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007520 // Move all successors to thisMBB to nextMBB
7521 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007523 // Update thisMBB to fall through to newMBB
7524 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007525
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007526 // newMBB jumps to itself and fall through to nextMBB
7527 newMBB->addSuccessor(nextMBB);
7528 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007529
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007531 // Insert instructions into newMBB based on incoming instruction
7532 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007533 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007534 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007535 MachineOperand& dest1Oper = bInstr->getOperand(0);
7536 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007537 MachineOperand* argOpers[2 + X86AddrNumOperands];
7538 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007539 argOpers[i] = &bInstr->getOperand(i+2);
7540
7541 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007542 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007543
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007544 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007545 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007546 for (int i=0; i <= lastAddrIndx; ++i)
7547 (*MIB).addOperand(*argOpers[i]);
7548 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007550 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007551 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007552 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007553 MachineOperand newOp3 = *(argOpers[3]);
7554 if (newOp3.isImm())
7555 newOp3.setImm(newOp3.getImm()+4);
7556 else
7557 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007558 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007559 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007560
7561 // t3/4 are defined later, at the bottom of the loop
7562 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7563 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007565 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007566 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007567 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7568
7569 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7570 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007571 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7573 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007574 } else {
7575 tt1 = t1;
7576 tt2 = t2;
7577 }
7578
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007579 int valArgIndx = lastAddrIndx + 1;
7580 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007581 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007582 "invalid operand");
7583 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7584 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007585 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007587 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007589 if (regOpcL != X86::MOV32rr)
7590 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007591 (*MIB).addOperand(*argOpers[valArgIndx]);
7592 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007593 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007594 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007595 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007596 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007597 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007598 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007599 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007600 if (regOpcH != X86::MOV32rr)
7601 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007602 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007603
Dale Johannesene4d209d2009-02-03 20:21:25 +00007604 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007605 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007606 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007607 MIB.addReg(t2);
7608
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007610 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007611 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007612 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007613
Dale Johannesene4d209d2009-02-03 20:21:25 +00007614 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007615 for (int i=0; i <= lastAddrIndx; ++i)
7616 (*MIB).addOperand(*argOpers[i]);
7617
7618 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007619 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7620 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007621
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007623 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007625 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007626
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007627 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007629
7630 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7631 return nextMBB;
7632}
7633
7634// private utility function
7635MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007636X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7637 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007638 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007639 // For the atomic min/max operator, we generate
7640 // thisMBB:
7641 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007642 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007643 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007644 // cmp t1, t2
7645 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007646 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007647 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7648 // bz newMBB
7649 // fallthrough -->nextMBB
7650 //
7651 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7652 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007653 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007654 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007655
Mon P Wang63307c32008-05-05 19:05:59 +00007656 /// First build the CFG
7657 MachineFunction *F = MBB->getParent();
7658 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007659 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7660 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7661 F->insert(MBBIter, newMBB);
7662 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007663
Dan Gohmand6708ea2009-08-15 01:38:56 +00007664 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007665 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007666
Mon P Wang63307c32008-05-05 19:05:59 +00007667 // Update thisMBB to fall through to newMBB
7668 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007669
Mon P Wang63307c32008-05-05 19:05:59 +00007670 // newMBB jumps to newMBB and fall through to nextMBB
7671 newMBB->addSuccessor(nextMBB);
7672 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007673
Dale Johannesene4d209d2009-02-03 20:21:25 +00007674 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007675 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007676 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007677 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007678 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007679 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007680 int numArgs = mInstr->getNumOperands() - 1;
7681 for (int i=0; i < numArgs; ++i)
7682 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007683
Mon P Wang63307c32008-05-05 19:05:59 +00007684 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007685 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7686 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007687
Mon P Wangab3e7472008-05-05 22:56:23 +00007688 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007689 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007690 for (int i=0; i <= lastAddrIndx; ++i)
7691 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007692
Mon P Wang63307c32008-05-05 19:05:59 +00007693 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007694 assert((argOpers[valArgIndx]->isReg() ||
7695 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007696 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007697
7698 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007699 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007701 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007703 (*MIB).addOperand(*argOpers[valArgIndx]);
7704
Dale Johannesene4d209d2009-02-03 20:21:25 +00007705 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007706 MIB.addReg(t1);
7707
Dale Johannesene4d209d2009-02-03 20:21:25 +00007708 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007709 MIB.addReg(t1);
7710 MIB.addReg(t2);
7711
7712 // Generate movc
7713 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007714 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007715 MIB.addReg(t2);
7716 MIB.addReg(t1);
7717
7718 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007719 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007720 for (int i=0; i <= lastAddrIndx; ++i)
7721 (*MIB).addOperand(*argOpers[i]);
7722 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007723 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007724 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7725 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007726
Dale Johannesene4d209d2009-02-03 20:21:25 +00007727 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007728 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007729
Mon P Wang63307c32008-05-05 19:05:59 +00007730 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007731 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007732
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007733 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007734 return nextMBB;
7735}
7736
Eric Christopherf83a5de2009-08-27 18:08:16 +00007737// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7738// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007739MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007740X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007741 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007742
7743 MachineFunction *F = BB->getParent();
7744 DebugLoc dl = MI->getDebugLoc();
7745 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7746
7747 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007748 if (memArg)
7749 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7750 else
7751 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007752
7753 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7754
7755 for (unsigned i = 0; i < numArgs; ++i) {
7756 MachineOperand &Op = MI->getOperand(i+1);
7757
7758 if (!(Op.isReg() && Op.isImplicit()))
7759 MIB.addOperand(Op);
7760 }
7761
7762 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7763 .addReg(X86::XMM0);
7764
7765 F->DeleteMachineInstr(MI);
7766
7767 return BB;
7768}
7769
7770MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007771X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7772 MachineInstr *MI,
7773 MachineBasicBlock *MBB) const {
7774 // Emit code to save XMM registers to the stack. The ABI says that the
7775 // number of registers to save is given in %al, so it's theoretically
7776 // possible to do an indirect jump trick to avoid saving all of them,
7777 // however this code takes a simpler approach and just executes all
7778 // of the stores if %al is non-zero. It's less code, and it's probably
7779 // easier on the hardware branch predictor, and stores aren't all that
7780 // expensive anyway.
7781
7782 // Create the new basic blocks. One block contains all the XMM stores,
7783 // and one block is the final destination regardless of whether any
7784 // stores were performed.
7785 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7786 MachineFunction *F = MBB->getParent();
7787 MachineFunction::iterator MBBIter = MBB;
7788 ++MBBIter;
7789 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7790 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7791 F->insert(MBBIter, XMMSaveMBB);
7792 F->insert(MBBIter, EndMBB);
7793
7794 // Set up the CFG.
7795 // Move any original successors of MBB to the end block.
7796 EndMBB->transferSuccessors(MBB);
7797 // The original block will now fall through to the XMM save block.
7798 MBB->addSuccessor(XMMSaveMBB);
7799 // The XMMSaveMBB will fall through to the end block.
7800 XMMSaveMBB->addSuccessor(EndMBB);
7801
7802 // Now add the instructions.
7803 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7804 DebugLoc DL = MI->getDebugLoc();
7805
7806 unsigned CountReg = MI->getOperand(0).getReg();
7807 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7808 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7809
7810 if (!Subtarget->isTargetWin64()) {
7811 // If %al is 0, branch around the XMM save block.
7812 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7813 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7814 MBB->addSuccessor(EndMBB);
7815 }
7816
7817 // In the XMM save block, save all the XMM argument registers.
7818 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7819 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007820 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007821 F->getMachineMemOperand(
7822 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7823 MachineMemOperand::MOStore, Offset,
7824 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007825 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7826 .addFrameIndex(RegSaveFrameIndex)
7827 .addImm(/*Scale=*/1)
7828 .addReg(/*IndexReg=*/0)
7829 .addImm(/*Disp=*/Offset)
7830 .addReg(/*Segment=*/0)
7831 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007832 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007833 }
7834
7835 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7836
7837 return EndMBB;
7838}
Mon P Wang63307c32008-05-05 19:05:59 +00007839
Evan Cheng60c07e12006-07-05 22:17:51 +00007840MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007841X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007842 MachineBasicBlock *BB,
7843 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007844 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7845 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007846
Chris Lattner52600972009-09-02 05:57:00 +00007847 // To "insert" a SELECT_CC instruction, we actually have to insert the
7848 // diamond control-flow pattern. The incoming instruction knows the
7849 // destination vreg to set, the condition code register to branch on, the
7850 // true/false values to select between, and a branch opcode to use.
7851 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7852 MachineFunction::iterator It = BB;
7853 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007854
Chris Lattner52600972009-09-02 05:57:00 +00007855 // thisMBB:
7856 // ...
7857 // TrueVal = ...
7858 // cmpTY ccX, r1, r2
7859 // bCC copy1MBB
7860 // fallthrough --> copy0MBB
7861 MachineBasicBlock *thisMBB = BB;
7862 MachineFunction *F = BB->getParent();
7863 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7864 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7865 unsigned Opc =
7866 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7867 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7868 F->insert(It, copy0MBB);
7869 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007870 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007871 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007872 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007873 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007874 E = BB->succ_end(); I != E; ++I) {
7875 EM->insert(std::make_pair(*I, sinkMBB));
7876 sinkMBB->addSuccessor(*I);
7877 }
7878 // Next, remove all successors of the current block, and add the true
7879 // and fallthrough blocks as its successors.
7880 while (!BB->succ_empty())
7881 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007882 // Add the true and fallthrough blocks as its successors.
7883 BB->addSuccessor(copy0MBB);
7884 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007885
Chris Lattner52600972009-09-02 05:57:00 +00007886 // copy0MBB:
7887 // %FalseValue = ...
7888 // # fallthrough to sinkMBB
7889 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007890
Chris Lattner52600972009-09-02 05:57:00 +00007891 // Update machine-CFG edges
7892 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007893
Chris Lattner52600972009-09-02 05:57:00 +00007894 // sinkMBB:
7895 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7896 // ...
7897 BB = sinkMBB;
7898 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7899 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7900 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7901
7902 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7903 return BB;
7904}
7905
7906
7907MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007908X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007909 MachineBasicBlock *BB,
7910 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007911 switch (MI->getOpcode()) {
7912 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007913 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007914 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007915 case X86::CMOV_FR32:
7916 case X86::CMOV_FR64:
7917 case X86::CMOV_V4F32:
7918 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007919 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007920 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007921
Dale Johannesen849f2142007-07-03 00:53:03 +00007922 case X86::FP32_TO_INT16_IN_MEM:
7923 case X86::FP32_TO_INT32_IN_MEM:
7924 case X86::FP32_TO_INT64_IN_MEM:
7925 case X86::FP64_TO_INT16_IN_MEM:
7926 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007927 case X86::FP64_TO_INT64_IN_MEM:
7928 case X86::FP80_TO_INT16_IN_MEM:
7929 case X86::FP80_TO_INT32_IN_MEM:
7930 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007931 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7932 DebugLoc DL = MI->getDebugLoc();
7933
Evan Cheng60c07e12006-07-05 22:17:51 +00007934 // Change the floating point control register to use "round towards zero"
7935 // mode when truncating to an integer value.
7936 MachineFunction *F = BB->getParent();
7937 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007938 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007939
7940 // Load the old value of the high byte of the control word...
7941 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007942 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007943 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007944 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007945
7946 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007947 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007948 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007949
7950 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007951 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007952
7953 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007954 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007955 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007956
7957 // Get the X86 opcode to use.
7958 unsigned Opc;
7959 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007960 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007961 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7962 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7963 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7964 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7965 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7966 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007967 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7968 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7969 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007970 }
7971
7972 X86AddressMode AM;
7973 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007974 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007975 AM.BaseType = X86AddressMode::RegBase;
7976 AM.Base.Reg = Op.getReg();
7977 } else {
7978 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007979 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007980 }
7981 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007982 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007983 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007984 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007985 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007986 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007987 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007988 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007989 AM.GV = Op.getGlobal();
7990 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007991 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007992 }
Chris Lattner52600972009-09-02 05:57:00 +00007993 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007994 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007995
7996 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00007997 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007998
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007999 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008000 return BB;
8001 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008002 // String/text processing lowering.
8003 case X86::PCMPISTRM128REG:
8004 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8005 case X86::PCMPISTRM128MEM:
8006 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8007 case X86::PCMPESTRM128REG:
8008 return EmitPCMP(MI, BB, 5, false /* in mem */);
8009 case X86::PCMPESTRM128MEM:
8010 return EmitPCMP(MI, BB, 5, true /* in mem */);
8011
8012 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008013 case X86::ATOMAND32:
8014 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008015 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008016 X86::LCMPXCHG32, X86::MOV32rr,
8017 X86::NOT32r, X86::EAX,
8018 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008019 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008020 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8021 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008022 X86::LCMPXCHG32, X86::MOV32rr,
8023 X86::NOT32r, X86::EAX,
8024 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008025 case X86::ATOMXOR32:
8026 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008027 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008028 X86::LCMPXCHG32, X86::MOV32rr,
8029 X86::NOT32r, X86::EAX,
8030 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008031 case X86::ATOMNAND32:
8032 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008033 X86::AND32ri, X86::MOV32rm,
8034 X86::LCMPXCHG32, X86::MOV32rr,
8035 X86::NOT32r, X86::EAX,
8036 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008037 case X86::ATOMMIN32:
8038 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8039 case X86::ATOMMAX32:
8040 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8041 case X86::ATOMUMIN32:
8042 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8043 case X86::ATOMUMAX32:
8044 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008045
8046 case X86::ATOMAND16:
8047 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8048 X86::AND16ri, X86::MOV16rm,
8049 X86::LCMPXCHG16, X86::MOV16rr,
8050 X86::NOT16r, X86::AX,
8051 X86::GR16RegisterClass);
8052 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008053 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008054 X86::OR16ri, X86::MOV16rm,
8055 X86::LCMPXCHG16, X86::MOV16rr,
8056 X86::NOT16r, X86::AX,
8057 X86::GR16RegisterClass);
8058 case X86::ATOMXOR16:
8059 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8060 X86::XOR16ri, X86::MOV16rm,
8061 X86::LCMPXCHG16, X86::MOV16rr,
8062 X86::NOT16r, X86::AX,
8063 X86::GR16RegisterClass);
8064 case X86::ATOMNAND16:
8065 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8066 X86::AND16ri, X86::MOV16rm,
8067 X86::LCMPXCHG16, X86::MOV16rr,
8068 X86::NOT16r, X86::AX,
8069 X86::GR16RegisterClass, true);
8070 case X86::ATOMMIN16:
8071 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8072 case X86::ATOMMAX16:
8073 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8074 case X86::ATOMUMIN16:
8075 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8076 case X86::ATOMUMAX16:
8077 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8078
8079 case X86::ATOMAND8:
8080 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8081 X86::AND8ri, X86::MOV8rm,
8082 X86::LCMPXCHG8, X86::MOV8rr,
8083 X86::NOT8r, X86::AL,
8084 X86::GR8RegisterClass);
8085 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008086 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008087 X86::OR8ri, X86::MOV8rm,
8088 X86::LCMPXCHG8, X86::MOV8rr,
8089 X86::NOT8r, X86::AL,
8090 X86::GR8RegisterClass);
8091 case X86::ATOMXOR8:
8092 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8093 X86::XOR8ri, X86::MOV8rm,
8094 X86::LCMPXCHG8, X86::MOV8rr,
8095 X86::NOT8r, X86::AL,
8096 X86::GR8RegisterClass);
8097 case X86::ATOMNAND8:
8098 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8099 X86::AND8ri, X86::MOV8rm,
8100 X86::LCMPXCHG8, X86::MOV8rr,
8101 X86::NOT8r, X86::AL,
8102 X86::GR8RegisterClass, true);
8103 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008104 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008105 case X86::ATOMAND64:
8106 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008107 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008108 X86::LCMPXCHG64, X86::MOV64rr,
8109 X86::NOT64r, X86::RAX,
8110 X86::GR64RegisterClass);
8111 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008112 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8113 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008114 X86::LCMPXCHG64, X86::MOV64rr,
8115 X86::NOT64r, X86::RAX,
8116 X86::GR64RegisterClass);
8117 case X86::ATOMXOR64:
8118 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008119 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008120 X86::LCMPXCHG64, X86::MOV64rr,
8121 X86::NOT64r, X86::RAX,
8122 X86::GR64RegisterClass);
8123 case X86::ATOMNAND64:
8124 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8125 X86::AND64ri32, X86::MOV64rm,
8126 X86::LCMPXCHG64, X86::MOV64rr,
8127 X86::NOT64r, X86::RAX,
8128 X86::GR64RegisterClass, true);
8129 case X86::ATOMMIN64:
8130 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8131 case X86::ATOMMAX64:
8132 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8133 case X86::ATOMUMIN64:
8134 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8135 case X86::ATOMUMAX64:
8136 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008137
8138 // This group does 64-bit operations on a 32-bit host.
8139 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008140 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008141 X86::AND32rr, X86::AND32rr,
8142 X86::AND32ri, X86::AND32ri,
8143 false);
8144 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008145 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 X86::OR32rr, X86::OR32rr,
8147 X86::OR32ri, X86::OR32ri,
8148 false);
8149 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008150 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008151 X86::XOR32rr, X86::XOR32rr,
8152 X86::XOR32ri, X86::XOR32ri,
8153 false);
8154 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008155 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008156 X86::AND32rr, X86::AND32rr,
8157 X86::AND32ri, X86::AND32ri,
8158 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008160 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161 X86::ADD32rr, X86::ADC32rr,
8162 X86::ADD32ri, X86::ADC32ri,
8163 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008164 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008165 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008166 X86::SUB32rr, X86::SBB32rr,
8167 X86::SUB32ri, X86::SBB32ri,
8168 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008169 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008170 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008171 X86::MOV32rr, X86::MOV32rr,
8172 X86::MOV32ri, X86::MOV32ri,
8173 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008174 case X86::VASTART_SAVE_XMM_REGS:
8175 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008176 }
8177}
8178
8179//===----------------------------------------------------------------------===//
8180// X86 Optimization Hooks
8181//===----------------------------------------------------------------------===//
8182
Dan Gohman475871a2008-07-27 21:46:04 +00008183void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008184 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008185 APInt &KnownZero,
8186 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008187 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008188 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008189 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008190 assert((Opc >= ISD::BUILTIN_OP_END ||
8191 Opc == ISD::INTRINSIC_WO_CHAIN ||
8192 Opc == ISD::INTRINSIC_W_CHAIN ||
8193 Opc == ISD::INTRINSIC_VOID) &&
8194 "Should use MaskedValueIsZero if you don't know whether Op"
8195 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008196
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008197 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008198 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008199 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008200 case X86ISD::ADD:
8201 case X86ISD::SUB:
8202 case X86ISD::SMUL:
8203 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008204 case X86ISD::INC:
8205 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008206 case X86ISD::OR:
8207 case X86ISD::XOR:
8208 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008209 // These nodes' second result is a boolean.
8210 if (Op.getResNo() == 0)
8211 break;
8212 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008213 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008214 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8215 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008216 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008217 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008218}
Chris Lattner259e97c2006-01-31 19:43:35 +00008219
Evan Cheng206ee9d2006-07-07 08:33:52 +00008220/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008221/// node is a GlobalAddress + offset.
8222bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8223 GlobalValue* &GA, int64_t &Offset) const{
8224 if (N->getOpcode() == X86ISD::Wrapper) {
8225 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008226 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008227 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008228 return true;
8229 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008230 }
Evan Chengad4196b2008-05-12 19:56:52 +00008231 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008232}
8233
Evan Chengad4196b2008-05-12 19:56:52 +00008234static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8235 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008236 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008237 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008238 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008239 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008240 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008241 return false;
8242}
8243
Nate Begeman9008ca62009-04-27 18:41:29 +00008244static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008245 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008246 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008247 SelectionDAG &DAG, MachineFrameInfo *MFI,
8248 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008249 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008250 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008251 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008252 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008253 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008254 return false;
8255 continue;
8256 }
8257
Dan Gohman475871a2008-07-27 21:46:04 +00008258 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008259 if (!Elt.getNode() ||
8260 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008261 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008262 if (!LDBase) {
8263 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008264 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008265 LDBase = cast<LoadSDNode>(Elt.getNode());
8266 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008267 continue;
8268 }
8269 if (Elt.getOpcode() == ISD::UNDEF)
8270 continue;
8271
Nate Begemanabc01992009-06-05 21:37:30 +00008272 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008273 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008274 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008275 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008276 }
8277 return true;
8278}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008279
8280/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8281/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8282/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008283/// order. In the case of v2i64, it will see if it can rewrite the
8284/// shuffle to be an appropriate build vector so it can take advantage of
8285// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008286static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008287 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008289 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008290 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008291 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8292 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008293
Eli Friedman7a5e5552009-06-07 06:52:44 +00008294 if (VT.getSizeInBits() != 128)
8295 return SDValue();
8296
Mon P Wang1e955802009-04-03 02:43:30 +00008297 // Try to combine a vector_shuffle into a 128-bit load.
8298 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008299 LoadSDNode *LD = NULL;
8300 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008301 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008302 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008303 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008304
Eli Friedman7a5e5552009-06-07 06:52:44 +00008305 if (LastLoadedElt == NumElems - 1) {
8306 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8307 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8308 LD->getSrcValue(), LD->getSrcValueOffset(),
8309 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008310 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008311 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008312 LD->isVolatile(), LD->getAlignment());
8313 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008314 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008315 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8316 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008317 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8318 }
8319 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008320}
Evan Chengd880b972008-05-09 21:53:03 +00008321
Chris Lattner83e6c992006-10-04 06:57:07 +00008322/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008323static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008324 const X86Subtarget *Subtarget) {
8325 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008326 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008327 // Get the LHS/RHS of the select.
8328 SDValue LHS = N->getOperand(1);
8329 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008330
Dan Gohman670e5392009-09-21 18:03:22 +00008331 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8332 // instructions have the peculiarity that if either operand is a NaN,
8333 // they chose what we call the RHS operand (and as such are not symmetric).
8334 // It happens that this matches the semantics of the common C idiom
8335 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008336 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008337 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008338 Cond.getOpcode() == ISD::SETCC) {
8339 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008340
Chris Lattner47b4ce82009-03-11 05:48:52 +00008341 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008342 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008343 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8344 switch (CC) {
8345 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008346 case ISD::SETULT:
8347 // This can be a min if we can prove that at least one of the operands
8348 // is not a nan.
8349 if (!FiniteOnlyFPMath()) {
8350 if (DAG.isKnownNeverNaN(RHS)) {
8351 // Put the potential NaN in the RHS so that SSE will preserve it.
8352 std::swap(LHS, RHS);
8353 } else if (!DAG.isKnownNeverNaN(LHS))
8354 break;
8355 }
8356 Opcode = X86ISD::FMIN;
8357 break;
8358 case ISD::SETOLE:
8359 // This can be a min if we can prove that at least one of the operands
8360 // is not a nan.
8361 if (!FiniteOnlyFPMath()) {
8362 if (DAG.isKnownNeverNaN(LHS)) {
8363 // Put the potential NaN in the RHS so that SSE will preserve it.
8364 std::swap(LHS, RHS);
8365 } else if (!DAG.isKnownNeverNaN(RHS))
8366 break;
8367 }
8368 Opcode = X86ISD::FMIN;
8369 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008370 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008371 // This can be a min, but if either operand is a NaN we need it to
8372 // preserve the original LHS.
8373 std::swap(LHS, RHS);
8374 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008375 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008376 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008377 Opcode = X86ISD::FMIN;
8378 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008379
Dan Gohman670e5392009-09-21 18:03:22 +00008380 case ISD::SETOGE:
8381 // This can be a max if we can prove that at least one of the operands
8382 // is not a nan.
8383 if (!FiniteOnlyFPMath()) {
8384 if (DAG.isKnownNeverNaN(LHS)) {
8385 // Put the potential NaN in the RHS so that SSE will preserve it.
8386 std::swap(LHS, RHS);
8387 } else if (!DAG.isKnownNeverNaN(RHS))
8388 break;
8389 }
8390 Opcode = X86ISD::FMAX;
8391 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008392 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008393 // This can be a max if we can prove that at least one of the operands
8394 // is not a nan.
8395 if (!FiniteOnlyFPMath()) {
8396 if (DAG.isKnownNeverNaN(RHS)) {
8397 // Put the potential NaN in the RHS so that SSE will preserve it.
8398 std::swap(LHS, RHS);
8399 } else if (!DAG.isKnownNeverNaN(LHS))
8400 break;
8401 }
8402 Opcode = X86ISD::FMAX;
8403 break;
8404 case ISD::SETUGE:
8405 // This can be a max, but if either operand is a NaN we need it to
8406 // preserve the original LHS.
8407 std::swap(LHS, RHS);
8408 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008409 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008410 case ISD::SETGE:
8411 Opcode = X86ISD::FMAX;
8412 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008413 }
Dan Gohman670e5392009-09-21 18:03:22 +00008414 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008415 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8416 switch (CC) {
8417 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008418 case ISD::SETOGE:
8419 // This can be a min if we can prove that at least one of the operands
8420 // is not a nan.
8421 if (!FiniteOnlyFPMath()) {
8422 if (DAG.isKnownNeverNaN(RHS)) {
8423 // Put the potential NaN in the RHS so that SSE will preserve it.
8424 std::swap(LHS, RHS);
8425 } else if (!DAG.isKnownNeverNaN(LHS))
8426 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008427 }
Dan Gohman670e5392009-09-21 18:03:22 +00008428 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008429 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008430 case ISD::SETUGT:
8431 // This can be a min if we can prove that at least one of the operands
8432 // is not a nan.
8433 if (!FiniteOnlyFPMath()) {
8434 if (DAG.isKnownNeverNaN(LHS)) {
8435 // Put the potential NaN in the RHS so that SSE will preserve it.
8436 std::swap(LHS, RHS);
8437 } else if (!DAG.isKnownNeverNaN(RHS))
8438 break;
8439 }
8440 Opcode = X86ISD::FMIN;
8441 break;
8442 case ISD::SETUGE:
8443 // This can be a min, but if either operand is a NaN we need it to
8444 // preserve the original LHS.
8445 std::swap(LHS, RHS);
8446 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008447 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008448 case ISD::SETGE:
8449 Opcode = X86ISD::FMIN;
8450 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008451
Dan Gohman670e5392009-09-21 18:03:22 +00008452 case ISD::SETULT:
8453 // This can be a max if we can prove that at least one of the operands
8454 // is not a nan.
8455 if (!FiniteOnlyFPMath()) {
8456 if (DAG.isKnownNeverNaN(LHS)) {
8457 // Put the potential NaN in the RHS so that SSE will preserve it.
8458 std::swap(LHS, RHS);
8459 } else if (!DAG.isKnownNeverNaN(RHS))
8460 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008461 }
Dan Gohman670e5392009-09-21 18:03:22 +00008462 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008463 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008464 case ISD::SETOLE:
8465 // This can be a max if we can prove that at least one of the operands
8466 // is not a nan.
8467 if (!FiniteOnlyFPMath()) {
8468 if (DAG.isKnownNeverNaN(RHS)) {
8469 // Put the potential NaN in the RHS so that SSE will preserve it.
8470 std::swap(LHS, RHS);
8471 } else if (!DAG.isKnownNeverNaN(LHS))
8472 break;
8473 }
8474 Opcode = X86ISD::FMAX;
8475 break;
8476 case ISD::SETULE:
8477 // This can be a max, but if either operand is a NaN we need it to
8478 // preserve the original LHS.
8479 std::swap(LHS, RHS);
8480 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008481 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008482 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008483 Opcode = X86ISD::FMAX;
8484 break;
8485 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008486 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008487
Chris Lattner47b4ce82009-03-11 05:48:52 +00008488 if (Opcode)
8489 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008490 }
Eric Christopherfd179292009-08-27 18:07:15 +00008491
Chris Lattnerd1980a52009-03-12 06:52:53 +00008492 // If this is a select between two integer constants, try to do some
8493 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008494 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8495 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008496 // Don't do this for crazy integer types.
8497 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8498 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008499 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008500 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008501
Chris Lattnercee56e72009-03-13 05:53:31 +00008502 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008503 // Efficiently invertible.
8504 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8505 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8506 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8507 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008508 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008509 }
Eric Christopherfd179292009-08-27 18:07:15 +00008510
Chris Lattnerd1980a52009-03-12 06:52:53 +00008511 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008512 if (FalseC->getAPIntValue() == 0 &&
8513 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008514 if (NeedsCondInvert) // Invert the condition if needed.
8515 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8516 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008517
Chris Lattnerd1980a52009-03-12 06:52:53 +00008518 // Zero extend the condition if needed.
8519 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008520
Chris Lattnercee56e72009-03-13 05:53:31 +00008521 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008522 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008523 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008524 }
Eric Christopherfd179292009-08-27 18:07:15 +00008525
Chris Lattner97a29a52009-03-13 05:22:11 +00008526 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008527 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008528 if (NeedsCondInvert) // Invert the condition if needed.
8529 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8530 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008531
Chris Lattner97a29a52009-03-13 05:22:11 +00008532 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008533 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8534 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008535 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008536 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008537 }
Eric Christopherfd179292009-08-27 18:07:15 +00008538
Chris Lattnercee56e72009-03-13 05:53:31 +00008539 // Optimize cases that will turn into an LEA instruction. This requires
8540 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008541 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008542 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008543 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008544
Chris Lattnercee56e72009-03-13 05:53:31 +00008545 bool isFastMultiplier = false;
8546 if (Diff < 10) {
8547 switch ((unsigned char)Diff) {
8548 default: break;
8549 case 1: // result = add base, cond
8550 case 2: // result = lea base( , cond*2)
8551 case 3: // result = lea base(cond, cond*2)
8552 case 4: // result = lea base( , cond*4)
8553 case 5: // result = lea base(cond, cond*4)
8554 case 8: // result = lea base( , cond*8)
8555 case 9: // result = lea base(cond, cond*8)
8556 isFastMultiplier = true;
8557 break;
8558 }
8559 }
Eric Christopherfd179292009-08-27 18:07:15 +00008560
Chris Lattnercee56e72009-03-13 05:53:31 +00008561 if (isFastMultiplier) {
8562 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8563 if (NeedsCondInvert) // Invert the condition if needed.
8564 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8565 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008566
Chris Lattnercee56e72009-03-13 05:53:31 +00008567 // Zero extend the condition if needed.
8568 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8569 Cond);
8570 // Scale the condition by the difference.
8571 if (Diff != 1)
8572 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8573 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008574
Chris Lattnercee56e72009-03-13 05:53:31 +00008575 // Add the base if non-zero.
8576 if (FalseC->getAPIntValue() != 0)
8577 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8578 SDValue(FalseC, 0));
8579 return Cond;
8580 }
Eric Christopherfd179292009-08-27 18:07:15 +00008581 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008582 }
8583 }
Eric Christopherfd179292009-08-27 18:07:15 +00008584
Dan Gohman475871a2008-07-27 21:46:04 +00008585 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008586}
8587
Chris Lattnerd1980a52009-03-12 06:52:53 +00008588/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8589static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8590 TargetLowering::DAGCombinerInfo &DCI) {
8591 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008592
Chris Lattnerd1980a52009-03-12 06:52:53 +00008593 // If the flag operand isn't dead, don't touch this CMOV.
8594 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8595 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008596
Chris Lattnerd1980a52009-03-12 06:52:53 +00008597 // If this is a select between two integer constants, try to do some
8598 // optimizations. Note that the operands are ordered the opposite of SELECT
8599 // operands.
8600 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8601 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8602 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8603 // larger than FalseC (the false value).
8604 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008605
Chris Lattnerd1980a52009-03-12 06:52:53 +00008606 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8607 CC = X86::GetOppositeBranchCondition(CC);
8608 std::swap(TrueC, FalseC);
8609 }
Eric Christopherfd179292009-08-27 18:07:15 +00008610
Chris Lattnerd1980a52009-03-12 06:52:53 +00008611 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008612 // This is efficient for any integer data type (including i8/i16) and
8613 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008614 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8615 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8617 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008618
Chris Lattnerd1980a52009-03-12 06:52:53 +00008619 // Zero extend the condition if needed.
8620 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008621
Chris Lattnerd1980a52009-03-12 06:52:53 +00008622 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8623 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008624 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008625 if (N->getNumValues() == 2) // Dead flag value?
8626 return DCI.CombineTo(N, Cond, SDValue());
8627 return Cond;
8628 }
Eric Christopherfd179292009-08-27 18:07:15 +00008629
Chris Lattnercee56e72009-03-13 05:53:31 +00008630 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8631 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008632 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8633 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008634 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8635 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008636
Chris Lattner97a29a52009-03-13 05:22:11 +00008637 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008638 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8639 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008640 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8641 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008642
Chris Lattner97a29a52009-03-13 05:22:11 +00008643 if (N->getNumValues() == 2) // Dead flag value?
8644 return DCI.CombineTo(N, Cond, SDValue());
8645 return Cond;
8646 }
Eric Christopherfd179292009-08-27 18:07:15 +00008647
Chris Lattnercee56e72009-03-13 05:53:31 +00008648 // Optimize cases that will turn into an LEA instruction. This requires
8649 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008650 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008651 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008652 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008653
Chris Lattnercee56e72009-03-13 05:53:31 +00008654 bool isFastMultiplier = false;
8655 if (Diff < 10) {
8656 switch ((unsigned char)Diff) {
8657 default: break;
8658 case 1: // result = add base, cond
8659 case 2: // result = lea base( , cond*2)
8660 case 3: // result = lea base(cond, cond*2)
8661 case 4: // result = lea base( , cond*4)
8662 case 5: // result = lea base(cond, cond*4)
8663 case 8: // result = lea base( , cond*8)
8664 case 9: // result = lea base(cond, cond*8)
8665 isFastMultiplier = true;
8666 break;
8667 }
8668 }
Eric Christopherfd179292009-08-27 18:07:15 +00008669
Chris Lattnercee56e72009-03-13 05:53:31 +00008670 if (isFastMultiplier) {
8671 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8672 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8674 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008675 // Zero extend the condition if needed.
8676 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8677 Cond);
8678 // Scale the condition by the difference.
8679 if (Diff != 1)
8680 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8681 DAG.getConstant(Diff, Cond.getValueType()));
8682
8683 // Add the base if non-zero.
8684 if (FalseC->getAPIntValue() != 0)
8685 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8686 SDValue(FalseC, 0));
8687 if (N->getNumValues() == 2) // Dead flag value?
8688 return DCI.CombineTo(N, Cond, SDValue());
8689 return Cond;
8690 }
Eric Christopherfd179292009-08-27 18:07:15 +00008691 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008692 }
8693 }
8694 return SDValue();
8695}
8696
8697
Evan Cheng0b0cd912009-03-28 05:57:29 +00008698/// PerformMulCombine - Optimize a single multiply with constant into two
8699/// in order to implement it with two cheaper instructions, e.g.
8700/// LEA + SHL, LEA + LEA.
8701static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8702 TargetLowering::DAGCombinerInfo &DCI) {
8703 if (DAG.getMachineFunction().
8704 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8705 return SDValue();
8706
8707 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8708 return SDValue();
8709
Owen Andersone50ed302009-08-10 22:56:29 +00008710 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008711 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008712 return SDValue();
8713
8714 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8715 if (!C)
8716 return SDValue();
8717 uint64_t MulAmt = C->getZExtValue();
8718 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8719 return SDValue();
8720
8721 uint64_t MulAmt1 = 0;
8722 uint64_t MulAmt2 = 0;
8723 if ((MulAmt % 9) == 0) {
8724 MulAmt1 = 9;
8725 MulAmt2 = MulAmt / 9;
8726 } else if ((MulAmt % 5) == 0) {
8727 MulAmt1 = 5;
8728 MulAmt2 = MulAmt / 5;
8729 } else if ((MulAmt % 3) == 0) {
8730 MulAmt1 = 3;
8731 MulAmt2 = MulAmt / 3;
8732 }
8733 if (MulAmt2 &&
8734 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8735 DebugLoc DL = N->getDebugLoc();
8736
8737 if (isPowerOf2_64(MulAmt2) &&
8738 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8739 // If second multiplifer is pow2, issue it first. We want the multiply by
8740 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8741 // is an add.
8742 std::swap(MulAmt1, MulAmt2);
8743
8744 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008745 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008746 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008747 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008748 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008749 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008750 DAG.getConstant(MulAmt1, VT));
8751
Eric Christopherfd179292009-08-27 18:07:15 +00008752 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008753 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008754 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008755 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008756 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008757 DAG.getConstant(MulAmt2, VT));
8758
8759 // Do not add new nodes to DAG combiner worklist.
8760 DCI.CombineTo(N, NewMul, false);
8761 }
8762 return SDValue();
8763}
8764
8765
Nate Begeman740ab032009-01-26 00:52:55 +00008766/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8767/// when possible.
8768static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8769 const X86Subtarget *Subtarget) {
8770 // On X86 with SSE2 support, we can transform this to a vector shift if
8771 // all elements are shifted by the same amount. We can't do this in legalize
8772 // because the a constant vector is typically transformed to a constant pool
8773 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008774 if (!Subtarget->hasSSE2())
8775 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008776
Owen Andersone50ed302009-08-10 22:56:29 +00008777 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008778 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008779 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008780
Mon P Wang3becd092009-01-28 08:12:05 +00008781 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008782 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008783 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008784 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008785 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8786 unsigned NumElts = VT.getVectorNumElements();
8787 unsigned i = 0;
8788 for (; i != NumElts; ++i) {
8789 SDValue Arg = ShAmtOp.getOperand(i);
8790 if (Arg.getOpcode() == ISD::UNDEF) continue;
8791 BaseShAmt = Arg;
8792 break;
8793 }
8794 for (; i != NumElts; ++i) {
8795 SDValue Arg = ShAmtOp.getOperand(i);
8796 if (Arg.getOpcode() == ISD::UNDEF) continue;
8797 if (Arg != BaseShAmt) {
8798 return SDValue();
8799 }
8800 }
8801 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008802 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008803 SDValue InVec = ShAmtOp.getOperand(0);
8804 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8805 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8806 unsigned i = 0;
8807 for (; i != NumElts; ++i) {
8808 SDValue Arg = InVec.getOperand(i);
8809 if (Arg.getOpcode() == ISD::UNDEF) continue;
8810 BaseShAmt = Arg;
8811 break;
8812 }
8813 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8814 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8815 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8816 if (C->getZExtValue() == SplatIdx)
8817 BaseShAmt = InVec.getOperand(1);
8818 }
8819 }
8820 if (BaseShAmt.getNode() == 0)
8821 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8822 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008823 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008824 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008825
Mon P Wangefa42202009-09-03 19:56:25 +00008826 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008827 if (EltVT.bitsGT(MVT::i32))
8828 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8829 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008830 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008831
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008832 // The shift amount is identical so we can do a vector shift.
8833 SDValue ValOp = N->getOperand(0);
8834 switch (N->getOpcode()) {
8835 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008836 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008837 break;
8838 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008839 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008840 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008842 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008843 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008844 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008845 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008846 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008847 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008848 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008849 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008850 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008851 break;
8852 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008853 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008854 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008855 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008856 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008857 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008858 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008859 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008860 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008861 break;
8862 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008863 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008864 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008865 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008866 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008867 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008868 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008869 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008870 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008871 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008872 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008873 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008874 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008875 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008876 }
8877 return SDValue();
8878}
8879
Chris Lattner149a4e52008-02-22 02:09:43 +00008880/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008881static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008882 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008883 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8884 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008885 // A preferable solution to the general problem is to figure out the right
8886 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008887
8888 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008889 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008890 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008891 if (VT.getSizeInBits() != 64)
8892 return SDValue();
8893
Devang Patel578efa92009-06-05 21:57:13 +00008894 const Function *F = DAG.getMachineFunction().getFunction();
8895 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008896 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008897 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008898 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008900 isa<LoadSDNode>(St->getValue()) &&
8901 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8902 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008903 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008904 LoadSDNode *Ld = 0;
8905 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008906 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008907 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008908 // Must be a store of a load. We currently handle two cases: the load
8909 // is a direct child, and it's under an intervening TokenFactor. It is
8910 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008911 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008912 Ld = cast<LoadSDNode>(St->getChain());
8913 else if (St->getValue().hasOneUse() &&
8914 ChainVal->getOpcode() == ISD::TokenFactor) {
8915 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008916 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008917 TokenFactorIndex = i;
8918 Ld = cast<LoadSDNode>(St->getValue());
8919 } else
8920 Ops.push_back(ChainVal->getOperand(i));
8921 }
8922 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008923
Evan Cheng536e6672009-03-12 05:59:15 +00008924 if (!Ld || !ISD::isNormalLoad(Ld))
8925 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008926
Evan Cheng536e6672009-03-12 05:59:15 +00008927 // If this is not the MMX case, i.e. we are just turning i64 load/store
8928 // into f64 load/store, avoid the transformation if there are multiple
8929 // uses of the loaded value.
8930 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8931 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008932
Evan Cheng536e6672009-03-12 05:59:15 +00008933 DebugLoc LdDL = Ld->getDebugLoc();
8934 DebugLoc StDL = N->getDebugLoc();
8935 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8936 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8937 // pair instead.
8938 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008939 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008940 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8941 Ld->getBasePtr(), Ld->getSrcValue(),
8942 Ld->getSrcValueOffset(), Ld->isVolatile(),
8943 Ld->getAlignment());
8944 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008945 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008946 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008947 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008948 Ops.size());
8949 }
Evan Cheng536e6672009-03-12 05:59:15 +00008950 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008951 St->getSrcValue(), St->getSrcValueOffset(),
8952 St->isVolatile(), St->getAlignment());
8953 }
Evan Cheng536e6672009-03-12 05:59:15 +00008954
8955 // Otherwise, lower to two pairs of 32-bit loads / stores.
8956 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008957 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8958 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008959
Owen Anderson825b72b2009-08-11 20:47:22 +00008960 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008961 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8962 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008963 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008964 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8965 Ld->isVolatile(),
8966 MinAlign(Ld->getAlignment(), 4));
8967
8968 SDValue NewChain = LoLd.getValue(1);
8969 if (TokenFactorIndex != -1) {
8970 Ops.push_back(LoLd);
8971 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008972 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008973 Ops.size());
8974 }
8975
8976 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008977 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8978 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008979
8980 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8981 St->getSrcValue(), St->getSrcValueOffset(),
8982 St->isVolatile(), St->getAlignment());
8983 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8984 St->getSrcValue(),
8985 St->getSrcValueOffset() + 4,
8986 St->isVolatile(),
8987 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008988 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008989 }
Dan Gohman475871a2008-07-27 21:46:04 +00008990 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008991}
8992
Chris Lattner6cf73262008-01-25 06:14:17 +00008993/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8994/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008995static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008996 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8997 // F[X]OR(0.0, x) -> x
8998 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008999 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9000 if (C->getValueAPF().isPosZero())
9001 return N->getOperand(1);
9002 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9003 if (C->getValueAPF().isPosZero())
9004 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009005 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009006}
9007
9008/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009009static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009010 // FAND(0.0, x) -> 0.0
9011 // FAND(x, 0.0) -> 0.0
9012 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9013 if (C->getValueAPF().isPosZero())
9014 return N->getOperand(0);
9015 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9016 if (C->getValueAPF().isPosZero())
9017 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009018 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009019}
9020
Dan Gohmane5af2d32009-01-29 01:59:02 +00009021static SDValue PerformBTCombine(SDNode *N,
9022 SelectionDAG &DAG,
9023 TargetLowering::DAGCombinerInfo &DCI) {
9024 // BT ignores high bits in the bit index operand.
9025 SDValue Op1 = N->getOperand(1);
9026 if (Op1.hasOneUse()) {
9027 unsigned BitWidth = Op1.getValueSizeInBits();
9028 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9029 APInt KnownZero, KnownOne;
9030 TargetLowering::TargetLoweringOpt TLO(DAG);
9031 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9032 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9033 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9034 DCI.CommitTargetLoweringOpt(TLO);
9035 }
9036 return SDValue();
9037}
Chris Lattner83e6c992006-10-04 06:57:07 +00009038
Eli Friedman7a5e5552009-06-07 06:52:44 +00009039static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9040 SDValue Op = N->getOperand(0);
9041 if (Op.getOpcode() == ISD::BIT_CONVERT)
9042 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009043 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009044 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009045 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009046 OpVT.getVectorElementType().getSizeInBits()) {
9047 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9048 }
9049 return SDValue();
9050}
9051
Owen Anderson99177002009-06-29 18:04:45 +00009052// On X86 and X86-64, atomic operations are lowered to locked instructions.
9053// Locked instructions, in turn, have implicit fence semantics (all memory
9054// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009055// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009056// fence-atomic-fence.
9057static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9058 SDValue atomic = N->getOperand(0);
9059 switch (atomic.getOpcode()) {
9060 case ISD::ATOMIC_CMP_SWAP:
9061 case ISD::ATOMIC_SWAP:
9062 case ISD::ATOMIC_LOAD_ADD:
9063 case ISD::ATOMIC_LOAD_SUB:
9064 case ISD::ATOMIC_LOAD_AND:
9065 case ISD::ATOMIC_LOAD_OR:
9066 case ISD::ATOMIC_LOAD_XOR:
9067 case ISD::ATOMIC_LOAD_NAND:
9068 case ISD::ATOMIC_LOAD_MIN:
9069 case ISD::ATOMIC_LOAD_MAX:
9070 case ISD::ATOMIC_LOAD_UMIN:
9071 case ISD::ATOMIC_LOAD_UMAX:
9072 break;
9073 default:
9074 return SDValue();
9075 }
Eric Christopherfd179292009-08-27 18:07:15 +00009076
Owen Anderson99177002009-06-29 18:04:45 +00009077 SDValue fence = atomic.getOperand(0);
9078 if (fence.getOpcode() != ISD::MEMBARRIER)
9079 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009080
Owen Anderson99177002009-06-29 18:04:45 +00009081 switch (atomic.getOpcode()) {
9082 case ISD::ATOMIC_CMP_SWAP:
9083 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9084 atomic.getOperand(1), atomic.getOperand(2),
9085 atomic.getOperand(3));
9086 case ISD::ATOMIC_SWAP:
9087 case ISD::ATOMIC_LOAD_ADD:
9088 case ISD::ATOMIC_LOAD_SUB:
9089 case ISD::ATOMIC_LOAD_AND:
9090 case ISD::ATOMIC_LOAD_OR:
9091 case ISD::ATOMIC_LOAD_XOR:
9092 case ISD::ATOMIC_LOAD_NAND:
9093 case ISD::ATOMIC_LOAD_MIN:
9094 case ISD::ATOMIC_LOAD_MAX:
9095 case ISD::ATOMIC_LOAD_UMIN:
9096 case ISD::ATOMIC_LOAD_UMAX:
9097 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9098 atomic.getOperand(1), atomic.getOperand(2));
9099 default:
9100 return SDValue();
9101 }
9102}
9103
Dan Gohman475871a2008-07-27 21:46:04 +00009104SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009105 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009106 SelectionDAG &DAG = DCI.DAG;
9107 switch (N->getOpcode()) {
9108 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009109 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009110 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009111 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009112 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009113 case ISD::SHL:
9114 case ISD::SRA:
9115 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009116 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009117 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009118 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9119 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009120 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009121 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009122 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009123 }
9124
Dan Gohman475871a2008-07-27 21:46:04 +00009125 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009126}
9127
Evan Cheng60c07e12006-07-05 22:17:51 +00009128//===----------------------------------------------------------------------===//
9129// X86 Inline Assembly Support
9130//===----------------------------------------------------------------------===//
9131
Chris Lattnerb8105652009-07-20 17:51:36 +00009132static bool LowerToBSwap(CallInst *CI) {
9133 // FIXME: this should verify that we are targetting a 486 or better. If not,
9134 // we will turn this bswap into something that will be lowered to logical ops
9135 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9136 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009137
Chris Lattnerb8105652009-07-20 17:51:36 +00009138 // Verify this is a simple bswap.
9139 if (CI->getNumOperands() != 2 ||
9140 CI->getType() != CI->getOperand(1)->getType() ||
9141 !CI->getType()->isInteger())
9142 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009143
Chris Lattnerb8105652009-07-20 17:51:36 +00009144 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9145 if (!Ty || Ty->getBitWidth() % 16 != 0)
9146 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009147
Chris Lattnerb8105652009-07-20 17:51:36 +00009148 // Okay, we can do this xform, do so now.
9149 const Type *Tys[] = { Ty };
9150 Module *M = CI->getParent()->getParent()->getParent();
9151 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009152
Chris Lattnerb8105652009-07-20 17:51:36 +00009153 Value *Op = CI->getOperand(1);
9154 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009155
Chris Lattnerb8105652009-07-20 17:51:36 +00009156 CI->replaceAllUsesWith(Op);
9157 CI->eraseFromParent();
9158 return true;
9159}
9160
9161bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9162 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9163 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9164
9165 std::string AsmStr = IA->getAsmString();
9166
9167 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9168 std::vector<std::string> AsmPieces;
9169 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9170
9171 switch (AsmPieces.size()) {
9172 default: return false;
9173 case 1:
9174 AsmStr = AsmPieces[0];
9175 AsmPieces.clear();
9176 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9177
9178 // bswap $0
9179 if (AsmPieces.size() == 2 &&
9180 (AsmPieces[0] == "bswap" ||
9181 AsmPieces[0] == "bswapq" ||
9182 AsmPieces[0] == "bswapl") &&
9183 (AsmPieces[1] == "$0" ||
9184 AsmPieces[1] == "${0:q}")) {
9185 // No need to check constraints, nothing other than the equivalent of
9186 // "=r,0" would be valid here.
9187 return LowerToBSwap(CI);
9188 }
9189 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009190 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009191 AsmPieces.size() == 3 &&
9192 AsmPieces[0] == "rorw" &&
9193 AsmPieces[1] == "$$8," &&
9194 AsmPieces[2] == "${0:w}" &&
9195 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9196 return LowerToBSwap(CI);
9197 }
9198 break;
9199 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009200 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009201 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009202 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9203 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9204 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9205 std::vector<std::string> Words;
9206 SplitString(AsmPieces[0], Words, " \t");
9207 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9208 Words.clear();
9209 SplitString(AsmPieces[1], Words, " \t");
9210 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9211 Words.clear();
9212 SplitString(AsmPieces[2], Words, " \t,");
9213 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9214 Words[2] == "%edx") {
9215 return LowerToBSwap(CI);
9216 }
9217 }
9218 }
9219 }
9220 break;
9221 }
9222 return false;
9223}
9224
9225
9226
Chris Lattnerf4dff842006-07-11 02:54:03 +00009227/// getConstraintType - Given a constraint letter, return the type of
9228/// constraint it is for this target.
9229X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009230X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9231 if (Constraint.size() == 1) {
9232 switch (Constraint[0]) {
9233 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009234 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009235 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009236 case 'r':
9237 case 'R':
9238 case 'l':
9239 case 'q':
9240 case 'Q':
9241 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009242 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009243 case 'Y':
9244 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009245 case 'e':
9246 case 'Z':
9247 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009248 default:
9249 break;
9250 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009251 }
Chris Lattner4234f572007-03-25 02:14:49 +00009252 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009253}
9254
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009255/// LowerXConstraint - try to replace an X constraint, which matches anything,
9256/// with another that has more specific requirements based on the type of the
9257/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009258const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009259LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009260 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9261 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009262 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009263 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009264 return "Y";
9265 if (Subtarget->hasSSE1())
9266 return "x";
9267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009268
Chris Lattner5e764232008-04-26 23:02:14 +00009269 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009270}
9271
Chris Lattner48884cd2007-08-25 00:47:38 +00009272/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9273/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009274void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009275 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009276 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009277 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009278 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009279 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009280
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009281 switch (Constraint) {
9282 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009283 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009284 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009285 if (C->getZExtValue() <= 31) {
9286 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009287 break;
9288 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009289 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009290 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009291 case 'J':
9292 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009293 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009294 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9295 break;
9296 }
9297 }
9298 return;
9299 case 'K':
9300 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009301 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009302 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9303 break;
9304 }
9305 }
9306 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009307 case 'N':
9308 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009309 if (C->getZExtValue() <= 255) {
9310 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009311 break;
9312 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009313 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009314 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009315 case 'e': {
9316 // 32-bit signed value
9317 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9318 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009319 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9320 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009321 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009322 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009323 break;
9324 }
9325 // FIXME gcc accepts some relocatable values here too, but only in certain
9326 // memory models; it's complicated.
9327 }
9328 return;
9329 }
9330 case 'Z': {
9331 // 32-bit unsigned value
9332 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9333 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009334 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9335 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009336 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9337 break;
9338 }
9339 }
9340 // FIXME gcc accepts some relocatable values here too, but only in certain
9341 // memory models; it's complicated.
9342 return;
9343 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009344 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009345 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009346 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009347 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009349 break;
9350 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009351
Chris Lattnerdc43a882007-05-03 16:52:29 +00009352 // If we are in non-pic codegen mode, we allow the address of a global (with
9353 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009354 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009355 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009356
Chris Lattner49921962009-05-08 18:23:14 +00009357 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9358 while (1) {
9359 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9360 Offset += GA->getOffset();
9361 break;
9362 } else if (Op.getOpcode() == ISD::ADD) {
9363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9364 Offset += C->getZExtValue();
9365 Op = Op.getOperand(0);
9366 continue;
9367 }
9368 } else if (Op.getOpcode() == ISD::SUB) {
9369 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9370 Offset += -C->getZExtValue();
9371 Op = Op.getOperand(0);
9372 continue;
9373 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009374 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009375
Chris Lattner49921962009-05-08 18:23:14 +00009376 // Otherwise, this isn't something we can handle, reject it.
9377 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009378 }
Eric Christopherfd179292009-08-27 18:07:15 +00009379
Chris Lattner36c25012009-07-10 07:34:39 +00009380 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009381 // If we require an extra load to get this address, as in PIC mode, we
9382 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009383 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9384 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009385 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009386
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009387 if (hasMemory)
9388 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9389 else
9390 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009391 Result = Op;
9392 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009393 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009394 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009395
Gabor Greifba36cb52008-08-28 21:40:38 +00009396 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009397 Ops.push_back(Result);
9398 return;
9399 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009400 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9401 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009402}
9403
Chris Lattner259e97c2006-01-31 19:43:35 +00009404std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009405getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009406 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009407 if (Constraint.size() == 1) {
9408 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009409 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009410 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009411 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009413 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009414 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9415 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9416 X86::R10D,X86::R11D,X86::R12D,
9417 X86::R13D,X86::R14D,X86::R15D,
9418 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009419 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009420 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9421 X86::SI, X86::DI, X86::R8W,X86::R9W,
9422 X86::R10W,X86::R11W,X86::R12W,
9423 X86::R13W,X86::R14W,X86::R15W,
9424 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009425 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009426 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9427 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9428 X86::R10B,X86::R11B,X86::R12B,
9429 X86::R13B,X86::R14B,X86::R15B,
9430 X86::BPL, X86::SPL, 0);
9431
Owen Anderson825b72b2009-08-11 20:47:22 +00009432 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009433 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9434 X86::RSI, X86::RDI, X86::R8, X86::R9,
9435 X86::R10, X86::R11, X86::R12,
9436 X86::R13, X86::R14, X86::R15,
9437 X86::RBP, X86::RSP, 0);
9438
9439 break;
9440 }
Eric Christopherfd179292009-08-27 18:07:15 +00009441 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009442 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009443 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009444 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009445 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009446 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009447 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009448 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009450 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9451 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009452 }
9453 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009454
Chris Lattner1efa40f2006-02-22 00:56:39 +00009455 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009456}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009457
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009458std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009459X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009460 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009461 // First, see if this is a constraint that directly corresponds to an LLVM
9462 // register class.
9463 if (Constraint.size() == 1) {
9464 // GCC Constraint Letters
9465 switch (Constraint[0]) {
9466 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009467 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009468 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009470 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009471 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009472 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009473 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009474 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009475 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009476 case 'R': // LEGACY_REGS
9477 if (VT == MVT::i8)
9478 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9479 if (VT == MVT::i16)
9480 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9481 if (VT == MVT::i32 || !Subtarget->is64Bit())
9482 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9483 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009484 case 'f': // FP Stack registers.
9485 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9486 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009487 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009488 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009489 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009490 return std::make_pair(0U, X86::RFP64RegisterClass);
9491 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009492 case 'y': // MMX_REGS if MMX allowed.
9493 if (!Subtarget->hasMMX()) break;
9494 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009495 case 'Y': // SSE_REGS if SSE2 allowed
9496 if (!Subtarget->hasSSE2()) break;
9497 // FALL THROUGH.
9498 case 'x': // SSE_REGS if SSE1 allowed
9499 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009500
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009502 default: break;
9503 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009504 case MVT::f32:
9505 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009506 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 case MVT::f64:
9508 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009509 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009510 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 case MVT::v16i8:
9512 case MVT::v8i16:
9513 case MVT::v4i32:
9514 case MVT::v2i64:
9515 case MVT::v4f32:
9516 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009517 return std::make_pair(0U, X86::VR128RegisterClass);
9518 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009519 break;
9520 }
9521 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009522
Chris Lattnerf76d1802006-07-31 23:26:50 +00009523 // Use the default implementation in TargetLowering to convert the register
9524 // constraint into a member of a register class.
9525 std::pair<unsigned, const TargetRegisterClass*> Res;
9526 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009527
9528 // Not found as a standard register?
9529 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009530 // Map st(0) -> st(7) -> ST0
9531 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9532 tolower(Constraint[1]) == 's' &&
9533 tolower(Constraint[2]) == 't' &&
9534 Constraint[3] == '(' &&
9535 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9536 Constraint[5] == ')' &&
9537 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009538
Chris Lattner56d77c72009-09-13 22:41:48 +00009539 Res.first = X86::ST0+Constraint[4]-'0';
9540 Res.second = X86::RFP80RegisterClass;
9541 return Res;
9542 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009543
Chris Lattner56d77c72009-09-13 22:41:48 +00009544 // GCC allows "st(0)" to be called just plain "st".
Chris Lattner1a60aa72006-10-31 19:42:44 +00009545 if (StringsEqualNoCase("{st}", Constraint)) {
9546 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009547 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009548 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009549 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009550
9551 // flags -> EFLAGS
9552 if (StringsEqualNoCase("{flags}", Constraint)) {
9553 Res.first = X86::EFLAGS;
9554 Res.second = X86::CCRRegisterClass;
9555 return Res;
9556 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009557
Dale Johannesen330169f2008-11-13 21:52:36 +00009558 // 'A' means EAX + EDX.
9559 if (Constraint == "A") {
9560 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009561 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009562 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009563 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009564 return Res;
9565 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009566
Chris Lattnerf76d1802006-07-31 23:26:50 +00009567 // Otherwise, check to see if this is a register class of the wrong value
9568 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9569 // turn into {ax},{dx}.
9570 if (Res.second->hasType(VT))
9571 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009572
Chris Lattnerf76d1802006-07-31 23:26:50 +00009573 // All of the single-register GCC register classes map their values onto
9574 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9575 // really want an 8-bit or 32-bit register, map to the appropriate register
9576 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009577 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009578 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009579 unsigned DestReg = 0;
9580 switch (Res.first) {
9581 default: break;
9582 case X86::AX: DestReg = X86::AL; break;
9583 case X86::DX: DestReg = X86::DL; break;
9584 case X86::CX: DestReg = X86::CL; break;
9585 case X86::BX: DestReg = X86::BL; break;
9586 }
9587 if (DestReg) {
9588 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009589 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009590 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009592 unsigned DestReg = 0;
9593 switch (Res.first) {
9594 default: break;
9595 case X86::AX: DestReg = X86::EAX; break;
9596 case X86::DX: DestReg = X86::EDX; break;
9597 case X86::CX: DestReg = X86::ECX; break;
9598 case X86::BX: DestReg = X86::EBX; break;
9599 case X86::SI: DestReg = X86::ESI; break;
9600 case X86::DI: DestReg = X86::EDI; break;
9601 case X86::BP: DestReg = X86::EBP; break;
9602 case X86::SP: DestReg = X86::ESP; break;
9603 }
9604 if (DestReg) {
9605 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009606 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009607 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009609 unsigned DestReg = 0;
9610 switch (Res.first) {
9611 default: break;
9612 case X86::AX: DestReg = X86::RAX; break;
9613 case X86::DX: DestReg = X86::RDX; break;
9614 case X86::CX: DestReg = X86::RCX; break;
9615 case X86::BX: DestReg = X86::RBX; break;
9616 case X86::SI: DestReg = X86::RSI; break;
9617 case X86::DI: DestReg = X86::RDI; break;
9618 case X86::BP: DestReg = X86::RBP; break;
9619 case X86::SP: DestReg = X86::RSP; break;
9620 }
9621 if (DestReg) {
9622 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009623 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009624 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009625 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009626 } else if (Res.second == X86::FR32RegisterClass ||
9627 Res.second == X86::FR64RegisterClass ||
9628 Res.second == X86::VR128RegisterClass) {
9629 // Handle references to XMM physical registers that got mapped into the
9630 // wrong class. This can happen with constraints like {xmm0} where the
9631 // target independent register mapper will just pick the first match it can
9632 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009633 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009634 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009636 Res.second = X86::FR64RegisterClass;
9637 else if (X86::VR128RegisterClass->hasType(VT))
9638 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009639 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009640
Chris Lattnerf76d1802006-07-31 23:26:50 +00009641 return Res;
9642}
Mon P Wang0c397192008-10-30 08:01:45 +00009643
9644//===----------------------------------------------------------------------===//
9645// X86 Widen vector type
9646//===----------------------------------------------------------------------===//
9647
9648/// getWidenVectorType: given a vector type, returns the type to widen
9649/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009650/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009651/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009652/// scalarizing vs using the wider vector type.
9653
Owen Andersone50ed302009-08-10 22:56:29 +00009654EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009655 assert(VT.isVector());
9656 if (isTypeLegal(VT))
9657 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009658
Mon P Wang0c397192008-10-30 08:01:45 +00009659 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9660 // type based on element type. This would speed up our search (though
9661 // it may not be worth it since the size of the list is relatively
9662 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009663 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009664 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009665
Mon P Wang0c397192008-10-30 08:01:45 +00009666 // On X86, it make sense to widen any vector wider than 1
9667 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009669
Owen Anderson825b72b2009-08-11 20:47:22 +00009670 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9671 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9672 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009673
9674 if (isTypeLegal(SVT) &&
9675 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009676 SVT.getVectorNumElements() > NElts)
9677 return SVT;
9678 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009679 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009680}