blob: ffa077fe5da0564b70d87664c4b69ce39ec5aca2 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakaf8941992013-05-20 18:07:43 +000046static cl::opt<bool>
Akira Hatanaka2591b5c2013-05-21 17:17:59 +000047NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanakaf8941992013-05-20 18:07:43 +000048 cl::desc("MIPS: Don't trap on integer division by zero."),
49 cl::init(false));
50
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000051static const uint16_t O32IntRegs[4] = {
52 Mips::A0, Mips::A1, Mips::A2, Mips::A3
53};
54
55static const uint16_t Mips64IntRegs[8] = {
56 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
57 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
58};
59
60static const uint16_t Mips64DPRegs[8] = {
61 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
62 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
63};
64
Jia Liubb481f82012-02-28 07:46:26 +000065// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000066// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000067// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000068static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000069 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000070 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071
Akira Hatanakad6bc5232011-12-05 21:26:34 +000072 Size = CountPopulation_64(I);
Michael J. Spencerc6af2432013-05-24 22:23:49 +000073 Pos = countTrailingZeros(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000074 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000075}
76
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000077SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000078 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
79 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
80}
81
Akira Hatanaka6b28b802012-11-21 20:26:38 +000082static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
83 EVT Ty = Op.getValueType();
84
85 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
Andrew Trickac6d9be2013-05-25 02:42:55 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(Op), Ty, 0,
Akira Hatanaka6b28b802012-11-21 20:26:38 +000087 Flag);
88 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
89 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
90 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
91 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
92 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
93 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
94 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
95 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
96 N->getOffset(), Flag);
97
98 llvm_unreachable("Unexpected node type.");
99 return SDValue();
100}
101
102static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000103 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000104 EVT Ty = Op.getValueType();
105 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
106 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
107 return DAG.getNode(ISD::ADD, DL, Ty,
108 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
109 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
110}
111
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000112SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
113 bool HasMips64) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000114 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000115 EVT Ty = Op.getValueType();
116 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000117 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000118 getTargetNode(Op, DAG, GOTFlag));
119 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
120 MachinePointerInfo::getGOT(), false, false, false,
121 0);
122 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
123 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
124 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
125}
126
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000127SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
128 unsigned Flag) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000129 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000130 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000131 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000132 getTargetNode(Op, DAG, Flag));
133 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
134 MachinePointerInfo::getGOT(), false, false, false, 0);
135}
136
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000137SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
138 unsigned HiFlag,
139 unsigned LoFlag) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000140 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000141 EVT Ty = Op.getValueType();
142 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000143 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000144 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
145 getTargetNode(Op, DAG, LoFlag));
146 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
147 MachinePointerInfo::getGOT(), false, false, false, 0);
148}
149
Chris Lattnerf0144122009-07-28 03:13:23 +0000150const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
151 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000152 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000153 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Hi: return "MipsISD::Hi";
155 case MipsISD::Lo: return "MipsISD::Lo";
156 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000157 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000158 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000159 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000160 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
161 case MipsISD::FPCmp: return "MipsISD::FPCmp";
162 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
163 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000164 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakadd958922013-03-30 01:14:04 +0000165 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
166 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
167 case MipsISD::Mult: return "MipsISD::Mult";
168 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000169 case MipsISD::MAdd: return "MipsISD::MAdd";
170 case MipsISD::MAddu: return "MipsISD::MAddu";
171 case MipsISD::MSub: return "MipsISD::MSub";
172 case MipsISD::MSubu: return "MipsISD::MSubu";
173 case MipsISD::DivRem: return "MipsISD::DivRem";
174 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000175 case MipsISD::DivRem16: return "MipsISD::DivRem16";
176 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000177 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
178 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000179 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000180 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000181 case MipsISD::Ext: return "MipsISD::Ext";
182 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000183 case MipsISD::LWL: return "MipsISD::LWL";
184 case MipsISD::LWR: return "MipsISD::LWR";
185 case MipsISD::SWL: return "MipsISD::SWL";
186 case MipsISD::SWR: return "MipsISD::SWR";
187 case MipsISD::LDL: return "MipsISD::LDL";
188 case MipsISD::LDR: return "MipsISD::LDR";
189 case MipsISD::SDL: return "MipsISD::SDL";
190 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000191 case MipsISD::EXTP: return "MipsISD::EXTP";
192 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
193 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
194 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
195 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
196 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
197 case MipsISD::SHILO: return "MipsISD::SHILO";
198 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
199 case MipsISD::MULT: return "MipsISD::MULT";
200 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000201 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000202 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
203 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
204 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000205 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
206 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
207 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000208 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
209 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000210 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 }
212}
213
214MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000215MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000216 : TargetLowering(TM, new MipsTargetObjectFile()),
217 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000218 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
219 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000221 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000222 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000223 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
227 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
228 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Eli Friedman6055a6a2009-07-17 04:07:24 +0000230 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
232 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000233
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 // Used by legalize types to correctly generate the setcc result.
235 // Without this, every float setcc comes with a AND/OR with the result,
236 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000237 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000239
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000240 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000241 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000243 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
245 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
246 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
247 setOperationAction(ISD::SELECT, MVT::f32, Custom);
248 setOperationAction(ISD::SELECT, MVT::f64, Custom);
249 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000250 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
251 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000252 setOperationAction(ISD::SETCC, MVT::f32, Custom);
253 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000255 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000258 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000259
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000260 if (!TM.Options.NoNaNsFPMath) {
261 setOperationAction(ISD::FABS, MVT::f32, Custom);
262 setOperationAction(ISD::FABS, MVT::f64, Custom);
263 }
264
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000265 if (HasMips64) {
266 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
267 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
269 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
270 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
271 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000272 setOperationAction(ISD::LOAD, MVT::i64, Custom);
273 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000274 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000275 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000276
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000277 if (!HasMips64) {
278 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
281 }
282
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000283 setOperationAction(ISD::ADD, MVT::i32, Custom);
284 if (HasMips64)
285 setOperationAction(ISD::ADD, MVT::i64, Custom);
286
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000287 setOperationAction(ISD::SDIV, MVT::i32, Expand);
288 setOperationAction(ISD::SREM, MVT::i32, Expand);
289 setOperationAction(ISD::UDIV, MVT::i32, Expand);
290 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000291 setOperationAction(ISD::SDIV, MVT::i64, Expand);
292 setOperationAction(ISD::SREM, MVT::i64, Expand);
293 setOperationAction(ISD::UDIV, MVT::i64, Expand);
294 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000295
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000296 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000297 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
298 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
299 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
300 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
302 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000303 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000305 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
307 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000308 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000310 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000311 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
314 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000316 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000317 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
318 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000319
Akira Hatanaka56633442011-09-20 23:53:09 +0000320 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000321 setOperationAction(ISD::ROTR, MVT::i32, Expand);
322
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000323 if (!Subtarget->hasMips64r2())
324 setOperationAction(ISD::ROTR, MVT::i64, Expand);
325
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000327 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000329 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000330 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
331 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
333 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000334 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FLOG, MVT::f32, Expand);
336 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
337 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
338 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000339 setOperationAction(ISD::FMA, MVT::f32, Expand);
340 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000341 setOperationAction(ISD::FREM, MVT::f32, Expand);
342 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000343
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000344 if (!TM.Options.NoNaNsFPMath) {
345 setOperationAction(ISD::FNEG, MVT::f32, Expand);
346 setOperationAction(ISD::FNEG, MVT::f64, Expand);
347 }
348
Akira Hatanaka544cc212013-01-30 00:26:49 +0000349 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
350
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000351 setOperationAction(ISD::VAARG, MVT::Other, Expand);
352 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
353 setOperationAction(ISD::VAEND, MVT::Other, Expand);
354
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000355 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
357 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000358
Jia Liubb481f82012-02-28 07:46:26 +0000359 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
360 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
361 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
362 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000363
Eli Friedman26689ac2011-08-03 21:06:02 +0000364 setInsertFencesForAtomic(true);
365
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000366 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000369 }
370
Akira Hatanakac79507a2011-12-21 00:20:27 +0000371 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000373 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
374 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000375
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000376 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000378 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
379 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000380
Akira Hatanaka7664f052012-06-02 00:04:42 +0000381 if (HasMips64) {
382 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
383 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
384 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
385 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
386 }
387
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000388 setTargetDAGCombine(ISD::SDIVREM);
389 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000390 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000391 setTargetDAGCombine(ISD::AND);
392 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000393 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000395 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000396
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000397 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000398
Akira Hatanaka590baca2012-02-02 03:13:40 +0000399 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
400 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000401
Jim Grosbach3450f802013-02-20 21:13:59 +0000402 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000403}
404
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000405const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
406 if (TM.getSubtargetImpl()->inMips16Mode())
407 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000408
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000409 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000410}
411
Matt Arsenault225ed702013-05-18 00:21:46 +0000412EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000413 if (!VT.isVector())
414 return MVT::i32;
415 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000416}
417
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000418static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000419 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000420 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000421 if (DCI.isBeforeLegalizeOps())
422 return SDValue();
423
Akira Hatanakadda4a072011-10-03 21:06:13 +0000424 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000425 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
426 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000427 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
428 MipsISD::DivRemU16;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000429 SDLoc DL(N);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000430
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000431 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000432 N->getOperand(0), N->getOperand(1));
433 SDValue InChain = DAG.getEntryNode();
434 SDValue InGlue = DivRem;
435
436 // insert MFLO
437 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000438 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000439 InGlue);
440 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
441 InChain = CopyFromLo.getValue(1);
442 InGlue = CopyFromLo.getValue(2);
443 }
444
445 // insert MFHI
446 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000447 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000448 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000449 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
450 }
451
452 return SDValue();
453}
454
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000455static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000456 switch (CC) {
457 default: llvm_unreachable("Unknown fp condition code!");
458 case ISD::SETEQ:
459 case ISD::SETOEQ: return Mips::FCOND_OEQ;
460 case ISD::SETUNE: return Mips::FCOND_UNE;
461 case ISD::SETLT:
462 case ISD::SETOLT: return Mips::FCOND_OLT;
463 case ISD::SETGT:
464 case ISD::SETOGT: return Mips::FCOND_OGT;
465 case ISD::SETLE:
466 case ISD::SETOLE: return Mips::FCOND_OLE;
467 case ISD::SETGE:
468 case ISD::SETOGE: return Mips::FCOND_OGE;
469 case ISD::SETULT: return Mips::FCOND_ULT;
470 case ISD::SETULE: return Mips::FCOND_ULE;
471 case ISD::SETUGT: return Mips::FCOND_UGT;
472 case ISD::SETUGE: return Mips::FCOND_UGE;
473 case ISD::SETUO: return Mips::FCOND_UN;
474 case ISD::SETO: return Mips::FCOND_OR;
475 case ISD::SETNE:
476 case ISD::SETONE: return Mips::FCOND_ONE;
477 case ISD::SETUEQ: return Mips::FCOND_UEQ;
478 }
479}
480
481
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000482/// This function returns true if the floating point conditional branches and
483/// conditional moves which use condition code CC should be inverted.
484static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000485 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
486 return false;
487
Akira Hatanaka82099682011-12-19 19:52:25 +0000488 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
489 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490
Akira Hatanaka82099682011-12-19 19:52:25 +0000491 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000492}
493
494// Creates and returns an FPCmp node from a setcc node.
495// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000496static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000497 // must be a SETCC node
498 if (Op.getOpcode() != ISD::SETCC)
499 return Op;
500
501 SDValue LHS = Op.getOperand(0);
502
503 if (!LHS.getValueType().isFloatingPoint())
504 return Op;
505
506 SDValue RHS = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000507 SDLoc DL(Op);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000508
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000509 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
510 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
512
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000513 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000514 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000515}
516
517// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000518static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000519 SDValue False, SDLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000520 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
521 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000522
523 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
524 True.getValueType(), True, False, Cond);
525}
526
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000527static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000528 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000529 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000530 if (DCI.isBeforeLegalizeOps())
531 return SDValue();
532
533 SDValue SetCC = N->getOperand(0);
534
535 if ((SetCC.getOpcode() != ISD::SETCC) ||
536 !SetCC.getOperand(0).getValueType().isInteger())
537 return SDValue();
538
539 SDValue False = N->getOperand(2);
540 EVT FalseTy = False.getValueType();
541
542 if (!FalseTy.isInteger())
543 return SDValue();
544
545 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
546
547 if (!CN || CN->getZExtValue())
548 return SDValue();
549
Andrew Trickac6d9be2013-05-25 02:42:55 +0000550 const SDLoc DL(N);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000551 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
552 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000553
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000554 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
555 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000556
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000557 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
558}
559
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000560static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000561 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000562 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000563 // Pattern match EXT.
564 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
565 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000566 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000567 return SDValue();
568
569 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000570 unsigned ShiftRightOpc = ShiftRight.getOpcode();
571
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000573 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 return SDValue();
575
576 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000577 ConstantSDNode *CN;
578 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
579 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000580
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000581 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000582 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000583
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000584 // Op's second operand must be a shifted mask.
585 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000586 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000587 return SDValue();
588
589 // Return if the shifted mask does not start at bit 0 or the sum of its size
590 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000591 EVT ValTy = N->getValueType(0);
592 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 return SDValue();
594
Andrew Trickac6d9be2013-05-25 02:42:55 +0000595 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000596 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000597 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000598}
Jia Liubb481f82012-02-28 07:46:26 +0000599
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000600static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000602 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 // Pattern match INS.
604 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000605 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000606 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000607 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000608 return SDValue();
609
610 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
611 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
612 ConstantSDNode *CN;
613
614 // See if Op's first operand matches (and $src1 , mask0).
615 if (And0.getOpcode() != ISD::AND)
616 return SDValue();
617
618 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000619 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000620 return SDValue();
621
622 // See if Op's second operand matches (and (shl $src, pos), mask1).
623 if (And1.getOpcode() != ISD::AND)
624 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000625
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000627 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000628 return SDValue();
629
630 // The shift masks must have the same position and size.
631 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
632 return SDValue();
633
634 SDValue Shl = And1.getOperand(0);
635 if (Shl.getOpcode() != ISD::SHL)
636 return SDValue();
637
638 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
639 return SDValue();
640
641 unsigned Shamt = CN->getZExtValue();
642
643 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000644 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000645 EVT ValTy = N->getValueType(0);
646 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000648
Andrew Trickac6d9be2013-05-25 02:42:55 +0000649 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000650 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000651 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652}
Jia Liubb481f82012-02-28 07:46:26 +0000653
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000654static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000655 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000656 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000657 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
658
659 if (DCI.isBeforeLegalizeOps())
660 return SDValue();
661
662 SDValue Add = N->getOperand(1);
663
664 if (Add.getOpcode() != ISD::ADD)
665 return SDValue();
666
667 SDValue Lo = Add.getOperand(1);
668
669 if ((Lo.getOpcode() != MipsISD::Lo) ||
670 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
671 return SDValue();
672
673 EVT ValTy = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000674 SDLoc DL(N);
Akira Hatanaka87827072012-06-13 20:33:18 +0000675
676 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
677 Add.getOperand(0));
678 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
679}
680
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000681SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000682 const {
683 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000685
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000687 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000688 case ISD::SDIVREM:
689 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000691 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000693 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000694 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000695 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000696 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000697 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000698 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000699 }
700
701 return SDValue();
702}
703
Akira Hatanakab430cec2012-09-21 23:58:31 +0000704void
705MipsTargetLowering::LowerOperationWrapper(SDNode *N,
706 SmallVectorImpl<SDValue> &Results,
707 SelectionDAG &DAG) const {
708 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
709
710 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
711 Results.push_back(Res.getValue(I));
712}
713
714void
715MipsTargetLowering::ReplaceNodeResults(SDNode *N,
716 SmallVectorImpl<SDValue> &Results,
717 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000718 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000722LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000725 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000726 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
727 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
728 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
729 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
730 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
731 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
732 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
733 case ISD::SELECT: return lowerSELECT(Op, DAG);
734 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
735 case ISD::SETCC: return lowerSETCC(Op, DAG);
736 case ISD::VASTART: return lowerVASTART(Op, DAG);
737 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
738 case ISD::FABS: return lowerFABS(Op, DAG);
739 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
740 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
741 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000742 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
743 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
744 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
745 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
746 case ISD::LOAD: return lowerLOAD(Op, DAG);
747 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000748 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000749 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750 }
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752}
753
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000754//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000758// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759// MachineFunction as a live in value. It also creates a corresponding
760// virtual register for it.
761static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000762addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763{
Chris Lattner84bc5422007-12-31 04:13:23 +0000764 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
765 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766 return VReg;
767}
768
Akira Hatanakaf8941992013-05-20 18:07:43 +0000769static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
770 MachineBasicBlock &MBB,
771 const TargetInstrInfo &TII,
772 bool Is64Bit) {
773 if (NoZeroDivCheck)
774 return &MBB;
775
776 // Insert instruction "teq $divisor_reg, $zero, 7".
777 MachineBasicBlock::iterator I(MI);
778 MachineInstrBuilder MIB;
779 MIB = BuildMI(MBB, llvm::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
780 .addOperand(MI->getOperand(2)).addReg(Mips::ZERO).addImm(7);
781
782 // Use the 32-bit sub-register if this is a 64-bit division.
783 if (Is64Bit)
784 MIB->getOperand(0).setSubReg(Mips::sub_32);
785
786 return &MBB;
787}
788
Akira Hatanaka01f70892012-09-27 02:15:57 +0000789MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000790MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000791 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000792 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000793 default:
794 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000795 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000796 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000797 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000799 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000800 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000801 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000802 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000803 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000804 case Mips::ATOMIC_LOAD_ADD_I64:
805 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000806 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000807
808 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000809 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000810 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000811 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000812 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000813 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000814 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000816 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_AND_I64:
818 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000819 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000820
821 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000822 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000823 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000826 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000829 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_OR_I64:
831 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000832 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833
834 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000835 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000836 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000839 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000842 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_XOR_I64:
844 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000845 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000846
847 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000848 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000849 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000852 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_LOAD_NAND_I64:
857 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000858 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000859
860 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000861 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000862 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000868 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_SUB_I64:
870 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000871 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000872
873 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000875 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000881 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 case Mips::ATOMIC_SWAP_I64:
883 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000884 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885
886 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000888 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000891 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000894 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_CMP_SWAP_I64:
896 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000897 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanakaf8941992013-05-20 18:07:43 +0000898 case Mips::PseudoSDIV:
899 case Mips::PseudoUDIV:
900 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
901 case Mips::PseudoDSDIV:
902 case Mips::PseudoDUDIV:
903 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000904 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000905}
906
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
908// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
909MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000910MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000911 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000912 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000913 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914
915 MachineFunction *MF = BB->getParent();
916 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000919 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 unsigned LL, SC, AND, NOR, ZERO, BEQ;
921
922 if (Size == 4) {
923 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
924 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
925 AND = Mips::AND;
926 NOR = Mips::NOR;
927 ZERO = Mips::ZERO;
928 BEQ = Mips::BEQ;
929 }
930 else {
931 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
932 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
933 AND = Mips::AND64;
934 NOR = Mips::NOR64;
935 ZERO = Mips::ZERO_64;
936 BEQ = Mips::BEQ64;
937 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
Akira Hatanaka4061da12011-07-19 20:11:17 +0000939 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940 unsigned Ptr = MI->getOperand(1).getReg();
941 unsigned Incr = MI->getOperand(2).getReg();
942
Akira Hatanaka4061da12011-07-19 20:11:17 +0000943 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
944 unsigned AndRes = RegInfo.createVirtualRegister(RC);
945 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946
947 // insert new blocks after the current block
948 const BasicBlock *LLVM_BB = BB->getBasicBlock();
949 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
950 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
951 MachineFunction::iterator It = BB;
952 ++It;
953 MF->insert(It, loopMBB);
954 MF->insert(It, exitMBB);
955
956 // Transfer the remainder of BB and its successor edges to exitMBB.
957 exitMBB->splice(exitMBB->begin(), BB,
958 llvm::next(MachineBasicBlock::iterator(MI)),
959 BB->end());
960 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
961
962 // thisMBB:
963 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000966 loopMBB->addSuccessor(loopMBB);
967 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000968
969 // loopMBB:
970 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000971 // <binop> storeval, oldval, incr
972 // sc success, storeval, 0(ptr)
973 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000975 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000977 // and andres, oldval, incr
978 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000979 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
980 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000982 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000983 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000985 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000987 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
988 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989
990 MI->eraseFromParent(); // The instruction is gone now.
991
Akira Hatanaka939ece12011-07-19 03:42:13 +0000992 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993}
994
995MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000996MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000997 MachineBasicBlock *BB,
998 unsigned Size, unsigned BinOpcode,
999 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 assert((Size == 1 || Size == 2) &&
1001 "Unsupported size for EmitAtomicBinaryPartial.");
1002
1003 MachineFunction *MF = BB->getParent();
1004 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1005 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1006 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001007 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1009 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010
1011 unsigned Dest = MI->getOperand(0).getReg();
1012 unsigned Ptr = MI->getOperand(1).getReg();
1013 unsigned Incr = MI->getOperand(2).getReg();
1014
Akira Hatanaka4061da12011-07-19 20:11:17 +00001015 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1016 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 unsigned Mask = RegInfo.createVirtualRegister(RC);
1018 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001019 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1020 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001022 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1023 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1024 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1025 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1026 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001027 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001028 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1029 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1030 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1031 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1032 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033
1034 // insert new blocks after the current block
1035 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1036 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001037 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1039 MachineFunction::iterator It = BB;
1040 ++It;
1041 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001042 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043 MF->insert(It, exitMBB);
1044
1045 // Transfer the remainder of BB and its successor edges to exitMBB.
1046 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001047 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1049
Akira Hatanaka81b44112011-07-19 17:09:53 +00001050 BB->addSuccessor(loopMBB);
1051 loopMBB->addSuccessor(loopMBB);
1052 loopMBB->addSuccessor(sinkMBB);
1053 sinkMBB->addSuccessor(exitMBB);
1054
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001055 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001056 // addiu masklsb2,$0,-4 # 0xfffffffc
1057 // and alignedaddr,ptr,masklsb2
1058 // andi ptrlsb2,ptr,3
1059 // sll shiftamt,ptrlsb2,3
1060 // ori maskupper,$0,255 # 0xff
1061 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001063 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064
1065 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001066 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001067 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001068 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001070 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanakaaffed7e2013-05-31 03:25:44 +00001071 if (Subtarget->isLittle()) {
1072 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1073 } else {
1074 unsigned Off = RegInfo.createVirtualRegister(RC);
1075 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1076 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1077 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1078 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001079 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka51122432013-07-01 20:39:53 +00001082 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001083 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka51122432013-07-01 20:39:53 +00001084 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001085
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001086 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001087 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001088 // ll oldval,0(alignedaddr)
1089 // binop binopres,oldval,incr2
1090 // and newval,binopres,mask
1091 // and maskedoldval0,oldval,mask2
1092 // or storeval,maskedoldval0,newval
1093 // sc success,storeval,0(alignedaddr)
1094 // beq success,$0,loopMBB
1095
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001096 // atomic.swap
1097 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001099 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 // and maskedoldval0,oldval,mask2
1101 // or storeval,maskedoldval0,newval
1102 // sc success,storeval,0(alignedaddr)
1103 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001104
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001106 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001108 // and andres, oldval, incr2
1109 // nor binopres, $0, andres
1110 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001111 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1112 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001114 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 // <binop> binopres, oldval, incr2
1117 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001118 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1119 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001120 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001121 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001122 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001123 }
Jia Liubb481f82012-02-28 07:46:26 +00001124
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001125 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001126 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001127 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001128 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001129 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001131 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133
Akira Hatanaka939ece12011-07-19 03:42:13 +00001134 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001135 // and maskedoldval1,oldval,mask
1136 // srl srlres,maskedoldval1,shiftamt
1137 // sll sllres,srlres,24
1138 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001139 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001141
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001142 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka51122432013-07-01 20:39:53 +00001145 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001148 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
1151 MI->eraseFromParent(); // The instruction is gone now.
1152
Akira Hatanaka939ece12011-07-19 03:42:13 +00001153 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154}
1155
1156MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001157MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001158 MachineBasicBlock *BB,
1159 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001160 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161
1162 MachineFunction *MF = BB->getParent();
1163 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001164 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001166 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001167 unsigned LL, SC, ZERO, BNE, BEQ;
1168
1169 if (Size == 4) {
1170 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1171 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1172 ZERO = Mips::ZERO;
1173 BNE = Mips::BNE;
1174 BEQ = Mips::BEQ;
1175 }
1176 else {
1177 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1178 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1179 ZERO = Mips::ZERO_64;
1180 BNE = Mips::BNE64;
1181 BEQ = Mips::BEQ64;
1182 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183
1184 unsigned Dest = MI->getOperand(0).getReg();
1185 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 unsigned OldVal = MI->getOperand(2).getReg();
1187 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190
1191 // insert new blocks after the current block
1192 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1193 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1194 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1195 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1196 MachineFunction::iterator It = BB;
1197 ++It;
1198 MF->insert(It, loop1MBB);
1199 MF->insert(It, loop2MBB);
1200 MF->insert(It, exitMBB);
1201
1202 // Transfer the remainder of BB and its successor edges to exitMBB.
1203 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001204 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1206
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207 // thisMBB:
1208 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001211 loop1MBB->addSuccessor(exitMBB);
1212 loop1MBB->addSuccessor(loop2MBB);
1213 loop2MBB->addSuccessor(loop1MBB);
1214 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001215
1216 // loop1MBB:
1217 // ll dest, 0(ptr)
1218 // bne dest, oldval, exitMBB
1219 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001220 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1221 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
1224 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 // sc success, newval, 0(ptr)
1226 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001229 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001230 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001231 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001232
1233 MI->eraseFromParent(); // The instruction is gone now.
1234
Akira Hatanaka939ece12011-07-19 03:42:13 +00001235 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001236}
1237
1238MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001239MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001240 MachineBasicBlock *BB,
1241 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242 assert((Size == 1 || Size == 2) &&
1243 "Unsupported size for EmitAtomicCmpSwapPartial.");
1244
1245 MachineFunction *MF = BB->getParent();
1246 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1247 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1248 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001249 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001250 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1251 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252
1253 unsigned Dest = MI->getOperand(0).getReg();
1254 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 unsigned CmpVal = MI->getOperand(2).getReg();
1256 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257
Akira Hatanaka4061da12011-07-19 20:11:17 +00001258 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1259 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 unsigned Mask = RegInfo.createVirtualRegister(RC);
1261 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001262 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1263 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1264 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1265 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1266 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1267 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1268 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1270 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1271 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1272 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1273 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1274 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1275 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276
1277 // insert new blocks after the current block
1278 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1279 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1280 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001281 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1283 MachineFunction::iterator It = BB;
1284 ++It;
1285 MF->insert(It, loop1MBB);
1286 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001287 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 MF->insert(It, exitMBB);
1289
1290 // Transfer the remainder of BB and its successor edges to exitMBB.
1291 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001292 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1294
Akira Hatanaka81b44112011-07-19 17:09:53 +00001295 BB->addSuccessor(loop1MBB);
1296 loop1MBB->addSuccessor(sinkMBB);
1297 loop1MBB->addSuccessor(loop2MBB);
1298 loop2MBB->addSuccessor(loop1MBB);
1299 loop2MBB->addSuccessor(sinkMBB);
1300 sinkMBB->addSuccessor(exitMBB);
1301
Akira Hatanaka70564a92011-07-19 18:14:26 +00001302 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001304 // addiu masklsb2,$0,-4 # 0xfffffffc
1305 // and alignedaddr,ptr,masklsb2
1306 // andi ptrlsb2,ptr,3
1307 // sll shiftamt,ptrlsb2,3
1308 // ori maskupper,$0,255 # 0xff
1309 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 // andi maskedcmpval,cmpval,255
1312 // sll shiftedcmpval,maskedcmpval,shiftamt
1313 // andi maskednewval,newval,255
1314 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001315 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001316 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001320 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanakaaffed7e2013-05-31 03:25:44 +00001321 if (Subtarget->isLittle()) {
1322 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1323 } else {
1324 unsigned Off = RegInfo.createVirtualRegister(RC);
1325 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1326 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1327 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1328 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001329 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka51122432013-07-01 20:39:53 +00001332 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1334 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001335 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka51122432013-07-01 20:39:53 +00001337 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001339 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka51122432013-07-01 20:39:53 +00001341 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342
1343 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 // ll oldval,0(alginedaddr)
1345 // and maskedoldval0,oldval,mask
1346 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001348 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1349 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001350 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001351 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353
1354 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001355 // and maskedoldval1,oldval,mask2
1356 // or storeval,maskedoldval1,shiftednewval
1357 // sc success,storeval,0(alignedaddr)
1358 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001360 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001362 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001363 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001364 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001365 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001366 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368
Akira Hatanaka939ece12011-07-19 03:42:13 +00001369 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 // srl srlres,maskedoldval0,shiftamt
1371 // sll sllres,srlres,24
1372 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001373 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001375
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001376 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka51122432013-07-01 20:39:53 +00001377 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001378 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001379 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001380 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001381 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382
1383 MI->eraseFromParent(); // The instruction is gone now.
1384
Akira Hatanaka939ece12011-07-19 03:42:13 +00001385 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386}
1387
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001388//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001389// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001390//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001391SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001392 SDValue Chain = Op.getOperand(0);
1393 SDValue Table = Op.getOperand(1);
1394 SDValue Index = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001395 SDLoc DL(Op);
Akira Hatanakab7656a92013-03-06 21:32:03 +00001396 EVT PTy = getPointerTy();
1397 unsigned EntrySize =
1398 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1399
1400 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1401 DAG.getConstant(EntrySize, PTy));
1402 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1403
1404 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1405 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1406 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1407 0);
1408 Chain = Addr.getValue(1);
1409
1410 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1411 // For PIC, the sequence is:
1412 // BRIND(load(Jumptable + index) + RelocBase)
1413 // RelocBase can be JumpTable, GOT or some sort of global base.
1414 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1415 getPICJumpTableRelocBase(Table, DAG));
1416 }
1417
1418 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1419}
1420
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001421SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001422lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001423{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001424 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001425 // the block to branch to if the condition is true.
1426 SDValue Chain = Op.getOperand(0);
1427 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001428 SDLoc DL(Op);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001429
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001430 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001431
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001432 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001433 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001434 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001435
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001436 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 Mips::CondCode CC =
1438 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001439 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1440 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001441 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001442 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001443}
1444
1445SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001446lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001447{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001448 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001449
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001450 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001451 if (Cond.getOpcode() != MipsISD::FPCmp)
1452 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001453
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001454 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001455 SDLoc(Op));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001456}
1457
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001458SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001459lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001460{
Andrew Trickac6d9be2013-05-25 02:42:55 +00001461 SDLoc DL(Op);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001462 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00001463 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1464 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001465 Op.getOperand(0), Op.getOperand(1),
1466 Op.getOperand(4));
1467
1468 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1469 Op.getOperand(3));
1470}
1471
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001472SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1473 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001474
1475 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1476 "Floating point operand expected.");
1477
1478 SDValue True = DAG.getConstant(1, MVT::i32);
1479 SDValue False = DAG.getConstant(0, MVT::i32);
1480
Andrew Trickac6d9be2013-05-25 02:42:55 +00001481 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001482}
1483
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001484SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001485 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001486 // FIXME there isn't actually debug info here
Andrew Trickac6d9be2013-05-25 02:42:55 +00001487 SDLoc DL(Op);
Jia Liubb481f82012-02-28 07:46:26 +00001488 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001489
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001490 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001491 const MipsTargetObjectFile &TLOF =
1492 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001493
Chris Lattnere3736f82009-08-13 05:41:27 +00001494 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001495 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001496 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001497 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001498 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001499 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001500 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001501 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001502 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001503
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001504 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001505 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001506 }
1507
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001508 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1509 return getAddrLocal(Op, DAG, HasMips64);
1510
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001511 if (LargeGOT)
1512 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1513 MipsII::MO_GOT_LO16);
1514
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001515 return getAddrGlobal(Op, DAG,
1516 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001517}
1518
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001519SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001520 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001521 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1522 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001523
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001524 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001525}
1526
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001527SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001528lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001529{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001530 // If the relocation model is PIC, use the General Dynamic TLS Model or
1531 // Local Dynamic TLS model, otherwise use the Initial Exec or
1532 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001533
1534 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001535 SDLoc DL(GA);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001536 const GlobalValue *GV = GA->getGlobal();
1537 EVT PtrVT = getPointerTy();
1538
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001539 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1540
1541 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001542 // General Dynamic and Local Dynamic TLS Model.
1543 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1544 : MipsII::MO_TLSGD;
1545
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001546 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1547 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1548 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001549 unsigned PtrSize = PtrVT.getSizeInBits();
1550 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1551
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001552 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001553
1554 ArgListTy Args;
1555 ArgListEntry Entry;
1556 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001557 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001558 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001559
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001560 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001561 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001562 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001563 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001564 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001565 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001566
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001567 SDValue Ret = CallResult.first;
1568
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001569 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001570 return Ret;
1571
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001572 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001573 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001574 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1575 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001576 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001577 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1578 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1579 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001580 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001581
1582 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001583 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001584 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001585 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001586 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001587 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001588 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001589 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001590 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001591 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001592 } else {
1593 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001594 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001595 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001596 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001597 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001598 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001599 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1600 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1601 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001602 }
1603
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001604 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1605 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001606}
1607
1608SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001609lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001610{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001611 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1612 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001613
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001614 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001615}
1616
Dan Gohman475871a2008-07-27 21:46:04 +00001617SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001618lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001619{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001620 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001621 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001622 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001623 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001624 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001625 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1627 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001628 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001629
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001630 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1631 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001632
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001633 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001634}
1635
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001636SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001637 MachineFunction &MF = DAG.getMachineFunction();
1638 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1639
Andrew Trickac6d9be2013-05-25 02:42:55 +00001640 SDLoc DL(Op);
Dan Gohman1e93df62010-04-17 14:41:14 +00001641 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1642 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001643
1644 // vastart just stores the address of the VarArgsFrameIndex slot into the
1645 // memory location argument.
1646 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001647 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001648 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001649}
Jia Liubb481f82012-02-28 07:46:26 +00001650
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001651static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001652 EVT TyX = Op.getOperand(0).getValueType();
1653 EVT TyY = Op.getOperand(1).getValueType();
1654 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1655 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001656 SDLoc DL(Op);
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001657 SDValue Res;
1658
1659 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1660 // to i32.
1661 SDValue X = (TyX == MVT::f32) ?
1662 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1663 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1664 Const1);
1665 SDValue Y = (TyY == MVT::f32) ?
1666 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1667 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1668 Const1);
1669
1670 if (HasR2) {
1671 // ext E, Y, 31, 1 ; extract bit31 of Y
1672 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1673 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1674 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1675 } else {
1676 // sll SllX, X, 1
1677 // srl SrlX, SllX, 1
1678 // srl SrlY, Y, 31
1679 // sll SllY, SrlX, 31
1680 // or Or, SrlX, SllY
1681 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1682 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1683 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1684 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1685 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1686 }
1687
1688 if (TyX == MVT::f32)
1689 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1690
1691 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1692 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1693 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001694}
1695
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001696static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001697 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1698 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1699 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1700 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001701 SDLoc DL(Op);
Eric Christopher471e4222011-06-08 23:55:35 +00001702
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001703 // Bitcast to integer nodes.
1704 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1705 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001706
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001707 if (HasR2) {
1708 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1709 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1710 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1711 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001712
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001713 if (WidthX > WidthY)
1714 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1715 else if (WidthY > WidthX)
1716 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001717
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001718 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1719 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1720 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1721 }
1722
1723 // (d)sll SllX, X, 1
1724 // (d)srl SrlX, SllX, 1
1725 // (d)srl SrlY, Y, width(Y)-1
1726 // (d)sll SllY, SrlX, width(Y)-1
1727 // or Or, SrlX, SllY
1728 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1729 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1730 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1731 DAG.getConstant(WidthY - 1, MVT::i32));
1732
1733 if (WidthX > WidthY)
1734 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1735 else if (WidthY > WidthX)
1736 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1737
1738 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1739 DAG.getConstant(WidthX - 1, MVT::i32));
1740 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1741 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001742}
1743
Akira Hatanaka82099682011-12-19 19:52:25 +00001744SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001745MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001746 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001747 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001748
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001749 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001750}
1751
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001752static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001753 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001754 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001755
1756 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1757 // to i32.
1758 SDValue X = (Op.getValueType() == MVT::f32) ?
1759 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1760 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1761 Const1);
1762
1763 // Clear MSB.
1764 if (HasR2)
1765 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1766 DAG.getRegister(Mips::ZERO, MVT::i32),
1767 DAG.getConstant(31, MVT::i32), Const1, X);
1768 else {
1769 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1770 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1771 }
1772
1773 if (Op.getValueType() == MVT::f32)
1774 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1775
1776 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1777 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1778 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1779}
1780
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001781static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001782 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001783 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001784
1785 // Bitcast to integer node.
1786 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1787
1788 // Clear MSB.
1789 if (HasR2)
1790 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1791 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1792 DAG.getConstant(63, MVT::i32), Const1, X);
1793 else {
1794 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1795 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1796 }
1797
1798 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1799}
1800
1801SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001802MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001803 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001804 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001805
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001806 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001807}
1808
Akira Hatanaka2e591472011-06-02 00:24:44 +00001809SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001810lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001811 // check the depth
1812 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001813 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001814
1815 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1816 MFI->setFrameAddressIsTaken(true);
1817 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001818 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001819 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001820 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001821 return FrameAddr;
1822}
1823
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001824SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001825 SelectionDAG &DAG) const {
1826 // check the depth
1827 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1828 "Return address can be determined only for current frame.");
1829
1830 MachineFunction &MF = DAG.getMachineFunction();
1831 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001832 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001833 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1834 MFI->setReturnAddressIsTaken(true);
1835
1836 // Return RA, which contains the return address. Mark it an implicit live-in.
1837 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001838 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001839}
1840
Akira Hatanaka544cc212013-01-30 00:26:49 +00001841// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1842// generated from __builtin_eh_return (offset, handler)
1843// The effect of this is to adjust the stack pointer by "offset"
1844// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001845SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001846 const {
1847 MachineFunction &MF = DAG.getMachineFunction();
1848 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1849
1850 MipsFI->setCallsEhReturn();
1851 SDValue Chain = Op.getOperand(0);
1852 SDValue Offset = Op.getOperand(1);
1853 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001854 SDLoc DL(Op);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001855 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1856
1857 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1858 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1859 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1860 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1861 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1862 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1863 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1864 DAG.getRegister(OffsetReg, Ty),
1865 DAG.getRegister(AddrReg, getPointerTy()),
1866 Chain.getValue(1));
1867}
1868
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001869SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001870 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001871 // FIXME: Need pseudo-fence for 'singlethread' fences
1872 // FIXME: Set SType for weaker fences where supported/appropriate.
1873 unsigned SType = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001874 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001875 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001876 DAG.getConstant(SType, MVT::i32));
1877}
1878
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001879SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001880 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001881 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001882 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1883 SDValue Shamt = Op.getOperand(2);
1884
1885 // if shamt < 32:
1886 // lo = (shl lo, shamt)
1887 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1888 // else:
1889 // lo = 0
1890 // hi = (shl lo, shamt[4:0])
1891 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1892 DAG.getConstant(-1, MVT::i32));
1893 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1894 DAG.getConstant(1, MVT::i32));
1895 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1896 Not);
1897 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1898 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1899 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1900 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1901 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001902 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1903 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001904 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1905
1906 SDValue Ops[2] = {Lo, Hi};
1907 return DAG.getMergeValues(Ops, 2, DL);
1908}
1909
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001910SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001911 bool IsSRA) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001912 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001913 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1914 SDValue Shamt = Op.getOperand(2);
1915
1916 // if shamt < 32:
1917 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1918 // if isSRA:
1919 // hi = (sra hi, shamt)
1920 // else:
1921 // hi = (srl hi, shamt)
1922 // else:
1923 // if isSRA:
1924 // lo = (sra hi, shamt[4:0])
1925 // hi = (sra hi, 31)
1926 // else:
1927 // lo = (srl hi, shamt[4:0])
1928 // hi = 0
1929 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1930 DAG.getConstant(-1, MVT::i32));
1931 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1932 DAG.getConstant(1, MVT::i32));
1933 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1934 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1935 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1936 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1937 Hi, Shamt);
1938 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1939 DAG.getConstant(0x20, MVT::i32));
1940 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1941 DAG.getConstant(31, MVT::i32));
1942 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1943 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1944 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1945 ShiftRightHi);
1946
1947 SDValue Ops[2] = {Lo, Hi};
1948 return DAG.getMergeValues(Ops, 2, DL);
1949}
1950
Akira Hatanakafee62c12013-04-11 19:07:14 +00001951static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001952 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001953 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001954 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001955 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001956 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001957 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1958
1959 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001960 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001961 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001962
1963 SDValue Ops[] = { Chain, Ptr, Src };
1964 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1965 LD->getMemOperand());
1966}
1967
1968// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001969SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001970 LoadSDNode *LD = cast<LoadSDNode>(Op);
1971 EVT MemVT = LD->getMemoryVT();
1972
1973 // Return if load is aligned or if MemVT is neither i32 nor i64.
1974 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1975 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1976 return SDValue();
1977
1978 bool IsLittle = Subtarget->isLittle();
1979 EVT VT = Op.getValueType();
1980 ISD::LoadExtType ExtType = LD->getExtensionType();
1981 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1982
1983 assert((VT == MVT::i32) || (VT == MVT::i64));
1984
1985 // Expand
1986 // (set dst, (i64 (load baseptr)))
1987 // to
1988 // (set tmp, (ldl (add baseptr, 7), undef))
1989 // (set dst, (ldr baseptr, tmp))
1990 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001991 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001992 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001993 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001994 IsLittle ? 0 : 7);
1995 }
1996
Akira Hatanakafee62c12013-04-11 19:07:14 +00001997 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001998 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001999 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002000 IsLittle ? 0 : 3);
2001
2002 // Expand
2003 // (set dst, (i32 (load baseptr))) or
2004 // (set dst, (i64 (sextload baseptr))) or
2005 // (set dst, (i64 (extload baseptr)))
2006 // to
2007 // (set tmp, (lwl (add baseptr, 3), undef))
2008 // (set dst, (lwr baseptr, tmp))
2009 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2010 (ExtType == ISD::EXTLOAD))
2011 return LWR;
2012
2013 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2014
2015 // Expand
2016 // (set dst, (i64 (zextload baseptr)))
2017 // to
2018 // (set tmp0, (lwl (add baseptr, 3), undef))
2019 // (set tmp1, (lwr baseptr, tmp0))
2020 // (set tmp2, (shl tmp1, 32))
2021 // (set dst, (srl tmp2, 32))
Andrew Trickac6d9be2013-05-25 02:42:55 +00002022 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002023 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2024 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002025 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2026 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002027 return DAG.getMergeValues(Ops, 2, DL);
2028}
2029
Akira Hatanakafee62c12013-04-11 19:07:14 +00002030static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002031 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002032 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2033 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002034 SDLoc DL(SD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002035 SDVTList VTList = DAG.getVTList(MVT::Other);
2036
2037 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002038 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002039 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002040
2041 SDValue Ops[] = { Chain, Value, Ptr };
2042 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2043 SD->getMemOperand());
2044}
2045
2046// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanaka63451432013-05-16 20:45:17 +00002047static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2048 bool IsLittle) {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002049 SDValue Value = SD->getValue(), Chain = SD->getChain();
2050 EVT VT = Value.getValueType();
2051
2052 // Expand
2053 // (store val, baseptr) or
2054 // (truncstore val, baseptr)
2055 // to
2056 // (swl val, (add baseptr, 3))
2057 // (swr val, baseptr)
2058 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002059 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002060 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002061 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002062 }
2063
2064 assert(VT == MVT::i64);
2065
2066 // Expand
2067 // (store val, baseptr)
2068 // to
2069 // (sdl val, (add baseptr, 7))
2070 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002071 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2072 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002073}
2074
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002075// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2076static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2077 SDValue Val = SD->getValue();
2078
2079 if (Val.getOpcode() != ISD::FP_TO_SINT)
2080 return SDValue();
2081
2082 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002083 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002084 Val.getOperand(0));
2085
Andrew Trickac6d9be2013-05-25 02:42:55 +00002086 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002087 SD->getPointerInfo(), SD->isVolatile(),
2088 SD->isNonTemporal(), SD->getAlignment());
2089}
2090
Akira Hatanaka63451432013-05-16 20:45:17 +00002091SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2092 StoreSDNode *SD = cast<StoreSDNode>(Op);
2093 EVT MemVT = SD->getMemoryVT();
2094
2095 // Lower unaligned integer stores.
2096 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2097 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2098 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2099
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002100 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanaka63451432013-05-16 20:45:17 +00002101}
2102
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002103SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002104 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2105 || cast<ConstantSDNode>
2106 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2107 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2108 return SDValue();
2109
2110 // The pattern
2111 // (add (frameaddr 0), (frame_to_args_offset))
2112 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2113 // (add FrameObject, 0)
2114 // where FrameObject is a fixed StackObject with offset 0 which points to
2115 // the old stack pointer.
2116 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2117 EVT ValTy = Op->getValueType(0);
2118 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2119 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002120 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002121 DAG.getConstant(0, ValTy));
2122}
2123
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002124SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2125 SelectionDAG &DAG) const {
2126 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002127 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002128 Op.getOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002129 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002130}
2131
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002132//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002133// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002136//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002137// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002138// Mips O32 ABI rules:
2139// ---
2140// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002141// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002142// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002143// f64 - Only passed in two aliased f32 registers if no int reg has been used
2144// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002145// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2146// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002147//
2148// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002149//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002150
Duncan Sands1e96bab2010-11-04 10:49:57 +00002151static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002152 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002153 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002155 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002156
Craig Topperc5eaae42012-03-11 07:57:25 +00002157 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002158 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2159 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002160 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002161 Mips::F12, Mips::F14
2162 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002163 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002164 Mips::D6, Mips::D7
2165 };
2166
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002167 // Do not process byval args here.
2168 if (ArgFlags.isByVal())
2169 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002170
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002171 // Promote i8 and i16
2172 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2173 LocVT = MVT::i32;
2174 if (ArgFlags.isSExt())
2175 LocInfo = CCValAssign::SExt;
2176 else if (ArgFlags.isZExt())
2177 LocInfo = CCValAssign::ZExt;
2178 else
2179 LocInfo = CCValAssign::AExt;
2180 }
2181
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002182 unsigned Reg;
2183
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002184 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2185 // is true: function is vararg, argument is 3rd or higher, there is previous
2186 // argument which is not f32 or f64.
2187 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2188 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002189 unsigned OrigAlign = ArgFlags.getOrigAlign();
2190 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002191
2192 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002193 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002194 // If this is the first part of an i64 arg,
2195 // the allocated register must be either A0 or A2.
2196 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2197 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002198 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002199 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2200 // Allocate int register and shadow next int register. If first
2201 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002202 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2203 if (Reg == Mips::A1 || Reg == Mips::A3)
2204 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2205 State.AllocateReg(IntRegs, IntRegsSize);
2206 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002207 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2208 // we are guaranteed to find an available float register
2209 if (ValVT == MVT::f32) {
2210 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2211 // Shadow int register
2212 State.AllocateReg(IntRegs, IntRegsSize);
2213 } else {
2214 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2215 // Shadow int registers
2216 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2217 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2218 State.AllocateReg(IntRegs, IntRegsSize);
2219 State.AllocateReg(IntRegs, IntRegsSize);
2220 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002221 } else
2222 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002223
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002224 if (!Reg) {
2225 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2226 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002227 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002228 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002229 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002230
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002231 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002232}
2233
2234#include "MipsGenCallingConv.inc"
2235
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002236//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002238//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002239
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002240static const unsigned O32IntRegsSize = 4;
2241
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002242// Return next O32 integer argument register.
2243static unsigned getNextIntArgReg(unsigned Reg) {
2244 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2245 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2246}
2247
Akira Hatanaka7d712092012-10-30 19:23:25 +00002248SDValue
2249MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002250 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka7d712092012-10-30 19:23:25 +00002251 bool IsTailCall, SelectionDAG &DAG) const {
2252 if (!IsTailCall) {
2253 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2254 DAG.getIntPtrConstant(Offset));
2255 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2256 false, 0);
2257 }
2258
2259 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2260 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2261 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2262 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2263 /*isVolatile=*/ true, false, 0);
2264}
2265
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002266void MipsTargetLowering::
2267getOpndList(SmallVectorImpl<SDValue> &Ops,
2268 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2269 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2270 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2271 // Insert node "GP copy globalreg" before call to function.
2272 //
2273 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2274 // in PIC mode) allow symbols to be resolved via lazy binding.
2275 // The lazy binding stub requires GP to point to the GOT.
2276 if (IsPICCall && !InternalLinkage) {
2277 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2278 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2279 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2280 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002281
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002282 // Build a sequence of copy-to-reg nodes chained together with token
2283 // chain and flag operands which copy the outgoing args into registers.
2284 // The InFlag in necessary since all emitted instructions must be
2285 // stuck together.
2286 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002287
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002288 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2289 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2290 RegsToPass[i].second, InFlag);
2291 InFlag = Chain.getValue(1);
2292 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002293
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002294 // Add argument registers to the end of the list so that they are
2295 // known live into the call.
2296 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2297 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2298 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002299
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002300 // Add a register mask operand representing the call-preserved registers.
2301 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2302 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2303 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler46090912013-05-10 22:25:39 +00002304 if (Subtarget->inMips16HardFloat()) {
2305 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2306 llvm::StringRef Sym = G->getGlobal()->getName();
2307 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2308 if (F->hasFnAttribute("__Mips16RetHelper")) {
2309 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2310 }
2311 }
2312 }
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002313 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2314
2315 if (InFlag.getNode())
2316 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002317}
2318
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002320/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002322MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002323 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002324 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00002325 SDLoc DL = CLI.DL;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002326 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2327 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2328 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002329 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002330 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002331 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002332 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002333 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002334
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002335 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002336 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002337 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002338 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002339
2340 // Analyze operands of the call, assigning locations to each operand.
2341 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002342 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002343 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler46090912013-05-10 22:25:39 +00002344 MipsCC::SpecialCallingConvType SpecialCallingConv =
2345 getSpecialCallingConv(Callee);
2346 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002347
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002348 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002349 getTargetMachine().Options.UseSoftFloat,
2350 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002351
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002352 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002353 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002354
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002355 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002356 if (IsTailCall)
2357 IsTailCall =
2358 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002359 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002360
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002361 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002362 ++NumTailCalls;
2363
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002364 // Chain is the output chain of the last Load/Store or CopyToReg node.
2365 // ByValChain is the output chain of the last Memcpy node created for copying
2366 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002367 unsigned StackAlignment = TFL->getStackAlignment();
2368 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002369 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002370
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002371 if (!IsTailCall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002372 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002373
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002374 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002375 IsN64 ? Mips::SP_64 : Mips::SP,
2376 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002377
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002378 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002379 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002381 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002382
2383 // Walk the register/memloc assignments, inserting copies/loads.
2384 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002385 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002386 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002387 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002388 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2389
2390 // ByVal Arg.
2391 if (Flags.isByVal()) {
2392 assert(Flags.getByValSize() &&
2393 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002394 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002395 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002396 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002397 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002398 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2399 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002400 continue;
2401 }
Jia Liubb481f82012-02-28 07:46:26 +00002402
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002403 // Promote the value if needed.
2404 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002405 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002406 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002407 if (VA.isRegLoc()) {
2408 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002409 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2410 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002411 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002412 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002413 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002414 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002415 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002416 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002417 if (!Subtarget->isLittle())
2418 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002419 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002420 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2421 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2422 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002423 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002424 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002425 }
2426 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002427 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002428 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002429 break;
2430 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002431 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002432 break;
2433 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002434 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002435 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002436 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002437
2438 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002439 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002440 if (VA.isRegLoc()) {
2441 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002442 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002443 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002444
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002445 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002446 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002447
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002448 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002449 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002450 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002451 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002452 }
2453
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002454 // Transform all store nodes into one single node because all store
2455 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002456 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002457 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002458 &MemOpChains[0], MemOpChains.size());
2459
Bill Wendling056292f2008-09-16 21:48:12 +00002460 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002461 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2462 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002463 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002464 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002465 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002466
2467 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002468 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002469 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2470
2471 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002472 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002473 else if (LargeGOT)
2474 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2475 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002476 else
2477 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2478 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002479 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002480 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002481 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002482 }
2483 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002484 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002487 else if (LargeGOT)
2488 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2489 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002490 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002491 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2492
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002493 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002494 }
2495
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002496 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002497 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002498
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002499 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2500 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002502 if (IsTailCall)
2503 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002504
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002505 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002506 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002507
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002508 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002509 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002510 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002511 InFlag = Chain.getValue(1);
2512
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002513 // Handle result values, copying them out of physregs into vregs that we
2514 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002515 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2516 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002517}
2518
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519/// LowerCallResult - Lower the result values of a call into the
2520/// appropriate copies out of appropriate physical registers.
2521SDValue
2522MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002523 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002525 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002526 SmallVectorImpl<SDValue> &InVals,
2527 const SDNode *CallNode,
2528 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002529 // Assign locations to each value returned by this call.
2530 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002531 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002532 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002533 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002534
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002535 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2536 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002537
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002538 // Copy all of the result registers out of their specified physreg.
2539 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002540 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002541 RVLocs[i].getLocVT(), InFlag);
2542 Chain = Val.getValue(1);
2543 InFlag = Val.getValue(2);
2544
2545 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002546 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002547
2548 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002549 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002550
Dan Gohman98ca4f22009-08-05 01:29:28 +00002551 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002552}
2553
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002554//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002556//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002557/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002558/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559SDValue
2560MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002561 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002562 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002563 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002564 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002565 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002566 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002567 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002568 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002569 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002570
Dan Gohman1e93df62010-04-17 14:41:14 +00002571 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002572
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002573 // Used with vargs to acumulate store chains.
2574 std::vector<SDValue> OutChains;
2575
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002576 // Assign locations to all of the incoming arguments.
2577 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002578 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002579 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002580 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002581 Function::const_arg_iterator FuncArg =
2582 DAG.getMachineFunction().getFunction()->arg_begin();
2583 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002584
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002585 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002586 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2587 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002588
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002589 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002590 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002591
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002592 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002593 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002594 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2595 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002596 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002597 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2598 bool IsRegLoc = VA.isRegLoc();
2599
2600 if (Flags.isByVal()) {
2601 assert(Flags.getByValSize() &&
2602 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002603 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002604 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002605 MipsCCInfo, *ByValArg);
2606 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002607 continue;
2608 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002609
2610 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002611 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002613 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002614 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002615
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002617 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2618 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002619 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002620 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002621 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002622 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002623 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002624 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002625 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002626 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002627
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002628 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002629 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002630 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2631 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002632
2633 // If this is an 8 or 16-bit value, it has been passed promoted
2634 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002635 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002636 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002637 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002638 if (VA.getLocInfo() == CCValAssign::SExt)
2639 Opcode = ISD::AssertSext;
2640 else if (VA.getLocInfo() == CCValAssign::ZExt)
2641 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002642 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002643 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002644 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002645 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002646 }
2647
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002648 // Handle floating point arguments passed in integer registers and
2649 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002650 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002651 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2652 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002653 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002654 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002655 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002656 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002657 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002658 if (!Subtarget->isLittle())
2659 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002660 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002661 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002662 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663
Dan Gohman98ca4f22009-08-05 01:29:28 +00002664 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002665 } else { // VA.isRegLoc()
2666
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002667 // sanity check
2668 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002669
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002670 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002671 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002672 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002673
2674 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002675 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002676 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002677 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002678 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002679 }
2680 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002681
2682 // The mips ABIs for returning structs by value requires that we copy
2683 // the sret argument into $v0 for the return. Save the argument into
2684 // a virtual register so that we can access it from the return points.
2685 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2686 unsigned Reg = MipsFI->getSRetReturnReg();
2687 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002688 Reg = MF.getRegInfo().
2689 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002690 MipsFI->setSRetReturnReg(Reg);
2691 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002692 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2693 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002694 }
2695
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002696 if (IsVarArg)
2697 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002698
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002699 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002700 // the size of Ins and InVals. This only happens when on varg functions
2701 if (!OutChains.empty()) {
2702 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002703 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002704 &OutChains[0], OutChains.size());
2705 }
2706
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002708}
2709
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002710//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002711// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002712//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002713
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002714bool
2715MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002716 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002717 const SmallVectorImpl<ISD::OutputArg> &Outs,
2718 LLVMContext &Context) const {
2719 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002720 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002721 RVLocs, Context);
2722 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2723}
2724
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725SDValue
2726MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002727 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002728 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002729 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002730 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731 // CCValAssign - represent the assignment of
2732 // the return value to a location
2733 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002734 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002735
2736 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002737 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002738 *DAG.getContext());
2739 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002740
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002741 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002742 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2743 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002744
Dan Gohman475871a2008-07-27 21:46:04 +00002745 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002746 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002747
2748 // Copy the result values into the output registers.
2749 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002750 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002751 CCValAssign &VA = RVLocs[i];
2752 assert(VA.isRegLoc() && "Can only return in registers!");
2753
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002754 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002755 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002756
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002757 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002758
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002759 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002760 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002761 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002762 }
2763
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002764 // The mips ABIs for returning structs by value requires that we copy
2765 // the sret argument into $v0 for the return. We saved the argument into
2766 // a virtual register in the entry block, so now we copy the value out
2767 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002768 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002769 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2770 unsigned Reg = MipsFI->getSRetReturnReg();
2771
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002773 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002774 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002775 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002776
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002777 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002778 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002779 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002780 }
2781
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002782 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002783
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002784 // Add the flag if we have it.
2785 if (Flag.getNode())
2786 RetOps.push_back(Flag);
2787
2788 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002789 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002790}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002791
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002792//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002793// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002794//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002795
2796/// getConstraintType - Given a constraint letter, return the type of
2797/// constraint it is for this target.
2798MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002799getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002800{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002801 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002802 // GCC config/mips/constraints.md
2803 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002804 // 'd' : An address register. Equivalent to r
2805 // unless generating MIPS16 code.
2806 // 'y' : Equivalent to r; retained for
2807 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002808 // 'c' : A register suitable for use in an indirect
2809 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002810 // 'l' : The lo register. 1 word storage.
2811 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002812 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002813 switch (Constraint[0]) {
2814 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002815 case 'd':
2816 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002817 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002818 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002819 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002820 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002821 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002822 case 'R':
2823 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002824 }
2825 }
2826 return TargetLowering::getConstraintType(Constraint);
2827}
2828
John Thompson44ab89e2010-10-29 17:29:13 +00002829/// Examine constraint type and operand type and determine a weight value.
2830/// This object must already have been set up with the operand type
2831/// and the current alternative constraint selected.
2832TargetLowering::ConstraintWeight
2833MipsTargetLowering::getSingleConstraintMatchWeight(
2834 AsmOperandInfo &info, const char *constraint) const {
2835 ConstraintWeight weight = CW_Invalid;
2836 Value *CallOperandVal = info.CallOperandVal;
2837 // If we don't have a value, we can't do a match,
2838 // but allow it at the lowest weight.
2839 if (CallOperandVal == NULL)
2840 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002841 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002842 // Look at the constraint type.
2843 switch (*constraint) {
2844 default:
2845 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2846 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002847 case 'd':
2848 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002849 if (type->isIntegerTy())
2850 weight = CW_Register;
2851 break;
2852 case 'f':
2853 if (type->isFloatTy())
2854 weight = CW_Register;
2855 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002856 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002857 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002858 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002859 if (type->isIntegerTy())
2860 weight = CW_SpecificReg;
2861 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002862 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002863 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002864 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002865 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002866 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002867 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002868 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002869 if (isa<ConstantInt>(CallOperandVal))
2870 weight = CW_Constant;
2871 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002872 case 'R':
2873 weight = CW_Memory;
2874 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002875 }
2876 return weight;
2877}
2878
Eric Christopher38d64262011-06-29 19:33:04 +00002879/// Given a register class constraint, like 'r', if this corresponds directly
2880/// to an LLVM register class, return a register of 0 and the register class
2881/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002882std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier5b3fca52013-06-22 18:37:38 +00002883getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002884{
2885 if (Constraint.size() == 1) {
2886 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002887 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2888 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002889 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002890 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2891 if (Subtarget->inMips16Mode())
2892 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002893 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002894 }
Jack Carter10de0252012-07-02 23:35:23 +00002895 if (VT == MVT::i64 && !HasMips64)
2896 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002897 if (VT == MVT::i64 && HasMips64)
2898 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2899 // This will generate an error message
2900 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002901 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002902 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002903 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002904 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2905 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002906 return std::make_pair(0U, &Mips::FGR64RegClass);
2907 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002908 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002909 break;
2910 case 'c': // register suitable for indirect jump
2911 if (VT == MVT::i32)
2912 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2913 assert(VT == MVT::i64 && "Unexpected type.");
2914 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002915 case 'l': // register suitable for indirect jump
2916 if (VT == MVT::i32)
Akira Hatanakac147c1b2013-04-30 23:22:09 +00002917 return std::make_pair((unsigned)Mips::LO, &Mips::LORegsRegClass);
2918 return std::make_pair((unsigned)Mips::LO64, &Mips::LORegs64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002919 case 'x': // register suitable for indirect jump
2920 // Fixme: Not triggering the use of both hi and low
2921 // This will generate an error message
2922 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002923 }
2924 }
2925 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2926}
2927
Eric Christopher50ab0392012-05-07 03:13:32 +00002928/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2929/// vector. If it is invalid, don't add anything to Ops.
2930void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2931 std::string &Constraint,
2932 std::vector<SDValue>&Ops,
2933 SelectionDAG &DAG) const {
2934 SDValue Result(0, 0);
2935
2936 // Only support length 1 constraints for now.
2937 if (Constraint.length() > 1) return;
2938
2939 char ConstraintLetter = Constraint[0];
2940 switch (ConstraintLetter) {
2941 default: break; // This will fall through to the generic implementation
2942 case 'I': // Signed 16 bit constant
2943 // If this fails, the parent routine will give an error
2944 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2945 EVT Type = Op.getValueType();
2946 int64_t Val = C->getSExtValue();
2947 if (isInt<16>(Val)) {
2948 Result = DAG.getTargetConstant(Val, Type);
2949 break;
2950 }
2951 }
2952 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002953 case 'J': // integer zero
2954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2955 EVT Type = Op.getValueType();
2956 int64_t Val = C->getZExtValue();
2957 if (Val == 0) {
2958 Result = DAG.getTargetConstant(0, Type);
2959 break;
2960 }
2961 }
2962 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002963 case 'K': // unsigned 16 bit immediate
2964 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2965 EVT Type = Op.getValueType();
2966 uint64_t Val = (uint64_t)C->getZExtValue();
2967 if (isUInt<16>(Val)) {
2968 Result = DAG.getTargetConstant(Val, Type);
2969 break;
2970 }
2971 }
2972 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002973 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2974 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2975 EVT Type = Op.getValueType();
2976 int64_t Val = C->getSExtValue();
2977 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2978 Result = DAG.getTargetConstant(Val, Type);
2979 break;
2980 }
2981 }
2982 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002983 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2984 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2985 EVT Type = Op.getValueType();
2986 int64_t Val = C->getSExtValue();
2987 if ((Val >= -65535) && (Val <= -1)) {
2988 Result = DAG.getTargetConstant(Val, Type);
2989 break;
2990 }
2991 }
2992 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002993 case 'O': // signed 15 bit immediate
2994 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2995 EVT Type = Op.getValueType();
2996 int64_t Val = C->getSExtValue();
2997 if ((isInt<15>(Val))) {
2998 Result = DAG.getTargetConstant(Val, Type);
2999 break;
3000 }
3001 }
3002 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003003 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3004 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3005 EVT Type = Op.getValueType();
3006 int64_t Val = C->getSExtValue();
3007 if ((Val <= 65535) && (Val >= 1)) {
3008 Result = DAG.getTargetConstant(Val, Type);
3009 break;
3010 }
3011 }
3012 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003013 }
3014
3015 if (Result.getNode()) {
3016 Ops.push_back(Result);
3017 return;
3018 }
3019
3020 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3021}
3022
Dan Gohman6520e202008-10-18 02:06:02 +00003023bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003024MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3025 // No global is ever allowed as a base.
3026 if (AM.BaseGV)
3027 return false;
3028
3029 switch (AM.Scale) {
3030 case 0: // "r+i" or just "i", depending on HasBaseReg.
3031 break;
3032 case 1:
3033 if (!AM.HasBaseReg) // allow "r+i".
3034 break;
3035 return false; // disallow "r+r" or "r+r+i".
3036 default:
3037 return false;
3038 }
3039
3040 return true;
3041}
3042
3043bool
Dan Gohman6520e202008-10-18 02:06:02 +00003044MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3045 // The Mips target isn't yet aware of offsets.
3046 return false;
3047}
Evan Chengeb2f9692009-10-27 19:56:55 +00003048
Akira Hatanakae193b322012-06-13 19:33:32 +00003049EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003050 unsigned SrcAlign,
3051 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003052 bool MemcpyStrSrc,
3053 MachineFunction &MF) const {
3054 if (Subtarget->hasMips64())
3055 return MVT::i64;
3056
3057 return MVT::i32;
3058}
3059
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003060bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3061 if (VT != MVT::f32 && VT != MVT::f64)
3062 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003063 if (Imm.isNegZero())
3064 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003065 return Imm.isZero();
3066}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003067
3068unsigned MipsTargetLowering::getJumpTableEncoding() const {
3069 if (IsN64)
3070 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003071
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003072 return TargetLowering::getJumpTableEncoding();
3073}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003074
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003075/// This function returns true if CallSym is a long double emulation routine.
3076static bool isF128SoftLibCall(const char *CallSym) {
3077 const char *const LibCalls[] =
3078 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3079 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3080 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3081 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3082 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3083 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3084 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3085 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3086 "truncl"};
3087
3088 const char * const *End = LibCalls + array_lengthof(LibCalls);
3089
3090 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003091 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003092
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003093#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003094 for (const char * const *I = LibCalls; I < End - 1; ++I)
3095 assert(Comp(*I, *(I + 1)));
3096#endif
3097
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003098 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003099}
3100
3101/// This function returns true if Ty is fp128 or i128 which was originally a
3102/// fp128.
3103static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3104 if (Ty->isFP128Ty())
3105 return true;
3106
3107 const ExternalSymbolSDNode *ES =
3108 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3109
3110 // If the Ty is i128 and the function being called is a long double emulation
3111 // routine, then the original type is f128.
3112 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3113}
3114
Reed Kotler46090912013-05-10 22:25:39 +00003115MipsTargetLowering::MipsCC::SpecialCallingConvType
3116 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3117 MipsCC::SpecialCallingConvType SpecialCallingConv =
3118 MipsCC::NoSpecialCallingConv;;
3119 if (Subtarget->inMips16HardFloat()) {
3120 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3121 llvm::StringRef Sym = G->getGlobal()->getName();
3122 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3123 if (F->hasFnAttribute("__Mips16RetHelper")) {
3124 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3125 }
3126 }
3127 }
3128 return SpecialCallingConv;
3129}
3130
3131MipsTargetLowering::MipsCC::MipsCC(
3132 CallingConv::ID CC, bool IsO32_, CCState &Info,
3133 MipsCC::SpecialCallingConvType SpecialCallingConv_)
3134 : CCInfo(Info), CallConv(CC), IsO32(IsO32_),
3135 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka7887c902012-10-26 23:56:38 +00003136 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003137 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003138}
3139
Reed Kotler46090912013-05-10 22:25:39 +00003140
Akira Hatanaka7887c902012-10-26 23:56:38 +00003141void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003142analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003143 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3144 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003145 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3146 "CallingConv::Fast shouldn't be used for vararg functions.");
3147
Akira Hatanaka7887c902012-10-26 23:56:38 +00003148 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003149 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003150
3151 for (unsigned I = 0; I != NumOpnds; ++I) {
3152 MVT ArgVT = Args[I].VT;
3153 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3154 bool R;
3155
3156 if (ArgFlags.isByVal()) {
3157 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3158 continue;
3159 }
3160
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003161 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003162 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003163 else {
3164 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3165 IsSoftFloat);
3166 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3167 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003168
3169 if (R) {
3170#ifndef NDEBUG
3171 dbgs() << "Call operand #" << I << " has unhandled type "
3172 << EVT(ArgVT).getEVTString();
3173#endif
3174 llvm_unreachable(0);
3175 }
3176 }
3177}
3178
3179void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003180analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3181 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003182 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003183 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003184 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003185
3186 for (unsigned I = 0; I != NumArgs; ++I) {
3187 MVT ArgVT = Args[I].VT;
3188 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003189 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3190 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003191
3192 if (ArgFlags.isByVal()) {
3193 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3194 continue;
3195 }
3196
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003197 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3198
3199 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003200 continue;
3201
3202#ifndef NDEBUG
3203 dbgs() << "Formal Arg #" << I << " has unhandled type "
3204 << EVT(ArgVT).getEVTString();
3205#endif
3206 llvm_unreachable(0);
3207 }
3208}
3209
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003210template<typename Ty>
3211void MipsTargetLowering::MipsCC::
3212analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3213 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003214 CCAssignFn *Fn;
3215
3216 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3217 Fn = RetCC_F128Soft;
3218 else
3219 Fn = RetCC_Mips;
3220
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003221 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3222 MVT VT = RetVals[I].VT;
3223 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3224 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3225
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003226 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003227#ifndef NDEBUG
3228 dbgs() << "Call result #" << I << " has unhandled type "
3229 << EVT(VT).getEVTString() << '\n';
3230#endif
3231 llvm_unreachable(0);
3232 }
3233 }
3234}
3235
3236void MipsTargetLowering::MipsCC::
3237analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3238 const SDNode *CallNode, const Type *RetTy) const {
3239 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3240}
3241
3242void MipsTargetLowering::MipsCC::
3243analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3244 const Type *RetTy) const {
3245 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3246}
3247
Akira Hatanaka7887c902012-10-26 23:56:38 +00003248void
3249MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3250 MVT LocVT,
3251 CCValAssign::LocInfo LocInfo,
3252 ISD::ArgFlagsTy ArgFlags) {
3253 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3254
3255 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003256 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003257 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3258 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3259 RegSize * 2);
3260
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003261 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003262 allocateRegs(ByVal, ByValSize, Align);
3263
3264 // Allocate space on caller's stack.
3265 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3266 Align);
3267 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3268 LocInfo));
3269 ByValArgs.push_back(ByVal);
3270}
3271
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003272unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3273 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3274}
3275
3276unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3277 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3278}
3279
3280const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3281 return IsO32 ? O32IntRegs : Mips64IntRegs;
3282}
3283
3284llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3285 if (CallConv == CallingConv::Fast)
3286 return CC_Mips_FastCC;
3287
Reed Kotler46090912013-05-10 22:25:39 +00003288 if (SpecialCallingConv == Mips16RetHelperConv)
3289 return CC_Mips16RetHelper;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003290 return IsO32 ? CC_MipsO32 : CC_MipsN;
3291}
3292
3293llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3294 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3295}
3296
3297const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3298 return IsO32 ? O32IntRegs : Mips64DPRegs;
3299}
3300
Akira Hatanaka7887c902012-10-26 23:56:38 +00003301void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3302 unsigned ByValSize,
3303 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003304 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3305 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003306 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3307 "Byval argument's size and alignment should be a multiple of"
3308 "RegSize.");
3309
3310 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3311
3312 // If Align > RegSize, the first arg register must be even.
3313 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3314 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3315 ++ByVal.FirstIdx;
3316 }
3317
3318 // Mark the registers allocated.
3319 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3320 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3321 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3322}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003323
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003324MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3325 const SDNode *CallNode,
3326 bool IsSoftFloat) const {
3327 if (IsSoftFloat || IsO32)
3328 return VT;
3329
3330 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003331 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003332 assert(VT == MVT::i64);
3333 return MVT::f64;
3334 }
3335
3336 return VT;
3337}
3338
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003339void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003340copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003341 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3342 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3343 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3344 MachineFunction &MF = DAG.getMachineFunction();
3345 MachineFrameInfo *MFI = MF.getFrameInfo();
3346 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3347 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3348 int FrameObjOffset;
3349
3350 if (RegAreaSize)
3351 FrameObjOffset = (int)CC.reservedArgArea() -
3352 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3353 else
3354 FrameObjOffset = ByVal.Address;
3355
3356 // Create frame object.
3357 EVT PtrTy = getPointerTy();
3358 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3359 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3360 InVals.push_back(FIN);
3361
3362 if (!ByVal.NumRegs)
3363 return;
3364
3365 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003366 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003367 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3368
3369 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3370 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003371 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003372 unsigned Offset = I * CC.regSize();
3373 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3374 DAG.getConstant(Offset, PtrTy));
3375 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3376 StorePtr, MachinePointerInfo(FuncArg, Offset),
3377 false, false, 0);
3378 OutChains.push_back(Store);
3379 }
3380}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003381
3382// Copy byVal arg to registers and stack.
3383void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003384passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003385 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003386 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003387 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3388 const MipsCC &CC, const ByValArgInfo &ByVal,
3389 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3390 unsigned ByValSize = Flags.getByValSize();
3391 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3392 unsigned RegSize = CC.regSize();
3393 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3394 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3395
3396 if (ByVal.NumRegs) {
3397 const uint16_t *ArgRegs = CC.intArgRegs();
3398 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3399 unsigned I = 0;
3400
3401 // Copy words to registers.
3402 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3403 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3404 DAG.getConstant(Offset, PtrTy));
3405 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3406 MachinePointerInfo(), false, false, false,
3407 Alignment);
3408 MemOpChains.push_back(LoadVal.getValue(1));
3409 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3410 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3411 }
3412
3413 // Return if the struct has been fully copied.
3414 if (ByValSize == Offset)
3415 return;
3416
3417 // Copy the remainder of the byval argument with sub-word loads and shifts.
3418 if (LeftoverBytes) {
3419 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3420 "Size of the remainder should be smaller than RegSize.");
3421 SDValue Val;
3422
3423 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3424 Offset < ByValSize; LoadSize /= 2) {
3425 unsigned RemSize = ByValSize - Offset;
3426
3427 if (RemSize < LoadSize)
3428 continue;
3429
3430 // Load subword.
3431 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3432 DAG.getConstant(Offset, PtrTy));
3433 SDValue LoadVal =
3434 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3435 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3436 false, false, Alignment);
3437 MemOpChains.push_back(LoadVal.getValue(1));
3438
3439 // Shift the loaded value.
3440 unsigned Shamt;
3441
3442 if (isLittle)
3443 Shamt = TotalSizeLoaded;
3444 else
3445 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3446
3447 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3448 DAG.getConstant(Shamt, MVT::i32));
3449
3450 if (Val.getNode())
3451 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3452 else
3453 Val = Shift;
3454
3455 Offset += LoadSize;
3456 TotalSizeLoaded += LoadSize;
3457 Alignment = std::min(Alignment, LoadSize);
3458 }
3459
3460 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3461 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3462 return;
3463 }
3464 }
3465
3466 // Copy remainder of byval arg to it with memcpy.
3467 unsigned MemCpySize = ByValSize - Offset;
3468 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3469 DAG.getConstant(Offset, PtrTy));
3470 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3471 DAG.getIntPtrConstant(ByVal.Address));
3472 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3473 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3474 /*isVolatile=*/false, /*AlwaysInline=*/false,
3475 MachinePointerInfo(0), MachinePointerInfo(0));
3476 MemOpChains.push_back(Chain);
3477}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003478
3479void
3480MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3481 const MipsCC &CC, SDValue Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003482 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanakaf0848472012-10-27 00:21:13 +00003483 unsigned NumRegs = CC.numIntArgRegs();
3484 const uint16_t *ArgRegs = CC.intArgRegs();
3485 const CCState &CCInfo = CC.getCCInfo();
3486 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3487 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003488 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003489 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3490 MachineFunction &MF = DAG.getMachineFunction();
3491 MachineFrameInfo *MFI = MF.getFrameInfo();
3492 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3493
3494 // Offset of the first variable argument from stack pointer.
3495 int VaArgOffset;
3496
3497 if (NumRegs == Idx)
3498 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3499 else
3500 VaArgOffset =
3501 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3502
3503 // Record the frame index of the first variable argument
3504 // which is a value necessary to VASTART.
3505 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3506 MipsFI->setVarArgsFrameIndex(FI);
3507
3508 // Copy the integer registers that have not been used for argument passing
3509 // to the argument register save area. For O32, the save area is allocated
3510 // in the caller's stack frame, while for N32/64, it is allocated in the
3511 // callee's stack frame.
3512 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003513 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003514 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3515 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3516 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3517 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3518 MachinePointerInfo(), false, false, 0);
3519 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3520 OutChains.push_back(Store);
3521 }
3522}