blob: 5e710153269763966008d6d92229fdd8a8e8ef87 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000083 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000086 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000094def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000294def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000295 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000296}
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Owen Andersonc2666002010-12-13 19:31:11 +0000298def uncondbrtarget : Operand<OtherVT> {
299 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
300}
301
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000302// Call target.
303def bltarget : Operand<i32> {
304 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000305 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000306}
307
Evan Chenga8e29892007-01-19 07:51:42 +0000308// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000309def RegListAsmOperand : AsmOperandClass {
310 let Name = "RegList";
311 let SuperClasses = [];
312}
313
Bill Wendling0f630752010-11-17 04:32:08 +0000314def DPRRegListAsmOperand : AsmOperandClass {
315 let Name = "DPRRegList";
316 let SuperClasses = [];
317}
318
319def SPRRegListAsmOperand : AsmOperandClass {
320 let Name = "SPRRegList";
321 let SuperClasses = [];
322}
323
Bill Wendling04863d02010-11-13 10:40:19 +0000324def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000325 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000326 let ParserMatchClass = RegListAsmOperand;
327 let PrintMethod = "printRegisterList";
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def dpr_reglist : Operand<i32> {
331 let EncoderMethod = "getRegisterListOpValue";
332 let ParserMatchClass = DPRRegListAsmOperand;
333 let PrintMethod = "printRegisterList";
334}
335
336def spr_reglist : Operand<i32> {
337 let EncoderMethod = "getRegisterListOpValue";
338 let ParserMatchClass = SPRRegListAsmOperand;
339 let PrintMethod = "printRegisterList";
340}
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
343def cpinst_operand : Operand<i32> {
344 let PrintMethod = "printCPInstOperand";
345}
346
Evan Chenga8e29892007-01-19 07:51:42 +0000347// Local PC labels.
348def pclabel : Operand<i32> {
349 let PrintMethod = "printPCLabel";
350}
351
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000352// ADR instruction labels.
353def adrlabel : Operand<i32> {
354 let EncoderMethod = "getAdrLabelOpValue";
355}
356
Owen Anderson498ec202010-10-27 22:49:00 +0000357def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000358 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000359}
360
Jim Grosbachb35ad412010-10-13 19:56:10 +0000361// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
362def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000363 int32_t v = (int32_t)N->getZExtValue();
364 return v == 8 || v == 16 || v == 24; }]> {
365 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000366}
367
Bob Wilson22f5dc72010-08-16 18:27:34 +0000368// shift_imm: An integer that encodes a shift amount and the type of shift
369// (currently either asr or lsl) using the same encoding used for the
370// immediates in so_reg operands.
371def shift_imm : Operand<i32> {
372 let PrintMethod = "printShiftImmOperand";
373}
374
Evan Chenga8e29892007-01-19 07:51:42 +0000375// shifter_operand operands: so_reg and so_imm.
376def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000377 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000378 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000380 let PrintMethod = "printSORegOperand";
381 let MIOperandInfo = (ops GPR, GPR, i32imm);
382}
Evan Chengf40deed2010-10-27 23:41:30 +0000383def shift_so_reg : Operand<i32>, // reg reg imm
384 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
385 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000386 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000387 let PrintMethod = "printSORegOperand";
388 let MIOperandInfo = (ops GPR, GPR, i32imm);
389}
Evan Chenga8e29892007-01-19 07:51:42 +0000390
391// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
392// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
393// represented in the imm field in the same 12-bit form that they are encoded
394// into so_imm instructions: the 8-bit immediate is the least significant bits
395// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000396def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSOImmOperand";
399}
400
Evan Chengc70d1842007-03-20 08:11:30 +0000401// Break so_imm's up into two pieces. This handles immediates with up to 16
402// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
403// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000404def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000405 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000406}]>;
407
408/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
409///
410def arm_i32imm : PatLeaf<(imm), [{
411 if (Subtarget->hasV6T2Ops())
412 return true;
413 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
414}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000415
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000416/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
417def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
418 return (int32_t)N->getZExtValue() < 32;
419}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000421/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
422def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
423 return (int32_t)N->getZExtValue() < 32;
424}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000425 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000426}
427
Evan Cheng75972122011-01-13 07:58:56 +0000428// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000429// The imm is split into imm{15-12}, imm{11-0}
430//
Evan Cheng75972122011-01-13 07:58:56 +0000431def i32imm_hilo16 : Operand<i32> {
432 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000433}
434
Evan Chenga9688c42010-12-11 04:11:38 +0000435/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
436/// e.g., 0xf000ffff
437def bf_inv_mask_imm : Operand<i32>,
438 PatLeaf<(imm), [{
439 return ARM::isBitFieldInvertedMask(N->getZExtValue());
440}] > {
441 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
442 let PrintMethod = "printBitfieldInvMaskImmOperand";
443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach3e556122010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000449//
Jim Grosbach3e556122010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000455
Chris Lattner2ac19022010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000459}
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000461//
Jim Grosbach3e556122010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach3e556122010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000475 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000483 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbache6913602010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
Jim Grosbache6913602010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Bill Wendling59914872010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Bob Wilson8b024a52009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000541}
542
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000543// Special version of addrmode6 to handle alignment encoding for VLD-dup
544// instructions, specifically VLD4-dup.
545def addrmode6dup : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
547 let PrintMethod = "printAddrMode6Operand";
548 let MIOperandInfo = (ops GPR:$addr, i32imm);
549 let EncoderMethod = "getAddrMode6DupAddressOpValue";
550}
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552// addrmodepc := pc + reg
553//
554def addrmodepc : Operand<i32>,
555 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
556 let PrintMethod = "printAddrModePCOperand";
557 let MIOperandInfo = (ops GPR, i32imm);
558}
559
Bob Wilson4f38b382009-08-21 21:58:55 +0000560def nohash_imm : Operand<i32> {
561 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000562}
563
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000564def p_imm : Operand<i32> {
565 let PrintMethod = "printPImmediate";
566}
567
568def c_imm : Operand<i32> {
569 let PrintMethod = "printCImmediate";
570}
571
Evan Chenga8e29892007-01-19 07:51:42 +0000572//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000573
Evan Cheng37f25d92008-08-28 23:39:26 +0000574include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000575
576//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000577// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000578//
579
Evan Cheng3924f782008-08-29 07:36:24 +0000580/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000581/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000582multiclass AsI1_bin_irs<bits<4> opcod, string opc,
583 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
584 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000585 // The register-immediate version is re-materializable. This is useful
586 // in particular for taking the address of a local.
587 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000588 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
589 iii, opc, "\t$Rd, $Rn, $imm",
590 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
591 bits<4> Rd;
592 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000593 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000594 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000595 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000596 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000597 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000598 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000599 }
Jim Grosbach62547262010-10-11 18:51:51 +0000600 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
601 iir, opc, "\t$Rd, $Rn, $Rm",
602 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000603 bits<4> Rd;
604 bits<4> Rn;
605 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000607 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000608 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000609 let Inst{15-12} = Rd;
610 let Inst{11-4} = 0b00000000;
611 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000612 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000613 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
614 iis, opc, "\t$Rd, $Rn, $shift",
615 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000616 bits<4> Rd;
617 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000618 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000619 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000620 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000621 let Inst{15-12} = Rd;
622 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000623 }
Evan Chenga8e29892007-01-19 07:51:42 +0000624}
625
Evan Cheng1e249e32009-06-25 20:59:23 +0000626/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000627/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000628let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000629multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
630 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
631 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000632 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
633 iii, opc, "\t$Rd, $Rn, $imm",
634 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
635 bits<4> Rd;
636 bits<4> Rn;
637 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000638 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000640 let Inst{19-16} = Rn;
641 let Inst{15-12} = Rd;
642 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000643 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000644 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
645 iir, opc, "\t$Rd, $Rn, $Rm",
646 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
647 bits<4> Rd;
648 bits<4> Rn;
649 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000650 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000651 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000652 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000653 let Inst{19-16} = Rn;
654 let Inst{15-12} = Rd;
655 let Inst{11-4} = 0b00000000;
656 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000657 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000658 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
659 iis, opc, "\t$Rd, $Rn, $shift",
660 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
661 bits<4> Rd;
662 bits<4> Rn;
663 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000664 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000665 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000666 let Inst{19-16} = Rn;
667 let Inst{15-12} = Rd;
668 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000669 }
Evan Cheng071a2792007-09-11 19:55:27 +0000670}
Evan Chengc85e8322007-07-05 07:13:32 +0000671}
672
673/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000674/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000675/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000676let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000677multiclass AI1_cmp_irs<bits<4> opcod, string opc,
678 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
679 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
681 opc, "\t$Rn, $imm",
682 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000683 bits<4> Rn;
684 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000685 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000686 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000687 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000688 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000689 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000690 }
691 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
692 opc, "\t$Rn, $Rm",
693 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000694 bits<4> Rn;
695 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000696 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000697 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000698 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000699 let Inst{19-16} = Rn;
700 let Inst{15-12} = 0b0000;
701 let Inst{11-4} = 0b00000000;
702 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000703 }
704 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
705 opc, "\t$Rn, $shift",
706 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 bits<4> Rn;
708 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000709 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000710 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000711 let Inst{19-16} = Rn;
712 let Inst{15-12} = 0b0000;
713 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000714 }
Evan Cheng071a2792007-09-11 19:55:27 +0000715}
Evan Chenga8e29892007-01-19 07:51:42 +0000716}
717
Evan Cheng576a3962010-09-25 00:49:35 +0000718/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000719/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000720/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000721multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
723 IIC_iEXTr, opc, "\t$Rd, $Rm",
724 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000725 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000726 bits<4> Rd;
727 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000728 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{15-12} = Rd;
730 let Inst{11-10} = 0b00;
731 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000732 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000733 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
734 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
735 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000736 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000737 bits<4> Rd;
738 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000739 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000740 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000741 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000742 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000743 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000744 }
Evan Chenga8e29892007-01-19 07:51:42 +0000745}
746
Evan Cheng576a3962010-09-25 00:49:35 +0000747multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000748 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
749 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000750 [/* For disassembly only; pattern left blank */]>,
751 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000752 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000753 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000754 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000755 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
756 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000757 [/* For disassembly only; pattern left blank */]>,
758 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000759 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000760 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000762 }
763}
764
Evan Cheng576a3962010-09-25 00:49:35 +0000765/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000766/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000767multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000768 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
769 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
770 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000771 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000772 bits<4> Rd;
773 bits<4> Rm;
774 bits<4> Rn;
775 let Inst{19-16} = Rn;
776 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000777 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000778 let Inst{9-4} = 0b000111;
779 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000780 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000781 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
782 rot_imm:$rot),
783 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
784 [(set GPR:$Rd, (opnode GPR:$Rn,
785 (rotr GPR:$Rm, rot_imm:$rot)))]>,
786 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000787 bits<4> Rd;
788 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000789 bits<4> Rn;
790 bits<2> rot;
791 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000792 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000793 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000794 let Inst{9-4} = 0b000111;
795 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000796 }
Evan Chenga8e29892007-01-19 07:51:42 +0000797}
798
Johnny Chen2ec5e492010-02-22 21:50:40 +0000799// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000800multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
802 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000803 [/* For disassembly only; pattern left blank */]>,
804 Requires<[IsARM, HasV6]> {
805 let Inst{11-10} = 0b00;
806 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000807 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
808 rot_imm:$rot),
809 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000810 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000811 Requires<[IsARM, HasV6]> {
812 bits<4> Rn;
813 bits<2> rot;
814 let Inst{19-16} = Rn;
815 let Inst{11-10} = rot;
816 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000817}
818
Evan Cheng62674222009-06-25 23:34:10 +0000819/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
820let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000821multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
822 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000823 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
824 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
825 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000826 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000827 bits<4> Rd;
828 bits<4> Rn;
829 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000830 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000831 let Inst{15-12} = Rd;
832 let Inst{19-16} = Rn;
833 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000834 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000835 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
836 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
837 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000838 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000839 bits<4> Rd;
840 bits<4> Rn;
841 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000842 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000844 let isCommutable = Commutable;
845 let Inst{3-0} = Rm;
846 let Inst{15-12} = Rd;
847 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000848 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000849 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
850 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
851 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000852 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000853 bits<4> Rd;
854 bits<4> Rn;
855 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000856 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000857 let Inst{11-0} = shift;
858 let Inst{15-12} = Rd;
859 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 }
Jim Grosbache5165492009-11-09 00:11:35 +0000861}
862// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000863let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000864multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
865 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
867 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000869 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<12> imm;
873 let Inst{15-12} = Rd;
874 let Inst{19-16} = Rn;
875 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000876 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000878 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000879 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
880 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
881 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000882 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000883 bits<4> Rd;
884 bits<4> Rn;
885 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000886 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000887 let isCommutable = Commutable;
888 let Inst{3-0} = Rm;
889 let Inst{15-12} = Rd;
890 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000891 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000893 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000894 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
895 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
896 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000897 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 bits<4> Rd;
899 bits<4> Rn;
900 bits<12> shift;
901 let Inst{11-0} = shift;
902 let Inst{15-12} = Rd;
903 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000904 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000906 }
Evan Cheng071a2792007-09-11 19:55:27 +0000907}
Evan Chengc85e8322007-07-05 07:13:32 +0000908}
Jim Grosbache5165492009-11-09 00:11:35 +0000909}
Evan Chengc85e8322007-07-05 07:13:32 +0000910
Jim Grosbach3e556122010-10-26 22:37:02 +0000911let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000912multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000913 InstrItinClass iir, PatFrag opnode> {
914 // Note: We use the complex addrmode_imm12 rather than just an input
915 // GPR and a constrained immediate so that we can use this to match
916 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000917 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000918 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
919 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000920 bits<4> Rt;
921 bits<17> addr;
922 let Inst{23} = addr{12}; // U (add = ('U' == 1))
923 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000924 let Inst{15-12} = Rt;
925 let Inst{11-0} = addr{11-0}; // imm12
926 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000927 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000928 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
929 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000930 bits<4> Rt;
931 bits<17> shift;
932 let Inst{23} = shift{12}; // U (add = ('U' == 1))
933 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000934 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000935 let Inst{11-0} = shift{11-0};
936 }
937}
938}
939
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000940multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000941 InstrItinClass iir, PatFrag opnode> {
942 // Note: We use the complex addrmode_imm12 rather than just an input
943 // GPR and a constrained immediate so that we can use this to match
944 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000945 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000946 (ins GPR:$Rt, addrmode_imm12:$addr),
947 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
948 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
949 bits<4> Rt;
950 bits<17> addr;
951 let Inst{23} = addr{12}; // U (add = ('U' == 1))
952 let Inst{19-16} = addr{16-13}; // Rn
953 let Inst{15-12} = Rt;
954 let Inst{11-0} = addr{11-0}; // imm12
955 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000956 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000957 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
958 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
959 bits<4> Rt;
960 bits<17> shift;
961 let Inst{23} = shift{12}; // U (add = ('U' == 1))
962 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000963 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000964 let Inst{11-0} = shift{11-0};
965 }
966}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000967//===----------------------------------------------------------------------===//
968// Instructions
969//===----------------------------------------------------------------------===//
970
Evan Chenga8e29892007-01-19 07:51:42 +0000971//===----------------------------------------------------------------------===//
972// Miscellaneous Instructions.
973//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000974
Evan Chenga8e29892007-01-19 07:51:42 +0000975/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
976/// the function. The first operand is the ID# for this instruction, the second
977/// is the index into the MachineConstantPool that this is, the third is the
978/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000979let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000980def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000981PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000982 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000983
Jim Grosbach4642ad32010-02-22 23:10:38 +0000984// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
985// from removing one half of the matched pairs. That breaks PEI, which assumes
986// these will always be in pairs, and asserts if it finds otherwise. Better way?
987let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000988def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000989PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000990 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000991
Jim Grosbach64171712010-02-16 21:07:46 +0000992def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000993PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000994 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000995}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000996
Johnny Chenf4d81052010-02-12 22:53:19 +0000997def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000998 [/* For disassembly only; pattern left blank */]>,
999 Requires<[IsARM, HasV6T2]> {
1000 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001001 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001002 let Inst{7-0} = 0b00000000;
1003}
1004
Johnny Chenf4d81052010-02-12 22:53:19 +00001005def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1006 [/* For disassembly only; pattern left blank */]>,
1007 Requires<[IsARM, HasV6T2]> {
1008 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001009 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001010 let Inst{7-0} = 0b00000001;
1011}
1012
1013def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6T2]> {
1016 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001017 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001018 let Inst{7-0} = 0b00000010;
1019}
1020
1021def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1022 [/* For disassembly only; pattern left blank */]>,
1023 Requires<[IsARM, HasV6T2]> {
1024 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001025 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001026 let Inst{7-0} = 0b00000011;
1027}
1028
Johnny Chen2ec5e492010-02-22 21:50:40 +00001029def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1030 "\t$dst, $a, $b",
1031 [/* For disassembly only; pattern left blank */]>,
1032 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001033 bits<4> Rd;
1034 bits<4> Rn;
1035 bits<4> Rm;
1036 let Inst{3-0} = Rm;
1037 let Inst{15-12} = Rd;
1038 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001039 let Inst{27-20} = 0b01101000;
1040 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001041 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001042}
1043
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM, HasV6T2]> {
1047 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001048 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001049 let Inst{7-0} = 0b00000100;
1050}
1051
Johnny Chenc6f7b272010-02-11 18:12:29 +00001052// The i32imm operand $val can be used by a debugger to store more information
1053// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001054def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001057 bits<16> val;
1058 let Inst{3-0} = val{3-0};
1059 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001060 let Inst{27-20} = 0b00010010;
1061 let Inst{7-4} = 0b0111;
1062}
1063
Johnny Chenb98e1602010-02-12 18:55:33 +00001064// Change Processor State is a system instruction -- for disassembly only.
1065// The singleton $opt operand contains the following information:
1066// opt{4-0} = mode from Inst{4-0}
1067// opt{5} = changemode from Inst{17}
1068// opt{8-6} = AIF from Inst{8-6}
1069// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001070// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001071def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM]> {
1074 let Inst{31-28} = 0b1111;
1075 let Inst{27-20} = 0b00010000;
1076 let Inst{16} = 0;
1077 let Inst{5} = 0;
1078}
1079
Johnny Chenb92a23f2010-02-21 04:42:01 +00001080// Preload signals the memory system of possible future data/instruction access.
1081// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001082multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001083
Evan Chengdfed19f2010-11-03 06:34:55 +00001084 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001085 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001086 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001087 bits<4> Rt;
1088 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001089 let Inst{31-26} = 0b111101;
1090 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001091 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001092 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001093 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001094 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001095 let Inst{19-16} = addr{16-13}; // Rn
1096 let Inst{15-12} = Rt;
1097 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001098 }
1099
Evan Chengdfed19f2010-11-03 06:34:55 +00001100 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001101 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001102 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001103 bits<4> Rt;
1104 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001105 let Inst{31-26} = 0b111101;
1106 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001107 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001108 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001109 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001110 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001111 let Inst{19-16} = shift{16-13}; // Rn
1112 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001113 }
1114}
1115
Evan Cheng416941d2010-11-04 05:19:35 +00001116defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1117defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1118defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001119
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001120def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1121 "setend\t$end",
1122 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001123 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001124 bits<1> end;
1125 let Inst{31-10} = 0b1111000100000001000000;
1126 let Inst{9} = end;
1127 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001128}
1129
Johnny Chenf4d81052010-02-12 22:53:19 +00001130def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001131 [/* For disassembly only; pattern left blank */]>,
1132 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001133 bits<4> opt;
1134 let Inst{27-4} = 0b001100100000111100001111;
1135 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001136}
1137
Johnny Chenba6e0332010-02-11 17:14:31 +00001138// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001139let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001140def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001141 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001142 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001143 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001144}
1145
Evan Cheng12c3a532008-11-06 17:48:05 +00001146// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001147let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001148def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1149 Size4Bytes, IIC_iALUr,
1150 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001151
Evan Cheng325474e2008-01-07 23:56:57 +00001152let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001153def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001154 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001155 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001156
Jim Grosbach53694262010-11-18 01:15:56 +00001157def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001158 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001159 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001160
Jim Grosbach53694262010-11-18 01:15:56 +00001161def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001162 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001163 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001164
Jim Grosbach53694262010-11-18 01:15:56 +00001165def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001166 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001167 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001168
Jim Grosbach53694262010-11-18 01:15:56 +00001169def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001170 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001171 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001172}
Chris Lattner13c63102008-01-06 05:55:01 +00001173let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001174def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001175 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001176
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001177def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001178 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1179 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001180
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001181def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001182 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001183}
Evan Cheng12c3a532008-11-06 17:48:05 +00001184} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001185
Evan Chenge07715c2009-06-23 05:25:29 +00001186
1187// LEApcrel - Load a pc-relative address into a register without offending the
1188// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001189let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001190// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001191// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1192// know until then which form of the instruction will be used.
1193def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001194 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001195 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001196 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001197 let Inst{27-25} = 0b001;
1198 let Inst{20} = 0;
1199 let Inst{19-16} = 0b1111;
1200 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001201 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001202}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001203def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1204 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001205
1206def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1207 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1208 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001209
Evan Chenga8e29892007-01-19 07:51:42 +00001210//===----------------------------------------------------------------------===//
1211// Control Flow Instructions.
1212//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001213
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001214let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1215 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001216 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 "bx", "\tlr", [(ARMretflag)]>,
1218 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001219 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001220 }
1221
1222 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001223 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001224 "mov", "\tpc, lr", [(ARMretflag)]>,
1225 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001226 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001228}
Rafael Espindola27185192006-09-29 21:20:16 +00001229
Bob Wilson04ea6e52009-10-28 00:37:03 +00001230// Indirect branches
1231let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001232 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001233 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001234 [(brind GPR:$dst)]>,
1235 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001236 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001237 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001238 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001239 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001240
1241 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001242 // FIXME: We would really like to define this as a vanilla ARMPat like:
1243 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1244 // With that, however, we can't set isBranch, isTerminator, etc..
1245 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1246 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1247 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001248}
1249
Evan Cheng1e0eab12010-11-29 22:43:27 +00001250// All calls clobber the non-callee saved registers. SP is marked as
1251// a use to prevent stack-pointer assignments that appear immediately
1252// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001253let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001254 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001255 Defs = [R0, R1, R2, R3, R12, LR,
1256 D0, D1, D2, D3, D4, D5, D6, D7,
1257 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001258 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1259 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001260 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001261 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001262 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001263 Requires<[IsARM, IsNotDarwin]> {
1264 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001265 bits<24> func;
1266 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001267 }
Evan Cheng277f0742007-06-19 21:05:09 +00001268
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001269 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001270 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001271 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001272 Requires<[IsARM, IsNotDarwin]> {
1273 bits<24> func;
1274 let Inst{23-0} = func;
1275 }
Evan Cheng277f0742007-06-19 21:05:09 +00001276
Evan Chenga8e29892007-01-19 07:51:42 +00001277 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001278 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001279 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001280 [(ARMcall GPR:$func)]>,
1281 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001282 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001283 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001284 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001285 }
1286
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001287 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001288 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001289 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1290 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1291 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292
1293 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001294 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1295 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1296 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001297}
1298
David Goodwin1a8f36e2009-08-12 18:31:53 +00001299let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001300 // On Darwin R9 is call-clobbered.
1301 // R7 is marked as a use to prevent frame-pointer assignments from being
1302 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001303 Defs = [R0, R1, R2, R3, R9, R12, LR,
1304 D0, D1, D2, D3, D4, D5, D6, D7,
1305 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001306 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1307 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001308 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001309 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001310 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1311 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001312 bits<24> func;
1313 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001314 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001315
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001316 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001317 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001318 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001319 Requires<[IsARM, IsDarwin]> {
1320 bits<24> func;
1321 let Inst{23-0} = func;
1322 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001323
1324 // ARMv5T and above
1325 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001326 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001327 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001328 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001329 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001330 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001331 }
1332
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001333 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001334 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001335 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1336 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1337 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001338
1339 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001340 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1341 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1342 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001343}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001344
Dale Johannesen51e28e62010-06-03 21:09:53 +00001345// Tail calls.
1346
Jim Grosbach832859d2010-10-13 22:09:34 +00001347// FIXME: These should probably be xformed into the non-TC versions of the
1348// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001349// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1350// Thumb should have its own version since the instruction is actually
1351// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001352let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1353 // Darwin versions.
1354 let Defs = [R0, R1, R2, R3, R9, R12,
1355 D0, D1, D2, D3, D4, D5, D6, D7,
1356 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1357 D27, D28, D29, D30, D31, PC],
1358 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001359 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1360 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001361
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001362 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1363 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001364
Evan Cheng6523d2f2010-06-19 00:11:54 +00001365 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001366 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001367 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001368
1369 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001370 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001371 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001372
Evan Cheng6523d2f2010-06-19 00:11:54 +00001373 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1374 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1375 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001376 bits<4> dst;
1377 let Inst{31-4} = 0b1110000100101111111111110001;
1378 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001379 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001380 }
1381
1382 // Non-Darwin versions (the difference is R9).
1383 let Defs = [R0, R1, R2, R3, R12,
1384 D0, D1, D2, D3, D4, D5, D6, D7,
1385 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1386 D27, D28, D29, D30, D31, PC],
1387 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001388 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1389 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001390
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001391 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1392 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393
Evan Cheng6523d2f2010-06-19 00:11:54 +00001394 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1395 IIC_Br, "b\t$dst @ TAILCALL",
1396 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001397
Evan Cheng6523d2f2010-06-19 00:11:54 +00001398 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1399 IIC_Br, "b.w\t$dst @ TAILCALL",
1400 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001401
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001402 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001403 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1404 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001405 bits<4> dst;
1406 let Inst{31-4} = 0b1110000100101111111111110001;
1407 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001408 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409 }
1410}
1411
David Goodwin1a8f36e2009-08-12 18:31:53 +00001412let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001413 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001414 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001415 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001416 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001417 "b\t$target", [(br bb:$target)]> {
1418 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001419 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001420 let Inst{23-0} = target;
1421 }
Evan Cheng44bec522007-05-15 01:29:07 +00001422
Jim Grosbach2dc77682010-11-29 18:37:44 +00001423 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1424 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001425 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001426 SizeSpecial, IIC_Br,
1427 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001428 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1429 // into i12 and rs suffixed versions.
1430 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001431 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001432 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001433 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001434 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001435 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001436 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001437 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001438 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001439 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001440 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001441 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001442
Evan Chengc85e8322007-07-05 07:13:32 +00001443 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001444 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001445 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001446 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001447 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1448 bits<24> target;
1449 let Inst{23-0} = target;
1450 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001451}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001452
Johnny Chena1e76212010-02-13 02:51:09 +00001453// Branch and Exchange Jazelle -- for disassembly only
1454def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1455 [/* For disassembly only; pattern left blank */]> {
1456 let Inst{23-20} = 0b0010;
1457 //let Inst{19-8} = 0xfff;
1458 let Inst{7-4} = 0b0010;
1459}
1460
Johnny Chen0296f3e2010-02-16 21:59:54 +00001461// Secure Monitor Call is a system instruction -- for disassembly only
1462def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1463 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001464 bits<4> opt;
1465 let Inst{23-4} = 0b01100000000000000111;
1466 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001467}
1468
Johnny Chen64dfb782010-02-16 20:04:27 +00001469// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001470let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001471def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001472 [/* For disassembly only; pattern left blank */]> {
1473 bits<24> svc;
1474 let Inst{23-0} = svc;
1475}
Johnny Chen85d5a892010-02-10 18:02:25 +00001476}
1477
Johnny Chenfb566792010-02-17 21:39:10 +00001478// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001479let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001480def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1481 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001482 [/* For disassembly only; pattern left blank */]> {
1483 let Inst{31-28} = 0b1111;
1484 let Inst{22-20} = 0b110; // W = 1
1485}
1486
Jim Grosbache6913602010-11-03 01:01:43 +00001487def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1488 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001489 [/* For disassembly only; pattern left blank */]> {
1490 let Inst{31-28} = 0b1111;
1491 let Inst{22-20} = 0b100; // W = 0
1492}
1493
Johnny Chenfb566792010-02-17 21:39:10 +00001494// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001495def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1496 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001497 [/* For disassembly only; pattern left blank */]> {
1498 let Inst{31-28} = 0b1111;
1499 let Inst{22-20} = 0b011; // W = 1
1500}
1501
Jim Grosbache6913602010-11-03 01:01:43 +00001502def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1503 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001504 [/* For disassembly only; pattern left blank */]> {
1505 let Inst{31-28} = 0b1111;
1506 let Inst{22-20} = 0b001; // W = 0
1507}
Chris Lattner39ee0362010-10-31 19:10:56 +00001508} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001509
Evan Chenga8e29892007-01-19 07:51:42 +00001510//===----------------------------------------------------------------------===//
1511// Load / store Instructions.
1512//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001513
Evan Chenga8e29892007-01-19 07:51:42 +00001514// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001515
1516
Evan Cheng7e2fe912010-10-28 06:47:08 +00001517defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001518 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001519defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001520 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001521defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001522 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001523defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001524 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001525
Evan Chengfa775d02007-03-19 07:20:03 +00001526// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001527let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1528 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001529def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001530 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1531 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001532 bits<4> Rt;
1533 bits<17> addr;
1534 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1535 let Inst{19-16} = 0b1111;
1536 let Inst{15-12} = Rt;
1537 let Inst{11-0} = addr{11-0}; // imm12
1538}
Evan Chengfa775d02007-03-19 07:20:03 +00001539
Evan Chenga8e29892007-01-19 07:51:42 +00001540// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001541def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001542 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1543 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001544
Evan Chenga8e29892007-01-19 07:51:42 +00001545// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001546def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001547 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1548 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001549
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001550def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001551 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1552 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001553
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001554let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1555 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001556// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1557// how to represent that such that tblgen is happy and we don't
1558// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001559// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001560def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1561 (ins addrmode3:$addr), LdMiscFrm,
1562 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001563 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001564}
Rafael Espindolac391d162006-10-23 20:34:27 +00001565
Evan Chenga8e29892007-01-19 07:51:42 +00001566// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001567multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001568 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1569 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001570 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1571 // {17-14} Rn
1572 // {13} 1 == Rm, 0 == imm12
1573 // {12} isAdd
1574 // {11-0} imm12/Rm
1575 bits<18> addr;
1576 let Inst{25} = addr{13};
1577 let Inst{23} = addr{12};
1578 let Inst{19-16} = addr{17-14};
1579 let Inst{11-0} = addr{11-0};
1580 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001581 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1582 (ins GPR:$Rn, am2offset:$offset),
1583 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001584 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1585 // {13} 1 == Rm, 0 == imm12
1586 // {12} isAdd
1587 // {11-0} imm12/Rm
1588 bits<14> offset;
1589 bits<4> Rn;
1590 let Inst{25} = offset{13};
1591 let Inst{23} = offset{12};
1592 let Inst{19-16} = Rn;
1593 let Inst{11-0} = offset{11-0};
1594 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001595}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001596
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001597let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001598defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1599defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001600}
Rafael Espindola450856d2006-12-12 00:37:38 +00001601
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001602multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1603 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1604 (ins addrmode3:$addr), IndexModePre,
1605 LdMiscFrm, itin,
1606 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1607 bits<14> addr;
1608 let Inst{23} = addr{8}; // U bit
1609 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1610 let Inst{19-16} = addr{12-9}; // Rn
1611 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1612 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1613 }
1614 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1615 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1616 LdMiscFrm, itin,
1617 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001618 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001619 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001620 let Inst{23} = offset{8}; // U bit
1621 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001622 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001623 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1624 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001625 }
1626}
Rafael Espindola4e307642006-09-08 16:59:47 +00001627
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001628let mayLoad = 1, neverHasSideEffects = 1 in {
1629defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1630defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1631defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1632let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1633defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1634} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001635
Johnny Chenadb561d2010-02-18 03:27:42 +00001636// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001637let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001638def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1639 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1640 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001641 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1642 let Inst{21} = 1; // overwrite
1643}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001644def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001645 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001646 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001647 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1648 let Inst{21} = 1; // overwrite
1649}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001650def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1651 (ins GPR:$base, am3offset:$offset), IndexModePost,
1652 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001653 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1654 let Inst{21} = 1; // overwrite
1655}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001656def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1657 (ins GPR:$base, am3offset:$offset), IndexModePost,
1658 LdMiscFrm, IIC_iLoad_bh_ru,
1659 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001660 let Inst{21} = 1; // overwrite
1661}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001662def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1663 (ins GPR:$base, am3offset:$offset), IndexModePost,
1664 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001665 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001666 let Inst{21} = 1; // overwrite
1667}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001668}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001669
Evan Chenga8e29892007-01-19 07:51:42 +00001670// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001671
1672// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001673def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001674 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1675 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001676
Evan Chenga8e29892007-01-19 07:51:42 +00001677// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001678let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1679 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001680def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001682 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001683
1684// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001685def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001686 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001687 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001688 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1689 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001690 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001691
Jim Grosbach953557f42010-11-19 21:35:06 +00001692def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001693 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001694 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001695 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1696 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001697 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001698
Jim Grosbacha1b41752010-11-19 22:06:57 +00001699def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1700 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1701 IndexModePre, StFrm, IIC_iStore_bh_ru,
1702 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1703 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1704 GPR:$Rn, am2offset:$offset))]>;
1705def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1706 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1707 IndexModePost, StFrm, IIC_iStore_bh_ru,
1708 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1709 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1710 GPR:$Rn, am2offset:$offset))]>;
1711
Jim Grosbach2dc77682010-11-29 18:37:44 +00001712def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1713 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1714 IndexModePre, StMiscFrm, IIC_iStore_ru,
1715 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1716 [(set GPR:$Rn_wb,
1717 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001718
Jim Grosbach2dc77682010-11-29 18:37:44 +00001719def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1720 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1721 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1722 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1723 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1724 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Johnny Chen39a4bb32010-02-18 22:31:18 +00001726// For disassembly only
1727def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1728 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001729 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001730 "strd", "\t$src1, $src2, [$base, $offset]!",
1731 "$base = $base_wb", []>;
1732
1733// For disassembly only
1734def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1735 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001736 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001737 "strd", "\t$src1, $src2, [$base], $offset",
1738 "$base = $base_wb", []>;
1739
Johnny Chenad4df4c2010-03-01 19:22:00 +00001740// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001741
Jim Grosbach953557f42010-11-19 21:35:06 +00001742def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1743 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001744 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001745 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001746 [/* For disassembly only; pattern left blank */]> {
1747 let Inst{21} = 1; // overwrite
1748}
1749
Jim Grosbach953557f42010-11-19 21:35:06 +00001750def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1751 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001752 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001753 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001754 [/* For disassembly only; pattern left blank */]> {
1755 let Inst{21} = 1; // overwrite
1756}
1757
Johnny Chenad4df4c2010-03-01 19:22:00 +00001758def STRHT: AI3sthpo<(outs GPR:$base_wb),
1759 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001760 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001761 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1762 [/* For disassembly only; pattern left blank */]> {
1763 let Inst{21} = 1; // overwrite
1764}
1765
Evan Chenga8e29892007-01-19 07:51:42 +00001766//===----------------------------------------------------------------------===//
1767// Load / store multiple Instructions.
1768//
1769
Bill Wendling6c470b82010-11-13 09:09:38 +00001770multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1771 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001772 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001773 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1774 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001775 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001776 let Inst{24-23} = 0b01; // Increment After
1777 let Inst{21} = 0; // No writeback
1778 let Inst{20} = L_bit;
1779 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001780 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001781 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1782 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001783 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001784 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001785 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001786 let Inst{20} = L_bit;
1787 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001788 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1790 IndexModeNone, f, itin,
1791 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1792 let Inst{24-23} = 0b00; // Decrement After
1793 let Inst{21} = 0; // No writeback
1794 let Inst{20} = L_bit;
1795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001796 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1798 IndexModeUpd, f, itin_upd,
1799 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1800 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001801 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001802 let Inst{20} = L_bit;
1803 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001804 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001805 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1806 IndexModeNone, f, itin,
1807 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1808 let Inst{24-23} = 0b10; // Decrement Before
1809 let Inst{21} = 0; // No writeback
1810 let Inst{20} = L_bit;
1811 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001812 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001813 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1814 IndexModeUpd, f, itin_upd,
1815 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1816 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001817 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001818 let Inst{20} = L_bit;
1819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001820 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001821 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1822 IndexModeNone, f, itin,
1823 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1824 let Inst{24-23} = 0b11; // Increment Before
1825 let Inst{21} = 0; // No writeback
1826 let Inst{20} = L_bit;
1827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1830 IndexModeUpd, f, itin_upd,
1831 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1832 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001834 let Inst{20} = L_bit;
1835 }
1836}
1837
Bill Wendlingc93989a2010-11-13 11:20:05 +00001838let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001839
1840let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1841defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1842
1843let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1844defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1845
1846} // neverHasSideEffects
1847
Bob Wilson0fef5842011-01-06 19:24:32 +00001848// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849def : MnemonicAlias<"ldm", "ldmia">;
1850def : MnemonicAlias<"stm", "stmia">;
1851
1852// FIXME: remove when we have a way to marking a MI with these properties.
1853// FIXME: Should pc be an implicit operand like PICADD, etc?
1854let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1855 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001856// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001857def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001858 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001859 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001860 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001861 "$Rn = $wb", []> {
1862 let Inst{24-23} = 0b01; // Increment After
1863 let Inst{21} = 1; // Writeback
1864 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001865}
Evan Chenga8e29892007-01-19 07:51:42 +00001866
Evan Chenga8e29892007-01-19 07:51:42 +00001867//===----------------------------------------------------------------------===//
1868// Move Instructions.
1869//
1870
Evan Chengcd799b92009-06-12 20:46:18 +00001871let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001872def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1873 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1874 bits<4> Rd;
1875 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001876
Johnny Chen04301522009-11-07 00:54:36 +00001877 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001878 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001879 let Inst{3-0} = Rm;
1880 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001881}
1882
Dale Johannesen38d5f042010-06-15 22:24:08 +00001883// A version for the smaller set of tail call registers.
1884let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001885def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001886 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1887 bits<4> Rd;
1888 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001889
Dale Johannesen38d5f042010-06-15 22:24:08 +00001890 let Inst{11-4} = 0b00000000;
1891 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001892 let Inst{3-0} = Rm;
1893 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001894}
1895
Evan Chengf40deed2010-10-27 23:41:30 +00001896def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001897 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001898 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1899 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001900 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001901 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001902 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001903 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001904 let Inst{25} = 0;
1905}
Evan Chenga2515702007-03-19 07:09:02 +00001906
Evan Chengc4af4632010-11-17 20:13:28 +00001907let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001908def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1909 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001910 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001911 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001912 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001913 let Inst{15-12} = Rd;
1914 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001915 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001916}
1917
Evan Chengc4af4632010-11-17 20:13:28 +00001918let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001919def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001920 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001921 "movw", "\t$Rd, $imm",
1922 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001923 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001924 bits<4> Rd;
1925 bits<16> imm;
1926 let Inst{15-12} = Rd;
1927 let Inst{11-0} = imm{11-0};
1928 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001929 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001930 let Inst{25} = 1;
1931}
1932
Jim Grosbach1de588d2010-10-14 18:54:27 +00001933let Constraints = "$src = $Rd" in
Evan Cheng75972122011-01-13 07:58:56 +00001934def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001935 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001936 "movt", "\t$Rd, $imm",
1937 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001938 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001939 lo16AllZero:$imm))]>, UnaryDP,
1940 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001941 bits<4> Rd;
1942 bits<16> imm;
1943 let Inst{15-12} = Rd;
1944 let Inst{11-0} = imm{11-0};
1945 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001946 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001947 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001948}
Evan Cheng13ab0202007-07-10 18:08:01 +00001949
Evan Cheng20956592009-10-21 08:15:52 +00001950def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1951 Requires<[IsARM, HasV6T2]>;
1952
David Goodwinca01a8d2009-09-01 18:32:09 +00001953let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001954def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001955 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1956 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001957
1958// These aren't really mov instructions, but we have to define them this way
1959// due to flag operands.
1960
Evan Cheng071a2792007-09-11 19:55:27 +00001961let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001962def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001963 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1964 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001965def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001966 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1967 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001968}
Evan Chenga8e29892007-01-19 07:51:42 +00001969
Evan Chenga8e29892007-01-19 07:51:42 +00001970//===----------------------------------------------------------------------===//
1971// Extend Instructions.
1972//
1973
1974// Sign extenders
1975
Evan Cheng576a3962010-09-25 00:49:35 +00001976defm SXTB : AI_ext_rrot<0b01101010,
1977 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1978defm SXTH : AI_ext_rrot<0b01101011,
1979 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001980
Evan Cheng576a3962010-09-25 00:49:35 +00001981defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001982 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001983defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001984 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001985
Johnny Chen2ec5e492010-02-22 21:50:40 +00001986// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001987defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001988
1989// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001990defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001991
1992// Zero extenders
1993
1994let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001995defm UXTB : AI_ext_rrot<0b01101110,
1996 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1997defm UXTH : AI_ext_rrot<0b01101111,
1998 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1999defm UXTB16 : AI_ext_rrot<0b01101100,
2000 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002001
Jim Grosbach542f6422010-07-28 23:25:44 +00002002// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2003// The transformation should probably be done as a combiner action
2004// instead so we can include a check for masking back in the upper
2005// eight bits of the source into the lower eight bits of the result.
2006//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2007// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002008def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002009 (UXTB16r_rot GPR:$Src, 8)>;
2010
Evan Cheng576a3962010-09-25 00:49:35 +00002011defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002012 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002013defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002014 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002015}
2016
Evan Chenga8e29892007-01-19 07:51:42 +00002017// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002018// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002019defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002020
Evan Chenga8e29892007-01-19 07:51:42 +00002021
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002022def SBFX : I<(outs GPR:$Rd),
2023 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002024 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002025 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002026 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002027 bits<4> Rd;
2028 bits<4> Rn;
2029 bits<5> lsb;
2030 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002031 let Inst{27-21} = 0b0111101;
2032 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002033 let Inst{20-16} = width;
2034 let Inst{15-12} = Rd;
2035 let Inst{11-7} = lsb;
2036 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002037}
2038
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002039def UBFX : I<(outs GPR:$Rd),
2040 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002041 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002042 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002043 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002044 bits<4> Rd;
2045 bits<4> Rn;
2046 bits<5> lsb;
2047 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002048 let Inst{27-21} = 0b0111111;
2049 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002050 let Inst{20-16} = width;
2051 let Inst{15-12} = Rd;
2052 let Inst{11-7} = lsb;
2053 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002054}
2055
Evan Chenga8e29892007-01-19 07:51:42 +00002056//===----------------------------------------------------------------------===//
2057// Arithmetic Instructions.
2058//
2059
Jim Grosbach26421962008-10-14 20:36:24 +00002060defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002061 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002062 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002063defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002064 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002065 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Evan Chengc85e8322007-07-05 07:13:32 +00002067// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002068defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002069 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002070 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2071defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002072 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002073 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002074
Evan Cheng62674222009-06-25 23:34:10 +00002075defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002076 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002077defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002078 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002079
2080// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002081defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002082 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002083defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002084 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002085
Jim Grosbach84760882010-10-15 18:42:41 +00002086def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2087 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2088 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2089 bits<4> Rd;
2090 bits<4> Rn;
2091 bits<12> imm;
2092 let Inst{25} = 1;
2093 let Inst{15-12} = Rd;
2094 let Inst{19-16} = Rn;
2095 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002096}
Evan Cheng13ab0202007-07-10 18:08:01 +00002097
Bob Wilsoncff71782010-08-05 18:23:43 +00002098// The reg/reg form is only defined for the disassembler; for codegen it is
2099// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002100def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2101 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002102 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002103 bits<4> Rd;
2104 bits<4> Rn;
2105 bits<4> Rm;
2106 let Inst{11-4} = 0b00000000;
2107 let Inst{25} = 0;
2108 let Inst{3-0} = Rm;
2109 let Inst{15-12} = Rd;
2110 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002111}
2112
Jim Grosbach84760882010-10-15 18:42:41 +00002113def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2114 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2115 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2116 bits<4> Rd;
2117 bits<4> Rn;
2118 bits<12> shift;
2119 let Inst{25} = 0;
2120 let Inst{11-0} = shift;
2121 let Inst{15-12} = Rd;
2122 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002123}
Evan Chengc85e8322007-07-05 07:13:32 +00002124
2125// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002126let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002127def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2128 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2129 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2130 bits<4> Rd;
2131 bits<4> Rn;
2132 bits<12> imm;
2133 let Inst{25} = 1;
2134 let Inst{20} = 1;
2135 let Inst{15-12} = Rd;
2136 let Inst{19-16} = Rn;
2137 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002138}
Jim Grosbach84760882010-10-15 18:42:41 +00002139def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2140 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2141 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2142 bits<4> Rd;
2143 bits<4> Rn;
2144 bits<12> shift;
2145 let Inst{25} = 0;
2146 let Inst{20} = 1;
2147 let Inst{11-0} = shift;
2148 let Inst{15-12} = Rd;
2149 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002150}
Evan Cheng071a2792007-09-11 19:55:27 +00002151}
Evan Chengc85e8322007-07-05 07:13:32 +00002152
Evan Cheng62674222009-06-25 23:34:10 +00002153let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002154def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2155 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2156 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002157 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002158 bits<4> Rd;
2159 bits<4> Rn;
2160 bits<12> imm;
2161 let Inst{25} = 1;
2162 let Inst{15-12} = Rd;
2163 let Inst{19-16} = Rn;
2164 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002165}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002166// The reg/reg form is only defined for the disassembler; for codegen it is
2167// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002168def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2169 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002170 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002171 bits<4> Rd;
2172 bits<4> Rn;
2173 bits<4> Rm;
2174 let Inst{11-4} = 0b00000000;
2175 let Inst{25} = 0;
2176 let Inst{3-0} = Rm;
2177 let Inst{15-12} = Rd;
2178 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002179}
Jim Grosbach84760882010-10-15 18:42:41 +00002180def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2181 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2182 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002183 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002184 bits<4> Rd;
2185 bits<4> Rn;
2186 bits<12> shift;
2187 let Inst{25} = 0;
2188 let Inst{11-0} = shift;
2189 let Inst{15-12} = Rd;
2190 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002191}
Evan Cheng62674222009-06-25 23:34:10 +00002192}
2193
2194// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002195let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002196def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2197 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2198 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002199 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002200 bits<4> Rd;
2201 bits<4> Rn;
2202 bits<12> imm;
2203 let Inst{25} = 1;
2204 let Inst{20} = 1;
2205 let Inst{15-12} = Rd;
2206 let Inst{19-16} = Rn;
2207 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002208}
Jim Grosbach84760882010-10-15 18:42:41 +00002209def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2210 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2211 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002212 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002213 bits<4> Rd;
2214 bits<4> Rn;
2215 bits<12> shift;
2216 let Inst{25} = 0;
2217 let Inst{20} = 1;
2218 let Inst{11-0} = shift;
2219 let Inst{15-12} = Rd;
2220 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002221}
Evan Cheng071a2792007-09-11 19:55:27 +00002222}
Evan Cheng2c614c52007-06-06 10:17:05 +00002223
Evan Chenga8e29892007-01-19 07:51:42 +00002224// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002225// The assume-no-carry-in form uses the negation of the input since add/sub
2226// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2227// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2228// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002229def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2230 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002231def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2232 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2233// The with-carry-in form matches bitwise not instead of the negation.
2234// Effectively, the inverse interpretation of the carry flag already accounts
2235// for part of the negation.
2236def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2237 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002238
2239// Note: These are implemented in C++ code, because they have to generate
2240// ADD/SUBrs instructions, which use a complex pattern that a xform function
2241// cannot produce.
2242// (mul X, 2^n+1) -> (add (X << n), X)
2243// (mul X, 2^n-1) -> (rsb X, (X << n))
2244
Johnny Chen667d1272010-02-22 18:50:54 +00002245// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002246// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002247class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002248 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002249 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2250 opc, "\t$Rd, $Rn, $Rm", pattern> {
2251 bits<4> Rd;
2252 bits<4> Rn;
2253 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002254 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002255 let Inst{11-4} = op11_4;
2256 let Inst{19-16} = Rn;
2257 let Inst{15-12} = Rd;
2258 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002259}
2260
Johnny Chen667d1272010-02-22 18:50:54 +00002261// Saturating add/subtract -- for disassembly only
2262
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002263def QADD : AAI<0b00010000, 0b00000101, "qadd",
2264 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2265def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2266 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2267def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2268def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2269
2270def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2271def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2272def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2273def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2274def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2275def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2276def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2277def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2278def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2279def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2280def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2281def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002282
2283// Signed/Unsigned add/subtract -- for disassembly only
2284
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002285def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2286def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2287def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2288def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2289def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2290def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2291def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2292def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2293def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2294def USAX : AAI<0b01100101, 0b11110101, "usax">;
2295def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2296def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002297
2298// Signed/Unsigned halving add/subtract -- for disassembly only
2299
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002300def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2301def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2302def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2303def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2304def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2305def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2306def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2307def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2308def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2309def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2310def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2311def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002312
Johnny Chenadc77332010-02-26 22:04:29 +00002313// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002314
Jim Grosbach70987fb2010-10-18 23:35:38 +00002315def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002316 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002317 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002318 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002319 bits<4> Rd;
2320 bits<4> Rn;
2321 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002322 let Inst{27-20} = 0b01111000;
2323 let Inst{15-12} = 0b1111;
2324 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002325 let Inst{19-16} = Rd;
2326 let Inst{11-8} = Rm;
2327 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002328}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002329def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002330 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002331 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002332 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002333 bits<4> Rd;
2334 bits<4> Rn;
2335 bits<4> Rm;
2336 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002337 let Inst{27-20} = 0b01111000;
2338 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002339 let Inst{19-16} = Rd;
2340 let Inst{15-12} = Ra;
2341 let Inst{11-8} = Rm;
2342 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002343}
2344
2345// Signed/Unsigned saturate -- for disassembly only
2346
Jim Grosbach70987fb2010-10-18 23:35:38 +00002347def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2348 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002349 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002350 bits<4> Rd;
2351 bits<5> sat_imm;
2352 bits<4> Rn;
2353 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002354 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002355 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002356 let Inst{20-16} = sat_imm;
2357 let Inst{15-12} = Rd;
2358 let Inst{11-7} = sh{7-3};
2359 let Inst{6} = sh{0};
2360 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002361}
2362
Jim Grosbach70987fb2010-10-18 23:35:38 +00002363def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2364 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002365 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002366 bits<4> Rd;
2367 bits<4> sat_imm;
2368 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002369 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 let Inst{11-4} = 0b11110011;
2371 let Inst{15-12} = Rd;
2372 let Inst{19-16} = sat_imm;
2373 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002374}
2375
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2377 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002378 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 bits<4> Rd;
2380 bits<5> sat_imm;
2381 bits<4> Rn;
2382 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002383 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002384 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002385 let Inst{15-12} = Rd;
2386 let Inst{11-7} = sh{7-3};
2387 let Inst{6} = sh{0};
2388 let Inst{20-16} = sat_imm;
2389 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002390}
2391
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2393 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002394 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002395 bits<4> Rd;
2396 bits<4> sat_imm;
2397 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002398 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002399 let Inst{11-4} = 0b11110011;
2400 let Inst{15-12} = Rd;
2401 let Inst{19-16} = sat_imm;
2402 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002403}
Evan Chenga8e29892007-01-19 07:51:42 +00002404
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002405def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2406def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002407
Evan Chenga8e29892007-01-19 07:51:42 +00002408//===----------------------------------------------------------------------===//
2409// Bitwise Instructions.
2410//
2411
Jim Grosbach26421962008-10-14 20:36:24 +00002412defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002413 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002414 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002415defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002416 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002417 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002418defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002419 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002420 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002421defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002422 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002423 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002424
Jim Grosbach3fea191052010-10-21 22:03:21 +00002425def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002426 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002427 "bfc", "\t$Rd, $imm", "$src = $Rd",
2428 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002429 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002430 bits<4> Rd;
2431 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002432 let Inst{27-21} = 0b0111110;
2433 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002434 let Inst{15-12} = Rd;
2435 let Inst{11-7} = imm{4-0}; // lsb
2436 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002437}
2438
Johnny Chenb2503c02010-02-17 06:31:48 +00002439// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002440def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002441 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002442 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2443 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002444 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002445 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002446 bits<4> Rd;
2447 bits<4> Rn;
2448 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002449 let Inst{27-21} = 0b0111110;
2450 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002451 let Inst{15-12} = Rd;
2452 let Inst{11-7} = imm{4-0}; // lsb
2453 let Inst{20-16} = imm{9-5}; // width
2454 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002455}
2456
Jim Grosbach36860462010-10-21 22:19:32 +00002457def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2458 "mvn", "\t$Rd, $Rm",
2459 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2460 bits<4> Rd;
2461 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002462 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002463 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002464 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002465 let Inst{15-12} = Rd;
2466 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002467}
Jim Grosbach36860462010-10-21 22:19:32 +00002468def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2469 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2470 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2471 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002472 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002473 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002474 let Inst{19-16} = 0b0000;
2475 let Inst{15-12} = Rd;
2476 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002477}
Evan Chengc4af4632010-11-17 20:13:28 +00002478let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002479def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2480 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2481 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2482 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002483 bits<12> imm;
2484 let Inst{25} = 1;
2485 let Inst{19-16} = 0b0000;
2486 let Inst{15-12} = Rd;
2487 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002488}
Evan Chenga8e29892007-01-19 07:51:42 +00002489
2490def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2491 (BICri GPR:$src, so_imm_not:$imm)>;
2492
2493//===----------------------------------------------------------------------===//
2494// Multiply Instructions.
2495//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002496class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2497 string opc, string asm, list<dag> pattern>
2498 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2499 bits<4> Rd;
2500 bits<4> Rm;
2501 bits<4> Rn;
2502 let Inst{19-16} = Rd;
2503 let Inst{11-8} = Rm;
2504 let Inst{3-0} = Rn;
2505}
2506class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2507 string opc, string asm, list<dag> pattern>
2508 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2509 bits<4> RdLo;
2510 bits<4> RdHi;
2511 bits<4> Rm;
2512 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002513 let Inst{19-16} = RdHi;
2514 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002515 let Inst{11-8} = Rm;
2516 let Inst{3-0} = Rn;
2517}
Evan Chenga8e29892007-01-19 07:51:42 +00002518
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002519let isCommutable = 1 in {
2520let Constraints = "@earlyclobber $Rd" in
Eric Christophera0f720f2011-01-15 00:25:09 +00002521def MULv5: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2522 pred:$p, cc_out:$s),
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002523 IIC_iMUL32, [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2524 Requires<[IsARM, NoV6]>;
2525
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002526def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2527 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002528 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2529 Requires<[IsARM, HasV6]>;
2530}
Evan Chenga8e29892007-01-19 07:51:42 +00002531
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002532let Constraints = "@earlyclobber $Rd" in
2533def MLAv5: PseudoInst<(outs GPR:$Rd),
2534 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2535 IIC_iMAC32, [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm),
2536 GPR:$Ra))]>,
2537 Requires<[IsARM, NoV6]> {
2538 bits<4> Ra;
2539 let Inst{15-12} = Ra;
2540}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002541def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2542 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002543 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2544 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002545 bits<4> Ra;
2546 let Inst{15-12} = Ra;
2547}
Evan Chenga8e29892007-01-19 07:51:42 +00002548
Jim Grosbach65711012010-11-19 22:22:37 +00002549def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2550 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2551 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002552 Requires<[IsARM, HasV6T2]> {
2553 bits<4> Rd;
2554 bits<4> Rm;
2555 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002556 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002557 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002558 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002559 let Inst{11-8} = Rm;
2560 let Inst{3-0} = Rn;
2561}
Evan Chengedcbada2009-07-06 22:05:45 +00002562
Evan Chenga8e29892007-01-19 07:51:42 +00002563// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002564
Evan Chengcd799b92009-06-12 20:46:18 +00002565let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002566let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002567let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2568def SMULLv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2569 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2570 IIC_iMUL64, []>,
2571 Requires<[IsARM, NoV6]>;
2572
2573def UMULLv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2574 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2575 IIC_iMUL64, []>,
2576 Requires<[IsARM, NoV6]>;
2577}
2578
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002579def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2580 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002581 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2582 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002583
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002584def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2585 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002586 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2587 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002588}
Evan Chenga8e29892007-01-19 07:51:42 +00002589
2590// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002591let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2592def SMLALv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2593 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2594 IIC_iMAC64, []>,
2595 Requires<[IsARM, NoV6]>;
2596def UMLALv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2597 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2598 IIC_iMAC64, []>,
2599 Requires<[IsARM, NoV6]>;
2600def UMAALv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2601 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2602 IIC_iMAC64, []>,
2603 Requires<[IsARM, NoV6]>;
2604
2605}
2606
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002607def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2608 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002609 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2610 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002611def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2612 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002613 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2614 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002615
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002616def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2617 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2618 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2619 Requires<[IsARM, HasV6]> {
2620 bits<4> RdLo;
2621 bits<4> RdHi;
2622 bits<4> Rm;
2623 bits<4> Rn;
2624 let Inst{19-16} = RdLo;
2625 let Inst{15-12} = RdHi;
2626 let Inst{11-8} = Rm;
2627 let Inst{3-0} = Rn;
2628}
Evan Chengcd799b92009-06-12 20:46:18 +00002629} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002630
2631// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002632def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2633 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2634 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002635 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002636 let Inst{15-12} = 0b1111;
2637}
Evan Cheng13ab0202007-07-10 18:08:01 +00002638
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002639def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2640 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002641 [/* For disassembly only; pattern left blank */]>,
2642 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002643 let Inst{15-12} = 0b1111;
2644}
2645
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002646def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2647 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2648 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2649 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2650 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002651
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002652def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2653 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2654 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002655 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002656 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002657
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002658def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2659 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2660 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2661 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2662 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002663
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002664def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2665 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2666 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002667 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002668 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002669
Raul Herbster37fb5b12007-08-30 23:25:47 +00002670multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002671 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2672 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2673 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2674 (sext_inreg GPR:$Rm, i16)))]>,
2675 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002676
Jim Grosbach3870b752010-10-22 18:35:16 +00002677 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2678 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2679 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2680 (sra GPR:$Rm, (i32 16))))]>,
2681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002682
Jim Grosbach3870b752010-10-22 18:35:16 +00002683 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2684 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2685 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2686 (sext_inreg GPR:$Rm, i16)))]>,
2687 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002688
Jim Grosbach3870b752010-10-22 18:35:16 +00002689 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2690 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2691 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2692 (sra GPR:$Rm, (i32 16))))]>,
2693 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002694
Jim Grosbach3870b752010-10-22 18:35:16 +00002695 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2696 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2697 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2698 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2699 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002700
Jim Grosbach3870b752010-10-22 18:35:16 +00002701 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2702 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2703 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2704 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2705 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002706}
2707
Raul Herbster37fb5b12007-08-30 23:25:47 +00002708
2709multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002710 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002711 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2712 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2713 [(set GPR:$Rd, (add GPR:$Ra,
2714 (opnode (sext_inreg GPR:$Rn, i16),
2715 (sext_inreg GPR:$Rm, i16))))]>,
2716 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002717
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002718 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002719 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2720 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2721 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2722 (sra GPR:$Rm, (i32 16)))))]>,
2723 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002724
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002725 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002726 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2727 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2728 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2729 (sext_inreg GPR:$Rm, i16))))]>,
2730 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002731
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002732 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002733 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2734 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2735 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2736 (sra GPR:$Rm, (i32 16)))))]>,
2737 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002738
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002739 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002740 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2741 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2742 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2743 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2744 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002745
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002746 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002747 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2748 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2749 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2750 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2751 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002752}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002753
Raul Herbster37fb5b12007-08-30 23:25:47 +00002754defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2755defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002756
Johnny Chen83498e52010-02-12 21:59:23 +00002757// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002758def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2759 (ins GPR:$Rn, GPR:$Rm),
2760 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002761 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002762 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002763
Jim Grosbach3870b752010-10-22 18:35:16 +00002764def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2765 (ins GPR:$Rn, GPR:$Rm),
2766 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002767 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002768 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002769
Jim Grosbach3870b752010-10-22 18:35:16 +00002770def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2771 (ins GPR:$Rn, GPR:$Rm),
2772 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002773 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002774 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002775
Jim Grosbach3870b752010-10-22 18:35:16 +00002776def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2777 (ins GPR:$Rn, GPR:$Rm),
2778 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002779 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002780 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002781
Johnny Chen667d1272010-02-22 18:50:54 +00002782// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002783class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2784 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002785 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002786 bits<4> Rn;
2787 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002788 let Inst{4} = 1;
2789 let Inst{5} = swap;
2790 let Inst{6} = sub;
2791 let Inst{7} = 0;
2792 let Inst{21-20} = 0b00;
2793 let Inst{22} = long;
2794 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002795 let Inst{11-8} = Rm;
2796 let Inst{3-0} = Rn;
2797}
2798class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2799 InstrItinClass itin, string opc, string asm>
2800 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2801 bits<4> Rd;
2802 let Inst{15-12} = 0b1111;
2803 let Inst{19-16} = Rd;
2804}
2805class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2806 InstrItinClass itin, string opc, string asm>
2807 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2808 bits<4> Ra;
2809 let Inst{15-12} = Ra;
2810}
2811class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2812 InstrItinClass itin, string opc, string asm>
2813 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2814 bits<4> RdLo;
2815 bits<4> RdHi;
2816 let Inst{19-16} = RdHi;
2817 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002818}
2819
2820multiclass AI_smld<bit sub, string opc> {
2821
Jim Grosbach385e1362010-10-22 19:15:30 +00002822 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2823 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002824
Jim Grosbach385e1362010-10-22 19:15:30 +00002825 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2826 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002827
Jim Grosbach385e1362010-10-22 19:15:30 +00002828 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2829 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2830 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002831
Jim Grosbach385e1362010-10-22 19:15:30 +00002832 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2833 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2834 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002835
2836}
2837
2838defm SMLA : AI_smld<0, "smla">;
2839defm SMLS : AI_smld<1, "smls">;
2840
Johnny Chen2ec5e492010-02-22 21:50:40 +00002841multiclass AI_sdml<bit sub, string opc> {
2842
Jim Grosbach385e1362010-10-22 19:15:30 +00002843 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2844 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2845 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2846 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002847}
2848
2849defm SMUA : AI_sdml<0, "smua">;
2850defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002851
Evan Chenga8e29892007-01-19 07:51:42 +00002852//===----------------------------------------------------------------------===//
2853// Misc. Arithmetic Instructions.
2854//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002855
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002856def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2857 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2858 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002859
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002860def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2861 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2862 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2863 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002864
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002865def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2866 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2867 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002868
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002869def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2870 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2871 [(set GPR:$Rd,
2872 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2873 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2874 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2875 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2876 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002877
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002878def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2879 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2880 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002881 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002882 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2883 (shl GPR:$Rm, (i32 8))), i16))]>,
2884 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002885
Bob Wilsonf955f292010-08-17 17:23:19 +00002886def lsl_shift_imm : SDNodeXForm<imm, [{
2887 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2888 return CurDAG->getTargetConstant(Sh, MVT::i32);
2889}]>;
2890
2891def lsl_amt : PatLeaf<(i32 imm), [{
2892 return (N->getZExtValue() < 32);
2893}], lsl_shift_imm>;
2894
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002895def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2896 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2897 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2898 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2899 (and (shl GPR:$Rm, lsl_amt:$sh),
2900 0xFFFF0000)))]>,
2901 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002902
Evan Chenga8e29892007-01-19 07:51:42 +00002903// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002904def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2905 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2906def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2907 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002908
Bob Wilsonf955f292010-08-17 17:23:19 +00002909def asr_shift_imm : SDNodeXForm<imm, [{
2910 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2911 return CurDAG->getTargetConstant(Sh, MVT::i32);
2912}]>;
2913
2914def asr_amt : PatLeaf<(i32 imm), [{
2915 return (N->getZExtValue() <= 32);
2916}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002917
Bob Wilsondc66eda2010-08-16 22:26:55 +00002918// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2919// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002920def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2921 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2922 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2923 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2924 (and (sra GPR:$Rm, asr_amt:$sh),
2925 0xFFFF)))]>,
2926 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002927
Evan Chenga8e29892007-01-19 07:51:42 +00002928// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2929// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002930def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002931 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002932def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002933 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2934 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002935
Evan Chenga8e29892007-01-19 07:51:42 +00002936//===----------------------------------------------------------------------===//
2937// Comparison Instructions...
2938//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002939
Jim Grosbach26421962008-10-14 20:36:24 +00002940defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002941 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002942 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002943
Jim Grosbach97a884d2010-12-07 20:41:06 +00002944// ARMcmpZ can re-use the above instruction definitions.
2945def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2946 (CMPri GPR:$src, so_imm:$imm)>;
2947def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2948 (CMPrr GPR:$src, GPR:$rhs)>;
2949def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2950 (CMPrs GPR:$src, so_reg:$rhs)>;
2951
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002952// FIXME: We have to be careful when using the CMN instruction and comparison
2953// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002954// results:
2955//
2956// rsbs r1, r1, 0
2957// cmp r0, r1
2958// mov r0, #0
2959// it ls
2960// mov r0, #1
2961//
2962// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002963//
Bill Wendling6165e872010-08-26 18:33:51 +00002964// cmn r0, r1
2965// mov r0, #0
2966// it ls
2967// mov r0, #1
2968//
2969// However, the CMN gives the *opposite* result when r1 is 0. This is because
2970// the carry flag is set in the CMP case but not in the CMN case. In short, the
2971// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2972// value of r0 and the carry bit (because the "carry bit" parameter to
2973// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2974// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2975// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2976// parameter to AddWithCarry is defined as 0).
2977//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002978// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002979//
2980// x = 0
2981// ~x = 0xFFFF FFFF
2982// ~x + 1 = 0x1 0000 0000
2983// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2984//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002985// Therefore, we should disable CMN when comparing against zero, until we can
2986// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2987// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002988//
2989// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2990//
2991// This is related to <rdar://problem/7569620>.
2992//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002993//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2994// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002995
Evan Chenga8e29892007-01-19 07:51:42 +00002996// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002997defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002998 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002999 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003000defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003001 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003002 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003003
David Goodwinc0309b42009-06-29 15:33:01 +00003004defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003005 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003006 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003007
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003008//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3009// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003010
David Goodwinc0309b42009-06-29 15:33:01 +00003011def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003012 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003013
Evan Cheng218977b2010-07-13 19:27:42 +00003014// Pseudo i64 compares for some floating point compares.
3015let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3016 Defs = [CPSR] in {
3017def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003018 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003019 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003020 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3021
3022def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003023 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003024 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3025} // usesCustomInserter
3026
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003027
Evan Chenga8e29892007-01-19 07:51:42 +00003028// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003029// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003030// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003031// FIXME: These should all be pseudo-instructions that get expanded to
3032// the normal MOV instructions. That would fix the dependency on
3033// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003034let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003035def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3036 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3037 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3038 RegConstraint<"$false = $Rd">, UnaryDP {
3039 bits<4> Rd;
3040 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003041 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003042 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003043 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003044 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003045 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003046}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003047
Jim Grosbach27e90082010-10-29 19:28:17 +00003048def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3049 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3050 "mov", "\t$Rd, $shift",
3051 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3052 RegConstraint<"$false = $Rd">, UnaryDP {
3053 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003054 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003055 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003056 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003057 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003058 let Inst{15-12} = Rd;
3059 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003060}
3061
Evan Chengc4af4632010-11-17 20:13:28 +00003062let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003063def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003064 DPFrm, IIC_iMOVi,
3065 "movw", "\t$Rd, $imm",
3066 []>,
3067 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3068 UnaryDP {
3069 bits<4> Rd;
3070 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003071 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003072 let Inst{20} = 0;
3073 let Inst{19-16} = imm{15-12};
3074 let Inst{15-12} = Rd;
3075 let Inst{11-0} = imm{11-0};
3076}
3077
Evan Chengc4af4632010-11-17 20:13:28 +00003078let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003079def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3080 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3081 "mov", "\t$Rd, $imm",
3082 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3083 RegConstraint<"$false = $Rd">, UnaryDP {
3084 bits<4> Rd;
3085 bits<12> imm;
3086 let Inst{25} = 1;
3087 let Inst{20} = 0;
3088 let Inst{19-16} = 0b0000;
3089 let Inst{15-12} = Rd;
3090 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003091}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003092
Evan Cheng63f35442010-11-13 02:25:14 +00003093// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003094let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003095def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3096 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003097 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003098
Evan Chengc4af4632010-11-17 20:13:28 +00003099let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003100def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3101 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3102 "mvn", "\t$Rd, $imm",
3103 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3104 RegConstraint<"$false = $Rd">, UnaryDP {
3105 bits<4> Rd;
3106 bits<12> imm;
3107 let Inst{25} = 1;
3108 let Inst{20} = 0;
3109 let Inst{19-16} = 0b0000;
3110 let Inst{15-12} = Rd;
3111 let Inst{11-0} = imm;
3112}
Owen Andersonf523e472010-09-23 23:45:25 +00003113} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003114
Jim Grosbach3728e962009-12-10 00:11:09 +00003115//===----------------------------------------------------------------------===//
3116// Atomic operations intrinsics
3117//
3118
Bob Wilsonf74a4292010-10-30 00:54:37 +00003119def memb_opt : Operand<i32> {
3120 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003121}
Jim Grosbach3728e962009-12-10 00:11:09 +00003122
Bob Wilsonf74a4292010-10-30 00:54:37 +00003123// memory barriers protect the atomic sequences
3124let hasSideEffects = 1 in {
3125def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3126 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3127 Requires<[IsARM, HasDB]> {
3128 bits<4> opt;
3129 let Inst{31-4} = 0xf57ff05;
3130 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003131}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003132
Johnny Chen7def14f2010-08-11 23:35:12 +00003133def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003134 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003135 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003136 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003137 // FIXME: add encoding
3138}
Jim Grosbach3728e962009-12-10 00:11:09 +00003139}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003140
Bob Wilsonf74a4292010-10-30 00:54:37 +00003141def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3142 "dsb", "\t$opt",
3143 [/* For disassembly only; pattern left blank */]>,
3144 Requires<[IsARM, HasDB]> {
3145 bits<4> opt;
3146 let Inst{31-4} = 0xf57ff04;
3147 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003148}
3149
Johnny Chenfd6037d2010-02-18 00:19:08 +00003150// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003151def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3152 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003153 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003154 let Inst{3-0} = 0b1111;
3155}
3156
Jim Grosbach66869102009-12-11 18:52:41 +00003157let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003158 let Uses = [CPSR] in {
3159 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003161 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3162 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003164 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3165 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003167 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3168 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003170 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3171 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003173 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3174 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003176 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3177 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003179 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3180 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003182 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3183 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003185 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3186 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003188 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3189 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003191 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3192 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003194 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3195 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003197 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3198 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003200 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3201 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003202 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003203 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3204 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003206 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3207 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003209 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3210 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003212 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3213
3214 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003216 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3217 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003219 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3220 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003222 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3223
Jim Grosbache801dc42009-12-12 01:40:06 +00003224 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3227 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3230 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3233}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003234}
3235
3236let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003237def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3238 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003239 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003240def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3241 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003242 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003243def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3244 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003245 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003246def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003247 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003248 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003249 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003250}
3251
Jim Grosbach86875a22010-10-29 19:58:57 +00003252let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3253def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003254 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003255 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003256 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003257def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003258 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003259 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003260 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003261def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003262 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003263 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003264 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003265def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3266 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003267 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003268 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003269 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003270}
3271
Johnny Chenb9436272010-02-17 22:37:58 +00003272// Clear-Exclusive is for disassembly only.
3273def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3274 [/* For disassembly only; pattern left blank */]>,
3275 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003276 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003277}
3278
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003279// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3280let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003281def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3282 [/* For disassembly only; pattern left blank */]>;
3283def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3284 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003285}
3286
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003287//===----------------------------------------------------------------------===//
3288// TLS Instructions
3289//
3290
3291// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003292// This is a pseudo inst so that we can get the encoding right,
3293// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003294let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003295 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003296 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003297 [(set R0, ARMthread_pointer)]>;
3298}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003299
Evan Chenga8e29892007-01-19 07:51:42 +00003300//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003301// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003302// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003303// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003304// Since by its nature we may be coming from some other function to get
3305// here, and we're using the stack frame for the containing function to
3306// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003307// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003308// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003309// except for our own input by listing the relevant registers in Defs. By
3310// doing so, we also cause the prologue/epilogue code to actively preserve
3311// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003312// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003313//
3314// These are pseudo-instructions and are lowered to individual MC-insts, so
3315// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003316let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003317 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3318 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003319 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003320 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003321 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3322 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003323 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3324 Requires<[IsARM, HasVFP2]>;
3325}
3326
3327let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003328 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3329 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003330 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3331 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003332 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3333 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003334}
3335
Jim Grosbach5eb19512010-05-22 01:06:18 +00003336// FIXME: Non-Darwin version(s)
3337let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3338 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003339def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3340 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003341 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3342 Requires<[IsARM, IsDarwin]>;
3343}
3344
Jim Grosbache4ad3872010-10-19 23:27:08 +00003345// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003346// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003347// handled when the pseudo is expanded (which happens before any passes
3348// that need the instruction size).
3349let isBarrier = 1, hasSideEffects = 1 in
3350def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003351 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003352 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3353 Requires<[IsDarwin]>;
3354
Jim Grosbach0e0da732009-05-12 23:59:14 +00003355//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003356// Non-Instruction Patterns
3357//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003358
Evan Chenga8e29892007-01-19 07:51:42 +00003359// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003360
Evan Cheng893d7fe2010-11-12 23:03:38 +00003361// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003362// This is a single pseudo instruction, the benefit is that it can be remat'd
3363// as a single unit instead of having to handle reg inputs.
3364// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003365let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003366def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003367 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003368 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003369
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003370// ConstantPool, GlobalAddress, and JumpTable
3371def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3372 Requires<[IsARM, DontUseMovt]>;
3373def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3374def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3375 Requires<[IsARM, UseMovt]>;
3376def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3377 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3378
Evan Chenga8e29892007-01-19 07:51:42 +00003379// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003380
Dale Johannesen51e28e62010-06-03 21:09:53 +00003381// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003382def : ARMPat<(ARMtcret tcGPR:$dst),
3383 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003384
3385def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3386 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3387
3388def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3389 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3390
Dale Johannesen38d5f042010-06-15 22:24:08 +00003391def : ARMPat<(ARMtcret tcGPR:$dst),
3392 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003393
3394def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3395 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3396
3397def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3398 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003401def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003402 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003403def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003404 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003405
Evan Chenga8e29892007-01-19 07:51:42 +00003406// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003407def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3408def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003409
Evan Chenga8e29892007-01-19 07:51:42 +00003410// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003411def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3412def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3413def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3414def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3415
Evan Chenga8e29892007-01-19 07:51:42 +00003416def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003417
Evan Cheng83b5cf02008-11-05 23:22:34 +00003418def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3419def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3420
Evan Cheng34b12d22007-01-19 20:27:35 +00003421// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003422def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3423 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003424 (SMULBB GPR:$a, GPR:$b)>;
3425def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3426 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003427def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3428 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003429 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003430def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003431 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003432def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3433 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003434 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003435def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003436 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003437def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3438 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003439 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003440def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003441 (SMULWB GPR:$a, GPR:$b)>;
3442
3443def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003444 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3445 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003446 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3447def : ARMV5TEPat<(add GPR:$acc,
3448 (mul sext_16_node:$a, sext_16_node:$b)),
3449 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3450def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003451 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3452 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003453 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3454def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003455 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003456 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3457def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003458 (mul (sra GPR:$a, (i32 16)),
3459 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003460 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3461def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003462 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003463 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3464def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003465 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3466 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003467 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3468def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003469 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003470 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3471
Evan Chenga8e29892007-01-19 07:51:42 +00003472//===----------------------------------------------------------------------===//
3473// Thumb Support
3474//
3475
3476include "ARMInstrThumb.td"
3477
3478//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003479// Thumb2 Support
3480//
3481
3482include "ARMInstrThumb2.td"
3483
3484//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003485// Floating Point Support
3486//
3487
3488include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003489
3490//===----------------------------------------------------------------------===//
3491// Advanced SIMD (NEON) Support
3492//
3493
3494include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003495
3496//===----------------------------------------------------------------------===//
3497// Coprocessor Instructions. For disassembly only.
3498//
3499
3500def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3501 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3502 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{4} = 0;
3505}
3506
3507def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3508 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3509 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{31-28} = 0b1111;
3512 let Inst{4} = 0;
3513}
3514
Johnny Chen64dfb782010-02-16 20:04:27 +00003515class ACI<dag oops, dag iops, string opc, string asm>
3516 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3517 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3518 let Inst{27-25} = 0b110;
3519}
3520
3521multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3522
3523 def _OFFSET : ACI<(outs),
3524 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3525 opc, "\tp$cop, cr$CRd, $addr"> {
3526 let Inst{31-28} = op31_28;
3527 let Inst{24} = 1; // P = 1
3528 let Inst{21} = 0; // W = 0
3529 let Inst{22} = 0; // D = 0
3530 let Inst{20} = load;
3531 }
3532
3533 def _PRE : ACI<(outs),
3534 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3535 opc, "\tp$cop, cr$CRd, $addr!"> {
3536 let Inst{31-28} = op31_28;
3537 let Inst{24} = 1; // P = 1
3538 let Inst{21} = 1; // W = 1
3539 let Inst{22} = 0; // D = 0
3540 let Inst{20} = load;
3541 }
3542
3543 def _POST : ACI<(outs),
3544 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3545 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3546 let Inst{31-28} = op31_28;
3547 let Inst{24} = 0; // P = 0
3548 let Inst{21} = 1; // W = 1
3549 let Inst{22} = 0; // D = 0
3550 let Inst{20} = load;
3551 }
3552
3553 def _OPTION : ACI<(outs),
3554 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3555 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3556 let Inst{31-28} = op31_28;
3557 let Inst{24} = 0; // P = 0
3558 let Inst{23} = 1; // U = 1
3559 let Inst{21} = 0; // W = 0
3560 let Inst{22} = 0; // D = 0
3561 let Inst{20} = load;
3562 }
3563
3564 def L_OFFSET : ACI<(outs),
3565 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003566 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003567 let Inst{31-28} = op31_28;
3568 let Inst{24} = 1; // P = 1
3569 let Inst{21} = 0; // W = 0
3570 let Inst{22} = 1; // D = 1
3571 let Inst{20} = load;
3572 }
3573
3574 def L_PRE : ACI<(outs),
3575 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003576 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003577 let Inst{31-28} = op31_28;
3578 let Inst{24} = 1; // P = 1
3579 let Inst{21} = 1; // W = 1
3580 let Inst{22} = 1; // D = 1
3581 let Inst{20} = load;
3582 }
3583
3584 def L_POST : ACI<(outs),
3585 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003586 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003587 let Inst{31-28} = op31_28;
3588 let Inst{24} = 0; // P = 0
3589 let Inst{21} = 1; // W = 1
3590 let Inst{22} = 1; // D = 1
3591 let Inst{20} = load;
3592 }
3593
3594 def L_OPTION : ACI<(outs),
3595 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003596 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003597 let Inst{31-28} = op31_28;
3598 let Inst{24} = 0; // P = 0
3599 let Inst{23} = 1; // U = 1
3600 let Inst{21} = 0; // W = 0
3601 let Inst{22} = 1; // D = 1
3602 let Inst{20} = load;
3603 }
3604}
3605
3606defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3607defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3608defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3609defm STC2 : LdStCop<0b1111, 0, "stc2">;
3610
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003611def MCR : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3612 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3613 NoItinerary, "mcr", "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003614 [/* For disassembly only; pattern left blank */]> {
3615 let Inst{20} = 0;
3616 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003617
3618 bits<4> Rt;
3619 bits<4> cop;
3620 bits<3> opc1;
3621 bits<3> opc2;
3622 bits<4> CRm;
3623 bits<4> CRn;
3624
3625 let Inst{15-12} = Rt;
3626 let Inst{11-8} = cop;
3627 let Inst{23-21} = opc1;
3628 let Inst{7-5} = opc2;
3629 let Inst{3-0} = CRm;
3630 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003631}
3632
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003633def MCR2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3634 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3635 NoItinerary, "mcr2\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003636 [/* For disassembly only; pattern left blank */]> {
3637 let Inst{31-28} = 0b1111;
3638 let Inst{20} = 0;
3639 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003640
3641 bits<4> Rt;
3642 bits<4> cop;
3643 bits<3> opc1;
3644 bits<3> opc2;
3645 bits<4> CRm;
3646 bits<4> CRn;
3647
3648 let Inst{15-12} = Rt;
3649 let Inst{11-8} = cop;
3650 let Inst{23-21} = opc1;
3651 let Inst{7-5} = opc2;
3652 let Inst{3-0} = CRm;
3653 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003654}
3655
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003656def MRC : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3657 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3658 NoItinerary, "mrc", "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003659 [/* For disassembly only; pattern left blank */]> {
3660 let Inst{20} = 1;
3661 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003662
3663 bits<4> Rt;
3664 bits<4> cop;
3665 bits<3> opc1;
3666 bits<3> opc2;
3667 bits<4> CRm;
3668 bits<4> CRn;
3669
3670 let Inst{15-12} = Rt;
3671 let Inst{11-8} = cop;
3672 let Inst{23-21} = opc1;
3673 let Inst{7-5} = opc2;
3674 let Inst{3-0} = CRm;
3675 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003676}
3677
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003678def MRC2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3679 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3680 NoItinerary, "mrc2\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003681 [/* For disassembly only; pattern left blank */]> {
3682 let Inst{31-28} = 0b1111;
3683 let Inst{20} = 1;
3684 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003685
3686 bits<4> Rt;
3687 bits<4> cop;
3688 bits<3> opc1;
3689 bits<3> opc2;
3690 bits<4> CRm;
3691 bits<4> CRn;
3692
3693 let Inst{15-12} = Rt;
3694 let Inst{11-8} = cop;
3695 let Inst{23-21} = opc1;
3696 let Inst{7-5} = opc2;
3697 let Inst{3-0} = CRm;
3698 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003699}
3700
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003701def MCRR : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3702 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3703 NoItinerary, "mcrr", "\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003704 [/* For disassembly only; pattern left blank */]> {
3705 let Inst{23-20} = 0b0100;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003706
3707 bits<4> Rt;
3708 bits<4> Rt2;
3709 bits<4> cop;
3710 bits<3> opc1;
3711 bits<4> CRm;
3712
3713 let Inst{15-12} = Rt;
3714 let Inst{19-16} = Rt2;
3715 let Inst{11-8} = cop;
3716 let Inst{7-5} = opc1;
3717 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003718}
3719
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003720def MCRR2 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3721 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3722 NoItinerary, "mcrr2\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003723 [/* For disassembly only; pattern left blank */]> {
3724 let Inst{31-28} = 0b1111;
3725 let Inst{23-20} = 0b0100;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003726
3727 bits<4> Rt;
3728 bits<4> Rt2;
3729 bits<4> cop;
3730 bits<3> opc1;
3731 bits<4> CRm;
3732
3733 let Inst{15-12} = Rt;
3734 let Inst{19-16} = Rt2;
3735 let Inst{11-8} = cop;
3736 let Inst{7-5} = opc1;
3737 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003738}
3739
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003740def MRRC : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3741 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3742 NoItinerary, "mrrc", "\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003743 [/* For disassembly only; pattern left blank */]> {
3744 let Inst{23-20} = 0b0101;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003745
3746 bits<4> Rt;
3747 bits<4> Rt2;
3748 bits<4> cop;
3749 bits<3> opc1;
3750 bits<4> CRm;
3751
3752 let Inst{15-12} = Rt;
3753 let Inst{19-16} = Rt2;
3754 let Inst{11-8} = cop;
3755 let Inst{7-5} = opc1;
3756 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003757}
3758
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003759def MRRC2 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3760 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3761 NoItinerary, "mrrc2\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003762 [/* For disassembly only; pattern left blank */]> {
3763 let Inst{31-28} = 0b1111;
3764 let Inst{23-20} = 0b0101;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003765
3766 bits<4> Rt;
3767 bits<4> Rt2;
3768 bits<4> cop;
3769 bits<3> opc1;
3770 bits<4> CRm;
3771
3772 let Inst{15-12} = Rt;
3773 let Inst{19-16} = Rt2;
3774 let Inst{11-8} = cop;
3775 let Inst{7-5} = opc1;
3776 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003777}
3778
Johnny Chenb98e1602010-02-12 18:55:33 +00003779//===----------------------------------------------------------------------===//
3780// Move between special register and ARM core register -- for disassembly only
3781//
3782
3783def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3784 [/* For disassembly only; pattern left blank */]> {
3785 let Inst{23-20} = 0b0000;
3786 let Inst{7-4} = 0b0000;
3787}
3788
3789def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3790 [/* For disassembly only; pattern left blank */]> {
3791 let Inst{23-20} = 0b0100;
3792 let Inst{7-4} = 0b0000;
3793}
3794
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003795def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3796 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003797 [/* For disassembly only; pattern left blank */]> {
3798 let Inst{23-20} = 0b0010;
3799 let Inst{7-4} = 0b0000;
3800}
3801
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003802def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3803 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003804 [/* For disassembly only; pattern left blank */]> {
3805 let Inst{23-20} = 0b0010;
3806 let Inst{7-4} = 0b0000;
3807}
3808
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003809def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3810 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003811 [/* For disassembly only; pattern left blank */]> {
3812 let Inst{23-20} = 0b0110;
3813 let Inst{7-4} = 0b0000;
3814}
3815
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003816def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3817 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003818 [/* For disassembly only; pattern left blank */]> {
3819 let Inst{23-20} = 0b0110;
3820 let Inst{7-4} = 0b0000;
3821}