blob: bd49c179804181babb11fbd145ec184d2629f4b4 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000047#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000049#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000051#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000052#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000056#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohman84023e02010-07-10 09:00:22 +000060/// startNewBlock - Set the current block to which generated machine
61/// instructions will be appended, and clear the local CSE map.
62///
63void FastISel::startNewBlock() {
64 LocalValueMap.clear();
65
66 // Start out as null, meaining no local-value instructions have
67 // been emitted.
68 LastLocalValue = 0;
69
70 // Advance the last local value past any EH_LABEL instructions.
71 MachineBasicBlock::iterator
72 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
73 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
74 LastLocalValue = I;
75 ++I;
76 }
77}
78
Dan Gohmana6cb6412010-05-11 23:54:07 +000079bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000080 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000081 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000082 if (!I)
83 return false;
84
85 // No-op casts are trivially coalesced by fast-isel.
86 if (const CastInst *Cast = dyn_cast<CastInst>(I))
87 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
88 !hasTrivialKill(Cast->getOperand(0)))
89 return false;
90
91 // Only instructions with a single use in the same basic block are considered
92 // to have trivial kills.
93 return I->hasOneUse() &&
94 !(I->getOpcode() == Instruction::BitCast ||
95 I->getOpcode() == Instruction::PtrToInt ||
96 I->getOpcode() == Instruction::IntToPtr) &&
Dan Gohmane1308d82010-05-13 19:19:32 +000097 cast<Instruction>(I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +000098}
99
Dan Gohman46510a72010-04-15 01:51:59 +0000100unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000102 // Don't handle non-simple values in FastISel.
103 if (!RealVT.isSimple())
104 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000105
106 // Ignore illegal types. We must do this before looking up the value
107 // in ValueMap because Arguments are given virtual registers regardless
108 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000110 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 // Promote MVT::i1 to a legal type though, because it's common and easy.
112 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000114 else
115 return 0;
116 }
117
Dan Gohman104e4ce2008-09-03 23:32:19 +0000118 // Look up the value to see if we already have a register for it. We
119 // cache values defined by Instructions across blocks, and other values
120 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000121 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000122 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Dan Gohman84023e02010-07-10 09:00:22 +0000123 if (I != FuncInfo.ValueMap.end()) {
124 unsigned Reg = I->second;
125 return Reg;
126 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000127 unsigned Reg = LocalValueMap[V];
128 if (Reg != 0)
129 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000130
Dan Gohman97c94b82010-05-06 00:02:14 +0000131 // In bottom-up mode, just create the virtual register which will be used
132 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000133 if (isa<Instruction>(V) &&
134 (!isa<AllocaInst>(V) ||
135 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
136 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000137
Dan Gohmana10b8492010-07-14 01:07:44 +0000138 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000139
140 // Materialize the value in a register. Emit any instructions in the
141 // local value area.
142 Reg = materializeRegForValue(V, VT);
143
144 leaveLocalValueArea(SaveInsertPt);
145
146 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000147}
148
149/// materializeRegForValue - Helper for getRegForVale. This function is
150/// called when the value isn't already available in a register and must
151/// be materialized with new instructions.
152unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
153 unsigned Reg = 0;
154
Dan Gohman46510a72010-04-15 01:51:59 +0000155 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000156 if (CI->getValue().getActiveBits() <= 64)
157 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000158 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000159 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000160 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000161 // Translate this as an integer zero so that it can be
162 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000163 Reg =
164 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000165 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +0000166 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +0000167 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000168
169 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000170 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000171 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000172 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000173
174 uint64_t x[2];
175 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000176 bool isExact;
177 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
178 APFloat::rmTowardZero, &isExact);
179 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000180 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000181
Owen Andersone922c022009-07-22 00:24:57 +0000182 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000183 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000184 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000185 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
186 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000187 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000188 }
Dan Gohman46510a72010-04-15 01:51:59 +0000189 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000190 if (!SelectOperator(Op, Op->getOpcode()))
191 if (!isa<Instruction>(Op) ||
192 !TargetSelectInstruction(cast<Instruction>(Op)))
193 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000194 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000195 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000196 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000197 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
198 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000199 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000200
Dan Gohmandceffe62008-09-25 01:28:51 +0000201 // If target-independent code couldn't handle the value, give target-specific
202 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000203 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000204 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000205
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000206 // Don't cache constant materializations in the general ValueMap.
207 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000208 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000209 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000210 LastLocalValue = MRI.getVRegDef(Reg);
211 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000212 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000213}
214
Dan Gohman46510a72010-04-15 01:51:59 +0000215unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000216 // Look up the value to see if we already have a register for it. We
217 // cache values defined by Instructions across blocks, and other values
218 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000219 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000220 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
221 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000222 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000223 return LocalValueMap[V];
224}
225
Owen Andersoncc54e762008-08-30 00:38:46 +0000226/// UpdateValueMap - Update the value map to include the new mapping for this
227/// instruction, or insert an extra copy to get the result in a previous
228/// determined register.
229/// NOTE: This is only necessary because we might select a block that uses
230/// a value before we select the block that defines the value. It might be
231/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000232unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000233 if (!isa<Instruction>(I)) {
234 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000235 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000236 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000237
Dan Gohmana4160c32010-07-07 16:29:44 +0000238 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000239 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000240 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000241 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000242 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000243 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
244 FuncInfo.RegFixups[AssignedReg] = Reg;
245
246 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000247 }
Dan Gohman84023e02010-07-10 09:00:22 +0000248
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000249 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000250}
251
Dan Gohmana6cb6412010-05-11 23:54:07 +0000252std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000253 unsigned IdxN = getRegForValue(Idx);
254 if (IdxN == 0)
255 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000256 return std::pair<unsigned, bool>(0, false);
257
258 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000259
260 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000261 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000262 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000263 if (IdxVT.bitsLT(PtrVT)) {
264 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
265 IdxN, IdxNIsKill);
266 IdxNIsKill = true;
267 }
268 else if (IdxVT.bitsGT(PtrVT)) {
269 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
270 IdxN, IdxNIsKill);
271 IdxNIsKill = true;
272 }
273 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000274}
275
Dan Gohman84023e02010-07-10 09:00:22 +0000276void FastISel::recomputeInsertPt() {
277 if (getLastLocalValue()) {
278 FuncInfo.InsertPt = getLastLocalValue();
279 ++FuncInfo.InsertPt;
280 } else
281 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
282
283 // Now skip past any EH_LABELs, which must remain at the beginning.
284 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
285 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
286 ++FuncInfo.InsertPt;
287}
288
Dan Gohmana10b8492010-07-14 01:07:44 +0000289FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000290 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
291 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000292 DL = DebugLoc();
293 SavePoint SP = { OldInsertPt, DL };
294 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000295}
296
Dan Gohmana10b8492010-07-14 01:07:44 +0000297void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000298 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
299 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
300
301 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000302 FuncInfo.InsertPt = OldInsertPt.InsertPt;
303 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000304}
305
Dan Gohmanbdedd442008-08-20 00:11:48 +0000306/// SelectBinaryOp - Select and emit code for a binary operator instruction,
307/// which has an opcode which directly corresponds to the given ISD opcode.
308///
Dan Gohman46510a72010-04-15 01:51:59 +0000309bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000312 // Unhandled type. Halt "fast" selection and bail.
313 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000314
Dan Gohmanb71fea22008-08-26 20:52:40 +0000315 // We only handle legal types. For example, on x86-32 the instruction
316 // selector contains all of the 64-bit instructions from x86-64,
317 // under the assumption that i64 won't be used if the target doesn't
318 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000319 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000321 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000323 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
324 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000325 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000326 else
327 return false;
328 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000329
Dan Gohman3df24e62008-09-03 23:12:08 +0000330 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000331 if (Op0 == 0)
332 // Unhandled operand. Halt "fast" selection and bail.
333 return false;
334
Dan Gohmana6cb6412010-05-11 23:54:07 +0000335 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
336
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000337 // Check if the second operand is a constant and handle it appropriately.
338 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000339 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000340 ISDOpcode, Op0, Op0IsKill,
341 CI->getZExtValue());
Dan Gohmanad368ac2008-08-27 18:10:19 +0000342 if (ResultReg != 0) {
343 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000344 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000345 return true;
346 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000347 }
348
Dan Gohman10df0fa2008-08-27 01:09:54 +0000349 // Check if the second operand is a constant float.
350 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000351 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000352 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000353 if (ResultReg != 0) {
354 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000355 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000356 return true;
357 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000358 }
359
Dan Gohman3df24e62008-09-03 23:12:08 +0000360 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000361 if (Op1 == 0)
362 // Unhandled operand. Halt "fast" selection and bail.
363 return false;
364
Dan Gohmana6cb6412010-05-11 23:54:07 +0000365 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
366
Dan Gohmanad368ac2008-08-27 18:10:19 +0000367 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000368 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000369 ISDOpcode,
370 Op0, Op0IsKill,
371 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000372 if (ResultReg == 0)
373 // Target-specific code wasn't able to find a machine opcode for
374 // the given ISD opcode and type. Halt "fast" selection and bail.
375 return false;
376
Dan Gohman8014e862008-08-20 00:23:20 +0000377 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000378 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000379 return true;
380}
381
Dan Gohman46510a72010-04-15 01:51:59 +0000382bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000383 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000384 if (N == 0)
385 // Unhandled operand. Halt "fast" selection and bail.
386 return false;
387
Dan Gohmana6cb6412010-05-11 23:54:07 +0000388 bool NIsKill = hasTrivialKill(I->getOperand(0));
389
Evan Cheng83785c82008-08-20 22:45:34 +0000390 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000392 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
393 E = I->op_end(); OI != E; ++OI) {
394 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000395 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
396 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
397 if (Field) {
398 // N = N + Offset
399 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
400 // FIXME: This can be optimized by combining the add with a
401 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000402 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000403 if (N == 0)
404 // Unhandled operand. Halt "fast" selection and bail.
405 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000406 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000407 }
408 Ty = StTy->getElementType(Field);
409 } else {
410 Ty = cast<SequentialType>(Ty)->getElementType();
411
412 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000413 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000414 if (CI->isZero()) continue;
Evan Cheng83785c82008-08-20 22:45:34 +0000415 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000416 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000417 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000418 if (N == 0)
419 // Unhandled operand. Halt "fast" selection and bail.
420 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000421 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000422 continue;
423 }
424
425 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000426 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000427 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
428 unsigned IdxN = Pair.first;
429 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000430 if (IdxN == 0)
431 // Unhandled operand. Halt "fast" selection and bail.
432 return false;
433
Dan Gohman80bc6e22008-08-26 20:57:08 +0000434 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000435 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000436 if (IdxN == 0)
437 // Unhandled operand. Halt "fast" selection and bail.
438 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000439 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000440 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000441 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000442 if (N == 0)
443 // Unhandled operand. Halt "fast" selection and bail.
444 return false;
445 }
446 }
447
448 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000449 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000450 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000451}
452
Dan Gohman46510a72010-04-15 01:51:59 +0000453bool FastISel::SelectCall(const User *I) {
454 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000455 if (!F) return false;
456
Dan Gohman4183e312010-04-13 17:07:06 +0000457 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000458 unsigned IID = F->getIntrinsicID();
459 switch (IID) {
460 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000461 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000462 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000463 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000464 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000465 return true;
466
Dan Gohman46510a72010-04-15 01:51:59 +0000467 const Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000468 if (!Address)
469 return true;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000470 if (isa<UndefValue>(Address))
471 return true;
Dan Gohman46510a72010-04-15 01:51:59 +0000472 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000473 // Don't handle byval struct arguments or VLAs, for example.
Dale Johannesen7dc78402010-04-25 21:03:54 +0000474 // Note that if we have a byval struct argument, fast ISel is turned off;
475 // those are handled in SelectionDAGBuilder.
Devang Patel54fc4d62010-04-28 19:27:33 +0000476 if (AI) {
477 DenseMap<const AllocaInst*, int>::iterator SI =
Dan Gohmana4160c32010-07-07 16:29:44 +0000478 FuncInfo.StaticAllocaMap.find(AI);
479 if (SI == FuncInfo.StaticAllocaMap.end()) break; // VLAs.
Devang Patel54fc4d62010-04-28 19:27:33 +0000480 int FI = SI->second;
481 if (!DI->getDebugLoc().isUnknown())
Dan Gohmana4160c32010-07-07 16:29:44 +0000482 FuncInfo.MF->getMMI().setVariableDbgInfo(DI->getVariable(),
483 FI, DI->getDebugLoc());
Devang Patel54fc4d62010-04-28 19:27:33 +0000484 } else
485 // Building the map above is target independent. Generating DBG_VALUE
486 // inline is target dependent; do this now.
487 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000488 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000489 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000490 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000491 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000492 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000493 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000494 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000495 if (!V) {
496 // Currently the optimizer can produce this; insert an undef to
497 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000498 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
499 .addReg(0U).addImm(DI->getOffset())
500 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000501 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000502 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
503 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
504 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000505 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000506 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
507 .addFPImm(CF).addImm(DI->getOffset())
508 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000509 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000510 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
511 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
512 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000513 } else {
514 // We can't yet handle anything else here because it would require
515 // generating code, thus altering codegen because of debug info.
516 // Insert an undef so we can see what we dropped.
Dan Gohman84023e02010-07-10 09:00:22 +0000517 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
518 .addReg(0U).addImm(DI->getOffset())
519 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000520 }
521 return true;
522 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000523 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000524 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000525 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
526 default: break;
527 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000528 assert(FuncInfo.MBB->isLandingPad() &&
529 "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000530 unsigned Reg = TLI.getExceptionAddressRegister();
531 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
532 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000533 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
534 ResultReg).addReg(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000535 UpdateValueMap(I, ResultReg);
536 return true;
537 }
538 }
539 break;
540 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000541 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000542 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000543 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
544 default: break;
545 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000546 if (FuncInfo.MBB->isLandingPad())
547 AddCatchInfo(*cast<CallInst>(I), &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattnered3a8062010-04-05 06:05:26 +0000548 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000549#ifndef NDEBUG
Dan Gohmana4160c32010-07-07 16:29:44 +0000550 FuncInfo.CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000551#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000552 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000553 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +0000554 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000555 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000556
557 unsigned Reg = TLI.getExceptionSelectorRegister();
558 EVT SrcVT = TLI.getPointerTy();
559 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
560 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000561 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
562 ResultReg).addReg(Reg);
Chris Lattnered3a8062010-04-05 06:05:26 +0000563
Dan Gohmana6cb6412010-05-11 23:54:07 +0000564 bool ResultRegIsKill = hasTrivialKill(I);
565
Chris Lattnered3a8062010-04-05 06:05:26 +0000566 // Cast the register to the type of the selector.
567 if (SrcVT.bitsGT(MVT::i32))
568 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000569 ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000570 else if (SrcVT.bitsLT(MVT::i32))
571 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000572 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000573 if (ResultReg == 0)
574 // Unhandled operand. Halt "fast" selection and bail.
575 return false;
576
577 UpdateValueMap(I, ResultReg);
578
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000579 return true;
580 }
581 }
582 break;
583 }
Dan Gohman33134c42008-09-25 17:05:24 +0000584 }
Dan Gohman4183e312010-04-13 17:07:06 +0000585
586 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000587 return false;
588}
589
Dan Gohman46510a72010-04-15 01:51:59 +0000590bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000591 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
592 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
595 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000596 // Unhandled type. Halt "fast" selection and bail.
597 return false;
598
Dan Gohman474d3b32009-03-13 23:53:06 +0000599 // Check if the destination type is legal. Or as a special case,
600 // it may be i1 if we're doing a truncate because that's
601 // easy and somewhat common.
602 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000604 // Unhandled type. Halt "fast" selection and bail.
605 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000606
607 // Check if the source operand is legal. Or as a special case,
608 // it may be i1 if we're doing zero-extension because that's
609 // easy and somewhat common.
610 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000612 // Unhandled type. Halt "fast" selection and bail.
613 return false;
614
Dan Gohman3df24e62008-09-03 23:12:08 +0000615 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000616 if (!InputReg)
617 // Unhandled operand. Halt "fast" selection and bail.
618 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000619
Dan Gohmana6cb6412010-05-11 23:54:07 +0000620 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
621
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000622 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000624 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000625 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000626 if (!InputReg)
627 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000628 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000629 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000630 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000632 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000633
Owen Andersond0533c92008-08-26 23:46:32 +0000634 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
635 DstVT.getSimpleVT(),
636 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000637 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000638 if (!ResultReg)
639 return false;
640
Dan Gohman3df24e62008-09-03 23:12:08 +0000641 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000642 return true;
643}
644
Dan Gohman46510a72010-04-15 01:51:59 +0000645bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000646 // If the bitcast doesn't change the type, just use the operand value.
647 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000648 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000649 if (Reg == 0)
650 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000651 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000652 return true;
653 }
654
655 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000656 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
657 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
660 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000661 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
662 // Unhandled type. Halt "fast" selection and bail.
663 return false;
664
Dan Gohman3df24e62008-09-03 23:12:08 +0000665 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000666 if (Op0 == 0)
667 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000668 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000669
670 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000671
Dan Gohmanad368ac2008-08-27 18:10:19 +0000672 // First, try to perform the bitcast by inserting a reg-reg copy.
673 unsigned ResultReg = 0;
674 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
675 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
676 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000677 // Don't attempt a cross-class copy. It will likely fail.
678 if (SrcClass == DstClass) {
679 ResultReg = createResultReg(DstClass);
680 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
681 ResultReg).addReg(Op0);
682 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000683 }
684
685 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
686 if (!ResultReg)
687 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000688 ISD::BIT_CONVERT, Op0, Op0IsKill);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000689
690 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000691 return false;
692
Dan Gohman3df24e62008-09-03 23:12:08 +0000693 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000694 return true;
695}
696
Dan Gohman3df24e62008-09-03 23:12:08 +0000697bool
Dan Gohman46510a72010-04-15 01:51:59 +0000698FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000699 // Just before the terminator instruction, insert instructions to
700 // feed PHI nodes in successor blocks.
701 if (isa<TerminatorInst>(I))
702 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
703 return false;
704
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000705 DL = I->getDebugLoc();
706
Dan Gohman6e3ff372009-12-05 01:27:58 +0000707 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000708 if (SelectOperator(I, I->getOpcode())) {
709 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000710 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000711 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000712
713 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000714 if (TargetSelectInstruction(I)) {
715 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000716 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000717 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000718
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000719 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000720 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000721}
722
Dan Gohmand98d6202008-10-02 22:15:21 +0000723/// FastEmitBranch - Emit an unconditional branch to the given block,
724/// unless it is the immediate (fall-through) successor, and update
725/// the CFG.
726void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000727FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000728 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000729 // The unconditional fall-through case, which needs no instructions.
730 } else {
731 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000732 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
733 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000734 }
Dan Gohman84023e02010-07-10 09:00:22 +0000735 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000736}
737
Dan Gohman3d45a852009-09-03 22:53:57 +0000738/// SelectFNeg - Emit an FNeg operation.
739///
740bool
Dan Gohman46510a72010-04-15 01:51:59 +0000741FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000742 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
743 if (OpReg == 0) return false;
744
Dan Gohmana6cb6412010-05-11 23:54:07 +0000745 bool OpRegIsKill = hasTrivialKill(I);
746
Dan Gohman4a215a12009-09-11 00:36:43 +0000747 // If the target has ISD::FNEG, use it.
748 EVT VT = TLI.getValueType(I->getType());
749 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000750 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000751 if (ResultReg != 0) {
752 UpdateValueMap(I, ResultReg);
753 return true;
754 }
755
Dan Gohman5e5abb72009-09-11 00:34:46 +0000756 // Bitcast the value to integer, twiddle the sign bit with xor,
757 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000758 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000759 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
760 if (!TLI.isTypeLegal(IntVT))
761 return false;
762
763 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000764 ISD::BIT_CONVERT, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000765 if (IntReg == 0)
766 return false;
767
Dan Gohmana6cb6412010-05-11 23:54:07 +0000768 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
769 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000770 UINT64_C(1) << (VT.getSizeInBits()-1),
771 IntVT.getSimpleVT());
772 if (IntResultReg == 0)
773 return false;
774
775 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000776 ISD::BIT_CONVERT, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000777 if (ResultReg == 0)
778 return false;
779
780 UpdateValueMap(I, ResultReg);
781 return true;
782}
783
Dan Gohman40b189e2008-09-05 18:18:20 +0000784bool
Dan Gohman7fbcc982010-07-01 03:49:38 +0000785FastISel::SelectLoad(const User *I) {
786 LoadInst *LI = const_cast<LoadInst *>(cast<LoadInst>(I));
787
788 // For a load from an alloca, make a limited effort to find the value
789 // already available in a register, avoiding redundant loads.
790 if (!LI->isVolatile() && isa<AllocaInst>(LI->getPointerOperand())) {
791 BasicBlock::iterator ScanFrom = LI;
792 if (const Value *V = FindAvailableLoadedValue(LI->getPointerOperand(),
793 LI->getParent(), ScanFrom)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000794 if (!V->use_empty() &&
795 (!isa<Instruction>(V) ||
796 cast<Instruction>(V)->getParent() == LI->getParent() ||
797 (isa<AllocaInst>(V) &&
798 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V)))) &&
799 (!isa<Argument>(V) ||
800 LI->getParent() == &LI->getParent()->getParent()->getEntryBlock())) {
Dan Gohman7fbcc982010-07-01 03:49:38 +0000801 unsigned ResultReg = getRegForValue(V);
802 if (ResultReg != 0) {
803 UpdateValueMap(I, ResultReg);
804 return true;
805 }
Dan Gohman84023e02010-07-10 09:00:22 +0000806 }
Dan Gohman7fbcc982010-07-01 03:49:38 +0000807 }
808 }
809
810 return false;
811}
812
813bool
Dan Gohman46510a72010-04-15 01:51:59 +0000814FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000815 switch (Opcode) {
Dan Gohman7fbcc982010-07-01 03:49:38 +0000816 case Instruction::Load:
817 return SelectLoad(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000818 case Instruction::Add:
819 return SelectBinaryOp(I, ISD::ADD);
820 case Instruction::FAdd:
821 return SelectBinaryOp(I, ISD::FADD);
822 case Instruction::Sub:
823 return SelectBinaryOp(I, ISD::SUB);
824 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000825 // FNeg is currently represented in LLVM IR as a special case of FSub.
826 if (BinaryOperator::isFNeg(I))
827 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000828 return SelectBinaryOp(I, ISD::FSUB);
829 case Instruction::Mul:
830 return SelectBinaryOp(I, ISD::MUL);
831 case Instruction::FMul:
832 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000833 case Instruction::SDiv:
834 return SelectBinaryOp(I, ISD::SDIV);
835 case Instruction::UDiv:
836 return SelectBinaryOp(I, ISD::UDIV);
837 case Instruction::FDiv:
838 return SelectBinaryOp(I, ISD::FDIV);
839 case Instruction::SRem:
840 return SelectBinaryOp(I, ISD::SREM);
841 case Instruction::URem:
842 return SelectBinaryOp(I, ISD::UREM);
843 case Instruction::FRem:
844 return SelectBinaryOp(I, ISD::FREM);
845 case Instruction::Shl:
846 return SelectBinaryOp(I, ISD::SHL);
847 case Instruction::LShr:
848 return SelectBinaryOp(I, ISD::SRL);
849 case Instruction::AShr:
850 return SelectBinaryOp(I, ISD::SRA);
851 case Instruction::And:
852 return SelectBinaryOp(I, ISD::AND);
853 case Instruction::Or:
854 return SelectBinaryOp(I, ISD::OR);
855 case Instruction::Xor:
856 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000857
Dan Gohman3df24e62008-09-03 23:12:08 +0000858 case Instruction::GetElementPtr:
859 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000860
Dan Gohman3df24e62008-09-03 23:12:08 +0000861 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000862 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000863
Dan Gohman3df24e62008-09-03 23:12:08 +0000864 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000865 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000866 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000867 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000868 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000869 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000870
871 // Conditional branches are not handed yet.
872 // Halt "fast" selection and bail.
873 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000874 }
875
Dan Gohman087c8502008-09-05 01:08:41 +0000876 case Instruction::Unreachable:
877 // Nothing to emit.
878 return true;
879
Dan Gohman0586d912008-09-10 20:11:02 +0000880 case Instruction::Alloca:
881 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000882 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000883 return true;
884
885 // Dynamic-sized alloca is not handled yet.
886 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000887
Dan Gohman33134c42008-09-25 17:05:24 +0000888 case Instruction::Call:
889 return SelectCall(I);
890
Dan Gohman3df24e62008-09-03 23:12:08 +0000891 case Instruction::BitCast:
892 return SelectBitCast(I);
893
894 case Instruction::FPToSI:
895 return SelectCast(I, ISD::FP_TO_SINT);
896 case Instruction::ZExt:
897 return SelectCast(I, ISD::ZERO_EXTEND);
898 case Instruction::SExt:
899 return SelectCast(I, ISD::SIGN_EXTEND);
900 case Instruction::Trunc:
901 return SelectCast(I, ISD::TRUNCATE);
902 case Instruction::SIToFP:
903 return SelectCast(I, ISD::SINT_TO_FP);
904
905 case Instruction::IntToPtr: // Deliberate fall-through.
906 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000907 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
908 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000909 if (DstVT.bitsGT(SrcVT))
910 return SelectCast(I, ISD::ZERO_EXTEND);
911 if (DstVT.bitsLT(SrcVT))
912 return SelectCast(I, ISD::TRUNCATE);
913 unsigned Reg = getRegForValue(I->getOperand(0));
914 if (Reg == 0) return false;
915 UpdateValueMap(I, Reg);
916 return true;
917 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000918
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000919 case Instruction::PHI:
920 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
921
Dan Gohman3df24e62008-09-03 23:12:08 +0000922 default:
923 // Unhandled instruction. Halt "fast" selection and bail.
924 return false;
925 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000926}
927
Dan Gohmana4160c32010-07-07 16:29:44 +0000928FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000929 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000930 MRI(FuncInfo.MF->getRegInfo()),
931 MFI(*FuncInfo.MF->getFrameInfo()),
932 MCP(*FuncInfo.MF->getConstantPool()),
933 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000934 TD(*TM.getTargetData()),
935 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +0000936 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +0000937 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000938}
939
Dan Gohmane285a742008-08-14 21:51:29 +0000940FastISel::~FastISel() {}
941
Owen Anderson825b72b2009-08-11 20:47:22 +0000942unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000943 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000944 return 0;
945}
946
Owen Anderson825b72b2009-08-11 20:47:22 +0000947unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000948 unsigned,
949 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000950 return 0;
951}
952
Owen Anderson825b72b2009-08-11 20:47:22 +0000953unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000954 unsigned,
955 unsigned /*Op0*/, bool /*Op0IsKill*/,
956 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000957 return 0;
958}
959
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000960unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000961 return 0;
962}
963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000965 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000966 return 0;
967}
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000970 unsigned,
971 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000972 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000973 return 0;
974}
975
Owen Anderson825b72b2009-08-11 20:47:22 +0000976unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000977 unsigned,
978 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000979 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000980 return 0;
981}
982
Owen Anderson825b72b2009-08-11 20:47:22 +0000983unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000984 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000985 unsigned /*Op0*/, bool /*Op0IsKill*/,
986 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000987 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000988 return 0;
989}
990
991/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
992/// to emit an instruction with an immediate operand using FastEmit_ri.
993/// If that fails, it materializes the immediate into a register and try
994/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000995unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000996 unsigned Op0, bool Op0IsKill,
997 uint64_t Imm, MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000998 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000999 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001000 if (ResultReg != 0)
1001 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001002 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001003 if (MaterialReg == 0)
1004 return 0;
Dan Gohmana6cb6412010-05-11 23:54:07 +00001005 return FastEmit_rr(VT, VT, Opcode,
1006 Op0, Op0IsKill,
1007 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001008}
1009
Dan Gohman10df0fa2008-08-27 01:09:54 +00001010/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
1011/// to emit an instruction with a floating-point immediate operand using
1012/// FastEmit_rf. If that fails, it materializes the immediate into a register
1013/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001014unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001015 unsigned Op0, bool Op0IsKill,
1016 const ConstantFP *FPImm, MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001017 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001018 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, Op0IsKill, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001019 if (ResultReg != 0)
1020 return ResultReg;
1021
1022 // Materialize the constant in a register.
1023 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
1024 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +00001025 // If the target doesn't have a way to directly enter a floating-point
1026 // value into a register, use an alternate approach.
1027 // TODO: The current approach only supports floating-point constants
1028 // that can be constructed by conversion from integer values. This should
1029 // be replaced by code that creates a load from a constant-pool entry,
1030 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +00001031 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +00001032 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +00001033
1034 uint64_t x[2];
1035 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +00001036 bool isExact;
1037 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
1038 APFloat::rmTowardZero, &isExact);
1039 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +00001040 return 0;
1041 APInt IntVal(IntBitWidth, 2, x);
1042
1043 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
1044 ISD::Constant, IntVal.getZExtValue());
1045 if (IntegerReg == 0)
1046 return 0;
1047 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001048 ISD::SINT_TO_FP, IntegerReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001049 if (MaterialReg == 0)
1050 return 0;
1051 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001052 return FastEmit_rr(VT, VT, Opcode,
1053 Op0, Op0IsKill,
1054 MaterialReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001055}
1056
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001057unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1058 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001059}
1060
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001061unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001062 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001063 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001064 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001065
Dan Gohman84023e02010-07-10 09:00:22 +00001066 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001067 return ResultReg;
1068}
1069
1070unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1071 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001072 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001073 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001074 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001075
Evan Cheng5960e4e2008-09-08 08:38:20 +00001076 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001077 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1078 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001079 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001080 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1081 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001082 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1083 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001084 }
1085
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001086 return ResultReg;
1087}
1088
1089unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1090 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001091 unsigned Op0, bool Op0IsKill,
1092 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001093 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001094 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001095
Evan Cheng5960e4e2008-09-08 08:38:20 +00001096 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001097 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001098 .addReg(Op0, Op0IsKill * RegState::Kill)
1099 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001100 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001101 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001102 .addReg(Op0, Op0IsKill * RegState::Kill)
1103 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001104 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1105 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001106 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001107 return ResultReg;
1108}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001109
1110unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1111 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001112 unsigned Op0, bool Op0IsKill,
1113 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001114 unsigned ResultReg = createResultReg(RC);
1115 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1116
Evan Cheng5960e4e2008-09-08 08:38:20 +00001117 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001118 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001119 .addReg(Op0, Op0IsKill * RegState::Kill)
1120 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001121 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001122 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001123 .addReg(Op0, Op0IsKill * RegState::Kill)
1124 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001125 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1126 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001127 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001128 return ResultReg;
1129}
1130
Dan Gohman10df0fa2008-08-27 01:09:54 +00001131unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1132 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001133 unsigned Op0, bool Op0IsKill,
1134 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001135 unsigned ResultReg = createResultReg(RC);
1136 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1137
Evan Cheng5960e4e2008-09-08 08:38:20 +00001138 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001139 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001140 .addReg(Op0, Op0IsKill * RegState::Kill)
1141 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001142 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001143 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001144 .addReg(Op0, Op0IsKill * RegState::Kill)
1145 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001146 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1147 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001148 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001149 return ResultReg;
1150}
1151
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001152unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1153 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001154 unsigned Op0, bool Op0IsKill,
1155 unsigned Op1, bool Op1IsKill,
1156 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001157 unsigned ResultReg = createResultReg(RC);
1158 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1159
Evan Cheng5960e4e2008-09-08 08:38:20 +00001160 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001161 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001162 .addReg(Op0, Op0IsKill * RegState::Kill)
1163 .addReg(Op1, Op1IsKill * RegState::Kill)
1164 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001165 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001166 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001167 .addReg(Op0, Op0IsKill * RegState::Kill)
1168 .addReg(Op1, Op1IsKill * RegState::Kill)
1169 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001170 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1171 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001172 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001173 return ResultReg;
1174}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001175
1176unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1177 const TargetRegisterClass *RC,
1178 uint64_t Imm) {
1179 unsigned ResultReg = createResultReg(RC);
1180 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1181
Evan Cheng5960e4e2008-09-08 08:38:20 +00001182 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001183 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001184 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001185 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001186 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1187 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001188 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001189 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001190}
Owen Anderson8970f002008-08-27 22:30:02 +00001191
Owen Anderson825b72b2009-08-11 20:47:22 +00001192unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001193 unsigned Op0, bool Op0IsKill,
1194 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001195 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001196 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1197 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001198 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1199 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001200 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001201 return ResultReg;
1202}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001203
1204/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1205/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001206unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1207 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001208}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001209
1210/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1211/// Emit code to ensure constants are copied into registers when needed.
1212/// Remember the virtual registers that need to be added to the Machine PHI
1213/// nodes as input. We cannot just directly add them, because expansion
1214/// might result in multiple MBB's for one BB. As such, the start of the
1215/// BB might correspond to a different MBB than the end.
1216bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1217 const TerminatorInst *TI = LLVMBB->getTerminator();
1218
1219 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001220 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001221
1222 // Check successor nodes' PHI nodes that expect a constant to be available
1223 // from this block.
1224 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1225 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1226 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001227 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001228
1229 // If this terminator has multiple identical successors (common for
1230 // switches), only handle each succ once.
1231 if (!SuccsHandled.insert(SuccMBB)) continue;
1232
1233 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1234
1235 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1236 // nodes and Machine PHI nodes, but the incoming operands have not been
1237 // emitted yet.
1238 for (BasicBlock::const_iterator I = SuccBB->begin();
1239 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001240
Dan Gohmanf81eca02010-04-22 20:46:50 +00001241 // Ignore dead phi's.
1242 if (PN->use_empty()) continue;
1243
1244 // Only handle legal types. Two interesting things to note here. First,
1245 // by bailing out early, we may leave behind some dead instructions,
1246 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
1247 // own moves. Second, this check is necessary becuase FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001248 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001249 // exactly one register for each non-void instruction.
1250 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1251 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1252 // Promote MVT::i1.
1253 if (VT == MVT::i1)
1254 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1255 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001256 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001257 return false;
1258 }
1259 }
1260
1261 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1262
Dan Gohmanfb95f892010-05-07 01:10:20 +00001263 // Set the DebugLoc for the copy. Prefer the location of the operand
1264 // if there is one; use the location of the PHI otherwise.
1265 DL = PN->getDebugLoc();
1266 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1267 DL = Inst->getDebugLoc();
1268
Dan Gohmanf81eca02010-04-22 20:46:50 +00001269 unsigned Reg = getRegForValue(PHIOp);
1270 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001271 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001272 return false;
1273 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001274 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001275 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001276 }
1277 }
1278
1279 return true;
1280}