blob: b602a8ba8eaabdb5074638fed5058e63605ec518 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000133
Evan Chengf609bb82010-01-19 00:44:15 +0000134def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
135
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000136def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
138
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000139
140def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
141
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000142//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000143// ARM Instruction Predicate Definitions.
144//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000145def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000146def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
147def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000148def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
149def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
150def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000151def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
155def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
156def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
157def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
158def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
159 AssemblerPredicate;
160def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
161 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000162def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000163def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000164def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000166def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
167def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
169def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000171// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def UseMovt : Predicate<"Subtarget->useMovt()">;
173def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
174def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000175
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000177// ARM Flag Definitions.
178
179class RegConstraint<string C> {
180 string Constraints = C;
181}
182
183//===----------------------------------------------------------------------===//
184// ARM specific transformation functions and pattern fragments.
185//
186
Evan Chenga8e29892007-01-19 07:51:42 +0000187// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
188// so_imm_neg def below.
189def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000191}]>;
192
193// so_imm_not_XFORM - Return a so_imm value packed into the format described for
194// so_imm_not def below.
195def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
Evan Chenga8e29892007-01-19 07:51:42 +0000199/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
200def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000201 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
204/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
205def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
Jim Grosbach64171712010-02-16 21:07:46 +0000209def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 PatLeaf<(imm), [{
211 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
212 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chenga2515702007-03-19 07:09:02 +0000214def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
217 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
219// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
220def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000221 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000222}]>;
223
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000224/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
225/// e.g., 0xf000ffff
226def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000227 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000228 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000230 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000231 let PrintMethod = "printBitfieldInvMaskImmOperand";
232}
233
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000235def hi16 : SDNodeXForm<imm, [{
236 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
237}]>;
238
239def lo16AllZero : PatLeaf<(i32 imm), [{
240 // Returns true if all low 16-bits are 0.
241 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000242}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243
Jim Grosbach64171712010-02-16 21:07:46 +0000244/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245/// [0.65535].
246def imm0_65535 : PatLeaf<(i32 imm), [{
247 return (uint32_t)N->getZExtValue() < 65536;
248}]>;
249
Evan Cheng37f25d92008-08-28 23:39:26 +0000250class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
251class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000252
Jim Grosbach0a145f32010-02-16 20:17:57 +0000253/// adde and sube predicates - True based on whether the carry flag output
254/// will be needed or not.
255def adde_dead_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
257 [{return !N->hasAnyUseOfValue(1);}]>;
258def sube_dead_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
260 [{return !N->hasAnyUseOfValue(1);}]>;
261def adde_live_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
263 [{return N->hasAnyUseOfValue(1);}]>;
264def sube_live_carry :
265 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
266 [{return N->hasAnyUseOfValue(1);}]>;
267
Evan Chenga8e29892007-01-19 07:51:42 +0000268//===----------------------------------------------------------------------===//
269// Operand Definitions.
270//
271
272// Branch target.
273def brtarget : Operand<OtherVT>;
274
Evan Chenga8e29892007-01-19 07:51:42 +0000275// A list of registers separated by comma. Used by load/store multiple.
276def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000277 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000278 let PrintMethod = "printRegisterList";
279}
280
281// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
282def cpinst_operand : Operand<i32> {
283 let PrintMethod = "printCPInstOperand";
284}
285
286def jtblock_operand : Operand<i32> {
287 let PrintMethod = "printJTBlockOperand";
288}
Evan Cheng66ac5312009-07-25 00:33:29 +0000289def jt2block_operand : Operand<i32> {
290 let PrintMethod = "printJT2BlockOperand";
291}
Evan Chenga8e29892007-01-19 07:51:42 +0000292
293// Local PC labels.
294def pclabel : Operand<i32> {
295 let PrintMethod = "printPCLabel";
296}
297
Owen Anderson498ec202010-10-27 22:49:00 +0000298def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000299 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000300}
301
Jim Grosbachb35ad412010-10-13 19:56:10 +0000302// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
303def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
304 int32_t v = (int32_t)N->getZExtValue();
305 return v == 8 || v == 16 || v == 24; }]> {
306 string EncoderMethod = "getRotImmOpValue";
307}
308
Bob Wilson22f5dc72010-08-16 18:27:34 +0000309// shift_imm: An integer that encodes a shift amount and the type of shift
310// (currently either asr or lsl) using the same encoding used for the
311// immediates in so_reg operands.
312def shift_imm : Operand<i32> {
313 let PrintMethod = "printShiftImmOperand";
314}
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316// shifter_operand operands: so_reg and so_imm.
317def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000318 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000320 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSORegOperand";
322 let MIOperandInfo = (ops GPR, GPR, i32imm);
323}
Evan Chengf40deed2010-10-27 23:41:30 +0000324def shift_so_reg : Operand<i32>, // reg reg imm
325 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
326 [shl,srl,sra,rotr]> {
327 string EncoderMethod = "getSORegOpValue";
328 let PrintMethod = "printSORegOperand";
329 let MIOperandInfo = (ops GPR, GPR, i32imm);
330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
332// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
333// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
334// represented in the imm field in the same 12-bit form that they are encoded
335// into so_imm instructions: the 8-bit immediate is the least significant bits
336// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000337def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000338 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000339 let PrintMethod = "printSOImmOperand";
340}
341
Evan Chengc70d1842007-03-20 08:11:30 +0000342// Break so_imm's up into two pieces. This handles immediates with up to 16
343// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
344// get the first/second pieces.
345def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 PatLeaf<(imm), [{
347 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
348 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000349 let PrintMethod = "printSOImm2PartOperand";
350}
351
352def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000353 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000355}]>;
356
357def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000358 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000360}]>;
361
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000362def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
363 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
364 }]> {
365 let PrintMethod = "printSOImm2PartOperand";
366}
367
368def so_neg_imm2part_1 : SDNodeXForm<imm, [{
369 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
370 return CurDAG->getTargetConstant(V, MVT::i32);
371}]>;
372
373def so_neg_imm2part_2 : SDNodeXForm<imm, [{
374 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
375 return CurDAG->getTargetConstant(V, MVT::i32);
376}]>;
377
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000378/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
379def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
380 return (int32_t)N->getZExtValue() < 32;
381}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000383/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
384def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
385 return (int32_t)N->getZExtValue() < 32;
386}]> {
387 string EncoderMethod = "getImmMinusOneOpValue";
388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// Define ARM specific addressing modes.
391
Jim Grosbach3e556122010-10-26 22:37:02 +0000392
393// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000394//
Jim Grosbach3e556122010-10-26 22:37:02 +0000395def addrmode_imm12 : Operand<i32>,
396 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000397 // 12-bit immediate operand. Note that instructions using this encode
398 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
399 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000400
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000401 string EncoderMethod = "getAddrModeImmOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000402 let PrintMethod = "printAddrModeImm12Operand";
403 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000404}
Jim Grosbach3e556122010-10-26 22:37:02 +0000405// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000406//
Jim Grosbach3e556122010-10-26 22:37:02 +0000407def ldst_so_reg : Operand<i32>,
408 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
409 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000410 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000411 let PrintMethod = "printAddrMode2Operand";
412 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
413}
414
Jim Grosbach3e556122010-10-26 22:37:02 +0000415// addrmode2 := reg +/- imm12
416// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000417//
418def addrmode2 : Operand<i32>,
419 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
424def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000425 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
426 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000427 let PrintMethod = "printAddrMode2OffsetOperand";
428 let MIOperandInfo = (ops GPR, i32imm);
429}
430
431// addrmode3 := reg +/- reg
432// addrmode3 := reg +/- imm8
433//
434def addrmode3 : Operand<i32>,
435 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
436 let PrintMethod = "printAddrMode3Operand";
437 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
438}
439
440def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000441 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
442 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000443 let PrintMethod = "printAddrMode3OffsetOperand";
444 let MIOperandInfo = (ops GPR, i32imm);
445}
446
447// addrmode4 := reg, <mode|W>
448//
449def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000450 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000451 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000452 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
454
Chris Lattner14b93852010-10-29 00:27:31 +0000455def ARMMemMode5AsmOperand : AsmOperandClass {
456 let Name = "MemMode5";
457 let SuperClasses = [];
458}
459
Evan Chenga8e29892007-01-19 07:51:42 +0000460// addrmode5 := reg +/- imm8*4
461//
462def addrmode5 : Operand<i32>,
463 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
464 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000465 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000466 let ParserMatchClass = ARMMemMode5AsmOperand;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000467 string EncoderMethod = "getAddrModeImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000468}
469
Bob Wilson8b024a52009-07-01 23:16:05 +0000470// addrmode6 := reg with optional writeback
471//
472def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000473 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000474 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000475 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000476 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000477}
478
479def am6offset : Operand<i32> {
480 let PrintMethod = "printAddrMode6OffsetOperand";
481 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000482 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000483}
484
Evan Chenga8e29892007-01-19 07:51:42 +0000485// addrmodepc := pc + reg
486//
487def addrmodepc : Operand<i32>,
488 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
489 let PrintMethod = "printAddrModePCOperand";
490 let MIOperandInfo = (ops GPR, i32imm);
491}
492
Bob Wilson4f38b382009-08-21 21:58:55 +0000493def nohash_imm : Operand<i32> {
494 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000495}
496
Evan Chenga8e29892007-01-19 07:51:42 +0000497//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000498
Evan Cheng37f25d92008-08-28 23:39:26 +0000499include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000500
501//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000502// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000503//
504
Evan Cheng3924f782008-08-29 07:36:24 +0000505/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000506/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000507multiclass AsI1_bin_irs<bits<4> opcod, string opc,
508 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
509 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000510 // The register-immediate version is re-materializable. This is useful
511 // in particular for taking the address of a local.
512 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000513 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
514 iii, opc, "\t$Rd, $Rn, $imm",
515 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
516 bits<4> Rd;
517 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000518 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000520 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000521 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000522 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000524 }
Jim Grosbach62547262010-10-11 18:51:51 +0000525 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
526 iir, opc, "\t$Rd, $Rn, $Rm",
527 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000528 bits<4> Rd;
529 bits<4> Rn;
530 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000531 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000532 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000533 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000534 let Inst{15-12} = Rd;
535 let Inst{11-4} = 0b00000000;
536 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000537 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000538 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
539 iis, opc, "\t$Rd, $Rn, $shift",
540 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000541 bits<4> Rd;
542 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000543 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000544 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000545 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000546 let Inst{15-12} = Rd;
547 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000548 }
Evan Chenga8e29892007-01-19 07:51:42 +0000549}
550
Evan Cheng1e249e32009-06-25 20:59:23 +0000551/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000552/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000553let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000554multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
555 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
556 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000557 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
558 iii, opc, "\t$Rd, $Rn, $imm",
559 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
560 bits<4> Rd;
561 bits<4> Rn;
562 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000565 let Inst{19-16} = Rn;
566 let Inst{15-12} = Rd;
567 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000569 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
570 iir, opc, "\t$Rd, $Rn, $Rm",
571 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
572 bits<4> Rd;
573 bits<4> Rn;
574 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000575 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000576 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000578 let Inst{19-16} = Rn;
579 let Inst{15-12} = Rd;
580 let Inst{11-4} = 0b00000000;
581 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000582 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000583 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
584 iis, opc, "\t$Rd, $Rn, $shift",
585 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
586 bits<4> Rd;
587 bits<4> Rn;
588 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000591 let Inst{19-16} = Rn;
592 let Inst{15-12} = Rd;
593 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000594 }
Evan Cheng071a2792007-09-11 19:55:27 +0000595}
Evan Chengc85e8322007-07-05 07:13:32 +0000596}
597
598/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000599/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000600/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000601let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000602multiclass AI1_cmp_irs<bits<4> opcod, string opc,
603 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
604 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000605 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
606 opc, "\t$Rn, $imm",
607 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000608 bits<4> Rn;
609 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000611 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000613 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 }
616 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
617 opc, "\t$Rn, $Rm",
618 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 bits<4> Rn;
620 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000621 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000622 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000623 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000624 let Inst{19-16} = Rn;
625 let Inst{15-12} = 0b0000;
626 let Inst{11-4} = 0b00000000;
627 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 }
629 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
630 opc, "\t$Rn, $shift",
631 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000632 bits<4> Rn;
633 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000634 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{19-16} = Rn;
637 let Inst{15-12} = 0b0000;
638 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000639 }
Evan Cheng071a2792007-09-11 19:55:27 +0000640}
Evan Chenga8e29892007-01-19 07:51:42 +0000641}
642
Evan Cheng576a3962010-09-25 00:49:35 +0000643/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000644/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000645/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000646multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000647 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
648 IIC_iEXTr, opc, "\t$Rd, $Rm",
649 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000650 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000651 bits<4> Rd;
652 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000653 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000654 let Inst{15-12} = Rd;
655 let Inst{11-10} = 0b00;
656 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000657 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000658 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
659 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
660 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000661 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000662 bits<4> Rd;
663 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000664 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000665 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000666 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000667 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000668 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000669 }
Evan Chenga8e29892007-01-19 07:51:42 +0000670}
671
Evan Cheng576a3962010-09-25 00:49:35 +0000672multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000673 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
674 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000675 [/* For disassembly only; pattern left blank */]>,
676 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000677 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000679 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
681 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 [/* For disassembly only; pattern left blank */]>,
683 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000684 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000685 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000686 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000687 }
688}
689
Evan Cheng576a3962010-09-25 00:49:35 +0000690/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000691/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000692multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000693 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
694 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
695 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000696 Requires<[IsARM, HasV6]> {
697 let Inst{11-10} = 0b00;
698 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000699 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
700 rot_imm:$rot),
701 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
702 [(set GPR:$Rd, (opnode GPR:$Rn,
703 (rotr GPR:$Rm, rot_imm:$rot)))]>,
704 Requires<[IsARM, HasV6]> {
705 bits<4> Rn;
706 bits<2> rot;
707 let Inst{19-16} = Rn;
708 let Inst{11-10} = rot;
709 }
Evan Chenga8e29892007-01-19 07:51:42 +0000710}
711
Johnny Chen2ec5e492010-02-22 21:50:40 +0000712// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000713multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000714 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
715 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000716 [/* For disassembly only; pattern left blank */]>,
717 Requires<[IsARM, HasV6]> {
718 let Inst{11-10} = 0b00;
719 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000720 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
721 rot_imm:$rot),
722 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000724 Requires<[IsARM, HasV6]> {
725 bits<4> Rn;
726 bits<2> rot;
727 let Inst{19-16} = Rn;
728 let Inst{11-10} = rot;
729 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000730}
731
Evan Cheng62674222009-06-25 23:34:10 +0000732/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
733let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000734multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
735 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000736 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
737 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
738 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000739 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000740 bits<4> Rd;
741 bits<4> Rn;
742 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000743 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000744 let Inst{15-12} = Rd;
745 let Inst{19-16} = Rn;
746 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000747 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
749 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
750 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000751 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000752 bits<4> Rd;
753 bits<4> Rn;
754 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000755 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000757 let isCommutable = Commutable;
758 let Inst{3-0} = Rm;
759 let Inst{15-12} = Rd;
760 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000761 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
763 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
764 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000765 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 bits<4> Rd;
767 bits<4> Rn;
768 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000769 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 let Inst{11-0} = shift;
771 let Inst{15-12} = Rd;
772 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000773 }
Jim Grosbache5165492009-11-09 00:11:35 +0000774}
775// Carry setting variants
776let Defs = [CPSR] in {
777multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
778 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000779 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
780 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
781 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000782 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000783 bits<4> Rd;
784 bits<4> Rn;
785 bits<12> imm;
786 let Inst{15-12} = Rd;
787 let Inst{19-16} = Rn;
788 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000789 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000790 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000791 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
793 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
794 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000795 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000796 bits<4> Rd;
797 bits<4> Rn;
798 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000799 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000800 let isCommutable = Commutable;
801 let Inst{3-0} = Rm;
802 let Inst{15-12} = Rd;
803 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000804 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000805 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000806 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
808 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
809 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000810 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000811 bits<4> Rd;
812 bits<4> Rn;
813 bits<12> shift;
814 let Inst{11-0} = shift;
815 let Inst{15-12} = Rd;
816 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000817 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000818 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000819 }
Evan Cheng071a2792007-09-11 19:55:27 +0000820}
Evan Chengc85e8322007-07-05 07:13:32 +0000821}
Jim Grosbache5165492009-11-09 00:11:35 +0000822}
Evan Chengc85e8322007-07-05 07:13:32 +0000823
Jim Grosbach3e556122010-10-26 22:37:02 +0000824let canFoldAsLoad = 1, isReMaterializable = 1 in {
825multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
826 InstrItinClass iir, PatFrag opnode> {
827 // Note: We use the complex addrmode_imm12 rather than just an input
828 // GPR and a constrained immediate so that we can use this to match
829 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000830 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000831 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
832 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
833 bits<4> Rt;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000834 bits<32> addr;
835 let Inst{23} = addr{16}; // U (add = ('U' == 1))
836 let Inst{19-16} = addr{20-17}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000837 let Inst{15-12} = Rt;
838 let Inst{11-0} = addr{11-0}; // imm12
839 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000840 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000841 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
842 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
843 bits<4> Rt;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000844 bits<32> shift;
845 let Inst{23} = shift{16}; // U (add = ('U' == 1))
846 let Inst{19-16} = shift{20-17}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000847 let Inst{11-0} = shift{11-0};
848 }
849}
850}
851
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000852multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
853 InstrItinClass iir, PatFrag opnode> {
854 // Note: We use the complex addrmode_imm12 rather than just an input
855 // GPR and a constrained immediate so that we can use this to match
856 // frame index references and avoid matching constant pool references.
857 def i12 : AIldst1<0b010, opc22, 0, (outs),
858 (ins GPR:$Rt, addrmode_imm12:$addr),
859 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
860 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
861 bits<4> Rt;
862 bits<17> addr;
863 let Inst{23} = addr{12}; // U (add = ('U' == 1))
864 let Inst{19-16} = addr{16-13}; // Rn
865 let Inst{15-12} = Rt;
866 let Inst{11-0} = addr{11-0}; // imm12
867 }
868 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
869 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
870 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
871 bits<4> Rt;
872 bits<17> shift;
873 let Inst{23} = shift{12}; // U (add = ('U' == 1))
874 let Inst{19-16} = shift{16-13}; // Rn
875 let Inst{11-0} = shift{11-0};
876 }
877}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000878//===----------------------------------------------------------------------===//
879// Instructions
880//===----------------------------------------------------------------------===//
881
Evan Chenga8e29892007-01-19 07:51:42 +0000882//===----------------------------------------------------------------------===//
883// Miscellaneous Instructions.
884//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000885
Evan Chenga8e29892007-01-19 07:51:42 +0000886/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
887/// the function. The first operand is the ID# for this instruction, the second
888/// is the index into the MachineConstantPool that this is, the third is the
889/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000890let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000891def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000892PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000893 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000894
Jim Grosbach4642ad32010-02-22 23:10:38 +0000895// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
896// from removing one half of the matched pairs. That breaks PEI, which assumes
897// these will always be in pairs, and asserts if it finds otherwise. Better way?
898let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000899def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000900PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000901 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000902
Jim Grosbach64171712010-02-16 21:07:46 +0000903def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000904PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000905 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000906}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000907
Johnny Chenf4d81052010-02-12 22:53:19 +0000908def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000909 [/* For disassembly only; pattern left blank */]>,
910 Requires<[IsARM, HasV6T2]> {
911 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000912 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000913 let Inst{7-0} = 0b00000000;
914}
915
Johnny Chenf4d81052010-02-12 22:53:19 +0000916def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
917 [/* For disassembly only; pattern left blank */]>,
918 Requires<[IsARM, HasV6T2]> {
919 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000920 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000921 let Inst{7-0} = 0b00000001;
922}
923
924def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
925 [/* For disassembly only; pattern left blank */]>,
926 Requires<[IsARM, HasV6T2]> {
927 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000928 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000929 let Inst{7-0} = 0b00000010;
930}
931
932def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
933 [/* For disassembly only; pattern left blank */]>,
934 Requires<[IsARM, HasV6T2]> {
935 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000936 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000937 let Inst{7-0} = 0b00000011;
938}
939
Johnny Chen2ec5e492010-02-22 21:50:40 +0000940def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
941 "\t$dst, $a, $b",
942 [/* For disassembly only; pattern left blank */]>,
943 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000944 bits<4> Rd;
945 bits<4> Rn;
946 bits<4> Rm;
947 let Inst{3-0} = Rm;
948 let Inst{15-12} = Rd;
949 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000950 let Inst{27-20} = 0b01101000;
951 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000952 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000953}
954
Johnny Chenf4d81052010-02-12 22:53:19 +0000955def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
956 [/* For disassembly only; pattern left blank */]>,
957 Requires<[IsARM, HasV6T2]> {
958 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000959 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000960 let Inst{7-0} = 0b00000100;
961}
962
Johnny Chenc6f7b272010-02-11 18:12:29 +0000963// The i32imm operand $val can be used by a debugger to store more information
964// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000965def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000966 [/* For disassembly only; pattern left blank */]>,
967 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000968 bits<16> val;
969 let Inst{3-0} = val{3-0};
970 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000971 let Inst{27-20} = 0b00010010;
972 let Inst{7-4} = 0b0111;
973}
974
Johnny Chenb98e1602010-02-12 18:55:33 +0000975// Change Processor State is a system instruction -- for disassembly only.
976// The singleton $opt operand contains the following information:
977// opt{4-0} = mode from Inst{4-0}
978// opt{5} = changemode from Inst{17}
979// opt{8-6} = AIF from Inst{8-6}
980// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000981// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000982def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000983 [/* For disassembly only; pattern left blank */]>,
984 Requires<[IsARM]> {
985 let Inst{31-28} = 0b1111;
986 let Inst{27-20} = 0b00010000;
987 let Inst{16} = 0;
988 let Inst{5} = 0;
989}
990
Johnny Chenb92a23f2010-02-21 04:42:01 +0000991// Preload signals the memory system of possible future data/instruction access.
992// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000993//
994// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
995// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000996multiclass APreLoad<bit data, bit read, string opc> {
997
Jim Grosbachab682a22010-10-28 18:34:10 +0000998 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
999 !strconcat(opc, "\t$addr"), []> {
1000 bits<4> Rt;
1001 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001002 let Inst{31-26} = 0b111101;
1003 let Inst{25} = 0; // 0 for immediate form
1004 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001005 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001006 let Inst{22} = read;
1007 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001008 let Inst{19-16} = addr{16-13}; // Rn
1009 let Inst{15-12} = Rt;
1010 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001011 }
1012
Jim Grosbachab682a22010-10-28 18:34:10 +00001013 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1014 !strconcat(opc, "\t$shift"), []> {
1015 bits<4> Rt;
1016 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001017 let Inst{31-26} = 0b111101;
1018 let Inst{25} = 1; // 1 for register form
1019 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001020 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001021 let Inst{22} = read;
1022 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 let Inst{19-16} = shift{16-13}; // Rn
1024 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001025 }
1026}
1027
1028defm PLD : APreLoad<1, 1, "pld">;
1029defm PLDW : APreLoad<1, 0, "pldw">;
1030defm PLI : APreLoad<0, 1, "pli">;
1031
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001032def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1033 "setend\t$end",
1034 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001035 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001036 bits<1> end;
1037 let Inst{31-10} = 0b1111000100000001000000;
1038 let Inst{9} = end;
1039 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001040}
1041
Johnny Chenf4d81052010-02-12 22:53:19 +00001042def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001043 [/* For disassembly only; pattern left blank */]>,
1044 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001045 bits<4> opt;
1046 let Inst{27-4} = 0b001100100000111100001111;
1047 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001048}
1049
Johnny Chenba6e0332010-02-11 17:14:31 +00001050// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001051let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001052def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001053 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001054 Requires<[IsARM]> {
1055 let Inst{27-25} = 0b011;
1056 let Inst{24-20} = 0b11111;
1057 let Inst{7-5} = 0b111;
1058 let Inst{4} = 0b1;
1059}
1060
Evan Cheng12c3a532008-11-06 17:48:05 +00001061// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001062// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1063// classes (AXI1, et.al.) and so have encoding information and such,
1064// which is suboptimal. Once the rest of the code emitter (including
1065// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001066// pseudos. As is, the encoding information ends up being ignored,
1067// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001068let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001069def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001070 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001071 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001072
Evan Cheng325474e2008-01-07 23:56:57 +00001073let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001074def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001075 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001076 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001077
Evan Chengd87293c2008-11-06 08:47:38 +00001078def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001079 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001080 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1081
Evan Chengd87293c2008-11-06 08:47:38 +00001082def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001083 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001084 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1085
Evan Chengd87293c2008-11-06 08:47:38 +00001086def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001087 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001088 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1089
Evan Chengd87293c2008-11-06 08:47:38 +00001090def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001091 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001092 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1093}
Chris Lattner13c63102008-01-06 05:55:01 +00001094let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001095def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001096 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001097 [(store GPR:$src, addrmodepc:$addr)]>;
1098
Evan Chengd87293c2008-11-06 08:47:38 +00001099def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001100 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001101 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1102
Evan Chengd87293c2008-11-06 08:47:38 +00001103def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001104 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001105 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1106}
Evan Cheng12c3a532008-11-06 17:48:05 +00001107} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001108
Evan Chenge07715c2009-06-23 05:25:29 +00001109
1110// LEApcrel - Load a pc-relative address into a register without offending the
1111// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001112// FIXME: These are marked as pseudos, but they're really not(?). They're just
1113// the ADR instruction. Is this the right way to handle that? They need
1114// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001115let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001116let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001117def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001118 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001119 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001120
Jim Grosbacha967d112010-06-21 21:27:27 +00001121} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001122def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001123 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001124 Pseudo, IIC_iALUi,
1125 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001126 let Inst{25} = 1;
1127}
Evan Chenge07715c2009-06-23 05:25:29 +00001128
Evan Chenga8e29892007-01-19 07:51:42 +00001129//===----------------------------------------------------------------------===//
1130// Control Flow Instructions.
1131//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001132
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001133let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1134 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001135 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001136 "bx", "\tlr", [(ARMretflag)]>,
1137 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001138 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001139 }
1140
1141 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001142 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001143 "mov", "\tpc, lr", [(ARMretflag)]>,
1144 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001145 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001146 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001147}
Rafael Espindola27185192006-09-29 21:20:16 +00001148
Bob Wilson04ea6e52009-10-28 00:37:03 +00001149// Indirect branches
1150let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001151 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001152 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001153 [(brind GPR:$dst)]>,
1154 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001155 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001156 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001157 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001158 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001159
1160 // ARMV4 only
1161 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1162 [(brind GPR:$dst)]>,
1163 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001164 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001165 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001166 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001167 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001168}
1169
Evan Chenga8e29892007-01-19 07:51:42 +00001170// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001171// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001172let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001173 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001174 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1175 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001176 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001177 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001178 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001179
Bob Wilson54fc1242009-06-22 21:01:46 +00001180// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001181let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001182 Defs = [R0, R1, R2, R3, R12, LR,
1183 D0, D1, D2, D3, D4, D5, D6, D7,
1184 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001185 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001186 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001187 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001188 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001189 Requires<[IsARM, IsNotDarwin]> {
1190 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001191 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001192 }
Evan Cheng277f0742007-06-19 21:05:09 +00001193
Evan Cheng12c3a532008-11-06 17:48:05 +00001194 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001195 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001196 [(ARMcall_pred tglobaladdr:$func)]>,
1197 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001198
Evan Chenga8e29892007-01-19 07:51:42 +00001199 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001200 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001201 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001202 [(ARMcall GPR:$func)]>,
1203 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001204 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001205 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001206 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001207 }
1208
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001209 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001210 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1211 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001212 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001213 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001214 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001215 bits<4> func;
1216 let Inst{27-4} = 0b000100101111111111110001;
1217 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001218 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001219
1220 // ARMv4
1221 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1222 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1223 [(ARMcall_nolink tGPR:$func)]>,
1224 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001225 bits<4> func;
1226 let Inst{27-4} = 0b000110100000111100000000;
1227 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001228 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001229}
1230
1231// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001232let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001233 Defs = [R0, R1, R2, R3, R9, R12, LR,
1234 D0, D1, D2, D3, D4, D5, D6, D7,
1235 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001236 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001237 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001238 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001239 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1240 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001241 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001242 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001243
1244 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001245 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001246 [(ARMcall_pred tglobaladdr:$func)]>,
1247 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001248
1249 // ARMv5T and above
1250 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001251 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001252 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001253 bits<4> func;
1254 let Inst{27-4} = 0b000100101111111111110011;
1255 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001256 }
1257
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001258 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001259 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1260 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001261 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001262 [(ARMcall_nolink tGPR:$func)]>,
1263 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001264 bits<4> func;
1265 let Inst{27-4} = 0b000100101111111111110001;
1266 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001267 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001268
1269 // ARMv4
1270 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1271 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1272 [(ARMcall_nolink tGPR:$func)]>,
1273 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001274 bits<4> func;
1275 let Inst{27-4} = 0b000110100000111100000000;
1276 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001277 }
Rafael Espindola35574632006-07-18 17:00:30 +00001278}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001279
Dale Johannesen51e28e62010-06-03 21:09:53 +00001280// Tail calls.
1281
Jim Grosbach832859d2010-10-13 22:09:34 +00001282// FIXME: These should probably be xformed into the non-TC versions of the
1283// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001284let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1285 // Darwin versions.
1286 let Defs = [R0, R1, R2, R3, R9, R12,
1287 D0, D1, D2, D3, D4, D5, D6, D7,
1288 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1289 D27, D28, D29, D30, D31, PC],
1290 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001291 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1292 Pseudo, IIC_Br,
1293 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001294
Evan Cheng6523d2f2010-06-19 00:11:54 +00001295 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1296 Pseudo, IIC_Br,
1297 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001298
Evan Cheng6523d2f2010-06-19 00:11:54 +00001299 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001300 IIC_Br, "b\t$dst @ TAILCALL",
1301 []>, Requires<[IsDarwin]>;
1302
1303 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001304 IIC_Br, "b.w\t$dst @ TAILCALL",
1305 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306
Evan Cheng6523d2f2010-06-19 00:11:54 +00001307 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1308 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1309 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001310 bits<4> dst;
1311 let Inst{31-4} = 0b1110000100101111111111110001;
1312 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001313 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001314 }
1315
1316 // Non-Darwin versions (the difference is R9).
1317 let Defs = [R0, R1, R2, R3, R12,
1318 D0, D1, D2, D3, D4, D5, D6, D7,
1319 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1320 D27, D28, D29, D30, D31, PC],
1321 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001322 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1323 Pseudo, IIC_Br,
1324 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001325
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001326 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001327 Pseudo, IIC_Br,
1328 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001329
Evan Cheng6523d2f2010-06-19 00:11:54 +00001330 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1331 IIC_Br, "b\t$dst @ TAILCALL",
1332 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001333
Evan Cheng6523d2f2010-06-19 00:11:54 +00001334 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1335 IIC_Br, "b.w\t$dst @ TAILCALL",
1336 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001337
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001338 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001339 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1340 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001341 bits<4> dst;
1342 let Inst{31-4} = 0b1110000100101111111111110001;
1343 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001344 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001345 }
1346}
1347
David Goodwin1a8f36e2009-08-12 18:31:53 +00001348let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001349 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001350 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001351 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001352 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001353 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001354
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001355 let isNotDuplicable = 1, isIndirectBranch = 1,
1356 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1357 isCodeGenOnly = 1 in {
1358 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1359 IIC_Br, "mov\tpc, $target$jt",
1360 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1361 let Inst{11-4} = 0b00000000;
1362 let Inst{15-12} = 0b1111;
1363 let Inst{20} = 0; // S Bit
1364 let Inst{24-21} = 0b1101;
1365 let Inst{27-25} = 0b000;
1366 }
1367 def BR_JTm : JTI<(outs),
1368 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1369 IIC_Br, "ldr\tpc, $target$jt",
1370 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1371 imm:$id)]> {
1372 let Inst{15-12} = 0b1111;
1373 let Inst{20} = 1; // L bit
1374 let Inst{21} = 0; // W bit
1375 let Inst{22} = 0; // B bit
1376 let Inst{24} = 1; // P bit
1377 let Inst{27-25} = 0b011;
1378 }
1379 def BR_JTadd : JTI<(outs),
1380 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1381 IIC_Br, "add\tpc, $target, $idx$jt",
1382 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1383 imm:$id)]> {
1384 let Inst{15-12} = 0b1111;
1385 let Inst{20} = 0; // S bit
1386 let Inst{24-21} = 0b0100;
1387 let Inst{27-25} = 0b000;
1388 }
1389 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001390 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001391
Evan Chengc85e8322007-07-05 07:13:32 +00001392 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001393 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001394 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001395 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001396 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001397}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001398
Johnny Chena1e76212010-02-13 02:51:09 +00001399// Branch and Exchange Jazelle -- for disassembly only
1400def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1401 [/* For disassembly only; pattern left blank */]> {
1402 let Inst{23-20} = 0b0010;
1403 //let Inst{19-8} = 0xfff;
1404 let Inst{7-4} = 0b0010;
1405}
1406
Johnny Chen0296f3e2010-02-16 21:59:54 +00001407// Secure Monitor Call is a system instruction -- for disassembly only
1408def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1409 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001410 bits<4> opt;
1411 let Inst{23-4} = 0b01100000000000000111;
1412 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001413}
1414
Johnny Chen64dfb782010-02-16 20:04:27 +00001415// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001416let isCall = 1 in {
1417def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001418 [/* For disassembly only; pattern left blank */]> {
1419 bits<24> svc;
1420 let Inst{23-0} = svc;
1421}
Johnny Chen85d5a892010-02-10 18:02:25 +00001422}
1423
Johnny Chenfb566792010-02-17 21:39:10 +00001424// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001425let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Johnny Chen0296f3e2010-02-16 21:59:54 +00001426def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1427 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001428 [/* For disassembly only; pattern left blank */]> {
1429 let Inst{31-28} = 0b1111;
1430 let Inst{22-20} = 0b110; // W = 1
1431}
1432
1433def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1434 NoItinerary, "srs${addr:submode}\tsp, $mode",
1435 [/* For disassembly only; pattern left blank */]> {
1436 let Inst{31-28} = 0b1111;
1437 let Inst{22-20} = 0b100; // W = 0
1438}
1439
Johnny Chenfb566792010-02-17 21:39:10 +00001440// Return From Exception is a system instruction -- for disassembly only
1441def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1442 NoItinerary, "rfe${addr:submode}\t$base!",
1443 [/* For disassembly only; pattern left blank */]> {
1444 let Inst{31-28} = 0b1111;
1445 let Inst{22-20} = 0b011; // W = 1
1446}
1447
1448def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1449 NoItinerary, "rfe${addr:submode}\t$base",
1450 [/* For disassembly only; pattern left blank */]> {
1451 let Inst{31-28} = 0b1111;
1452 let Inst{22-20} = 0b001; // W = 0
1453}
Chris Lattner39ee0362010-10-31 19:10:56 +00001454} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001455
Evan Chenga8e29892007-01-19 07:51:42 +00001456//===----------------------------------------------------------------------===//
1457// Load / store Instructions.
1458//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001459
Evan Chenga8e29892007-01-19 07:51:42 +00001460// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001461
1462
Evan Cheng7e2fe912010-10-28 06:47:08 +00001463defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001464 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001465defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001466 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001467defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001468 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001469defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001470 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001471
Evan Chengfa775d02007-03-19 07:20:03 +00001472// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001473let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1474 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001475def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001476 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1477 bits<4> Rt;
1478 bits<17> addr;
1479 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1480 let Inst{19-16} = 0b1111;
1481 let Inst{15-12} = Rt;
1482 let Inst{11-0} = addr{11-0}; // imm12
1483}
Evan Chengfa775d02007-03-19 07:20:03 +00001484
Evan Chenga8e29892007-01-19 07:51:42 +00001485// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001486def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001488 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001489
Evan Chenga8e29892007-01-19 07:51:42 +00001490// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001491def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001492 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001493 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001494
David Goodwin5d598aa2009-08-19 18:00:44 +00001495def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001496 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001497 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001498
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001499let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1500 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001501// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001502def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001503 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001504 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001505
Evan Chenga8e29892007-01-19 07:51:42 +00001506// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001507def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001509 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001510
Evan Chengd87293c2008-11-06 08:47:38 +00001511def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001512 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001513 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001514
Evan Chengd87293c2008-11-06 08:47:38 +00001515def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001517 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001521 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001522
Evan Chengd87293c2008-11-06 08:47:38 +00001523def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001525 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001526
Evan Chengd87293c2008-11-06 08:47:38 +00001527def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001530
Evan Chengd87293c2008-11-06 08:47:38 +00001531def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001533 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001534
Evan Chengd87293c2008-11-06 08:47:38 +00001535def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001542
Evan Chengd87293c2008-11-06 08:47:38 +00001543def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001544 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001545 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001546
1547// For disassembly only
1548def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001549 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001550 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1551 Requires<[IsARM, HasV5TE]>;
1552
1553// For disassembly only
1554def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001555 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001556 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1557 Requires<[IsARM, HasV5TE]>;
1558
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001559} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001560
Johnny Chenadb561d2010-02-18 03:27:42 +00001561// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001562
1563def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001564 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001565 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1566 let Inst{21} = 1; // overwrite
1567}
1568
1569def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001570 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001571 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1572 let Inst{21} = 1; // overwrite
1573}
1574
1575def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001576 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001577 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1578 let Inst{21} = 1; // overwrite
1579}
1580
1581def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001582 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001583 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1584 let Inst{21} = 1; // overwrite
1585}
1586
1587def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001588 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001589 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001590 let Inst{21} = 1; // overwrite
1591}
1592
Evan Chenga8e29892007-01-19 07:51:42 +00001593// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001594
1595// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001596def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001597 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001598 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1599
Evan Chenga8e29892007-01-19 07:51:42 +00001600// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001601let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1602 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001603def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001604 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001605 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001606
1607// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001608def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001609 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001610 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001611 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001612 [(set GPR:$base_wb,
1613 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1614
Evan Chengd87293c2008-11-06 08:47:38 +00001615def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001616 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001617 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001618 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001619 [(set GPR:$base_wb,
1620 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1621
Evan Chengd87293c2008-11-06 08:47:38 +00001622def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001623 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001624 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001625 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001626 [(set GPR:$base_wb,
1627 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1628
Evan Chengd87293c2008-11-06 08:47:38 +00001629def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001630 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001631 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001632 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001633 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1634 GPR:$base, am3offset:$offset))]>;
1635
Evan Chengd87293c2008-11-06 08:47:38 +00001636def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001637 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001638 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001639 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001640 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1641 GPR:$base, am2offset:$offset))]>;
1642
Evan Chengd87293c2008-11-06 08:47:38 +00001643def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001644 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001645 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001646 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001647 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1648 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001649
Johnny Chen39a4bb32010-02-18 22:31:18 +00001650// For disassembly only
1651def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1652 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001653 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001654 "strd", "\t$src1, $src2, [$base, $offset]!",
1655 "$base = $base_wb", []>;
1656
1657// For disassembly only
1658def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1659 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001660 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001661 "strd", "\t$src1, $src2, [$base], $offset",
1662 "$base = $base_wb", []>;
1663
Johnny Chenad4df4c2010-03-01 19:22:00 +00001664// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001665
1666def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001667 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001668 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001669 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1670 [/* For disassembly only; pattern left blank */]> {
1671 let Inst{21} = 1; // overwrite
1672}
1673
1674def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001675 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001676 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001677 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1678 [/* For disassembly only; pattern left blank */]> {
1679 let Inst{21} = 1; // overwrite
1680}
1681
Johnny Chenad4df4c2010-03-01 19:22:00 +00001682def STRHT: AI3sthpo<(outs GPR:$base_wb),
1683 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001684 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001685 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1686 [/* For disassembly only; pattern left blank */]> {
1687 let Inst{21} = 1; // overwrite
1688}
1689
Evan Chenga8e29892007-01-19 07:51:42 +00001690//===----------------------------------------------------------------------===//
1691// Load / store multiple Instructions.
1692//
1693
Chris Lattner39ee0362010-10-31 19:10:56 +00001694let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1695 isCodeGenOnly = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001696def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001697 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001698 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001699 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001700
Bob Wilson815baeb2010-03-13 01:08:20 +00001701def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1702 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001703 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001704 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001705 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001706} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001707
Chris Lattner39ee0362010-10-31 19:10:56 +00001708let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1709 isCodeGenOnly = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001710def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001711 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001712 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001713 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1714
1715def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1716 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001717 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001718 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001719 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001720} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001721
1722//===----------------------------------------------------------------------===//
1723// Move Instructions.
1724//
1725
Evan Chengcd799b92009-06-12 20:46:18 +00001726let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001727def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1728 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1729 bits<4> Rd;
1730 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001731
Johnny Chen04301522009-11-07 00:54:36 +00001732 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001733 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001734 let Inst{3-0} = Rm;
1735 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001736}
1737
Dale Johannesen38d5f042010-06-15 22:24:08 +00001738// A version for the smaller set of tail call registers.
1739let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001740def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001741 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1742 bits<4> Rd;
1743 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001744
Dale Johannesen38d5f042010-06-15 22:24:08 +00001745 let Inst{11-4} = 0b00000000;
1746 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001747 let Inst{3-0} = Rm;
1748 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001749}
1750
Evan Chengf40deed2010-10-27 23:41:30 +00001751def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001752 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001753 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1754 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001755 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001756 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001757 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001758 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001759 let Inst{25} = 0;
1760}
Evan Chenga2515702007-03-19 07:09:02 +00001761
Evan Chengb3379fb2009-02-05 08:42:55 +00001762let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001763def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1764 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001765 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001766 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001767 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001768 let Inst{15-12} = Rd;
1769 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001770 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001771}
1772
1773let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001774def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001775 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001776 "movw", "\t$Rd, $imm",
1777 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001778 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001779 bits<4> Rd;
1780 bits<16> imm;
1781 let Inst{15-12} = Rd;
1782 let Inst{11-0} = imm{11-0};
1783 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001784 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001785 let Inst{25} = 1;
1786}
1787
Jim Grosbach1de588d2010-10-14 18:54:27 +00001788let Constraints = "$src = $Rd" in
1789def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001790 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001791 "movt", "\t$Rd, $imm",
1792 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001793 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001794 lo16AllZero:$imm))]>, UnaryDP,
1795 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001796 bits<4> Rd;
1797 bits<16> imm;
1798 let Inst{15-12} = Rd;
1799 let Inst{11-0} = imm{11-0};
1800 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001801 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001802 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001803}
Evan Cheng13ab0202007-07-10 18:08:01 +00001804
Evan Cheng20956592009-10-21 08:15:52 +00001805def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1806 Requires<[IsARM, HasV6T2]>;
1807
David Goodwinca01a8d2009-09-01 18:32:09 +00001808let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001809def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1810 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1811 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001812
1813// These aren't really mov instructions, but we have to define them this way
1814// due to flag operands.
1815
Evan Cheng071a2792007-09-11 19:55:27 +00001816let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001817def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1818 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1819 Requires<[IsARM]>;
1820def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1821 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1822 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001823}
Evan Chenga8e29892007-01-19 07:51:42 +00001824
Evan Chenga8e29892007-01-19 07:51:42 +00001825//===----------------------------------------------------------------------===//
1826// Extend Instructions.
1827//
1828
1829// Sign extenders
1830
Evan Cheng576a3962010-09-25 00:49:35 +00001831defm SXTB : AI_ext_rrot<0b01101010,
1832 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1833defm SXTH : AI_ext_rrot<0b01101011,
1834 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Evan Cheng576a3962010-09-25 00:49:35 +00001836defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001837 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001838defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001839 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001840
Johnny Chen2ec5e492010-02-22 21:50:40 +00001841// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001842defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001843
1844// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001845defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001846
1847// Zero extenders
1848
1849let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001850defm UXTB : AI_ext_rrot<0b01101110,
1851 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1852defm UXTH : AI_ext_rrot<0b01101111,
1853 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1854defm UXTB16 : AI_ext_rrot<0b01101100,
1855 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001856
Jim Grosbach542f6422010-07-28 23:25:44 +00001857// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1858// The transformation should probably be done as a combiner action
1859// instead so we can include a check for masking back in the upper
1860// eight bits of the source into the lower eight bits of the result.
1861//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1862// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001863def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001864 (UXTB16r_rot GPR:$Src, 8)>;
1865
Evan Cheng576a3962010-09-25 00:49:35 +00001866defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001867 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001868defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001869 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001870}
1871
Evan Chenga8e29892007-01-19 07:51:42 +00001872// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001873// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001874defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001875
Evan Chenga8e29892007-01-19 07:51:42 +00001876
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001877def SBFX : I<(outs GPR:$Rd),
1878 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001879 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001880 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001881 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001882 bits<4> Rd;
1883 bits<4> Rn;
1884 bits<5> lsb;
1885 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001886 let Inst{27-21} = 0b0111101;
1887 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001888 let Inst{20-16} = width;
1889 let Inst{15-12} = Rd;
1890 let Inst{11-7} = lsb;
1891 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001892}
1893
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001894def UBFX : I<(outs GPR:$Rd),
1895 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001896 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001897 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001898 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001899 bits<4> Rd;
1900 bits<4> Rn;
1901 bits<5> lsb;
1902 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001903 let Inst{27-21} = 0b0111111;
1904 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001905 let Inst{20-16} = width;
1906 let Inst{15-12} = Rd;
1907 let Inst{11-7} = lsb;
1908 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001909}
1910
Evan Chenga8e29892007-01-19 07:51:42 +00001911//===----------------------------------------------------------------------===//
1912// Arithmetic Instructions.
1913//
1914
Jim Grosbach26421962008-10-14 20:36:24 +00001915defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001916 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001917 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001918defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001919 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001920 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001921
Evan Chengc85e8322007-07-05 07:13:32 +00001922// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001923defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001924 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001925 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1926defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001927 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001928 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001929
Evan Cheng62674222009-06-25 23:34:10 +00001930defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001931 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001932defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001933 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001934defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001935 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001936defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001937 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001938
Jim Grosbach84760882010-10-15 18:42:41 +00001939def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1940 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1941 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1942 bits<4> Rd;
1943 bits<4> Rn;
1944 bits<12> imm;
1945 let Inst{25} = 1;
1946 let Inst{15-12} = Rd;
1947 let Inst{19-16} = Rn;
1948 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001949}
Evan Cheng13ab0202007-07-10 18:08:01 +00001950
Bob Wilsoncff71782010-08-05 18:23:43 +00001951// The reg/reg form is only defined for the disassembler; for codegen it is
1952// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001953def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1954 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001955 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001956 bits<4> Rd;
1957 bits<4> Rn;
1958 bits<4> Rm;
1959 let Inst{11-4} = 0b00000000;
1960 let Inst{25} = 0;
1961 let Inst{3-0} = Rm;
1962 let Inst{15-12} = Rd;
1963 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001964}
1965
Jim Grosbach84760882010-10-15 18:42:41 +00001966def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1967 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1968 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1969 bits<4> Rd;
1970 bits<4> Rn;
1971 bits<12> shift;
1972 let Inst{25} = 0;
1973 let Inst{11-0} = shift;
1974 let Inst{15-12} = Rd;
1975 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001976}
Evan Chengc85e8322007-07-05 07:13:32 +00001977
1978// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001979let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001980def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1981 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1982 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1983 bits<4> Rd;
1984 bits<4> Rn;
1985 bits<12> imm;
1986 let Inst{25} = 1;
1987 let Inst{20} = 1;
1988 let Inst{15-12} = Rd;
1989 let Inst{19-16} = Rn;
1990 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001991}
Jim Grosbach84760882010-10-15 18:42:41 +00001992def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1993 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1994 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1995 bits<4> Rd;
1996 bits<4> Rn;
1997 bits<12> shift;
1998 let Inst{25} = 0;
1999 let Inst{20} = 1;
2000 let Inst{11-0} = shift;
2001 let Inst{15-12} = Rd;
2002 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002003}
Evan Cheng071a2792007-09-11 19:55:27 +00002004}
Evan Chengc85e8322007-07-05 07:13:32 +00002005
Evan Cheng62674222009-06-25 23:34:10 +00002006let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002007def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2008 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2009 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002010 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002011 bits<4> Rd;
2012 bits<4> Rn;
2013 bits<12> imm;
2014 let Inst{25} = 1;
2015 let Inst{15-12} = Rd;
2016 let Inst{19-16} = Rn;
2017 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002018}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002019// The reg/reg form is only defined for the disassembler; for codegen it is
2020// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002021def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2022 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002023 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002024 bits<4> Rd;
2025 bits<4> Rn;
2026 bits<4> Rm;
2027 let Inst{11-4} = 0b00000000;
2028 let Inst{25} = 0;
2029 let Inst{3-0} = Rm;
2030 let Inst{15-12} = Rd;
2031 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002032}
Jim Grosbach84760882010-10-15 18:42:41 +00002033def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2034 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2035 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002036 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002037 bits<4> Rd;
2038 bits<4> Rn;
2039 bits<12> shift;
2040 let Inst{25} = 0;
2041 let Inst{11-0} = shift;
2042 let Inst{15-12} = Rd;
2043 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002044}
Evan Cheng62674222009-06-25 23:34:10 +00002045}
2046
2047// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002048let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002049def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2050 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2051 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002052 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002053 bits<4> Rd;
2054 bits<4> Rn;
2055 bits<12> imm;
2056 let Inst{25} = 1;
2057 let Inst{20} = 1;
2058 let Inst{15-12} = Rd;
2059 let Inst{19-16} = Rn;
2060 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002061}
Jim Grosbach84760882010-10-15 18:42:41 +00002062def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2063 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2064 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002065 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002066 bits<4> Rd;
2067 bits<4> Rn;
2068 bits<12> shift;
2069 let Inst{25} = 0;
2070 let Inst{20} = 1;
2071 let Inst{11-0} = shift;
2072 let Inst{15-12} = Rd;
2073 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002074}
Evan Cheng071a2792007-09-11 19:55:27 +00002075}
Evan Cheng2c614c52007-06-06 10:17:05 +00002076
Evan Chenga8e29892007-01-19 07:51:42 +00002077// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002078// The assume-no-carry-in form uses the negation of the input since add/sub
2079// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2080// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2081// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002082def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2083 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002084def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2085 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2086// The with-carry-in form matches bitwise not instead of the negation.
2087// Effectively, the inverse interpretation of the carry flag already accounts
2088// for part of the negation.
2089def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2090 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002091
2092// Note: These are implemented in C++ code, because they have to generate
2093// ADD/SUBrs instructions, which use a complex pattern that a xform function
2094// cannot produce.
2095// (mul X, 2^n+1) -> (add (X << n), X)
2096// (mul X, 2^n-1) -> (rsb X, (X << n))
2097
Johnny Chen667d1272010-02-22 18:50:54 +00002098// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002099// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002100class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002101 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002102 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2103 opc, "\t$Rd, $Rn, $Rm", pattern> {
2104 bits<4> Rd;
2105 bits<4> Rn;
2106 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002107 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002108 let Inst{11-4} = op11_4;
2109 let Inst{19-16} = Rn;
2110 let Inst{15-12} = Rd;
2111 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002112}
2113
Johnny Chen667d1272010-02-22 18:50:54 +00002114// Saturating add/subtract -- for disassembly only
2115
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002116def QADD : AAI<0b00010000, 0b00000101, "qadd",
2117 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2118def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2119 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2120def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2121def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2122
2123def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2124def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2125def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2126def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2127def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2128def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2129def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2130def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2131def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2132def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2133def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2134def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002135
2136// Signed/Unsigned add/subtract -- for disassembly only
2137
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002138def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2139def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2140def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2141def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2142def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2143def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2144def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2145def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2146def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2147def USAX : AAI<0b01100101, 0b11110101, "usax">;
2148def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2149def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002150
2151// Signed/Unsigned halving add/subtract -- for disassembly only
2152
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002153def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2154def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2155def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2156def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2157def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2158def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2159def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2160def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2161def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2162def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2163def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2164def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002165
Johnny Chenadc77332010-02-26 22:04:29 +00002166// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002167
Jim Grosbach70987fb2010-10-18 23:35:38 +00002168def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002169 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002170 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002171 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002172 bits<4> Rd;
2173 bits<4> Rn;
2174 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002175 let Inst{27-20} = 0b01111000;
2176 let Inst{15-12} = 0b1111;
2177 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002178 let Inst{19-16} = Rd;
2179 let Inst{11-8} = Rm;
2180 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002181}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002182def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002183 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002184 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002185 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002186 bits<4> Rd;
2187 bits<4> Rn;
2188 bits<4> Rm;
2189 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002190 let Inst{27-20} = 0b01111000;
2191 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002192 let Inst{19-16} = Rd;
2193 let Inst{15-12} = Ra;
2194 let Inst{11-8} = Rm;
2195 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002196}
2197
2198// Signed/Unsigned saturate -- for disassembly only
2199
Jim Grosbach70987fb2010-10-18 23:35:38 +00002200def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2201 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002202 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203 bits<4> Rd;
2204 bits<5> sat_imm;
2205 bits<4> Rn;
2206 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002207 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002208 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002209 let Inst{20-16} = sat_imm;
2210 let Inst{15-12} = Rd;
2211 let Inst{11-7} = sh{7-3};
2212 let Inst{6} = sh{0};
2213 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002214}
2215
Jim Grosbach70987fb2010-10-18 23:35:38 +00002216def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2217 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002218 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002219 bits<4> Rd;
2220 bits<4> sat_imm;
2221 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002222 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002223 let Inst{11-4} = 0b11110011;
2224 let Inst{15-12} = Rd;
2225 let Inst{19-16} = sat_imm;
2226 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002227}
2228
Jim Grosbach70987fb2010-10-18 23:35:38 +00002229def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2230 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002231 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232 bits<4> Rd;
2233 bits<5> sat_imm;
2234 bits<4> Rn;
2235 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002236 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002237 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002238 let Inst{15-12} = Rd;
2239 let Inst{11-7} = sh{7-3};
2240 let Inst{6} = sh{0};
2241 let Inst{20-16} = sat_imm;
2242 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002243}
2244
Jim Grosbach70987fb2010-10-18 23:35:38 +00002245def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2246 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002247 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002248 bits<4> Rd;
2249 bits<4> sat_imm;
2250 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002251 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002252 let Inst{11-4} = 0b11110011;
2253 let Inst{15-12} = Rd;
2254 let Inst{19-16} = sat_imm;
2255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002256}
Evan Chenga8e29892007-01-19 07:51:42 +00002257
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002258def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2259def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002260
Evan Chenga8e29892007-01-19 07:51:42 +00002261//===----------------------------------------------------------------------===//
2262// Bitwise Instructions.
2263//
2264
Jim Grosbach26421962008-10-14 20:36:24 +00002265defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002266 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002267 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002268defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002269 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002270 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002271defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002272 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002273 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002274defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002275 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002276 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002277
Jim Grosbach3fea191052010-10-21 22:03:21 +00002278def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002279 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002280 "bfc", "\t$Rd, $imm", "$src = $Rd",
2281 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002282 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002283 bits<4> Rd;
2284 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002285 let Inst{27-21} = 0b0111110;
2286 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002287 let Inst{15-12} = Rd;
2288 let Inst{11-7} = imm{4-0}; // lsb
2289 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002290}
2291
Johnny Chenb2503c02010-02-17 06:31:48 +00002292// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002293def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002294 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002295 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2296 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002297 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002298 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002299 bits<4> Rd;
2300 bits<4> Rn;
2301 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002302 let Inst{27-21} = 0b0111110;
2303 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002304 let Inst{15-12} = Rd;
2305 let Inst{11-7} = imm{4-0}; // lsb
2306 let Inst{20-16} = imm{9-5}; // width
2307 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002308}
2309
Jim Grosbach36860462010-10-21 22:19:32 +00002310def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2311 "mvn", "\t$Rd, $Rm",
2312 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2313 bits<4> Rd;
2314 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002315 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002316 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002317 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002318 let Inst{15-12} = Rd;
2319 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002320}
Jim Grosbach36860462010-10-21 22:19:32 +00002321def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2322 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2323 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2324 bits<4> Rd;
2325 bits<4> Rm;
2326 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002327 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002328 let Inst{19-16} = 0b0000;
2329 let Inst{15-12} = Rd;
2330 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002331}
Evan Chengb3379fb2009-02-05 08:42:55 +00002332let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002333def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2334 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2335 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2336 bits<4> Rd;
2337 bits<4> Rm;
2338 bits<12> imm;
2339 let Inst{25} = 1;
2340 let Inst{19-16} = 0b0000;
2341 let Inst{15-12} = Rd;
2342 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002343}
Evan Chenga8e29892007-01-19 07:51:42 +00002344
2345def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2346 (BICri GPR:$src, so_imm_not:$imm)>;
2347
2348//===----------------------------------------------------------------------===//
2349// Multiply Instructions.
2350//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002351class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2352 string opc, string asm, list<dag> pattern>
2353 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2354 bits<4> Rd;
2355 bits<4> Rm;
2356 bits<4> Rn;
2357 let Inst{19-16} = Rd;
2358 let Inst{11-8} = Rm;
2359 let Inst{3-0} = Rn;
2360}
2361class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2362 string opc, string asm, list<dag> pattern>
2363 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2364 bits<4> RdLo;
2365 bits<4> RdHi;
2366 bits<4> Rm;
2367 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002368 let Inst{19-16} = RdHi;
2369 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002370 let Inst{11-8} = Rm;
2371 let Inst{3-0} = Rn;
2372}
Evan Chenga8e29892007-01-19 07:51:42 +00002373
Evan Cheng8de898a2009-06-26 00:19:44 +00002374let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002375def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2376 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2377 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002378
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002379def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2380 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2381 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2382 bits<4> Ra;
2383 let Inst{15-12} = Ra;
2384}
Evan Chenga8e29892007-01-19 07:51:42 +00002385
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002386def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002387 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002388 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002389 Requires<[IsARM, HasV6T2]> {
2390 bits<4> Rd;
2391 bits<4> Rm;
2392 bits<4> Rn;
2393 let Inst{19-16} = Rd;
2394 let Inst{11-8} = Rm;
2395 let Inst{3-0} = Rn;
2396}
Evan Chengedcbada2009-07-06 22:05:45 +00002397
Evan Chenga8e29892007-01-19 07:51:42 +00002398// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002399
Evan Chengcd799b92009-06-12 20:46:18 +00002400let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002401let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002402def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2403 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2404 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002405
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002406def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2407 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2408 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002409}
Evan Chenga8e29892007-01-19 07:51:42 +00002410
2411// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002412def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2413 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2414 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002415
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002416def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2417 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2418 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002419
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002420def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2421 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2422 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2423 Requires<[IsARM, HasV6]> {
2424 bits<4> RdLo;
2425 bits<4> RdHi;
2426 bits<4> Rm;
2427 bits<4> Rn;
2428 let Inst{19-16} = RdLo;
2429 let Inst{15-12} = RdHi;
2430 let Inst{11-8} = Rm;
2431 let Inst{3-0} = Rn;
2432}
Evan Chengcd799b92009-06-12 20:46:18 +00002433} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002434
2435// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002436def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2437 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2438 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002439 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002440 let Inst{15-12} = 0b1111;
2441}
Evan Cheng13ab0202007-07-10 18:08:01 +00002442
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002443def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2444 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002445 [/* For disassembly only; pattern left blank */]>,
2446 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002447 let Inst{15-12} = 0b1111;
2448}
2449
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002450def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2451 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2452 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2453 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2454 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002455
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002456def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2457 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2458 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002459 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002460 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002461
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002462def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2463 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2464 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2465 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2466 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002467
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002468def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2469 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2470 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002471 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002472 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002473
Raul Herbster37fb5b12007-08-30 23:25:47 +00002474multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002475 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2476 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2477 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2478 (sext_inreg GPR:$Rm, i16)))]>,
2479 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002480
Jim Grosbach3870b752010-10-22 18:35:16 +00002481 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2482 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2483 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2484 (sra GPR:$Rm, (i32 16))))]>,
2485 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002486
Jim Grosbach3870b752010-10-22 18:35:16 +00002487 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2488 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2489 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2490 (sext_inreg GPR:$Rm, i16)))]>,
2491 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002492
Jim Grosbach3870b752010-10-22 18:35:16 +00002493 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2494 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2495 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2496 (sra GPR:$Rm, (i32 16))))]>,
2497 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002498
Jim Grosbach3870b752010-10-22 18:35:16 +00002499 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2500 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2501 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2502 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2503 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002504
Jim Grosbach3870b752010-10-22 18:35:16 +00002505 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2506 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2507 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2508 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2509 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002510}
2511
Raul Herbster37fb5b12007-08-30 23:25:47 +00002512
2513multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002514 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2515 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2516 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2517 [(set GPR:$Rd, (add GPR:$Ra,
2518 (opnode (sext_inreg GPR:$Rn, i16),
2519 (sext_inreg GPR:$Rm, i16))))]>,
2520 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002521
Jim Grosbach3870b752010-10-22 18:35:16 +00002522 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2523 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2524 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2525 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2526 (sra GPR:$Rm, (i32 16)))))]>,
2527 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002528
Jim Grosbach3870b752010-10-22 18:35:16 +00002529 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2530 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2531 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2532 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2533 (sext_inreg GPR:$Rm, i16))))]>,
2534 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002535
Jim Grosbach3870b752010-10-22 18:35:16 +00002536 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2537 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2538 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2540 (sra GPR:$Rm, (i32 16)))))]>,
2541 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002542
Jim Grosbach3870b752010-10-22 18:35:16 +00002543 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2544 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2545 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2546 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2547 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2548 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002549
Jim Grosbach3870b752010-10-22 18:35:16 +00002550 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2551 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2552 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2553 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2554 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2555 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002556}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002557
Raul Herbster37fb5b12007-08-30 23:25:47 +00002558defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2559defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002560
Johnny Chen83498e52010-02-12 21:59:23 +00002561// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002562def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2563 (ins GPR:$Rn, GPR:$Rm),
2564 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002565 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002566 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002567
Jim Grosbach3870b752010-10-22 18:35:16 +00002568def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2569 (ins GPR:$Rn, GPR:$Rm),
2570 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002571 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002572 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002573
Jim Grosbach3870b752010-10-22 18:35:16 +00002574def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2575 (ins GPR:$Rn, GPR:$Rm),
2576 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002577 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002578 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002579
Jim Grosbach3870b752010-10-22 18:35:16 +00002580def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2581 (ins GPR:$Rn, GPR:$Rm),
2582 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002583 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002584 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002585
Johnny Chen667d1272010-02-22 18:50:54 +00002586// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002587class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2588 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002589 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002590 bits<4> Rn;
2591 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002592 let Inst{4} = 1;
2593 let Inst{5} = swap;
2594 let Inst{6} = sub;
2595 let Inst{7} = 0;
2596 let Inst{21-20} = 0b00;
2597 let Inst{22} = long;
2598 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002599 let Inst{11-8} = Rm;
2600 let Inst{3-0} = Rn;
2601}
2602class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2603 InstrItinClass itin, string opc, string asm>
2604 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2605 bits<4> Rd;
2606 let Inst{15-12} = 0b1111;
2607 let Inst{19-16} = Rd;
2608}
2609class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2610 InstrItinClass itin, string opc, string asm>
2611 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2612 bits<4> Ra;
2613 let Inst{15-12} = Ra;
2614}
2615class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2616 InstrItinClass itin, string opc, string asm>
2617 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2618 bits<4> RdLo;
2619 bits<4> RdHi;
2620 let Inst{19-16} = RdHi;
2621 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002622}
2623
2624multiclass AI_smld<bit sub, string opc> {
2625
Jim Grosbach385e1362010-10-22 19:15:30 +00002626 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2627 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002628
Jim Grosbach385e1362010-10-22 19:15:30 +00002629 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2630 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002631
Jim Grosbach385e1362010-10-22 19:15:30 +00002632 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2633 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2634 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002635
Jim Grosbach385e1362010-10-22 19:15:30 +00002636 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2637 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2638 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002639
2640}
2641
2642defm SMLA : AI_smld<0, "smla">;
2643defm SMLS : AI_smld<1, "smls">;
2644
Johnny Chen2ec5e492010-02-22 21:50:40 +00002645multiclass AI_sdml<bit sub, string opc> {
2646
Jim Grosbach385e1362010-10-22 19:15:30 +00002647 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2648 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2649 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2650 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002651}
2652
2653defm SMUA : AI_sdml<0, "smua">;
2654defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002655
Evan Chenga8e29892007-01-19 07:51:42 +00002656//===----------------------------------------------------------------------===//
2657// Misc. Arithmetic Instructions.
2658//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002659
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002660def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2661 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2662 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002663
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002664def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2665 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2666 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2667 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002668
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002669def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2670 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2671 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002672
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002673def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2674 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2675 [(set GPR:$Rd,
2676 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2677 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2678 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2679 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2680 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002681
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002682def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2683 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2684 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002685 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002686 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2687 (shl GPR:$Rm, (i32 8))), i16))]>,
2688 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002689
Bob Wilsonf955f292010-08-17 17:23:19 +00002690def lsl_shift_imm : SDNodeXForm<imm, [{
2691 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2692 return CurDAG->getTargetConstant(Sh, MVT::i32);
2693}]>;
2694
2695def lsl_amt : PatLeaf<(i32 imm), [{
2696 return (N->getZExtValue() < 32);
2697}], lsl_shift_imm>;
2698
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002699def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2700 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2701 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2702 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2703 (and (shl GPR:$Rm, lsl_amt:$sh),
2704 0xFFFF0000)))]>,
2705 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002706
Evan Chenga8e29892007-01-19 07:51:42 +00002707// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002708def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2709 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2710def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2711 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002712
Bob Wilsonf955f292010-08-17 17:23:19 +00002713def asr_shift_imm : SDNodeXForm<imm, [{
2714 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2715 return CurDAG->getTargetConstant(Sh, MVT::i32);
2716}]>;
2717
2718def asr_amt : PatLeaf<(i32 imm), [{
2719 return (N->getZExtValue() <= 32);
2720}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002721
Bob Wilsondc66eda2010-08-16 22:26:55 +00002722// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2723// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002724def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2725 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2726 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2727 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2728 (and (sra GPR:$Rm, asr_amt:$sh),
2729 0xFFFF)))]>,
2730 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002731
Evan Chenga8e29892007-01-19 07:51:42 +00002732// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2733// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002734def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002735 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002736def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002737 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2738 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002739
Evan Chenga8e29892007-01-19 07:51:42 +00002740//===----------------------------------------------------------------------===//
2741// Comparison Instructions...
2742//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002743
Jim Grosbach26421962008-10-14 20:36:24 +00002744defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002745 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002746 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002747
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002748// FIXME: We have to be careful when using the CMN instruction and comparison
2749// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002750// results:
2751//
2752// rsbs r1, r1, 0
2753// cmp r0, r1
2754// mov r0, #0
2755// it ls
2756// mov r0, #1
2757//
2758// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002759//
Bill Wendling6165e872010-08-26 18:33:51 +00002760// cmn r0, r1
2761// mov r0, #0
2762// it ls
2763// mov r0, #1
2764//
2765// However, the CMN gives the *opposite* result when r1 is 0. This is because
2766// the carry flag is set in the CMP case but not in the CMN case. In short, the
2767// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2768// value of r0 and the carry bit (because the "carry bit" parameter to
2769// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2770// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2771// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2772// parameter to AddWithCarry is defined as 0).
2773//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002774// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002775//
2776// x = 0
2777// ~x = 0xFFFF FFFF
2778// ~x + 1 = 0x1 0000 0000
2779// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2780//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002781// Therefore, we should disable CMN when comparing against zero, until we can
2782// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2783// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002784//
2785// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2786//
2787// This is related to <rdar://problem/7569620>.
2788//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002789//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2790// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002791
Evan Chenga8e29892007-01-19 07:51:42 +00002792// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002793defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002794 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002795 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002796defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002797 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002798 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002799
David Goodwinc0309b42009-06-29 15:33:01 +00002800defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002801 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002802 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2803defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002804 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002805 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002806
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002807//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2808// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002809
David Goodwinc0309b42009-06-29 15:33:01 +00002810def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002811 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002812
Evan Cheng218977b2010-07-13 19:27:42 +00002813// Pseudo i64 compares for some floating point compares.
2814let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2815 Defs = [CPSR] in {
2816def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002817 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002818 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002819 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2820
2821def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002822 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002823 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2824} // usesCustomInserter
2825
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002826
Evan Chenga8e29892007-01-19 07:51:42 +00002827// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002828// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002829// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002830// FIXME: These should all be pseudo-instructions that get expanded to
2831// the normal MOV instructions. That would fix the dependency on
2832// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002833let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002834def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2835 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2836 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2837 RegConstraint<"$false = $Rd">, UnaryDP {
2838 bits<4> Rd;
2839 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002840 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002841 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002842 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002843 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002844 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002845}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002846
Jim Grosbach27e90082010-10-29 19:28:17 +00002847def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2848 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2849 "mov", "\t$Rd, $shift",
2850 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2851 RegConstraint<"$false = $Rd">, UnaryDP {
2852 bits<4> Rd;
2853 bits<4> Rn;
2854 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002855 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002856 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002857 let Inst{19-16} = Rn;
2858 let Inst{15-12} = Rd;
2859 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002860}
2861
Jim Grosbach27e90082010-10-29 19:28:17 +00002862def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2863 DPFrm, IIC_iMOVi,
2864 "movw", "\t$Rd, $imm",
2865 []>,
2866 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2867 UnaryDP {
2868 bits<4> Rd;
2869 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002870 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002871 let Inst{20} = 0;
2872 let Inst{19-16} = imm{15-12};
2873 let Inst{15-12} = Rd;
2874 let Inst{11-0} = imm{11-0};
2875}
2876
2877def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2878 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2879 "mov", "\t$Rd, $imm",
2880 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2881 RegConstraint<"$false = $Rd">, UnaryDP {
2882 bits<4> Rd;
2883 bits<12> imm;
2884 let Inst{25} = 1;
2885 let Inst{20} = 0;
2886 let Inst{19-16} = 0b0000;
2887 let Inst{15-12} = Rd;
2888 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002889}
Owen Andersonf523e472010-09-23 23:45:25 +00002890} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002891
Jim Grosbach3728e962009-12-10 00:11:09 +00002892//===----------------------------------------------------------------------===//
2893// Atomic operations intrinsics
2894//
2895
Bob Wilsonf74a4292010-10-30 00:54:37 +00002896def memb_opt : Operand<i32> {
2897 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002898}
Jim Grosbach3728e962009-12-10 00:11:09 +00002899
Bob Wilsonf74a4292010-10-30 00:54:37 +00002900// memory barriers protect the atomic sequences
2901let hasSideEffects = 1 in {
2902def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2903 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2904 Requires<[IsARM, HasDB]> {
2905 bits<4> opt;
2906 let Inst{31-4} = 0xf57ff05;
2907 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002908}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002909
Johnny Chen7def14f2010-08-11 23:35:12 +00002910def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002911 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002912 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002913 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002914 // FIXME: add encoding
2915}
Jim Grosbach3728e962009-12-10 00:11:09 +00002916}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002917
Bob Wilsonf74a4292010-10-30 00:54:37 +00002918def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2919 "dsb", "\t$opt",
2920 [/* For disassembly only; pattern left blank */]>,
2921 Requires<[IsARM, HasDB]> {
2922 bits<4> opt;
2923 let Inst{31-4} = 0xf57ff04;
2924 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002925}
2926
Johnny Chenfd6037d2010-02-18 00:19:08 +00002927// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002928def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2929 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002930 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002931 let Inst{3-0} = 0b1111;
2932}
2933
Jim Grosbach66869102009-12-11 18:52:41 +00002934let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002935 let Uses = [CPSR] in {
2936 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002937 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002938 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2939 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002940 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002941 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2942 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002944 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2945 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002946 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002947 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2948 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002950 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2951 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002953 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2954 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2957 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002959 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2960 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002961 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002962 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2963 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002965 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2966 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002968 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2969 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002971 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2972 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002973 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002974 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2975 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002976 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002977 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2978 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002979 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002980 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2981 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002982 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002983 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2984 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002985 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002986 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2987 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002988 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002989 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2990
2991 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002992 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002993 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2994 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2997 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3000
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003003 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3004 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003006 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3007 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3010}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003011}
3012
3013let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003014def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3015 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003016 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003017def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3018 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003019 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003020def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3021 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003022 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003023def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003024 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003025 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003026 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003027}
3028
Jim Grosbach86875a22010-10-29 19:58:57 +00003029let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3030def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003031 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003032 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003033 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003034def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003035 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003036 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003037 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003038def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003039 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003040 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003041 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003042def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3043 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003044 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003045 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003046 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003047}
3048
Johnny Chenb9436272010-02-17 22:37:58 +00003049// Clear-Exclusive is for disassembly only.
3050def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3051 [/* For disassembly only; pattern left blank */]>,
3052 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003053 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003054}
3055
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003056// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3057let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003058def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3059 [/* For disassembly only; pattern left blank */]>;
3060def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3061 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003062}
3063
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003064//===----------------------------------------------------------------------===//
3065// TLS Instructions
3066//
3067
3068// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003069// FIXME: This needs to be a pseudo of some sort so that we can get the
3070// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003071let isCall = 1,
3072 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003073 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003074 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003075 [(set R0, ARMthread_pointer)]>;
3076}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003077
Evan Chenga8e29892007-01-19 07:51:42 +00003078//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003079// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003080// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003081// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003082// Since by its nature we may be coming from some other function to get
3083// here, and we're using the stack frame for the containing function to
3084// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003085// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003086// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003087// except for our own input by listing the relevant registers in Defs. By
3088// doing so, we also cause the prologue/epilogue code to actively preserve
3089// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003090// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003091//
3092// These are pseudo-instructions and are lowered to individual MC-insts, so
3093// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003094let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003095 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3096 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003097 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003098 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003099 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003100 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003101 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003102 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3103 Requires<[IsARM, HasVFP2]>;
3104}
3105
3106let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003107 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3108 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003109 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3110 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003111 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003112 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3113 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003114}
3115
Jim Grosbach5eb19512010-05-22 01:06:18 +00003116// FIXME: Non-Darwin version(s)
3117let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3118 Defs = [ R7, LR, SP ] in {
3119def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3120 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003121 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003122 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3123 Requires<[IsARM, IsDarwin]>;
3124}
3125
Jim Grosbache4ad3872010-10-19 23:27:08 +00003126// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003127// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003128// handled when the pseudo is expanded (which happens before any passes
3129// that need the instruction size).
3130let isBarrier = 1, hasSideEffects = 1 in
3131def Int_eh_sjlj_dispatchsetup :
3132 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3133 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3134 Requires<[IsDarwin]>;
3135
Jim Grosbach0e0da732009-05-12 23:59:14 +00003136//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003137// Non-Instruction Patterns
3138//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003139
Evan Chenga8e29892007-01-19 07:51:42 +00003140// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003141
Evan Chenga8e29892007-01-19 07:51:42 +00003142// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003143// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003144let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003145def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3146 IIC_iMOVix2, "",
3147 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003148 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003149
Evan Chenga8e29892007-01-19 07:51:42 +00003150def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003151 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3152 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003153def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003154 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3155 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003156def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3157 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3158 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003159def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3160 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3161 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003162
Evan Cheng5adb66a2009-09-28 09:14:39 +00003163// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003164// This is a single pseudo instruction, the benefit is that it can be remat'd
3165// as a single unit instead of having to handle reg inputs.
3166// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003167let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003168def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3169 [(set GPR:$dst, (i32 imm:$src))]>,
3170 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003171
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003172// ConstantPool, GlobalAddress, and JumpTable
3173def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3174 Requires<[IsARM, DontUseMovt]>;
3175def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3176def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3177 Requires<[IsARM, UseMovt]>;
3178def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3179 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3180
Evan Chenga8e29892007-01-19 07:51:42 +00003181// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003182
Dale Johannesen51e28e62010-06-03 21:09:53 +00003183// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003184def : ARMPat<(ARMtcret tcGPR:$dst),
3185 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003186
3187def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3188 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3189
3190def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3191 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3192
Dale Johannesen38d5f042010-06-15 22:24:08 +00003193def : ARMPat<(ARMtcret tcGPR:$dst),
3194 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003195
3196def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3197 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3198
3199def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3200 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003201
Evan Chenga8e29892007-01-19 07:51:42 +00003202// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003203def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003204 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003205def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003206 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003207
Evan Chenga8e29892007-01-19 07:51:42 +00003208// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003209def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3210def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003211
Evan Chenga8e29892007-01-19 07:51:42 +00003212// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003213def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3214def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3215def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3216def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3217
Evan Chenga8e29892007-01-19 07:51:42 +00003218def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003219
Evan Cheng83b5cf02008-11-05 23:22:34 +00003220def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3221def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3222
Evan Cheng34b12d22007-01-19 20:27:35 +00003223// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003224def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3225 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003226 (SMULBB GPR:$a, GPR:$b)>;
3227def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3228 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003229def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3230 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003231 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003232def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003233 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003234def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3235 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003236 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003237def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003238 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003239def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3240 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003241 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003242def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003243 (SMULWB GPR:$a, GPR:$b)>;
3244
3245def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003246 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3247 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003248 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3249def : ARMV5TEPat<(add GPR:$acc,
3250 (mul sext_16_node:$a, sext_16_node:$b)),
3251 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3252def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003253 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3254 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003255 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3256def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003257 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003258 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3259def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003260 (mul (sra GPR:$a, (i32 16)),
3261 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003262 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3263def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003264 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003265 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3266def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003267 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3268 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003269 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3270def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003271 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003272 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3273
Evan Chenga8e29892007-01-19 07:51:42 +00003274//===----------------------------------------------------------------------===//
3275// Thumb Support
3276//
3277
3278include "ARMInstrThumb.td"
3279
3280//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003281// Thumb2 Support
3282//
3283
3284include "ARMInstrThumb2.td"
3285
3286//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003287// Floating Point Support
3288//
3289
3290include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003291
3292//===----------------------------------------------------------------------===//
3293// Advanced SIMD (NEON) Support
3294//
3295
3296include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003297
3298//===----------------------------------------------------------------------===//
3299// Coprocessor Instructions. For disassembly only.
3300//
3301
3302def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3303 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3304 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3305 [/* For disassembly only; pattern left blank */]> {
3306 let Inst{4} = 0;
3307}
3308
3309def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3310 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3311 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3312 [/* For disassembly only; pattern left blank */]> {
3313 let Inst{31-28} = 0b1111;
3314 let Inst{4} = 0;
3315}
3316
Johnny Chen64dfb782010-02-16 20:04:27 +00003317class ACI<dag oops, dag iops, string opc, string asm>
3318 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3319 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3320 let Inst{27-25} = 0b110;
3321}
3322
3323multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3324
3325 def _OFFSET : ACI<(outs),
3326 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3327 opc, "\tp$cop, cr$CRd, $addr"> {
3328 let Inst{31-28} = op31_28;
3329 let Inst{24} = 1; // P = 1
3330 let Inst{21} = 0; // W = 0
3331 let Inst{22} = 0; // D = 0
3332 let Inst{20} = load;
3333 }
3334
3335 def _PRE : ACI<(outs),
3336 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3337 opc, "\tp$cop, cr$CRd, $addr!"> {
3338 let Inst{31-28} = op31_28;
3339 let Inst{24} = 1; // P = 1
3340 let Inst{21} = 1; // W = 1
3341 let Inst{22} = 0; // D = 0
3342 let Inst{20} = load;
3343 }
3344
3345 def _POST : ACI<(outs),
3346 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3347 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3348 let Inst{31-28} = op31_28;
3349 let Inst{24} = 0; // P = 0
3350 let Inst{21} = 1; // W = 1
3351 let Inst{22} = 0; // D = 0
3352 let Inst{20} = load;
3353 }
3354
3355 def _OPTION : ACI<(outs),
3356 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3357 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3358 let Inst{31-28} = op31_28;
3359 let Inst{24} = 0; // P = 0
3360 let Inst{23} = 1; // U = 1
3361 let Inst{21} = 0; // W = 0
3362 let Inst{22} = 0; // D = 0
3363 let Inst{20} = load;
3364 }
3365
3366 def L_OFFSET : ACI<(outs),
3367 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003368 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003369 let Inst{31-28} = op31_28;
3370 let Inst{24} = 1; // P = 1
3371 let Inst{21} = 0; // W = 0
3372 let Inst{22} = 1; // D = 1
3373 let Inst{20} = load;
3374 }
3375
3376 def L_PRE : ACI<(outs),
3377 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003378 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003379 let Inst{31-28} = op31_28;
3380 let Inst{24} = 1; // P = 1
3381 let Inst{21} = 1; // W = 1
3382 let Inst{22} = 1; // D = 1
3383 let Inst{20} = load;
3384 }
3385
3386 def L_POST : ACI<(outs),
3387 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003388 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003389 let Inst{31-28} = op31_28;
3390 let Inst{24} = 0; // P = 0
3391 let Inst{21} = 1; // W = 1
3392 let Inst{22} = 1; // D = 1
3393 let Inst{20} = load;
3394 }
3395
3396 def L_OPTION : ACI<(outs),
3397 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003398 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003399 let Inst{31-28} = op31_28;
3400 let Inst{24} = 0; // P = 0
3401 let Inst{23} = 1; // U = 1
3402 let Inst{21} = 0; // W = 0
3403 let Inst{22} = 1; // D = 1
3404 let Inst{20} = load;
3405 }
3406}
3407
3408defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3409defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3410defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3411defm STC2 : LdStCop<0b1111, 0, "stc2">;
3412
Johnny Chen906d57f2010-02-12 01:44:23 +00003413def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3414 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3415 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3416 [/* For disassembly only; pattern left blank */]> {
3417 let Inst{20} = 0;
3418 let Inst{4} = 1;
3419}
3420
3421def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3422 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3423 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3424 [/* For disassembly only; pattern left blank */]> {
3425 let Inst{31-28} = 0b1111;
3426 let Inst{20} = 0;
3427 let Inst{4} = 1;
3428}
3429
3430def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3431 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3432 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3433 [/* For disassembly only; pattern left blank */]> {
3434 let Inst{20} = 1;
3435 let Inst{4} = 1;
3436}
3437
3438def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3439 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3440 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3441 [/* For disassembly only; pattern left blank */]> {
3442 let Inst{31-28} = 0b1111;
3443 let Inst{20} = 1;
3444 let Inst{4} = 1;
3445}
3446
3447def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3448 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3449 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3450 [/* For disassembly only; pattern left blank */]> {
3451 let Inst{23-20} = 0b0100;
3452}
3453
3454def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3455 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3456 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3457 [/* For disassembly only; pattern left blank */]> {
3458 let Inst{31-28} = 0b1111;
3459 let Inst{23-20} = 0b0100;
3460}
3461
3462def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3463 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3464 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3465 [/* For disassembly only; pattern left blank */]> {
3466 let Inst{23-20} = 0b0101;
3467}
3468
3469def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3470 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3471 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3472 [/* For disassembly only; pattern left blank */]> {
3473 let Inst{31-28} = 0b1111;
3474 let Inst{23-20} = 0b0101;
3475}
3476
Johnny Chenb98e1602010-02-12 18:55:33 +00003477//===----------------------------------------------------------------------===//
3478// Move between special register and ARM core register -- for disassembly only
3479//
3480
3481def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3482 [/* For disassembly only; pattern left blank */]> {
3483 let Inst{23-20} = 0b0000;
3484 let Inst{7-4} = 0b0000;
3485}
3486
3487def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3488 [/* For disassembly only; pattern left blank */]> {
3489 let Inst{23-20} = 0b0100;
3490 let Inst{7-4} = 0b0000;
3491}
3492
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003493def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3494 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003495 [/* For disassembly only; pattern left blank */]> {
3496 let Inst{23-20} = 0b0010;
3497 let Inst{7-4} = 0b0000;
3498}
3499
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003500def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3501 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003502 [/* For disassembly only; pattern left blank */]> {
3503 let Inst{23-20} = 0b0010;
3504 let Inst{7-4} = 0b0000;
3505}
3506
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003507def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3508 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003509 [/* For disassembly only; pattern left blank */]> {
3510 let Inst{23-20} = 0b0110;
3511 let Inst{7-4} = 0b0000;
3512}
3513
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003514def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3515 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003516 [/* For disassembly only; pattern left blank */]> {
3517 let Inst{23-20} = 0b0110;
3518 let Inst{7-4} = 0b0000;
3519}