blob: a4c83f48ee1925dd0406cf90adf6f8c0f4b05898 [file] [log] [blame]
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00001; RUN: llc -march=mipsel -mattr=+dsp < %s | FileCheck %s
2
3define i32 @test__builtin_mips_extr_w1(i32 %i0, i32, i64 %a0) nounwind {
4entry:
5; CHECK: extr.w
6
7 %1 = tail call i32 @llvm.mips.extr.w(i64 %a0, i32 15)
8 ret i32 %1
9}
10
11declare i32 @llvm.mips.extr.w(i64, i32) nounwind
12
13define i32 @test__builtin_mips_extr_w2(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
14entry:
15; CHECK: extrv.w
16
17 %1 = tail call i32 @llvm.mips.extr.w(i64 %a0, i32 %a1)
18 ret i32 %1
19}
20
21define i32 @test__builtin_mips_extr_r_w1(i32 %i0, i32, i64 %a0) nounwind {
22entry:
23; CHECK: extr_r.w
24
25 %1 = tail call i32 @llvm.mips.extr.r.w(i64 %a0, i32 15)
26 ret i32 %1
27}
28
29declare i32 @llvm.mips.extr.r.w(i64, i32) nounwind
30
31define i32 @test__builtin_mips_extr_s_h1(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
32entry:
33; CHECK: extrv_s.h
34
35 %1 = tail call i32 @llvm.mips.extr.s.h(i64 %a0, i32 %a1)
36 ret i32 %1
37}
38
39declare i32 @llvm.mips.extr.s.h(i64, i32) nounwind
40
41define i32 @test__builtin_mips_extr_rs_w1(i32 %i0, i32, i64 %a0) nounwind {
42entry:
43; CHECK: extr_rs.w
44
45 %1 = tail call i32 @llvm.mips.extr.rs.w(i64 %a0, i32 15)
46 ret i32 %1
47}
48
49declare i32 @llvm.mips.extr.rs.w(i64, i32) nounwind
50
51define i32 @test__builtin_mips_extr_rs_w2(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
52entry:
53; CHECK: extrv_rs.w
54
55 %1 = tail call i32 @llvm.mips.extr.rs.w(i64 %a0, i32 %a1)
56 ret i32 %1
57}
58
59define i32 @test__builtin_mips_extr_s_h2(i32 %i0, i32, i64 %a0) nounwind {
60entry:
61; CHECK: extr_s.h
62
63 %1 = tail call i32 @llvm.mips.extr.s.h(i64 %a0, i32 15)
64 ret i32 %1
65}
66
67define i32 @test__builtin_mips_extr_r_w2(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
68entry:
69; CHECK: extrv_r.w
70
71 %1 = tail call i32 @llvm.mips.extr.r.w(i64 %a0, i32 %a1)
72 ret i32 %1
73}
74
75define i32 @test__builtin_mips_extp1(i32 %i0, i32, i64 %a0) nounwind {
76entry:
77; CHECK: extp
78
79 %1 = tail call i32 @llvm.mips.extp(i64 %a0, i32 15)
80 ret i32 %1
81}
82
83declare i32 @llvm.mips.extp(i64, i32) nounwind
84
85define i32 @test__builtin_mips_extp2(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
86entry:
87; CHECK: extpv
88
89 %1 = tail call i32 @llvm.mips.extp(i64 %a0, i32 %a1)
90 ret i32 %1
91}
92
93define i32 @test__builtin_mips_extpdp1(i32 %i0, i32, i64 %a0) nounwind {
94entry:
95; CHECK: extpdp
96
97 %1 = tail call i32 @llvm.mips.extpdp(i64 %a0, i32 15)
98 ret i32 %1
99}
100
101declare i32 @llvm.mips.extpdp(i64, i32) nounwind
102
103define i32 @test__builtin_mips_extpdp2(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
104entry:
105; CHECK: extpdpv
106
107 %1 = tail call i32 @llvm.mips.extpdp(i64 %a0, i32 %a1)
108 ret i32 %1
109}
110
Akira Hatanaka2df483e2012-09-27 02:11:20 +0000111define i64 @test__builtin_mips_dpau_h_qbl1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind readnone {
112entry:
113; CHECK: dpau.h.qbl
114
115 %1 = bitcast i32 %a1.coerce to <4 x i8>
116 %2 = bitcast i32 %a2.coerce to <4 x i8>
117 %3 = tail call i64 @llvm.mips.dpau.h.qbl(i64 %a0, <4 x i8> %1, <4 x i8> %2)
118 ret i64 %3
119}
120
121declare i64 @llvm.mips.dpau.h.qbl(i64, <4 x i8>, <4 x i8>) nounwind readnone
122
123define i64 @test__builtin_mips_dpau_h_qbr1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind readnone {
124entry:
125; CHECK: dpau.h.qbr
126
127 %1 = bitcast i32 %a1.coerce to <4 x i8>
128 %2 = bitcast i32 %a2.coerce to <4 x i8>
129 %3 = tail call i64 @llvm.mips.dpau.h.qbr(i64 %a0, <4 x i8> %1, <4 x i8> %2)
130 ret i64 %3
131}
132
133declare i64 @llvm.mips.dpau.h.qbr(i64, <4 x i8>, <4 x i8>) nounwind readnone
134
135define i64 @test__builtin_mips_dpsu_h_qbl1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind readnone {
136entry:
137; CHECK: dpsu.h.qbl
138
139 %1 = bitcast i32 %a1.coerce to <4 x i8>
140 %2 = bitcast i32 %a2.coerce to <4 x i8>
141 %3 = tail call i64 @llvm.mips.dpsu.h.qbl(i64 %a0, <4 x i8> %1, <4 x i8> %2)
142 ret i64 %3
143}
144
145declare i64 @llvm.mips.dpsu.h.qbl(i64, <4 x i8>, <4 x i8>) nounwind readnone
146
147define i64 @test__builtin_mips_dpsu_h_qbr1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind readnone {
148entry:
149; CHECK: dpsu.h.qbr
150
151 %1 = bitcast i32 %a1.coerce to <4 x i8>
152 %2 = bitcast i32 %a2.coerce to <4 x i8>
153 %3 = tail call i64 @llvm.mips.dpsu.h.qbr(i64 %a0, <4 x i8> %1, <4 x i8> %2)
154 ret i64 %3
155}
156
157declare i64 @llvm.mips.dpsu.h.qbr(i64, <4 x i8>, <4 x i8>) nounwind readnone
158
159define i64 @test__builtin_mips_dpaq_s_w_ph1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
160entry:
161; CHECK: dpaq_s.w.ph
162
163 %1 = bitcast i32 %a1.coerce to <2 x i16>
164 %2 = bitcast i32 %a2.coerce to <2 x i16>
165 %3 = tail call i64 @llvm.mips.dpaq.s.w.ph(i64 %a0, <2 x i16> %1, <2 x i16> %2)
166 ret i64 %3
167}
168
169declare i64 @llvm.mips.dpaq.s.w.ph(i64, <2 x i16>, <2 x i16>) nounwind
170
171define i64 @test__builtin_mips_dpaq_sa_l_w1(i32 %i0, i32, i64 %a0, i32 %a1, i32 %a2) nounwind {
172entry:
173; CHECK: dpaq_sa.l.w
174
175 %1 = tail call i64 @llvm.mips.dpaq.sa.l.w(i64 %a0, i32 %a1, i32 %a2)
176 ret i64 %1
177}
178
179declare i64 @llvm.mips.dpaq.sa.l.w(i64, i32, i32) nounwind
180
181define i64 @test__builtin_mips_dpsq_s_w_ph1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
182entry:
183; CHECK: dpsq_s.w.ph
184
185 %1 = bitcast i32 %a1.coerce to <2 x i16>
186 %2 = bitcast i32 %a2.coerce to <2 x i16>
187 %3 = tail call i64 @llvm.mips.dpsq.s.w.ph(i64 %a0, <2 x i16> %1, <2 x i16> %2)
188 ret i64 %3
189}
190
191declare i64 @llvm.mips.dpsq.s.w.ph(i64, <2 x i16>, <2 x i16>) nounwind
192
193define i64 @test__builtin_mips_dpsq_sa_l_w1(i32 %i0, i32, i64 %a0, i32 %a1, i32 %a2) nounwind {
194entry:
195; CHECK: dpsq_sa.l.w
196
197 %1 = tail call i64 @llvm.mips.dpsq.sa.l.w(i64 %a0, i32 %a1, i32 %a2)
198 ret i64 %1
199}
200
201declare i64 @llvm.mips.dpsq.sa.l.w(i64, i32, i32) nounwind
202
203define i64 @test__builtin_mips_mulsaq_s_w_ph1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
204entry:
205; CHECK: mulsaq_s.w.ph
206
207 %1 = bitcast i32 %a1.coerce to <2 x i16>
208 %2 = bitcast i32 %a2.coerce to <2 x i16>
209 %3 = tail call i64 @llvm.mips.mulsaq.s.w.ph(i64 %a0, <2 x i16> %1, <2 x i16> %2)
210 ret i64 %3
211}
212
213declare i64 @llvm.mips.mulsaq.s.w.ph(i64, <2 x i16>, <2 x i16>) nounwind
214
215define i64 @test__builtin_mips_maq_s_w_phl1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
216entry:
217; CHECK: maq_s.w.phl
218
219 %1 = bitcast i32 %a1.coerce to <2 x i16>
220 %2 = bitcast i32 %a2.coerce to <2 x i16>
221 %3 = tail call i64 @llvm.mips.maq.s.w.phl(i64 %a0, <2 x i16> %1, <2 x i16> %2)
222 ret i64 %3
223}
224
225declare i64 @llvm.mips.maq.s.w.phl(i64, <2 x i16>, <2 x i16>) nounwind
226
227define i64 @test__builtin_mips_maq_s_w_phr1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
228entry:
229; CHECK: maq_s.w.phr
230
231 %1 = bitcast i32 %a1.coerce to <2 x i16>
232 %2 = bitcast i32 %a2.coerce to <2 x i16>
233 %3 = tail call i64 @llvm.mips.maq.s.w.phr(i64 %a0, <2 x i16> %1, <2 x i16> %2)
234 ret i64 %3
235}
236
237declare i64 @llvm.mips.maq.s.w.phr(i64, <2 x i16>, <2 x i16>) nounwind
238
239define i64 @test__builtin_mips_maq_sa_w_phl1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
240entry:
241; CHECK: maq_sa.w.phl
242
243 %1 = bitcast i32 %a1.coerce to <2 x i16>
244 %2 = bitcast i32 %a2.coerce to <2 x i16>
245 %3 = tail call i64 @llvm.mips.maq.sa.w.phl(i64 %a0, <2 x i16> %1, <2 x i16> %2)
246 ret i64 %3
247}
248
249declare i64 @llvm.mips.maq.sa.w.phl(i64, <2 x i16>, <2 x i16>) nounwind
250
251define i64 @test__builtin_mips_maq_sa_w_phr1(i32 %i0, i32, i64 %a0, i32 %a1.coerce, i32 %a2.coerce) nounwind {
252entry:
253; CHECK: maq_sa.w.phr
254
255 %1 = bitcast i32 %a1.coerce to <2 x i16>
256 %2 = bitcast i32 %a2.coerce to <2 x i16>
257 %3 = tail call i64 @llvm.mips.maq.sa.w.phr(i64 %a0, <2 x i16> %1, <2 x i16> %2)
258 ret i64 %3
259}
260
261declare i64 @llvm.mips.maq.sa.w.phr(i64, <2 x i16>, <2 x i16>) nounwind
262
263define i64 @test__builtin_mips_shilo1(i32 %i0, i32, i64 %a0) nounwind readnone {
264entry:
265; CHECK: shilo
266
267 %1 = tail call i64 @llvm.mips.shilo(i64 %a0, i32 0)
268 ret i64 %1
269}
270
271declare i64 @llvm.mips.shilo(i64, i32) nounwind readnone
272
273define i64 @test__builtin_mips_shilo2(i32 %i0, i32, i64 %a0, i32 %a1) nounwind readnone {
274entry:
275; CHECK: shilov
276
277 %1 = tail call i64 @llvm.mips.shilo(i64 %a0, i32 %a1)
278 ret i64 %1
279}
280
281define i64 @test__builtin_mips_mthlip1(i32 %i0, i32, i64 %a0, i32 %a1) nounwind {
282entry:
283; CHECK: mthlip
284
285 %1 = tail call i64 @llvm.mips.mthlip(i64 %a0, i32 %a1)
286 ret i64 %1
287}
288
289declare i64 @llvm.mips.mthlip(i64, i32) nounwind
290
Akira Hatanaka01f70892012-09-27 02:15:57 +0000291define i32 @test__builtin_mips_bposge321(i32 %i0) nounwind readonly {
292entry:
293; CHECK: bposge32
294
295 %0 = tail call i32 @llvm.mips.bposge32()
296 ret i32 %0
297}
298
299declare i32 @llvm.mips.bposge32() nounwind readonly
300
Akira Hatanaka2df483e2012-09-27 02:11:20 +0000301define i64 @test__builtin_mips_madd1(i32 %i0, i32, i64 %a0, i32 %a1, i32 %a2) nounwind readnone {
302entry:
303; CHECK: madd
304
305 %1 = tail call i64 @llvm.mips.madd(i64 %a0, i32 %a1, i32 %a2)
306 ret i64 %1
307}
308
309declare i64 @llvm.mips.madd(i64, i32, i32) nounwind readnone
310
311define i64 @test__builtin_mips_maddu1(i32 %i0, i32, i64 %a0, i32 %a1, i32 %a2) nounwind readnone {
312entry:
313; CHECK: maddu
314
315 %1 = tail call i64 @llvm.mips.maddu(i64 %a0, i32 %a1, i32 %a2)
316 ret i64 %1
317}
318
319declare i64 @llvm.mips.maddu(i64, i32, i32) nounwind readnone
320
321define i64 @test__builtin_mips_msub1(i32 %i0, i32, i64 %a0, i32 %a1, i32 %a2) nounwind readnone {
322entry:
323; CHECK: msub
324
325 %1 = tail call i64 @llvm.mips.msub(i64 %a0, i32 %a1, i32 %a2)
326 ret i64 %1
327}
328
329declare i64 @llvm.mips.msub(i64, i32, i32) nounwind readnone
330
331define i64 @test__builtin_mips_msubu1(i32 %i0, i32, i64 %a0, i32 %a1, i32 %a2) nounwind readnone {
332entry:
333; CHECK: msubu
334
335 %1 = tail call i64 @llvm.mips.msubu(i64 %a0, i32 %a1, i32 %a2)
336 ret i64 %1
337}
338
339declare i64 @llvm.mips.msubu(i64, i32, i32) nounwind readnone
340
341define i64 @test__builtin_mips_mult1(i32 %i0, i32 %a0, i32 %a1) nounwind readnone {
342entry:
343; CHECK: mult
344
345 %0 = tail call i64 @llvm.mips.mult(i32 %a0, i32 %a1)
346 ret i64 %0
347}
348
349declare i64 @llvm.mips.mult(i32, i32) nounwind readnone
350
351define i64 @test__builtin_mips_multu1(i32 %i0, i32 %a0, i32 %a1) nounwind readnone {
352entry:
353; CHECK: multu
354
355 %0 = tail call i64 @llvm.mips.multu(i32 %a0, i32 %a1)
356 ret i64 %0
357}
358
359declare i64 @llvm.mips.multu(i32, i32) nounwind readnone
Akira Hatanakaa2164012012-09-27 03:13:59 +0000360
361define { i32 } @test__builtin_mips_addq_ph1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
362entry:
363; CHECK: addq.ph
364
365 %0 = bitcast i32 %a0.coerce to <2 x i16>
366 %1 = bitcast i32 %a1.coerce to <2 x i16>
367 %2 = tail call <2 x i16> @llvm.mips.addq.ph(<2 x i16> %0, <2 x i16> %1)
368 %3 = bitcast <2 x i16> %2 to i32
369 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
370 ret { i32 } %.fca.0.insert
371}
372
373declare <2 x i16> @llvm.mips.addq.ph(<2 x i16>, <2 x i16>) nounwind
374
375define { i32 } @test__builtin_mips_addq_s_ph1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
376entry:
377; CHECK: addq_s.ph
378
379 %0 = bitcast i32 %a0.coerce to <2 x i16>
380 %1 = bitcast i32 %a1.coerce to <2 x i16>
381 %2 = tail call <2 x i16> @llvm.mips.addq.s.ph(<2 x i16> %0, <2 x i16> %1)
382 %3 = bitcast <2 x i16> %2 to i32
383 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
384 ret { i32 } %.fca.0.insert
385}
386
387declare <2 x i16> @llvm.mips.addq.s.ph(<2 x i16>, <2 x i16>) nounwind
388
389define i32 @test__builtin_mips_addq_s_w1(i32 %i0, i32 %a0, i32 %a1) nounwind {
390entry:
391; CHECK: addq_s.w
392
393 %0 = tail call i32 @llvm.mips.addq.s.w(i32 %a0, i32 %a1)
394 ret i32 %0
395}
396
397declare i32 @llvm.mips.addq.s.w(i32, i32) nounwind
398
399define { i32 } @test__builtin_mips_addu_qb1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
400entry:
401; CHECK: addu.qb
402
403 %0 = bitcast i32 %a0.coerce to <4 x i8>
404 %1 = bitcast i32 %a1.coerce to <4 x i8>
405 %2 = tail call <4 x i8> @llvm.mips.addu.qb(<4 x i8> %0, <4 x i8> %1)
406 %3 = bitcast <4 x i8> %2 to i32
407 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
408 ret { i32 } %.fca.0.insert
409}
410
411declare <4 x i8> @llvm.mips.addu.qb(<4 x i8>, <4 x i8>) nounwind
412
413define { i32 } @test__builtin_mips_addu_s_qb1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
414entry:
415; CHECK: addu_s.qb
416
417 %0 = bitcast i32 %a0.coerce to <4 x i8>
418 %1 = bitcast i32 %a1.coerce to <4 x i8>
419 %2 = tail call <4 x i8> @llvm.mips.addu.s.qb(<4 x i8> %0, <4 x i8> %1)
420 %3 = bitcast <4 x i8> %2 to i32
421 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
422 ret { i32 } %.fca.0.insert
423}
424
425declare <4 x i8> @llvm.mips.addu.s.qb(<4 x i8>, <4 x i8>) nounwind
426
427define { i32 } @test__builtin_mips_subq_ph1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
428entry:
429; CHECK: subq.ph
430
431 %0 = bitcast i32 %a0.coerce to <2 x i16>
432 %1 = bitcast i32 %a1.coerce to <2 x i16>
433 %2 = tail call <2 x i16> @llvm.mips.subq.ph(<2 x i16> %0, <2 x i16> %1)
434 %3 = bitcast <2 x i16> %2 to i32
435 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
436 ret { i32 } %.fca.0.insert
437}
438
439declare <2 x i16> @llvm.mips.subq.ph(<2 x i16>, <2 x i16>) nounwind
440
441define { i32 } @test__builtin_mips_subq_s_ph1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
442entry:
443; CHECK: subq_s.ph
444
445 %0 = bitcast i32 %a0.coerce to <2 x i16>
446 %1 = bitcast i32 %a1.coerce to <2 x i16>
447 %2 = tail call <2 x i16> @llvm.mips.subq.s.ph(<2 x i16> %0, <2 x i16> %1)
448 %3 = bitcast <2 x i16> %2 to i32
449 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
450 ret { i32 } %.fca.0.insert
451}
452
453declare <2 x i16> @llvm.mips.subq.s.ph(<2 x i16>, <2 x i16>) nounwind
454
455define i32 @test__builtin_mips_subq_s_w1(i32 %i0, i32 %a0, i32 %a1) nounwind {
456entry:
457; CHECK: subq_s.w
458
459 %0 = tail call i32 @llvm.mips.subq.s.w(i32 %a0, i32 %a1)
460 ret i32 %0
461}
462
463declare i32 @llvm.mips.subq.s.w(i32, i32) nounwind
464
465define { i32 } @test__builtin_mips_subu_qb1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
466entry:
467; CHECK: subu.qb
468
469 %0 = bitcast i32 %a0.coerce to <4 x i8>
470 %1 = bitcast i32 %a1.coerce to <4 x i8>
471 %2 = tail call <4 x i8> @llvm.mips.subu.qb(<4 x i8> %0, <4 x i8> %1)
472 %3 = bitcast <4 x i8> %2 to i32
473 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
474 ret { i32 } %.fca.0.insert
475}
476
477declare <4 x i8> @llvm.mips.subu.qb(<4 x i8>, <4 x i8>) nounwind
478
479define { i32 } @test__builtin_mips_subu_s_qb1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
480entry:
481; CHECK: subu_s.qb
482
483 %0 = bitcast i32 %a0.coerce to <4 x i8>
484 %1 = bitcast i32 %a1.coerce to <4 x i8>
485 %2 = tail call <4 x i8> @llvm.mips.subu.s.qb(<4 x i8> %0, <4 x i8> %1)
486 %3 = bitcast <4 x i8> %2 to i32
487 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
488 ret { i32 } %.fca.0.insert
489}
490
491declare <4 x i8> @llvm.mips.subu.s.qb(<4 x i8>, <4 x i8>) nounwind
492
493define i32 @test__builtin_mips_addsc1(i32 %i0, i32 %a0, i32 %a1) nounwind {
494entry:
495; CHECK: addsc
496
497 %0 = tail call i32 @llvm.mips.addsc(i32 %a0, i32 %a1)
498 ret i32 %0
499}
500
501declare i32 @llvm.mips.addsc(i32, i32) nounwind
502
503define i32 @test__builtin_mips_addwc1(i32 %i0, i32 %a0, i32 %a1) nounwind {
504entry:
505; CHECK: addwc
506
507 %0 = tail call i32 @llvm.mips.addwc(i32 %a0, i32 %a1)
508 ret i32 %0
509}
510
511declare i32 @llvm.mips.addwc(i32, i32) nounwind
512
513define i32 @test__builtin_mips_modsub1(i32 %i0, i32 %a0, i32 %a1) nounwind readnone {
514entry:
515; CHECK: modsub
516
517 %0 = tail call i32 @llvm.mips.modsub(i32 %a0, i32 %a1)
518 ret i32 %0
519}
520
521declare i32 @llvm.mips.modsub(i32, i32) nounwind readnone
522
523define i32 @test__builtin_mips_raddu_w_qb1(i32 %i0, i32 %a0.coerce) nounwind readnone {
524entry:
525; CHECK: raddu.w.qb
526
527 %0 = bitcast i32 %a0.coerce to <4 x i8>
528 %1 = tail call i32 @llvm.mips.raddu.w.qb(<4 x i8> %0)
529 ret i32 %1
530}
531
532declare i32 @llvm.mips.raddu.w.qb(<4 x i8>) nounwind readnone
533
534define { i32 } @test__builtin_mips_muleu_s_ph_qbl1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
535entry:
536; CHECK: muleu_s.ph.qbl
537
538 %0 = bitcast i32 %a0.coerce to <4 x i8>
539 %1 = bitcast i32 %a1.coerce to <2 x i16>
540 %2 = tail call <2 x i16> @llvm.mips.muleu.s.ph.qbl(<4 x i8> %0, <2 x i16> %1)
541 %3 = bitcast <2 x i16> %2 to i32
542 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
543 ret { i32 } %.fca.0.insert
544}
545
546declare <2 x i16> @llvm.mips.muleu.s.ph.qbl(<4 x i8>, <2 x i16>) nounwind
547
548define { i32 } @test__builtin_mips_muleu_s_ph_qbr1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
549entry:
550; CHECK: muleu_s.ph.qbr
551
552 %0 = bitcast i32 %a0.coerce to <4 x i8>
553 %1 = bitcast i32 %a1.coerce to <2 x i16>
554 %2 = tail call <2 x i16> @llvm.mips.muleu.s.ph.qbr(<4 x i8> %0, <2 x i16> %1)
555 %3 = bitcast <2 x i16> %2 to i32
556 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
557 ret { i32 } %.fca.0.insert
558}
559
560declare <2 x i16> @llvm.mips.muleu.s.ph.qbr(<4 x i8>, <2 x i16>) nounwind
561
562define { i32 } @test__builtin_mips_mulq_rs_ph1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
563entry:
564; CHECK: mulq_rs.ph
565
566 %0 = bitcast i32 %a0.coerce to <2 x i16>
567 %1 = bitcast i32 %a1.coerce to <2 x i16>
568 %2 = tail call <2 x i16> @llvm.mips.mulq.rs.ph(<2 x i16> %0, <2 x i16> %1)
569 %3 = bitcast <2 x i16> %2 to i32
570 %.fca.0.insert = insertvalue { i32 } undef, i32 %3, 0
571 ret { i32 } %.fca.0.insert
572}
573
574declare <2 x i16> @llvm.mips.mulq.rs.ph(<2 x i16>, <2 x i16>) nounwind
575
576define i32 @test__builtin_mips_muleq_s_w_phl1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
577entry:
578; CHECK: muleq_s.w.phl
579
580 %0 = bitcast i32 %a0.coerce to <2 x i16>
581 %1 = bitcast i32 %a1.coerce to <2 x i16>
582 %2 = tail call i32 @llvm.mips.muleq.s.w.phl(<2 x i16> %0, <2 x i16> %1)
583 ret i32 %2
584}
585
586declare i32 @llvm.mips.muleq.s.w.phl(<2 x i16>, <2 x i16>) nounwind
587
588define i32 @test__builtin_mips_muleq_s_w_phr1(i32 %i0, i32 %a0.coerce, i32 %a1.coerce) nounwind {
589entry:
590; CHECK: muleq_s.w.phr
591
592 %0 = bitcast i32 %a0.coerce to <2 x i16>
593 %1 = bitcast i32 %a1.coerce to <2 x i16>
594 %2 = tail call i32 @llvm.mips.muleq.s.w.phr(<2 x i16> %0, <2 x i16> %1)
595 ret i32 %2
596}
597
598declare i32 @llvm.mips.muleq.s.w.phr(<2 x i16>, <2 x i16>) nounwind