blob: 04ba430d2d6e7d3a0bf1ed9b273175a6c5dbf630 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-isel"
16#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Evan Cheng0729ccf2008-01-05 00:41:47 +000019#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "X86RegisterInfo.h"
21#include "X86Subtarget.h"
22#include "X86TargetMachine.h"
23#include "llvm/GlobalValue.h"
24#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
26#include "llvm/Support/CFG.h"
27#include "llvm/Type.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/Target/TargetMachine.h"
Evan Cheng13559d62008-09-26 23:41:32 +000035#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/Compiler.h"
37#include "llvm/Support/Debug.h"
38#include "llvm/Support/MathExtras.h"
Dale Johannesenc501c082008-08-11 23:46:25 +000039#include "llvm/Support/Streams.h"
Evan Cheng656269e2008-04-25 08:22:20 +000040#include "llvm/ADT/SmallPtrSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
45
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046//===----------------------------------------------------------------------===//
47// Pattern Matcher Implementation
48//===----------------------------------------------------------------------===//
49
50namespace {
51 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman8181bd12008-07-27 21:46:04 +000052 /// SDValue's instead of register numbers for the leaves of the matched
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053 /// tree.
54 struct X86ISelAddressMode {
55 enum {
56 RegBase,
57 FrameIndexBase
58 } BaseType;
59
60 struct { // This is really a union, discriminated by BaseType!
Dan Gohman8181bd12008-07-27 21:46:04 +000061 SDValue Reg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 int FrameIndex;
63 } Base;
64
Evan Cheng3b5a1272008-02-07 08:53:49 +000065 bool isRIPRel; // RIP as base?
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 unsigned Scale;
Dan Gohman8181bd12008-07-27 21:46:04 +000067 SDValue IndexReg;
Dan Gohman0bd76b72008-11-11 15:52:29 +000068 int32_t Disp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 GlobalValue *GV;
70 Constant *CP;
71 const char *ES;
72 int JT;
73 unsigned Align; // CP alignment.
74
75 X86ISelAddressMode()
76 : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0),
77 GV(0), CP(0), ES(0), JT(-1), Align(0) {
78 }
Dale Johannesenc501c082008-08-11 23:46:25 +000079 void dump() {
80 cerr << "X86ISelAddressMode " << this << "\n";
Gabor Greife9f7f582008-08-31 15:37:04 +000081 cerr << "Base.Reg ";
82 if (Base.Reg.getNode() != 0) Base.Reg.getNode()->dump();
83 else cerr << "nul";
Dale Johannesenc501c082008-08-11 23:46:25 +000084 cerr << " Base.FrameIndex " << Base.FrameIndex << "\n";
85 cerr << "isRIPRel " << isRIPRel << " Scale" << Scale << "\n";
Gabor Greife9f7f582008-08-31 15:37:04 +000086 cerr << "IndexReg ";
87 if (IndexReg.getNode() != 0) IndexReg.getNode()->dump();
88 else cerr << "nul";
Dale Johannesenc501c082008-08-11 23:46:25 +000089 cerr << " Disp " << Disp << "\n";
90 cerr << "GV "; if (GV) GV->dump();
91 else cerr << "nul";
92 cerr << " CP "; if (CP) CP->dump();
93 else cerr << "nul";
94 cerr << "\n";
95 cerr << "ES "; if (ES) cerr << ES; else cerr << "nul";
96 cerr << " JT" << JT << " Align" << Align << "\n";
97 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 };
99}
100
101namespace {
102 //===--------------------------------------------------------------------===//
103 /// ISel - X86 specific code to select X86 machine instructions for
104 /// SelectionDAG operations.
105 ///
106 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 /// TM - Keep a reference to X86TargetMachine.
108 ///
109 X86TargetMachine &TM;
110
111 /// X86Lowering - This object fully describes how to lower LLVM code to an
112 /// X86-specific SelectionDAG.
Dan Gohmanf2b29572008-10-03 16:55:19 +0000113 X86TargetLowering &X86Lowering;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114
115 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
116 /// make the right decision when generating code for different targets.
117 const X86Subtarget *Subtarget;
118
Evan Cheng34fd4f32008-06-30 20:45:06 +0000119 /// CurBB - Current BB being isel'd.
120 ///
121 MachineBasicBlock *CurBB;
122
Evan Cheng13559d62008-09-26 23:41:32 +0000123 /// OptForSize - If true, selector should try to optimize for code size
124 /// instead of performance.
125 bool OptForSize;
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 public:
128 X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
Dan Gohman96eb47a2009-01-15 19:20:50 +0000129 : SelectionDAGISel(tm, fast),
Dan Gohman61ad8642008-10-03 16:17:33 +0000130 TM(tm), X86Lowering(*TM.getTargetLowering()),
Evan Cheng13559d62008-09-26 23:41:32 +0000131 Subtarget(&TM.getSubtarget<X86Subtarget>()),
Devang Patel93698d92008-10-01 23:18:38 +0000132 OptForSize(false) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 virtual const char *getPassName() const {
135 return "X86 DAG->DAG Instruction Selection";
136 }
137
Evan Cheng34fd4f32008-06-30 20:45:06 +0000138 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000140 virtual void InstructionSelect();
Evan Cheng34fd4f32008-06-30 20:45:06 +0000141
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000142 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
143
Evan Cheng5a424552008-11-27 00:49:46 +0000144 virtual
145 bool IsLegalAndProfitableToFold(SDNode *N, SDNode *U, SDNode *Root) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
147// Include the pieces autogenerated from the target description.
148#include "X86GenDAGISel.inc"
149
150 private:
Dan Gohman8181bd12008-07-27 21:46:04 +0000151 SDNode *Select(SDValue N);
Dale Johannesenf160d802008-10-02 18:53:47 +0000152 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
Dan Gohman8181bd12008-07-27 21:46:04 +0000154 bool MatchAddress(SDValue N, X86ISelAddressMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 bool isRoot = true, unsigned Depth = 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000156 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM,
Dan Gohmana60c1b32007-08-13 20:03:06 +0000157 bool isRoot, unsigned Depth);
Dan Gohman8181bd12008-07-27 21:46:04 +0000158 bool SelectAddr(SDValue Op, SDValue N, SDValue &Base,
159 SDValue &Scale, SDValue &Index, SDValue &Disp);
160 bool SelectLEAAddr(SDValue Op, SDValue N, SDValue &Base,
161 SDValue &Scale, SDValue &Index, SDValue &Disp);
162 bool SelectScalarSSELoad(SDValue Op, SDValue Pred,
163 SDValue N, SDValue &Base, SDValue &Scale,
164 SDValue &Index, SDValue &Disp,
165 SDValue &InChain, SDValue &OutChain);
166 bool TryFoldLoad(SDValue P, SDValue N,
167 SDValue &Base, SDValue &Scale,
168 SDValue &Index, SDValue &Disp);
Dan Gohman14a66442008-08-23 02:25:05 +0000169 void PreprocessForRMW();
170 void PreprocessForFPConvert();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171
172 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
173 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000174 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000176 std::vector<SDValue> &OutOps);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000178 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
179
Dan Gohman8181bd12008-07-27 21:46:04 +0000180 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
181 SDValue &Scale, SDValue &Index,
182 SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
184 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
185 AM.Base.Reg;
186 Scale = getI8Imm(AM.Scale);
187 Index = AM.IndexReg;
188 // These are 32-bit even in 64-bit mode since RIP relative offset
189 // is 32-bit.
190 if (AM.GV)
191 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp);
192 else if (AM.CP)
Gabor Greife9f7f582008-08-31 15:37:04 +0000193 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
194 AM.Align, AM.Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195 else if (AM.ES)
Bill Wendlingfef06052008-09-16 21:48:12 +0000196 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 else if (AM.JT != -1)
198 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32);
199 else
Dan Gohman0bd76b72008-11-11 15:52:29 +0000200 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201 }
202
203 /// getI8Imm - Return a target constant with the specified value, of type
204 /// i8.
Dan Gohman8181bd12008-07-27 21:46:04 +0000205 inline SDValue getI8Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 return CurDAG->getTargetConstant(Imm, MVT::i8);
207 }
208
209 /// getI16Imm - Return a target constant with the specified value, of type
210 /// i16.
Dan Gohman8181bd12008-07-27 21:46:04 +0000211 inline SDValue getI16Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 return CurDAG->getTargetConstant(Imm, MVT::i16);
213 }
214
215 /// getI32Imm - Return a target constant with the specified value, of type
216 /// i32.
Dan Gohman8181bd12008-07-27 21:46:04 +0000217 inline SDValue getI32Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 return CurDAG->getTargetConstant(Imm, MVT::i32);
219 }
220
Dan Gohmanb60482f2008-09-23 18:22:58 +0000221 /// getGlobalBaseReg - Return an SDNode that returns the value of
222 /// the global base register. Output instructions required to
223 /// initialize the global base register, if necessary.
224 ///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 SDNode *getGlobalBaseReg();
226
Dan Gohmandd612bb2008-08-20 21:27:32 +0000227 /// getTruncateTo8Bit - return an SDNode that implements a subreg based
228 /// truncate of the specified operand to i8. This can be done with tablegen,
229 /// except that this code uses MVT::Flag in a tricky way that happens to
230 /// improve scheduling in some cases.
231 SDNode *getTruncateTo8Bit(SDValue N0);
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000232
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233#ifndef NDEBUG
234 unsigned Indent;
235#endif
236 };
237}
238
Gabor Greife9f7f582008-08-31 15:37:04 +0000239/// findFlagUse - Return use of MVT::Flag value produced by the specified
240/// SDNode.
Evan Cheng656269e2008-04-25 08:22:20 +0000241///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242static SDNode *findFlagUse(SDNode *N) {
243 unsigned FlagResNo = N->getNumValues()-1;
244 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +0000245 SDNode *User = *I;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000247 SDValue Op = User->getOperand(i);
Gabor Greif1c80d112008-08-28 21:40:38 +0000248 if (Op.getNode() == N && Op.getResNo() == FlagResNo)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 return User;
250 }
251 }
252 return NULL;
253}
254
Evan Cheng656269e2008-04-25 08:22:20 +0000255/// findNonImmUse - Return true by reference in "found" if "Use" is an
256/// non-immediate use of "Def". This function recursively traversing
257/// up the operand chain ignoring certain nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
Dan Gohman602d44a2008-09-17 01:39:10 +0000259 SDNode *Root, bool &found,
Evan Cheng656269e2008-04-25 08:22:20 +0000260 SmallPtrSet<SDNode*, 16> &Visited) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 if (found ||
Dan Gohman2d2a7a32008-09-30 18:30:35 +0000262 Use->getNodeId() < Def->getNodeId() ||
Evan Cheng656269e2008-04-25 08:22:20 +0000263 !Visited.insert(Use))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 return;
Evan Cheng656269e2008-04-25 08:22:20 +0000265
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000267 SDNode *N = Use->getOperand(i).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 if (N == Def) {
Dan Gohman602d44a2008-09-17 01:39:10 +0000269 if (Use == ImmedUse || Use == Root)
Evan Cheng9ea310c2008-04-25 08:55:28 +0000270 continue; // We are not looking for immediate use.
Dan Gohman602d44a2008-09-17 01:39:10 +0000271 assert(N != Root);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 found = true;
273 break;
274 }
Evan Cheng656269e2008-04-25 08:22:20 +0000275
276 // Traverse up the operand chain.
Dan Gohman602d44a2008-09-17 01:39:10 +0000277 findNonImmUse(N, Def, ImmedUse, Root, found, Visited);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 }
279}
280
281/// isNonImmUse - Start searching from Root up the DAG to check is Def can
282/// be reached. Return true if that's the case. However, ignore direct uses
283/// by ImmedUse (which would be U in the example illustrated in
Evan Cheng5a424552008-11-27 00:49:46 +0000284/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
285/// case).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286/// FIXME: to be really generic, we should allow direct use by any node
287/// that is being folded. But realisticly since we only fold loads which
288/// have one non-chain use, we only need to watch out for load/op/store
289/// and load/op/cmp case where the root (store / cmp) may reach the load via
290/// its chain operand.
Dan Gohman602d44a2008-09-17 01:39:10 +0000291static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
Evan Cheng656269e2008-04-25 08:22:20 +0000292 SmallPtrSet<SDNode*, 16> Visited;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 bool found = false;
Dan Gohman602d44a2008-09-17 01:39:10 +0000294 findNonImmUse(Root, Def, ImmedUse, Root, found, Visited);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 return found;
296}
297
298
Evan Cheng5a424552008-11-27 00:49:46 +0000299bool X86DAGToDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
300 SDNode *Root) const {
Dan Gohmana29efcf2008-08-13 19:55:00 +0000301 if (Fast) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Cheng5a424552008-11-27 00:49:46 +0000303 if (U == Root)
304 switch (U->getOpcode()) {
305 default: break;
306 case ISD::ADD:
307 case ISD::ADDC:
308 case ISD::ADDE:
309 case ISD::AND:
310 case ISD::OR:
311 case ISD::XOR: {
312 // If the other operand is a 8-bit immediate we should fold the immediate
313 // instead. This reduces code size.
314 // e.g.
315 // movl 4(%esp), %eax
316 // addl $4, %eax
317 // vs.
318 // movl $4, %eax
319 // addl 4(%esp), %eax
320 // The former is 2 bytes shorter. In case where the increment is 1, then
321 // the saving can be 4 bytes (by using incl %eax).
322 ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(U->getOperand(1));
323 if (Imm) {
324 if (U->getValueType(0) == MVT::i64) {
325 if ((int32_t)Imm->getZExtValue() == (int64_t)Imm->getZExtValue())
326 return false;
327 } else {
328 if ((int8_t)Imm->getZExtValue() == (int64_t)Imm->getZExtValue())
329 return false;
330 }
331 }
332 }
333 }
334
Dan Gohman602d44a2008-09-17 01:39:10 +0000335 // If Root use can somehow reach N through a path that that doesn't contain
336 // U then folding N would create a cycle. e.g. In the following
337 // diagram, Root can reach N through X. If N is folded into into Root, then
338 // X is both a predecessor and a successor of U.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 //
Dan Gohman602d44a2008-09-17 01:39:10 +0000340 // [N*] //
341 // ^ ^ //
342 // / \ //
343 // [U*] [X]? //
344 // ^ ^ //
345 // \ / //
346 // \ / //
347 // [Root*] //
348 //
349 // * indicates nodes to be folded together.
350 //
351 // If Root produces a flag, then it gets (even more) interesting. Since it
352 // will be "glued" together with its flag use in the scheduler, we need to
353 // check if it might reach N.
354 //
355 // [N*] //
356 // ^ ^ //
357 // / \ //
358 // [U*] [X]? //
359 // ^ ^ //
360 // \ \ //
361 // \ | //
362 // [Root*] | //
363 // ^ | //
364 // f | //
365 // | / //
366 // [Y] / //
367 // ^ / //
368 // f / //
369 // | / //
370 // [FU] //
371 //
372 // If FU (flag use) indirectly reaches N (the load), and Root folds N
373 // (call it Fold), then X is a predecessor of FU and a successor of
374 // Fold. But since Fold and FU are flagged together, this will create
375 // a cycle in the scheduling graph.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376
Duncan Sands92c43912008-06-06 12:08:01 +0000377 MVT VT = Root->getValueType(Root->getNumValues()-1);
Dan Gohman602d44a2008-09-17 01:39:10 +0000378 while (VT == MVT::Flag) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 SDNode *FU = findFlagUse(Root);
380 if (FU == NULL)
381 break;
Dan Gohman602d44a2008-09-17 01:39:10 +0000382 Root = FU;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 VT = Root->getValueType(Root->getNumValues()-1);
384 }
385
Dan Gohman602d44a2008-09-17 01:39:10 +0000386 return !isNonImmUse(Root, N, U);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387}
388
389/// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
390/// and move load below the TokenFactor. Replace store's chain operand with
391/// load's chain result.
Dan Gohman14a66442008-08-23 02:25:05 +0000392static void MoveBelowTokenFactor(SelectionDAG *CurDAG, SDValue Load,
Dan Gohman8181bd12008-07-27 21:46:04 +0000393 SDValue Store, SDValue TF) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000394 SmallVector<SDValue, 4> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +0000395 for (unsigned i = 0, e = TF.getNode()->getNumOperands(); i != e; ++i)
396 if (Load.getNode() == TF.getOperand(i).getNode())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000397 Ops.push_back(Load.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 else
Evan Cheng98cfaf82008-08-25 21:27:18 +0000399 Ops.push_back(TF.getOperand(i));
Dan Gohman14a66442008-08-23 02:25:05 +0000400 CurDAG->UpdateNodeOperands(TF, &Ops[0], Ops.size());
401 CurDAG->UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2));
402 CurDAG->UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1),
403 Store.getOperand(2), Store.getOperand(3));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404}
405
Evan Cheng2b2a7012008-05-23 21:23:16 +0000406/// isRMWLoad - Return true if N is a load that's part of RMW sub-DAG.
407///
Dan Gohman8181bd12008-07-27 21:46:04 +0000408static bool isRMWLoad(SDValue N, SDValue Chain, SDValue Address,
409 SDValue &Load) {
Evan Cheng2b2a7012008-05-23 21:23:16 +0000410 if (N.getOpcode() == ISD::BIT_CONVERT)
411 N = N.getOperand(0);
412
413 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
414 if (!LD || LD->isVolatile())
415 return false;
416 if (LD->getAddressingMode() != ISD::UNINDEXED)
417 return false;
418
419 ISD::LoadExtType ExtType = LD->getExtensionType();
420 if (ExtType != ISD::NON_EXTLOAD && ExtType != ISD::EXTLOAD)
421 return false;
422
423 if (N.hasOneUse() &&
424 N.getOperand(1) == Address &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000425 N.getNode()->isOperandOf(Chain.getNode())) {
Evan Cheng2b2a7012008-05-23 21:23:16 +0000426 Load = N;
427 return true;
428 }
429 return false;
430}
431
Evan Cheng98cfaf82008-08-25 21:27:18 +0000432/// MoveBelowCallSeqStart - Replace CALLSEQ_START operand with load's chain
433/// operand and move load below the call's chain operand.
434static void MoveBelowCallSeqStart(SelectionDAG *CurDAG, SDValue Load,
evanchengcd6d72b2009-01-26 18:43:34 +0000435 SDValue Call, SDValue CallSeqStart) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000436 SmallVector<SDValue, 8> Ops;
evanchengcd6d72b2009-01-26 18:43:34 +0000437 SDValue Chain = CallSeqStart.getOperand(0);
438 if (Chain.getNode() == Load.getNode())
439 Ops.push_back(Load.getOperand(0));
440 else {
441 assert(Chain.getOpcode() == ISD::TokenFactor &&
442 "Unexpected CallSeqStart chain operand");
443 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
444 if (Chain.getOperand(i).getNode() == Load.getNode())
445 Ops.push_back(Load.getOperand(0));
446 else
447 Ops.push_back(Chain.getOperand(i));
448 SDValue NewChain =
449 CurDAG->getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
450 Ops.clear();
451 Ops.push_back(NewChain);
452 }
453 for (unsigned i = 1, e = CallSeqStart.getNumOperands(); i != e; ++i)
454 Ops.push_back(CallSeqStart.getOperand(i));
455 CurDAG->UpdateNodeOperands(CallSeqStart, &Ops[0], Ops.size());
Evan Cheng98cfaf82008-08-25 21:27:18 +0000456 CurDAG->UpdateNodeOperands(Load, Call.getOperand(0),
457 Load.getOperand(1), Load.getOperand(2));
458 Ops.clear();
Gabor Greif1c80d112008-08-28 21:40:38 +0000459 Ops.push_back(SDValue(Load.getNode(), 1));
460 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Cheng98cfaf82008-08-25 21:27:18 +0000461 Ops.push_back(Call.getOperand(i));
462 CurDAG->UpdateNodeOperands(Call, &Ops[0], Ops.size());
463}
464
465/// isCalleeLoad - Return true if call address is a load and it can be
466/// moved below CALLSEQ_START and the chains leading up to the call.
467/// Return the CALLSEQ_START by reference as a second output.
468static bool isCalleeLoad(SDValue Callee, SDValue &Chain) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000469 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000470 return false;
Gabor Greif1c80d112008-08-28 21:40:38 +0000471 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Cheng98cfaf82008-08-25 21:27:18 +0000472 if (!LD ||
473 LD->isVolatile() ||
474 LD->getAddressingMode() != ISD::UNINDEXED ||
475 LD->getExtensionType() != ISD::NON_EXTLOAD)
476 return false;
477
478 // Now let's find the callseq_start.
479 while (Chain.getOpcode() != ISD::CALLSEQ_START) {
480 if (!Chain.hasOneUse())
481 return false;
482 Chain = Chain.getOperand(0);
483 }
evanchengcd6d72b2009-01-26 18:43:34 +0000484
485 if (Chain.getOperand(0).getNode() == Callee.getNode())
486 return true;
487 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
488 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()))
489 return true;
490 return false;
Evan Cheng98cfaf82008-08-25 21:27:18 +0000491}
492
493
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000494/// PreprocessForRMW - Preprocess the DAG to make instruction selection better.
495/// This is only run if not in -fast mode (aka -O0).
496/// This allows the instruction selector to pick more read-modify-write
497/// instructions. This is a common case:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498///
499/// [Load chain]
500/// ^
501/// |
502/// [Load]
503/// ^ ^
504/// | |
505/// / \-
506/// / |
507/// [TokenFactor] [Op]
508/// ^ ^
509/// | |
510/// \ /
511/// \ /
512/// [Store]
513///
514/// The fact the store's chain operand != load's chain will prevent the
515/// (store (op (load))) instruction from being selected. We can transform it to:
516///
517/// [Load chain]
518/// ^
519/// |
520/// [TokenFactor]
521/// ^
522/// |
523/// [Load]
524/// ^ ^
525/// | |
526/// | \-
527/// | |
528/// | [Op]
529/// | ^
530/// | |
531/// \ /
532/// \ /
533/// [Store]
Dan Gohman14a66442008-08-23 02:25:05 +0000534void X86DAGToDAGISel::PreprocessForRMW() {
535 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
536 E = CurDAG->allnodes_end(); I != E; ++I) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000537 if (I->getOpcode() == X86ISD::CALL) {
538 /// Also try moving call address load from outside callseq_start to just
539 /// before the call to allow it to be folded.
540 ///
541 /// [Load chain]
542 /// ^
543 /// |
544 /// [Load]
545 /// ^ ^
546 /// | |
547 /// / \--
548 /// / |
549 ///[CALLSEQ_START] |
550 /// ^ |
551 /// | |
552 /// [LOAD/C2Reg] |
553 /// | |
554 /// \ /
555 /// \ /
556 /// [CALL]
557 SDValue Chain = I->getOperand(0);
558 SDValue Load = I->getOperand(1);
559 if (!isCalleeLoad(Load, Chain))
560 continue;
561 MoveBelowCallSeqStart(CurDAG, Load, SDValue(I, 0), Chain);
562 ++NumLoadMoved;
563 continue;
564 }
565
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 if (!ISD::isNON_TRUNCStore(I))
567 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +0000568 SDValue Chain = I->getOperand(0);
Evan Cheng98cfaf82008-08-25 21:27:18 +0000569
Gabor Greif1c80d112008-08-28 21:40:38 +0000570 if (Chain.getNode()->getOpcode() != ISD::TokenFactor)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 continue;
572
Dan Gohman8181bd12008-07-27 21:46:04 +0000573 SDValue N1 = I->getOperand(1);
574 SDValue N2 = I->getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +0000575 if ((N1.getValueType().isFloatingPoint() &&
576 !N1.getValueType().isVector()) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 !N1.hasOneUse())
578 continue;
579
580 bool RModW = false;
Dan Gohman8181bd12008-07-27 21:46:04 +0000581 SDValue Load;
Gabor Greif1c80d112008-08-28 21:40:38 +0000582 unsigned Opcode = N1.getNode()->getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 switch (Opcode) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000584 case ISD::ADD:
585 case ISD::MUL:
586 case ISD::AND:
587 case ISD::OR:
588 case ISD::XOR:
589 case ISD::ADDC:
590 case ISD::ADDE:
591 case ISD::VECTOR_SHUFFLE: {
592 SDValue N10 = N1.getOperand(0);
593 SDValue N11 = N1.getOperand(1);
594 RModW = isRMWLoad(N10, Chain, N2, Load);
595 if (!RModW)
596 RModW = isRMWLoad(N11, Chain, N2, Load);
597 break;
598 }
599 case ISD::SUB:
600 case ISD::SHL:
601 case ISD::SRA:
602 case ISD::SRL:
603 case ISD::ROTL:
604 case ISD::ROTR:
605 case ISD::SUBC:
606 case ISD::SUBE:
607 case X86ISD::SHLD:
608 case X86ISD::SHRD: {
609 SDValue N10 = N1.getOperand(0);
610 RModW = isRMWLoad(N10, Chain, N2, Load);
611 break;
612 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 }
614
615 if (RModW) {
Dan Gohman14a66442008-08-23 02:25:05 +0000616 MoveBelowTokenFactor(CurDAG, Load, SDValue(I, 0), Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 ++NumLoadMoved;
618 }
619 }
620}
621
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000622
623/// PreprocessForFPConvert - Walk over the dag lowering fpround and fpextend
624/// nodes that target the FP stack to be store and load to the stack. This is a
625/// gross hack. We would like to simply mark these as being illegal, but when
626/// we do that, legalize produces these when it expands calls, then expands
627/// these in the same legalize pass. We would like dag combine to be able to
628/// hack on these between the call expansion and the node legalization. As such
629/// this pass basically does "really late" legalization of these inline with the
630/// X86 isel pass.
Dan Gohman14a66442008-08-23 02:25:05 +0000631void X86DAGToDAGISel::PreprocessForFPConvert() {
632 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
633 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000634 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
635 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
636 continue;
637
638 // If the source and destination are SSE registers, then this is a legal
639 // conversion that should not be lowered.
Duncan Sands92c43912008-06-06 12:08:01 +0000640 MVT SrcVT = N->getOperand(0).getValueType();
641 MVT DstVT = N->getValueType(0);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000642 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
643 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
644 if (SrcIsSSE && DstIsSSE)
645 continue;
646
Chris Lattner5d294e52008-03-09 07:05:32 +0000647 if (!SrcIsSSE && !DstIsSSE) {
648 // If this is an FPStack extension, it is a noop.
649 if (N->getOpcode() == ISD::FP_EXTEND)
650 continue;
651 // If this is a value-preserving FPStack truncation, it is a noop.
652 if (N->getConstantOperandVal(1))
653 continue;
654 }
655
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000656 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
657 // FPStack has extload and truncstore. SSE can fold direct loads into other
658 // operations. Based on this, decide what we want to do.
Duncan Sands92c43912008-06-06 12:08:01 +0000659 MVT MemVT;
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000660 if (N->getOpcode() == ISD::FP_ROUND)
661 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
662 else
663 MemVT = SrcIsSSE ? SrcVT : DstVT;
664
Dan Gohman14a66442008-08-23 02:25:05 +0000665 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000666
667 // FIXME: optimize the case where the src/dest is a load or store?
Dan Gohman14a66442008-08-23 02:25:05 +0000668 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(),
669 N->getOperand(0),
670 MemTmp, NULL, 0, MemVT);
671 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, DstVT, Store, MemTmp,
672 NULL, 0, MemVT);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000673
674 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
675 // extload we created. This will cause general havok on the dag because
676 // anything below the conversion could be folded into other existing nodes.
677 // To avoid invalidating 'I', back it up to the convert node.
678 --I;
Dan Gohman14a66442008-08-23 02:25:05 +0000679 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000680
681 // Now that we did that, the node is dead. Increment the iterator to the
682 // next node to process, then delete N.
683 ++I;
Dan Gohman14a66442008-08-23 02:25:05 +0000684 CurDAG->DeleteNode(N);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000685 }
686}
687
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
689/// when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000690void X86DAGToDAGISel::InstructionSelect() {
Evan Cheng34fd4f32008-06-30 20:45:06 +0000691 CurBB = BB; // BB can change as result of isel.
Devang Patel78eba022008-10-06 18:03:39 +0000692 const Function *F = CurDAG->getMachineFunction().getFunction();
693 OptForSize = F->hasFnAttr(Attribute::OptimizeForSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694
Evan Cheng34fd4f32008-06-30 20:45:06 +0000695 DEBUG(BB->dump());
Dan Gohmana29efcf2008-08-13 19:55:00 +0000696 if (!Fast)
Dan Gohman14a66442008-08-23 02:25:05 +0000697 PreprocessForRMW();
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000698
699 // FIXME: This should only happen when not -fast.
Dan Gohman14a66442008-08-23 02:25:05 +0000700 PreprocessForFPConvert();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701
702 // Codegen the basic block.
703#ifndef NDEBUG
704 DOUT << "===== Instruction selection begins:\n";
705 Indent = 0;
706#endif
David Greene932618b2008-10-27 21:56:29 +0000707 SelectRoot(*CurDAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708#ifndef NDEBUG
709 DOUT << "===== Instruction selection ends:\n";
710#endif
711
Dan Gohman14a66442008-08-23 02:25:05 +0000712 CurDAG->RemoveDeadNodes();
Evan Cheng34fd4f32008-06-30 20:45:06 +0000713}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000715/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
716/// the main function.
717void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
718 MachineFrameInfo *MFI) {
719 const TargetInstrInfo *TII = TM.getInstrInfo();
720 if (Subtarget->isTargetCygMing())
721 BuildMI(BB, TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
722}
723
724void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
725 // If this is main, emit special code for main.
726 MachineBasicBlock *BB = MF.begin();
727 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
728 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
729}
730
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731/// MatchAddress - Add the specified node to the specified addressing mode,
732/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner7f06edd2007-12-08 07:22:58 +0000733/// addressing mode.
Dan Gohman8181bd12008-07-27 21:46:04 +0000734bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 bool isRoot, unsigned Depth) {
Dan Gohman36322c72008-10-18 02:06:02 +0000736 bool is64Bit = Subtarget->is64Bit();
Evan Cheng7f250d62008-09-24 00:05:32 +0000737 DOUT << "MatchAddress: "; DEBUG(AM.dump());
Dan Gohmana60c1b32007-08-13 20:03:06 +0000738 // Limit recursion.
739 if (Depth > 5)
740 return MatchAddressBase(N, AM, isRoot, Depth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741
742 // RIP relative addressing: %rip + 32-bit displacement!
743 if (AM.isRIPRel) {
744 if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) {
Dan Gohman0bd76b72008-11-11 15:52:29 +0000745 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Dan Gohman36322c72008-10-18 02:06:02 +0000746 if (!is64Bit || isInt32(AM.Disp + Val)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 AM.Disp += Val;
748 return false;
749 }
750 }
751 return true;
752 }
753
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 switch (N.getOpcode()) {
755 default: break;
756 case ISD::Constant: {
Dan Gohman0bd76b72008-11-11 15:52:29 +0000757 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Dan Gohman36322c72008-10-18 02:06:02 +0000758 if (!is64Bit || isInt32(AM.Disp + Val)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 AM.Disp += Val;
760 return false;
761 }
762 break;
763 }
764
765 case X86ISD::Wrapper: {
Dan Gohman36322c72008-10-18 02:06:02 +0000766 DOUT << "Wrapper: 64bit " << is64Bit;
767 DOUT << " AM "; DEBUG(AM.dump()); DOUT << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 // Under X86-64 non-small code model, GV (and friends) are 64-bits.
Evan Cheng3b5a1272008-02-07 08:53:49 +0000769 // Also, base and index reg must be 0 in order to use rip as base.
770 if (is64Bit && (TM.getCodeModel() != CodeModel::Small ||
Gabor Greif1c80d112008-08-28 21:40:38 +0000771 AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 break;
773 if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1)
774 break;
775 // If value is available in a register both base and index components have
776 // been picked, we can't fit the result available in the register in the
777 // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement.
Dan Gohmancc3df852008-11-05 04:14:16 +0000778 {
Dan Gohman8181bd12008-07-27 21:46:04 +0000779 SDValue N0 = N.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Dan Gohman0bd76b72008-11-11 15:52:29 +0000781 uint64_t Offset = G->getOffset();
782 if (!is64Bit || isInt32(AM.Disp + Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +0000783 GlobalValue *GV = G->getGlobal();
784 AM.GV = GV;
Dan Gohman0bd76b72008-11-11 15:52:29 +0000785 AM.Disp += Offset;
Dan Gohman36322c72008-10-18 02:06:02 +0000786 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
787 return false;
788 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Dan Gohman0bd76b72008-11-11 15:52:29 +0000790 uint64_t Offset = CP->getOffset();
791 if (!is64Bit || isInt32(AM.Disp + Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +0000792 AM.CP = CP->getConstVal();
793 AM.Align = CP->getAlignment();
Dan Gohman0bd76b72008-11-11 15:52:29 +0000794 AM.Disp += Offset;
Dan Gohman36322c72008-10-18 02:06:02 +0000795 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
796 return false;
797 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000798 } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000799 AM.ES = S->getSymbol();
Dan Gohmanc6413362008-09-26 19:15:30 +0000800 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000801 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000803 AM.JT = J->getIndex();
Dan Gohmanc6413362008-09-26 19:15:30 +0000804 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000805 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 }
807 }
808 break;
809 }
810
811 case ISD::FrameIndex:
Gabor Greife9f7f582008-08-31 15:37:04 +0000812 if (AM.BaseType == X86ISelAddressMode::RegBase
813 && AM.Base.Reg.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
815 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
816 return false;
817 }
818 break;
819
820 case ISD::SHL:
Dan Gohmancc3df852008-11-05 04:14:16 +0000821 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1 || AM.isRIPRel)
Chris Lattner7f06edd2007-12-08 07:22:58 +0000822 break;
823
Gabor Greife9f7f582008-08-31 15:37:04 +0000824 if (ConstantSDNode
825 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000826 unsigned Val = CN->getZExtValue();
Chris Lattner7f06edd2007-12-08 07:22:58 +0000827 if (Val == 1 || Val == 2 || Val == 3) {
828 AM.Scale = 1 << Val;
Gabor Greif1c80d112008-08-28 21:40:38 +0000829 SDValue ShVal = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830
Chris Lattner7f06edd2007-12-08 07:22:58 +0000831 // Okay, we know that we have a scale by now. However, if the scaled
832 // value is an add of something and a constant, we can fold the
833 // constant into the disp field here.
Gabor Greif1c80d112008-08-28 21:40:38 +0000834 if (ShVal.getNode()->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
835 isa<ConstantSDNode>(ShVal.getNode()->getOperand(1))) {
836 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner7f06edd2007-12-08 07:22:58 +0000837 ConstantSDNode *AddVal =
Gabor Greif1c80d112008-08-28 21:40:38 +0000838 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Evan Cheng2ed6f342009-01-17 07:09:27 +0000839 uint64_t Disp = AM.Disp + (AddVal->getSExtValue() << Val);
Dan Gohman36322c72008-10-18 02:06:02 +0000840 if (!is64Bit || isInt32(Disp))
Chris Lattner7f06edd2007-12-08 07:22:58 +0000841 AM.Disp = Disp;
842 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 AM.IndexReg = ShVal;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000844 } else {
845 AM.IndexReg = ShVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 }
Chris Lattner7f06edd2007-12-08 07:22:58 +0000847 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 }
849 break;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000850 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851
Dan Gohman35b99222007-10-22 20:22:24 +0000852 case ISD::SMUL_LOHI:
853 case ISD::UMUL_LOHI:
854 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif46bf5472008-08-26 22:36:50 +0000855 if (N.getResNo() != 0) break;
Dan Gohman35b99222007-10-22 20:22:24 +0000856 // FALL THROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 case ISD::MUL:
858 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmancc3df852008-11-05 04:14:16 +0000859 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000860 AM.Base.Reg.getNode() == 0 &&
861 AM.IndexReg.getNode() == 0 &&
Evan Cheng3b5a1272008-02-07 08:53:49 +0000862 !AM.isRIPRel) {
Gabor Greife9f7f582008-08-31 15:37:04 +0000863 if (ConstantSDNode
864 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000865 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
866 CN->getZExtValue() == 9) {
867 AM.Scale = unsigned(CN->getZExtValue())-1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Gabor Greif1c80d112008-08-28 21:40:38 +0000869 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000870 SDValue Reg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871
872 // Okay, we know that we have a scale by now. However, if the scaled
873 // value is an add of something and a constant, we can fold the
874 // constant into the disp field here.
Gabor Greif1c80d112008-08-28 21:40:38 +0000875 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
876 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
877 Reg = MulVal.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 ConstantSDNode *AddVal =
Gabor Greif1c80d112008-08-28 21:40:38 +0000879 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Evan Cheng2ed6f342009-01-17 07:09:27 +0000880 uint64_t Disp = AM.Disp + AddVal->getSExtValue() *
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000881 CN->getZExtValue();
Dan Gohman36322c72008-10-18 02:06:02 +0000882 if (!is64Bit || isInt32(Disp))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 AM.Disp = Disp;
884 else
Gabor Greif1c80d112008-08-28 21:40:38 +0000885 Reg = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 } else {
Gabor Greif1c80d112008-08-28 21:40:38 +0000887 Reg = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 }
889
890 AM.IndexReg = AM.Base.Reg = Reg;
891 return false;
892 }
893 }
894 break;
895
Evan Cheng2ed6f342009-01-17 07:09:27 +0000896 case ISD::ADD: {
897 X86ISelAddressMode Backup = AM;
898 if (!MatchAddress(N.getNode()->getOperand(0), AM, false, Depth+1) &&
899 !MatchAddress(N.getNode()->getOperand(1), AM, false, Depth+1))
900 return false;
901 AM = Backup;
902 if (!MatchAddress(N.getNode()->getOperand(1), AM, false, Depth+1) &&
903 !MatchAddress(N.getNode()->getOperand(0), AM, false, Depth+1))
904 return false;
905 AM = Backup;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 break;
Evan Cheng2ed6f342009-01-17 07:09:27 +0000907 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908
909 case ISD::OR:
910 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner7f06edd2007-12-08 07:22:58 +0000911 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
912 X86ISelAddressMode Backup = AM;
Dan Gohman0bd76b72008-11-11 15:52:29 +0000913 uint64_t Offset = CN->getSExtValue();
Chris Lattner7f06edd2007-12-08 07:22:58 +0000914 // Start with the LHS as an addr mode.
915 if (!MatchAddress(N.getOperand(0), AM, false) &&
916 // Address could not have picked a GV address for the displacement.
917 AM.GV == NULL &&
918 // On x86-64, the resultant disp must fit in 32-bits.
Dan Gohman0bd76b72008-11-11 15:52:29 +0000919 (!is64Bit || isInt32(AM.Disp + Offset)) &&
Chris Lattner7f06edd2007-12-08 07:22:58 +0000920 // Check to see if the LHS & C is zero.
Dan Gohman07961cd2008-02-25 21:11:39 +0000921 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
Dan Gohman0bd76b72008-11-11 15:52:29 +0000922 AM.Disp += Offset;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000923 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 }
Chris Lattner7f06edd2007-12-08 07:22:58 +0000925 AM = Backup;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 }
927 break;
Evan Chengf2abee72007-12-13 00:43:27 +0000928
929 case ISD::AND: {
930 // Handle "(x << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
931 // allows us to fold the shift into this addressing mode.
Dan Gohman8181bd12008-07-27 21:46:04 +0000932 SDValue Shift = N.getOperand(0);
Evan Chengf2abee72007-12-13 00:43:27 +0000933 if (Shift.getOpcode() != ISD::SHL) break;
Dan Gohmancc3df852008-11-05 04:14:16 +0000934
Evan Chengf2abee72007-12-13 00:43:27 +0000935 // Scale must not be used already.
Gabor Greif1c80d112008-08-28 21:40:38 +0000936 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Cheng3b5a1272008-02-07 08:53:49 +0000937
938 // Not when RIP is used as the base.
939 if (AM.isRIPRel) break;
Evan Chengf2abee72007-12-13 00:43:27 +0000940
941 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
942 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
943 if (!C1 || !C2) break;
944
945 // Not likely to be profitable if either the AND or SHIFT node has more
946 // than one use (unless all uses are for address computation). Besides,
947 // isel mechanism requires their node ids to be reused.
948 if (!N.hasOneUse() || !Shift.hasOneUse())
949 break;
950
951 // Verify that the shift amount is something we can fold.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000952 unsigned ShiftCst = C1->getZExtValue();
Evan Chengf2abee72007-12-13 00:43:27 +0000953 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
954 break;
955
956 // Get the new AND mask, this folds to a constant.
Dan Gohmancc3df852008-11-05 04:14:16 +0000957 SDValue X = Shift.getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, N.getValueType(),
Evan Cheng07d091a2008-10-14 17:15:39 +0000959 SDValue(C2, 0), SDValue(C1, 0));
Dan Gohmancc3df852008-11-05 04:14:16 +0000960 SDValue NewAND = CurDAG->getNode(ISD::AND, N.getValueType(), X, NewANDMask);
Dan Gohman3666f472008-10-13 20:52:04 +0000961 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, N.getValueType(),
962 NewAND, SDValue(C1, 0));
Dan Gohmancc3df852008-11-05 04:14:16 +0000963
964 // Insert the new nodes into the topological ordering.
965 if (C1->getNodeId() > X.getNode()->getNodeId()) {
966 CurDAG->RepositionNode(X.getNode(), C1);
967 C1->setNodeId(X.getNode()->getNodeId());
968 }
969 if (NewANDMask.getNode()->getNodeId() == -1 ||
970 NewANDMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
971 CurDAG->RepositionNode(X.getNode(), NewANDMask.getNode());
972 NewANDMask.getNode()->setNodeId(X.getNode()->getNodeId());
973 }
974 if (NewAND.getNode()->getNodeId() == -1 ||
975 NewAND.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
976 CurDAG->RepositionNode(Shift.getNode(), NewAND.getNode());
977 NewAND.getNode()->setNodeId(Shift.getNode()->getNodeId());
978 }
979 if (NewSHIFT.getNode()->getNodeId() == -1 ||
980 NewSHIFT.getNode()->getNodeId() > N.getNode()->getNodeId()) {
981 CurDAG->RepositionNode(N.getNode(), NewSHIFT.getNode());
982 NewSHIFT.getNode()->setNodeId(N.getNode()->getNodeId());
983 }
984
Dan Gohman3666f472008-10-13 20:52:04 +0000985 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Chengf2abee72007-12-13 00:43:27 +0000986
987 AM.Scale = 1 << ShiftCst;
988 AM.IndexReg = NewAND;
989 return false;
990 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 }
992
Dan Gohmana60c1b32007-08-13 20:03:06 +0000993 return MatchAddressBase(N, AM, isRoot, Depth);
994}
995
996/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
997/// specified addressing mode without any further recursion.
Dan Gohman8181bd12008-07-27 21:46:04 +0000998bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM,
Dan Gohmana60c1b32007-08-13 20:03:06 +0000999 bool isRoot, unsigned Depth) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 // Is the base register already occupied?
Gabor Greif1c80d112008-08-28 21:40:38 +00001001 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 // If so, check to see if the scale index register is set.
Gabor Greif1c80d112008-08-28 21:40:38 +00001003 if (AM.IndexReg.getNode() == 0 && !AM.isRIPRel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 AM.IndexReg = N;
1005 AM.Scale = 1;
1006 return false;
1007 }
1008
1009 // Otherwise, we cannot select it.
1010 return true;
1011 }
1012
1013 // Default, generate it as a register.
1014 AM.BaseType = X86ISelAddressMode::RegBase;
1015 AM.Base.Reg = N;
1016 return false;
1017}
1018
1019/// SelectAddr - returns true if it is able pattern match an addressing mode.
1020/// It returns the operands which make up the maximal addressing mode it can
1021/// match by reference.
Dan Gohman8181bd12008-07-27 21:46:04 +00001022bool X86DAGToDAGISel::SelectAddr(SDValue Op, SDValue N, SDValue &Base,
1023 SDValue &Scale, SDValue &Index,
1024 SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 X86ISelAddressMode AM;
1026 if (MatchAddress(N, AM))
1027 return false;
1028
Duncan Sands92c43912008-06-06 12:08:01 +00001029 MVT VT = N.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001031 if (!AM.Base.Reg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 AM.Base.Reg = CurDAG->getRegister(0, VT);
1033 }
1034
Gabor Greif1c80d112008-08-28 21:40:38 +00001035 if (!AM.IndexReg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 AM.IndexReg = CurDAG->getRegister(0, VT);
1037
1038 getAddressOperands(AM, Base, Scale, Index, Disp);
1039 return true;
1040}
1041
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1043/// match a load whose top elements are either undef or zeros. The load flavor
1044/// is derived from the type of N, which is either v4f32 or v2f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00001045bool X86DAGToDAGISel::SelectScalarSSELoad(SDValue Op, SDValue Pred,
1046 SDValue N, SDValue &Base,
1047 SDValue &Scale, SDValue &Index,
1048 SDValue &Disp, SDValue &InChain,
1049 SDValue &OutChain) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
1051 InChain = N.getOperand(0).getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001052 if (ISD::isNON_EXTLoad(InChain.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 InChain.getValue(0).hasOneUse() &&
1054 N.hasOneUse() &&
Evan Cheng5a424552008-11-27 00:49:46 +00001055 IsLegalAndProfitableToFold(N.getNode(), Pred.getNode(), Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 LoadSDNode *LD = cast<LoadSDNode>(InChain);
1057 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
1058 return false;
1059 OutChain = LD->getChain();
1060 return true;
1061 }
1062 }
1063
1064 // Also handle the case where we explicitly require zeros in the top
1065 // elements. This is a vector shuffle from the zero vector.
Gabor Greif1c80d112008-08-28 21:40:38 +00001066 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattnere6aa3862007-11-25 00:24:49 +00001067 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng40ee6e52008-05-08 00:57:18 +00001068 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001069 N.getOperand(0).getNode()->hasOneUse() &&
1070 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00001071 N.getOperand(0).getOperand(0).hasOneUse()) {
1072 // Okay, this is a zero extending load. Fold it.
1073 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
1074 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
1075 return false;
1076 OutChain = LD->getChain();
Dan Gohman8181bd12008-07-27 21:46:04 +00001077 InChain = SDValue(LD, 1);
Evan Cheng40ee6e52008-05-08 00:57:18 +00001078 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 }
1080 return false;
1081}
1082
1083
1084/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1085/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00001086bool X86DAGToDAGISel::SelectLEAAddr(SDValue Op, SDValue N,
1087 SDValue &Base, SDValue &Scale,
1088 SDValue &Index, SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 X86ISelAddressMode AM;
1090 if (MatchAddress(N, AM))
1091 return false;
1092
Duncan Sands92c43912008-06-06 12:08:01 +00001093 MVT VT = N.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 unsigned Complexity = 0;
1095 if (AM.BaseType == X86ISelAddressMode::RegBase)
Gabor Greif1c80d112008-08-28 21:40:38 +00001096 if (AM.Base.Reg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 Complexity = 1;
1098 else
1099 AM.Base.Reg = CurDAG->getRegister(0, VT);
1100 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1101 Complexity = 4;
1102
Gabor Greif1c80d112008-08-28 21:40:38 +00001103 if (AM.IndexReg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 Complexity++;
1105 else
1106 AM.IndexReg = CurDAG->getRegister(0, VT);
1107
1108 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1109 // a simple shift.
1110 if (AM.Scale > 1)
1111 Complexity++;
1112
1113 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1114 // to a LEA. This is determined with some expermentation but is by no means
1115 // optimal (especially for code size consideration). LEA is nice because of
1116 // its three-address nature. Tweak the cost function again when we can run
1117 // convertToThreeAddress() at register allocation time.
1118 if (AM.GV || AM.CP || AM.ES || AM.JT != -1) {
1119 // For X86-64, we should always use lea to materialize RIP relative
1120 // addresses.
1121 if (Subtarget->is64Bit())
1122 Complexity = 4;
1123 else
1124 Complexity += 2;
1125 }
1126
Gabor Greif1c80d112008-08-28 21:40:38 +00001127 if (AM.Disp && (AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128 Complexity++;
1129
1130 if (Complexity > 2) {
1131 getAddressOperands(AM, Base, Scale, Index, Disp);
1132 return true;
1133 }
1134 return false;
1135}
1136
Dan Gohman8181bd12008-07-27 21:46:04 +00001137bool X86DAGToDAGISel::TryFoldLoad(SDValue P, SDValue N,
1138 SDValue &Base, SDValue &Scale,
1139 SDValue &Index, SDValue &Disp) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001140 if (ISD::isNON_EXTLoad(N.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 N.hasOneUse() &&
Evan Cheng5a424552008-11-27 00:49:46 +00001142 IsLegalAndProfitableToFold(N.getNode(), P.getNode(), P.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp);
1144 return false;
1145}
1146
Dan Gohmanb60482f2008-09-23 18:22:58 +00001147/// getGlobalBaseReg - Return an SDNode that returns the value of
1148/// the global base register. Output instructions required to
1149/// initialize the global base register, if necessary.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150///
1151SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman882ab732008-09-30 00:58:23 +00001152 MachineFunction *MF = CurBB->getParent();
1153 unsigned GlobalBaseReg = TM.getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greif1c80d112008-08-28 21:40:38 +00001154 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155}
1156
1157static SDNode *FindCallStartFromCall(SDNode *Node) {
1158 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
1159 assert(Node->getOperand(0).getValueType() == MVT::Other &&
1160 "Node doesn't have a token chain argument!");
Gabor Greif1c80d112008-08-28 21:40:38 +00001161 return FindCallStartFromCall(Node->getOperand(0).getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162}
1163
Dan Gohmandd612bb2008-08-20 21:27:32 +00001164/// getTruncateTo8Bit - return an SDNode that implements a subreg based
1165/// truncate of the specified operand to i8. This can be done with tablegen,
1166/// except that this code uses MVT::Flag in a tricky way that happens to
1167/// improve scheduling in some cases.
1168SDNode *X86DAGToDAGISel::getTruncateTo8Bit(SDValue N0) {
1169 assert(!Subtarget->is64Bit() &&
1170 "getTruncateTo8Bit is only needed on x86-32!");
1171 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1172
1173 // Ensure that the source register has an 8-bit subreg on 32-bit targets
1174 unsigned Opc;
1175 MVT N0VT = N0.getValueType();
1176 switch (N0VT.getSimpleVT()) {
1177 default: assert(0 && "Unknown truncate!");
1178 case MVT::i16:
1179 Opc = X86::MOV16to16_;
1180 break;
1181 case MVT::i32:
1182 Opc = X86::MOV32to32_;
1183 break;
1184 }
1185
1186 // The use of MVT::Flag here is not strictly accurate, but it helps
1187 // scheduling in some cases.
1188 N0 = SDValue(CurDAG->getTargetNode(Opc, N0VT, MVT::Flag, N0), 0);
1189 return CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1190 MVT::i8, N0, SRIdx, N0.getValue(1));
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001191}
1192
Dale Johannesenf160d802008-10-02 18:53:47 +00001193SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1194 SDValue Chain = Node->getOperand(0);
1195 SDValue In1 = Node->getOperand(1);
1196 SDValue In2L = Node->getOperand(2);
1197 SDValue In2H = Node->getOperand(3);
1198 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
1199 if (!SelectAddr(In1, In1, Tmp0, Tmp1, Tmp2, Tmp3))
1200 return NULL;
Dale Johannesen44eb5372008-10-03 19:41:08 +00001201 SDValue LSI = Node->getOperand(4); // MemOperand
Dale Johannesenf160d802008-10-02 18:53:47 +00001202 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, In2L, In2H, LSI, Chain };
1203 return CurDAG->getTargetNode(Opc, MVT::i32, MVT::i32, MVT::Other, Ops, 8);
1204}
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001205
Dan Gohman8181bd12008-07-27 21:46:04 +00001206SDNode *X86DAGToDAGISel::Select(SDValue N) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001207 SDNode *Node = N.getNode();
Duncan Sands92c43912008-06-06 12:08:01 +00001208 MVT NVT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 unsigned Opc, MOpc;
1210 unsigned Opcode = Node->getOpcode();
1211
1212#ifndef NDEBUG
1213 DOUT << std::string(Indent, ' ') << "Selecting: ";
1214 DEBUG(Node->dump(CurDAG));
1215 DOUT << "\n";
1216 Indent += 2;
1217#endif
1218
Dan Gohmanbd68c792008-07-17 19:10:17 +00001219 if (Node->isMachineOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220#ifndef NDEBUG
1221 DOUT << std::string(Indent-2, ' ') << "== ";
1222 DEBUG(Node->dump(CurDAG));
1223 DOUT << "\n";
1224 Indent -= 2;
1225#endif
1226 return NULL; // Already selected.
1227 }
1228
1229 switch (Opcode) {
1230 default: break;
1231 case X86ISD::GlobalBaseReg:
1232 return getGlobalBaseReg();
1233
Dale Johannesenf160d802008-10-02 18:53:47 +00001234 case X86ISD::ATOMOR64_DAG:
1235 return SelectAtomic64(Node, X86::ATOMOR6432);
1236 case X86ISD::ATOMXOR64_DAG:
1237 return SelectAtomic64(Node, X86::ATOMXOR6432);
1238 case X86ISD::ATOMADD64_DAG:
1239 return SelectAtomic64(Node, X86::ATOMADD6432);
1240 case X86ISD::ATOMSUB64_DAG:
1241 return SelectAtomic64(Node, X86::ATOMSUB6432);
1242 case X86ISD::ATOMNAND64_DAG:
1243 return SelectAtomic64(Node, X86::ATOMNAND6432);
1244 case X86ISD::ATOMAND64_DAG:
1245 return SelectAtomic64(Node, X86::ATOMAND6432);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00001246 case X86ISD::ATOMSWAP64_DAG:
1247 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesenf160d802008-10-02 18:53:47 +00001248
Dan Gohman5a199552007-10-08 18:33:35 +00001249 case ISD::SMUL_LOHI:
1250 case ISD::UMUL_LOHI: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001251 SDValue N0 = Node->getOperand(0);
1252 SDValue N1 = Node->getOperand(1);
Dan Gohman5a199552007-10-08 18:33:35 +00001253
Dan Gohman5a199552007-10-08 18:33:35 +00001254 bool isSigned = Opcode == ISD::SMUL_LOHI;
1255 if (!isSigned)
Duncan Sands92c43912008-06-06 12:08:01 +00001256 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257 default: assert(0 && "Unsupported VT!");
1258 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1259 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1260 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1261 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
1262 }
1263 else
Duncan Sands92c43912008-06-06 12:08:01 +00001264 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265 default: assert(0 && "Unsupported VT!");
1266 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1267 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1268 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1269 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
1270 }
1271
1272 unsigned LoReg, HiReg;
Duncan Sands92c43912008-06-06 12:08:01 +00001273 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 default: assert(0 && "Unsupported VT!");
1275 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1276 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1277 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1278 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
1279 }
1280
Dan Gohman8181bd12008-07-27 21:46:04 +00001281 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng508fe8b2007-08-02 05:48:35 +00001282 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Dan Gohman5a199552007-10-08 18:33:35 +00001283 // multiplty is commmutative
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 if (!foldedLoad) {
1285 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng508fe8b2007-08-02 05:48:35 +00001286 if (foldedLoad)
1287 std::swap(N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 }
1289
Dan Gohman8181bd12008-07-27 21:46:04 +00001290 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg,
1291 N0, SDValue()).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292
1293 if (foldedLoad) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001294 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 SDNode *CNode =
1296 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Dan Gohman8181bd12008-07-27 21:46:04 +00001297 InFlag = SDValue(CNode, 1);
Dan Gohman5a199552007-10-08 18:33:35 +00001298 // Update the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00001299 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001302 SDValue(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303 }
1304
Dan Gohman5a199552007-10-08 18:33:35 +00001305 // Copy the low half of the result, if it is needed.
1306 if (!N.getValue(0).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001307 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Dan Gohman5a199552007-10-08 18:33:35 +00001308 LoReg, NVT, InFlag);
1309 InFlag = Result.getValue(2);
1310 ReplaceUses(N.getValue(0), Result);
1311#ifndef NDEBUG
1312 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001313 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman5a199552007-10-08 18:33:35 +00001314 DOUT << "\n";
1315#endif
Evan Cheng6f0f0dd2007-08-09 21:59:35 +00001316 }
Dan Gohman5a199552007-10-08 18:33:35 +00001317 // Copy the high half of the result, if it is needed.
1318 if (!N.getValue(1).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001319 SDValue Result;
Dan Gohman5a199552007-10-08 18:33:35 +00001320 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1321 // Prevent use of AH in a REX instruction by referencing AX instead.
1322 // Shift it down 8 bits.
1323 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1324 X86::AX, MVT::i16, InFlag);
1325 InFlag = Result.getValue(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00001326 Result = SDValue(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
Gabor Greife9f7f582008-08-31 15:37:04 +00001327 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00001328 // Then truncate it down to i8.
Dan Gohman8181bd12008-07-27 21:46:04 +00001329 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1330 Result = SDValue(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
Dan Gohman5a199552007-10-08 18:33:35 +00001331 MVT::i8, Result, SRIdx), 0);
1332 } else {
1333 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1334 HiReg, NVT, InFlag);
1335 InFlag = Result.getValue(2);
1336 }
1337 ReplaceUses(N.getValue(1), Result);
1338#ifndef NDEBUG
1339 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001340 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman5a199552007-10-08 18:33:35 +00001341 DOUT << "\n";
1342#endif
1343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344
1345#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 Indent -= 2;
1347#endif
Dan Gohman5a199552007-10-08 18:33:35 +00001348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 return NULL;
1350 }
1351
Dan Gohman5a199552007-10-08 18:33:35 +00001352 case ISD::SDIVREM:
1353 case ISD::UDIVREM: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001354 SDValue N0 = Node->getOperand(0);
1355 SDValue N1 = Node->getOperand(1);
Dan Gohman5a199552007-10-08 18:33:35 +00001356
1357 bool isSigned = Opcode == ISD::SDIVREM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 if (!isSigned)
Duncan Sands92c43912008-06-06 12:08:01 +00001359 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360 default: assert(0 && "Unsupported VT!");
1361 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1362 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1363 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1364 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
1365 }
1366 else
Duncan Sands92c43912008-06-06 12:08:01 +00001367 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368 default: assert(0 && "Unsupported VT!");
1369 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1370 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1371 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1372 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
1373 }
1374
1375 unsigned LoReg, HiReg;
1376 unsigned ClrOpcode, SExtOpcode;
Duncan Sands92c43912008-06-06 12:08:01 +00001377 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 default: assert(0 && "Unsupported VT!");
1379 case MVT::i8:
1380 LoReg = X86::AL; HiReg = X86::AH;
1381 ClrOpcode = 0;
1382 SExtOpcode = X86::CBW;
1383 break;
1384 case MVT::i16:
1385 LoReg = X86::AX; HiReg = X86::DX;
1386 ClrOpcode = X86::MOV16r0;
1387 SExtOpcode = X86::CWD;
1388 break;
1389 case MVT::i32:
1390 LoReg = X86::EAX; HiReg = X86::EDX;
1391 ClrOpcode = X86::MOV32r0;
1392 SExtOpcode = X86::CDQ;
1393 break;
1394 case MVT::i64:
1395 LoReg = X86::RAX; HiReg = X86::RDX;
1396 ClrOpcode = X86::MOV64r0;
1397 SExtOpcode = X86::CQO;
1398 break;
1399 }
1400
Dan Gohman8181bd12008-07-27 21:46:04 +00001401 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
Dan Gohman5a199552007-10-08 18:33:35 +00001402 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Dan Gohman7bbd9202009-01-21 14:50:16 +00001403 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman5a199552007-10-08 18:33:35 +00001404
Dan Gohman8181bd12008-07-27 21:46:04 +00001405 SDValue InFlag;
Dan Gohman7bbd9202009-01-21 14:50:16 +00001406 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 // Special case for div8, just use a move with zero extension to AX to
1408 // clear the upper 8 bits (AH).
Dan Gohman8181bd12008-07-27 21:46:04 +00001409 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001411 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 Move =
Dan Gohman8181bd12008-07-27 21:46:04 +00001413 SDValue(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 Ops, 5), 0);
1415 Chain = Move.getValue(1);
1416 ReplaceUses(N0.getValue(1), Chain);
1417 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418 Move =
Dan Gohman8181bd12008-07-27 21:46:04 +00001419 SDValue(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 Chain = CurDAG->getEntryNode();
1421 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001422 Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423 InFlag = Chain.getValue(1);
1424 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425 InFlag =
Dan Gohman5a199552007-10-08 18:33:35 +00001426 CurDAG->getCopyToReg(CurDAG->getEntryNode(),
Dan Gohman8181bd12008-07-27 21:46:04 +00001427 LoReg, N0, SDValue()).getValue(1);
Dan Gohman7bbd9202009-01-21 14:50:16 +00001428 if (isSigned && !signBitIsZero) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 // Sign extend the low part into the high part.
1430 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001431 SDValue(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432 } else {
1433 // Zero out the high part, effectively zero extending the input.
Dan Gohman8181bd12008-07-27 21:46:04 +00001434 SDValue ClrNode = SDValue(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00001435 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg,
1436 ClrNode, InFlag).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 }
1438 }
1439
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 if (foldedLoad) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001441 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442 SDNode *CNode =
1443 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Dan Gohman8181bd12008-07-27 21:46:04 +00001444 InFlag = SDValue(CNode, 1);
Dan Gohman5a199552007-10-08 18:33:35 +00001445 // Update the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00001446 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001449 SDValue(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 }
1451
Dan Gohman242a5ba2007-09-25 18:23:27 +00001452 // Copy the division (low) result, if it is needed.
1453 if (!N.getValue(0).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001454 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Dan Gohman5a199552007-10-08 18:33:35 +00001455 LoReg, NVT, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001456 InFlag = Result.getValue(2);
1457 ReplaceUses(N.getValue(0), Result);
1458#ifndef NDEBUG
1459 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001460 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman242a5ba2007-09-25 18:23:27 +00001461 DOUT << "\n";
1462#endif
Evan Cheng6f0f0dd2007-08-09 21:59:35 +00001463 }
Dan Gohman242a5ba2007-09-25 18:23:27 +00001464 // Copy the remainder (high) result, if it is needed.
1465 if (!N.getValue(1).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001466 SDValue Result;
Dan Gohman242a5ba2007-09-25 18:23:27 +00001467 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1468 // Prevent use of AH in a REX instruction by referencing AX instead.
1469 // Shift it down 8 bits.
Dan Gohman5a199552007-10-08 18:33:35 +00001470 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1471 X86::AX, MVT::i16, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001472 InFlag = Result.getValue(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00001473 Result = SDValue(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
Gabor Greife9f7f582008-08-31 15:37:04 +00001474 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001475 // Then truncate it down to i8.
Dan Gohman8181bd12008-07-27 21:46:04 +00001476 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1477 Result = SDValue(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
Dan Gohman242a5ba2007-09-25 18:23:27 +00001478 MVT::i8, Result, SRIdx), 0);
1479 } else {
Dan Gohman5a199552007-10-08 18:33:35 +00001480 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1481 HiReg, NVT, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001482 InFlag = Result.getValue(2);
1483 }
1484 ReplaceUses(N.getValue(1), Result);
1485#ifndef NDEBUG
1486 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001487 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman242a5ba2007-09-25 18:23:27 +00001488 DOUT << "\n";
1489#endif
1490 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491
1492#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 Indent -= 2;
1494#endif
1495
1496 return NULL;
1497 }
Christopher Lamb422213d2007-08-10 22:22:41 +00001498
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001499 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands92c43912008-06-06 12:08:01 +00001500 MVT SVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohmandd612bb2008-08-20 21:27:32 +00001501 if (SVT == MVT::i8 && !Subtarget->is64Bit()) {
1502 SDValue N0 = Node->getOperand(0);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001503
Dan Gohmandd612bb2008-08-20 21:27:32 +00001504 SDValue TruncOp = SDValue(getTruncateTo8Bit(N0), 0);
1505 unsigned Opc = 0;
1506 switch (NVT.getSimpleVT()) {
1507 default: assert(0 && "Unknown sign_extend_inreg!");
1508 case MVT::i16:
1509 Opc = X86::MOVSX16rr8;
1510 break;
1511 case MVT::i32:
1512 Opc = X86::MOVSX32rr8;
1513 break;
1514 }
1515
1516 SDNode *ResNode = CurDAG->getTargetNode(Opc, NVT, TruncOp);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001517
1518#ifndef NDEBUG
Dan Gohmandd612bb2008-08-20 21:27:32 +00001519 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001520 DEBUG(TruncOp.getNode()->dump(CurDAG));
Dan Gohmandd612bb2008-08-20 21:27:32 +00001521 DOUT << "\n";
1522 DOUT << std::string(Indent-2, ' ') << "=> ";
1523 DEBUG(ResNode->dump(CurDAG));
1524 DOUT << "\n";
1525 Indent -= 2;
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001526#endif
Dan Gohmandd612bb2008-08-20 21:27:32 +00001527 return ResNode;
1528 }
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001529 break;
1530 }
1531
1532 case ISD::TRUNCATE: {
Dan Gohmandd612bb2008-08-20 21:27:32 +00001533 if (NVT == MVT::i8 && !Subtarget->is64Bit()) {
1534 SDValue Input = Node->getOperand(0);
Dan Gohmandd612bb2008-08-20 21:27:32 +00001535 SDNode *ResNode = getTruncateTo8Bit(Input);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001536
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537#ifndef NDEBUG
1538 DOUT << std::string(Indent-2, ' ') << "=> ";
1539 DEBUG(ResNode->dump(CurDAG));
1540 DOUT << "\n";
1541 Indent -= 2;
1542#endif
Dan Gohmandd612bb2008-08-20 21:27:32 +00001543 return ResNode;
1544 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545 break;
1546 }
Evan Chengd4cebcd2008-06-17 02:01:22 +00001547
1548 case ISD::DECLARE: {
1549 // Handle DECLARE nodes here because the second operand may have been
1550 // wrapped in X86ISD::Wrapper.
Dan Gohman8181bd12008-07-27 21:46:04 +00001551 SDValue Chain = Node->getOperand(0);
1552 SDValue N1 = Node->getOperand(1);
1553 SDValue N2 = Node->getOperand(2);
Evan Cheng417bc002008-12-10 21:49:05 +00001554 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
1555 if (!FINode)
Evan Cheng651e1442008-06-18 02:48:27 +00001556 break;
Evan Cheng651e1442008-06-18 02:48:27 +00001557 if (N2.getOpcode() == ISD::ADD &&
1558 N2.getOperand(0).getOpcode() == X86ISD::GlobalBaseReg)
1559 N2 = N2.getOperand(1);
Evan Cheng417bc002008-12-10 21:49:05 +00001560 if (N2.getOpcode() != X86ISD::Wrapper)
1561 break;
Evan Chengf3ecd1a2009-01-10 03:33:22 +00001562 GlobalAddressSDNode *GVNode =
1563 dyn_cast<GlobalAddressSDNode>(N2.getOperand(0));
Evan Cheng417bc002008-12-10 21:49:05 +00001564 if (!GVNode)
1565 break;
1566 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1567 TLI.getPointerTy());
1568 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GVNode->getGlobal(),
1569 TLI.getPointerTy());
1570 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1571 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE,
1572 MVT::Other, Ops, 3);
Evan Chengd4cebcd2008-06-17 02:01:22 +00001573 break;
1574 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575 }
1576
1577 SDNode *ResNode = SelectCode(N);
1578
1579#ifndef NDEBUG
1580 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001581 if (ResNode == NULL || ResNode == N.getNode())
1582 DEBUG(N.getNode()->dump(CurDAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 else
1584 DEBUG(ResNode->dump(CurDAG));
1585 DOUT << "\n";
1586 Indent -= 2;
1587#endif
1588
1589 return ResNode;
1590}
1591
1592bool X86DAGToDAGISel::
Dan Gohman8181bd12008-07-27 21:46:04 +00001593SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +00001594 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001595 SDValue Op0, Op1, Op2, Op3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 switch (ConstraintCode) {
1597 case 'o': // offsetable ??
1598 case 'v': // not offsetable ??
1599 default: return true;
1600 case 'm': // memory
1601 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3))
1602 return true;
1603 break;
1604 }
1605
1606 OutOps.push_back(Op0);
1607 OutOps.push_back(Op1);
1608 OutOps.push_back(Op2);
1609 OutOps.push_back(Op3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 return false;
1611}
1612
1613/// createX86ISelDag - This pass converts a legalized DAG into a
1614/// X86-specific DAG, ready for instruction scheduling.
1615///
1616FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) {
1617 return new X86DAGToDAGISel(TM, Fast);
1618}