blob: 6429fa2eb1e361162f9ec1471763541b1fb12a1f [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000088 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000089 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
Benjamin Kramer991de142010-03-30 20:16:45 +000094 VNInfoAllocator.DestroyAll();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000144 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000221bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000222 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
223 for (LiveInterval::Ranges::const_iterator
224 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000225 for (SlotIndex index = I->start.getBaseIndex(),
226 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
227 index != end;
228 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000229 MachineInstr *MI = getInstructionFromIndex(index);
230 if (!MI)
231 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000232
233 if (JoinedCopies.count(MI))
234 continue;
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 MachineOperand& MO = MI->getOperand(i);
237 if (!MO.isReg())
238 continue;
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000239 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000240 if (PhysReg == 0 || PhysReg == Reg ||
241 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000242 continue;
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000243 if (tri_->regsOverlap(Reg, PhysReg))
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000244 return true;
245 }
246 }
247 }
248
249 return false;
250}
251
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000252#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000253static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000254 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000255 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000256 else
David Greene8a342292010-01-04 22:49:02 +0000257 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000258}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000259#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000260
Evan Chengafff40a2010-05-04 20:26:52 +0000261static
Evan Cheng37499432010-05-05 18:27:40 +0000262bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000263 unsigned Reg = MI.getOperand(MOIdx).getReg();
264 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
265 const MachineOperand &MO = MI.getOperand(i);
266 if (!MO.isReg())
267 continue;
268 if (MO.getReg() == Reg && MO.isDef()) {
269 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
270 MI.getOperand(MOIdx).getSubReg() &&
271 MO.getSubReg());
272 return true;
273 }
274 }
275 return false;
276}
277
Evan Cheng37499432010-05-05 18:27:40 +0000278/// isPartialRedef - Return true if the specified def at the specific index is
279/// partially re-defining the specified live interval. A common case of this is
280/// a definition of the sub-register.
281bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
282 LiveInterval &interval) {
283 if (!MO.getSubReg() || MO.isEarlyClobber())
284 return false;
285
286 SlotIndex RedefIndex = MIIdx.getDefIndex();
287 const LiveRange *OldLR =
288 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
289 if (OldLR->valno->isDefAccurate()) {
290 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
291 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
292 }
293 return false;
294}
295
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000296void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000297 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000298 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000299 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000300 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000301 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000302 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000303 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000304 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000305 });
Evan Cheng419852c2008-04-03 16:39:43 +0000306
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000307 // Virtual registers may be defined multiple times (due to phi
308 // elimination and 2-addr elimination). Much of what we do only has to be
309 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000311 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312 if (interval.empty()) {
313 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000314 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000315 // Earlyclobbers move back one, so that they overlap the live range
316 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000317 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000318 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000319
320 // Make sure the first definition is not a partial redefinition. Add an
321 // <imp-def> of the full register.
322 if (MO.getSubReg())
323 mi->addRegisterDefined(interval.reg);
324
Evan Chengc8d044e2008-02-15 18:24:29 +0000325 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000326 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000327 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000328 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000329 CopyMI = mi;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000330
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000331 // Some of the REG_SEQUENCE lowering in TwoAddressInstrPass creates
332 // implicit defs without really knowing. It shows up as INSERT_SUBREG
333 // using an undefined register.
334 if (mi->isInsertSubreg())
335 mi->getOperand(1).setIsUndef();
336 }
337
Evan Cheng37499432010-05-05 18:27:40 +0000338 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
339 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000340 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000341
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 // Loop over all of the blocks that the vreg is defined in. There are
343 // two cases we have to handle here. The most common case is a vreg
344 // whose lifetime is contained within a basic block. In this case there
345 // will be a single kill, in MBB, which comes after the definition.
346 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
347 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000348 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000350 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 else
Lang Hames233a60e2009-11-03 23:52:08 +0000352 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000353
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 // If the kill happens after the definition, we have an intra-block
355 // live range.
356 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000357 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000359 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000360 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000361 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000362 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000363 return;
364 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000365 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000366
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000367 // The other case we handle is when a virtual register lives to the end
368 // of the defining block, potentially live across some blocks, then is
369 // live into some number of blocks, but gets killed. Start by adding a
370 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000371 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000372 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373 interval.addRange(NewLR);
374
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000375 bool PHIJoin = lv_->isPHIJoin(interval.reg);
376
377 if (PHIJoin) {
378 // A phi join register is killed at the end of the MBB and revived as a new
379 // valno in the killing blocks.
380 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
381 DEBUG(dbgs() << " phi-join");
382 ValNo->addKill(indexes_->getTerminatorGap(mbb));
383 ValNo->setHasPHIKill(true);
384 } else {
385 // Iterate over all of the blocks that the variable is completely
386 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
387 // live interval.
388 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
389 E = vi.AliveBlocks.end(); I != E; ++I) {
390 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
391 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
392 interval.addRange(LR);
393 DEBUG(dbgs() << " +" << LR);
394 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 }
396
397 // Finally, this virtual register is live from the start of any killing
398 // block to the 'use' slot of the killing instruction.
399 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
400 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000401 SlotIndex Start = getMBBStartIdx(Kill->getParent());
402 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
403
404 // Create interval with one of a NEW value number. Note that this value
405 // number isn't actually defined by an instruction, weird huh? :)
406 if (PHIJoin) {
407 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
408 VNInfoAllocator);
409 ValNo->setIsPHIDef(true);
410 }
411 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000412 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000413 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000414 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000415 }
416
417 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000418 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000419 // Multiple defs of the same virtual register by the same instruction.
420 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000421 // This is likely due to elimination of REG_SEQUENCE instructions. Return
422 // here since there is nothing to do.
423 return;
424
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425 // If this is the second time we see a virtual register definition, it
426 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000427 // the result of two address elimination, then the vreg is one of the
428 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000429
430 // It may also be partial redef like this:
431 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
432 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
433 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
434 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000435 // If this is a two-address definition, then we have already processed
436 // the live range. The only problem is that we didn't realize there
437 // are actually two values in the live interval. Because of this we
438 // need to take the LiveRegion that defines this register and split it
439 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000440 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000441 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000442 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000443
Lang Hames35f291d2009-09-12 03:34:03 +0000444 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000445 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000446 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000447 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000448
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000449 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000450 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000451 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000452
Chris Lattner91725b72006-08-31 05:54:43 +0000453 // The new value number (#1) is defined by the instruction we claimed
454 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000455 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000456 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000457 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000458 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
459
Chris Lattner91725b72006-08-31 05:54:43 +0000460 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000461 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000462 OldValNo->setCopy(0);
463
464 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
465 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
466 if (PartReDef &&
467 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
468 OldValNo->setCopy(&*mi);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000469
470 // Add the new live interval which replaces the range for the input copy.
471 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000472 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000474 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000475
476 // If this redefinition is dead, we need to add a dummy unit live
477 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000478 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000479 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
480 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000481
Bill Wendling8e6179f2009-08-22 20:18:03 +0000482 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000483 dbgs() << " RESULT: ";
484 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000485 });
Evan Cheng37499432010-05-05 18:27:40 +0000486 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 // In the case of PHI elimination, each variable definition is only
488 // live until the end of the block. We've already taken care of the
489 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000490
Lang Hames233a60e2009-11-03 23:52:08 +0000491 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000492 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000493 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000494
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000495 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000496 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000497 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000498 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000499 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000500 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000501 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000502
Lang Hames74ab5ee2009-12-22 00:11:50 +0000503 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000504 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000505 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000506 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000507 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000508 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000509 } else {
510 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511 }
512 }
513
David Greene8a342292010-01-04 22:49:02 +0000514 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000515}
516
Chris Lattnerf35fef72004-07-23 21:24:19 +0000517void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000518 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000519 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000520 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000521 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000522 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000523 // A physical register cannot be live across basic block, so its
524 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000525 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000526 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000527 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000528 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000529
Lang Hames233a60e2009-11-03 23:52:08 +0000530 SlotIndex baseIndex = MIIdx;
531 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000532 // Earlyclobbers move back one.
533 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000534 start = MIIdx.getUseIndex();
535 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000536
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 // If it is not used after definition, it is considered dead at
538 // the instruction defining it. Hence its interval is:
539 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000540 // For earlyclobbers, the defSlot was pushed back one; the extra
541 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000542 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000543 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000544 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000545 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000546 }
547
548 // If it is not dead on definition, it must be killed by a
549 // subsequent instruction. Hence its interval is:
550 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000551 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000552 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000553
Dale Johannesenbd635202010-02-10 00:55:42 +0000554 if (mi->isDebugValue())
555 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000556 if (getInstructionFromIndex(baseIndex) == 0)
557 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
558
Evan Cheng6130f662008-03-05 00:59:57 +0000559 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000560 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000561 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000562 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000563 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000564 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000565 if (DefIdx != -1) {
566 if (mi->isRegTiedToUseOperand(DefIdx)) {
567 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000568 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000569 } else {
570 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000571 // Then the register is essentially dead at the instruction that
572 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000573 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000574 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000575 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000576 }
577 goto exit;
578 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000579 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000580
Lang Hames233a60e2009-11-03 23:52:08 +0000581 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000582 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000583
584 // The only case we should have a dead physreg here without a killing or
585 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000586 // and never used. Another possible case is the implicit use of the
587 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000588 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000589
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000590exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000591 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000592
Evan Cheng24a3cc42007-04-25 07:30:23 +0000593 // Already exists? Extend old live interval.
594 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000595 bool Extend = OldLR != interval.end();
596 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000597 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000598 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000599 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000600 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000601 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000602 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000603 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000604}
605
Chris Lattnerf35fef72004-07-23 21:24:19 +0000606void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
607 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000608 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000609 MachineOperand& MO,
610 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000611 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000612 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000613 getOrCreateInterval(MO.getReg()));
614 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000615 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000616 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000617 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000618 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000619 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000620 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000621 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000622 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000623 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000624 // If MI also modifies the sub-register explicitly, avoid processing it
625 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000626 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000627 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000628 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000629 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000630}
631
Evan Chengb371f452007-02-19 21:49:54 +0000632void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000633 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000634 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000635 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000636 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000637 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000638 });
Evan Chengb371f452007-02-19 21:49:54 +0000639
640 // Look for kills, if it reaches a def before it's killed, then it shouldn't
641 // be considered a livein.
642 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000643 MachineBasicBlock::iterator E = MBB->end();
644 // Skip over DBG_VALUE at the start of the MBB.
645 if (mi != E && mi->isDebugValue()) {
646 while (++mi != E && mi->isDebugValue())
647 ;
648 if (mi == E)
649 // MBB is empty except for DBG_VALUE's.
650 return;
651 }
652
Lang Hames233a60e2009-11-03 23:52:08 +0000653 SlotIndex baseIndex = MIIdx;
654 SlotIndex start = baseIndex;
655 if (getInstructionFromIndex(baseIndex) == 0)
656 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
657
658 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000659 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000660
Dale Johannesenbd635202010-02-10 00:55:42 +0000661 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000662 if (mi->killsRegister(interval.reg, tri_)) {
663 DEBUG(dbgs() << " killed");
664 end = baseIndex.getDefIndex();
665 SeenDefUse = true;
666 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000667 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000668 // Another instruction redefines the register before it is ever read.
669 // Then the register is essentially dead at the instruction that defines
670 // it. Hence its interval is:
671 // [defSlot(def), defSlot(def)+1)
672 DEBUG(dbgs() << " dead");
673 end = start.getStoreIndex();
674 SeenDefUse = true;
675 break;
676 }
677
Evan Cheng4507f082010-03-16 21:51:27 +0000678 while (++mi != E && mi->isDebugValue())
679 // Skip over DBG_VALUE.
680 ;
681 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000682 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000683 }
684
Evan Cheng75611fb2007-06-27 01:16:36 +0000685 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000686 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000687 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000688 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000689 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000690 } else {
David Greene8a342292010-01-04 22:49:02 +0000691 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000692 end = baseIndex;
693 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000694 }
695
Lang Hames10382fb2009-06-19 02:17:53 +0000696 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000697 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000698 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000699 vni->setIsPHIDef(true);
700 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000701
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000702 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000703 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000704 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000705}
706
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000707/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000708/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000709/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000710/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000711void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000712 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000713 << "********** Function: "
714 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000715
716 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000717 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
718 MBBI != E; ++MBBI) {
719 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000720 if (MBB->empty())
721 continue;
722
Owen Anderson134eb732008-09-21 20:43:24 +0000723 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000724 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000725 DEBUG(dbgs() << "BB#" << MBB->getNumber()
726 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000727
Dan Gohmancb406c22007-10-03 19:26:29 +0000728 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000729 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000730 LE = MBB->livein_end(); LI != LE; ++LI) {
731 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
732 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000733 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000734 if (!hasInterval(*AS))
735 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
736 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000737 }
738
Owen Anderson99500ae2008-09-15 22:00:38 +0000739 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000740 if (getInstructionFromIndex(MIIndex) == 0)
741 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000742
Dale Johannesen1caedd02010-01-22 22:38:21 +0000743 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
744 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000745 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000746 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000747 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000748
Evan Cheng438f7bc2006-11-10 08:43:01 +0000749 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000750 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
751 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000752 if (!MO.isReg() || !MO.getReg())
753 continue;
754
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000755 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000756 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000757 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000758 else if (MO.isUndef())
759 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000760 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000761
Lang Hames233a60e2009-11-03 23:52:08 +0000762 // Move to the next instr slot.
763 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000764 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000765 }
Evan Chengd129d732009-07-17 19:43:40 +0000766
767 // Create empty intervals for registers defined by implicit_def's (except
768 // for those implicit_def that define values which are liveout of their
769 // blocks.
770 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
771 unsigned UndefReg = UndefUses[i];
772 (void)getOrCreateInterval(UndefReg);
773 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000774}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000775
Owen Anderson03857b22008-08-13 21:49:13 +0000776LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000777 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000778 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000779}
Evan Chengf2fbca62007-11-12 06:35:08 +0000780
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000781/// dupInterval - Duplicate a live interval. The caller is responsible for
782/// managing the allocated memory.
783LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
784 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000785 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000786 return NewLI;
787}
788
Evan Chengc8d044e2008-02-15 18:24:29 +0000789/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
790/// copy field and returns the source register that defines it.
791unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000792 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000793 return 0;
794
Chris Lattner518bb532010-02-09 19:54:29 +0000795 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000796 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000797 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000798 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
799 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
800 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
801 if (SrcSubReg == DstSubReg)
802 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
803 // reg1034 can still be coalesced to EDX.
804 return Reg;
805 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000806 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000807 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000808 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000809 } else if (VNI->getCopy()->isInsertSubreg() ||
810 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000811 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000812
Evan Cheng04ee5a12009-01-20 19:12:24 +0000813 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000814 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000815 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000816 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000817 return 0;
818}
Evan Chengf2fbca62007-11-12 06:35:08 +0000819
820//===----------------------------------------------------------------------===//
821// Register allocator hooks.
822//
823
Evan Chengd70dbb52008-02-22 09:24:50 +0000824/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
825/// allow one) virtual register operand, then its uses are implicitly using
826/// the register. Returns the virtual register.
827unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
828 MachineInstr *MI) const {
829 unsigned RegOp = 0;
830 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
831 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000832 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000833 continue;
834 unsigned Reg = MO.getReg();
835 if (Reg == 0 || Reg == li.reg)
836 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000837
838 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
839 !allocatableRegs_[Reg])
840 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000841 // FIXME: For now, only remat MI with at most one register operand.
842 assert(!RegOp &&
843 "Can't rematerialize instruction with multiple register operand!");
844 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000845#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000846 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000847#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000848 }
849 return RegOp;
850}
851
852/// isValNoAvailableAt - Return true if the val# of the specified interval
853/// which reaches the given instruction also reaches the specified use index.
854bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000855 SlotIndex UseIdx) const {
856 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000857 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
858 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
859 return UI != li.end() && UI->valno == ValNo;
860}
861
Evan Chengf2fbca62007-11-12 06:35:08 +0000862/// isReMaterializable - Returns true if the definition MI of the specified
863/// val# of the specified interval is re-materializable.
864bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000865 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000866 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000867 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000868 if (DisableReMat)
869 return false;
870
Dan Gohmana70dca12009-10-09 23:27:56 +0000871 if (!tii_->isTriviallyReMaterializable(MI, aa_))
872 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000873
Dan Gohmana70dca12009-10-09 23:27:56 +0000874 // Target-specific code can mark an instruction as being rematerializable
875 // if it has one virtual reg use, though it had better be something like
876 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000877 unsigned ImpUse = getReMatImplicitUse(li, MI);
878 if (ImpUse) {
879 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000880 for (MachineRegisterInfo::use_nodbg_iterator
881 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
882 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000883 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000884 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000885 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
886 continue;
887 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
888 return false;
889 }
Evan Chengdc377862008-09-30 15:44:16 +0000890
891 // If a register operand of the re-materialized instruction is going to
892 // be spilled next, then it's not legal to re-materialize this instruction.
893 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
894 if (ImpUse == SpillIs[i]->reg)
895 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000896 }
897 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000898}
899
Evan Cheng06587492008-10-24 02:05:00 +0000900/// isReMaterializable - Returns true if the definition MI of the specified
901/// val# of the specified interval is re-materializable.
902bool LiveIntervals::isReMaterializable(const LiveInterval &li,
903 const VNInfo *ValNo, MachineInstr *MI) {
904 SmallVector<LiveInterval*, 4> Dummy1;
905 bool Dummy2;
906 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
907}
908
Evan Cheng5ef3a042007-12-06 00:01:56 +0000909/// isReMaterializable - Returns true if every definition of MI of every
910/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000911bool LiveIntervals::isReMaterializable(const LiveInterval &li,
912 SmallVectorImpl<LiveInterval*> &SpillIs,
913 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000914 isLoad = false;
915 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
916 i != e; ++i) {
917 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000918 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000919 continue; // Dead val#.
920 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000921 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000922 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000923 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000924 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000925 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000926 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000927 return false;
928 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000929 }
930 return true;
931}
932
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000933/// FilterFoldedOps - Filter out two-address use operands. Return
934/// true if it finds any issue with the operands that ought to prevent
935/// folding.
936static bool FilterFoldedOps(MachineInstr *MI,
937 SmallVector<unsigned, 2> &Ops,
938 unsigned &MRInfo,
939 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000940 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000941 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
942 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000943 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000944 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000945 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000946 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000947 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000948 MRInfo |= (unsigned)VirtRegMap::isMod;
949 else {
950 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000951 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000952 MRInfo = VirtRegMap::isModRef;
953 continue;
954 }
955 MRInfo |= (unsigned)VirtRegMap::isRef;
956 }
957 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000958 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000959 return false;
960}
961
962
963/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
964/// slot / to reg or any rematerialized load into ith operand of specified
965/// MI. If it is successul, MI is updated with the newly created MI and
966/// returns true.
967bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
968 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000969 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000970 SmallVector<unsigned, 2> &Ops,
971 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000972 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000973 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000974 RemoveMachineInstrFromMaps(MI);
975 vrm.RemoveMachineInstrFromMaps(MI);
976 MI->eraseFromParent();
977 ++numFolds;
978 return true;
979 }
980
981 // Filter the list of operand indexes that are to be folded. Abort if
982 // any operand will prevent folding.
983 unsigned MRInfo = 0;
984 SmallVector<unsigned, 2> FoldOps;
985 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
986 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000987
Evan Cheng427f4c12008-03-31 23:19:51 +0000988 // The only time it's safe to fold into a two address instruction is when
989 // it's folding reload and spill from / into a spill stack slot.
990 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000991 return false;
992
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000993 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
994 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000995 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000996 // Remember this instruction uses the spill slot.
997 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
998
Evan Chengf2fbca62007-11-12 06:35:08 +0000999 // Attempt to fold the memory reference into the instruction. If
1000 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001001 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001002 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001003 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001004 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001005 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001006 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +00001007 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001008 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001009 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001010 return true;
1011 }
1012 return false;
1013}
1014
Evan Cheng018f9b02007-12-05 03:22:34 +00001015/// canFoldMemoryOperand - Returns true if the specified load / store
1016/// folding is possible.
1017bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001018 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001019 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001020 // Filter the list of operand indexes that are to be folded. Abort if
1021 // any operand will prevent folding.
1022 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001023 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001024 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1025 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001026
Evan Cheng3c75ba82008-04-01 21:37:32 +00001027 // It's only legal to remat for a use, not a def.
1028 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001029 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001030
Evan Chengd70dbb52008-02-22 09:24:50 +00001031 return tii_->canFoldMemoryOperand(MI, FoldOps);
1032}
1033
Evan Cheng81a03822007-11-17 00:40:40 +00001034bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001035 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1036
1037 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1038
1039 if (mbb == 0)
1040 return false;
1041
1042 for (++itr; itr != li.ranges.end(); ++itr) {
1043 MachineBasicBlock *mbb2 =
1044 indexes_->getMBBCoveringRange(itr->start, itr->end);
1045
1046 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001047 return false;
1048 }
Lang Hames233a60e2009-11-03 23:52:08 +00001049
Evan Cheng81a03822007-11-17 00:40:40 +00001050 return true;
1051}
1052
Evan Chengd70dbb52008-02-22 09:24:50 +00001053/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1054/// interval on to-be re-materialized operands of MI) with new register.
1055void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1056 MachineInstr *MI, unsigned NewVReg,
1057 VirtRegMap &vrm) {
1058 // There is an implicit use. That means one of the other operand is
1059 // being remat'ed and the remat'ed instruction has li.reg as an
1060 // use operand. Make sure we rewrite that as well.
1061 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1062 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001063 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001064 continue;
1065 unsigned Reg = MO.getReg();
1066 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1067 continue;
1068 if (!vrm.isReMaterialized(Reg))
1069 continue;
1070 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001071 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1072 if (UseMO)
1073 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001074 }
1075}
1076
Evan Chengf2fbca62007-11-12 06:35:08 +00001077/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1078/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001079bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001080rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001081 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001082 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001083 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001084 unsigned Slot, int LdSlot,
1085 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001086 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001087 const TargetRegisterClass* rc,
1088 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001089 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001090 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001091 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001092 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001093 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001094 RestartInstruction:
1095 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1096 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001097 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 continue;
1099 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001100 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001101 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001102 if (Reg != li.reg)
1103 continue;
1104
1105 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001106 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001107 int FoldSlot = Slot;
1108 if (DefIsReMat) {
1109 // If this is the rematerializable definition MI itself and
1110 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001111 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001112 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001113 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001114 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001115 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001116 MI->eraseFromParent();
1117 break;
1118 }
1119
1120 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001121 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001122 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001123 if (isLoad) {
1124 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1125 FoldSS = isLoadSS;
1126 FoldSlot = LdSlot;
1127 }
1128 }
1129
Evan Chengf2fbca62007-11-12 06:35:08 +00001130 // Scan all of the operands of this instruction rewriting operands
1131 // to use NewVReg instead of li.reg as appropriate. We do this for
1132 // two reasons:
1133 //
1134 // 1. If the instr reads the same spilled vreg multiple times, we
1135 // want to reuse the NewVReg.
1136 // 2. If the instr is a two-addr instruction, we are required to
1137 // keep the src/dst regs pinned.
1138 //
1139 // Keep track of whether we replace a use and/or def so that we can
1140 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001141 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001142 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001143
David Greene26b86a02008-10-27 17:38:59 +00001144 // Create a new virtual register for the spill interval.
1145 // Create the new register now so we can map the fold instruction
1146 // to the new register so when it is unfolded we get the correct
1147 // answer.
1148 bool CreatedNewVReg = false;
1149 if (NewVReg == 0) {
1150 NewVReg = mri_->createVirtualRegister(rc);
1151 vrm.grow();
1152 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001153
1154 // The new virtual register should get the same allocation hints as the
1155 // old one.
1156 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1157 if (Hint.first || Hint.second)
1158 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001159 }
1160
Evan Cheng9c3c2212008-06-06 07:54:39 +00001161 if (!TryFold)
1162 CanFold = false;
1163 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001164 // Do not fold load / store here if we are splitting. We'll find an
1165 // optimal point to insert a load / store later.
1166 if (!TrySplit) {
1167 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001168 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001169 // Folding the load/store can completely change the instruction in
1170 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001171
1172 if (FoldSS) {
1173 // We need to give the new vreg the same stack slot as the
1174 // spilled interval.
1175 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1176 }
1177
Evan Cheng018f9b02007-12-05 03:22:34 +00001178 HasUse = false;
1179 HasDef = false;
1180 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001181 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001182 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001183 goto RestartInstruction;
1184 }
1185 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001186 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001187 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001188 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001189 }
Evan Chengcddbb832007-11-30 21:23:43 +00001190
Evan Chengcddbb832007-11-30 21:23:43 +00001191 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001192 if (mop.isImplicit())
1193 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001194
1195 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001196 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1197 MachineOperand &mopj = MI->getOperand(Ops[j]);
1198 mopj.setReg(NewVReg);
1199 if (mopj.isImplicit())
1200 rewriteImplicitOps(li, MI, NewVReg, vrm);
1201 }
Evan Chengcddbb832007-11-30 21:23:43 +00001202
Evan Cheng81a03822007-11-17 00:40:40 +00001203 if (CreatedNewVReg) {
1204 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001205 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001206 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001207 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001208 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001209 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001210 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001211 }
1212 if (!CanDelete || (HasUse && HasDef)) {
1213 // If this is a two-addr instruction then its use operands are
1214 // rematerializable but its def is not. It should be assigned a
1215 // stack slot.
1216 vrm.assignVirt2StackSlot(NewVReg, Slot);
1217 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001218 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001219 vrm.assignVirt2StackSlot(NewVReg, Slot);
1220 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001221 } else if (HasUse && HasDef &&
1222 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1223 // If this interval hasn't been assigned a stack slot (because earlier
1224 // def is a deleted remat def), do it now.
1225 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1226 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001227 }
1228
Evan Cheng313d4b82008-02-23 00:33:04 +00001229 // Re-matting an instruction with virtual register use. Add the
1230 // register as an implicit use on the use MI.
1231 if (DefIsReMat && ImpUse)
1232 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1233
Evan Cheng5b69eba2009-04-21 22:46:52 +00001234 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001235 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001236 if (CreatedNewVReg) {
1237 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001238 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001239 if (TrySplit)
1240 vrm.setIsSplitFromReg(NewVReg, li.reg);
1241 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001242
1243 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001244 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001245 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1246 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001247 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001248 nI.addRange(LR);
1249 } else {
1250 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001251 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001252 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1253 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001254 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001255 nI.addRange(LR);
1256 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001257 }
1258 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001259 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1260 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001261 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001262 nI.addRange(LR);
1263 }
Evan Cheng81a03822007-11-17 00:40:40 +00001264
Bill Wendling8e6179f2009-08-22 20:18:03 +00001265 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001266 dbgs() << "\t\t\t\tAdded new interval: ";
1267 nI.print(dbgs(), tri_);
1268 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001269 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001270 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001271 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001272}
Evan Cheng81a03822007-11-17 00:40:40 +00001273bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001274 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001275 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001276 SlotIndex Idx) const {
1277 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001278 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001279 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001280 continue;
1281
Lang Hames233a60e2009-11-03 23:52:08 +00001282 SlotIndex KillIdx = VNI->kills[j];
Jakob Stoklund Olesenaf5c60b2010-06-24 15:56:59 +00001283 assert(getInstructionFromIndex(KillIdx) && "Dangling kill");
Lang Hames74ab5ee2009-12-22 00:11:50 +00001284 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001285 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001286 }
1287 return false;
1288}
1289
Evan Cheng063284c2008-02-21 00:34:19 +00001290/// RewriteInfo - Keep track of machine instrs that will be rewritten
1291/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001292namespace {
1293 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001294 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001295 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001296 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001297 };
Evan Cheng063284c2008-02-21 00:34:19 +00001298
Dan Gohman844731a2008-05-13 00:00:25 +00001299 struct RewriteInfoCompare {
1300 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1301 return LHS.Index < RHS.Index;
1302 }
1303 };
1304}
Evan Cheng063284c2008-02-21 00:34:19 +00001305
Evan Chengf2fbca62007-11-12 06:35:08 +00001306void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001307rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001308 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001309 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001310 unsigned Slot, int LdSlot,
1311 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001312 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001313 const TargetRegisterClass* rc,
1314 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001315 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001316 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001317 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001318 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001319 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1320 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001321 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001322 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001323 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001324 SlotIndex start = I->start.getBaseIndex();
1325 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001326
Evan Cheng063284c2008-02-21 00:34:19 +00001327 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001328 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001329 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001330 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1331 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001332 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001333 MachineOperand &O = ri.getOperand();
1334 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001335 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001336 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001337 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001338 uint64_t Offset = MI->getOperand(1).getImm();
1339 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1340 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001341 int FI = isLoadSS ? LdSlot : (int)Slot;
1342 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001343 Offset, MDPtr, DL)) {
1344 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1345 ReplaceMachineInstrInMaps(MI, NewDV);
1346 MachineBasicBlock *MBB = MI->getParent();
1347 MBB->insert(MBB->erase(MI), NewDV);
1348 continue;
1349 }
Evan Cheng962021b2010-04-26 07:38:55 +00001350 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001351
1352 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1353 RemoveMachineInstrFromMaps(MI);
1354 vrm.RemoveMachineInstrFromMaps(MI);
1355 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001356 continue;
1357 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001358 assert(!(O.isImplicit() && O.isUse()) &&
1359 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001360 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001361 if (index < start || index >= end)
1362 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001363
1364 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001365 // Must be defined by an implicit def. It should not be spilled. Note,
1366 // this is for correctness reason. e.g.
1367 // 8 %reg1024<def> = IMPLICIT_DEF
1368 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1369 // The live range [12, 14) are not part of the r1024 live interval since
1370 // it's defined by an implicit def. It will not conflicts with live
1371 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001372 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001373 // the INSERT_SUBREG and both target registers that would overlap.
1374 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001375 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001376 }
1377 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1378
Evan Cheng313d4b82008-02-23 00:33:04 +00001379 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001380 // Now rewrite the defs and uses.
1381 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1382 RewriteInfo &rwi = RewriteMIs[i];
1383 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001384 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001385 MachineInstr *MI = rwi.MI;
1386 // If MI def and/or use the same register multiple times, then there
1387 // are multiple entries.
1388 while (i != e && RewriteMIs[i].MI == MI) {
1389 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001390 ++i;
1391 }
Evan Cheng81a03822007-11-17 00:40:40 +00001392 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001393
Evan Cheng0a891ed2008-05-23 23:00:04 +00001394 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001395 // Re-matting an instruction with virtual register use. Prevent interval
1396 // from being spilled.
1397 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001398 }
1399
Evan Cheng063284c2008-02-21 00:34:19 +00001400 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001401 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001402 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001403 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001404 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001405 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001406 // One common case:
1407 // x = use
1408 // ...
1409 // ...
1410 // def = ...
1411 // = use
1412 // It's better to start a new interval to avoid artifically
1413 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001414 if (MI->readsWritesVirtualRegister(li.reg) ==
1415 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001416 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001417 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001418 }
1419 }
Evan Chengcada2452007-11-28 01:28:46 +00001420 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001421
1422 bool IsNew = ThisVReg == 0;
1423 if (IsNew) {
1424 // This ends the previous live interval. If all of its def / use
1425 // can be folded, give it a low spill weight.
1426 if (NewVReg && TrySplit && AllCanFold) {
1427 LiveInterval &nI = getOrCreateInterval(NewVReg);
1428 nI.weight /= 10.0F;
1429 }
1430 AllCanFold = true;
1431 }
1432 NewVReg = ThisVReg;
1433
Evan Cheng81a03822007-11-17 00:40:40 +00001434 bool HasDef = false;
1435 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001436 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001437 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1438 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1439 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001440 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001441 if (!HasDef && !HasUse)
1442 continue;
1443
Evan Cheng018f9b02007-12-05 03:22:34 +00001444 AllCanFold &= CanFold;
1445
Evan Cheng81a03822007-11-17 00:40:40 +00001446 // Update weight of spill interval.
1447 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001448 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001449 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001450 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001451 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001452 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001453
1454 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001455 if (HasDef) {
1456 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001457 bool HasKill = false;
1458 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001459 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001460 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001461 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001462 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001463 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001464 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001465 }
Owen Anderson28998312008-08-13 22:28:50 +00001466 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001467 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001468 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001469 if (SII == SpillIdxes.end()) {
1470 std::vector<SRInfo> S;
1471 S.push_back(SRInfo(index, NewVReg, true));
1472 SpillIdxes.insert(std::make_pair(MBBId, S));
1473 } else if (SII->second.back().vreg != NewVReg) {
1474 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001475 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001476 // If there is an earlier def and this is a two-address
1477 // instruction, then it's not possible to fold the store (which
1478 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001479 SRInfo &Info = SII->second.back();
1480 Info.index = index;
1481 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001482 }
1483 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001484 } else if (SII != SpillIdxes.end() &&
1485 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001486 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001487 // There is an earlier def that's not killed (must be two-address).
1488 // The spill is no longer needed.
1489 SII->second.pop_back();
1490 if (SII->second.empty()) {
1491 SpillIdxes.erase(MBBId);
1492 SpillMBBs.reset(MBBId);
1493 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001494 }
1495 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001496 }
1497
1498 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001499 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001500 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001501 if (SII != SpillIdxes.end() &&
1502 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001503 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001504 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001505 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001506 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001507 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001508 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001509 // If we are splitting live intervals, only fold if it's the first
1510 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001511 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001512 else if (IsNew) {
1513 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001514 if (RII == RestoreIdxes.end()) {
1515 std::vector<SRInfo> Infos;
1516 Infos.push_back(SRInfo(index, NewVReg, true));
1517 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1518 } else {
1519 RII->second.push_back(SRInfo(index, NewVReg, true));
1520 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001521 RestoreMBBs.set(MBBId);
1522 }
1523 }
1524
1525 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001526 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001527 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001528 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001529
1530 if (NewVReg && TrySplit && AllCanFold) {
1531 // If all of its def / use can be folded, give it a low spill weight.
1532 LiveInterval &nI = getOrCreateInterval(NewVReg);
1533 nI.weight /= 10.0F;
1534 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001535}
1536
Lang Hames233a60e2009-11-03 23:52:08 +00001537bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001538 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001539 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001540 if (!RestoreMBBs[Id])
1541 return false;
1542 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1543 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1544 if (Restores[i].index == index &&
1545 Restores[i].vreg == vr &&
1546 Restores[i].canFold)
1547 return true;
1548 return false;
1549}
1550
Lang Hames233a60e2009-11-03 23:52:08 +00001551void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001552 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001553 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001554 if (!RestoreMBBs[Id])
1555 return;
1556 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1557 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1558 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001559 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001560}
Evan Cheng81a03822007-11-17 00:40:40 +00001561
Evan Cheng4cce6b42008-04-11 17:53:36 +00001562/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1563/// spilled and create empty intervals for their uses.
1564void
1565LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1566 const TargetRegisterClass* rc,
1567 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001568 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1569 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001570 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001571 MachineInstr *MI = &*ri;
1572 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001573 if (MI->isDebugValue()) {
1574 // Remove debug info for now.
1575 O.setReg(0U);
1576 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1577 continue;
1578 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001579 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001580 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001581 "Register def was not rewritten?");
1582 RemoveMachineInstrFromMaps(MI);
1583 vrm.RemoveMachineInstrFromMaps(MI);
1584 MI->eraseFromParent();
1585 } else {
1586 // This must be an use of an implicit_def so it's not part of the live
1587 // interval. Create a new empty live interval for it.
1588 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1589 unsigned NewVReg = mri_->createVirtualRegister(rc);
1590 vrm.grow();
1591 vrm.setIsImplicitlyDefined(NewVReg);
1592 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1593 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1594 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001595 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001596 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001597 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001598 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001599 }
1600 }
Evan Cheng419852c2008-04-03 16:39:43 +00001601 }
1602}
1603
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001604float
1605LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1606 // Limit the loop depth ridiculousness.
1607 if (loopDepth > 200)
1608 loopDepth = 200;
1609
1610 // The loop depth is used to roughly estimate the number of times the
1611 // instruction is executed. Something like 10^d is simple, but will quickly
1612 // overflow a float. This expression behaves like 10^d for small d, but is
1613 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1614 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001615 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001616
1617 return (isDef + isUse) * lc;
1618}
1619
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001620void
1621LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1622 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1623 normalizeSpillWeight(*NewLIs[i]);
1624}
1625
Evan Chengf2fbca62007-11-12 06:35:08 +00001626std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001627addIntervalsForSpillsFast(const LiveInterval &li,
1628 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001629 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001630 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001631
1632 std::vector<LiveInterval*> added;
1633
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001634 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001635
Bill Wendling8e6179f2009-08-22 20:18:03 +00001636 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001637 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001638 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001639 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001640 });
Owen Andersond6664312008-08-18 18:05:32 +00001641
1642 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1643
Owen Andersona41e47a2008-08-19 22:12:11 +00001644 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1645 while (RI != mri_->reg_end()) {
1646 MachineInstr* MI = &*RI;
1647
1648 SmallVector<unsigned, 2> Indices;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001649 bool HasUse, HasDef;
1650 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(li.reg, &Indices);
1651
Owen Andersona41e47a2008-08-19 22:12:11 +00001652 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1653 Indices, true, slot, li.reg)) {
1654 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001655 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001656 vrm.assignVirt2StackSlot(NewVReg, slot);
1657
Owen Andersona41e47a2008-08-19 22:12:11 +00001658 // create a new register for this spill
1659 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001660 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001661
1662 // Rewrite register operands to use the new vreg.
1663 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1664 E = Indices.end(); I != E; ++I) {
1665 MI->getOperand(*I).setReg(NewVReg);
1666
1667 if (MI->getOperand(*I).isUse())
1668 MI->getOperand(*I).setIsKill(true);
1669 }
1670
1671 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001672 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001673 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001674 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1675 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001676 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001677 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001678 nI.addRange(LR);
1679 vrm.addRestorePoint(NewVReg, MI);
1680 }
1681 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001682 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1683 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001684 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001685 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001686 nI.addRange(LR);
1687 vrm.addSpillPoint(NewVReg, true, MI);
1688 }
1689
Owen Anderson17197312008-08-18 23:41:04 +00001690 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001691
Bill Wendling8e6179f2009-08-22 20:18:03 +00001692 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001693 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001694 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001695 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001696 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001697 }
Owen Anderson9a032932008-08-18 21:20:32 +00001698
Owen Anderson9a032932008-08-18 21:20:32 +00001699
Owen Andersona41e47a2008-08-19 22:12:11 +00001700 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001701 }
Owen Andersond6664312008-08-18 18:05:32 +00001702
1703 return added;
1704}
1705
1706std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001707addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001708 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001709 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001710
1711 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001712 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001713
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001714 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001715
Bill Wendling8e6179f2009-08-22 20:18:03 +00001716 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001717 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1718 li.print(dbgs(), tri_);
1719 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001720 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001721
Evan Cheng72eeb942008-12-05 17:00:16 +00001722 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001723 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001724 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001725 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001726 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1727 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001728 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001729 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001730
1731 unsigned NumValNums = li.getNumValNums();
1732 SmallVector<MachineInstr*, 4> ReMatDefs;
1733 ReMatDefs.resize(NumValNums, NULL);
1734 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1735 ReMatOrigDefs.resize(NumValNums, NULL);
1736 SmallVector<int, 4> ReMatIds;
1737 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1738 BitVector ReMatDelete(NumValNums);
1739 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1740
Evan Cheng81a03822007-11-17 00:40:40 +00001741 // Spilling a split live interval. It cannot be split any further. Also,
1742 // it's also guaranteed to be a single val# / range interval.
1743 if (vrm.getPreSplitReg(li.reg)) {
1744 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001745 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001746 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1747 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001748 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1749 assert(KillMI && "Last use disappeared?");
1750 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1751 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001752 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001753 }
Evan Chengadf85902007-12-05 09:51:10 +00001754 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001755 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1756 Slot = vrm.getStackSlot(li.reg);
1757 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1758 MachineInstr *ReMatDefMI = DefIsReMat ?
1759 vrm.getReMaterializedMI(li.reg) : NULL;
1760 int LdSlot = 0;
1761 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1762 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001763 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001764 bool IsFirstRange = true;
1765 for (LiveInterval::Ranges::const_iterator
1766 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1767 // If this is a split live interval with multiple ranges, it means there
1768 // are two-address instructions that re-defined the value. Only the
1769 // first def can be rematerialized!
1770 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001771 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001772 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1773 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001774 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001775 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001776 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001777 } else {
1778 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1779 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001780 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001781 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001782 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001783 }
1784 IsFirstRange = false;
1785 }
Evan Cheng419852c2008-04-03 16:39:43 +00001786
Evan Cheng4cce6b42008-04-11 17:53:36 +00001787 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001788 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001789 return NewLIs;
1790 }
1791
Evan Cheng752195e2009-09-14 21:33:42 +00001792 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001793 if (TrySplit)
1794 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001795 bool NeedStackSlot = false;
1796 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1797 i != e; ++i) {
1798 const VNInfo *VNI = *i;
1799 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001800 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001801 continue; // Dead val#.
1802 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001803 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1804 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001805 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001806 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001807 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001808 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001809 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001810 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001811 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001812 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001813
1814 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001815 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001816 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001817 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001818 CanDelete = false;
1819 // Need a stack slot if there is any live range where uses cannot be
1820 // rematerialized.
1821 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001822 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001823 if (CanDelete)
1824 ReMatDelete.set(VN);
1825 } else {
1826 // Need a stack slot if there is any live range where uses cannot be
1827 // rematerialized.
1828 NeedStackSlot = true;
1829 }
1830 }
1831
1832 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001833 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1834 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1835 Slot = vrm.assignVirt2StackSlot(li.reg);
1836
1837 // This case only occurs when the prealloc splitter has already assigned
1838 // a stack slot to this vreg.
1839 else
1840 Slot = vrm.getStackSlot(li.reg);
1841 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001842
1843 // Create new intervals and rewrite defs and uses.
1844 for (LiveInterval::Ranges::const_iterator
1845 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001846 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1847 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1848 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001849 bool CanDelete = ReMatDelete[I->valno->id];
1850 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001851 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001852 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001853 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001854 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001855 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001856 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001857 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001858 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001859 }
1860
Evan Cheng0cbb1162007-11-29 01:06:25 +00001861 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001862 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001863 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001864 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001865 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001866 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001867
Evan Chengb50bb8c2007-12-05 08:16:32 +00001868 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001869 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001870 if (NeedStackSlot) {
1871 int Id = SpillMBBs.find_first();
1872 while (Id != -1) {
1873 std::vector<SRInfo> &spills = SpillIdxes[Id];
1874 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001875 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001876 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001877 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001878 bool isReMat = vrm.isReMaterialized(VReg);
1879 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001880 bool CanFold = false;
1881 bool FoundUse = false;
1882 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001883 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001884 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001885 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1886 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001887 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001888 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001889
1890 Ops.push_back(j);
1891 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001892 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001893 if (isReMat ||
1894 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1895 RestoreMBBs, RestoreIdxes))) {
1896 // MI has two-address uses of the same register. If the use
1897 // isn't the first and only use in the BB, then we can't fold
1898 // it. FIXME: Move this to rewriteInstructionsForSpills.
1899 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001900 break;
1901 }
Evan Chengaee4af62007-12-02 08:30:39 +00001902 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001903 }
1904 }
1905 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001906 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001907 if (CanFold && !Ops.empty()) {
1908 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001909 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001910 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001911 // Also folded uses, do not issue a load.
1912 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001913 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001914 }
Lang Hames233a60e2009-11-03 23:52:08 +00001915 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001916 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001917 }
1918
Evan Cheng7e073ba2008-04-09 20:57:25 +00001919 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001920 if (!Folded) {
1921 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001922 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001923 if (!MI->registerDefIsDead(nI.reg))
1924 // No need to spill a dead def.
1925 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001926 if (isKill)
1927 AddedKill.insert(&nI);
1928 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001929 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001930 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001931 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001932 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001933
Evan Cheng1953d0c2007-11-29 10:12:14 +00001934 int Id = RestoreMBBs.find_first();
1935 while (Id != -1) {
1936 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1937 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001938 SlotIndex index = restores[i].index;
1939 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001940 continue;
1941 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001942 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001943 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001944 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001945 bool CanFold = false;
1946 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001947 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001948 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001949 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1950 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001951 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001952 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001953
Evan Cheng0cbb1162007-11-29 01:06:25 +00001954 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001955 // If this restore were to be folded, it would have been folded
1956 // already.
1957 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001958 break;
1959 }
Evan Chengaee4af62007-12-02 08:30:39 +00001960 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001961 }
1962 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001963
1964 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001965 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001966 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001967 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001968 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1969 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001970 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1971 int LdSlot = 0;
1972 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1973 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001974 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001975 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1976 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001977 if (!Folded) {
1978 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1979 if (ImpUse) {
1980 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001981 // register as an implicit use on the use MI and mark the register
1982 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001983 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001984 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001985 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1986 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001987 }
Evan Chengaee4af62007-12-02 08:30:39 +00001988 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001989 }
1990 // If folding is not possible / failed, then tell the spiller to issue a
1991 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001992 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001993 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001994 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001995 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001996 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001997 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001998 }
1999
Evan Chengb50bb8c2007-12-05 08:16:32 +00002000 // Finalize intervals: add kills, finalize spill weights, and filter out
2001 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002002 std::vector<LiveInterval*> RetNewLIs;
2003 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2004 LiveInterval *LI = NewLIs[i];
2005 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00002006 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002007 if (!AddedKill.count(LI)) {
2008 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002009 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002010 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002011 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002012 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002013 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002014 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002015 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002016 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002017 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002018 RetNewLIs.push_back(LI);
2019 }
2020 }
Evan Cheng81a03822007-11-17 00:40:40 +00002021
Evan Cheng4cce6b42008-04-11 17:53:36 +00002022 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002023 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002024 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002025}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002026
2027/// hasAllocatableSuperReg - Return true if the specified physical register has
2028/// any super register that's allocatable.
2029bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2030 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2031 if (allocatableRegs_[*AS] && hasInterval(*AS))
2032 return true;
2033 return false;
2034}
2035
2036/// getRepresentativeReg - Find the largest super register of the specified
2037/// physical register.
2038unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2039 // Find the largest super-register that is allocatable.
2040 unsigned BestReg = Reg;
2041 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2042 unsigned SuperReg = *AS;
2043 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2044 BestReg = SuperReg;
2045 break;
2046 }
2047 }
2048 return BestReg;
2049}
2050
2051/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2052/// specified interval that conflicts with the specified physical register.
2053unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2054 unsigned PhysReg) const {
2055 unsigned NumConflicts = 0;
2056 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2057 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2058 E = mri_->reg_end(); I != E; ++I) {
2059 MachineOperand &O = I.getOperand();
2060 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002061 if (MI->isDebugValue())
2062 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002063 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002064 if (pli.liveAt(Index))
2065 ++NumConflicts;
2066 }
2067 return NumConflicts;
2068}
2069
2070/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002071/// around all defs and uses of the specified interval. Return true if it
2072/// was able to cut its interval.
2073bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002074 unsigned PhysReg, VirtRegMap &vrm) {
2075 unsigned SpillReg = getRepresentativeReg(PhysReg);
2076
2077 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2078 // If there are registers which alias PhysReg, but which are not a
2079 // sub-register of the chosen representative super register. Assert
2080 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002081 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002082 tri_->isSuperRegister(*AS, SpillReg));
2083
Evan Cheng2824a652009-03-23 18:24:37 +00002084 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002085 SmallVector<unsigned, 4> PRegs;
2086 if (hasInterval(SpillReg))
2087 PRegs.push_back(SpillReg);
2088 else {
2089 SmallSet<unsigned, 4> Added;
2090 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2091 if (Added.insert(*AS) && hasInterval(*AS)) {
2092 PRegs.push_back(*AS);
2093 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2094 Added.insert(*ASS);
2095 }
2096 }
2097
Evan Cheng676dd7c2008-03-11 07:19:34 +00002098 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2099 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2100 E = mri_->reg_end(); I != E; ++I) {
2101 MachineOperand &O = I.getOperand();
2102 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002103 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002104 continue;
2105 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002106 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002107 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2108 unsigned PReg = PRegs[i];
2109 LiveInterval &pli = getInterval(PReg);
2110 if (!pli.liveAt(Index))
2111 continue;
2112 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002113 SlotIndex StartIdx = Index.getLoadIndex();
2114 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002115 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002116 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002117 Cut = true;
2118 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002119 std::string msg;
2120 raw_string_ostream Msg(msg);
2121 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002122 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002123 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002124 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002125 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002126 }
Chris Lattner75361b62010-04-07 22:58:41 +00002127 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002128 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002129 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002130 if (!hasInterval(*AS))
2131 continue;
2132 LiveInterval &spli = getInterval(*AS);
2133 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002134 spli.removeRange(Index.getLoadIndex(),
2135 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002136 }
2137 }
2138 }
Evan Cheng2824a652009-03-23 18:24:37 +00002139 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002140}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002141
2142LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002143 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002144 LiveInterval& Interval = getOrCreateInterval(reg);
2145 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002146 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002147 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002148 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002149 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002150 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002151 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002152 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002153 Interval.addRange(LR);
2154
2155 return LR;
2156}
David Greeneb5257662009-08-03 21:55:09 +00002157