blob: c66bc1391523d376902f4eda76e65912fade9d47 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner036609b2010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000183
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbach64171712010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chenga2515702007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chengc4af4632010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng48575f62010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000296// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000297def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000298 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Jason W Kim685c3502011-02-04 19:47:15 +0000301// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000302def uncondbrtarget : Operand<OtherVT> {
303 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
304}
305
Jason W Kim685c3502011-02-04 19:47:15 +0000306// Branch target for ARM. Handles conditional/unconditional
307def br_target : Operand<OtherVT> {
308 let EncoderMethod = "getARMBranchTargetOpValue";
309}
310
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000313def bltarget : Operand<i32> {
314 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000315 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000316}
317
Jason W Kim685c3502011-02-04 19:47:15 +0000318// Call target for ARM. Handles conditional/unconditional
319// FIXME: rename bl_target to t2_bltarget?
320def bl_target : Operand<i32> {
321 // Encoded the same as branch targets.
322 let EncoderMethod = "getARMBranchTargetOpValue";
323}
324
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000327def RegListAsmOperand : AsmOperandClass {
328 let Name = "RegList";
329 let SuperClasses = [];
330}
331
Bill Wendling0f630752010-11-17 04:32:08 +0000332def DPRRegListAsmOperand : AsmOperandClass {
333 let Name = "DPRRegList";
334 let SuperClasses = [];
335}
336
337def SPRRegListAsmOperand : AsmOperandClass {
338 let Name = "SPRRegList";
339 let SuperClasses = [];
340}
341
Bill Wendling04863d02010-11-13 10:40:19 +0000342def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000344 let ParserMatchClass = RegListAsmOperand;
345 let PrintMethod = "printRegisterList";
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def dpr_reglist : Operand<i32> {
349 let EncoderMethod = "getRegisterListOpValue";
350 let ParserMatchClass = DPRRegListAsmOperand;
351 let PrintMethod = "printRegisterList";
352}
353
354def spr_reglist : Operand<i32> {
355 let EncoderMethod = "getRegisterListOpValue";
356 let ParserMatchClass = SPRRegListAsmOperand;
357 let PrintMethod = "printRegisterList";
358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
361def cpinst_operand : Operand<i32> {
362 let PrintMethod = "printCPInstOperand";
363}
364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// Local PC labels.
366def pclabel : Operand<i32> {
367 let PrintMethod = "printPCLabel";
368}
369
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000370// ADR instruction labels.
371def adrlabel : Operand<i32> {
372 let EncoderMethod = "getAdrLabelOpValue";
373}
374
Owen Anderson498ec202010-10-27 22:49:00 +0000375def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000376 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000377}
378
Jim Grosbachb35ad412010-10-13 19:56:10 +0000379// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
380def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 int32_t v = (int32_t)N->getZExtValue();
382 return v == 8 || v == 16 || v == 24; }]> {
383 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000384}
385
Bob Wilson22f5dc72010-08-16 18:27:34 +0000386// shift_imm: An integer that encodes a shift amount and the type of shift
387// (currently either asr or lsl) using the same encoding used for the
388// immediates in so_reg operands.
389def shift_imm : Operand<i32> {
390 let PrintMethod = "printShiftImmOperand";
391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393// shifter_operand operands: so_reg and so_imm.
394def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000395 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSORegOperand";
399 let MIOperandInfo = (ops GPR, GPR, i32imm);
400}
Evan Chengf40deed2010-10-27 23:41:30 +0000401def shift_so_reg : Operand<i32>, // reg reg imm
402 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000405 let PrintMethod = "printSORegOperand";
406 let MIOperandInfo = (ops GPR, GPR, i32imm);
407}
Evan Chenga8e29892007-01-19 07:51:42 +0000408
409// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000410// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000411def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000412 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000413 let PrintMethod = "printSOImmOperand";
414}
415
Evan Chengc70d1842007-03-20 08:11:30 +0000416// Break so_imm's up into two pieces. This handles immediates with up to 16
417// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
418// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000419def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000420 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000421}]>;
422
423/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
424///
425def arm_i32imm : PatLeaf<(imm), [{
426 if (Subtarget->hasV6T2Ops())
427 return true;
428 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
429}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000430
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000431/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
432def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
437def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
438 return (int32_t)N->getZExtValue() < 32;
439}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000440 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000441}
442
Evan Cheng75972122011-01-13 07:58:56 +0000443// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000444// The imm is split into imm{15-12}, imm{11-0}
445//
Evan Cheng75972122011-01-13 07:58:56 +0000446def i32imm_hilo16 : Operand<i32> {
447 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000448}
449
Evan Chenga9688c42010-12-11 04:11:38 +0000450/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
451/// e.g., 0xf000ffff
452def bf_inv_mask_imm : Operand<i32>,
453 PatLeaf<(imm), [{
454 return ARM::isBitFieldInvertedMask(N->getZExtValue());
455}] > {
456 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
457 let PrintMethod = "printBitfieldInvMaskImmOperand";
458}
459
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000460/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
461def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
462 return isInt<5>(N->getSExtValue());
463}]>;
464
465/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
466def width_imm : Operand<i32>, PatLeaf<(imm), [{
467 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
468}] > {
469 let EncoderMethod = "getMsbOpValue";
470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472// Define ARM specific addressing modes.
473
Jim Grosbach3e556122010-10-26 22:37:02 +0000474
475// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000476//
Jim Grosbach3e556122010-10-26 22:37:02 +0000477def addrmode_imm12 : Operand<i32>,
478 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000479 // 12-bit immediate operand. Note that instructions using this encode
480 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
481 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000482
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000484 let PrintMethod = "printAddrModeImm12Operand";
485 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000486}
Jim Grosbach3e556122010-10-26 22:37:02 +0000487// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000488//
Jim Grosbach3e556122010-10-26 22:37:02 +0000489def ldst_so_reg : Operand<i32>,
490 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000492 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000493 let PrintMethod = "printAddrMode2Operand";
494 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
495}
496
Jim Grosbach3e556122010-10-26 22:37:02 +0000497// addrmode2 := reg +/- imm12
498// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000499//
500def addrmode2 : Operand<i32>,
501 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000502 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000503 let PrintMethod = "printAddrMode2Operand";
504 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
505}
506
507def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000508 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
509 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000510 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000511 let PrintMethod = "printAddrMode2OffsetOperand";
512 let MIOperandInfo = (ops GPR, i32imm);
513}
514
515// addrmode3 := reg +/- reg
516// addrmode3 := reg +/- imm8
517//
518def addrmode3 : Operand<i32>,
519 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000520 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000521 let PrintMethod = "printAddrMode3Operand";
522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
527 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000528 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode3OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
Jim Grosbache6913602010-11-03 01:01:43 +0000533// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000534//
Jim Grosbache6913602010-11-03 01:01:43 +0000535def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000537 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Bill Wendling59914872010-11-08 00:39:58 +0000540def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000541 let Name = "MemMode5";
542 let SuperClasses = [];
543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545// addrmode5 := reg +/- imm8*4
546//
547def addrmode5 : Operand<i32>,
548 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
549 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000551 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000552 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
Bob Wilsond3a07652011-02-07 17:43:09 +0000555// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000556//
557def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000558 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000559 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000560 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000562}
563
564def am6offset : Operand<i32> {
565 let PrintMethod = "printAddrMode6OffsetOperand";
566 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000568}
569
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000570// Special version of addrmode6 to handle alignment encoding for VLD-dup
571// instructions, specifically VLD4-dup.
572def addrmode6dup : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
574 let PrintMethod = "printAddrMode6Operand";
575 let MIOperandInfo = (ops GPR:$addr, i32imm);
576 let EncoderMethod = "getAddrMode6DupAddressOpValue";
577}
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579// addrmodepc := pc + reg
580//
581def addrmodepc : Operand<i32>,
582 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
583 let PrintMethod = "printAddrModePCOperand";
584 let MIOperandInfo = (ops GPR, i32imm);
585}
586
Bob Wilson4f38b382009-08-21 21:58:55 +0000587def nohash_imm : Operand<i32> {
588 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000589}
590
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000591def CoprocNumAsmOperand : AsmOperandClass {
592 let Name = "CoprocNum";
593 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000594 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000595}
596
597def CoprocRegAsmOperand : AsmOperandClass {
598 let Name = "CoprocReg";
599 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000600 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000601}
602
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000603def p_imm : Operand<i32> {
604 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000605 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000606}
607
608def c_imm : Operand<i32> {
609 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000610 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000611}
612
Evan Chenga8e29892007-01-19 07:51:42 +0000613//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000614
Evan Cheng37f25d92008-08-28 23:39:26 +0000615include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000616
617//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000618// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000619//
620
Evan Cheng3924f782008-08-29 07:36:24 +0000621/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000622/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000623multiclass AsI1_bin_irs<bits<4> opcod, string opc,
624 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
625 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 // The register-immediate version is re-materializable. This is useful
627 // in particular for taking the address of a local.
628 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000629 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
630 iii, opc, "\t$Rd, $Rn, $imm",
631 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
632 bits<4> Rd;
633 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000634 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000636 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000638 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000639 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000640 }
Jim Grosbach62547262010-10-11 18:51:51 +0000641 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
642 iir, opc, "\t$Rd, $Rn, $Rm",
643 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000644 bits<4> Rd;
645 bits<4> Rn;
646 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000649 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000650 let Inst{15-12} = Rd;
651 let Inst{11-4} = 0b00000000;
652 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000653 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000654 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
655 iis, opc, "\t$Rd, $Rn, $shift",
656 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000657 bits<4> Rd;
658 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000659 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000661 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000662 let Inst{15-12} = Rd;
663 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000664 }
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
Evan Cheng1e249e32009-06-25 20:59:23 +0000667/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000668/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000669let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000670multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
671 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
672 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
674 iii, opc, "\t$Rd, $Rn, $imm",
675 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
676 bits<4> Rd;
677 bits<4> Rn;
678 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000679 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000681 let Inst{19-16} = Rn;
682 let Inst{15-12} = Rd;
683 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000684 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000685 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
686 iir, opc, "\t$Rd, $Rn, $Rm",
687 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
688 bits<4> Rd;
689 bits<4> Rn;
690 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000691 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000692 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = Rd;
696 let Inst{11-4} = 0b00000000;
697 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000698 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
700 iis, opc, "\t$Rd, $Rn, $shift",
701 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
702 bits<4> Rd;
703 bits<4> Rn;
704 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000707 let Inst{19-16} = Rn;
708 let Inst{15-12} = Rd;
709 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000710 }
Evan Cheng071a2792007-09-11 19:55:27 +0000711}
Evan Chengc85e8322007-07-05 07:13:32 +0000712}
713
714/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000715/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000716/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000717let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000718multiclass AI1_cmp_irs<bits<4> opcod, string opc,
719 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
720 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
722 opc, "\t$Rn, $imm",
723 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 bits<4> Rn;
725 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000727 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000728 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000731 }
732 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
733 opc, "\t$Rn, $Rm",
734 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000735 bits<4> Rn;
736 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000737 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000738 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000739 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000740 let Inst{19-16} = Rn;
741 let Inst{15-12} = 0b0000;
742 let Inst{11-4} = 0b00000000;
743 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000744 }
745 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
746 opc, "\t$Rn, $shift",
747 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000748 bits<4> Rn;
749 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000751 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000752 let Inst{19-16} = Rn;
753 let Inst{15-12} = 0b0000;
754 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 }
Evan Cheng071a2792007-09-11 19:55:27 +0000756}
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Evan Cheng576a3962010-09-25 00:49:35 +0000759/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000760/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000761/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000762multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000763 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
764 IIC_iEXTr, opc, "\t$Rd, $Rm",
765 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000766 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000767 bits<4> Rd;
768 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000769 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000770 let Inst{15-12} = Rd;
771 let Inst{11-10} = 0b00;
772 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000773 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000774 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
775 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000777 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000778 bits<4> Rd;
779 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000780 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000782 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000784 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000785 }
Evan Chenga8e29892007-01-19 07:51:42 +0000786}
787
Evan Cheng576a3962010-09-25 00:49:35 +0000788multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000789 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
790 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000791 [/* For disassembly only; pattern left blank */]>,
792 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000795 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000796 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
797 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000798 [/* For disassembly only; pattern left blank */]>,
799 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000800 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000801 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000803 }
804}
805
Evan Cheng576a3962010-09-25 00:49:35 +0000806/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000807/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000808multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000809 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
810 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
811 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000812 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000813 bits<4> Rd;
814 bits<4> Rm;
815 bits<4> Rn;
816 let Inst{19-16} = Rn;
817 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000818 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000819 let Inst{9-4} = 0b000111;
820 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000821 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000822 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
823 rot_imm:$rot),
824 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
825 [(set GPR:$Rd, (opnode GPR:$Rn,
826 (rotr GPR:$Rm, rot_imm:$rot)))]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000828 bits<4> Rd;
829 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 bits<4> Rn;
831 bits<2> rot;
832 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000833 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000835 let Inst{9-4} = 0b000111;
836 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 }
Evan Chenga8e29892007-01-19 07:51:42 +0000838}
839
Johnny Chen2ec5e492010-02-22 21:50:40 +0000840// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000841multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000842 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
843 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844 [/* For disassembly only; pattern left blank */]>,
845 Requires<[IsARM, HasV6]> {
846 let Inst{11-10} = 0b00;
847 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000848 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
849 rot_imm:$rot),
850 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000851 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000852 Requires<[IsARM, HasV6]> {
853 bits<4> Rn;
854 bits<2> rot;
855 let Inst{19-16} = Rn;
856 let Inst{11-10} = rot;
857 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000858}
859
Evan Cheng62674222009-06-25 23:34:10 +0000860/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
861let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000862multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
863 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000864 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
865 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000867 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000868 bits<4> Rd;
869 bits<4> Rn;
870 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000871 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
874 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000876 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000879 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000883 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000885 let isCommutable = Commutable;
886 let Inst{3-0} = Rm;
887 let Inst{15-12} = Rd;
888 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000890 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
891 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
892 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000893 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000894 bits<4> Rd;
895 bits<4> Rn;
896 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 let Inst{11-0} = shift;
899 let Inst{15-12} = Rd;
900 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000901 }
Jim Grosbache5165492009-11-09 00:11:35 +0000902}
903// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000904let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000905multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
906 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000907 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
908 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
909 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000910 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> imm;
914 let Inst{15-12} = Rd;
915 let Inst{19-16} = Rn;
916 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000917 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000919 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000920 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
921 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
922 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000923 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 bits<4> Rd;
925 bits<4> Rn;
926 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000927 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 let isCommutable = Commutable;
929 let Inst{3-0} = Rm;
930 let Inst{15-12} = Rd;
931 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000932 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000934 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
936 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> shift;
942 let Inst{11-0} = shift;
943 let Inst{15-12} = Rd;
944 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000945 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000947 }
Evan Cheng071a2792007-09-11 19:55:27 +0000948}
Evan Chengc85e8322007-07-05 07:13:32 +0000949}
Jim Grosbache5165492009-11-09 00:11:35 +0000950}
Evan Chengc85e8322007-07-05 07:13:32 +0000951
Jim Grosbach3e556122010-10-26 22:37:02 +0000952let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000953multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000954 InstrItinClass iir, PatFrag opnode> {
955 // Note: We use the complex addrmode_imm12 rather than just an input
956 // GPR and a constrained immediate so that we can use this to match
957 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000958 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000959 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
960 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000961 bits<4> Rt;
962 bits<17> addr;
963 let Inst{23} = addr{12}; // U (add = ('U' == 1))
964 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000965 let Inst{15-12} = Rt;
966 let Inst{11-0} = addr{11-0}; // imm12
967 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000968 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000969 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
970 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000971 bits<4> Rt;
972 bits<17> shift;
973 let Inst{23} = shift{12}; // U (add = ('U' == 1))
974 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000975 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000976 let Inst{11-0} = shift{11-0};
977 }
978}
979}
980
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000981multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000982 InstrItinClass iir, PatFrag opnode> {
983 // Note: We use the complex addrmode_imm12 rather than just an input
984 // GPR and a constrained immediate so that we can use this to match
985 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000986 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000987 (ins GPR:$Rt, addrmode_imm12:$addr),
988 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
989 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
990 bits<4> Rt;
991 bits<17> addr;
992 let Inst{23} = addr{12}; // U (add = ('U' == 1))
993 let Inst{19-16} = addr{16-13}; // Rn
994 let Inst{15-12} = Rt;
995 let Inst{11-0} = addr{11-0}; // imm12
996 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000997 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000998 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
999 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1000 bits<4> Rt;
1001 bits<17> shift;
1002 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1003 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001004 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001005 let Inst{11-0} = shift{11-0};
1006 }
1007}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001008//===----------------------------------------------------------------------===//
1009// Instructions
1010//===----------------------------------------------------------------------===//
1011
Evan Chenga8e29892007-01-19 07:51:42 +00001012//===----------------------------------------------------------------------===//
1013// Miscellaneous Instructions.
1014//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001015
Evan Chenga8e29892007-01-19 07:51:42 +00001016/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1017/// the function. The first operand is the ID# for this instruction, the second
1018/// is the index into the MachineConstantPool that this is, the third is the
1019/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001020let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001021def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001022PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001023 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001024
Jim Grosbach4642ad32010-02-22 23:10:38 +00001025// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1026// from removing one half of the matched pairs. That breaks PEI, which assumes
1027// these will always be in pairs, and asserts if it finds otherwise. Better way?
1028let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001029def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001030PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001031 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001032
Jim Grosbach64171712010-02-16 21:07:46 +00001033def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001034PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001035 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001036}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001037
Johnny Chenf4d81052010-02-12 22:53:19 +00001038def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV6T2]> {
1041 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001042 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001043 let Inst{7-0} = 0b00000000;
1044}
1045
Johnny Chenf4d81052010-02-12 22:53:19 +00001046def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM, HasV6T2]> {
1049 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001050 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001051 let Inst{7-0} = 0b00000001;
1052}
1053
1054def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM, HasV6T2]> {
1057 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001058 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001059 let Inst{7-0} = 0b00000010;
1060}
1061
1062def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1063 [/* For disassembly only; pattern left blank */]>,
1064 Requires<[IsARM, HasV6T2]> {
1065 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001066 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001067 let Inst{7-0} = 0b00000011;
1068}
1069
Johnny Chen2ec5e492010-02-22 21:50:40 +00001070def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1071 "\t$dst, $a, $b",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<4> Rm;
1077 let Inst{3-0} = Rm;
1078 let Inst{15-12} = Rd;
1079 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001080 let Inst{27-20} = 0b01101000;
1081 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001082 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001083}
1084
Johnny Chenf4d81052010-02-12 22:53:19 +00001085def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001090 let Inst{7-0} = 0b00000100;
1091}
1092
Johnny Chenc6f7b272010-02-11 18:12:29 +00001093// The i32imm operand $val can be used by a debugger to store more information
1094// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001095def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001096 [/* For disassembly only; pattern left blank */]>,
1097 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001098 bits<16> val;
1099 let Inst{3-0} = val{3-0};
1100 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001101 let Inst{27-20} = 0b00010010;
1102 let Inst{7-4} = 0b0111;
1103}
1104
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001105// Change Processor State is a system instruction -- for disassembly and
1106// parsing only.
1107// FIXME: Since the asm parser has currently no clean way to handle optional
1108// operands, create 3 versions of the same instruction. Once there's a clean
1109// framework to represent optional operands, change this behavior.
1110class CPS<dag iops, string asm_ops>
1111 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1112 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1113 bits<2> imod;
1114 bits<3> iflags;
1115 bits<5> mode;
1116 bit M;
1117
Johnny Chenb98e1602010-02-12 18:55:33 +00001118 let Inst{31-28} = 0b1111;
1119 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001120 let Inst{19-18} = imod;
1121 let Inst{17} = M; // Enabled if mode is set;
1122 let Inst{16} = 0;
1123 let Inst{8-6} = iflags;
1124 let Inst{5} = 0;
1125 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001126}
1127
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001128let M = 1 in
1129 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1130 "$imod\t$iflags, $mode">;
1131let mode = 0, M = 0 in
1132 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1133
1134let imod = 0, iflags = 0, M = 1 in
1135 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1136
Johnny Chenb92a23f2010-02-21 04:42:01 +00001137// Preload signals the memory system of possible future data/instruction access.
1138// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001139multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001140
Evan Chengdfed19f2010-11-03 06:34:55 +00001141 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001142 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001143 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001144 bits<4> Rt;
1145 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001146 let Inst{31-26} = 0b111101;
1147 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001148 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001149 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001150 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001151 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001152 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001153 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001154 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001155 }
1156
Evan Chengdfed19f2010-11-03 06:34:55 +00001157 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001158 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001159 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001160 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001161 let Inst{31-26} = 0b111101;
1162 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001163 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001164 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001165 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001166 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001167 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001168 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001169 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170 }
1171}
1172
Evan Cheng416941d2010-11-04 05:19:35 +00001173defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1174defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1175defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001176
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001177def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1178 "setend\t$end",
1179 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001180 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001181 bits<1> end;
1182 let Inst{31-10} = 0b1111000100000001000000;
1183 let Inst{9} = end;
1184 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001185}
1186
Johnny Chenf4d81052010-02-12 22:53:19 +00001187def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001188 [/* For disassembly only; pattern left blank */]>,
1189 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001190 bits<4> opt;
1191 let Inst{27-4} = 0b001100100000111100001111;
1192 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001193}
1194
Johnny Chenba6e0332010-02-11 17:14:31 +00001195// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001196let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001197def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001198 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001199 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001200 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001201}
1202
Evan Cheng12c3a532008-11-06 17:48:05 +00001203// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001204let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001205def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1206 Size4Bytes, IIC_iALUr,
1207 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001208
Evan Cheng325474e2008-01-07 23:56:57 +00001209let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001210def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001211 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001212 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001213
Jim Grosbach53694262010-11-18 01:15:56 +00001214def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001215 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001216 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001217
Jim Grosbach53694262010-11-18 01:15:56 +00001218def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001219 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001220 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001221
Jim Grosbach53694262010-11-18 01:15:56 +00001222def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001223 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001224 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001225
Jim Grosbach53694262010-11-18 01:15:56 +00001226def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001227 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001228 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001229}
Chris Lattner13c63102008-01-06 05:55:01 +00001230let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001231def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001233
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001234def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001235 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1236 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001237
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001238def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001240}
Evan Cheng12c3a532008-11-06 17:48:05 +00001241} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001242
Evan Chenge07715c2009-06-23 05:25:29 +00001243
1244// LEApcrel - Load a pc-relative address into a register without offending the
1245// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001246let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001247// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001248// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1249// know until then which form of the instruction will be used.
1250def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001251 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001252 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001253 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001254 let Inst{27-25} = 0b001;
1255 let Inst{20} = 0;
1256 let Inst{19-16} = 0b1111;
1257 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001258 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001259}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001260def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1261 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001262
1263def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1264 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1265 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001266
Evan Chenga8e29892007-01-19 07:51:42 +00001267//===----------------------------------------------------------------------===//
1268// Control Flow Instructions.
1269//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001270
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001271let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1272 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001273 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001274 "bx", "\tlr", [(ARMretflag)]>,
1275 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001276 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001277 }
1278
1279 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001280 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 "mov", "\tpc, lr", [(ARMretflag)]>,
1282 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001283 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001284 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001285}
Rafael Espindola27185192006-09-29 21:20:16 +00001286
Bob Wilson04ea6e52009-10-28 00:37:03 +00001287// Indirect branches
1288let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001289 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001290 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001291 [(brind GPR:$dst)]>,
1292 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001293 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001294 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001295 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001296 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001297
1298 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001299 // FIXME: We would really like to define this as a vanilla ARMPat like:
1300 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1301 // With that, however, we can't set isBranch, isTerminator, etc..
1302 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1303 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1304 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001305}
1306
Evan Cheng1e0eab12010-11-29 22:43:27 +00001307// All calls clobber the non-callee saved registers. SP is marked as
1308// a use to prevent stack-pointer assignments that appear immediately
1309// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001310let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001311 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001312 Defs = [R0, R1, R2, R3, R12, LR,
1313 D0, D1, D2, D3, D4, D5, D6, D7,
1314 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001315 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1316 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001317 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001318 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001319 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001320 Requires<[IsARM, IsNotDarwin]> {
1321 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001322 bits<24> func;
1323 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001324 }
Evan Cheng277f0742007-06-19 21:05:09 +00001325
Jason W Kim685c3502011-02-04 19:47:15 +00001326 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001327 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001328 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001329 Requires<[IsARM, IsNotDarwin]> {
1330 bits<24> func;
1331 let Inst{23-0} = func;
1332 }
Evan Cheng277f0742007-06-19 21:05:09 +00001333
Evan Chenga8e29892007-01-19 07:51:42 +00001334 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001335 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001336 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001337 [(ARMcall GPR:$func)]>,
1338 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001339 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001340 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001341 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001342 }
1343
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001344 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001345 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001346 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1347 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1348 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001349
1350 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001351 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1352 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1353 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001354}
1355
David Goodwin1a8f36e2009-08-12 18:31:53 +00001356let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001357 // On Darwin R9 is call-clobbered.
1358 // R7 is marked as a use to prevent frame-pointer assignments from being
1359 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001360 Defs = [R0, R1, R2, R3, R9, R12, LR,
1361 D0, D1, D2, D3, D4, D5, D6, D7,
1362 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001363 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1364 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001365 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001366 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001367 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1368 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001369 bits<24> func;
1370 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001371 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001372
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001373 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001374 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001375 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001376 Requires<[IsARM, IsDarwin]> {
1377 bits<24> func;
1378 let Inst{23-0} = func;
1379 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001380
1381 // ARMv5T and above
1382 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001383 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001384 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001385 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001386 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001387 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001388 }
1389
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001390 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001391 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001392 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1393 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1394 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001395
1396 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001397 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1398 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1399 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001400}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001401
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402// Tail calls.
1403
Jim Grosbach832859d2010-10-13 22:09:34 +00001404// FIXME: These should probably be xformed into the non-TC versions of the
1405// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001406// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1407// Thumb should have its own version since the instruction is actually
1408// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1410 // Darwin versions.
1411 let Defs = [R0, R1, R2, R3, R9, R12,
1412 D0, D1, D2, D3, D4, D5, D6, D7,
1413 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1414 D27, D28, D29, D30, D31, PC],
1415 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001416 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1417 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001419 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1420 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001421
Evan Cheng6523d2f2010-06-19 00:11:54 +00001422 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001423 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001424 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001425
1426 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001427 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001428 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001429
Evan Cheng6523d2f2010-06-19 00:11:54 +00001430 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1431 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1432 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001433 bits<4> dst;
1434 let Inst{31-4} = 0b1110000100101111111111110001;
1435 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001436 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001437 }
1438
1439 // Non-Darwin versions (the difference is R9).
1440 let Defs = [R0, R1, R2, R3, R12,
1441 D0, D1, D2, D3, D4, D5, D6, D7,
1442 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1443 D27, D28, D29, D30, D31, PC],
1444 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001445 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1446 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001448 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1449 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450
Evan Cheng6523d2f2010-06-19 00:11:54 +00001451 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1452 IIC_Br, "b\t$dst @ TAILCALL",
1453 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001454
Evan Cheng6523d2f2010-06-19 00:11:54 +00001455 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1456 IIC_Br, "b.w\t$dst @ TAILCALL",
1457 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001458
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001459 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001460 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1461 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001462 bits<4> dst;
1463 let Inst{31-4} = 0b1110000100101111111111110001;
1464 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001465 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001466 }
1467}
1468
David Goodwin1a8f36e2009-08-12 18:31:53 +00001469let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001470 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001471 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001472 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001473 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001474 "b\t$target", [(br bb:$target)]> {
1475 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001476 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001477 let Inst{23-0} = target;
1478 }
Evan Cheng44bec522007-05-15 01:29:07 +00001479
Jim Grosbach2dc77682010-11-29 18:37:44 +00001480 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1481 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001482 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001483 SizeSpecial, IIC_Br,
1484 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001485 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1486 // into i12 and rs suffixed versions.
1487 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001488 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001489 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001490 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001491 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001492 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001493 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001494 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001495 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001496 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001497 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001498 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001499
Evan Chengc85e8322007-07-05 07:13:32 +00001500 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001501 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001502 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001503 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001504 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1505 bits<24> target;
1506 let Inst{23-0} = target;
1507 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001508}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001509
Johnny Chena1e76212010-02-13 02:51:09 +00001510// Branch and Exchange Jazelle -- for disassembly only
1511def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1512 [/* For disassembly only; pattern left blank */]> {
1513 let Inst{23-20} = 0b0010;
1514 //let Inst{19-8} = 0xfff;
1515 let Inst{7-4} = 0b0010;
1516}
1517
Johnny Chen0296f3e2010-02-16 21:59:54 +00001518// Secure Monitor Call is a system instruction -- for disassembly only
1519def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1520 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001521 bits<4> opt;
1522 let Inst{23-4} = 0b01100000000000000111;
1523 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001524}
1525
Johnny Chen64dfb782010-02-16 20:04:27 +00001526// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001527let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001528def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001529 [/* For disassembly only; pattern left blank */]> {
1530 bits<24> svc;
1531 let Inst{23-0} = svc;
1532}
Johnny Chen85d5a892010-02-10 18:02:25 +00001533}
1534
Johnny Chenfb566792010-02-17 21:39:10 +00001535// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001536let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001537def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1538 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001539 [/* For disassembly only; pattern left blank */]> {
1540 let Inst{31-28} = 0b1111;
1541 let Inst{22-20} = 0b110; // W = 1
1542}
1543
Jim Grosbache6913602010-11-03 01:01:43 +00001544def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1545 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001546 [/* For disassembly only; pattern left blank */]> {
1547 let Inst{31-28} = 0b1111;
1548 let Inst{22-20} = 0b100; // W = 0
1549}
1550
Johnny Chenfb566792010-02-17 21:39:10 +00001551// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001552def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1553 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001554 [/* For disassembly only; pattern left blank */]> {
1555 let Inst{31-28} = 0b1111;
1556 let Inst{22-20} = 0b011; // W = 1
1557}
1558
Jim Grosbache6913602010-11-03 01:01:43 +00001559def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1560 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001561 [/* For disassembly only; pattern left blank */]> {
1562 let Inst{31-28} = 0b1111;
1563 let Inst{22-20} = 0b001; // W = 0
1564}
Chris Lattner39ee0362010-10-31 19:10:56 +00001565} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001566
Evan Chenga8e29892007-01-19 07:51:42 +00001567//===----------------------------------------------------------------------===//
1568// Load / store Instructions.
1569//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001570
Evan Chenga8e29892007-01-19 07:51:42 +00001571// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001572
1573
Evan Cheng7e2fe912010-10-28 06:47:08 +00001574defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001575 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001576defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001577 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001578defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001579 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001580defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001581 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001582
Evan Chengfa775d02007-03-19 07:20:03 +00001583// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001584let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1585 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001586def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001587 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1588 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001589 bits<4> Rt;
1590 bits<17> addr;
1591 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1592 let Inst{19-16} = 0b1111;
1593 let Inst{15-12} = Rt;
1594 let Inst{11-0} = addr{11-0}; // imm12
1595}
Evan Chengfa775d02007-03-19 07:20:03 +00001596
Evan Chenga8e29892007-01-19 07:51:42 +00001597// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001598def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001599 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1600 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001601
Evan Chenga8e29892007-01-19 07:51:42 +00001602// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001603def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001604 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1605 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001606
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001607def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001608 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1609 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001610
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001611let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1612 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001613// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1614// how to represent that such that tblgen is happy and we don't
1615// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001616// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001617def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1618 (ins addrmode3:$addr), LdMiscFrm,
1619 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001620 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001621}
Rafael Espindolac391d162006-10-23 20:34:27 +00001622
Evan Chenga8e29892007-01-19 07:51:42 +00001623// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001624multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001625 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1626 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001627 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1628 // {17-14} Rn
1629 // {13} 1 == Rm, 0 == imm12
1630 // {12} isAdd
1631 // {11-0} imm12/Rm
1632 bits<18> addr;
1633 let Inst{25} = addr{13};
1634 let Inst{23} = addr{12};
1635 let Inst{19-16} = addr{17-14};
1636 let Inst{11-0} = addr{11-0};
1637 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001638 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1639 (ins GPR:$Rn, am2offset:$offset),
1640 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001641 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1642 // {13} 1 == Rm, 0 == imm12
1643 // {12} isAdd
1644 // {11-0} imm12/Rm
1645 bits<14> offset;
1646 bits<4> Rn;
1647 let Inst{25} = offset{13};
1648 let Inst{23} = offset{12};
1649 let Inst{19-16} = Rn;
1650 let Inst{11-0} = offset{11-0};
1651 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001652}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001653
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001654let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001655defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1656defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001657}
Rafael Espindola450856d2006-12-12 00:37:38 +00001658
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001659multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1660 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1661 (ins addrmode3:$addr), IndexModePre,
1662 LdMiscFrm, itin,
1663 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1664 bits<14> addr;
1665 let Inst{23} = addr{8}; // U bit
1666 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1667 let Inst{19-16} = addr{12-9}; // Rn
1668 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1669 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1670 }
1671 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1672 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1673 LdMiscFrm, itin,
1674 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001675 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001676 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001677 let Inst{23} = offset{8}; // U bit
1678 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001679 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001680 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1681 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001682 }
1683}
Rafael Espindola4e307642006-09-08 16:59:47 +00001684
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001685let mayLoad = 1, neverHasSideEffects = 1 in {
1686defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1687defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1688defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1689let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1690defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1691} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Johnny Chenadb561d2010-02-18 03:27:42 +00001693// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001694let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001695def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1696 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1697 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001698 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1699 let Inst{21} = 1; // overwrite
1700}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001701def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001702 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001703 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001704 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1705 let Inst{21} = 1; // overwrite
1706}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001707def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1708 (ins GPR:$base, am3offset:$offset), IndexModePost,
1709 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001710 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1711 let Inst{21} = 1; // overwrite
1712}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001713def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1714 (ins GPR:$base, am3offset:$offset), IndexModePost,
1715 LdMiscFrm, IIC_iLoad_bh_ru,
1716 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001717 let Inst{21} = 1; // overwrite
1718}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001719def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1720 (ins GPR:$base, am3offset:$offset), IndexModePost,
1721 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001722 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001723 let Inst{21} = 1; // overwrite
1724}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001725}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001726
Evan Chenga8e29892007-01-19 07:51:42 +00001727// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001728
1729// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001730def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001731 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1732 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001733
Evan Chenga8e29892007-01-19 07:51:42 +00001734// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001735let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1736 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001737def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001738 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001739 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
1741// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001742def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001743 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001744 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001745 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1746 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001747 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001748
Jim Grosbach953557f42010-11-19 21:35:06 +00001749def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001750 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001751 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001752 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1753 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001754 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Jim Grosbacha1b41752010-11-19 22:06:57 +00001756def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1757 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1758 IndexModePre, StFrm, IIC_iStore_bh_ru,
1759 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1760 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1761 GPR:$Rn, am2offset:$offset))]>;
1762def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1763 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1764 IndexModePost, StFrm, IIC_iStore_bh_ru,
1765 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1766 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1767 GPR:$Rn, am2offset:$offset))]>;
1768
Jim Grosbach2dc77682010-11-29 18:37:44 +00001769def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1770 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1771 IndexModePre, StMiscFrm, IIC_iStore_ru,
1772 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1773 [(set GPR:$Rn_wb,
1774 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001775
Jim Grosbach2dc77682010-11-29 18:37:44 +00001776def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1777 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1778 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1779 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1780 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1781 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001782
Johnny Chen39a4bb32010-02-18 22:31:18 +00001783// For disassembly only
1784def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1785 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001786 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001787 "strd", "\t$src1, $src2, [$base, $offset]!",
1788 "$base = $base_wb", []>;
1789
1790// For disassembly only
1791def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1792 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001793 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001794 "strd", "\t$src1, $src2, [$base], $offset",
1795 "$base = $base_wb", []>;
1796
Johnny Chenad4df4c2010-03-01 19:22:00 +00001797// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001798
Jim Grosbach953557f42010-11-19 21:35:06 +00001799def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1800 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001801 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001802 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001803 [/* For disassembly only; pattern left blank */]> {
1804 let Inst{21} = 1; // overwrite
1805}
1806
Jim Grosbach953557f42010-11-19 21:35:06 +00001807def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1808 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001809 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001810 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001811 [/* For disassembly only; pattern left blank */]> {
1812 let Inst{21} = 1; // overwrite
1813}
1814
Johnny Chenad4df4c2010-03-01 19:22:00 +00001815def STRHT: AI3sthpo<(outs GPR:$base_wb),
1816 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001817 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001818 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1819 [/* For disassembly only; pattern left blank */]> {
1820 let Inst{21} = 1; // overwrite
1821}
1822
Evan Chenga8e29892007-01-19 07:51:42 +00001823//===----------------------------------------------------------------------===//
1824// Load / store multiple Instructions.
1825//
1826
Bill Wendling6c470b82010-11-13 09:09:38 +00001827multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1828 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001829 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001830 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1831 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001832 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001833 let Inst{24-23} = 0b01; // Increment After
1834 let Inst{21} = 0; // No writeback
1835 let Inst{20} = L_bit;
1836 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001837 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001838 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1839 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001840 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001841 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 let Inst{20} = L_bit;
1844 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001845 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001846 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1847 IndexModeNone, f, itin,
1848 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1849 let Inst{24-23} = 0b00; // Decrement After
1850 let Inst{21} = 0; // No writeback
1851 let Inst{20} = L_bit;
1852 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001853 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001854 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1855 IndexModeUpd, f, itin_upd,
1856 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1857 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001858 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001859 let Inst{20} = L_bit;
1860 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001861 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001862 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1863 IndexModeNone, f, itin,
1864 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1865 let Inst{24-23} = 0b10; // Decrement Before
1866 let Inst{21} = 0; // No writeback
1867 let Inst{20} = L_bit;
1868 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001869 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001870 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1871 IndexModeUpd, f, itin_upd,
1872 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1873 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001874 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001875 let Inst{20} = L_bit;
1876 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001877 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001878 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1879 IndexModeNone, f, itin,
1880 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1881 let Inst{24-23} = 0b11; // Increment Before
1882 let Inst{21} = 0; // No writeback
1883 let Inst{20} = L_bit;
1884 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001885 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001886 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1887 IndexModeUpd, f, itin_upd,
1888 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1889 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001890 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001891 let Inst{20} = L_bit;
1892 }
1893}
1894
Bill Wendlingc93989a2010-11-13 11:20:05 +00001895let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001896
1897let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1898defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1899
1900let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1901defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1902
1903} // neverHasSideEffects
1904
Bob Wilson0fef5842011-01-06 19:24:32 +00001905// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001906def : MnemonicAlias<"ldm", "ldmia">;
1907def : MnemonicAlias<"stm", "stmia">;
1908
1909// FIXME: remove when we have a way to marking a MI with these properties.
1910// FIXME: Should pc be an implicit operand like PICADD, etc?
1911let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1912 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001913// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001914def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001915 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001916 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001917 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001918 "$Rn = $wb", []> {
1919 let Inst{24-23} = 0b01; // Increment After
1920 let Inst{21} = 1; // Writeback
1921 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001922}
Evan Chenga8e29892007-01-19 07:51:42 +00001923
Evan Chenga8e29892007-01-19 07:51:42 +00001924//===----------------------------------------------------------------------===//
1925// Move Instructions.
1926//
1927
Evan Chengcd799b92009-06-12 20:46:18 +00001928let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001929def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1930 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1931 bits<4> Rd;
1932 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001933
Johnny Chen04301522009-11-07 00:54:36 +00001934 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001935 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001936 let Inst{3-0} = Rm;
1937 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001938}
1939
Dale Johannesen38d5f042010-06-15 22:24:08 +00001940// A version for the smaller set of tail call registers.
1941let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001942def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001943 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1944 bits<4> Rd;
1945 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001946
Dale Johannesen38d5f042010-06-15 22:24:08 +00001947 let Inst{11-4} = 0b00000000;
1948 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001949 let Inst{3-0} = Rm;
1950 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001951}
1952
Evan Chengf40deed2010-10-27 23:41:30 +00001953def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001954 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001955 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1956 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001957 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001958 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001959 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001960 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001961 let Inst{25} = 0;
1962}
Evan Chenga2515702007-03-19 07:09:02 +00001963
Evan Chengc4af4632010-11-17 20:13:28 +00001964let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001965def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1966 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001967 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001968 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001969 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001970 let Inst{15-12} = Rd;
1971 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001972 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001973}
1974
Evan Chengc4af4632010-11-17 20:13:28 +00001975let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001976def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001977 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001978 "movw", "\t$Rd, $imm",
1979 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001980 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001981 bits<4> Rd;
1982 bits<16> imm;
1983 let Inst{15-12} = Rd;
1984 let Inst{11-0} = imm{11-0};
1985 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001986 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001987 let Inst{25} = 1;
1988}
1989
Evan Cheng53519f02011-01-21 18:55:51 +00001990def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1991 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001992
1993let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001994def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001995 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001996 "movt", "\t$Rd, $imm",
1997 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001998 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001999 lo16AllZero:$imm))]>, UnaryDP,
2000 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002001 bits<4> Rd;
2002 bits<16> imm;
2003 let Inst{15-12} = Rd;
2004 let Inst{11-0} = imm{11-0};
2005 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002006 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002007 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002008}
Evan Cheng13ab0202007-07-10 18:08:01 +00002009
Evan Cheng53519f02011-01-21 18:55:51 +00002010def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2011 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002012
2013} // Constraints
2014
Evan Cheng20956592009-10-21 08:15:52 +00002015def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2016 Requires<[IsARM, HasV6T2]>;
2017
David Goodwinca01a8d2009-09-01 18:32:09 +00002018let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002019def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002020 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2021 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
2023// These aren't really mov instructions, but we have to define them this way
2024// due to flag operands.
2025
Evan Cheng071a2792007-09-11 19:55:27 +00002026let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002027def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002028 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2029 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002030def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002031 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2032 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002033}
Evan Chenga8e29892007-01-19 07:51:42 +00002034
Evan Chenga8e29892007-01-19 07:51:42 +00002035//===----------------------------------------------------------------------===//
2036// Extend Instructions.
2037//
2038
2039// Sign extenders
2040
Evan Cheng576a3962010-09-25 00:49:35 +00002041defm SXTB : AI_ext_rrot<0b01101010,
2042 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2043defm SXTH : AI_ext_rrot<0b01101011,
2044 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002045
Evan Cheng576a3962010-09-25 00:49:35 +00002046defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002047 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002048defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002049 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Johnny Chen2ec5e492010-02-22 21:50:40 +00002051// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002052defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002053
2054// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002055defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002056
2057// Zero extenders
2058
2059let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002060defm UXTB : AI_ext_rrot<0b01101110,
2061 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2062defm UXTH : AI_ext_rrot<0b01101111,
2063 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2064defm UXTB16 : AI_ext_rrot<0b01101100,
2065 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Jim Grosbach542f6422010-07-28 23:25:44 +00002067// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2068// The transformation should probably be done as a combiner action
2069// instead so we can include a check for masking back in the upper
2070// eight bits of the source into the lower eight bits of the result.
2071//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2072// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002073def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002074 (UXTB16r_rot GPR:$Src, 8)>;
2075
Evan Cheng576a3962010-09-25 00:49:35 +00002076defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002077 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002078defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002079 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002080}
2081
Evan Chenga8e29892007-01-19 07:51:42 +00002082// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002083// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002084defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002085
Evan Chenga8e29892007-01-19 07:51:42 +00002086
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002087def SBFX : I<(outs GPR:$Rd),
2088 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002089 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002090 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002091 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002092 bits<4> Rd;
2093 bits<4> Rn;
2094 bits<5> lsb;
2095 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002096 let Inst{27-21} = 0b0111101;
2097 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002098 let Inst{20-16} = width;
2099 let Inst{15-12} = Rd;
2100 let Inst{11-7} = lsb;
2101 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002102}
2103
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002104def UBFX : I<(outs GPR:$Rd),
2105 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002106 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002107 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002108 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002109 bits<4> Rd;
2110 bits<4> Rn;
2111 bits<5> lsb;
2112 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002113 let Inst{27-21} = 0b0111111;
2114 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002115 let Inst{20-16} = width;
2116 let Inst{15-12} = Rd;
2117 let Inst{11-7} = lsb;
2118 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002119}
2120
Evan Chenga8e29892007-01-19 07:51:42 +00002121//===----------------------------------------------------------------------===//
2122// Arithmetic Instructions.
2123//
2124
Jim Grosbach26421962008-10-14 20:36:24 +00002125defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002126 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002127 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002128defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002129 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002130 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002131
Evan Chengc85e8322007-07-05 07:13:32 +00002132// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002133defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002134 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002135 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2136defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002137 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002138 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002139
Evan Cheng62674222009-06-25 23:34:10 +00002140defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002141 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002142defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002143 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002144
2145// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002146defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002147 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002148defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002149 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002150
Jim Grosbach84760882010-10-15 18:42:41 +00002151def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2152 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2153 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2154 bits<4> Rd;
2155 bits<4> Rn;
2156 bits<12> imm;
2157 let Inst{25} = 1;
2158 let Inst{15-12} = Rd;
2159 let Inst{19-16} = Rn;
2160 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002161}
Evan Cheng13ab0202007-07-10 18:08:01 +00002162
Bob Wilsoncff71782010-08-05 18:23:43 +00002163// The reg/reg form is only defined for the disassembler; for codegen it is
2164// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002165def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2166 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002167 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002168 bits<4> Rd;
2169 bits<4> Rn;
2170 bits<4> Rm;
2171 let Inst{11-4} = 0b00000000;
2172 let Inst{25} = 0;
2173 let Inst{3-0} = Rm;
2174 let Inst{15-12} = Rd;
2175 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002176}
2177
Jim Grosbach84760882010-10-15 18:42:41 +00002178def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2179 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2180 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2181 bits<4> Rd;
2182 bits<4> Rn;
2183 bits<12> shift;
2184 let Inst{25} = 0;
2185 let Inst{11-0} = shift;
2186 let Inst{15-12} = Rd;
2187 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002188}
Evan Chengc85e8322007-07-05 07:13:32 +00002189
2190// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002191let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002192def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2193 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2194 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2195 bits<4> Rd;
2196 bits<4> Rn;
2197 bits<12> imm;
2198 let Inst{25} = 1;
2199 let Inst{20} = 1;
2200 let Inst{15-12} = Rd;
2201 let Inst{19-16} = Rn;
2202 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002203}
Jim Grosbach84760882010-10-15 18:42:41 +00002204def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2205 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2206 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2207 bits<4> Rd;
2208 bits<4> Rn;
2209 bits<12> shift;
2210 let Inst{25} = 0;
2211 let Inst{20} = 1;
2212 let Inst{11-0} = shift;
2213 let Inst{15-12} = Rd;
2214 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002215}
Evan Cheng071a2792007-09-11 19:55:27 +00002216}
Evan Chengc85e8322007-07-05 07:13:32 +00002217
Evan Cheng62674222009-06-25 23:34:10 +00002218let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002219def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2220 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2221 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002222 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<12> imm;
2226 let Inst{25} = 1;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = Rn;
2229 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002230}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002231// The reg/reg form is only defined for the disassembler; for codegen it is
2232// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002233def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2234 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002235 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002236 bits<4> Rd;
2237 bits<4> Rn;
2238 bits<4> Rm;
2239 let Inst{11-4} = 0b00000000;
2240 let Inst{25} = 0;
2241 let Inst{3-0} = Rm;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002244}
Jim Grosbach84760882010-10-15 18:42:41 +00002245def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2246 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2247 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002248 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002249 bits<4> Rd;
2250 bits<4> Rn;
2251 bits<12> shift;
2252 let Inst{25} = 0;
2253 let Inst{11-0} = shift;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002256}
Evan Cheng62674222009-06-25 23:34:10 +00002257}
2258
2259// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002260let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002261def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2262 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2263 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002264 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002265 bits<4> Rd;
2266 bits<4> Rn;
2267 bits<12> imm;
2268 let Inst{25} = 1;
2269 let Inst{20} = 1;
2270 let Inst{15-12} = Rd;
2271 let Inst{19-16} = Rn;
2272 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002273}
Jim Grosbach84760882010-10-15 18:42:41 +00002274def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2275 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2276 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002277 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002278 bits<4> Rd;
2279 bits<4> Rn;
2280 bits<12> shift;
2281 let Inst{25} = 0;
2282 let Inst{20} = 1;
2283 let Inst{11-0} = shift;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002286}
Evan Cheng071a2792007-09-11 19:55:27 +00002287}
Evan Cheng2c614c52007-06-06 10:17:05 +00002288
Evan Chenga8e29892007-01-19 07:51:42 +00002289// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002290// The assume-no-carry-in form uses the negation of the input since add/sub
2291// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2292// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2293// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002294def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2295 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002296def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2297 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2298// The with-carry-in form matches bitwise not instead of the negation.
2299// Effectively, the inverse interpretation of the carry flag already accounts
2300// for part of the negation.
2301def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2302 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002303
2304// Note: These are implemented in C++ code, because they have to generate
2305// ADD/SUBrs instructions, which use a complex pattern that a xform function
2306// cannot produce.
2307// (mul X, 2^n+1) -> (add (X << n), X)
2308// (mul X, 2^n-1) -> (rsb X, (X << n))
2309
Johnny Chen667d1272010-02-22 18:50:54 +00002310// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002311// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002312class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002313 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2314 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2315 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002316 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002317 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002318 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002319 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002320 let Inst{11-4} = op11_4;
2321 let Inst{19-16} = Rn;
2322 let Inst{15-12} = Rd;
2323 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002324}
2325
Johnny Chen667d1272010-02-22 18:50:54 +00002326// Saturating add/subtract -- for disassembly only
2327
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002328def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002329 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2330 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002331def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002332 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2333 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2334def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2335 "\t$Rd, $Rm, $Rn">;
2336def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2337 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002338
2339def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2340def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2341def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2342def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2343def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2344def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2345def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2346def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2347def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2348def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2349def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2350def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002351
2352// Signed/Unsigned add/subtract -- for disassembly only
2353
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002354def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2355def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2356def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2357def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2358def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2359def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2360def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2361def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2362def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2363def USAX : AAI<0b01100101, 0b11110101, "usax">;
2364def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2365def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002366
2367// Signed/Unsigned halving add/subtract -- for disassembly only
2368
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002369def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2370def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2371def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2372def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2373def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2374def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2375def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2376def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2377def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2378def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2379def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2380def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002381
Johnny Chenadc77332010-02-26 22:04:29 +00002382// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002383
Jim Grosbach70987fb2010-10-18 23:35:38 +00002384def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002385 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002387 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002388 bits<4> Rd;
2389 bits<4> Rn;
2390 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002391 let Inst{27-20} = 0b01111000;
2392 let Inst{15-12} = 0b1111;
2393 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002394 let Inst{19-16} = Rd;
2395 let Inst{11-8} = Rm;
2396 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002397}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002399 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002400 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002401 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002402 bits<4> Rd;
2403 bits<4> Rn;
2404 bits<4> Rm;
2405 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002406 let Inst{27-20} = 0b01111000;
2407 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 let Inst{19-16} = Rd;
2409 let Inst{15-12} = Ra;
2410 let Inst{11-8} = Rm;
2411 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002412}
2413
2414// Signed/Unsigned saturate -- for disassembly only
2415
Jim Grosbach70987fb2010-10-18 23:35:38 +00002416def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2417 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002418 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002419 bits<4> Rd;
2420 bits<5> sat_imm;
2421 bits<4> Rn;
2422 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002423 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002424 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002425 let Inst{20-16} = sat_imm;
2426 let Inst{15-12} = Rd;
2427 let Inst{11-7} = sh{7-3};
2428 let Inst{6} = sh{0};
2429 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002430}
2431
Jim Grosbach70987fb2010-10-18 23:35:38 +00002432def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2433 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002434 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002435 bits<4> Rd;
2436 bits<4> sat_imm;
2437 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002438 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439 let Inst{11-4} = 0b11110011;
2440 let Inst{15-12} = Rd;
2441 let Inst{19-16} = sat_imm;
2442 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002443}
2444
Jim Grosbach70987fb2010-10-18 23:35:38 +00002445def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2446 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002447 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 bits<4> Rd;
2449 bits<5> sat_imm;
2450 bits<4> Rn;
2451 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002452 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002453 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002454 let Inst{15-12} = Rd;
2455 let Inst{11-7} = sh{7-3};
2456 let Inst{6} = sh{0};
2457 let Inst{20-16} = sat_imm;
2458 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002459}
2460
Jim Grosbach70987fb2010-10-18 23:35:38 +00002461def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2462 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002463 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002464 bits<4> Rd;
2465 bits<4> sat_imm;
2466 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002467 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002468 let Inst{11-4} = 0b11110011;
2469 let Inst{15-12} = Rd;
2470 let Inst{19-16} = sat_imm;
2471 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002472}
Evan Chenga8e29892007-01-19 07:51:42 +00002473
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002474def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2475def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002476
Evan Chenga8e29892007-01-19 07:51:42 +00002477//===----------------------------------------------------------------------===//
2478// Bitwise Instructions.
2479//
2480
Jim Grosbach26421962008-10-14 20:36:24 +00002481defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002482 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002483 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002484defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002485 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002486 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002487defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002488 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002489 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002490defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002491 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002492 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002493
Jim Grosbach3fea191052010-10-21 22:03:21 +00002494def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002495 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002496 "bfc", "\t$Rd, $imm", "$src = $Rd",
2497 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002498 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002499 bits<4> Rd;
2500 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002501 let Inst{27-21} = 0b0111110;
2502 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002503 let Inst{15-12} = Rd;
2504 let Inst{11-7} = imm{4-0}; // lsb
2505 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002506}
2507
Johnny Chenb2503c02010-02-17 06:31:48 +00002508// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002509def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002510 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002511 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2512 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002513 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002514 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002515 bits<4> Rd;
2516 bits<4> Rn;
2517 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002518 let Inst{27-21} = 0b0111110;
2519 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002520 let Inst{15-12} = Rd;
2521 let Inst{11-7} = imm{4-0}; // lsb
2522 let Inst{20-16} = imm{9-5}; // width
2523 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002524}
2525
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002526// GNU as only supports this form of bfi (w/ 4 arguments)
2527let isAsmParserOnly = 1 in
2528def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2529 lsb_pos_imm:$lsb, width_imm:$width),
2530 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2531 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2532 []>, Requires<[IsARM, HasV6T2]> {
2533 bits<4> Rd;
2534 bits<4> Rn;
2535 bits<5> lsb;
2536 bits<5> width;
2537 let Inst{27-21} = 0b0111110;
2538 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2539 let Inst{15-12} = Rd;
2540 let Inst{11-7} = lsb;
2541 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2542 let Inst{3-0} = Rn;
2543}
2544
Jim Grosbach36860462010-10-21 22:19:32 +00002545def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2546 "mvn", "\t$Rd, $Rm",
2547 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2548 bits<4> Rd;
2549 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002550 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002551 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002552 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002553 let Inst{15-12} = Rd;
2554 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002555}
Jim Grosbach36860462010-10-21 22:19:32 +00002556def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2557 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2558 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2559 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002560 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002561 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002562 let Inst{19-16} = 0b0000;
2563 let Inst{15-12} = Rd;
2564 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002565}
Evan Chengc4af4632010-11-17 20:13:28 +00002566let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002567def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2568 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2569 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2570 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002571 bits<12> imm;
2572 let Inst{25} = 1;
2573 let Inst{19-16} = 0b0000;
2574 let Inst{15-12} = Rd;
2575 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002576}
Evan Chenga8e29892007-01-19 07:51:42 +00002577
2578def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2579 (BICri GPR:$src, so_imm_not:$imm)>;
2580
2581//===----------------------------------------------------------------------===//
2582// Multiply Instructions.
2583//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002584class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2585 string opc, string asm, list<dag> pattern>
2586 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2587 bits<4> Rd;
2588 bits<4> Rm;
2589 bits<4> Rn;
2590 let Inst{19-16} = Rd;
2591 let Inst{11-8} = Rm;
2592 let Inst{3-0} = Rn;
2593}
2594class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2595 string opc, string asm, list<dag> pattern>
2596 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2597 bits<4> RdLo;
2598 bits<4> RdHi;
2599 bits<4> Rm;
2600 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002601 let Inst{19-16} = RdHi;
2602 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002603 let Inst{11-8} = Rm;
2604 let Inst{3-0} = Rn;
2605}
Evan Chenga8e29892007-01-19 07:51:42 +00002606
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002607let isCommutable = 1 in {
2608let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002609def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2610 pred:$p, cc_out:$s),
2611 Size4Bytes, IIC_iMUL32,
2612 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2613 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002614
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002615def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2616 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002617 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2618 Requires<[IsARM, HasV6]>;
2619}
Evan Chenga8e29892007-01-19 07:51:42 +00002620
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002621let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002622def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2623 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2624 Size4Bytes, IIC_iMAC32,
2625 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2626 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002627 bits<4> Ra;
2628 let Inst{15-12} = Ra;
2629}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002630def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2631 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002632 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2633 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002634 bits<4> Ra;
2635 let Inst{15-12} = Ra;
2636}
Evan Chenga8e29892007-01-19 07:51:42 +00002637
Jim Grosbach65711012010-11-19 22:22:37 +00002638def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2639 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2640 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002641 Requires<[IsARM, HasV6T2]> {
2642 bits<4> Rd;
2643 bits<4> Rm;
2644 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002645 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002646 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002647 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002648 let Inst{11-8} = Rm;
2649 let Inst{3-0} = Rn;
2650}
Evan Chengedcbada2009-07-06 22:05:45 +00002651
Evan Chenga8e29892007-01-19 07:51:42 +00002652// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002653
Evan Chengcd799b92009-06-12 20:46:18 +00002654let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002655let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002656let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002657def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2658 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2659 Size4Bytes, IIC_iMUL64, []>,
2660 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002661
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002662def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2663 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2664 Size4Bytes, IIC_iMUL64, []>,
2665 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002666}
2667
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002668def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2669 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002670 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2671 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002672
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002673def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2674 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002675 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2676 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002677}
Evan Chenga8e29892007-01-19 07:51:42 +00002678
2679// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002680let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002681def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2682 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2683 Size4Bytes, IIC_iMAC64, []>,
2684 Requires<[IsARM, NoV6]>;
2685def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2686 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2687 Size4Bytes, IIC_iMAC64, []>,
2688 Requires<[IsARM, NoV6]>;
2689def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2690 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2691 Size4Bytes, IIC_iMAC64, []>,
2692 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002693
2694}
2695
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002696def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2697 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002698 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2699 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002700def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2701 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002702 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2703 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002704
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002705def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2706 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2707 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2708 Requires<[IsARM, HasV6]> {
2709 bits<4> RdLo;
2710 bits<4> RdHi;
2711 bits<4> Rm;
2712 bits<4> Rn;
2713 let Inst{19-16} = RdLo;
2714 let Inst{15-12} = RdHi;
2715 let Inst{11-8} = Rm;
2716 let Inst{3-0} = Rn;
2717}
Evan Chengcd799b92009-06-12 20:46:18 +00002718} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002719
2720// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002721def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2722 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2723 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002724 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002725 let Inst{15-12} = 0b1111;
2726}
Evan Cheng13ab0202007-07-10 18:08:01 +00002727
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002728def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2729 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002730 [/* For disassembly only; pattern left blank */]>,
2731 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002732 let Inst{15-12} = 0b1111;
2733}
2734
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002735def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2736 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2737 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2738 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2739 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002740
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002741def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2742 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2743 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002744 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002745 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002746
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002747def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2748 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2749 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2750 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2751 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002752
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002753def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2754 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2755 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002756 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002757 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002758
Raul Herbster37fb5b12007-08-30 23:25:47 +00002759multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002760 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2761 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2762 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2763 (sext_inreg GPR:$Rm, i16)))]>,
2764 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002765
Jim Grosbach3870b752010-10-22 18:35:16 +00002766 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2767 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2768 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2769 (sra GPR:$Rm, (i32 16))))]>,
2770 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002771
Jim Grosbach3870b752010-10-22 18:35:16 +00002772 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2773 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2774 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2775 (sext_inreg GPR:$Rm, i16)))]>,
2776 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002777
Jim Grosbach3870b752010-10-22 18:35:16 +00002778 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2779 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2780 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2781 (sra GPR:$Rm, (i32 16))))]>,
2782 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002783
Jim Grosbach3870b752010-10-22 18:35:16 +00002784 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2785 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2786 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2787 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2788 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002789
Jim Grosbach3870b752010-10-22 18:35:16 +00002790 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2791 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2792 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2793 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2794 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002795}
2796
Raul Herbster37fb5b12007-08-30 23:25:47 +00002797
2798multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002799 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002800 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2801 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2802 [(set GPR:$Rd, (add GPR:$Ra,
2803 (opnode (sext_inreg GPR:$Rn, i16),
2804 (sext_inreg GPR:$Rm, i16))))]>,
2805 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002806
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002807 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002808 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2809 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2810 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2811 (sra GPR:$Rm, (i32 16)))))]>,
2812 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002813
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002814 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002815 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2816 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2817 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2818 (sext_inreg GPR:$Rm, i16))))]>,
2819 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002820
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002821 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002822 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2823 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2824 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2825 (sra GPR:$Rm, (i32 16)))))]>,
2826 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002827
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002828 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002829 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2830 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2831 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2832 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2833 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002834
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002835 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002836 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2837 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2838 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2839 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2840 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002841}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002842
Raul Herbster37fb5b12007-08-30 23:25:47 +00002843defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2844defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002845
Johnny Chen83498e52010-02-12 21:59:23 +00002846// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002847def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2848 (ins GPR:$Rn, GPR:$Rm),
2849 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002850 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002851 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002852
Jim Grosbach3870b752010-10-22 18:35:16 +00002853def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2854 (ins GPR:$Rn, GPR:$Rm),
2855 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002856 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002857 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002858
Jim Grosbach3870b752010-10-22 18:35:16 +00002859def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2860 (ins GPR:$Rn, GPR:$Rm),
2861 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002862 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002863 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002864
Jim Grosbach3870b752010-10-22 18:35:16 +00002865def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2866 (ins GPR:$Rn, GPR:$Rm),
2867 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002868 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002869 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002870
Johnny Chen667d1272010-02-22 18:50:54 +00002871// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002872class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2873 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002874 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002875 bits<4> Rn;
2876 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002877 let Inst{4} = 1;
2878 let Inst{5} = swap;
2879 let Inst{6} = sub;
2880 let Inst{7} = 0;
2881 let Inst{21-20} = 0b00;
2882 let Inst{22} = long;
2883 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002884 let Inst{11-8} = Rm;
2885 let Inst{3-0} = Rn;
2886}
2887class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2888 InstrItinClass itin, string opc, string asm>
2889 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2890 bits<4> Rd;
2891 let Inst{15-12} = 0b1111;
2892 let Inst{19-16} = Rd;
2893}
2894class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2895 InstrItinClass itin, string opc, string asm>
2896 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2897 bits<4> Ra;
2898 let Inst{15-12} = Ra;
2899}
2900class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2901 InstrItinClass itin, string opc, string asm>
2902 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2903 bits<4> RdLo;
2904 bits<4> RdHi;
2905 let Inst{19-16} = RdHi;
2906 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002907}
2908
2909multiclass AI_smld<bit sub, string opc> {
2910
Jim Grosbach385e1362010-10-22 19:15:30 +00002911 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2912 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002913
Jim Grosbach385e1362010-10-22 19:15:30 +00002914 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2915 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002916
Jim Grosbach385e1362010-10-22 19:15:30 +00002917 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2918 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2919 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002920
Jim Grosbach385e1362010-10-22 19:15:30 +00002921 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2922 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2923 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002924
2925}
2926
2927defm SMLA : AI_smld<0, "smla">;
2928defm SMLS : AI_smld<1, "smls">;
2929
Johnny Chen2ec5e492010-02-22 21:50:40 +00002930multiclass AI_sdml<bit sub, string opc> {
2931
Jim Grosbach385e1362010-10-22 19:15:30 +00002932 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2933 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2934 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2935 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002936}
2937
2938defm SMUA : AI_sdml<0, "smua">;
2939defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002940
Evan Chenga8e29892007-01-19 07:51:42 +00002941//===----------------------------------------------------------------------===//
2942// Misc. Arithmetic Instructions.
2943//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002944
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002945def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2946 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2947 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002948
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002949def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2950 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2951 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2952 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002953
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002954def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2955 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2956 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002957
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002958def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2959 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2960 [(set GPR:$Rd,
2961 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2962 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2963 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2964 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2965 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002966
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002967def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2968 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2969 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002970 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002971 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2972 (shl GPR:$Rm, (i32 8))), i16))]>,
2973 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002974
Bob Wilsonf955f292010-08-17 17:23:19 +00002975def lsl_shift_imm : SDNodeXForm<imm, [{
2976 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2977 return CurDAG->getTargetConstant(Sh, MVT::i32);
2978}]>;
2979
2980def lsl_amt : PatLeaf<(i32 imm), [{
2981 return (N->getZExtValue() < 32);
2982}], lsl_shift_imm>;
2983
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002984def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2985 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2986 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2987 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2988 (and (shl GPR:$Rm, lsl_amt:$sh),
2989 0xFFFF0000)))]>,
2990 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002991
Evan Chenga8e29892007-01-19 07:51:42 +00002992// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002993def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2994 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2995def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2996 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002997
Bob Wilsonf955f292010-08-17 17:23:19 +00002998def asr_shift_imm : SDNodeXForm<imm, [{
2999 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3000 return CurDAG->getTargetConstant(Sh, MVT::i32);
3001}]>;
3002
3003def asr_amt : PatLeaf<(i32 imm), [{
3004 return (N->getZExtValue() <= 32);
3005}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003006
Bob Wilsondc66eda2010-08-16 22:26:55 +00003007// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3008// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003009def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3010 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3011 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3012 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3013 (and (sra GPR:$Rm, asr_amt:$sh),
3014 0xFFFF)))]>,
3015 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003016
Evan Chenga8e29892007-01-19 07:51:42 +00003017// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3018// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003019def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003020 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003021def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003022 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3023 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003024
Evan Chenga8e29892007-01-19 07:51:42 +00003025//===----------------------------------------------------------------------===//
3026// Comparison Instructions...
3027//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003028
Jim Grosbach26421962008-10-14 20:36:24 +00003029defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003030 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003031 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003032
Jim Grosbach97a884d2010-12-07 20:41:06 +00003033// ARMcmpZ can re-use the above instruction definitions.
3034def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3035 (CMPri GPR:$src, so_imm:$imm)>;
3036def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3037 (CMPrr GPR:$src, GPR:$rhs)>;
3038def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3039 (CMPrs GPR:$src, so_reg:$rhs)>;
3040
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003041// FIXME: We have to be careful when using the CMN instruction and comparison
3042// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003043// results:
3044//
3045// rsbs r1, r1, 0
3046// cmp r0, r1
3047// mov r0, #0
3048// it ls
3049// mov r0, #1
3050//
3051// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003052//
Bill Wendling6165e872010-08-26 18:33:51 +00003053// cmn r0, r1
3054// mov r0, #0
3055// it ls
3056// mov r0, #1
3057//
3058// However, the CMN gives the *opposite* result when r1 is 0. This is because
3059// the carry flag is set in the CMP case but not in the CMN case. In short, the
3060// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3061// value of r0 and the carry bit (because the "carry bit" parameter to
3062// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3063// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3064// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3065// parameter to AddWithCarry is defined as 0).
3066//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003067// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003068//
3069// x = 0
3070// ~x = 0xFFFF FFFF
3071// ~x + 1 = 0x1 0000 0000
3072// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3073//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003074// Therefore, we should disable CMN when comparing against zero, until we can
3075// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3076// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003077//
3078// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3079//
3080// This is related to <rdar://problem/7569620>.
3081//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003082//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3083// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003084
Evan Chenga8e29892007-01-19 07:51:42 +00003085// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003086defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003087 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003088 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003089defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003090 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003091 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003092
David Goodwinc0309b42009-06-29 15:33:01 +00003093defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003094 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003095 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003096
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003097//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3098// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003099
David Goodwinc0309b42009-06-29 15:33:01 +00003100def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003101 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003102
Evan Cheng218977b2010-07-13 19:27:42 +00003103// Pseudo i64 compares for some floating point compares.
3104let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3105 Defs = [CPSR] in {
3106def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003107 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003108 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003109 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3110
3111def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003112 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003113 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3114} // usesCustomInserter
3115
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003116
Evan Chenga8e29892007-01-19 07:51:42 +00003117// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003118// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003119// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003120// FIXME: These should all be pseudo-instructions that get expanded to
3121// the normal MOV instructions. That would fix the dependency on
3122// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003123let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003124def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3125 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3126 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3127 RegConstraint<"$false = $Rd">, UnaryDP {
3128 bits<4> Rd;
3129 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003130 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003131 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003132 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003133 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003134 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003135}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003136
Jim Grosbach27e90082010-10-29 19:28:17 +00003137def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3138 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3139 "mov", "\t$Rd, $shift",
3140 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3141 RegConstraint<"$false = $Rd">, UnaryDP {
3142 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003143 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003144 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003145 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003146 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003147 let Inst{15-12} = Rd;
3148 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003149}
3150
Evan Chengc4af4632010-11-17 20:13:28 +00003151let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003152def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003153 DPFrm, IIC_iMOVi,
3154 "movw", "\t$Rd, $imm",
3155 []>,
3156 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3157 UnaryDP {
3158 bits<4> Rd;
3159 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003160 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003161 let Inst{20} = 0;
3162 let Inst{19-16} = imm{15-12};
3163 let Inst{15-12} = Rd;
3164 let Inst{11-0} = imm{11-0};
3165}
3166
Evan Chengc4af4632010-11-17 20:13:28 +00003167let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003168def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3169 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3170 "mov", "\t$Rd, $imm",
3171 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3172 RegConstraint<"$false = $Rd">, UnaryDP {
3173 bits<4> Rd;
3174 bits<12> imm;
3175 let Inst{25} = 1;
3176 let Inst{20} = 0;
3177 let Inst{19-16} = 0b0000;
3178 let Inst{15-12} = Rd;
3179 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003180}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003181
Evan Cheng63f35442010-11-13 02:25:14 +00003182// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003183let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003184def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3185 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003187
Evan Chengc4af4632010-11-17 20:13:28 +00003188let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003189def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3190 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3191 "mvn", "\t$Rd, $imm",
3192 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3193 RegConstraint<"$false = $Rd">, UnaryDP {
3194 bits<4> Rd;
3195 bits<12> imm;
3196 let Inst{25} = 1;
3197 let Inst{20} = 0;
3198 let Inst{19-16} = 0b0000;
3199 let Inst{15-12} = Rd;
3200 let Inst{11-0} = imm;
3201}
Owen Andersonf523e472010-09-23 23:45:25 +00003202} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003203
Jim Grosbach3728e962009-12-10 00:11:09 +00003204//===----------------------------------------------------------------------===//
3205// Atomic operations intrinsics
3206//
3207
Bob Wilsonf74a4292010-10-30 00:54:37 +00003208def memb_opt : Operand<i32> {
3209 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003210 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003211}
Jim Grosbach3728e962009-12-10 00:11:09 +00003212
Bob Wilsonf74a4292010-10-30 00:54:37 +00003213// memory barriers protect the atomic sequences
3214let hasSideEffects = 1 in {
3215def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3216 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3217 Requires<[IsARM, HasDB]> {
3218 bits<4> opt;
3219 let Inst{31-4} = 0xf57ff05;
3220 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003221}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003222
Johnny Chen7def14f2010-08-11 23:35:12 +00003223def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003224 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003225 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003226 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003227 // FIXME: add encoding
3228}
Jim Grosbach3728e962009-12-10 00:11:09 +00003229}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003230
Bob Wilsonf74a4292010-10-30 00:54:37 +00003231def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3232 "dsb", "\t$opt",
3233 [/* For disassembly only; pattern left blank */]>,
3234 Requires<[IsARM, HasDB]> {
3235 bits<4> opt;
3236 let Inst{31-4} = 0xf57ff04;
3237 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003238}
3239
Johnny Chenfd6037d2010-02-18 00:19:08 +00003240// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003241def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3242 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003243 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003244 let Inst{3-0} = 0b1111;
3245}
3246
Jim Grosbach66869102009-12-11 18:52:41 +00003247let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003248 let Uses = [CPSR] in {
3249 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003251 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3252 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003254 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3255 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3279 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3303
3304 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3307 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3310 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3313
Jim Grosbache801dc42009-12-12 01:40:06 +00003314 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3317 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003319 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3320 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003321 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003322 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3323}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003324}
3325
3326let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003327def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3328 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003329 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003330def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3331 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003332 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003333def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3334 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003335 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003336def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003337 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003338 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003339 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003340}
3341
Jim Grosbach86875a22010-10-29 19:58:57 +00003342let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3343def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003344 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003345 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003346 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003347def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003348 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003349 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003350 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003351def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003352 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003353 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003354 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003355def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3356 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003357 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003358 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003359 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003360}
3361
Johnny Chenb9436272010-02-17 22:37:58 +00003362// Clear-Exclusive is for disassembly only.
3363def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3364 [/* For disassembly only; pattern left blank */]>,
3365 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003366 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003367}
3368
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003369// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3370let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003371def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3372 [/* For disassembly only; pattern left blank */]>;
3373def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3374 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003375}
3376
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003377//===----------------------------------------------------------------------===//
3378// TLS Instructions
3379//
3380
3381// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003382// This is a pseudo inst so that we can get the encoding right,
3383// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003384let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003385 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003386 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003387 [(set R0, ARMthread_pointer)]>;
3388}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003389
Evan Chenga8e29892007-01-19 07:51:42 +00003390//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003391// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003392// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003393// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003394// Since by its nature we may be coming from some other function to get
3395// here, and we're using the stack frame for the containing function to
3396// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003397// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003398// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003399// except for our own input by listing the relevant registers in Defs. By
3400// doing so, we also cause the prologue/epilogue code to actively preserve
3401// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003402// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003403//
3404// These are pseudo-instructions and are lowered to individual MC-insts, so
3405// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003406let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003407 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3408 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003409 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003410 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003411 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3412 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003413 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3414 Requires<[IsARM, HasVFP2]>;
3415}
3416
3417let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003418 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3419 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003420 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3421 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003422 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3423 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003424}
3425
Jim Grosbach5eb19512010-05-22 01:06:18 +00003426// FIXME: Non-Darwin version(s)
3427let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3428 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003429def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3430 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003431 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3432 Requires<[IsARM, IsDarwin]>;
3433}
3434
Jim Grosbache4ad3872010-10-19 23:27:08 +00003435// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003436// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003437// handled when the pseudo is expanded (which happens before any passes
3438// that need the instruction size).
3439let isBarrier = 1, hasSideEffects = 1 in
3440def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003441 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003442 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3443 Requires<[IsDarwin]>;
3444
Jim Grosbach0e0da732009-05-12 23:59:14 +00003445//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003446// Non-Instruction Patterns
3447//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003448
Evan Chenga8e29892007-01-19 07:51:42 +00003449// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003450
Evan Cheng893d7fe2010-11-12 23:03:38 +00003451// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003452// This is a single pseudo instruction, the benefit is that it can be remat'd
3453// as a single unit instead of having to handle reg inputs.
3454// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003455let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003456def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003457 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003458 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003459
Evan Cheng53519f02011-01-21 18:55:51 +00003460// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Cheng9fe20092011-01-20 08:34:58 +00003461// It also makes it possible to rematerialize the instructions.
3462// FIXME: Remove this when we can do generalized remat and when machine licm
3463// can properly the instructions.
3464let isReMaterializable = 1 in {
Evan Cheng53519f02011-01-21 18:55:51 +00003465def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3466 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003467 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3468 Requires<[IsARM, UseMovt]>;
3469
Evan Cheng53519f02011-01-21 18:55:51 +00003470def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3471 IIC_iMOVix2,
3472 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3473 Requires<[IsARM, UseMovt]>;
3474
Evan Cheng9fe20092011-01-20 08:34:58 +00003475let AddedComplexity = 10 in
Evan Cheng53519f02011-01-21 18:55:51 +00003476def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Cheng9fe20092011-01-20 08:34:58 +00003477 IIC_iMOVix2ld,
3478 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3479 Requires<[IsARM, UseMovt]>;
3480} // isReMaterializable
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003481
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003482// ConstantPool, GlobalAddress, and JumpTable
3483def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3484 Requires<[IsARM, DontUseMovt]>;
3485def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3486def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3487 Requires<[IsARM, UseMovt]>;
3488def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3489 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3490
Evan Chenga8e29892007-01-19 07:51:42 +00003491// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003492
Dale Johannesen51e28e62010-06-03 21:09:53 +00003493// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003494def : ARMPat<(ARMtcret tcGPR:$dst),
3495 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003496
3497def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3498 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3499
3500def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3501 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3502
Dale Johannesen38d5f042010-06-15 22:24:08 +00003503def : ARMPat<(ARMtcret tcGPR:$dst),
3504 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003505
3506def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3507 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3508
3509def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3510 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003511
Evan Chenga8e29892007-01-19 07:51:42 +00003512// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003513def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003514 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003515def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003516 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003517
Evan Chenga8e29892007-01-19 07:51:42 +00003518// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003519def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3520def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003521
Evan Chenga8e29892007-01-19 07:51:42 +00003522// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003523def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3524def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3525def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3526def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3527
Evan Chenga8e29892007-01-19 07:51:42 +00003528def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003529
Evan Cheng83b5cf02008-11-05 23:22:34 +00003530def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3531def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3532
Evan Cheng34b12d22007-01-19 20:27:35 +00003533// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003534def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3535 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003536 (SMULBB GPR:$a, GPR:$b)>;
3537def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3538 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003539def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3540 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003541 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003542def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003543 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003544def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3545 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003546 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003547def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003548 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003549def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3550 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003551 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003552def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003553 (SMULWB GPR:$a, GPR:$b)>;
3554
3555def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003556 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3557 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003558 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3559def : ARMV5TEPat<(add GPR:$acc,
3560 (mul sext_16_node:$a, sext_16_node:$b)),
3561 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3562def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003563 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3564 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003565 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3566def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003567 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003568 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3569def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003570 (mul (sra GPR:$a, (i32 16)),
3571 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003572 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3573def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003574 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003575 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3576def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003577 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3578 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003579 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3580def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003581 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003582 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3583
Evan Chenga8e29892007-01-19 07:51:42 +00003584//===----------------------------------------------------------------------===//
3585// Thumb Support
3586//
3587
3588include "ARMInstrThumb.td"
3589
3590//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003591// Thumb2 Support
3592//
3593
3594include "ARMInstrThumb2.td"
3595
3596//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003597// Floating Point Support
3598//
3599
3600include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003601
3602//===----------------------------------------------------------------------===//
3603// Advanced SIMD (NEON) Support
3604//
3605
3606include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003607
3608//===----------------------------------------------------------------------===//
3609// Coprocessor Instructions. For disassembly only.
3610//
3611
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003612def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3613 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3614 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3615 [/* For disassembly only; pattern left blank */]> {
3616 bits<4> opc1;
3617 bits<4> CRn;
3618 bits<4> CRd;
3619 bits<4> cop;
3620 bits<3> opc2;
3621 bits<4> CRm;
3622
3623 let Inst{3-0} = CRm;
3624 let Inst{4} = 0;
3625 let Inst{7-5} = opc2;
3626 let Inst{11-8} = cop;
3627 let Inst{15-12} = CRd;
3628 let Inst{19-16} = CRn;
3629 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003630}
3631
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003632def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3633 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3634 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003635 [/* For disassembly only; pattern left blank */]> {
3636 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003637 bits<4> opc1;
3638 bits<4> CRn;
3639 bits<4> CRd;
3640 bits<4> cop;
3641 bits<3> opc2;
3642 bits<4> CRm;
3643
3644 let Inst{3-0} = CRm;
3645 let Inst{4} = 0;
3646 let Inst{7-5} = opc2;
3647 let Inst{11-8} = cop;
3648 let Inst{15-12} = CRd;
3649 let Inst{19-16} = CRn;
3650 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003651}
3652
Johnny Chen64dfb782010-02-16 20:04:27 +00003653class ACI<dag oops, dag iops, string opc, string asm>
3654 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3655 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3656 let Inst{27-25} = 0b110;
3657}
3658
3659multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3660
3661 def _OFFSET : ACI<(outs),
3662 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3663 opc, "\tp$cop, cr$CRd, $addr"> {
3664 let Inst{31-28} = op31_28;
3665 let Inst{24} = 1; // P = 1
3666 let Inst{21} = 0; // W = 0
3667 let Inst{22} = 0; // D = 0
3668 let Inst{20} = load;
3669 }
3670
3671 def _PRE : ACI<(outs),
3672 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3673 opc, "\tp$cop, cr$CRd, $addr!"> {
3674 let Inst{31-28} = op31_28;
3675 let Inst{24} = 1; // P = 1
3676 let Inst{21} = 1; // W = 1
3677 let Inst{22} = 0; // D = 0
3678 let Inst{20} = load;
3679 }
3680
3681 def _POST : ACI<(outs),
3682 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3683 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3684 let Inst{31-28} = op31_28;
3685 let Inst{24} = 0; // P = 0
3686 let Inst{21} = 1; // W = 1
3687 let Inst{22} = 0; // D = 0
3688 let Inst{20} = load;
3689 }
3690
3691 def _OPTION : ACI<(outs),
3692 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3693 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3694 let Inst{31-28} = op31_28;
3695 let Inst{24} = 0; // P = 0
3696 let Inst{23} = 1; // U = 1
3697 let Inst{21} = 0; // W = 0
3698 let Inst{22} = 0; // D = 0
3699 let Inst{20} = load;
3700 }
3701
3702 def L_OFFSET : ACI<(outs),
3703 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003704 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003705 let Inst{31-28} = op31_28;
3706 let Inst{24} = 1; // P = 1
3707 let Inst{21} = 0; // W = 0
3708 let Inst{22} = 1; // D = 1
3709 let Inst{20} = load;
3710 }
3711
3712 def L_PRE : ACI<(outs),
3713 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003714 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003715 let Inst{31-28} = op31_28;
3716 let Inst{24} = 1; // P = 1
3717 let Inst{21} = 1; // W = 1
3718 let Inst{22} = 1; // D = 1
3719 let Inst{20} = load;
3720 }
3721
3722 def L_POST : ACI<(outs),
3723 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003724 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003725 let Inst{31-28} = op31_28;
3726 let Inst{24} = 0; // P = 0
3727 let Inst{21} = 1; // W = 1
3728 let Inst{22} = 1; // D = 1
3729 let Inst{20} = load;
3730 }
3731
3732 def L_OPTION : ACI<(outs),
3733 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003734 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003735 let Inst{31-28} = op31_28;
3736 let Inst{24} = 0; // P = 0
3737 let Inst{23} = 1; // U = 1
3738 let Inst{21} = 0; // W = 0
3739 let Inst{22} = 1; // D = 1
3740 let Inst{20} = load;
3741 }
3742}
3743
3744defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3745defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3746defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3747defm STC2 : LdStCop<0b1111, 0, "stc2">;
3748
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003749//===----------------------------------------------------------------------===//
3750// Move between coprocessor and ARM core register -- for disassembly only
3751//
3752
3753class MovRCopro<string opc, bit direction>
3754 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3755 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3756 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3757 [/* For disassembly only; pattern left blank */]> {
3758 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003759 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003760
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003761 bits<4> Rt;
3762 bits<4> cop;
3763 bits<3> opc1;
3764 bits<3> opc2;
3765 bits<4> CRm;
3766 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003767
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003768 let Inst{15-12} = Rt;
3769 let Inst{11-8} = cop;
3770 let Inst{23-21} = opc1;
3771 let Inst{7-5} = opc2;
3772 let Inst{3-0} = CRm;
3773 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003774}
3775
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003776def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3777def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3778
3779class MovRCopro2<string opc, bit direction>
3780 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3781 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3782 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3783 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003784 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003785 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003786 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003787
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003788 bits<4> Rt;
3789 bits<4> cop;
3790 bits<3> opc1;
3791 bits<3> opc2;
3792 bits<4> CRm;
3793 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003794
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003795 let Inst{15-12} = Rt;
3796 let Inst{11-8} = cop;
3797 let Inst{23-21} = opc1;
3798 let Inst{7-5} = opc2;
3799 let Inst{3-0} = CRm;
3800 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003801}
3802
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003803def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3804def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3805
3806class MovRRCopro<string opc, bit direction>
3807 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3808 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3809 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3810 [/* For disassembly only; pattern left blank */]> {
3811 let Inst{23-21} = 0b010;
3812 let Inst{20} = direction;
3813
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003814 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003815 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003816 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003817 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003818 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003819
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003820 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003821 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003822 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003823 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003824 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003825}
3826
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003827def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3828def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3829
3830class MovRRCopro2<string opc, bit direction>
3831 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3832 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3833 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3834 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003835 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003836 let Inst{23-21} = 0b010;
3837 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003838
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003839 bits<4> Rt;
3840 bits<4> Rt2;
3841 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003842 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003843 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003844
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003845 let Inst{15-12} = Rt;
3846 let Inst{19-16} = Rt2;
3847 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003848 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003849 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003850}
3851
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003852def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3853def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003854
Johnny Chenb98e1602010-02-12 18:55:33 +00003855//===----------------------------------------------------------------------===//
3856// Move between special register and ARM core register -- for disassembly only
3857//
3858
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003859def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003860 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003861 bits<4> Rd;
3862 let Inst{23-16} = 0b00001111;
3863 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003864 let Inst{7-4} = 0b0000;
3865}
3866
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003867def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003868 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003869 bits<4> Rd;
3870 let Inst{23-16} = 0b01001111;
3871 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003872 let Inst{7-4} = 0b0000;
3873}
3874
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003875def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3876 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003877 [/* For disassembly only; pattern left blank */]> {
3878 let Inst{23-20} = 0b0010;
3879 let Inst{7-4} = 0b0000;
3880}
3881
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003882def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3883 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003884 [/* For disassembly only; pattern left blank */]> {
3885 let Inst{23-20} = 0b0010;
3886 let Inst{7-4} = 0b0000;
3887}
3888
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003889def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3890 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003891 [/* For disassembly only; pattern left blank */]> {
3892 let Inst{23-20} = 0b0110;
3893 let Inst{7-4} = 0b0000;
3894}
3895
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003896def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3897 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003898 [/* For disassembly only; pattern left blank */]> {
3899 let Inst{23-20} = 0b0110;
3900 let Inst{7-4} = 0b0000;
3901}