blob: 991be42e5317956788860e028061c00d81d79b88 [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
19// A = A op C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000021// Note that if a register allocator chooses to use this pass, that it has to
22// be capable of handling the non-SSA nature of these rewritten virtual
23// registers.
24//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000025//===----------------------------------------------------------------------===//
26
27#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000028#include "llvm/CodeGen/Passes.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000029#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000030#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000032#include "llvm/CodeGen/SSARegMap.h"
33#include "llvm/Target/MRegisterInfo.h"
34#include "llvm/Target/TargetInstrInfo.h"
35#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000036#include "Support/Debug.h"
37#include "Support/Statistic.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000038using namespace llvm;
39
40namespace {
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000041 Statistic<> numTwoAddressInstrs("twoaddressinstruction",
42 "Number of two-address instructions");
43 Statistic<> numInstrsAdded("twoaddressinstruction",
44 "Number of instructions added");
45
Chris Lattner163c1e72004-01-31 21:14:04 +000046 struct TwoAddressInstructionPass : public MachineFunctionPass
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000047 {
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000048 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
49
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000050 /// runOnMachineFunction - pass entry point
51 bool runOnMachineFunction(MachineFunction&);
52 };
53
54 RegisterPass<TwoAddressInstructionPass> X(
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000055 "twoaddressinstruction", "Two-Address instruction pass");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000056};
57
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000058const PassInfo *llvm::TwoAddressInstructionPassID = X.getPassInfo();
59
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000060void TwoAddressInstructionPass::getAnalysisUsage(AnalysisUsage &AU) const
61{
62 AU.addPreserved<LiveVariables>();
63 AU.addRequired<LiveVariables>();
64 AU.addPreservedID(PHIEliminationID);
65 AU.addRequiredID(PHIEliminationID);
66 MachineFunctionPass::getAnalysisUsage(AU);
67}
68
69/// runOnMachineFunction - Reduce two-address instructions to two
Chris Lattner163c1e72004-01-31 21:14:04 +000070/// operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000071///
Chris Lattner163c1e72004-01-31 21:14:04 +000072bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000073 DEBUG(std::cerr << "Machine Function\n");
Chris Lattner163c1e72004-01-31 21:14:04 +000074 const TargetMachine &TM = MF.getTarget();
75 const MRegisterInfo &MRI = *TM.getRegisterInfo();
Chris Lattner163c1e72004-01-31 21:14:04 +000076 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner6b507672004-01-31 21:21:43 +000077 LiveVariables &LV = getAnalysis<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000078
Chris Lattner163c1e72004-01-31 21:14:04 +000079 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000080
Chris Lattner163c1e72004-01-31 21:14:04 +000081 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000082 mbbi != mbbe; ++mbbi) {
83 for (MachineBasicBlock::iterator mii = mbbi->begin();
84 mii != mbbi->end(); ++mii) {
85 MachineInstr* mi = *mii;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000086 unsigned opcode = mi->getOpcode();
Chris Lattner163c1e72004-01-31 21:14:04 +000087
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000088 // ignore if it is not a two-address instruction
Chris Lattner163c1e72004-01-31 21:14:04 +000089 if (!TII.isTwoAddrInstr(opcode))
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000090 continue;
91
92 ++numTwoAddressInstrs;
93
Chris Lattner163c1e72004-01-31 21:14:04 +000094 DEBUG(std::cerr << "\tinstruction: "; mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000095
Chris Lattner6b507672004-01-31 21:21:43 +000096 assert(mi->getOperand(1).isRegister() &&
97 mi->getOperand(1).getAllocatedRegNum() &&
98 mi->getOperand(1).isUse() &&
99 "two address instruction invalid");
100
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000101 // we have nothing to do if the two operands are the same
102 if (mi->getOperand(0).getAllocatedRegNum() ==
103 mi->getOperand(1).getAllocatedRegNum())
104 continue;
105
Chris Lattner6b507672004-01-31 21:21:43 +0000106 MadeChange = true;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000107
108 // rewrite:
109 // a = b op c
110 // to:
111 // a = b
112 // a = a op c
113 unsigned regA = mi->getOperand(0).getAllocatedRegNum();
114 unsigned regB = mi->getOperand(1).getAllocatedRegNum();
Alkis Evlogimenosb08bdc42004-01-11 09:18:45 +0000115
Chris Lattner6b507672004-01-31 21:21:43 +0000116 assert(MRegisterInfo::isVirtualRegister(regA) &&
117 MRegisterInfo::isVirtualRegister(regB) &&
Alkis Evlogimenosb08bdc42004-01-11 09:18:45 +0000118 "cannot update physical register live information");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000119
Alkis Evlogimenos271bd2d2004-01-05 02:25:45 +0000120 // first make sure we do not have a use of a in the
121 // instruction (a = b + a for example) because our
Chris Lattner6b507672004-01-31 21:21:43 +0000122 // transformation will not work. This should never occur
123 // because we are in SSA form.
124 for (unsigned i = 1; i != mi->getNumOperands(); ++i)
Alkis Evlogimenos271bd2d2004-01-05 02:25:45 +0000125 assert(!mi->getOperand(i).isRegister() ||
Chris Lattner8c240362004-01-05 05:42:17 +0000126 mi->getOperand(i).getAllocatedRegNum() != (int)regA);
Alkis Evlogimenos271bd2d2004-01-05 02:25:45 +0000127
Chris Lattner6b507672004-01-31 21:21:43 +0000128 const TargetRegisterClass* rc =MF.getSSARegMap()->getRegClass(regA);
129 unsigned Added = MRI.copyRegToReg(*mbbi, mii, regA, regB, rc);
130 numInstrsAdded += Added;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000131
132 MachineInstr* prevMi = *(mii - 1);
133 DEBUG(std::cerr << "\t\tadded instruction: ";
Chris Lattner163c1e72004-01-31 21:14:04 +0000134 prevMi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000135
136 // update live variables for regA
Chris Lattner6b507672004-01-31 21:21:43 +0000137 assert(Added == 1 && "Cannot handle multi-instruction copies yet!");
Chris Lattner163c1e72004-01-31 21:14:04 +0000138 LiveVariables::VarInfo& varInfo = LV.getVarInfo(regA);
Alkis Evlogimenosb08bdc42004-01-11 09:18:45 +0000139 varInfo.DefInst = prevMi;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000140
141 // update live variables for regB
Chris Lattner163c1e72004-01-31 21:14:04 +0000142 if (LV.removeVirtualRegisterKilled(regB, &*mbbi, mi))
143 LV.addVirtualRegisterKilled(regB, &*mbbi, prevMi);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000144
Chris Lattner163c1e72004-01-31 21:14:04 +0000145 if (LV.removeVirtualRegisterDead(regB, &*mbbi, mi))
146 LV.addVirtualRegisterDead(regB, &*mbbi, prevMi);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000147
148 // replace all occurences of regB with regA
149 for (unsigned i = 1; i < mi->getNumOperands(); ++i) {
Alkis Evlogimenos9fe76022004-02-02 23:08:58 +0000150 if (mi->getOperand(i).isRegister() &&
151 mi->getOperand(i).getReg() == regB)
152 mi->SetMachineOperandReg(i, regA);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000153 }
154 DEBUG(std::cerr << "\t\tmodified original to: ";
Chris Lattner163c1e72004-01-31 21:14:04 +0000155 mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000156 assert(mi->getOperand(0).getAllocatedRegNum() ==
157 mi->getOperand(1).getAllocatedRegNum());
158 }
159 }
160
Chris Lattner163c1e72004-01-31 21:14:04 +0000161 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000162}