blob: 9ff05a2d112e7af16c99aba51a23ae92f882ccf4 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb8d9da12012-09-06 06:09:01 +000088 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000089 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb8d9da12012-09-06 06:09:01 +0000121 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000161 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163 RegInfo = TM.getRegisterInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +0000164 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000165
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000167 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000170 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000171 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000173
Eric Christopherde5e1012011-03-11 01:05:58 +0000174 // For 64-bit since we have so many registers use the ILP scheduler, for
175 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000176 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000177 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000179 else if (Subtarget->is64Bit())
180 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000181 else
182 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000184
Preston Gurd2e2efd92012-09-04 18:22:17 +0000185 // Bypass i32 with i8 on Atom when compiling with O2
186 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default)
Preston Gurd8d662b52012-10-04 21:33:40 +0000187 addBypassSlowDiv(32, 8);
Preston Gurd2e2efd92012-09-04 18:22:17 +0000188
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000189 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 // Setup Windows compiler runtime calls.
191 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallName(RTLIB::SREM_I64, "_allrem");
194 setLibcallName(RTLIB::UREM_I64, "_aullrem");
195 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
200 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000201
202 // The _ftol2 runtime function has an unusual calling conv, which
203 // is modeled by a special pseudo-instruction.
204 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
205 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
206 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
207 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000224 addRegisterClass(MVT::i8, &X86::GR8RegClass);
225 addRegisterClass(MVT::i16, &X86::GR16RegClass);
226 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000228 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000257 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000271 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000314 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000315 // Since AVX is a superset of SSE3, only check for SSE here.
316 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 // Expand FP_TO_UINT into a select.
318 // FIXME: We would like to use a Custom expander here eventually to do
319 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000322 // With SSE3 we can use fisttpll to convert to a signed i64; without
323 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000326
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000327 if (isTargetFTOL()) {
328 // Use the _ftol2 runtime function, which has a pseudo-instruction
329 // to handle its weird calling convention.
330 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
331 }
332
Chris Lattner399610a2006-12-05 18:22:22 +0000333 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000334 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
336 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000337 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000338 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000339 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000340 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000341 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000342 }
Chris Lattner21f66852005-12-23 05:15:23 +0000343
Dan Gohmanb00ee212008-02-18 19:34:53 +0000344 // Scalar integer divide and remainder are lowered to use operations that
345 // produce two results, to match the available instructions. This exposes
346 // the two-result form to trivial CSE, which is able to combine x/y and x%y
347 // into a single instruction.
348 //
349 // Scalar integer multiply-high is also lowered to use two-result
350 // operations, to match the available instructions. However, plain multiply
351 // (low) operations are left as Legal, as there are single-result
352 // instructions for this in x86. Using the two-result multiply instructions
353 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000354 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000355 MVT VT = IntVTs[i];
356 setOperationAction(ISD::MULHS, VT, Expand);
357 setOperationAction(ISD::MULHU, VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::UDIV, VT, Expand);
360 setOperationAction(ISD::SREM, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000362
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000363 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000364 setOperationAction(ISD::ADDC, VT, Custom);
365 setOperationAction(ISD::ADDE, VT, Custom);
366 setOperationAction(ISD::SUBC, VT, Custom);
367 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000368 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
371 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
372 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
373 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
378 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
379 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f32 , Expand);
381 setOperationAction(ISD::FREM , MVT::f64 , Expand);
382 setOperationAction(ISD::FREM , MVT::f80 , Expand);
383 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chandler Carruth77821022011-12-24 12:12:34 +0000385 // Promote the i8 variants and force them on up to i32 which has a shorter
386 // encoding.
387 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
388 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
390 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000391 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
393 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000396 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000397 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
398 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
399 if (Subtarget->is64Bit())
400 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
401 }
Craig Topper37f21672011-10-11 06:44:02 +0000402
403 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000404 // When promoting the i8 variants, force them to i32 for a shorter
405 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000406 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000407 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
409 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
412 if (Subtarget->is64Bit())
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000414 } else {
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
421 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
424 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 }
426
Benjamin Kramer1292c222010-12-04 20:32:23 +0000427 if (Subtarget->hasPOPCNT()) {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
429 } else {
430 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
432 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
433 if (Subtarget->is64Bit())
434 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
435 }
436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
438 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000439
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000443 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000444 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
448 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
449 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000450 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000457 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000460
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000461 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
463 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
464 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
465 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000466 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
468 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
472 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
473 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
474 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000475 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000476 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000477 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
483 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
484 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000485 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486
Craig Topper1accb7e2012-01-10 06:54:16 +0000487 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000489
Eric Christopher9a9d2752010-07-22 02:48:34 +0000490 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000491 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000492
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000493 // On X86 and X86-64, atomic operations are lowered to locked instructions.
494 // Locked instructions, in turn, have implicit fence semantics (all memory
495 // operations are flushed before issuing the locked instruction, and they
496 // are not buffered), so we can fold away the common pattern of
497 // fence-atomic-fence.
498 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000499
Mon P Wang63307c32008-05-05 19:05:59 +0000500 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000501 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 MVT VT = IntVTs[i];
503 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000505 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000506 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000507
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000508 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000509 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
514 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
515 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
516 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000517 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
518 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
519 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
520 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000521 }
522
Eli Friedman43f51ae2011-08-26 21:21:21 +0000523 if (Subtarget->hasCmpxchg16b()) {
524 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
525 }
526
Evan Cheng3c992d22006-03-07 02:02:57 +0000527 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000528 if (!Subtarget->isTargetDarwin() &&
529 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000530 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000532 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
535 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
536 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
537 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000538 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000539 setExceptionPointerRegister(X86::RAX);
540 setExceptionSelectorRegister(X86::RDX);
541 } else {
542 setExceptionPointerRegister(X86::EAX);
543 setExceptionSelectorRegister(X86::EDX);
544 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
546 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000547
Duncan Sands4a544a72011-09-06 13:37:06 +0000548 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
549 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000552
Nate Begemanacc398c2006-01-25 18:21:52 +0000553 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::VASTART , MVT::Other, Custom);
555 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000556 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::VAARG , MVT::Other, Custom);
558 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000559 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::VAARG , MVT::Other, Expand);
561 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000562 }
Evan Chengae642192007-03-02 23:16:35 +0000563
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
565 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000566
567 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
568 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
569 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000570 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000571 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
572 MVT::i64 : MVT::i32, Custom);
573 else
574 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
575 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000576
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000577 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000579 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000580 addRegisterClass(MVT::f32, &X86::FR32RegClass);
581 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582
Evan Cheng223547a2006-01-31 22:28:30 +0000583 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FABS , MVT::f64, Custom);
585 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000586
587 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FNEG , MVT::f64, Custom);
589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000590
Evan Cheng68c47cb2007-01-05 07:55:56 +0000591 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
593 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000594
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000595 // Lower this to FGETSIGNx86 plus an AND.
596 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
597 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
598
Evan Chengd25e9e82006-02-02 00:28:23 +0000599 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64, Expand);
601 setOperationAction(ISD::FCOS , MVT::f64, Expand);
602 setOperationAction(ISD::FSIN , MVT::f32, Expand);
603 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000604
Chris Lattnera54aa942006-01-29 06:26:08 +0000605 // Expand FP immediates into loads from the stack, except for the special
606 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0)); // xorpd
608 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000609 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 // Use SSE for f32, x87 for f64.
611 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000612 addRegisterClass(MVT::f32, &X86::FR32RegClass);
613 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
625 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000626
627 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::FSIN , MVT::f32, Expand);
629 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630
Nate Begemane1795842008-02-14 08:57:00 +0000631 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 addLegalFPImmediate(APFloat(+0.0f)); // xorps
633 addLegalFPImmediate(APFloat(+0.0)); // FLD0
634 addLegalFPImmediate(APFloat(+1.0)); // FLD1
635 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
636 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
637
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000638 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
640 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000641 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000642 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000643 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000644 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000645 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
646 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000647
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
649 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
650 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
651 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000652
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000653 if (!TM.Options.UnsafeFPMath) {
Benjamin Kramer562b2402012-09-15 12:44:27 +0000654 setOperationAction(ISD::FSIN , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
Benjamin Kramer562b2402012-09-15 12:44:27 +0000656 setOperationAction(ISD::FCOS , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000658 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000659 addLegalFPImmediate(APFloat(+0.0)); // FLD0
660 addLegalFPImmediate(APFloat(+1.0)); // FLD1
661 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
662 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000663 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
664 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
665 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
666 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000667 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000668
Cameron Zwarich33390842011-07-08 21:39:21 +0000669 // We don't support FMA.
670 setOperationAction(ISD::FMA, MVT::f64, Expand);
671 setOperationAction(ISD::FMA, MVT::f32, Expand);
672
Dale Johannesen59a58732007-08-05 18:49:15 +0000673 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000674 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000675 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
677 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000678 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000679 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 addLegalFPImmediate(TmpFlt); // FLD0
681 TmpFlt.changeSign();
682 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000683
684 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 APFloat TmpFlt2(+1.0);
686 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
687 &ignored);
688 addLegalFPImmediate(TmpFlt2); // FLD1
689 TmpFlt2.changeSign();
690 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
691 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000692
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000693 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
695 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000696 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000697
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000698 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
699 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
700 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
701 setOperationAction(ISD::FRINT, MVT::f80, Expand);
702 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000703 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000704 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000705
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000706 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
708 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
709 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::FLOG, MVT::f80, Expand);
712 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
713 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
714 setOperationAction(ISD::FEXP, MVT::f80, Expand);
715 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000716
Mon P Wangf007a8b2008-11-06 05:31:54 +0000717 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000718 // (for widening) or expand (for scalarization). Then we will selectively
719 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000720 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
721 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000738 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
739 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000744 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
Craig Toppera1fb1d22012-09-08 04:58:43 +0000748 setOperationAction(ISD::FFLOOR, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000756 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000758 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000765 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
772 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
773 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
774 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000775 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000776 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
777 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
778 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
779 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000780 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000781 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
782 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000783 setTruncStoreAction((MVT::SimpleValueType)VT,
784 (MVT::SimpleValueType)InnerVT, Expand);
785 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
786 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
787 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000788 }
789
Evan Chengc7ce29b2009-02-13 22:36:38 +0000790 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
791 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000792 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000793 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000794 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000795 }
796
Dale Johannesen0488fb62010-09-30 23:57:10 +0000797 // MMX-sized vectors (other than x86mmx) are expected to be expanded
798 // into smaller operations.
799 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
800 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
801 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
802 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
803 setOperationAction(ISD::AND, MVT::v8i8, Expand);
804 setOperationAction(ISD::AND, MVT::v4i16, Expand);
805 setOperationAction(ISD::AND, MVT::v2i32, Expand);
806 setOperationAction(ISD::AND, MVT::v1i64, Expand);
807 setOperationAction(ISD::OR, MVT::v8i8, Expand);
808 setOperationAction(ISD::OR, MVT::v4i16, Expand);
809 setOperationAction(ISD::OR, MVT::v2i32, Expand);
810 setOperationAction(ISD::OR, MVT::v1i64, Expand);
811 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
812 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
813 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
814 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
815 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
816 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
817 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
818 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
820 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
821 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
822 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
823 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000824 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
825 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
826 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
827 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000828
Craig Topper1accb7e2012-01-10 06:54:16 +0000829 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000830 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
833 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
834 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
835 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
836 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
837 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000838 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
840 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
842 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
843 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844 }
845
Craig Topper1accb7e2012-01-10 06:54:16 +0000846 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000847 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000848
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000849 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
850 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000851 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
852 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
853 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
854 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000855
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
857 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
858 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
859 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
860 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
861 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
862 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
863 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
864 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
865 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
866 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
867 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
868 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
869 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
870 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
871 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000872 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Nadav Rotem354efd82011-09-18 14:57:03 +0000874 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000875 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
876 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
877 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000878
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
880 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
883 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000884
Evan Cheng2c3ae372006-04-12 21:21:57 +0000885 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000886 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000887 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000888 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000889 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000890 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000891 // Do not attempt to custom lower non-128-bit vectors
892 if (!VT.is128BitVector())
893 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000894 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
896 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000897 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
900 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
901 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
902 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000905
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000909 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000911 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000912 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000913 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000914
915 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000916 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000917 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000918
Craig Topper0d1f1762012-08-12 00:34:56 +0000919 setOperationAction(ISD::AND, VT, Promote);
920 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
921 setOperationAction(ISD::OR, VT, Promote);
922 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
923 setOperationAction(ISD::XOR, VT, Promote);
924 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
925 setOperationAction(ISD::LOAD, VT, Promote);
926 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
927 setOperationAction(ISD::SELECT, VT, Promote);
928 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000929 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000930
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000932
Evan Cheng2c3ae372006-04-12 21:21:57 +0000933 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
935 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
936 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
937 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
940 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +0000941
Michael Liao9d796db2012-10-10 16:32:15 +0000942 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +0000943 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +0000944
Michael Liaob8150d82012-09-10 18:33:51 +0000945 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000946 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000947
Craig Topperd0a31172012-01-10 06:37:29 +0000948 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000949 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
950 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
951 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
952 setOperationAction(ISD::FRINT, MVT::f32, Legal);
953 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
954 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
955 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
956 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
957 setOperationAction(ISD::FRINT, MVT::f64, Legal);
958 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
959
Craig Topper12fb5c62012-09-08 17:42:27 +0000960 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
961 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
962
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000966 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
967 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
968 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
969 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
970 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000971
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972 // i8 and i16 vectors are custom , because the source register and source
973 // source memory operand types are not the same width. f32 vectors are
974 // custom since the immediate controlling the insert encodes additional
975 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
982 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
983 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
984 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000985
Pete Coopera77214a2011-11-14 19:38:42 +0000986 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000987 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000988 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000989 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
990 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000991 }
992 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000993
Craig Topper1accb7e2012-01-10 06:54:16 +0000994 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000995 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000996 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000997
Nadav Rotem43012222011-05-11 08:12:09 +0000998 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000999 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001000
Nadav Rotem43012222011-05-11 08:12:09 +00001001 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001002 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001003
1004 if (Subtarget->hasAVX2()) {
1005 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
1006 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1007
1008 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1009 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1010
1011 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1012 } else {
1013 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1014 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1015
1016 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1017 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1018
1019 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1020 }
Nadav Rotem43012222011-05-11 08:12:09 +00001021 }
1022
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001023 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001024 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1025 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1026 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1027 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1028 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1029 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1036 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1037 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1038 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1039 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001040 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001042 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001043
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1045 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1046 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1047 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1048 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001049 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001051 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001052
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001053 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001055 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001056
Michael Liaob8150d82012-09-10 18:33:51 +00001057 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1061
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001062 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1063 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1064
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001065 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001066 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001067
Duncan Sands28b77e92011-09-06 19:07:46 +00001068 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1069 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1070 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1071 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001072
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001073 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1074 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1075 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1076
Craig Topperaaa643c2011-11-09 07:28:55 +00001077 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1078 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1079 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1080 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001081
Craig Topperbf404372012-08-31 15:40:30 +00001082 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001083 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1084 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1085 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1086 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1087 setOperationAction(ISD::FMA, MVT::f32, Custom);
1088 setOperationAction(ISD::FMA, MVT::f64, Custom);
1089 }
Craig Topper880ef452012-08-11 22:34:26 +00001090
Craig Topperaaa643c2011-11-09 07:28:55 +00001091 if (Subtarget->hasAVX2()) {
1092 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1093 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1094 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1095 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001096
Craig Topperaaa643c2011-11-09 07:28:55 +00001097 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1099 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1100 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001101
Craig Topperaaa643c2011-11-09 07:28:55 +00001102 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1103 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1104 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001105 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001106
1107 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001108
1109 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1110 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1111
1112 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1113 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1114
1115 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001116 } else {
1117 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1118 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1119 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1120 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1121
1122 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1123 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1124 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1125 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1126
1127 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1128 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1129 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1130 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001131
1132 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1133 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1134
1135 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1136 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1137
1138 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001139 }
Craig Topper13894fa2011-08-24 06:14:18 +00001140
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001142 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1143 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001144 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145
1146 // Extract subvector is special because the value type
1147 // (result) is 128-bit but the source is 256-bit wide.
1148 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001149 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 // Do not attempt to custom lower other non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001153 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001154
Craig Topper0d1f1762012-08-12 00:34:56 +00001155 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1156 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1157 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1158 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1159 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1160 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1161 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
David Greene54d8eba2011-01-27 22:38:56 +00001164 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001165 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001166 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001167
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001168 // Do not attempt to promote non-256-bit vectors
1169 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001170 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001171
Craig Topper0d1f1762012-08-12 00:34:56 +00001172 setOperationAction(ISD::AND, VT, Promote);
1173 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1174 setOperationAction(ISD::OR, VT, Promote);
1175 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1176 setOperationAction(ISD::XOR, VT, Promote);
1177 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1178 setOperationAction(ISD::LOAD, VT, Promote);
1179 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1180 setOperationAction(ISD::SELECT, VT, Promote);
1181 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001182 }
David Greene9b9838d2009-06-29 16:47:10 +00001183 }
1184
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001185 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1186 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001187 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1188 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001189 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1190 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001191 }
1192
Evan Cheng6be2c582006-04-05 23:38:46 +00001193 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001195 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001196
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001197
Eli Friedman962f5492010-06-02 19:35:46 +00001198 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1199 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001200 //
Eli Friedman962f5492010-06-02 19:35:46 +00001201 // FIXME: We really should do custom legalization for addition and
1202 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1203 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001204 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1205 // Add/Sub/Mul with overflow operations are custom lowered.
1206 MVT VT = IntVTs[i];
1207 setOperationAction(ISD::SADDO, VT, Custom);
1208 setOperationAction(ISD::UADDO, VT, Custom);
1209 setOperationAction(ISD::SSUBO, VT, Custom);
1210 setOperationAction(ISD::USUBO, VT, Custom);
1211 setOperationAction(ISD::SMULO, VT, Custom);
1212 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001213 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001214
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001215 // There are no 8-bit 3-address imul/mul instructions
1216 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1217 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001218
Evan Chengd54f2d52009-03-31 19:38:51 +00001219 if (!Subtarget->is64Bit()) {
1220 // These libcalls are not available in 32-bit.
1221 setLibcallName(RTLIB::SHL_I128, 0);
1222 setLibcallName(RTLIB::SRL_I128, 0);
1223 setLibcallName(RTLIB::SRA_I128, 0);
1224 }
1225
Evan Cheng206ee9d2006-07-07 08:33:52 +00001226 // We have target-specific dag combine patterns for the following nodes:
1227 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001228 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001229 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001230 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001231 setTargetDAGCombine(ISD::SHL);
1232 setTargetDAGCombine(ISD::SRA);
1233 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001234 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001235 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001236 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001237 setTargetDAGCombine(ISD::FADD);
1238 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001239 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001240 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001241 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001242 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001243 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001244 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001245 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001246 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001247 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001248 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001249 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001250 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001251 if (Subtarget->is64Bit())
1252 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001253 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001254
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001255 computeRegisterProperties();
1256
Evan Cheng05219282011-01-06 06:52:41 +00001257 // On Darwin, -Os means optimize for size without hurting performance,
1258 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001259 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001260 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001261 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001262 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1263 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1264 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001265 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001266 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001267
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001268 // Predictable cmov don't hurt on atom because it's in-order.
1269 predictableSelectIsExpensive = !Subtarget->isAtom();
1270
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001271 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272}
1273
Scott Michel5b8f82e2008-03-10 15:42:14 +00001274
Duncan Sands28b77e92011-09-06 19:07:46 +00001275EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1276 if (!VT.isVector()) return MVT::i8;
1277 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001278}
1279
1280
Evan Cheng29286502008-01-23 23:17:41 +00001281/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1282/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001283static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001284 if (MaxAlign == 16)
1285 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001287 if (VTy->getBitWidth() == 128)
1288 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001289 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001290 unsigned EltAlign = 0;
1291 getMaxByValAlign(ATy->getElementType(), EltAlign);
1292 if (EltAlign > MaxAlign)
1293 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001294 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001295 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1296 unsigned EltAlign = 0;
1297 getMaxByValAlign(STy->getElementType(i), EltAlign);
1298 if (EltAlign > MaxAlign)
1299 MaxAlign = EltAlign;
1300 if (MaxAlign == 16)
1301 break;
1302 }
1303 }
Evan Cheng29286502008-01-23 23:17:41 +00001304}
1305
1306/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1307/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001308/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1309/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001310unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001311 if (Subtarget->is64Bit()) {
1312 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001313 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001314 if (TyAlign > 8)
1315 return TyAlign;
1316 return 8;
1317 }
1318
Evan Cheng29286502008-01-23 23:17:41 +00001319 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001320 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001321 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001322 return Align;
1323}
Chris Lattner2b02a442007-02-25 08:29:00 +00001324
Evan Chengf0df0312008-05-15 08:39:06 +00001325/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001326/// and store operations as a result of memset, memcpy, and memmove
1327/// lowering. If DstAlign is zero that means it's safe to destination
1328/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1329/// means there isn't a need to check it against alignment requirement,
1330/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001331/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001332/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1333/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1334/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001335/// It returns EVT::Other if the type should be determined using generic
1336/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001337EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001338X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1339 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001340 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001342 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001343 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1344 // linux. This is because the stack realignment code can't handle certain
1345 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001346 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001347 if (IsZeroVal &&
Bill Wendling67658342012-10-09 07:45:08 +00001348 !F->getFnAttributes().hasAttribute(Attributes::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001350 (Subtarget->isUnalignedMemAccessFast() ||
1351 ((DstAlign == 0 || DstAlign >= 16) &&
1352 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001354 if (Subtarget->getStackAlignment() >= 32) {
1355 if (Subtarget->hasAVX2())
1356 return MVT::v8i32;
1357 if (Subtarget->hasAVX())
1358 return MVT::v8f32;
1359 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001360 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001361 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001362 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001363 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001364 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001365 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001366 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001367 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001368 // Do not use f64 to lower memcpy if source is string constant. It's
1369 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001370 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001371 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001372 }
Evan Chengf0df0312008-05-15 08:39:06 +00001373 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 return MVT::i64;
1375 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001376}
1377
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001378/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1379/// current function. The returned value is a member of the
1380/// MachineJumpTableInfo::JTEntryKind enum.
1381unsigned X86TargetLowering::getJumpTableEncoding() const {
1382 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1383 // symbol.
1384 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1385 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001386 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001387
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001388 // Otherwise, use the normal jump table encoding heuristics.
1389 return TargetLowering::getJumpTableEncoding();
1390}
1391
Chris Lattnerc64daab2010-01-26 05:02:42 +00001392const MCExpr *
1393X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1394 const MachineBasicBlock *MBB,
1395 unsigned uid,MCContext &Ctx) const{
1396 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1397 Subtarget->isPICStyleGOT());
1398 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1399 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001400 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1401 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001402}
1403
Evan Chengcc415862007-11-09 01:32:10 +00001404/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1405/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001406SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001407 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001408 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001409 // This doesn't have DebugLoc associated with it, but is not really the
1410 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001411 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001412 return Table;
1413}
1414
Chris Lattner589c6f62010-01-26 06:28:43 +00001415/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1416/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1417/// MCExpr.
1418const MCExpr *X86TargetLowering::
1419getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1420 MCContext &Ctx) const {
1421 // X86-64 uses RIP relative addressing based on the jump table label.
1422 if (Subtarget->isPICStyleRIPRel())
1423 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1424
1425 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001426 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001427}
1428
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001429// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001430std::pair<const TargetRegisterClass*, uint8_t>
1431X86TargetLowering::findRepresentativeClass(EVT VT) const{
1432 const TargetRegisterClass *RRC = 0;
1433 uint8_t Cost = 1;
1434 switch (VT.getSimpleVT().SimpleTy) {
1435 default:
1436 return TargetLowering::findRepresentativeClass(VT);
1437 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001438 RRC = Subtarget->is64Bit() ?
1439 (const TargetRegisterClass*)&X86::GR64RegClass :
1440 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001441 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001442 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001443 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001444 break;
1445 case MVT::f32: case MVT::f64:
1446 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1447 case MVT::v4f32: case MVT::v2f64:
1448 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1449 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001450 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001451 break;
1452 }
1453 return std::make_pair(RRC, Cost);
1454}
1455
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001456bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1457 unsigned &Offset) const {
1458 if (!Subtarget->isTargetLinux())
1459 return false;
1460
1461 if (Subtarget->is64Bit()) {
1462 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1463 Offset = 0x28;
1464 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1465 AddressSpace = 256;
1466 else
1467 AddressSpace = 257;
1468 } else {
1469 // %gs:0x14 on i386
1470 Offset = 0x14;
1471 AddressSpace = 256;
1472 }
1473 return true;
1474}
1475
1476
Chris Lattner2b02a442007-02-25 08:29:00 +00001477//===----------------------------------------------------------------------===//
1478// Return Value Calling Convention Implementation
1479//===----------------------------------------------------------------------===//
1480
Chris Lattner59ed56b2007-02-28 04:55:35 +00001481#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001482
Michael J. Spencerec38de22010-10-10 22:04:20 +00001483bool
Eric Christopher471e4222011-06-08 23:55:35 +00001484X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001485 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001486 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001487 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001488 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001489 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001490 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001491 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001492}
1493
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494SDValue
1495X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001496 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001498 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001499 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001500 MachineFunction &MF = DAG.getMachineFunction();
1501 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001502
Chris Lattner9774c912007-02-27 05:28:59 +00001503 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001504 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 RVLocs, *DAG.getContext());
1506 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001507
Evan Chengdcea1632010-02-04 02:40:39 +00001508 // Add the regs to the liveout set for the function.
1509 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1510 for (unsigned i = 0; i != RVLocs.size(); ++i)
1511 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1512 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001513
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001515
Dan Gohman475871a2008-07-27 21:46:04 +00001516 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001517 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1518 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001519 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1520 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001522 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001523 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1524 CCValAssign &VA = RVLocs[i];
1525 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001526 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001527 EVT ValVT = ValToCopy.getValueType();
1528
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001529 // Promote values to the appropriate types
1530 if (VA.getLocInfo() == CCValAssign::SExt)
1531 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1532 else if (VA.getLocInfo() == CCValAssign::ZExt)
1533 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1534 else if (VA.getLocInfo() == CCValAssign::AExt)
1535 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1536 else if (VA.getLocInfo() == CCValAssign::BCvt)
1537 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1538
Dale Johannesenc4510512010-09-24 19:05:48 +00001539 // If this is x86-64, and we disabled SSE, we can't return FP values,
1540 // or SSE or MMX vectors.
1541 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1542 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001543 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001544 report_fatal_error("SSE register return with SSE disabled");
1545 }
1546 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1547 // llvm-gcc has never done it right and no one has noticed, so this
1548 // should be OK for now.
1549 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001550 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001551 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Chris Lattner447ff682008-03-11 03:23:40 +00001553 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1554 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001555 if (VA.getLocReg() == X86::ST0 ||
1556 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001557 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1558 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001559 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001561 RetOps.push_back(ValToCopy);
1562 // Don't emit a copytoreg.
1563 continue;
1564 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001565
Evan Cheng242b38b2009-02-23 09:03:22 +00001566 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1567 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001568 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001569 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001570 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001572 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1573 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001574 // If we don't have SSE2 available, convert to v4f32 so the generated
1575 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001576 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001578 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001579 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001580 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001583 Flag = Chain.getValue(1);
1584 }
Dan Gohman61a92132008-04-21 23:59:07 +00001585
1586 // The x86-64 ABI for returning structs by value requires that we copy
1587 // the sret argument into %rax for the return. We saved the argument into
1588 // a virtual register in the entry block, so now we copy the value out
1589 // and into %rax.
1590 if (Subtarget->is64Bit() &&
1591 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1592 MachineFunction &MF = DAG.getMachineFunction();
1593 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1594 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001595 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001596 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001597 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001598
Dale Johannesendd64c412009-02-04 00:33:20 +00001599 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001600 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001601
1602 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001603 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001604 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001605
Chris Lattner447ff682008-03-11 03:23:40 +00001606 RetOps[0] = Chain; // Update chain.
1607
1608 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001609 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001610 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001611
1612 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001614}
1615
Evan Chengbf010eb2012-04-10 01:51:00 +00001616bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 if (N->getNumValues() != 1)
1618 return false;
1619 if (!N->hasNUsesOfValue(1, 0))
1620 return false;
1621
Evan Chengbf010eb2012-04-10 01:51:00 +00001622 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001624 if (Copy->getOpcode() == ISD::CopyToReg) {
1625 // If the copy has a glue operand, we conservatively assume it isn't safe to
1626 // perform a tail call.
1627 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1628 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001629 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001630 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001631 return false;
1632
Evan Cheng1bf891a2010-12-01 22:59:46 +00001633 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001634 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001635 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001636 if (UI->getOpcode() != X86ISD::RET_FLAG)
1637 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001638 HasRet = true;
1639 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001640
Evan Chengbf010eb2012-04-10 01:51:00 +00001641 if (!HasRet)
1642 return false;
1643
1644 Chain = TCChain;
1645 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001646}
1647
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001648EVT
1649X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001650 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001651 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001652 // TODO: Is this also valid on 32-bit?
1653 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001654 ReturnMVT = MVT::i8;
1655 else
1656 ReturnMVT = MVT::i32;
1657
1658 EVT MinVT = getRegisterType(Context, ReturnMVT);
1659 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001660}
1661
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662/// LowerCallResult - Lower the result values of a call into the
1663/// appropriate copies out of appropriate physical registers.
1664///
1665SDValue
1666X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001667 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001668 const SmallVectorImpl<ISD::InputArg> &Ins,
1669 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001670 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001671
Chris Lattnere32bbf62007-02-28 07:09:55 +00001672 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001673 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001674 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001675 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001676 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001678
Chris Lattner3085e152007-02-25 08:59:22 +00001679 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001680 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001681 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001682 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001683
Torok Edwin3f142c32009-02-01 18:15:56 +00001684 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001686 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001687 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001688 }
1689
Evan Cheng79fb3b42009-02-20 20:43:02 +00001690 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001691
1692 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001693 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001694 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001695 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001696 // instead.
1697 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1698 // If we prefer to use the value in xmm registers, copy it out as f80 and
1699 // use a truncate to move it from fp stack reg to xmm reg.
1700 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001701 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001702 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1703 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001704 Val = Chain.getValue(0);
1705
1706 // Round the f80 to the right size, which also moves it to the appropriate
1707 // xmm register.
1708 if (CopyVT != VA.getValVT())
1709 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1710 // This truncation won't change the value.
1711 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001712 } else {
1713 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1714 CopyVT, InFlag).getValue(1);
1715 Val = Chain.getValue(0);
1716 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001717 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001719 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001720
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001722}
1723
1724
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001725//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001726// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001727//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001728// StdCall calling convention seems to be standard for many Windows' API
1729// routines and around. It differs from C calling convention just a little:
1730// callee should clean up the stack, not caller. Symbols should be also
1731// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001732// For info on fast calling convention see Fast Calling Convention (tail call)
1733// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001734
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001736/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001737enum StructReturnType {
1738 NotStructReturn,
1739 RegStructReturn,
1740 StackStructReturn
1741};
1742static StructReturnType
1743callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001745 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001746
Rafael Espindola1cee7102012-07-25 13:41:10 +00001747 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1748 if (!Flags.isSRet())
1749 return NotStructReturn;
1750 if (Flags.isInReg())
1751 return RegStructReturn;
1752 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001753}
1754
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001755/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001756/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001757static StructReturnType
1758argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001760 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001761
Rafael Espindola1cee7102012-07-25 13:41:10 +00001762 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1763 if (!Flags.isSRet())
1764 return NotStructReturn;
1765 if (Flags.isInReg())
1766 return RegStructReturn;
1767 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001768}
1769
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001770/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1771/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001772/// the specific parameter attribute. The copy will be passed as a byval
1773/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001774static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001775CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001776 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1777 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001778 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001779
Dale Johannesendd64c412009-02-04 00:33:20 +00001780 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001781 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001782 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001783}
1784
Chris Lattner29689432010-03-11 00:22:57 +00001785/// IsTailCallConvention - Return true if the calling convention is one that
1786/// supports tail call optimization.
1787static bool IsTailCallConvention(CallingConv::ID CC) {
1788 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1789}
1790
Evan Cheng485fafc2011-03-21 01:19:09 +00001791bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001792 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001793 return false;
1794
1795 CallSite CS(CI);
1796 CallingConv::ID CalleeCC = CS.getCallingConv();
1797 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1798 return false;
1799
1800 return true;
1801}
1802
Evan Cheng0c439eb2010-01-27 00:07:07 +00001803/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1804/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001805static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1806 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001807 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808}
1809
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810SDValue
1811X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001812 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 const SmallVectorImpl<ISD::InputArg> &Ins,
1814 DebugLoc dl, SelectionDAG &DAG,
1815 const CCValAssign &VA,
1816 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001817 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001818 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001820 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1821 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001822 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001823 EVT ValVT;
1824
1825 // If value is passed by pointer we have address passed instead of the value
1826 // itself.
1827 if (VA.getLocInfo() == CCValAssign::Indirect)
1828 ValVT = VA.getLocVT();
1829 else
1830 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001831
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001832 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001833 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001834 // In case of tail call optimization mark all arguments mutable. Since they
1835 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001836 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001837 unsigned Bytes = Flags.getByValSize();
1838 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1839 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001840 return DAG.getFrameIndex(FI, getPointerTy());
1841 } else {
1842 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001843 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001844 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1845 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001846 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001847 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001848 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001849}
1850
Dan Gohman475871a2008-07-27 21:46:04 +00001851SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001853 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 bool isVarArg,
1855 const SmallVectorImpl<ISD::InputArg> &Ins,
1856 DebugLoc dl,
1857 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001858 SmallVectorImpl<SDValue> &InVals)
1859 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001860 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001862
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 const Function* Fn = MF.getFunction();
1864 if (Fn->hasExternalLinkage() &&
1865 Subtarget->isTargetCygMing() &&
1866 Fn->getName() == "main")
1867 FuncInfo->setForceFramePointer(true);
1868
Evan Cheng1bc78042006-04-26 01:20:17 +00001869 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001871 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001872 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001873
Chris Lattner29689432010-03-11 00:22:57 +00001874 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1875 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001876
Chris Lattner638402b2007-02-28 07:00:42 +00001877 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001878 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001879 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001881
1882 // Allocate shadow area for Win64
1883 if (IsWin64) {
1884 CCInfo.AllocateStack(32, 8);
1885 }
1886
Duncan Sands45907662010-10-31 13:21:44 +00001887 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattnerf39f7712007-02-28 05:46:49 +00001889 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001891 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1892 CCValAssign &VA = ArgLocs[i];
1893 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1894 // places.
1895 assert(VA.getValNo() != LastVal &&
1896 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001897 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001898 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001899
Chris Lattnerf39f7712007-02-28 05:46:49 +00001900 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001901 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001902 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001904 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001906 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001908 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001910 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001911 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001912 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001913 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001914 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001915 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001916 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001917 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001918 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919
Devang Patel68e6bee2011-02-21 23:21:26 +00001920 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001922
Chris Lattnerf39f7712007-02-28 05:46:49 +00001923 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1924 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1925 // right size.
1926 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001927 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001928 DAG.getValueType(VA.getValVT()));
1929 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001930 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001931 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001932 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001933 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001935 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001936 // Handle MMX values passed in XMM regs.
1937 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001938 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1939 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001940 } else
1941 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001942 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001943 } else {
1944 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001946 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001947
1948 // If value is passed via pointer - do a load.
1949 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001950 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001951 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001952
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001954 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001955
Dan Gohman61a92132008-04-21 23:59:07 +00001956 // The x86-64 ABI for returning structs by value requires that we copy
1957 // the sret argument into %rax for the return. Save the argument into
1958 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001959 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001960 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1961 unsigned Reg = FuncInfo->getSRetReturnReg();
1962 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001964 FuncInfo->setSRetReturnReg(Reg);
1965 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001968 }
1969
Chris Lattnerf39f7712007-02-28 05:46:49 +00001970 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001971 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001972 if (FuncIsMadeTailCallSafe(CallConv,
1973 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001974 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001975
Evan Cheng1bc78042006-04-26 01:20:17 +00001976 // If the function takes variable number of arguments, make a frame index for
1977 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001978 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001979 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1980 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001981 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 }
1983 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1985
1986 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001987 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001989 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001990 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1992 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001993 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1995 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1996 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001997 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001998 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001999
2000 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002001 // The XMM registers which might contain var arg parameters are shadowed
2002 // in their paired GPR. So we only need to save the GPR to their home
2003 // slots.
2004 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006 } else {
2007 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2008 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002009
Chad Rosier30450e82011-12-22 22:35:21 +00002010 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2011 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002012 }
2013 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2014 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002015
Bill Wendling67658342012-10-09 07:45:08 +00002016 bool NoImplicitFloatOps = Fn->getFnAttributes().
2017 hasAttribute(Attributes::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002018 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002019 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002020 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2021 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002022 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002023 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002024 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002025 // Kernel mode asks for SSE to be disabled, so don't push them
2026 // on the stack.
2027 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002028
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002029 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002030 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002031 // Get to the caller-allocated home save location. Add 8 to account
2032 // for the return address.
2033 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002034 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002035 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002036 // Fixup to set vararg frame on shadow area (4 x i64).
2037 if (NumIntRegs < 4)
2038 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002039 } else {
2040 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002041 // registers, then we must store them to their spots on the stack so
2042 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002043 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2044 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2045 FuncInfo->setRegSaveFrameIndex(
2046 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002048 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002049
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002051 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2053 getPointerTy());
2054 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002055 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002056 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2057 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002058 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002059 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002061 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002062 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002063 MachinePointerInfo::getFixedStack(
2064 FuncInfo->getRegSaveFrameIndex(), Offset),
2065 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002067 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002069
Dan Gohmanface41a2009-08-16 21:24:25 +00002070 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2071 // Now store the XMM (fp + vector) parameter registers.
2072 SmallVector<SDValue, 11> SaveXMMOps;
2073 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002074
Craig Topperc9099502012-04-20 06:31:50 +00002075 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002076 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2077 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002078
Dan Gohman1e93df62010-04-17 14:41:14 +00002079 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2080 FuncInfo->getRegSaveFrameIndex()));
2081 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2082 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002083
Dan Gohmanface41a2009-08-16 21:24:25 +00002084 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002085 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002086 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002087 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2088 SaveXMMOps.push_back(Val);
2089 }
2090 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2091 MVT::Other,
2092 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002094
2095 if (!MemOps.empty())
2096 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2097 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002098 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002100
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002102 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2103 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002104 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002105 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002106 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002107 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002108 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002109 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002110 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002111 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002112
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002114 // RegSaveFrameIndex is X86-64 only.
2115 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002116 if (CallConv == CallingConv::X86_FastCall ||
2117 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002118 // fastcc functions can't have varargs.
2119 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 }
Evan Cheng25caf632006-05-23 21:06:34 +00002121
Rafael Espindola76927d752011-08-30 19:39:58 +00002122 FuncInfo->setArgumentStackSize(StackSize);
2123
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002125}
2126
Dan Gohman475871a2008-07-27 21:46:04 +00002127SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2129 SDValue StackPtr, SDValue Arg,
2130 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002131 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002133 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002134 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002135 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002136 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002137 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002138
2139 return DAG.getStore(Chain, dl, Arg, PtrOff,
2140 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002141 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002142}
2143
Bill Wendling64e87322009-01-16 19:25:27 +00002144/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002145/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002146SDValue
2147X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002148 SDValue &OutRetAddr, SDValue Chain,
2149 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002150 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002151 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002152 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002153 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002154
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002155 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002156 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002157 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002158 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002159}
2160
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002161/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002162/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002163static SDValue
2164EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002165 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002166 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002167 // Store the return address to the appropriate stack slot.
2168 if (!FPDiff) return Chain;
2169 // Calculate the new stack slot for the return address.
2170 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002171 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002172 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002174 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002175 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002176 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002177 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002178 return Chain;
2179}
2180
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002182X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002183 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002184 SelectionDAG &DAG = CLI.DAG;
2185 DebugLoc &dl = CLI.DL;
2186 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2187 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2188 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2189 SDValue Chain = CLI.Chain;
2190 SDValue Callee = CLI.Callee;
2191 CallingConv::ID CallConv = CLI.CallConv;
2192 bool &isTailCall = CLI.IsTailCall;
2193 bool isVarArg = CLI.IsVarArg;
2194
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195 MachineFunction &MF = DAG.getMachineFunction();
2196 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002197 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002198 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002199 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002200 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201
Nick Lewycky22de16d2012-01-19 00:34:10 +00002202 if (MF.getTarget().Options.DisableTailCalls)
2203 isTailCall = false;
2204
Evan Cheng5f941932010-02-05 02:21:12 +00002205 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002206 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002207 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002208 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002209 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002210 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002211
2212 // Sibcalls are automatically detected tailcalls which do not require
2213 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002214 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002215 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002216
2217 if (isTailCall)
2218 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002219 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002220
Chris Lattner29689432010-03-11 00:22:57 +00002221 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2222 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002223
Chris Lattner638402b2007-02-28 07:00:42 +00002224 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002225 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002226 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002228
2229 // Allocate shadow area for Win64
2230 if (IsWin64) {
2231 CCInfo.AllocateStack(32, 8);
2232 }
2233
Duncan Sands45907662010-10-31 13:21:44 +00002234 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Chris Lattner423c5f42007-02-28 05:31:48 +00002236 // Get a count of how many bytes are to be pushed on the stack.
2237 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002238 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002239 // This is a sibcall. The memory operands are available in caller's
2240 // own caller's stack.
2241 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002242 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2243 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002244 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002245
Gordon Henriksen86737662008-01-05 16:56:59 +00002246 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002247 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002248 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002249 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002250 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2251 FPDiff = NumBytesCallerPushed - NumBytes;
2252
2253 // Set the delta of movement of the returnaddr stackslot.
2254 // But only set if delta is greater than previous delta.
2255 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2256 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2257 }
2258
Evan Chengf22f9b32010-02-06 03:28:46 +00002259 if (!IsSibcall)
2260 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002261
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002263 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002264 if (isTailCall && FPDiff)
2265 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2266 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002267
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2269 SmallVector<SDValue, 8> MemOpChains;
2270 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002271
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 // Walk the register/memloc assignments, inserting copies/loads. In the case
2273 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002274 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2275 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002276 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002277 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002279 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002280
Chris Lattner423c5f42007-02-28 05:31:48 +00002281 // Promote the value if needed.
2282 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002283 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002284 case CCValAssign::Full: break;
2285 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002286 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002287 break;
2288 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002289 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002290 break;
2291 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002292 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002293 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002294 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2296 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002297 } else
2298 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2299 break;
2300 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002301 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002302 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002303 case CCValAssign::Indirect: {
2304 // Store the argument.
2305 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002306 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002307 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002308 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002309 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002310 Arg = SpillSlot;
2311 break;
2312 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002314
Chris Lattner423c5f42007-02-28 05:31:48 +00002315 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002316 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2317 if (isVarArg && IsWin64) {
2318 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2319 // shadow reg if callee is a varargs function.
2320 unsigned ShadowReg = 0;
2321 switch (VA.getLocReg()) {
2322 case X86::XMM0: ShadowReg = X86::RCX; break;
2323 case X86::XMM1: ShadowReg = X86::RDX; break;
2324 case X86::XMM2: ShadowReg = X86::R8; break;
2325 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002326 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002327 if (ShadowReg)
2328 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002329 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002330 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002331 assert(VA.isMemLoc());
2332 if (StackPtr.getNode() == 0)
2333 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2334 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2335 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002336 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002338
Evan Cheng32fe1032006-05-25 00:59:30 +00002339 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002341 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002342
Chris Lattner88e1fd52009-07-09 04:24:46 +00002343 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002344 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2345 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002346 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002347 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2348 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002349 } else {
2350 // If we are tail calling and generating PIC/GOT style code load the
2351 // address of the callee into ECX. The value in ecx is used as target of
2352 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2353 // for tail calls on PIC/GOT architectures. Normally we would just put the
2354 // address of GOT into ebx and then call target@PLT. But for tail calls
2355 // ebx would be restored (since ebx is callee saved) before jumping to the
2356 // target@PLT.
2357
2358 // Note: The actual moving to ECX is done further down.
2359 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2360 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2361 !G->getGlobal()->hasProtectedVisibility())
2362 Callee = LowerGlobalAddress(Callee, DAG);
2363 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002364 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002365 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002366 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002367
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002368 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002369 // From AMD64 ABI document:
2370 // For calls that may call functions that use varargs or stdargs
2371 // (prototype-less calls or calls to functions containing ellipsis (...) in
2372 // the declaration) %al is used as hidden argument to specify the number
2373 // of SSE registers used. The contents of %al do not need to match exactly
2374 // the number of registers, but must be an ubound on the number of SSE
2375 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002376
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002378 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002379 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2380 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2381 };
2382 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002383 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002384 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002385
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002386 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2387 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002388 }
2389
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002390 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002391 if (isTailCall) {
2392 // Force all the incoming stack arguments to be loaded from the stack
2393 // before any new outgoing arguments are stored to the stack, because the
2394 // outgoing stack slots may alias the incoming argument stack slots, and
2395 // the alias isn't otherwise explicit. This is slightly more conservative
2396 // than necessary, because it means that each store effectively depends
2397 // on every argument instead of just those arguments it would clobber.
2398 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2399
Dan Gohman475871a2008-07-27 21:46:04 +00002400 SmallVector<SDValue, 8> MemOpChains2;
2401 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002402 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002403 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002404 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2405 CCValAssign &VA = ArgLocs[i];
2406 if (VA.isRegLoc())
2407 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002408 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002409 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002410 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 // Create frame index.
2412 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002413 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002414 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002415 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002416
Duncan Sands276dcbd2008-03-21 09:14:45 +00002417 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002418 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002420 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002421 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002422 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002423 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002424
Dan Gohman98ca4f22009-08-05 01:29:28 +00002425 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2426 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002427 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002428 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002429 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002430 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002431 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002432 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002433 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002434 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002435 }
2436 }
2437
2438 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002440 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002441
2442 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002443 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002444 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002445 }
2446
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002447 // Build a sequence of copy-to-reg nodes chained together with token chain
2448 // and flag operands which copy the outgoing args into registers.
2449 SDValue InFlag;
2450 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2451 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2452 RegsToPass[i].second, InFlag);
2453 InFlag = Chain.getValue(1);
2454 }
2455
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002456 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2457 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2458 // In the 64-bit large code model, we have to make all calls
2459 // through a register, since the call instruction's 32-bit
2460 // pc-relative offset may not be large enough to hold the whole
2461 // address.
2462 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002463 // If the callee is a GlobalAddress node (quite common, every direct call
2464 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2465 // it.
2466
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002467 // We should use extra load for direct calls to dllimported functions in
2468 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002469 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002470 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002471 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002472 bool ExtraLoad = false;
2473 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2476 // external symbols most go through the PLT in PIC mode. If the symbol
2477 // has hidden or protected visibility, or if it is static or local, then
2478 // we don't need to use the PLT - we can directly call it.
2479 if (Subtarget->isTargetELF() &&
2480 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002481 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002482 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002483 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002484 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002485 (!Subtarget->getTargetTriple().isMacOSX() ||
2486 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002487 // PC-relative references to external symbols should go through $stub,
2488 // unless we're building with the leopard linker or later, which
2489 // automatically synthesizes these stubs.
2490 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002491 } else if (Subtarget->isPICStyleRIPRel() &&
2492 isa<Function>(GV) &&
Bill Wendling67658342012-10-09 07:45:08 +00002493 cast<Function>(GV)->getFnAttributes().
2494 hasAttribute(Attributes::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002495 // If the function is marked as non-lazy, generate an indirect call
2496 // which loads from the GOT directly. This avoids runtime overhead
2497 // at the cost of eager binding (and one extra byte of encoding).
2498 OpFlags = X86II::MO_GOTPCREL;
2499 WrapperKind = X86ISD::WrapperRIP;
2500 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002501 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002502
Devang Patel0d881da2010-07-06 22:08:15 +00002503 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002504 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002505
2506 // Add a wrapper if needed.
2507 if (WrapperKind != ISD::DELETED_NODE)
2508 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2509 // Add extra indirection if needed.
2510 if (ExtraLoad)
2511 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2512 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002513 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002514 }
Bill Wendling056292f2008-09-16 21:48:12 +00002515 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002516 unsigned char OpFlags = 0;
2517
Evan Cheng1bf891a2010-12-01 22:59:46 +00002518 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2519 // external symbols should go through the PLT.
2520 if (Subtarget->isTargetELF() &&
2521 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2522 OpFlags = X86II::MO_PLT;
2523 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002524 (!Subtarget->getTargetTriple().isMacOSX() ||
2525 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002526 // PC-relative references to external symbols should go through $stub,
2527 // unless we're building with the leopard linker or later, which
2528 // automatically synthesizes these stubs.
2529 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002530 }
Eric Christopherfd179292009-08-27 18:07:15 +00002531
Chris Lattner48a7d022009-07-09 05:02:21 +00002532 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2533 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002534 }
2535
Chris Lattnerd96d0722007-02-25 06:40:16 +00002536 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002537 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002538 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002539
Evan Chengf22f9b32010-02-06 03:28:46 +00002540 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002541 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2542 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002545
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002546 Ops.push_back(Chain);
2547 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002548
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002551
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 // Add argument registers to the end of the list so that they are known live
2553 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002554 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2555 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2556 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002557
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002558 // Add a register mask operand representing the call-preserved registers.
2559 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2560 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2561 assert(Mask && "Missing call preserved mask for calling convention");
2562 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002563
Gabor Greifba36cb52008-08-28 21:40:38 +00002564 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002565 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002566
Dan Gohman98ca4f22009-08-05 01:29:28 +00002567 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002568 // We used to do:
2569 //// If this is the first return lowered for this function, add the regs
2570 //// to the liveout set for the function.
2571 // This isn't right, although it's probably harmless on x86; liveouts
2572 // should be computed from returns not tail calls. Consider a void
2573 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002574 return DAG.getNode(X86ISD::TC_RETURN, dl,
2575 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002576 }
2577
Dale Johannesenace16102009-02-03 19:33:06 +00002578 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002579 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002580
Chris Lattner2d297092006-05-23 18:50:38 +00002581 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002582 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002583 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2584 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002585 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002586 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002587 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002588 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002589 // pops the hidden struct pointer, so we have to push it back.
2590 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002591 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002592 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002593 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002594 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002595
Gordon Henriksenae636f82008-01-03 16:47:34 +00002596 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002597 if (!IsSibcall) {
2598 Chain = DAG.getCALLSEQ_END(Chain,
2599 DAG.getIntPtrConstant(NumBytes, true),
2600 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2601 true),
2602 InFlag);
2603 InFlag = Chain.getValue(1);
2604 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002605
Chris Lattner3085e152007-02-25 08:59:22 +00002606 // Handle result values, copying them out of physregs into vregs that we
2607 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002608 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2609 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002610}
2611
Evan Cheng25ab6902006-09-08 06:48:29 +00002612
2613//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002614// Fast Calling Convention (tail call) implementation
2615//===----------------------------------------------------------------------===//
2616
2617// Like std call, callee cleans arguments, convention except that ECX is
2618// reserved for storing the tail called function address. Only 2 registers are
2619// free for argument passing (inreg). Tail call optimization is performed
2620// provided:
2621// * tailcallopt is enabled
2622// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002623// On X86_64 architecture with GOT-style position independent code only local
2624// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002625// To keep the stack aligned according to platform abi the function
2626// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2627// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002628// If a tail called function callee has more arguments than the caller the
2629// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002630// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002631// original REtADDR, but before the saved framepointer or the spilled registers
2632// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2633// stack layout:
2634// arg1
2635// arg2
2636// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002637// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002638// move area ]
2639// (possible EBP)
2640// ESI
2641// EDI
2642// local1 ..
2643
2644/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2645/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002646unsigned
2647X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2648 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002649 MachineFunction &MF = DAG.getMachineFunction();
2650 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002651 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002652 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002653 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002654 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002655 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002656 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2657 // Number smaller than 12 so just add the difference.
2658 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2659 } else {
2660 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002661 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002662 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002663 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002664 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002665}
2666
Evan Cheng5f941932010-02-05 02:21:12 +00002667/// MatchingStackOffset - Return true if the given stack call argument is
2668/// already available in the same position (relatively) of the caller's
2669/// incoming argument stack.
2670static
2671bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2672 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2673 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002674 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2675 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002676 if (Arg.getOpcode() == ISD::CopyFromReg) {
2677 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002678 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002679 return false;
2680 MachineInstr *Def = MRI->getVRegDef(VR);
2681 if (!Def)
2682 return false;
2683 if (!Flags.isByVal()) {
2684 if (!TII->isLoadFromStackSlot(Def, FI))
2685 return false;
2686 } else {
2687 unsigned Opcode = Def->getOpcode();
2688 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2689 Def->getOperand(1).isFI()) {
2690 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002691 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002692 } else
2693 return false;
2694 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002695 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2696 if (Flags.isByVal())
2697 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002698 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002699 // define @foo(%struct.X* %A) {
2700 // tail call @bar(%struct.X* byval %A)
2701 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002702 return false;
2703 SDValue Ptr = Ld->getBasePtr();
2704 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2705 if (!FINode)
2706 return false;
2707 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002708 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002709 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002710 FI = FINode->getIndex();
2711 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002712 } else
2713 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002714
Evan Cheng4cae1332010-03-05 08:38:04 +00002715 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002716 if (!MFI->isFixedObjectIndex(FI))
2717 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002718 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002719}
2720
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2722/// for tail call optimization. Targets which want to do tail call
2723/// optimization should implement this function.
2724bool
2725X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002726 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002728 bool isCalleeStructRet,
2729 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00002730 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00002731 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002732 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002733 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002735 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002736 CalleeCC != CallingConv::C)
2737 return false;
2738
Evan Cheng7096ae42010-01-29 06:45:59 +00002739 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002740 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002741 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00002742
2743 // If the function return type is x86_fp80 and the callee return type is not,
2744 // then the FP_EXTEND of the call result is not a nop. It's not safe to
2745 // perform a tailcall optimization here.
2746 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
2747 return false;
2748
Evan Cheng13617962010-04-30 01:12:32 +00002749 CallingConv::ID CallerCC = CallerF->getCallingConv();
2750 bool CCMatch = CallerCC == CalleeCC;
2751
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002752 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002753 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002754 return true;
2755 return false;
2756 }
2757
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002758 // Look for obvious safe cases to perform tail call optimization that do not
2759 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002760
Evan Cheng2c12cb42010-03-26 16:26:03 +00002761 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2762 // emit a special epilogue.
2763 if (RegInfo->needsStackRealignment(MF))
2764 return false;
2765
Evan Chenga375d472010-03-15 18:54:48 +00002766 // Also avoid sibcall optimization if either caller or callee uses struct
2767 // return semantics.
2768 if (isCalleeStructRet || isCallerStructRet)
2769 return false;
2770
Chad Rosier2416da32011-06-24 21:15:36 +00002771 // An stdcall caller is expected to clean up its arguments; the callee
2772 // isn't going to do that.
2773 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2774 return false;
2775
Chad Rosier871f6642011-05-18 19:59:50 +00002776 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002777 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002778 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002779
2780 // Optimizing for varargs on Win64 is unlikely to be safe without
2781 // additional testing.
2782 if (Subtarget->isTargetWin64())
2783 return false;
2784
Chad Rosier871f6642011-05-18 19:59:50 +00002785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002786 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002787 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002788
Chad Rosier871f6642011-05-18 19:59:50 +00002789 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2791 if (!ArgLocs[i].isRegLoc())
2792 return false;
2793 }
2794
Chad Rosier30450e82011-12-22 22:35:21 +00002795 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2796 // stack. Therefore, if it's not used by the call it is not safe to optimize
2797 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002798 bool Unused = false;
2799 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2800 if (!Ins[i].Used) {
2801 Unused = true;
2802 break;
2803 }
2804 }
2805 if (Unused) {
2806 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002807 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002808 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002809 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002810 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002811 CCValAssign &VA = RVLocs[i];
2812 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2813 return false;
2814 }
2815 }
2816
Evan Cheng13617962010-04-30 01:12:32 +00002817 // If the calling conventions do not match, then we'd better make sure the
2818 // results are returned in the same way as what the caller expects.
2819 if (!CCMatch) {
2820 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002821 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002822 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002823 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2824
2825 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002826 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002827 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002828 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2829
2830 if (RVLocs1.size() != RVLocs2.size())
2831 return false;
2832 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2833 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2834 return false;
2835 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2836 return false;
2837 if (RVLocs1[i].isRegLoc()) {
2838 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2839 return false;
2840 } else {
2841 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2842 return false;
2843 }
2844 }
2845 }
2846
Evan Chenga6bff982010-01-30 01:22:00 +00002847 // If the callee takes no arguments then go on to check the results of the
2848 // call.
2849 if (!Outs.empty()) {
2850 // Check if stack adjustment is needed. For now, do not do this if any
2851 // argument is passed on the stack.
2852 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002853 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002854 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002855
2856 // Allocate shadow area for Win64
2857 if (Subtarget->isTargetWin64()) {
2858 CCInfo.AllocateStack(32, 8);
2859 }
2860
Duncan Sands45907662010-10-31 13:21:44 +00002861 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002862 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002863 MachineFunction &MF = DAG.getMachineFunction();
2864 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2865 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002866
2867 // Check if the arguments are already laid out in the right way as
2868 // the caller's fixed stack objects.
2869 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002870 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2871 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00002872 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002873 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2874 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002875 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002876 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002877 if (VA.getLocInfo() == CCValAssign::Indirect)
2878 return false;
2879 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002880 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2881 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002882 return false;
2883 }
2884 }
2885 }
Evan Cheng9c044672010-05-29 01:35:22 +00002886
2887 // If the tailcall address may be in a register, then make sure it's
2888 // possible to register allocate for it. In 32-bit, the call address can
2889 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002890 // callee-saved registers are restored. These happen to be the same
2891 // registers used to pass 'inreg' arguments so watch out for those.
2892 if (!Subtarget->is64Bit() &&
2893 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002894 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002895 unsigned NumInRegs = 0;
2896 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2897 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002898 if (!VA.isRegLoc())
2899 continue;
2900 unsigned Reg = VA.getLocReg();
2901 switch (Reg) {
2902 default: break;
2903 case X86::EAX: case X86::EDX: case X86::ECX:
2904 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002905 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002906 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002907 }
2908 }
2909 }
Evan Chenga6bff982010-01-30 01:22:00 +00002910 }
Evan Chengb1712452010-01-27 06:25:16 +00002911
Evan Cheng86809cc2010-02-03 03:28:02 +00002912 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002913}
2914
Dan Gohman3df24e62008-09-03 23:12:08 +00002915FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002916X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2917 const TargetLibraryInfo *libInfo) const {
2918 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002919}
2920
2921
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002922//===----------------------------------------------------------------------===//
2923// Other Lowering Hooks
2924//===----------------------------------------------------------------------===//
2925
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002926static bool MayFoldLoad(SDValue Op) {
2927 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2928}
2929
2930static bool MayFoldIntoStore(SDValue Op) {
2931 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2932}
2933
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002934static bool isTargetShuffle(unsigned Opcode) {
2935 switch(Opcode) {
2936 default: return false;
2937 case X86ISD::PSHUFD:
2938 case X86ISD::PSHUFHW:
2939 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002940 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002941 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002942 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002943 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002944 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002945 case X86ISD::MOVLPS:
2946 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002947 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002948 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002949 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002950 case X86ISD::MOVSS:
2951 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002952 case X86ISD::UNPCKL:
2953 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002954 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002955 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002956 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002957 return true;
2958 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002959}
2960
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002961static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002962 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002963 switch(Opc) {
2964 default: llvm_unreachable("Unknown x86 shuffle node");
2965 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002966 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002967 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002968 return DAG.getNode(Opc, dl, VT, V1);
2969 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002970}
2971
2972static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002973 SDValue V1, unsigned TargetMask,
2974 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002975 switch(Opc) {
2976 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002977 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002978 case X86ISD::PSHUFHW:
2979 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002980 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002981 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002982 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2983 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002984}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002985
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002986static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002987 SDValue V1, SDValue V2, unsigned TargetMask,
2988 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002989 switch(Opc) {
2990 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002991 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002992 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002993 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002994 return DAG.getNode(Opc, dl, VT, V1, V2,
2995 DAG.getConstant(TargetMask, MVT::i8));
2996 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002997}
2998
2999static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
3000 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3001 switch(Opc) {
3002 default: llvm_unreachable("Unknown x86 shuffle node");
3003 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003004 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003005 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003006 case X86ISD::MOVLPS:
3007 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003008 case X86ISD::MOVSS:
3009 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003010 case X86ISD::UNPCKL:
3011 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003012 return DAG.getNode(Opc, dl, VT, V1, V2);
3013 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003014}
3015
Dan Gohmand858e902010-04-17 15:26:15 +00003016SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003017 MachineFunction &MF = DAG.getMachineFunction();
3018 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3019 int ReturnAddrIndex = FuncInfo->getRAIndex();
3020
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003021 if (ReturnAddrIndex == 0) {
3022 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003023 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003024 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003025 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003026 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003027 }
3028
Evan Cheng25ab6902006-09-08 06:48:29 +00003029 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003030}
3031
3032
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003033bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3034 bool hasSymbolicDisplacement) {
3035 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003036 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003037 return false;
3038
3039 // If we don't have a symbolic displacement - we don't have any extra
3040 // restrictions.
3041 if (!hasSymbolicDisplacement)
3042 return true;
3043
3044 // FIXME: Some tweaks might be needed for medium code model.
3045 if (M != CodeModel::Small && M != CodeModel::Kernel)
3046 return false;
3047
3048 // For small code model we assume that latest object is 16MB before end of 31
3049 // bits boundary. We may also accept pretty large negative constants knowing
3050 // that all objects are in the positive half of address space.
3051 if (M == CodeModel::Small && Offset < 16*1024*1024)
3052 return true;
3053
3054 // For kernel code model we know that all object resist in the negative half
3055 // of 32bits address space. We may not accept negative offsets, since they may
3056 // be just off and we may accept pretty large positive ones.
3057 if (M == CodeModel::Kernel && Offset > 0)
3058 return true;
3059
3060 return false;
3061}
3062
Evan Chengef41ff62011-06-23 17:54:54 +00003063/// isCalleePop - Determines whether the callee is required to pop its
3064/// own arguments. Callee pop is necessary to support tail calls.
3065bool X86::isCalleePop(CallingConv::ID CallingConv,
3066 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3067 if (IsVarArg)
3068 return false;
3069
3070 switch (CallingConv) {
3071 default:
3072 return false;
3073 case CallingConv::X86_StdCall:
3074 return !is64Bit;
3075 case CallingConv::X86_FastCall:
3076 return !is64Bit;
3077 case CallingConv::X86_ThisCall:
3078 return !is64Bit;
3079 case CallingConv::Fast:
3080 return TailCallOpt;
3081 case CallingConv::GHC:
3082 return TailCallOpt;
3083 }
3084}
3085
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003086/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3087/// specific condition code, returning the condition code and the LHS/RHS of the
3088/// comparison to make.
3089static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3090 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003091 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003092 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3093 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3094 // X > -1 -> X == 0, jump !sign.
3095 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003097 }
3098 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003099 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003101 }
3102 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003103 // X < 1 -> X <= 0
3104 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003105 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003106 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003107 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003108
Evan Chengd9558e02006-01-06 00:43:03 +00003109 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003110 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETEQ: return X86::COND_E;
3112 case ISD::SETGT: return X86::COND_G;
3113 case ISD::SETGE: return X86::COND_GE;
3114 case ISD::SETLT: return X86::COND_L;
3115 case ISD::SETLE: return X86::COND_LE;
3116 case ISD::SETNE: return X86::COND_NE;
3117 case ISD::SETULT: return X86::COND_B;
3118 case ISD::SETUGT: return X86::COND_A;
3119 case ISD::SETULE: return X86::COND_BE;
3120 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003121 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003123
Chris Lattner4c78e022008-12-23 23:42:27 +00003124 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003125
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003127 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3128 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003129 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3130 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003131 }
3132
Chris Lattner4c78e022008-12-23 23:42:27 +00003133 switch (SetCCOpcode) {
3134 default: break;
3135 case ISD::SETOLT:
3136 case ISD::SETOLE:
3137 case ISD::SETUGT:
3138 case ISD::SETUGE:
3139 std::swap(LHS, RHS);
3140 break;
3141 }
3142
3143 // On a floating point condition, the flags are set as follows:
3144 // ZF PF CF op
3145 // 0 | 0 | 0 | X > Y
3146 // 0 | 0 | 1 | X < Y
3147 // 1 | 0 | 0 | X == Y
3148 // 1 | 1 | 1 | unordered
3149 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003150 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003151 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003152 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003153 case ISD::SETOLT: // flipped
3154 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003155 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003156 case ISD::SETOLE: // flipped
3157 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003158 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003159 case ISD::SETUGT: // flipped
3160 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003161 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003162 case ISD::SETUGE: // flipped
3163 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003164 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003165 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003166 case ISD::SETNE: return X86::COND_NE;
3167 case ISD::SETUO: return X86::COND_P;
3168 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003169 case ISD::SETOEQ:
3170 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003171 }
Evan Chengd9558e02006-01-06 00:43:03 +00003172}
3173
Evan Cheng4a460802006-01-11 00:33:36 +00003174/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3175/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003176/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003177static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003178 switch (X86CC) {
3179 default:
3180 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003181 case X86::COND_B:
3182 case X86::COND_BE:
3183 case X86::COND_E:
3184 case X86::COND_P:
3185 case X86::COND_A:
3186 case X86::COND_AE:
3187 case X86::COND_NE:
3188 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003189 return true;
3190 }
3191}
3192
Evan Chengeb2f9692009-10-27 19:56:55 +00003193/// isFPImmLegal - Returns true if the target can instruction select the
3194/// specified FP immediate natively. If false, the legalizer will
3195/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003196bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003197 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3198 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3199 return true;
3200 }
3201 return false;
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3205/// the specified range (L, H].
3206static bool isUndefOrInRange(int Val, int Low, int Hi) {
3207 return (Val < 0) || (Val >= Low && Val < Hi);
3208}
3209
3210/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3211/// specified value.
3212static bool isUndefOrEqual(int Val, int CmpVal) {
3213 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003214 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003216}
3217
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003218/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003219/// from position Pos and ending in Pos+Size, falls within the specified
3220/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003221static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003222 unsigned Pos, unsigned Size, int Low) {
3223 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003224 if (!isUndefOrEqual(Mask[i], Low))
3225 return false;
3226 return true;
3227}
3228
Nate Begeman9008ca62009-04-27 18:41:29 +00003229/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3230/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3231/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003232static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003233 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 return (Mask[0] < 2 && Mask[1] < 2);
3237 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003238}
3239
Nate Begeman9008ca62009-04-27 18:41:29 +00003240/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3241/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003242static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3243 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003244 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003245
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003247 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3248 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003249
Evan Cheng506d3df2006-03-29 23:07:14 +00003250 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003251 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003252 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003253 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003254
Craig Toppera9a568a2012-05-02 08:03:44 +00003255 if (VT == MVT::v16i16) {
3256 // Lower quadword copied in order or undef.
3257 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3258 return false;
3259
3260 // Upper quadword shuffled.
3261 for (unsigned i = 12; i != 16; ++i)
3262 if (!isUndefOrInRange(Mask[i], 12, 16))
3263 return false;
3264 }
3265
Evan Cheng506d3df2006-03-29 23:07:14 +00003266 return true;
3267}
3268
Nate Begeman9008ca62009-04-27 18:41:29 +00003269/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3270/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003271static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3272 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003273 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003274
Rafael Espindola15684b22009-04-24 12:40:33 +00003275 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003276 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3277 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003278
Rafael Espindola15684b22009-04-24 12:40:33 +00003279 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003280 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003281 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003282 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003283
Craig Toppera9a568a2012-05-02 08:03:44 +00003284 if (VT == MVT::v16i16) {
3285 // Upper quadword copied in order.
3286 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3287 return false;
3288
3289 // Lower quadword shuffled.
3290 for (unsigned i = 8; i != 12; ++i)
3291 if (!isUndefOrInRange(Mask[i], 8, 12))
3292 return false;
3293 }
3294
Rafael Espindola15684b22009-04-24 12:40:33 +00003295 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003296}
3297
Nate Begemana09008b2009-10-19 02:17:23 +00003298/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3299/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003300static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3301 const X86Subtarget *Subtarget) {
3302 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3303 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003304 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003305
Craig Topper0e2037b2012-01-20 05:53:00 +00003306 unsigned NumElts = VT.getVectorNumElements();
3307 unsigned NumLanes = VT.getSizeInBits()/128;
3308 unsigned NumLaneElts = NumElts/NumLanes;
3309
3310 // Do not handle 64-bit element shuffles with palignr.
3311 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003312 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003313
Craig Topper0e2037b2012-01-20 05:53:00 +00003314 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3315 unsigned i;
3316 for (i = 0; i != NumLaneElts; ++i) {
3317 if (Mask[i+l] >= 0)
3318 break;
3319 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003320
Craig Topper0e2037b2012-01-20 05:53:00 +00003321 // Lane is all undef, go to next lane
3322 if (i == NumLaneElts)
3323 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003324
Craig Topper0e2037b2012-01-20 05:53:00 +00003325 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003326
Craig Topper0e2037b2012-01-20 05:53:00 +00003327 // Make sure its in this lane in one of the sources
3328 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3329 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003330 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003331
3332 // If not lane 0, then we must match lane 0
3333 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3334 return false;
3335
3336 // Correct second source to be contiguous with first source
3337 if (Start >= (int)NumElts)
3338 Start -= NumElts - NumLaneElts;
3339
3340 // Make sure we're shifting in the right direction.
3341 if (Start <= (int)(i+l))
3342 return false;
3343
3344 Start -= i;
3345
3346 // Check the rest of the elements to see if they are consecutive.
3347 for (++i; i != NumLaneElts; ++i) {
3348 int Idx = Mask[i+l];
3349
3350 // Make sure its in this lane
3351 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3352 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3353 return false;
3354
3355 // If not lane 0, then we must match lane 0
3356 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3357 return false;
3358
3359 if (Idx >= (int)NumElts)
3360 Idx -= NumElts - NumLaneElts;
3361
3362 if (!isUndefOrEqual(Idx, Start+i))
3363 return false;
3364
3365 }
Nate Begemana09008b2009-10-19 02:17:23 +00003366 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003367
Nate Begemana09008b2009-10-19 02:17:23 +00003368 return true;
3369}
3370
Craig Topper1a7700a2012-01-19 08:19:12 +00003371/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3372/// the two vector operands have swapped position.
3373static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3374 unsigned NumElems) {
3375 for (unsigned i = 0; i != NumElems; ++i) {
3376 int idx = Mask[i];
3377 if (idx < 0)
3378 continue;
3379 else if (idx < (int)NumElems)
3380 Mask[i] = idx + NumElems;
3381 else
3382 Mask[i] = idx - NumElems;
3383 }
3384}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003385
Craig Topper1a7700a2012-01-19 08:19:12 +00003386/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3387/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3388/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3389/// reverse of what x86 shuffles want.
3390static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3391 bool Commuted = false) {
3392 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003393 return false;
3394
Craig Topper1a7700a2012-01-19 08:19:12 +00003395 unsigned NumElems = VT.getVectorNumElements();
3396 unsigned NumLanes = VT.getSizeInBits()/128;
3397 unsigned NumLaneElems = NumElems/NumLanes;
3398
3399 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003400 return false;
3401
3402 // VSHUFPSY divides the resulting vector into 4 chunks.
3403 // The sources are also splitted into 4 chunks, and each destination
3404 // chunk must come from a different source chunk.
3405 //
3406 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3407 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3408 //
3409 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3410 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3411 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003412 // VSHUFPDY divides the resulting vector into 4 chunks.
3413 // The sources are also splitted into 4 chunks, and each destination
3414 // chunk must come from a different source chunk.
3415 //
3416 // SRC1 => X3 X2 X1 X0
3417 // SRC2 => Y3 Y2 Y1 Y0
3418 //
3419 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3420 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003421 unsigned HalfLaneElems = NumLaneElems/2;
3422 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3423 for (unsigned i = 0; i != NumLaneElems; ++i) {
3424 int Idx = Mask[i+l];
3425 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3426 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3427 return false;
3428 // For VSHUFPSY, the mask of the second half must be the same as the
3429 // first but with the appropriate offsets. This works in the same way as
3430 // VPERMILPS works with masks.
3431 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3432 continue;
3433 if (!isUndefOrEqual(Idx, Mask[i]+l))
3434 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003435 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003436 }
3437
3438 return true;
3439}
3440
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003441/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3442/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003443static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003444 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003445 return false;
3446
Craig Topper7a9a28b2012-08-12 02:23:29 +00003447 unsigned NumElems = VT.getVectorNumElements();
3448
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003449 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003450 return false;
3451
Evan Cheng2064a2b2006-03-28 06:50:32 +00003452 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003453 return isUndefOrEqual(Mask[0], 6) &&
3454 isUndefOrEqual(Mask[1], 7) &&
3455 isUndefOrEqual(Mask[2], 2) &&
3456 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003457}
3458
Nate Begeman0b10b912009-11-07 23:17:15 +00003459/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3460/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3461/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003462static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003463 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003464 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003465
Craig Topper7a9a28b2012-08-12 02:23:29 +00003466 unsigned NumElems = VT.getVectorNumElements();
3467
Nate Begeman0b10b912009-11-07 23:17:15 +00003468 if (NumElems != 4)
3469 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003470
Craig Topperdd637ae2012-02-19 05:41:45 +00003471 return isUndefOrEqual(Mask[0], 2) &&
3472 isUndefOrEqual(Mask[1], 3) &&
3473 isUndefOrEqual(Mask[2], 2) &&
3474 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003475}
3476
Evan Cheng5ced1d82006-04-06 23:23:56 +00003477/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3478/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003479static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003480 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003481 return false;
3482
Craig Topperdd637ae2012-02-19 05:41:45 +00003483 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003484
Evan Cheng5ced1d82006-04-06 23:23:56 +00003485 if (NumElems != 2 && NumElems != 4)
3486 return false;
3487
Chad Rosier238ae312012-04-30 17:47:15 +00003488 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003489 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003490 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003491
Chad Rosier238ae312012-04-30 17:47:15 +00003492 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003493 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003494 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003495
3496 return true;
3497}
3498
Nate Begeman0b10b912009-11-07 23:17:15 +00003499/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3500/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003501static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003502 if (!VT.is128BitVector())
3503 return false;
3504
Craig Topperdd637ae2012-02-19 05:41:45 +00003505 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003506
Craig Topper7a9a28b2012-08-12 02:23:29 +00003507 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003508 return false;
3509
Chad Rosier238ae312012-04-30 17:47:15 +00003510 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003511 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003512 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003513
Chad Rosier238ae312012-04-30 17:47:15 +00003514 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3515 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003516 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003517
3518 return true;
3519}
3520
Elena Demikhovsky15963732012-06-26 08:04:10 +00003521//
3522// Some special combinations that can be optimized.
3523//
3524static
3525SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3526 SelectionDAG &DAG) {
3527 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003528 DebugLoc dl = SVOp->getDebugLoc();
3529
3530 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3531 return SDValue();
3532
3533 ArrayRef<int> Mask = SVOp->getMask();
3534
3535 // These are the special masks that may be optimized.
3536 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3537 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3538 bool MatchEvenMask = true;
3539 bool MatchOddMask = true;
3540 for (int i=0; i<8; ++i) {
3541 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3542 MatchEvenMask = false;
3543 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3544 MatchOddMask = false;
3545 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003546
Elena Demikhovsky32510202012-09-04 12:49:02 +00003547 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003548 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003549
Elena Demikhovsky15963732012-06-26 08:04:10 +00003550 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3551
Elena Demikhovsky32510202012-09-04 12:49:02 +00003552 SDValue Op0 = SVOp->getOperand(0);
3553 SDValue Op1 = SVOp->getOperand(1);
3554
3555 if (MatchEvenMask) {
3556 // Shift the second operand right to 32 bits.
3557 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3558 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3559 } else {
3560 // Shift the first operand left to 32 bits.
3561 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3562 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3563 }
3564 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3565 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003566}
3567
Evan Cheng0038e592006-03-28 00:39:58 +00003568/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3569/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003570static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003571 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003572 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003573
3574 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3575 "Unsupported vector type for unpckh");
3576
Craig Topper6347e862011-11-21 06:57:39 +00003577 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003578 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003579 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003580
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003581 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3582 // independently on 128-bit lanes.
3583 unsigned NumLanes = VT.getSizeInBits()/128;
3584 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003585
Craig Topper94438ba2011-12-16 08:06:31 +00003586 for (unsigned l = 0; l != NumLanes; ++l) {
3587 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3588 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003589 i += 2, ++j) {
3590 int BitI = Mask[i];
3591 int BitI1 = Mask[i+1];
3592 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003593 return false;
David Greenea20244d2011-03-02 17:23:43 +00003594 if (V2IsSplat) {
3595 if (!isUndefOrEqual(BitI1, NumElts))
3596 return false;
3597 } else {
3598 if (!isUndefOrEqual(BitI1, j + NumElts))
3599 return false;
3600 }
Evan Cheng39623da2006-04-20 08:58:49 +00003601 }
Evan Cheng0038e592006-03-28 00:39:58 +00003602 }
David Greenea20244d2011-03-02 17:23:43 +00003603
Evan Cheng0038e592006-03-28 00:39:58 +00003604 return true;
3605}
3606
Evan Cheng4fcb9222006-03-28 02:43:26 +00003607/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3608/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003609static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003610 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003611 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003612
3613 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3614 "Unsupported vector type for unpckh");
3615
Craig Topper6347e862011-11-21 06:57:39 +00003616 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003617 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003618 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003619
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003620 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3621 // independently on 128-bit lanes.
3622 unsigned NumLanes = VT.getSizeInBits()/128;
3623 unsigned NumLaneElts = NumElts/NumLanes;
3624
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003625 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003626 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3627 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003628 int BitI = Mask[i];
3629 int BitI1 = Mask[i+1];
3630 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003631 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003632 if (V2IsSplat) {
3633 if (isUndefOrEqual(BitI1, NumElts))
3634 return false;
3635 } else {
3636 if (!isUndefOrEqual(BitI1, j+NumElts))
3637 return false;
3638 }
Evan Cheng39623da2006-04-20 08:58:49 +00003639 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003640 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003641 return true;
3642}
3643
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003644/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3645/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3646/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003647static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003648 bool HasAVX2) {
3649 unsigned NumElts = VT.getVectorNumElements();
3650
3651 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3652 "Unsupported vector type for unpckh");
3653
3654 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3655 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003656 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003657
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003658 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3659 // FIXME: Need a better way to get rid of this, there's no latency difference
3660 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3661 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003662 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003663 return false;
3664
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003665 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3666 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003667 unsigned NumLanes = VT.getSizeInBits()/128;
3668 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003669
Craig Topper94438ba2011-12-16 08:06:31 +00003670 for (unsigned l = 0; l != NumLanes; ++l) {
3671 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3672 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003673 i += 2, ++j) {
3674 int BitI = Mask[i];
3675 int BitI1 = Mask[i+1];
3676
3677 if (!isUndefOrEqual(BitI, j))
3678 return false;
3679 if (!isUndefOrEqual(BitI1, j))
3680 return false;
3681 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003682 }
David Greenea20244d2011-03-02 17:23:43 +00003683
Rafael Espindola15684b22009-04-24 12:40:33 +00003684 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003685}
3686
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003687/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3688/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3689/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003690static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003691 unsigned NumElts = VT.getVectorNumElements();
3692
3693 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3694 "Unsupported vector type for unpckh");
3695
3696 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3697 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003698 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003699
Craig Topper94438ba2011-12-16 08:06:31 +00003700 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3701 // independently on 128-bit lanes.
3702 unsigned NumLanes = VT.getSizeInBits()/128;
3703 unsigned NumLaneElts = NumElts/NumLanes;
3704
3705 for (unsigned l = 0; l != NumLanes; ++l) {
3706 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3707 i != (l+1)*NumLaneElts; i += 2, ++j) {
3708 int BitI = Mask[i];
3709 int BitI1 = Mask[i+1];
3710 if (!isUndefOrEqual(BitI, j))
3711 return false;
3712 if (!isUndefOrEqual(BitI1, j))
3713 return false;
3714 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003715 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003716 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003717}
3718
Evan Cheng017dcc62006-04-21 01:05:10 +00003719/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3720/// specifies a shuffle of elements that is suitable for input to MOVSS,
3721/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003722static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003723 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003724 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003725 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003726 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003727
Craig Topperc612d792012-01-02 09:17:37 +00003728 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003732
Craig Topperc612d792012-01-02 09:17:37 +00003733 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003736
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003737 return true;
3738}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003739
Craig Topper70b883b2011-11-28 10:14:51 +00003740/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003741/// as permutations between 128-bit chunks or halves. As an example: this
3742/// shuffle bellow:
3743/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3744/// The first half comes from the second half of V1 and the second half from the
3745/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003746static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003747 if (!HasAVX || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003748 return false;
3749
3750 // The shuffle result is divided into half A and half B. In total the two
3751 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3752 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003753 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003754 bool MatchA = false, MatchB = false;
3755
3756 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003757 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003758 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3759 MatchA = true;
3760 break;
3761 }
3762 }
3763
3764 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003765 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003766 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3767 MatchB = true;
3768 break;
3769 }
3770 }
3771
3772 return MatchA && MatchB;
3773}
3774
Craig Topper70b883b2011-11-28 10:14:51 +00003775/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3776/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003777static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003778 EVT VT = SVOp->getValueType(0);
3779
Craig Topperc612d792012-01-02 09:17:37 +00003780 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003781
Craig Topperc612d792012-01-02 09:17:37 +00003782 unsigned FstHalf = 0, SndHalf = 0;
3783 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003784 if (SVOp->getMaskElt(i) > 0) {
3785 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3786 break;
3787 }
3788 }
Craig Topperc612d792012-01-02 09:17:37 +00003789 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003790 if (SVOp->getMaskElt(i) > 0) {
3791 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3792 break;
3793 }
3794 }
3795
3796 return (FstHalf | (SndHalf << 4));
3797}
3798
Craig Topper70b883b2011-11-28 10:14:51 +00003799/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003800/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3801/// Note that VPERMIL mask matching is different depending whether theunderlying
3802/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3803/// to the same elements of the low, but to the higher half of the source.
3804/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003805/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003806static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003807 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003808 return false;
3809
Craig Topperc612d792012-01-02 09:17:37 +00003810 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003811 // Only match 256-bit with 32/64-bit types
3812 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003813 return false;
3814
Craig Topperc612d792012-01-02 09:17:37 +00003815 unsigned NumLanes = VT.getSizeInBits()/128;
3816 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003817 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003818 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003819 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003820 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003821 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003822 continue;
3823 // VPERMILPS handling
3824 if (Mask[i] < 0)
3825 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003826 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003827 return false;
3828 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003829 }
3830
3831 return true;
3832}
3833
Craig Topper5aaffa82012-02-19 02:53:47 +00003834/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003835/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003836/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003837static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003839 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003840 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003841
3842 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003843 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003844 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003845
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003847 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003848
Craig Topperc612d792012-01-02 09:17:37 +00003849 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3851 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3852 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003854
Evan Cheng39623da2006-04-20 08:58:49 +00003855 return true;
3856}
3857
Evan Chengd9539472006-04-14 21:59:03 +00003858/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3859/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003860/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003861static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003862 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003863 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003864 return false;
3865
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003866 unsigned NumElems = VT.getVectorNumElements();
3867
3868 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3869 (VT.getSizeInBits() == 256 && NumElems != 8))
3870 return false;
3871
3872 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003873 for (unsigned i = 0; i != NumElems; i += 2)
3874 if (!isUndefOrEqual(Mask[i], i+1) ||
3875 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003876 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003877
3878 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003879}
3880
3881/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3882/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003883/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003884static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003885 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003886 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003887 return false;
3888
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003889 unsigned NumElems = VT.getVectorNumElements();
3890
3891 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3892 (VT.getSizeInBits() == 256 && NumElems != 8))
3893 return false;
3894
3895 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003896 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003897 if (!isUndefOrEqual(Mask[i], i) ||
3898 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003900
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003901 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003902}
3903
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003904/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3905/// specifies a shuffle of elements that is suitable for input to 256-bit
3906/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003907static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003908 if (!HasAVX || !VT.is256BitVector())
3909 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003910
Craig Topper7a9a28b2012-08-12 02:23:29 +00003911 unsigned NumElts = VT.getVectorNumElements();
3912 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003913 return false;
3914
Craig Topperc612d792012-01-02 09:17:37 +00003915 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003916 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003917 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003918 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003919 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003920 return false;
3921 return true;
3922}
3923
Evan Cheng0b457f02008-09-25 20:50:48 +00003924/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003925/// specifies a shuffle of elements that is suitable for input to 128-bit
3926/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003927static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003928 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003929 return false;
3930
Craig Topperc612d792012-01-02 09:17:37 +00003931 unsigned e = VT.getVectorNumElements() / 2;
3932 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003933 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003934 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003935 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003936 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003937 return false;
3938 return true;
3939}
3940
David Greenec38a03e2011-02-03 15:50:00 +00003941/// isVEXTRACTF128Index - Return true if the specified
3942/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3943/// suitable for input to VEXTRACTF128.
3944bool X86::isVEXTRACTF128Index(SDNode *N) {
3945 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3946 return false;
3947
3948 // The index should be aligned on a 128-bit boundary.
3949 uint64_t Index =
3950 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3951
3952 unsigned VL = N->getValueType(0).getVectorNumElements();
3953 unsigned VBits = N->getValueType(0).getSizeInBits();
3954 unsigned ElSize = VBits / VL;
3955 bool Result = (Index * ElSize) % 128 == 0;
3956
3957 return Result;
3958}
3959
David Greeneccacdc12011-02-04 16:08:29 +00003960/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3961/// operand specifies a subvector insert that is suitable for input to
3962/// VINSERTF128.
3963bool X86::isVINSERTF128Index(SDNode *N) {
3964 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3965 return false;
3966
3967 // The index should be aligned on a 128-bit boundary.
3968 uint64_t Index =
3969 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3970
3971 unsigned VL = N->getValueType(0).getVectorNumElements();
3972 unsigned VBits = N->getValueType(0).getSizeInBits();
3973 unsigned ElSize = VBits / VL;
3974 bool Result = (Index * ElSize) % 128 == 0;
3975
3976 return Result;
3977}
3978
Evan Cheng63d33002006-03-22 08:01:21 +00003979/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003980/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003981/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003982static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003983 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003984
Craig Topper1a7700a2012-01-19 08:19:12 +00003985 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3986 "Unsupported vector type for PSHUF/SHUFP");
3987
3988 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3989 // independently on 128-bit lanes.
3990 unsigned NumElts = VT.getVectorNumElements();
3991 unsigned NumLanes = VT.getSizeInBits()/128;
3992 unsigned NumLaneElts = NumElts/NumLanes;
3993
3994 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3995 "Only supports 2 or 4 elements per lane");
3996
3997 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003998 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003999 for (unsigned i = 0; i != NumElts; ++i) {
4000 int Elt = N->getMaskElt(i);
4001 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004002 Elt &= NumLaneElts - 1;
4003 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004004 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004005 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004006
Evan Cheng63d33002006-03-22 08:01:21 +00004007 return Mask;
4008}
4009
Evan Cheng506d3df2006-03-29 23:07:14 +00004010/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004011/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004012static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004013 EVT VT = N->getValueType(0);
4014
4015 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4016 "Unsupported vector type for PSHUFHW");
4017
4018 unsigned NumElts = VT.getVectorNumElements();
4019
Evan Cheng506d3df2006-03-29 23:07:14 +00004020 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004021 for (unsigned l = 0; l != NumElts; l += 8) {
4022 // 8 nodes per lane, but we only care about the last 4.
4023 for (unsigned i = 0; i < 4; ++i) {
4024 int Elt = N->getMaskElt(l+i+4);
4025 if (Elt < 0) continue;
4026 Elt &= 0x3; // only 2-bits.
4027 Mask |= Elt << (i * 2);
4028 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004029 }
Craig Topper6b28d352012-05-03 07:12:59 +00004030
Evan Cheng506d3df2006-03-29 23:07:14 +00004031 return Mask;
4032}
4033
4034/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004035/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004036static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004037 EVT VT = N->getValueType(0);
4038
4039 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4040 "Unsupported vector type for PSHUFHW");
4041
4042 unsigned NumElts = VT.getVectorNumElements();
4043
Evan Cheng506d3df2006-03-29 23:07:14 +00004044 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004045 for (unsigned l = 0; l != NumElts; l += 8) {
4046 // 8 nodes per lane, but we only care about the first 4.
4047 for (unsigned i = 0; i < 4; ++i) {
4048 int Elt = N->getMaskElt(l+i);
4049 if (Elt < 0) continue;
4050 Elt &= 0x3; // only 2-bits
4051 Mask |= Elt << (i * 2);
4052 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004053 }
Craig Topper6b28d352012-05-03 07:12:59 +00004054
Evan Cheng506d3df2006-03-29 23:07:14 +00004055 return Mask;
4056}
4057
Nate Begemana09008b2009-10-19 02:17:23 +00004058/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4059/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004060static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4061 EVT VT = SVOp->getValueType(0);
4062 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004063
Craig Topper0e2037b2012-01-20 05:53:00 +00004064 unsigned NumElts = VT.getVectorNumElements();
4065 unsigned NumLanes = VT.getSizeInBits()/128;
4066 unsigned NumLaneElts = NumElts/NumLanes;
4067
4068 int Val = 0;
4069 unsigned i;
4070 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004071 Val = SVOp->getMaskElt(i);
4072 if (Val >= 0)
4073 break;
4074 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004075 if (Val >= (int)NumElts)
4076 Val -= NumElts - NumLaneElts;
4077
Eli Friedman63f8dde2011-07-25 21:36:45 +00004078 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004079 return (Val - i) * EltSize;
4080}
4081
David Greenec38a03e2011-02-03 15:50:00 +00004082/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4083/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4084/// instructions.
4085unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4086 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4087 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4088
4089 uint64_t Index =
4090 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4091
4092 EVT VecVT = N->getOperand(0).getValueType();
4093 EVT ElVT = VecVT.getVectorElementType();
4094
4095 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004096 return Index / NumElemsPerChunk;
4097}
4098
David Greeneccacdc12011-02-04 16:08:29 +00004099/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4100/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4101/// instructions.
4102unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4103 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4104 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4105
4106 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004107 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004108
4109 EVT VecVT = N->getValueType(0);
4110 EVT ElVT = VecVT.getVectorElementType();
4111
4112 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004113 return Index / NumElemsPerChunk;
4114}
4115
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004116/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4117/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4118/// Handles 256-bit.
4119static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4120 EVT VT = N->getValueType(0);
4121
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004122 unsigned NumElts = VT.getVectorNumElements();
4123
Craig Topper095c5282012-04-15 23:48:57 +00004124 assert((VT.is256BitVector() && NumElts == 4) &&
4125 "Unsupported vector type for VPERMQ/VPERMPD");
4126
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004127 unsigned Mask = 0;
4128 for (unsigned i = 0; i != NumElts; ++i) {
4129 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004130 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004131 continue;
4132 Mask |= Elt << (i*2);
4133 }
4134
4135 return Mask;
4136}
Evan Cheng37b73872009-07-30 08:33:02 +00004137/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4138/// constant +0.0.
4139bool X86::isZeroNode(SDValue Elt) {
4140 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004141 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004142 (isa<ConstantFPSDNode>(Elt) &&
4143 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4144}
4145
Nate Begeman9008ca62009-04-27 18:41:29 +00004146/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4147/// their permute mask.
4148static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4149 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004150 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004151 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004153
Nate Begeman5a5ca152009-04-29 05:20:52 +00004154 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004155 int Idx = SVOp->getMaskElt(i);
4156 if (Idx >= 0) {
4157 if (Idx < (int)NumElems)
4158 Idx += NumElems;
4159 else
4160 Idx -= NumElems;
4161 }
4162 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004163 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4165 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004166}
4167
Evan Cheng533a0aa2006-04-19 20:35:22 +00004168/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4169/// match movhlps. The lower half elements should come from upper half of
4170/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004171/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004172static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004173 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004174 return false;
4175 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004176 return false;
4177 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004178 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004179 return false;
4180 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004181 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004182 return false;
4183 return true;
4184}
4185
Evan Cheng5ced1d82006-04-06 23:23:56 +00004186/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004187/// is promoted to a vector. It also returns the LoadSDNode by reference if
4188/// required.
4189static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004190 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4191 return false;
4192 N = N->getOperand(0).getNode();
4193 if (!ISD::isNON_EXTLoad(N))
4194 return false;
4195 if (LD)
4196 *LD = cast<LoadSDNode>(N);
4197 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004198}
4199
Dan Gohman65fd6562011-11-03 21:49:52 +00004200// Test whether the given value is a vector value which will be legalized
4201// into a load.
4202static bool WillBeConstantPoolLoad(SDNode *N) {
4203 if (N->getOpcode() != ISD::BUILD_VECTOR)
4204 return false;
4205
4206 // Check for any non-constant elements.
4207 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4208 switch (N->getOperand(i).getNode()->getOpcode()) {
4209 case ISD::UNDEF:
4210 case ISD::ConstantFP:
4211 case ISD::Constant:
4212 break;
4213 default:
4214 return false;
4215 }
4216
4217 // Vectors of all-zeros and all-ones are materialized with special
4218 // instructions rather than being loaded.
4219 return !ISD::isBuildVectorAllZeros(N) &&
4220 !ISD::isBuildVectorAllOnes(N);
4221}
4222
Evan Cheng533a0aa2006-04-19 20:35:22 +00004223/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4224/// match movlp{s|d}. The lower half elements should come from lower half of
4225/// V1 (and in order), and the upper half elements should come from the upper
4226/// half of V2 (and in order). And since V1 will become the source of the
4227/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004228static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004229 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004230 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004231 return false;
4232
Evan Cheng466685d2006-10-09 20:57:25 +00004233 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004234 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004235 // Is V2 is a vector load, don't do this transformation. We will try to use
4236 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004237 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004238 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004239
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004240 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004241
Evan Cheng533a0aa2006-04-19 20:35:22 +00004242 if (NumElems != 2 && NumElems != 4)
4243 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004244 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004245 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004246 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004247 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004248 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004249 return false;
4250 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004251}
4252
Evan Cheng39623da2006-04-20 08:58:49 +00004253/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4254/// all the same.
4255static bool isSplatVector(SDNode *N) {
4256 if (N->getOpcode() != ISD::BUILD_VECTOR)
4257 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004258
Dan Gohman475871a2008-07-27 21:46:04 +00004259 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004260 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4261 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004262 return false;
4263 return true;
4264}
4265
Evan Cheng213d2cf2007-05-17 18:45:50 +00004266/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004267/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004268/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004269static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004270 SDValue V1 = N->getOperand(0);
4271 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004272 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4273 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004275 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004277 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4278 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004279 if (Opc != ISD::BUILD_VECTOR ||
4280 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 return false;
4282 } else if (Idx >= 0) {
4283 unsigned Opc = V1.getOpcode();
4284 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4285 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004286 if (Opc != ISD::BUILD_VECTOR ||
4287 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004288 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004289 }
4290 }
4291 return true;
4292}
4293
4294/// getZeroVector - Returns a vector of specified type with all zero elements.
4295///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004296static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004297 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004298 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004299 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Dale Johannesen0488fb62010-09-30 23:57:10 +00004301 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004302 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004304 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004305 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004306 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4307 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4308 } else { // SSE1
4309 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4310 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4311 }
Craig Topper9d352402012-04-23 07:24:41 +00004312 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004313 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004314 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4315 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4316 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4317 } else {
4318 // 256-bit logic and arithmetic instructions in AVX are all
4319 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4320 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4321 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4323 }
Craig Topper9d352402012-04-23 07:24:41 +00004324 } else
4325 llvm_unreachable("Unexpected vector type");
4326
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004327 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004328}
4329
Chris Lattner8a594482007-11-25 00:24:49 +00004330/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004331/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4332/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4333/// Then bitcast to their original type, ensuring they get CSE'd.
4334static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4335 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004336 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004337 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004338
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004340 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004341 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004342 if (HasAVX2) { // AVX2
4343 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4344 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4345 } else { // AVX
4346 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004347 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004348 }
Craig Topper9d352402012-04-23 07:24:41 +00004349 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004350 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004351 } else
4352 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004353
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004354 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004355}
4356
Evan Cheng39623da2006-04-20 08:58:49 +00004357/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4358/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004359static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004360 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004361 if (Mask[i] > (int)NumElems) {
4362 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004363 }
Evan Cheng39623da2006-04-20 08:58:49 +00004364 }
Evan Cheng39623da2006-04-20 08:58:49 +00004365}
4366
Evan Cheng017dcc62006-04-21 01:05:10 +00004367/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4368/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004369static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 SDValue V2) {
4371 unsigned NumElems = VT.getVectorNumElements();
4372 SmallVector<int, 8> Mask;
4373 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004374 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 Mask.push_back(i);
4376 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004377}
4378
Nate Begeman9008ca62009-04-27 18:41:29 +00004379/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004380static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 SDValue V2) {
4382 unsigned NumElems = VT.getVectorNumElements();
4383 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004384 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 Mask.push_back(i);
4386 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004387 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004389}
4390
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004392static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 SDValue V2) {
4394 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004396 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 Mask.push_back(i + Half);
4398 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004399 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004401}
4402
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004403// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004404// a generic shuffle instruction because the target has no such instructions.
4405// Generate shuffles which repeat i16 and i8 several times until they can be
4406// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004407static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004408 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004411
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 while (NumElems > 4) {
4413 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004416 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 EltNo -= NumElems/2;
4418 }
4419 NumElems >>= 1;
4420 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004421 return V;
4422}
Eric Christopherfd179292009-08-27 18:07:15 +00004423
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004424/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4425static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4426 EVT VT = V.getValueType();
4427 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004428 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429
Craig Topper9d352402012-04-23 07:24:41 +00004430 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004431 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004432 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004433 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4434 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004435 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004436 // To use VPERMILPS to splat scalars, the second half of indicies must
4437 // refer to the higher part, which is a duplication of the lower one,
4438 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004439 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4440 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004441
4442 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4443 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4444 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004445 } else
4446 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004447
4448 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4449}
4450
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004451/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004452static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4453 EVT SrcVT = SV->getValueType(0);
4454 SDValue V1 = SV->getOperand(0);
4455 DebugLoc dl = SV->getDebugLoc();
4456
4457 int EltNo = SV->getSplatIndex();
4458 int NumElems = SrcVT.getVectorNumElements();
4459 unsigned Size = SrcVT.getSizeInBits();
4460
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004461 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4462 "Unknown how to promote splat for type");
4463
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004464 // Extract the 128-bit part containing the splat element and update
4465 // the splat element index when it refers to the higher register.
4466 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004467 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4468 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004469 EltNo -= NumElems/2;
4470 }
4471
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004472 // All i16 and i8 vector types can't be used directly by a generic shuffle
4473 // instruction because the target has no such instruction. Generate shuffles
4474 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004475 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004476 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004477 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004478 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004479
4480 // Recreate the 256-bit vector and place the same 128-bit vector
4481 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004482 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004483 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004484 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004485 }
4486
4487 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004488}
4489
Evan Chengba05f722006-04-21 23:03:30 +00004490/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004491/// vector of zero or undef vector. This produces a shuffle where the low
4492/// element of V2 is swizzled into the zero/undef vector, landing at element
4493/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004494static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004495 bool IsZero,
4496 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004497 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004498 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004499 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004500 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 unsigned NumElems = VT.getVectorNumElements();
4502 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004503 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 // If this is the insertion idx, put the low elt of V2 here.
4505 MaskVec.push_back(i == Idx ? NumElems : i);
4506 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004507}
4508
Craig Toppera1ffc682012-03-20 06:42:26 +00004509/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4510/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004511/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004512static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004513 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004514 unsigned NumElems = VT.getVectorNumElements();
4515 SDValue ImmN;
4516
Craig Topper89f4e662012-03-20 07:17:59 +00004517 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004518 switch(N->getOpcode()) {
4519 case X86ISD::SHUFP:
4520 ImmN = N->getOperand(N->getNumOperands()-1);
4521 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4522 break;
4523 case X86ISD::UNPCKH:
4524 DecodeUNPCKHMask(VT, Mask);
4525 break;
4526 case X86ISD::UNPCKL:
4527 DecodeUNPCKLMask(VT, Mask);
4528 break;
4529 case X86ISD::MOVHLPS:
4530 DecodeMOVHLPSMask(NumElems, Mask);
4531 break;
4532 case X86ISD::MOVLHPS:
4533 DecodeMOVLHPSMask(NumElems, Mask);
4534 break;
4535 case X86ISD::PSHUFD:
4536 case X86ISD::VPERMILP:
4537 ImmN = N->getOperand(N->getNumOperands()-1);
4538 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004539 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004540 break;
4541 case X86ISD::PSHUFHW:
4542 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004543 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004544 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004545 break;
4546 case X86ISD::PSHUFLW:
4547 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004548 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004549 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004550 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004551 case X86ISD::VPERMI:
4552 ImmN = N->getOperand(N->getNumOperands()-1);
4553 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4554 IsUnary = true;
4555 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004556 case X86ISD::MOVSS:
4557 case X86ISD::MOVSD: {
4558 // The index 0 always comes from the first element of the second source,
4559 // this is why MOVSS and MOVSD are used in the first place. The other
4560 // elements come from the other positions of the first source vector
4561 Mask.push_back(NumElems);
4562 for (unsigned i = 1; i != NumElems; ++i) {
4563 Mask.push_back(i);
4564 }
4565 break;
4566 }
4567 case X86ISD::VPERM2X128:
4568 ImmN = N->getOperand(N->getNumOperands()-1);
4569 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004570 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004571 break;
4572 case X86ISD::MOVDDUP:
4573 case X86ISD::MOVLHPD:
4574 case X86ISD::MOVLPD:
4575 case X86ISD::MOVLPS:
4576 case X86ISD::MOVSHDUP:
4577 case X86ISD::MOVSLDUP:
4578 case X86ISD::PALIGN:
4579 // Not yet implemented
4580 return false;
4581 default: llvm_unreachable("unknown target shuffle node");
4582 }
4583
4584 return true;
4585}
4586
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4588/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004589static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004590 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004591 if (Depth == 6)
4592 return SDValue(); // Limit search depth.
4593
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594 SDValue V = SDValue(N, 0);
4595 EVT VT = V.getValueType();
4596 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004597
4598 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4599 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004600 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601
Craig Topper3d092db2012-03-21 02:14:01 +00004602 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004603 return DAG.getUNDEF(VT.getVectorElementType());
4604
Craig Topperd156dc12012-02-06 07:17:51 +00004605 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004606 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4607 : SV->getOperand(1);
4608 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004609 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004610
4611 // Recurse into target specific vector shuffles to find scalars.
4612 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004613 MVT ShufVT = V.getValueType().getSimpleVT();
4614 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004615 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004616 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004617 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004618
Craig Topperd978c542012-05-06 19:46:21 +00004619 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004620 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004621
Craig Topper3d092db2012-03-21 02:14:01 +00004622 int Elt = ShuffleMask[Index];
4623 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004624 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004625
Craig Topper3d092db2012-03-21 02:14:01 +00004626 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004627 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004628 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004629 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 }
4631
4632 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004633 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 V = V.getOperand(0);
4635 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004636 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004638 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 return SDValue();
4640 }
4641
4642 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4643 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004644 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004645
4646 if (V.getOpcode() == ISD::BUILD_VECTOR)
4647 return V.getOperand(Index);
4648
4649 return SDValue();
4650}
4651
4652/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4653/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004654/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655static
Craig Topper3d092db2012-03-21 02:14:01 +00004656unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004657 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004658 unsigned i;
4659 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004660 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004661 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004662 if (!(Elt.getNode() &&
4663 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4664 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004665 }
4666
4667 return i;
4668}
4669
Craig Topper3d092db2012-03-21 02:14:01 +00004670/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4671/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004672/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4673static
Craig Topper3d092db2012-03-21 02:14:01 +00004674bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4675 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4676 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004677 bool SeenV1 = false;
4678 bool SeenV2 = false;
4679
Craig Topper3d092db2012-03-21 02:14:01 +00004680 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004681 int Idx = SVOp->getMaskElt(i);
4682 // Ignore undef indicies
4683 if (Idx < 0)
4684 continue;
4685
Craig Topper3d092db2012-03-21 02:14:01 +00004686 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004687 SeenV1 = true;
4688 else
4689 SeenV2 = true;
4690
4691 // Only accept consecutive elements from the same vector
4692 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4693 return false;
4694 }
4695
4696 OpNum = SeenV1 ? 0 : 1;
4697 return true;
4698}
4699
4700/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4701/// logical left shift of a vector.
4702static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4703 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4704 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4705 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4706 false /* check zeros from right */, DAG);
4707 unsigned OpSrc;
4708
4709 if (!NumZeros)
4710 return false;
4711
4712 // Considering the elements in the mask that are not consecutive zeros,
4713 // check if they consecutively come from only one of the source vectors.
4714 //
4715 // V1 = {X, A, B, C} 0
4716 // \ \ \ /
4717 // vector_shuffle V1, V2 <1, 2, 3, X>
4718 //
4719 if (!isShuffleMaskConsecutive(SVOp,
4720 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004721 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004722 NumZeros, // Where to start looking in the src vector
4723 NumElems, // Number of elements in vector
4724 OpSrc)) // Which source operand ?
4725 return false;
4726
4727 isLeft = false;
4728 ShAmt = NumZeros;
4729 ShVal = SVOp->getOperand(OpSrc);
4730 return true;
4731}
4732
4733/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4734/// logical left shift of a vector.
4735static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4736 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4737 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4738 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4739 true /* check zeros from left */, DAG);
4740 unsigned OpSrc;
4741
4742 if (!NumZeros)
4743 return false;
4744
4745 // Considering the elements in the mask that are not consecutive zeros,
4746 // check if they consecutively come from only one of the source vectors.
4747 //
4748 // 0 { A, B, X, X } = V2
4749 // / \ / /
4750 // vector_shuffle V1, V2 <X, X, 4, 5>
4751 //
4752 if (!isShuffleMaskConsecutive(SVOp,
4753 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004754 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004755 0, // Where to start looking in the src vector
4756 NumElems, // Number of elements in vector
4757 OpSrc)) // Which source operand ?
4758 return false;
4759
4760 isLeft = true;
4761 ShAmt = NumZeros;
4762 ShVal = SVOp->getOperand(OpSrc);
4763 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004764}
4765
4766/// isVectorShift - Returns true if the shuffle can be implemented as a
4767/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004768static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004769 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004770 // Although the logic below support any bitwidth size, there are no
4771 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004772 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004773 return false;
4774
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004775 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4776 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4777 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004778
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004779 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004780}
4781
Evan Chengc78d3b42006-04-24 18:01:45 +00004782/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4783///
Dan Gohman475871a2008-07-27 21:46:04 +00004784static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004785 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004786 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004787 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004788 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004790 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004791
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004792 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004793 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004794 bool First = true;
4795 for (unsigned i = 0; i < 16; ++i) {
4796 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4797 if (ThisIsNonZero && First) {
4798 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004799 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004800 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004802 First = false;
4803 }
4804
4805 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004806 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004807 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4808 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004809 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 }
4812 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4814 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4815 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004816 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004818 } else
4819 ThisElt = LastElt;
4820
Gabor Greifba36cb52008-08-28 21:40:38 +00004821 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004823 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004824 }
4825 }
4826
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004827 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004828}
4829
Bill Wendlinga348c562007-03-22 18:42:45 +00004830/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004831///
Dan Gohman475871a2008-07-27 21:46:04 +00004832static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004833 unsigned NumNonZero, unsigned NumZero,
4834 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004835 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004836 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004837 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004838 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004839
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004840 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004842 bool First = true;
4843 for (unsigned i = 0; i < 8; ++i) {
4844 bool isNonZero = (NonZeros & (1 << i)) != 0;
4845 if (isNonZero) {
4846 if (First) {
4847 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004848 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004849 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004851 First = false;
4852 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004853 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004855 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004856 }
4857 }
4858
4859 return V;
4860}
4861
Evan Chengf26ffe92008-05-29 08:22:04 +00004862/// getVShift - Return a vector logical shift node.
4863///
Owen Andersone50ed302009-08-10 22:56:29 +00004864static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 unsigned NumBits, SelectionDAG &DAG,
4866 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004867 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004868 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004869 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004870 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4871 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004872 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004873 DAG.getConstant(NumBits,
4874 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004875}
4876
Dan Gohman475871a2008-07-27 21:46:04 +00004877SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004878X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004879 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004880
Evan Chengc3630942009-12-09 21:00:30 +00004881 // Check if the scalar load can be widened into a vector load. And if
4882 // the address is "base + cst" see if the cst can be "absorbed" into
4883 // the shuffle mask.
4884 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4885 SDValue Ptr = LD->getBasePtr();
4886 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4887 return SDValue();
4888 EVT PVT = LD->getValueType(0);
4889 if (PVT != MVT::i32 && PVT != MVT::f32)
4890 return SDValue();
4891
4892 int FI = -1;
4893 int64_t Offset = 0;
4894 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4895 FI = FINode->getIndex();
4896 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004897 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004898 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4899 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4900 Offset = Ptr.getConstantOperandVal(1);
4901 Ptr = Ptr.getOperand(0);
4902 } else {
4903 return SDValue();
4904 }
4905
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004906 // FIXME: 256-bit vector instructions don't require a strict alignment,
4907 // improve this code to support it better.
4908 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004909 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004910 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004911 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004912 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004913 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004914 // Can't change the alignment. FIXME: It's possible to compute
4915 // the exact stack offset and reference FI + adjust offset instead.
4916 // If someone *really* cares about this. That's the way to implement it.
4917 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004918 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004919 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004920 }
4921 }
4922
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004923 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004924 // Ptr + (Offset & ~15).
4925 if (Offset < 0)
4926 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004927 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004928 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004929 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004930 if (StartOffset)
4931 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4932 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4933
4934 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004935 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004936
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004937 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4938 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004939 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004940 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004941
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004942 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004943 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004944 Mask.push_back(EltNo);
4945
Craig Toppercc3000632012-01-30 07:50:31 +00004946 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004947 }
4948
4949 return SDValue();
4950}
4951
Michael J. Spencerec38de22010-10-10 22:04:20 +00004952/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4953/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004954/// load which has the same value as a build_vector whose operands are 'elts'.
4955///
4956/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004957///
Nate Begeman1449f292010-03-24 22:19:06 +00004958/// FIXME: we'd also like to handle the case where the last elements are zero
4959/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4960/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004961static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004962 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004963 EVT EltVT = VT.getVectorElementType();
4964 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004965
Nate Begemanfdea31a2010-03-24 20:49:50 +00004966 LoadSDNode *LDBase = NULL;
4967 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004968
Nate Begeman1449f292010-03-24 22:19:06 +00004969 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004970 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004971 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004972 for (unsigned i = 0; i < NumElems; ++i) {
4973 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004974
Nate Begemanfdea31a2010-03-24 20:49:50 +00004975 if (!Elt.getNode() ||
4976 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4977 return SDValue();
4978 if (!LDBase) {
4979 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4980 return SDValue();
4981 LDBase = cast<LoadSDNode>(Elt.getNode());
4982 LastLoadedElt = i;
4983 continue;
4984 }
4985 if (Elt.getOpcode() == ISD::UNDEF)
4986 continue;
4987
4988 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4989 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4990 return SDValue();
4991 LastLoadedElt = i;
4992 }
Nate Begeman1449f292010-03-24 22:19:06 +00004993
4994 // If we have found an entire vector of loads and undefs, then return a large
4995 // load of the entire vector width starting at the base pointer. If we found
4996 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004997 if (LastLoadedElt == NumElems - 1) {
4998 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004999 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005000 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005001 LDBase->isVolatile(), LDBase->isNonTemporal(),
5002 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005003 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005004 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005005 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005006 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00005007 }
5008 if (NumElems == 4 && LastLoadedElt == 1 &&
5009 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005010 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5011 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005012 SDValue ResNode =
5013 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5014 LDBase->getPointerInfo(),
5015 LDBase->getAlignment(),
5016 false/*isVolatile*/, true/*ReadMem*/,
5017 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005018
5019 // Make sure the newly-created LOAD is in the same position as LDBase in
5020 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5021 // update uses of LDBase's output chain to use the TokenFactor.
5022 if (LDBase->hasAnyUseOfValue(1)) {
5023 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5024 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5025 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5026 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5027 SDValue(ResNode.getNode(), 1));
5028 }
5029
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005030 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005031 }
5032 return SDValue();
5033}
5034
Nadav Rotem9d68b062012-04-08 12:54:54 +00005035/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5036/// to generate a splat value for the following cases:
5037/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005039/// a scalar load, or a constant.
5040/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005041/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005042SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005043X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005044 if (!Subtarget->hasAVX())
5045 return SDValue();
5046
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005047 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005048 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005049
Craig Topper5da8a802012-05-04 05:49:51 +00005050 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5051 "Unsupported vector type for broadcast.");
5052
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005053 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005054 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005055
Nadav Rotem9d68b062012-04-08 12:54:54 +00005056 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005057 default:
5058 // Unknown pattern found.
5059 return SDValue();
5060
5061 case ISD::BUILD_VECTOR: {
5062 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005063 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005064 return SDValue();
5065
Nadav Rotem9d68b062012-04-08 12:54:54 +00005066 Ld = Op.getOperand(0);
5067 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5068 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005069
5070 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005071 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005072 // Constants may have multiple users.
5073 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005074 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005075 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005076 }
5077
5078 case ISD::VECTOR_SHUFFLE: {
5079 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5080
5081 // Shuffles must have a splat mask where the first element is
5082 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005083 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005084 return SDValue();
5085
5086 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005087 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005088 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5089
5090 if (!Subtarget->hasAVX2())
5091 return SDValue();
5092
5093 // Use the register form of the broadcast instruction available on AVX2.
5094 if (VT.is256BitVector())
5095 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5096 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5097 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005098
5099 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005100 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005101 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005102
5103 // The scalar_to_vector node and the suspected
5104 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005105 // Constants may have multiple users.
5106 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005107 return SDValue();
5108 break;
5109 }
5110 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005111
Craig Topper7a9a28b2012-08-12 02:23:29 +00005112 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005113
5114 // Handle the broadcasting a single constant scalar from the constant pool
5115 // into a vector. On Sandybridge it is still better to load a constant vector
5116 // from the constant pool and not to broadcast it from a scalar.
5117 if (ConstSplatVal && Subtarget->hasAVX2()) {
5118 EVT CVT = Ld.getValueType();
5119 assert(!CVT.isVector() && "Must not broadcast a vector type");
5120 unsigned ScalarSize = CVT.getSizeInBits();
5121
Craig Topper5da8a802012-05-04 05:49:51 +00005122 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005123 const Constant *C = 0;
5124 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5125 C = CI->getConstantIntValue();
5126 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5127 C = CF->getConstantFPValue();
5128
5129 assert(C && "Invalid constant type");
5130
Nadav Rotem154819d2012-04-09 07:45:58 +00005131 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005132 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005133 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005134 MachinePointerInfo::getConstantPool(),
5135 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005136
Nadav Rotem9d68b062012-04-08 12:54:54 +00005137 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5138 }
5139 }
5140
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005141 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005142 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5143
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005144 // Handle AVX2 in-register broadcasts.
5145 if (!IsLoad && Subtarget->hasAVX2() &&
5146 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5147 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5148
5149 // The scalar source must be a normal load.
5150 if (!IsLoad)
5151 return SDValue();
5152
Craig Topper5da8a802012-05-04 05:49:51 +00005153 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005154 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005155
Craig Toppera9376332012-01-10 08:23:59 +00005156 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005157 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005158 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005159 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005160 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005161 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005162
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005163 // Unsupported broadcast.
5164 return SDValue();
5165}
5166
Evan Chengc3630942009-12-09 21:00:30 +00005167SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005168X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005169 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005170
David Greenef125a292011-02-08 19:04:41 +00005171 EVT VT = Op.getValueType();
5172 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005173 unsigned NumElems = Op.getNumOperands();
5174
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005175 // Vectors containing all zeros can be matched by pxor and xorps later
5176 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5177 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5178 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005179 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005180 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005182 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005183 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005185 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005186 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5187 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005188 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005189 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005190 return Op;
5191
Craig Topper07a27622012-01-22 03:07:48 +00005192 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005193 }
5194
Nadav Rotem154819d2012-04-09 07:45:58 +00005195 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005196 if (Broadcast.getNode())
5197 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005198
Owen Andersone50ed302009-08-10 22:56:29 +00005199 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201 unsigned NumZero = 0;
5202 unsigned NumNonZero = 0;
5203 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005204 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005205 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005207 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005208 if (Elt.getOpcode() == ISD::UNDEF)
5209 continue;
5210 Values.insert(Elt);
5211 if (Elt.getOpcode() != ISD::Constant &&
5212 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005213 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005214 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005215 NumZero++;
5216 else {
5217 NonZeros |= (1 << i);
5218 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219 }
5220 }
5221
Chris Lattner97a2a562010-08-26 05:24:29 +00005222 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5223 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005224 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225
Chris Lattner67f453a2008-03-09 05:42:06 +00005226 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005227 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005230
Chris Lattner62098042008-03-09 01:05:04 +00005231 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5232 // the value are obviously zero, truncate the value to i32 and do the
5233 // insertion that way. Only do this if the value is non-constant or if the
5234 // value is a constant being inserted into element 0. It is cheaper to do
5235 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005237 (!IsAllConstants || Idx == 0)) {
5238 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005239 // Handle SSE only.
5240 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5241 EVT VecVT = MVT::v4i32;
5242 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005243
Chris Lattner62098042008-03-09 01:05:04 +00005244 // Truncate the value (which may itself be a constant) to i32, and
5245 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005247 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005248 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Chris Lattner62098042008-03-09 01:05:04 +00005250 // Now we have our 32-bit value zero extended in the low element of
5251 // a vector. If Idx != 0, swizzle it into place.
5252 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005253 SmallVector<int, 4> Mask;
5254 Mask.push_back(Idx);
5255 for (unsigned i = 1; i != VecElts; ++i)
5256 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005257 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005258 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005259 }
Craig Topper07a27622012-01-22 03:07:48 +00005260 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005261 }
5262 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005263
Chris Lattner19f79692008-03-08 22:59:52 +00005264 // If we have a constant or non-constant insertion into the low element of
5265 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5266 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005267 // depending on what the source datatype is.
5268 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005269 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005270 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005271
5272 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005274 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005275 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005276 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5277 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005278 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005279 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005280 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5281 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005282 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005283 }
5284
5285 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005286 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005287 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005288 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005289 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005290 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005291 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005292 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005293 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005294 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005295 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005296 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005297 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005298
5299 // Is it a vector logical left shift?
5300 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005301 X86::isZeroNode(Op.getOperand(0)) &&
5302 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005303 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005304 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005305 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005306 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005307 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005310 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005311 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005312
Chris Lattner19f79692008-03-08 22:59:52 +00005313 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5314 // is a non-constant being inserted into an element other than the low one,
5315 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5316 // movd/movss) to move this into the low element, then shuffle it into
5317 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005319 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005320
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005322 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005323 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005324 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005325 MaskVec.push_back(i == Idx ? 0 : 1);
5326 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327 }
5328 }
5329
Chris Lattner67f453a2008-03-09 05:42:06 +00005330 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005331 if (Values.size() == 1) {
5332 if (EVTBits == 32) {
5333 // Instead of a shuffle like this:
5334 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5335 // Check if it's possible to issue this instead.
5336 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5337 unsigned Idx = CountTrailingZeros_32(NonZeros);
5338 SDValue Item = Op.getOperand(Idx);
5339 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5340 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5341 }
Dan Gohman475871a2008-07-27 21:46:04 +00005342 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005344
Dan Gohmana3941172007-07-24 22:55:08 +00005345 // A vector full of immediates; various special cases are already
5346 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005347 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005348 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005349
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005350 // For AVX-length vectors, build the individual 128-bit pieces and use
5351 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005352 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005353 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005354 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005355 V.push_back(Op.getOperand(i));
5356
5357 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5358
5359 // Build both the lower and upper subvector.
5360 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5361 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5362 NumElems/2);
5363
5364 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005365 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005366 }
5367
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005368 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005369 if (EVTBits == 64) {
5370 if (NumNonZero == 1) {
5371 // One half is zero or undef.
5372 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005373 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005374 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005375 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005376 }
Dan Gohman475871a2008-07-27 21:46:04 +00005377 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005378 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005379
5380 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005381 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005382 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005383 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005384 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385 }
5386
Bill Wendling826f36f2007-03-28 00:57:11 +00005387 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005389 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005390 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005391 }
5392
5393 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005394 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395 if (NumElems == 4 && NumZero > 0) {
5396 for (unsigned i = 0; i < 4; ++i) {
5397 bool isZero = !(NonZeros & (1 << i));
5398 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005399 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005400 else
Dale Johannesenace16102009-02-03 19:33:06 +00005401 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005402 }
5403
5404 for (unsigned i = 0; i < 2; ++i) {
5405 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5406 default: break;
5407 case 0:
5408 V[i] = V[i*2]; // Must be a zero vector.
5409 break;
5410 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005411 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005412 break;
5413 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005415 break;
5416 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005417 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005418 break;
5419 }
5420 }
5421
Benjamin Kramer9c683542012-01-30 15:16:21 +00005422 bool Reverse1 = (NonZeros & 0x3) == 2;
5423 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5424 int MaskVec[] = {
5425 Reverse1 ? 1 : 0,
5426 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005427 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5428 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005429 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005430 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431 }
5432
Craig Topper7a9a28b2012-08-12 02:23:29 +00005433 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005434 // Check for a build vector of consecutive loads.
5435 for (unsigned i = 0; i < NumElems; ++i)
5436 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005437
Nate Begemanfdea31a2010-03-24 20:49:50 +00005438 // Check for elements which are consecutive loads.
5439 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5440 if (LD.getNode())
5441 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005442
5443 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005444 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005445 SDValue Result;
5446 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5447 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5448 else
5449 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005450
Chris Lattner24faf612010-08-28 17:59:08 +00005451 for (unsigned i = 1; i < NumElems; ++i) {
5452 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5453 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005454 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005455 }
5456 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005457 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005458
Chris Lattner6e80e442010-08-28 17:15:43 +00005459 // Otherwise, expand into a number of unpckl*, start by extending each of
5460 // our (non-undef) elements to the full vector width with the element in the
5461 // bottom slot of the vector (which generates no code for SSE).
5462 for (unsigned i = 0; i < NumElems; ++i) {
5463 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5464 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5465 else
5466 V[i] = DAG.getUNDEF(VT);
5467 }
5468
5469 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5471 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5472 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005473 unsigned EltStride = NumElems >> 1;
5474 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005475 for (unsigned i = 0; i < EltStride; ++i) {
5476 // If V[i+EltStride] is undef and this is the first round of mixing,
5477 // then it is safe to just drop this shuffle: V[i] is already in the
5478 // right place, the one element (since it's the first round) being
5479 // inserted as undef can be dropped. This isn't safe for successive
5480 // rounds because they will permute elements within both vectors.
5481 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5482 EltStride == NumElems/2)
5483 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005484
Chris Lattner6e80e442010-08-28 17:15:43 +00005485 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005486 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005487 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005488 }
5489 return V[0];
5490 }
Dan Gohman475871a2008-07-27 21:46:04 +00005491 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005492}
5493
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005494// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5495// to create 256-bit vectors from two other 128-bit ones.
5496static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5497 DebugLoc dl = Op.getDebugLoc();
5498 EVT ResVT = Op.getValueType();
5499
Craig Topper7a9a28b2012-08-12 02:23:29 +00005500 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005501
5502 SDValue V1 = Op.getOperand(0);
5503 SDValue V2 = Op.getOperand(1);
5504 unsigned NumElems = ResVT.getVectorNumElements();
5505
Craig Topper4c7972d2012-04-22 18:15:59 +00005506 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005507}
5508
Craig Topper55b24052012-09-11 06:15:32 +00005509static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005510 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005511
5512 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5513 // from two other 128-bit ones.
5514 return LowerAVXCONCAT_VECTORS(Op, DAG);
5515}
5516
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005517// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00005518static SDValue
5519LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
5520 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005521 SDValue V1 = SVOp->getOperand(0);
5522 SDValue V2 = SVOp->getOperand(1);
5523 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005524 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005525 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005526
Nadav Roteme6113782012-04-11 06:40:27 +00005527 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005528 return SDValue();
5529
Craig Topper1842ba02012-04-23 06:38:28 +00005530 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005531 MVT OpTy;
5532
Craig Topper708e44f2012-04-23 07:36:33 +00005533 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005534 default: return SDValue();
5535 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005536 ISDNo = X86ISD::BLENDPW;
5537 OpTy = MVT::v8i16;
5538 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005539 case MVT::v4i32:
5540 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005541 ISDNo = X86ISD::BLENDPS;
5542 OpTy = MVT::v4f32;
5543 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005544 case MVT::v2i64:
5545 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005546 ISDNo = X86ISD::BLENDPD;
5547 OpTy = MVT::v2f64;
5548 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005549 case MVT::v8i32:
5550 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005551 if (!Subtarget->hasAVX())
5552 return SDValue();
5553 ISDNo = X86ISD::BLENDPS;
5554 OpTy = MVT::v8f32;
5555 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005556 case MVT::v4i64:
5557 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005558 if (!Subtarget->hasAVX())
5559 return SDValue();
5560 ISDNo = X86ISD::BLENDPD;
5561 OpTy = MVT::v4f64;
5562 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005563 }
5564 assert(ISDNo && "Invalid Op Number");
5565
5566 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005567
Craig Topper1842ba02012-04-23 06:38:28 +00005568 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005569 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005570 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005571 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005572 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005573 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005574 else
5575 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005576 }
5577
Nadav Roteme6113782012-04-11 06:40:27 +00005578 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5579 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5580 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5581 DAG.getConstant(MaskVals, MVT::i32));
5582 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005583}
5584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585// v8i16 shuffles - Prefer shuffles in the following order:
5586// 1. [all] pshuflw, pshufhw, optional move
5587// 2. [ssse3] 1 x pshufb
5588// 3. [ssse3] 2 x pshufb + 1 x por
5589// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00005590static SDValue
5591LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
5592 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005593 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005594 SDValue V1 = SVOp->getOperand(0);
5595 SDValue V2 = SVOp->getOperand(1);
5596 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // Determine if more than 1 of the words in each of the low and high quadwords
5600 // of the result come from the same quadword of one of the two inputs. Undef
5601 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005602 unsigned LoQuad[] = { 0, 0, 0, 0 };
5603 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005604 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005606 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005607 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 MaskVals.push_back(EltIdx);
5609 if (EltIdx < 0) {
5610 ++Quad[0];
5611 ++Quad[1];
5612 ++Quad[2];
5613 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 }
5616 ++Quad[EltIdx / 4];
5617 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 unsigned MaxQuad = 1;
5622 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 if (LoQuad[i] > MaxQuad) {
5624 BestLoQuad = i;
5625 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005626 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005627 }
5628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005630 MaxQuad = 1;
5631 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 if (HiQuad[i] > MaxQuad) {
5633 BestHiQuad = i;
5634 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005635 }
5636 }
5637
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005639 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 // single pshufb instruction is necessary. If There are more than 2 input
5641 // quads, disable the next transformation since it does not help SSSE3.
5642 bool V1Used = InputQuads[0] || InputQuads[1];
5643 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005644 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005646 BestLoQuad = InputQuads[0] ? 0 : 1;
5647 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 }
5649 if (InputQuads.count() > 2) {
5650 BestLoQuad = -1;
5651 BestHiQuad = -1;
5652 }
5653 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5656 // the shuffle mask. If a quad is scored as -1, that means that it contains
5657 // words from all 4 input quadwords.
5658 SDValue NewV;
5659 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005660 int MaskV[] = {
5661 BestLoQuad < 0 ? 0 : BestLoQuad,
5662 BestHiQuad < 0 ? 1 : BestHiQuad
5663 };
Eric Christopherfd179292009-08-27 18:07:15 +00005664 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005665 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5666 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5667 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005668
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5670 // source words for the shuffle, to aid later transformations.
5671 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005672 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005673 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005675 if (idx != (int)i)
5676 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005678 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 AllWordsInNewV = false;
5680 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005681 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005682
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5684 if (AllWordsInNewV) {
5685 for (int i = 0; i != 8; ++i) {
5686 int idx = MaskVals[i];
5687 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005688 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005689 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 if ((idx != i) && idx < 4)
5691 pshufhw = false;
5692 if ((idx != i) && idx > 3)
5693 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005694 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 V1 = NewV;
5696 V2Used = false;
5697 BestLoQuad = 0;
5698 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005699 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005700
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5702 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005703 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005704 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5705 unsigned TargetMask = 0;
5706 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5709 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5710 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005711 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005712 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005713 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005714 }
Eric Christopherfd179292009-08-27 18:07:15 +00005715
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 // If we have SSSE3, and all words of the result are from 1 input vector,
5717 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5718 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005719 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005721
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005723 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 // mask, and elements that come from V1 in the V2 mask, so that the two
5725 // results can be OR'd together.
5726 bool TwoInputs = V1Used && V2Used;
5727 for (unsigned i = 0; i != 8; ++i) {
5728 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005729 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5730 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5731 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5732 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005734 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005735 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005736 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005739 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005740
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // Calculate the shuffle mask for the second input, shuffle it, and
5742 // OR it with the first shuffled input.
5743 pshufbMask.clear();
5744 for (unsigned i = 0; i != 8; ++i) {
5745 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005746 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5747 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5748 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5749 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005751 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005752 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005753 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 MVT::v16i8, &pshufbMask[0], 16));
5755 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005756 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 }
5758
5759 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5760 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005761 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005763 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 for (int i = 0; i != 4; ++i) {
5765 int idx = MaskVals[i];
5766 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 InOrder.set(i);
5768 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005769 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 }
5772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005775
Craig Topperdd637ae2012-02-19 05:41:45 +00005776 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5777 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005778 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005779 NewV.getOperand(0),
5780 getShufflePSHUFLWImmediate(SVOp), DAG);
5781 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 }
Eric Christopherfd179292009-08-27 18:07:15 +00005783
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5785 // and update MaskVals with the new element order.
5786 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005787 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 for (unsigned i = 4; i != 8; ++i) {
5789 int idx = MaskVals[i];
5790 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 InOrder.set(i);
5792 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005793 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 }
5796 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005798 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005799
Craig Topperdd637ae2012-02-19 05:41:45 +00005800 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5801 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005802 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005803 NewV.getOperand(0),
5804 getShufflePSHUFHWImmediate(SVOp), DAG);
5805 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 }
Eric Christopherfd179292009-08-27 18:07:15 +00005807
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 // In case BestHi & BestLo were both -1, which means each quadword has a word
5809 // from each of the four input quadwords, calculate the InOrder bitvector now
5810 // before falling through to the insert/extract cleanup.
5811 if (BestLoQuad == -1 && BestHiQuad == -1) {
5812 NewV = V1;
5813 for (int i = 0; i != 8; ++i)
5814 if (MaskVals[i] < 0 || MaskVals[i] == i)
5815 InOrder.set(i);
5816 }
Eric Christopherfd179292009-08-27 18:07:15 +00005817
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 // The other elements are put in the right place using pextrw and pinsrw.
5819 for (unsigned i = 0; i != 8; ++i) {
5820 if (InOrder[i])
5821 continue;
5822 int EltIdx = MaskVals[i];
5823 if (EltIdx < 0)
5824 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005825 SDValue ExtOp = (EltIdx < 8) ?
5826 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5827 DAG.getIntPtrConstant(EltIdx)) :
5828 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 DAG.getIntPtrConstant(i));
5832 }
5833 return NewV;
5834}
5835
5836// v16i8 shuffles - Prefer shuffles in the following order:
5837// 1. [ssse3] 1 x pshufb
5838// 2. [ssse3] 2 x pshufb + 1 x por
5839// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5840static
Nate Begeman9008ca62009-04-27 18:41:29 +00005841SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005842 SelectionDAG &DAG,
5843 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005844 SDValue V1 = SVOp->getOperand(0);
5845 SDValue V2 = SVOp->getOperand(1);
5846 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005847 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005850 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005854 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005856
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005858 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 //
5860 // Otherwise, we have elements from both input vectors, and must zero out
5861 // elements that come from V2 in the first mask, and V1 in the second mask
5862 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 for (unsigned i = 0; i != 16; ++i) {
5864 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005865 if (EltIdx < 0 || EltIdx >= 16)
5866 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005870 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00005872
5873 // As PSHUFB will zero elements with negative indices, it's safe to ignore
5874 // the 2nd operand if it's undefined or zero.
5875 if (V2.getOpcode() == ISD::UNDEF ||
5876 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005878
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 // Calculate the shuffle mask for the second input, shuffle it, and
5880 // OR it with the first shuffled input.
5881 pshufbMask.clear();
5882 for (unsigned i = 0; i != 16; ++i) {
5883 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005884 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005885 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005886 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005888 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 MVT::v16i8, &pshufbMask[0], 16));
5890 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 }
Eric Christopherfd179292009-08-27 18:07:15 +00005892
Nate Begemanb9a47b82009-02-23 08:49:38 +00005893 // No SSSE3 - Calculate in place words and then fix all out of place words
5894 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5895 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005896 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5897 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005898 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 for (int i = 0; i != 8; ++i) {
5900 int Elt0 = MaskVals[i*2];
5901 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005902
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 // This word of the result is all undef, skip it.
5904 if (Elt0 < 0 && Elt1 < 0)
5905 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005906
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005908 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005910
Nate Begemanb9a47b82009-02-23 08:49:38 +00005911 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5912 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5913 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005914
5915 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5916 // using a single extract together, load it and store it.
5917 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005919 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005920 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005921 DAG.getIntPtrConstant(i));
5922 continue;
5923 }
5924
Nate Begemanb9a47b82009-02-23 08:49:38 +00005925 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005926 // source byte is not also odd, shift the extracted word left 8 bits
5927 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005930 DAG.getIntPtrConstant(Elt1 / 2));
5931 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005933 DAG.getConstant(8,
5934 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005935 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5937 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005938 }
5939 // If Elt0 is defined, extract it from the appropriate source. If the
5940 // source byte is not also even, shift the extracted word right 8 bits. If
5941 // Elt1 was also defined, OR the extracted values together before
5942 // inserting them in the result.
5943 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005945 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5946 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005948 DAG.getConstant(8,
5949 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005950 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5952 DAG.getConstant(0x00FF, MVT::i16));
5953 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005954 : InsElt0;
5955 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005957 DAG.getIntPtrConstant(i));
5958 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005959 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005960}
5961
Elena Demikhovsky41789462012-09-06 12:42:01 +00005962// v32i8 shuffles - Translate to VPSHUFB if possible.
5963static
5964SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00005965 const X86Subtarget *Subtarget,
5966 SelectionDAG &DAG) {
Elena Demikhovsky41789462012-09-06 12:42:01 +00005967 EVT VT = SVOp->getValueType(0);
5968 SDValue V1 = SVOp->getOperand(0);
5969 SDValue V2 = SVOp->getOperand(1);
5970 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky8100d242012-09-10 12:13:11 +00005971 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00005972
5973 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00005974 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
5975 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00005976
Michael Liao471b9172012-10-03 23:43:52 +00005977 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00005978 // (1) one of input vector is undefined or zeroinitializer.
5979 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
5980 // And (2) the mask indexes don't cross the 128-bit lane.
Craig Topper55b24052012-09-11 06:15:32 +00005981 if (VT != MVT::v32i8 || !Subtarget->hasAVX2() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00005982 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00005983 return SDValue();
5984
Elena Demikhovsky8100d242012-09-10 12:13:11 +00005985 if (V1IsAllZero && !V2IsAllZero) {
5986 CommuteVectorShuffleMask(MaskVals, 32);
5987 V1 = V2;
5988 }
5989 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00005990 for (unsigned i = 0; i != 32; i++) {
5991 int EltIdx = MaskVals[i];
5992 if (EltIdx < 0 || EltIdx >= 32)
5993 EltIdx = 0x80;
5994 else {
5995 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
5996 // Cross lane is not allowed.
5997 return SDValue();
5998 EltIdx &= 0xf;
5999 }
6000 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6001 }
6002 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6003 DAG.getNode(ISD::BUILD_VECTOR, dl,
6004 MVT::v32i8, &pshufbMask[0], 32));
6005}
6006
Evan Cheng7a831ce2007-12-15 03:00:47 +00006007/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006008/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006009/// done when every pair / quad of shuffle mask elements point to elements in
6010/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006011/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006012static
Nate Begeman9008ca62009-04-27 18:41:29 +00006013SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006014 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006015 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006017 MVT NewVT;
6018 unsigned Scale;
6019 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006020 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006021 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6022 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6023 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6024 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6025 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6026 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006027 }
6028
Nate Begeman9008ca62009-04-27 18:41:29 +00006029 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006030 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006031 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006032 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006033 int EltIdx = SVOp->getMaskElt(i+j);
6034 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006035 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006036 if (StartIdx < 0)
6037 StartIdx = (EltIdx / Scale);
6038 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006039 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006040 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006041 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006042 }
6043
Craig Topper11ac1f82012-05-04 04:08:44 +00006044 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6045 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006046 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006047}
6048
Evan Chengd880b972008-05-09 21:53:03 +00006049/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006050///
Owen Andersone50ed302009-08-10 22:56:29 +00006051static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 SDValue SrcOp, SelectionDAG &DAG,
6053 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006054 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006055 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006056 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006057 LD = dyn_cast<LoadSDNode>(SrcOp);
6058 if (!LD) {
6059 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6060 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006061 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006062 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006063 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006064 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006065 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006066 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006067 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006068 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006069 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6070 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6071 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006072 SrcOp.getOperand(0)
6073 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006074 }
6075 }
6076 }
6077
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006078 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006079 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006080 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006081 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006082}
6083
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006084/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6085/// which could not be matched by any known target speficic shuffle
6086static SDValue
6087LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006088
6089 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6090 if (NewOp.getNode())
6091 return NewOp;
6092
Craig Topper8f35c132012-01-20 09:29:03 +00006093 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006094
Craig Topper8f35c132012-01-20 09:29:03 +00006095 unsigned NumElems = VT.getVectorNumElements();
6096 unsigned NumLaneElems = NumElems / 2;
6097
Craig Topper8f35c132012-01-20 09:29:03 +00006098 DebugLoc dl = SVOp->getDebugLoc();
6099 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006100 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006101 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006102
Craig Topper9a2b6e12012-04-06 07:45:23 +00006103 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006104 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006105 // Build a shuffle mask for the output, discovering on the fly which
6106 // input vectors to use as shuffle operands (recorded in InputUsed).
6107 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006108 // out with UseBuildVector set.
6109 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006110 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006111 unsigned LaneStart = l * NumLaneElems;
6112 for (unsigned i = 0; i != NumLaneElems; ++i) {
6113 // The mask element. This indexes into the input.
6114 int Idx = SVOp->getMaskElt(i+LaneStart);
6115 if (Idx < 0) {
6116 // the mask element does not index into any input vector.
6117 Mask.push_back(-1);
6118 continue;
6119 }
Craig Topper8f35c132012-01-20 09:29:03 +00006120
Craig Topper9a2b6e12012-04-06 07:45:23 +00006121 // The input vector this mask element indexes into.
6122 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006123
Craig Topper9a2b6e12012-04-06 07:45:23 +00006124 // Turn the index into an offset from the start of the input vector.
6125 Idx -= Input * NumLaneElems;
6126
6127 // Find or create a shuffle vector operand to hold this input.
6128 unsigned OpNo;
6129 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6130 if (InputUsed[OpNo] == Input)
6131 // This input vector is already an operand.
6132 break;
6133 if (InputUsed[OpNo] < 0) {
6134 // Create a new operand for this input vector.
6135 InputUsed[OpNo] = Input;
6136 break;
6137 }
6138 }
6139
6140 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006141 // More than two input vectors used! Give up on trying to create a
6142 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6143 UseBuildVector = true;
6144 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006145 }
6146
6147 // Add the mask index for the new shuffle vector.
6148 Mask.push_back(Idx + OpNo * NumLaneElems);
6149 }
6150
Craig Topper8ae97ba2012-05-21 06:40:16 +00006151 if (UseBuildVector) {
6152 SmallVector<SDValue, 16> SVOps;
6153 for (unsigned i = 0; i != NumLaneElems; ++i) {
6154 // The mask element. This indexes into the input.
6155 int Idx = SVOp->getMaskElt(i+LaneStart);
6156 if (Idx < 0) {
6157 SVOps.push_back(DAG.getUNDEF(EltVT));
6158 continue;
6159 }
6160
6161 // The input vector this mask element indexes into.
6162 int Input = Idx / NumElems;
6163
6164 // Turn the index into an offset from the start of the input vector.
6165 Idx -= Input * NumElems;
6166
6167 // Extract the vector element by hand.
6168 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6169 SVOp->getOperand(Input),
6170 DAG.getIntPtrConstant(Idx)));
6171 }
6172
6173 // Construct the output using a BUILD_VECTOR.
6174 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6175 SVOps.size());
6176 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006177 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006178 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006179 } else {
6180 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006181 (InputUsed[0] % 2) * NumLaneElems,
6182 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006183 // If only one input was used, use an undefined vector for the other.
6184 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6185 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006186 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006187 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006188 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006189 }
6190
6191 Mask.clear();
6192 }
Craig Topper8f35c132012-01-20 09:29:03 +00006193
6194 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006195 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006196}
6197
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006198/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6199/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006200static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006201LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006202 SDValue V1 = SVOp->getOperand(0);
6203 SDValue V2 = SVOp->getOperand(1);
6204 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006205 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006206
Craig Topper7a9a28b2012-08-12 02:23:29 +00006207 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006208
Benjamin Kramer9c683542012-01-30 15:16:21 +00006209 std::pair<int, int> Locs[4];
6210 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006211 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006212
Evan Chengace3c172008-07-22 21:13:36 +00006213 unsigned NumHi = 0;
6214 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006215 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006216 int Idx = PermMask[i];
6217 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006218 Locs[i] = std::make_pair(-1, -1);
6219 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006220 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6221 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006222 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006223 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006224 NumLo++;
6225 } else {
6226 Locs[i] = std::make_pair(1, NumHi);
6227 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006228 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006229 NumHi++;
6230 }
6231 }
6232 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006233
Evan Chengace3c172008-07-22 21:13:36 +00006234 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006235 // If no more than two elements come from either vector. This can be
6236 // implemented with two shuffles. First shuffle gather the elements.
6237 // The second shuffle, which takes the first shuffle as both of its
6238 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006239 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006240
Benjamin Kramer9c683542012-01-30 15:16:21 +00006241 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006242
Benjamin Kramer9c683542012-01-30 15:16:21 +00006243 for (unsigned i = 0; i != 4; ++i)
6244 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006245 unsigned Idx = (i < 2) ? 0 : 4;
6246 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006247 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006248 }
Evan Chengace3c172008-07-22 21:13:36 +00006249
Nate Begeman9008ca62009-04-27 18:41:29 +00006250 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006251 }
6252
6253 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006254 // Otherwise, we must have three elements from one vector, call it X, and
6255 // one element from the other, call it Y. First, use a shufps to build an
6256 // intermediate vector with the one element from Y and the element from X
6257 // that will be in the same half in the final destination (the indexes don't
6258 // matter). Then, use a shufps to build the final vector, taking the half
6259 // containing the element from Y from the intermediate, and the other half
6260 // from X.
6261 if (NumHi == 3) {
6262 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006263 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006264 std::swap(V1, V2);
6265 }
6266
6267 // Find the element from V2.
6268 unsigned HiIndex;
6269 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006270 int Val = PermMask[HiIndex];
6271 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006272 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006273 if (Val >= 4)
6274 break;
6275 }
6276
Nate Begeman9008ca62009-04-27 18:41:29 +00006277 Mask1[0] = PermMask[HiIndex];
6278 Mask1[1] = -1;
6279 Mask1[2] = PermMask[HiIndex^1];
6280 Mask1[3] = -1;
6281 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006282
6283 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006284 Mask1[0] = PermMask[0];
6285 Mask1[1] = PermMask[1];
6286 Mask1[2] = HiIndex & 1 ? 6 : 4;
6287 Mask1[3] = HiIndex & 1 ? 4 : 6;
6288 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006289 }
Craig Topper69947b92012-04-23 06:57:04 +00006290
6291 Mask1[0] = HiIndex & 1 ? 2 : 0;
6292 Mask1[1] = HiIndex & 1 ? 0 : 2;
6293 Mask1[2] = PermMask[2];
6294 Mask1[3] = PermMask[3];
6295 if (Mask1[2] >= 0)
6296 Mask1[2] += 4;
6297 if (Mask1[3] >= 0)
6298 Mask1[3] += 4;
6299 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006300 }
6301
6302 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006303 int LoMask[] = { -1, -1, -1, -1 };
6304 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006305
Benjamin Kramer9c683542012-01-30 15:16:21 +00006306 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006307 unsigned MaskIdx = 0;
6308 unsigned LoIdx = 0;
6309 unsigned HiIdx = 2;
6310 for (unsigned i = 0; i != 4; ++i) {
6311 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006312 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006313 MaskIdx = 1;
6314 LoIdx = 0;
6315 HiIdx = 2;
6316 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006317 int Idx = PermMask[i];
6318 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006319 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006320 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006321 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006322 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006323 LoIdx++;
6324 } else {
6325 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006326 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006327 HiIdx++;
6328 }
6329 }
6330
Nate Begeman9008ca62009-04-27 18:41:29 +00006331 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6332 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006333 int MaskOps[] = { -1, -1, -1, -1 };
6334 for (unsigned i = 0; i != 4; ++i)
6335 if (Locs[i].first != -1)
6336 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006337 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006338}
6339
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006340static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006341 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006342 V = V.getOperand(0);
6343 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6344 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006345 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6346 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6347 // BUILD_VECTOR (load), undef
6348 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006349 if (MayFoldLoad(V))
6350 return true;
6351 return false;
6352}
6353
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006354// FIXME: the version above should always be used. Since there's
6355// a bug where several vector shuffles can't be folded because the
6356// DAG is not updated during lowering and a node claims to have two
6357// uses while it only has one, use this version, and let isel match
6358// another instruction if the load really happens to have more than
6359// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006360// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006361static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006362 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006363 V = V.getOperand(0);
6364 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6365 V = V.getOperand(0);
6366 if (ISD::isNormalLoad(V.getNode()))
6367 return true;
6368 return false;
6369}
6370
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006371static
Evan Cheng835580f2010-10-07 20:50:20 +00006372SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6373 EVT VT = Op.getValueType();
6374
6375 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006376 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6377 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006378 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6379 V1, DAG));
6380}
6381
6382static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006383SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006384 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006385 SDValue V1 = Op.getOperand(0);
6386 SDValue V2 = Op.getOperand(1);
6387 EVT VT = Op.getValueType();
6388
6389 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6390
Craig Topper1accb7e2012-01-10 06:54:16 +00006391 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006392 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6393
Evan Cheng0899f5c2011-08-31 02:05:24 +00006394 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6395 return DAG.getNode(ISD::BITCAST, dl, VT,
6396 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6397 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6398 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006399}
6400
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006401static
6402SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6403 SDValue V1 = Op.getOperand(0);
6404 SDValue V2 = Op.getOperand(1);
6405 EVT VT = Op.getValueType();
6406
6407 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6408 "unsupported shuffle type");
6409
6410 if (V2.getOpcode() == ISD::UNDEF)
6411 V2 = V1;
6412
6413 // v4i32 or v4f32
6414 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6415}
6416
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006417static
Craig Topper1accb7e2012-01-10 06:54:16 +00006418SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006419 SDValue V1 = Op.getOperand(0);
6420 SDValue V2 = Op.getOperand(1);
6421 EVT VT = Op.getValueType();
6422 unsigned NumElems = VT.getVectorNumElements();
6423
6424 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6425 // operand of these instructions is only memory, so check if there's a
6426 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6427 // same masks.
6428 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006429
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006430 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006431 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006432 CanFoldLoad = true;
6433
6434 // When V1 is a load, it can be folded later into a store in isel, example:
6435 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6436 // turns into:
6437 // (MOVLPSmr addr:$src1, VR128:$src2)
6438 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006439 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006440 CanFoldLoad = true;
6441
Dan Gohman65fd6562011-11-03 21:49:52 +00006442 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006443 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006444 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006445 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6446
6447 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006448 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006449 if (SVOp->getMaskElt(1) != -1)
6450 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006451 }
6452
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006453 // movl and movlp will both match v2i64, but v2i64 is never matched by
6454 // movl earlier because we make it strict to avoid messing with the movlp load
6455 // folding logic (see the code above getMOVLP call). Match it here then,
6456 // this is horrible, but will stay like this until we move all shuffle
6457 // matching to x86 specific nodes. Note that for the 1st condition all
6458 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006459 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006460 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6461 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006462 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006463 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006464 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006465 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006466
6467 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6468
6469 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006470 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006471 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006472}
6473
Nadav Rotem154819d2012-04-09 07:45:58 +00006474SDValue
6475X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006476 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6477 EVT VT = Op.getValueType();
6478 DebugLoc dl = Op.getDebugLoc();
6479 SDValue V1 = Op.getOperand(0);
6480 SDValue V2 = Op.getOperand(1);
6481
6482 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006483 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006484
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006485 // Handle splat operations
6486 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006487 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006488 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006489
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006490 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006491 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006492 if (Broadcast.getNode())
6493 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006494
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006495 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006496 if ((Size == 128 && NumElem <= 4) ||
6497 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006498 return SDValue();
6499
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006500 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006501 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006502 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006503
6504 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6505 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006506 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6507 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006508 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6509 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006510 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006511 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006512 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006513 // FIXME: Figure out a cleaner way to do this.
6514 // Try to make use of movq to zero out the top part.
6515 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6516 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6517 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006518 EVT NewVT = NewOp.getValueType();
6519 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6520 NewVT, true, false))
6521 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006522 DAG, Subtarget, dl);
6523 }
6524 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6525 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006526 if (NewOp.getNode()) {
6527 EVT NewVT = NewOp.getValueType();
6528 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6529 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6530 DAG, Subtarget, dl);
6531 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006532 }
6533 }
6534 return SDValue();
6535}
6536
Dan Gohman475871a2008-07-27 21:46:04 +00006537SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006538X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006539 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006540 SDValue V1 = Op.getOperand(0);
6541 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006542 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006543 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006544 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006545 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006547 bool V1IsSplat = false;
6548 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006549 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006550 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006551 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006552 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling67658342012-10-09 07:45:08 +00006553 bool OptForSize = MF.getFunction()->getFnAttributes().
6554 hasAttribute(Attributes::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555
Craig Topper3426a3e2011-11-14 06:46:21 +00006556 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006557
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006558 if (V1IsUndef && V2IsUndef)
6559 return DAG.getUNDEF(VT);
6560
6561 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006562
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006563 // Vector shuffle lowering takes 3 steps:
6564 //
6565 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6566 // narrowing and commutation of operands should be handled.
6567 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6568 // shuffle nodes.
6569 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6570 // so the shuffle can be broken into other shuffles and the legalizer can
6571 // try the lowering again.
6572 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006573 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006574 // be matched during isel, all of them must be converted to a target specific
6575 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006576
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006577 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6578 // narrowing and commutation of operands should be handled. The actual code
6579 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006580 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006581 if (NewOp.getNode())
6582 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006583
Craig Topper5aaffa82012-02-19 02:53:47 +00006584 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6585
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006586 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6587 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006588 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006589 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006590 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006591 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006592
Craig Topperdd637ae2012-02-19 05:41:45 +00006593 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006594 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006595 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006596
Craig Topperdd637ae2012-02-19 05:41:45 +00006597 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006598 return getMOVHighToLow(Op, dl, DAG);
6599
6600 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006601 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006602 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006603 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006604
Craig Topper5aaffa82012-02-19 02:53:47 +00006605 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006606 // The actual implementation will match the mask in the if above and then
6607 // during isel it can match several different instructions, not only pshufd
6608 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006609 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6610 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006611
Craig Topper5aaffa82012-02-19 02:53:47 +00006612 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006613
Craig Topperdbd98a42012-02-07 06:28:42 +00006614 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6615 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6616
Craig Topper1accb7e2012-01-10 06:54:16 +00006617 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006618 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6619
Craig Topperb3982da2011-12-31 23:50:21 +00006620 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006621 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006622 }
Eric Christopherfd179292009-08-27 18:07:15 +00006623
Evan Chengf26ffe92008-05-29 08:22:04 +00006624 // Check if this can be converted into a logical shift.
6625 bool isLeft = false;
6626 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006627 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006628 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006629 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006630 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006631 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006632 EVT EltVT = VT.getVectorElementType();
6633 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006634 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006635 }
Eric Christopherfd179292009-08-27 18:07:15 +00006636
Craig Topper5aaffa82012-02-19 02:53:47 +00006637 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006638 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006639 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006640 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006641 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006642 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6643
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006644 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006645 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6646 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006647 }
Eric Christopherfd179292009-08-27 18:07:15 +00006648
Nate Begeman9008ca62009-04-27 18:41:29 +00006649 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006650 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006651 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006652
Craig Topperdd637ae2012-02-19 05:41:45 +00006653 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006654 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006655
Craig Topperdd637ae2012-02-19 05:41:45 +00006656 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006657 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006658
Craig Topperdd637ae2012-02-19 05:41:45 +00006659 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006660 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006661
Craig Topperdd637ae2012-02-19 05:41:45 +00006662 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006663 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006664
Craig Topperdd637ae2012-02-19 05:41:45 +00006665 if (ShouldXformToMOVHLPS(M, VT) ||
6666 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006667 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668
Evan Chengf26ffe92008-05-29 08:22:04 +00006669 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006670 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006671 EVT EltVT = VT.getVectorElementType();
6672 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006673 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006674 }
Eric Christopherfd179292009-08-27 18:07:15 +00006675
Evan Cheng9eca5e82006-10-25 21:49:50 +00006676 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006677 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6678 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006679 V1IsSplat = isSplatVector(V1.getNode());
6680 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006681
Chris Lattner8a594482007-11-25 00:24:49 +00006682 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006683 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6684 CommuteVectorShuffleMask(M, NumElems);
6685 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006686 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006687 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006688 }
6689
Craig Topperbeabc6c2011-12-05 06:56:46 +00006690 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006691 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006692 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006693 return V1;
6694 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6695 // the instruction selector will not match, so get a canonical MOVL with
6696 // swapped operands to undo the commute.
6697 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006698 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699
Craig Topperbeabc6c2011-12-05 06:56:46 +00006700 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006701 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006702
Craig Topperbeabc6c2011-12-05 06:56:46 +00006703 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006704 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006705
Evan Cheng9bbbb982006-10-25 20:48:19 +00006706 if (V2IsSplat) {
6707 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006708 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006709 // new vector_shuffle with the corrected mask.p
6710 SmallVector<int, 8> NewMask(M.begin(), M.end());
6711 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006712 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006713 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006714 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006715 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006716 }
6717
Evan Cheng9eca5e82006-10-25 21:49:50 +00006718 if (Commuted) {
6719 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006720 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006721 CommuteVectorShuffleMask(M, NumElems);
6722 std::swap(V1, V2);
6723 std::swap(V1IsSplat, V2IsSplat);
6724 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006725
Craig Topper39a9e482012-02-11 06:24:48 +00006726 if (isUNPCKLMask(M, VT, HasAVX2))
6727 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006728
Craig Topper39a9e482012-02-11 06:24:48 +00006729 if (isUNPCKHMask(M, VT, HasAVX2))
6730 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006731 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732
Nate Begeman9008ca62009-04-27 18:41:29 +00006733 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006734 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006735 return CommuteVectorShuffle(SVOp, DAG);
6736
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006737 // The checks below are all present in isShuffleMaskLegal, but they are
6738 // inlined here right now to enable us to directly emit target specific
6739 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006740
Craig Topper0e2037b2012-01-20 05:53:00 +00006741 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006742 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006743 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006744 DAG);
6745
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006746 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6747 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006748 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006749 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006750 }
6751
Craig Toppera9a568a2012-05-02 08:03:44 +00006752 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006753 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006754 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006755 DAG);
6756
Craig Toppera9a568a2012-05-02 08:03:44 +00006757 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006758 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006759 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006760 DAG);
6761
Craig Topper1a7700a2012-01-19 08:19:12 +00006762 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006763 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006764 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006765
Craig Topper94438ba2011-12-16 08:06:31 +00006766 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006767 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006768 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006769 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006770
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006771 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006772 // Generate target specific nodes for 128 or 256-bit shuffles only
6773 // supported in the AVX instruction set.
6774 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006775
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006776 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006777 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006778 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6779
Craig Topper70b883b2011-11-28 10:14:51 +00006780 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006781 if (isVPERMILPMask(M, VT, HasAVX)) {
6782 if (HasAVX2 && VT == MVT::v8i32)
6783 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006784 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006785 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006786 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006787 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006788
Craig Topper70b883b2011-11-28 10:14:51 +00006789 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006790 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006791 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006792 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006793
Craig Topper1842ba02012-04-23 06:38:28 +00006794 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006795 if (BlendOp.getNode())
6796 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006797
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006798 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006799 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006800 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006801 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006802 }
Craig Topper92040742012-04-16 06:43:40 +00006803 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6804 &permclMask[0], 8);
6805 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006806 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006807 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006808 }
Craig Topper095c5282012-04-15 23:48:57 +00006809
Craig Topper8325c112012-04-16 00:41:45 +00006810 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6811 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006812 getShuffleCLImmediate(SVOp), DAG);
6813
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006814
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006815 //===--------------------------------------------------------------------===//
6816 // Since no target specific shuffle was selected for this generic one,
6817 // lower it into other known shuffles. FIXME: this isn't true yet, but
6818 // this is the plan.
6819 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006820
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006821 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6822 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00006823 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006824 if (NewOp.getNode())
6825 return NewOp;
6826 }
6827
6828 if (VT == MVT::v16i8) {
6829 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6830 if (NewOp.getNode())
6831 return NewOp;
6832 }
6833
Elena Demikhovsky41789462012-09-06 12:42:01 +00006834 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00006835 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00006836 if (NewOp.getNode())
6837 return NewOp;
6838 }
6839
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006840 // Handle all 128-bit wide vectors with 4 elements, and match them with
6841 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006842 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006843 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6844
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006845 // Handle general 256-bit shuffles
6846 if (VT.is256BitVector())
6847 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6848
Dan Gohman475871a2008-07-27 21:46:04 +00006849 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850}
6851
Dan Gohman475871a2008-07-27 21:46:04 +00006852SDValue
6853X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006854 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006855 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006856 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006857
Craig Topper7a9a28b2012-08-12 02:23:29 +00006858 if (!Op.getOperand(0).getValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006859 return SDValue();
6860
Duncan Sands83ec4b62008-06-06 12:08:01 +00006861 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006862 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00006863 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00006865 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006866 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006867 }
6868
6869 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006870 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6871 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6872 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6874 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006875 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006877 Op.getOperand(0)),
6878 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00006880 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006881 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00006882 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006883 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006884 }
6885
6886 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006887 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6888 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006889 // result has a single use which is a store or a bitcast to i32. And in
6890 // the case of a store, it's not worth it if the index is a constant 0,
6891 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006892 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006893 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006894 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006895 if ((User->getOpcode() != ISD::STORE ||
6896 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6897 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006898 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006900 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006901 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006902 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006903 Op.getOperand(0)),
6904 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006905 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006906 }
6907
6908 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006909 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006910 if (isa<ConstantSDNode>(Op.getOperand(1)))
6911 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006912 }
Dan Gohman475871a2008-07-27 21:46:04 +00006913 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006914}
6915
6916
Dan Gohman475871a2008-07-27 21:46:04 +00006917SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006918X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6919 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006920 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006921 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922
David Greene74a579d2011-02-10 16:57:36 +00006923 SDValue Vec = Op.getOperand(0);
6924 EVT VecVT = Vec.getValueType();
6925
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006926 // If this is a 256-bit vector result, first extract the 128-bit vector and
6927 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006928 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00006929 DebugLoc dl = Op.getNode()->getDebugLoc();
6930 unsigned NumElems = VecVT.getVectorNumElements();
6931 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006932 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6933
6934 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006935 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006936
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006937 if (IdxVal >= NumElems/2)
6938 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006939 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006940 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006941 }
6942
Craig Topper7a9a28b2012-08-12 02:23:29 +00006943 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00006944
Craig Topperd0a31172012-01-10 06:37:29 +00006945 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006946 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006947 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006948 return Res;
6949 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950
Owen Andersone50ed302009-08-10 22:56:29 +00006951 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006952 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006954 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006955 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006956 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006957 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6959 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006960 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006962 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006963 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006964 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006965 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00006966 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006967 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00006968 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006969 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006970 }
6971
6972 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006973 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006974 if (Idx == 0)
6975 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006976
Evan Cheng0db9fe62006-04-25 20:13:52 +00006977 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006978 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006979 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006980 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006981 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006982 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006983 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006984 }
6985
6986 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006987 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6988 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6989 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006990 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991 if (Idx == 0)
6992 return Op;
6993
6994 // UNPCKHPD the element to the lowest double word, then movsd.
6995 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6996 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006997 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006998 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006999 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007000 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007001 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007002 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007003 }
7004
Dan Gohman475871a2008-07-27 21:46:04 +00007005 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007006}
7007
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007009X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7010 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007011 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007012 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007013 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007014
Dan Gohman475871a2008-07-27 21:46:04 +00007015 SDValue N0 = Op.getOperand(0);
7016 SDValue N1 = Op.getOperand(1);
7017 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007018
Craig Topper7a9a28b2012-08-12 02:23:29 +00007019 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007020 return SDValue();
7021
Dan Gohman8a55ce42009-09-23 21:02:20 +00007022 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007023 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007024 unsigned Opc;
7025 if (VT == MVT::v8i16)
7026 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007027 else if (VT == MVT::v16i8)
7028 Opc = X86ISD::PINSRB;
7029 else
7030 Opc = X86ISD::PINSRB;
7031
Nate Begeman14d12ca2008-02-11 04:19:36 +00007032 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7033 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 if (N1.getValueType() != MVT::i32)
7035 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7036 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007037 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007038 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007039 }
7040
7041 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007042 // Bits [7:6] of the constant are the source select. This will always be
7043 // zero here. The DAG Combiner may combine an extract_elt index into these
7044 // bits. For example (insert (extract, 3), 2) could be matched by putting
7045 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007046 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007047 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007048 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007049 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007050 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007051 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007053 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007054 }
7055
7056 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007057 // PINSR* works with constant index.
7058 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007059 }
Dan Gohman475871a2008-07-27 21:46:04 +00007060 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007061}
7062
Dan Gohman475871a2008-07-27 21:46:04 +00007063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007064X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007065 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007066 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007067
David Greene6b381262011-02-09 15:32:06 +00007068 DebugLoc dl = Op.getDebugLoc();
7069 SDValue N0 = Op.getOperand(0);
7070 SDValue N1 = Op.getOperand(1);
7071 SDValue N2 = Op.getOperand(2);
7072
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007073 // If this is a 256-bit vector result, first extract the 128-bit vector,
7074 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007075 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007076 if (!isa<ConstantSDNode>(N2))
7077 return SDValue();
7078
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007079 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007080 unsigned NumElems = VT.getVectorNumElements();
7081 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007082 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007083
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007084 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007085 bool Upper = IdxVal >= NumElems/2;
7086 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7087 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007088
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007089 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007090 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007091 }
7092
Craig Topperd0a31172012-01-10 06:37:29 +00007093 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007094 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7095
Dan Gohman8a55ce42009-09-23 21:02:20 +00007096 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007097 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007098
Dan Gohman8a55ce42009-09-23 21:02:20 +00007099 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007100 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7101 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 if (N1.getValueType() != MVT::i32)
7103 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7104 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007105 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007106 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007107 }
Dan Gohman475871a2008-07-27 21:46:04 +00007108 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007109}
7110
Craig Topper55b24052012-09-11 06:15:32 +00007111static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007112 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007113 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007114 EVT OpVT = Op.getValueType();
7115
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007116 // If this is a 256-bit vector result, first insert into a 128-bit
7117 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007118 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007119 // Insert into a 128-bit vector.
7120 EVT VT128 = EVT::getVectorVT(*Context,
7121 OpVT.getVectorElementType(),
7122 OpVT.getVectorNumElements() / 2);
7123
7124 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7125
7126 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007127 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007128 }
7129
Craig Topperd77d2fe2012-04-29 20:22:05 +00007130 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007131 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007133
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007135 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007136 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007137 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007138}
7139
David Greene91585092011-01-26 15:38:49 +00007140// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7141// a simple subregister reference or explicit instructions to grab
7142// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007143static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7144 SelectionDAG &DAG) {
David Greene91585092011-01-26 15:38:49 +00007145 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007146 DebugLoc dl = Op.getNode()->getDebugLoc();
7147 SDValue Vec = Op.getNode()->getOperand(0);
7148 SDValue Idx = Op.getNode()->getOperand(1);
7149
Craig Topper7a9a28b2012-08-12 02:23:29 +00007150 if (Op.getNode()->getValueType(0).is128BitVector() &&
7151 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007152 isa<ConstantSDNode>(Idx)) {
7153 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7154 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007155 }
David Greene91585092011-01-26 15:38:49 +00007156 }
7157 return SDValue();
7158}
7159
David Greenecfe33c42011-01-26 19:13:22 +00007160// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7161// simple superregister reference or explicit instructions to insert
7162// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007163static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7164 SelectionDAG &DAG) {
David Greenecfe33c42011-01-26 19:13:22 +00007165 if (Subtarget->hasAVX()) {
7166 DebugLoc dl = Op.getNode()->getDebugLoc();
7167 SDValue Vec = Op.getNode()->getOperand(0);
7168 SDValue SubVec = Op.getNode()->getOperand(1);
7169 SDValue Idx = Op.getNode()->getOperand(2);
7170
Craig Topper7a9a28b2012-08-12 02:23:29 +00007171 if (Op.getNode()->getValueType(0).is256BitVector() &&
7172 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007173 isa<ConstantSDNode>(Idx)) {
7174 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7175 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007176 }
7177 }
7178 return SDValue();
7179}
7180
Bill Wendling056292f2008-09-16 21:48:12 +00007181// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7182// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7183// one of the above mentioned nodes. It has to be wrapped because otherwise
7184// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7185// be used to form addressing mode. These wrapped nodes will be selected
7186// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007187SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007188X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007189 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007190
Chris Lattner41621a22009-06-26 19:22:52 +00007191 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7192 // global base reg.
7193 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007194 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007195 CodeModel::Model M = getTargetMachine().getCodeModel();
7196
Chris Lattner4f066492009-07-11 20:29:19 +00007197 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007198 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007199 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007200 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007201 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007202 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007203 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007204
Evan Cheng1606e8e2009-03-13 07:51:59 +00007205 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007206 CP->getAlignment(),
7207 CP->getOffset(), OpFlag);
7208 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007209 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007210 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007211 if (OpFlag) {
7212 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007213 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007214 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007215 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007216 }
7217
7218 return Result;
7219}
7220
Dan Gohmand858e902010-04-17 15:26:15 +00007221SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007222 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007223
Chris Lattner18c59872009-06-27 04:16:01 +00007224 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7225 // global base reg.
7226 unsigned char OpFlag = 0;
7227 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007228 CodeModel::Model M = getTargetMachine().getCodeModel();
7229
Chris Lattner4f066492009-07-11 20:29:19 +00007230 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007231 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007232 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007233 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007234 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007235 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007236 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007237
Chris Lattner18c59872009-06-27 04:16:01 +00007238 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7239 OpFlag);
7240 DebugLoc DL = JT->getDebugLoc();
7241 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007242
Chris Lattner18c59872009-06-27 04:16:01 +00007243 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007244 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007245 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007247 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007248 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007249
Chris Lattner18c59872009-06-27 04:16:01 +00007250 return Result;
7251}
7252
7253SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007254X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007255 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007256
Chris Lattner18c59872009-06-27 04:16:01 +00007257 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7258 // global base reg.
7259 unsigned char OpFlag = 0;
7260 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007261 CodeModel::Model M = getTargetMachine().getCodeModel();
7262
Chris Lattner4f066492009-07-11 20:29:19 +00007263 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007264 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7265 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7266 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007267 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007268 } else if (Subtarget->isPICStyleGOT()) {
7269 OpFlag = X86II::MO_GOT;
7270 } else if (Subtarget->isPICStyleStubPIC()) {
7271 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7272 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7273 OpFlag = X86II::MO_DARWIN_NONLAZY;
7274 }
Eric Christopherfd179292009-08-27 18:07:15 +00007275
Chris Lattner18c59872009-06-27 04:16:01 +00007276 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007277
Chris Lattner18c59872009-06-27 04:16:01 +00007278 DebugLoc DL = Op.getDebugLoc();
7279 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007280
7281
Chris Lattner18c59872009-06-27 04:16:01 +00007282 // With PIC, the address is actually $g + Offset.
7283 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007284 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007285 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007287 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007288 Result);
7289 }
Eric Christopherfd179292009-08-27 18:07:15 +00007290
Eli Friedman586272d2011-08-11 01:48:05 +00007291 // For symbols that require a load from a stub to get the address, emit the
7292 // load.
7293 if (isGlobalStubReference(OpFlag))
7294 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007295 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007296
Chris Lattner18c59872009-06-27 04:16:01 +00007297 return Result;
7298}
7299
Dan Gohman475871a2008-07-27 21:46:04 +00007300SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007301X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007302 // Create the TargetBlockAddressAddress node.
7303 unsigned char OpFlags =
7304 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007305 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007306 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007307 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Dan Gohman29cbade2009-11-20 23:18:13 +00007308 DebugLoc dl = Op.getDebugLoc();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007309 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7310 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007311
Dan Gohmanf705adb2009-10-30 01:28:02 +00007312 if (Subtarget->isPICStyleRIPRel() &&
7313 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007314 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7315 else
7316 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007317
Dan Gohman29cbade2009-11-20 23:18:13 +00007318 // With PIC, the address is actually $g + Offset.
7319 if (isGlobalRelativeToPICBase(OpFlags)) {
7320 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7321 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7322 Result);
7323 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007324
7325 return Result;
7326}
7327
7328SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007329X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007330 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007331 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007332 // Create the TargetGlobalAddress node, folding in the constant
7333 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007334 unsigned char OpFlags =
7335 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007336 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007337 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007338 if (OpFlags == X86II::MO_NO_FLAG &&
7339 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007340 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007341 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007342 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007343 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007344 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007345 }
Eric Christopherfd179292009-08-27 18:07:15 +00007346
Chris Lattner4f066492009-07-11 20:29:19 +00007347 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007348 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007349 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7350 else
7351 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007352
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007353 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007354 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007355 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7356 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007357 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007359
Chris Lattner36c25012009-07-10 07:34:39 +00007360 // For globals that require a load from a stub to get the address, emit the
7361 // load.
7362 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007363 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007364 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007365
Dan Gohman6520e202008-10-18 02:06:02 +00007366 // If there was a non-zero offset that we didn't fold, create an explicit
7367 // addition for it.
7368 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007369 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007370 DAG.getConstant(Offset, getPointerTy()));
7371
Evan Cheng0db9fe62006-04-25 20:13:52 +00007372 return Result;
7373}
7374
Evan Chengda43bcf2008-09-24 00:05:32 +00007375SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007376X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007377 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007378 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007379 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007380}
7381
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007382static SDValue
7383GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007384 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007385 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007386 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007387 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007388 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007389 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007390 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007391 GA->getOffset(),
7392 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007393
7394 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7395 : X86ISD::TLSADDR;
7396
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007397 if (InFlag) {
7398 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007399 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007400 } else {
7401 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007402 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007403 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007404
7405 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007406 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007407
Rafael Espindola15f1b662009-04-24 12:59:40 +00007408 SDValue Flag = Chain.getValue(1);
7409 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007410}
7411
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007412// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007413static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007414LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007415 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007416 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007417 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7418 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00007419 DAG.getNode(X86ISD::GlobalBaseReg,
7420 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007421 InFlag = Chain.getValue(1);
7422
Chris Lattnerb903bed2009-06-26 21:20:29 +00007423 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007424}
7425
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007426// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007427static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007428LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007429 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007430 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7431 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007432}
7433
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007434static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7435 SelectionDAG &DAG,
7436 const EVT PtrVT,
7437 bool is64Bit) {
7438 DebugLoc dl = GA->getDebugLoc();
7439
7440 // Get the start address of the TLS block for this module.
7441 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7442 .getInfo<X86MachineFunctionInfo>();
7443 MFI->incNumLocalDynamicTLSAccesses();
7444
7445 SDValue Base;
7446 if (is64Bit) {
7447 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7448 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7449 } else {
7450 SDValue InFlag;
7451 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7452 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7453 InFlag = Chain.getValue(1);
7454 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7455 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7456 }
7457
7458 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7459 // of Base.
7460
7461 // Build x@dtpoff.
7462 unsigned char OperandFlags = X86II::MO_DTPOFF;
7463 unsigned WrapperKind = X86ISD::Wrapper;
7464 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7465 GA->getValueType(0),
7466 GA->getOffset(), OperandFlags);
7467 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7468
7469 // Add x@dtpoff with the base.
7470 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7471}
7472
Hans Wennborg228756c2012-05-11 10:11:01 +00007473// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007474static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007475 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007476 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007477 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007478
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007479 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7480 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7481 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007482
Michael J. Spencerec38de22010-10-10 22:04:20 +00007483 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007484 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007485 MachinePointerInfo(Ptr),
7486 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007487
Chris Lattnerb903bed2009-06-26 21:20:29 +00007488 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007489 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7490 // initialexec.
7491 unsigned WrapperKind = X86ISD::Wrapper;
7492 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007493 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007494 } else if (model == TLSModel::InitialExec) {
7495 if (is64Bit) {
7496 OperandFlags = X86II::MO_GOTTPOFF;
7497 WrapperKind = X86ISD::WrapperRIP;
7498 } else {
7499 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7500 }
Chris Lattner18c59872009-06-27 04:16:01 +00007501 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007502 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007503 }
Eric Christopherfd179292009-08-27 18:07:15 +00007504
Hans Wennborg228756c2012-05-11 10:11:01 +00007505 // emit "addl x@ntpoff,%eax" (local exec)
7506 // or "addl x@indntpoff,%eax" (initial exec)
7507 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007508 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007509 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007510 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007511 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007512
Hans Wennborg228756c2012-05-11 10:11:01 +00007513 if (model == TLSModel::InitialExec) {
7514 if (isPIC && !is64Bit) {
7515 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7516 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7517 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007518 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007519
7520 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7521 MachinePointerInfo::getGOT(), false, false, false,
7522 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007523 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007524
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007525 // The address of the thread local variable is the add of the thread
7526 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007527 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007528}
7529
Dan Gohman475871a2008-07-27 21:46:04 +00007530SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007531X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007532
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007533 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007534 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007535
Eric Christopher30ef0e52010-06-03 04:07:48 +00007536 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007537 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Eric Christopher30ef0e52010-06-03 04:07:48 +00007539 switch (model) {
7540 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007541 if (Subtarget->is64Bit())
7542 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7543 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007544 case TLSModel::LocalDynamic:
7545 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7546 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007547 case TLSModel::InitialExec:
7548 case TLSModel::LocalExec:
7549 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007550 Subtarget->is64Bit(),
7551 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007552 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007553 llvm_unreachable("Unknown TLS model.");
7554 }
7555
7556 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007557 // Darwin only has one model of TLS. Lower to that.
7558 unsigned char OpFlag = 0;
7559 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7560 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007561
Eric Christopher30ef0e52010-06-03 04:07:48 +00007562 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7563 // global base reg.
7564 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7565 !Subtarget->is64Bit();
7566 if (PIC32)
7567 OpFlag = X86II::MO_TLVP_PIC_BASE;
7568 else
7569 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007570 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007571 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007572 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007573 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007574 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007575
Eric Christopher30ef0e52010-06-03 04:07:48 +00007576 // With PIC32, the address is actually $g + Offset.
7577 if (PIC32)
7578 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7579 DAG.getNode(X86ISD::GlobalBaseReg,
7580 DebugLoc(), getPointerTy()),
7581 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007582
Eric Christopher30ef0e52010-06-03 04:07:48 +00007583 // Lowering the machine isd will make sure everything is in the right
7584 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007585 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007586 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007587 SDValue Args[] = { Chain, Offset };
7588 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007589
Eric Christopher30ef0e52010-06-03 04:07:48 +00007590 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7591 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7592 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007593
Eric Christopher30ef0e52010-06-03 04:07:48 +00007594 // And our return value (tls address) is in the standard call return value
7595 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007596 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007597 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7598 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007599 }
7600
7601 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007602 // Just use the implicit TLS architecture
7603 // Need to generate someting similar to:
7604 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7605 // ; from TEB
7606 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7607 // mov rcx, qword [rdx+rcx*8]
7608 // mov eax, .tls$:tlsvar
7609 // [rax+rcx] contains the address
7610 // Windows 64bit: gs:0x58
7611 // Windows 32bit: fs:__tls_array
7612
7613 // If GV is an alias then use the aliasee for determining
7614 // thread-localness.
7615 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7616 GV = GA->resolveAliasedGlobal(false);
7617 DebugLoc dl = GA->getDebugLoc();
7618 SDValue Chain = DAG.getEntryNode();
7619
7620 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7621 // %gs:0x58 (64-bit).
7622 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7623 ? Type::getInt8PtrTy(*DAG.getContext(),
7624 256)
7625 : Type::getInt32PtrTy(*DAG.getContext(),
7626 257));
7627
7628 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7629 Subtarget->is64Bit()
7630 ? DAG.getIntPtrConstant(0x58)
7631 : DAG.getExternalSymbol("_tls_array",
7632 getPointerTy()),
7633 MachinePointerInfo(Ptr),
7634 false, false, false, 0);
7635
7636 // Load the _tls_index variable
7637 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7638 if (Subtarget->is64Bit())
7639 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7640 IDX, MachinePointerInfo(), MVT::i32,
7641 false, false, 0);
7642 else
7643 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7644 false, false, false, 0);
7645
7646 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007647 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007648 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7649
7650 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7651 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7652 false, false, false, 0);
7653
7654 // Get the offset of start of .tls section
7655 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7656 GA->getValueType(0),
7657 GA->getOffset(), X86II::MO_SECREL);
7658 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7659
7660 // The address of the thread local variable is the add of the thread
7661 // pointer with the offset of the variable.
7662 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007663 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007664
David Blaikie4d6ccb52012-01-20 21:51:11 +00007665 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007666}
7667
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668
Chad Rosierb90d2a92012-01-03 23:19:12 +00007669/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7670/// and take a 2 x i32 value to shift plus a shift amount.
7671SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007672 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007673 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007674 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007675 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007676 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007677 SDValue ShOpLo = Op.getOperand(0);
7678 SDValue ShOpHi = Op.getOperand(1);
7679 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007680 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007682 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007683
Dan Gohman475871a2008-07-27 21:46:04 +00007684 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007685 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007686 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7687 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007688 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007689 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7690 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007691 }
Evan Chenge3413162006-01-09 18:33:28 +00007692
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7694 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007695 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007697
Dan Gohman475871a2008-07-27 21:46:04 +00007698 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007700 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7701 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007702
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007703 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007704 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7705 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007706 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007707 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7708 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007709 }
7710
Dan Gohman475871a2008-07-27 21:46:04 +00007711 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007712 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007713}
Evan Chenga3195e82006-01-12 22:54:21 +00007714
Dan Gohmand858e902010-04-17 15:26:15 +00007715SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7716 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007717 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007718
Dale Johannesen0488fb62010-09-30 23:57:10 +00007719 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007720 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007721
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007723 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007724
Eli Friedman36df4992009-05-27 00:47:34 +00007725 // These are really Legal; return the operand so the caller accepts it as
7726 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007728 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007730 Subtarget->is64Bit()) {
7731 return Op;
7732 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007733
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007734 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007735 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007736 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007737 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007738 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007739 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007740 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007741 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007742 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007743 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7744}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745
Owen Andersone50ed302009-08-10 22:56:29 +00007746SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007747 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007748 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007749 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007750 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007751 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007752 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007753 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007754 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007755 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007756 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007757
Chris Lattner492a43e2010-09-22 01:28:21 +00007758 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007759
Stuart Hastings84be9582011-06-02 15:57:11 +00007760 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7761 MachineMemOperand *MMO;
7762 if (FI) {
7763 int SSFI = FI->getIndex();
7764 MMO =
7765 DAG.getMachineFunction()
7766 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7767 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7768 } else {
7769 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7770 StackSlot = StackSlot.getOperand(1);
7771 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007772 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007773 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7774 X86ISD::FILD, DL,
7775 Tys, Ops, array_lengthof(Ops),
7776 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007777
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007778 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007779 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007780 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007781
7782 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7783 // shouldn't be necessary except that RFP cannot be live across
7784 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007785 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007786 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7787 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007788 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007790 SDValue Ops[] = {
7791 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7792 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007793 MachineMemOperand *MMO =
7794 DAG.getMachineFunction()
7795 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007796 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007797
Chris Lattner492a43e2010-09-22 01:28:21 +00007798 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7799 Ops, array_lengthof(Ops),
7800 Op.getValueType(), MMO);
7801 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007802 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007803 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007804 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007805
Evan Cheng0db9fe62006-04-25 20:13:52 +00007806 return Result;
7807}
7808
Bill Wendling8b8a6362009-01-17 03:56:04 +00007809// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007810SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7811 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007812 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007813 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007814 movq %rax, %xmm0
7815 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7816 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7817 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007818 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007819 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007820 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007821 addpd %xmm1, %xmm0
7822 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007823 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007824
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007825 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007826 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007827
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007828 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007829 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7830 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007831 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007832
Chris Lattner97484792012-01-25 09:56:22 +00007833 SmallVector<Constant*,2> CV1;
7834 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007835 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007836 CV1.push_back(
7837 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7838 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007839 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007840
Bill Wendling397ae212012-01-05 02:13:20 +00007841 // Load the 64-bit value into an XMM register.
7842 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7843 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007844 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007845 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007846 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007847 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7848 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7849 CLod0);
7850
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007852 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007853 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007854 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007855 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007856 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007857
Craig Topperd0a31172012-01-10 06:37:29 +00007858 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007859 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7860 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7861 } else {
7862 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7863 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7864 S2F, 0x4E, DAG);
7865 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7866 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7867 Sub);
7868 }
7869
7870 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007871 DAG.getIntPtrConstant(0));
7872}
7873
Bill Wendling8b8a6362009-01-17 03:56:04 +00007874// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007875SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7876 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007877 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007878 // FP constant to bias correct the final result.
7879 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007880 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007881
7882 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007883 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007884 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007885
Eli Friedmanf3704762011-08-29 21:15:46 +00007886 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007887 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007888
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007890 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007891 DAG.getIntPtrConstant(0));
7892
7893 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007894 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007895 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007896 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007897 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007898 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007899 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 MVT::v2f64, Bias)));
7901 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007902 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007903 DAG.getIntPtrConstant(0));
7904
7905 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007906 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007907
7908 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007909 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007910
Craig Topper69947b92012-04-23 06:57:04 +00007911 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007912 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007913 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007914 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007915 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007916
7917 // Handle final rounding.
7918 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007919}
7920
Dan Gohmand858e902010-04-17 15:26:15 +00007921SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7922 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007923 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007924 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007925
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007926 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007927 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7928 // the optimization here.
7929 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007930 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007931
Owen Andersone50ed302009-08-10 22:56:29 +00007932 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007933 EVT DstVT = Op.getValueType();
7934 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007935 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007936 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007937 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007938 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007939 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007940
7941 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007943 if (SrcVT == MVT::i32) {
7944 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7945 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7946 getPointerTy(), StackSlot, WordOff);
7947 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007948 StackSlot, MachinePointerInfo(),
7949 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007950 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007951 OffsetSlot, MachinePointerInfo(),
7952 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007953 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7954 return Fild;
7955 }
7956
7957 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7958 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007959 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007960 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007961 // For i64 source, we need to add the appropriate power of 2 if the input
7962 // was negative. This is the same as the optimization in
7963 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7964 // we must be careful to do the computation in x87 extended precision, not
7965 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007966 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7967 MachineMemOperand *MMO =
7968 DAG.getMachineFunction()
7969 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7970 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007971
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007972 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7973 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007974 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7975 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007976
7977 APInt FF(32, 0x5F800000ULL);
7978
7979 // Check whether the sign bit is set.
7980 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7981 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7982 ISD::SETLT);
7983
7984 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7985 SDValue FudgePtr = DAG.getConstantPool(
7986 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7987 getPointerTy());
7988
7989 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7990 SDValue Zero = DAG.getIntPtrConstant(0);
7991 SDValue Four = DAG.getIntPtrConstant(4);
7992 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7993 Zero, Four);
7994 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7995
7996 // Load the value out, extending it from f32 to f80.
7997 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007998 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007999 FudgePtr, MachinePointerInfo::getConstantPool(),
8000 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008001 // Extend everything to 80 bits to force it to be done on x87.
8002 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8003 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008004}
8005
Dan Gohman475871a2008-07-27 21:46:04 +00008006std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008007FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00008008 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008009
Owen Andersone50ed302009-08-10 22:56:29 +00008010 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008011
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008012 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008013 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8014 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008015 }
8016
Owen Anderson825b72b2009-08-11 20:47:22 +00008017 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8018 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008019 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008020
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008021 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008022 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008023 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008024 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008025 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008027 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008028 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008029
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008030 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8031 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008032 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008033 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008034 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008035 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008036
Evan Cheng0db9fe62006-04-25 20:13:52 +00008037 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008038 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8039 Opc = X86ISD::WIN_FTOL;
8040 else
8041 switch (DstTy.getSimpleVT().SimpleTy) {
8042 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8043 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8044 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8045 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8046 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008047
Dan Gohman475871a2008-07-27 21:46:04 +00008048 SDValue Chain = DAG.getEntryNode();
8049 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008050 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008051 // FIXME This causes a redundant load/store if the SSE-class value is already
8052 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008053 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008054 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008055 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008056 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008057 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008058 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008059 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008060 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008061 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008062
Chris Lattner492a43e2010-09-22 01:28:21 +00008063 MachineMemOperand *MMO =
8064 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8065 MachineMemOperand::MOLoad, MemSize, MemSize);
8066 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8067 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008068 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008069 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008070 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8071 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008072
Chris Lattner07290932010-09-22 01:05:16 +00008073 MachineMemOperand *MMO =
8074 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8075 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008076
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008077 if (Opc != X86ISD::WIN_FTOL) {
8078 // Build the FP_TO_INT*_IN_MEM
8079 SDValue Ops[] = { Chain, Value, StackSlot };
8080 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8081 Ops, 3, DstTy, MMO);
8082 return std::make_pair(FIST, StackSlot);
8083 } else {
8084 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8085 DAG.getVTList(MVT::Other, MVT::Glue),
8086 Chain, Value);
8087 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8088 MVT::i32, ftol.getValue(1));
8089 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8090 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008091 SDValue Ops[] = { eax, edx };
8092 SDValue pair = IsReplace
8093 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8094 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008095 return std::make_pair(pair, SDValue());
8096 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008097}
8098
Dan Gohmand858e902010-04-17 15:26:15 +00008099SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8100 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008101 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008102 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008103
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008104 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8105 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008106 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008107 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8108 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008109
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008110 if (StackSlot.getNode())
8111 // Load the result.
8112 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8113 FIST, StackSlot, MachinePointerInfo(),
8114 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008115
8116 // The node is the result.
8117 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008118}
8119
Dan Gohmand858e902010-04-17 15:26:15 +00008120SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8121 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008122 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8123 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008124 SDValue FIST = Vals.first, StackSlot = Vals.second;
8125 assert(FIST.getNode() && "Unexpected failure");
8126
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008127 if (StackSlot.getNode())
8128 // Load the result.
8129 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8130 FIST, StackSlot, MachinePointerInfo(),
8131 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008132
8133 // The node is the result.
8134 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008135}
8136
Michael Liao9d796db2012-10-10 16:32:15 +00008137SDValue X86TargetLowering::lowerFP_EXTEND(SDValue Op,
8138 SelectionDAG &DAG) const {
8139 DebugLoc DL = Op.getDebugLoc();
8140 EVT VT = Op.getValueType();
8141 SDValue In = Op.getOperand(0);
8142 EVT SVT = In.getValueType();
8143
8144 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
8145
8146 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
8147 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
8148 In, DAG.getUNDEF(SVT)));
8149}
8150
Craig Topper43620672012-09-08 07:31:51 +00008151SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008152 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008153 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008154 EVT VT = Op.getValueType();
8155 EVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00008156 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8157 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008158 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00008159 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008160 }
Craig Topper43620672012-09-08 07:31:51 +00008161 Constant *C;
8162 if (EltVT == MVT::f64)
8163 C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
8164 else
8165 C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
8166 C = ConstantVector::getSplat(NumElts, C);
8167 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8168 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008169 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008170 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00008171 false, false, false, Alignment);
8172 if (VT.isVector()) {
8173 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8174 return DAG.getNode(ISD::BITCAST, dl, VT,
8175 DAG.getNode(ISD::AND, dl, ANDVT,
8176 DAG.getNode(ISD::BITCAST, dl, ANDVT,
8177 Op.getOperand(0)),
8178 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
8179 }
Dale Johannesenace16102009-02-03 19:33:06 +00008180 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008181}
8182
Dan Gohmand858e902010-04-17 15:26:15 +00008183SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008184 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008185 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008186 EVT VT = Op.getValueType();
8187 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008188 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8189 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008190 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008191 NumElts = VT.getVectorNumElements();
8192 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008193 Constant *C;
8194 if (EltVT == MVT::f64)
8195 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8196 else
8197 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8198 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00008199 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8200 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008201 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008202 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00008203 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008204 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008205 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008206 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008207 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008208 DAG.getNode(ISD::BITCAST, dl, XORVT,
8209 Op.getOperand(0)),
8210 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008211 }
Craig Topper69947b92012-04-23 06:57:04 +00008212
8213 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008214}
8215
Dan Gohmand858e902010-04-17 15:26:15 +00008216SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008217 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008218 SDValue Op0 = Op.getOperand(0);
8219 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008220 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008221 EVT VT = Op.getValueType();
8222 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008223
8224 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008225 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008226 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008227 SrcVT = VT;
8228 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008229 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008230 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008231 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008232 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008233 }
8234
8235 // At this point the operands and the result should have the same
8236 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008237
Evan Cheng68c47cb2007-01-05 07:55:56 +00008238 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008239 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008240 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008241 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8242 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008243 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008244 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8245 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8246 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8247 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008248 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008249 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008250 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008251 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008252 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008253 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008254 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008255
8256 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008257 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008258 // Op0 is MVT::f32, Op1 is MVT::f64.
8259 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8260 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8261 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008262 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008263 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008264 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008265 }
8266
Evan Cheng73d6cf12007-01-05 21:37:56 +00008267 // Clear first operand sign bit.
8268 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008270 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8271 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008272 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008273 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8274 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8275 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8276 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008277 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008278 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008279 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008280 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008281 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008282 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008283 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008284
8285 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008286 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008287}
8288
Craig Topper55b24052012-09-11 06:15:32 +00008289static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008290 SDValue N0 = Op.getOperand(0);
8291 DebugLoc dl = Op.getDebugLoc();
8292 EVT VT = Op.getValueType();
8293
8294 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8295 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8296 DAG.getConstant(1, VT));
8297 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8298}
8299
Michael Liaof966e4e2012-09-13 20:24:54 +00008300// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
8301//
8302SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const {
8303 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
8304
8305 if (!Subtarget->hasSSE41())
8306 return SDValue();
8307
8308 if (!Op->hasOneUse())
8309 return SDValue();
8310
8311 SDNode *N = Op.getNode();
8312 DebugLoc DL = N->getDebugLoc();
8313
8314 SmallVector<SDValue, 8> Opnds;
8315 DenseMap<SDValue, unsigned> VecInMap;
8316 EVT VT = MVT::Other;
8317
8318 // Recognize a special case where a vector is casted into wide integer to
8319 // test all 0s.
8320 Opnds.push_back(N->getOperand(0));
8321 Opnds.push_back(N->getOperand(1));
8322
8323 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
8324 SmallVector<SDValue, 8>::const_iterator I = Opnds.begin() + Slot;
8325 // BFS traverse all OR'd operands.
8326 if (I->getOpcode() == ISD::OR) {
8327 Opnds.push_back(I->getOperand(0));
8328 Opnds.push_back(I->getOperand(1));
8329 // Re-evaluate the number of nodes to be traversed.
8330 e += 2; // 2 more nodes (LHS and RHS) are pushed.
8331 continue;
8332 }
8333
8334 // Quit if a non-EXTRACT_VECTOR_ELT
8335 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8336 return SDValue();
8337
8338 // Quit if without a constant index.
8339 SDValue Idx = I->getOperand(1);
8340 if (!isa<ConstantSDNode>(Idx))
8341 return SDValue();
8342
8343 SDValue ExtractedFromVec = I->getOperand(0);
8344 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
8345 if (M == VecInMap.end()) {
8346 VT = ExtractedFromVec.getValueType();
8347 // Quit if not 128/256-bit vector.
8348 if (!VT.is128BitVector() && !VT.is256BitVector())
8349 return SDValue();
8350 // Quit if not the same type.
8351 if (VecInMap.begin() != VecInMap.end() &&
8352 VT != VecInMap.begin()->first.getValueType())
8353 return SDValue();
8354 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
8355 }
8356 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
8357 }
8358
8359 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00008360 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00008361
8362 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
8363 SmallVector<SDValue, 8> VecIns;
8364
8365 for (DenseMap<SDValue, unsigned>::const_iterator
8366 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
8367 // Quit if not all elements are used.
8368 if (I->second != FullMask)
8369 return SDValue();
8370 VecIns.push_back(I->first);
8371 }
8372
8373 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8374
8375 // Cast all vectors into TestVT for PTEST.
8376 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
8377 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
8378
8379 // If more than one full vectors are evaluated, OR them first before PTEST.
8380 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
8381 // Each iteration will OR 2 nodes and append the result until there is only
8382 // 1 node left, i.e. the final OR'd value of all vectors.
8383 SDValue LHS = VecIns[Slot];
8384 SDValue RHS = VecIns[Slot + 1];
8385 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
8386 }
8387
8388 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
8389 VecIns.back(), VecIns.back());
8390}
8391
Dan Gohman076aee32009-03-04 19:44:21 +00008392/// Emit nodes that will be selected as "test Op0,Op0", or something
8393/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008394SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008395 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008396 DebugLoc dl = Op.getDebugLoc();
8397
Dan Gohman31125812009-03-07 01:58:32 +00008398 // CF and OF aren't always set the way we want. Determine which
8399 // of these we need.
8400 bool NeedCF = false;
8401 bool NeedOF = false;
8402 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008403 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008404 case X86::COND_A: case X86::COND_AE:
8405 case X86::COND_B: case X86::COND_BE:
8406 NeedCF = true;
8407 break;
8408 case X86::COND_G: case X86::COND_GE:
8409 case X86::COND_L: case X86::COND_LE:
8410 case X86::COND_O: case X86::COND_NO:
8411 NeedOF = true;
8412 break;
Dan Gohman31125812009-03-07 01:58:32 +00008413 }
8414
Dan Gohman076aee32009-03-04 19:44:21 +00008415 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008416 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8417 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008418 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8419 // Emit a CMP with 0, which is the TEST pattern.
8420 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8421 DAG.getConstant(0, Op.getValueType()));
8422
8423 unsigned Opcode = 0;
8424 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008425
8426 // Truncate operations may prevent the merge of the SETCC instruction
8427 // and the arithmetic intruction before it. Attempt to truncate the operands
8428 // of the arithmetic instruction and use a reduced bit-width instruction.
8429 bool NeedTruncation = false;
8430 SDValue ArithOp = Op;
8431 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
8432 SDValue Arith = Op->getOperand(0);
8433 // Both the trunc and the arithmetic op need to have one user each.
8434 if (Arith->hasOneUse())
8435 switch (Arith.getOpcode()) {
8436 default: break;
8437 case ISD::ADD:
8438 case ISD::SUB:
8439 case ISD::AND:
8440 case ISD::OR:
8441 case ISD::XOR: {
8442 NeedTruncation = true;
8443 ArithOp = Arith;
8444 }
8445 }
8446 }
8447
8448 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
8449 // which may be the result of a CAST. We use the variable 'Op', which is the
8450 // non-casted variable when we check for possible users.
8451 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008452 case ISD::ADD:
8453 // Due to an isel shortcoming, be conservative if this add is likely to be
8454 // selected as part of a load-modify-store instruction. When the root node
8455 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8456 // uses of other nodes in the match, such as the ADD in this case. This
8457 // leads to the ADD being left around and reselected, with the result being
8458 // two adds in the output. Alas, even if none our users are stores, that
8459 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8460 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8461 // climbing the DAG back to the root, and it doesn't seem to be worth the
8462 // effort.
8463 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008464 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8465 if (UI->getOpcode() != ISD::CopyToReg &&
8466 UI->getOpcode() != ISD::SETCC &&
8467 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008468 goto default_case;
8469
8470 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008471 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008472 // An add of one will be selected as an INC.
8473 if (C->getAPIntValue() == 1) {
8474 Opcode = X86ISD::INC;
8475 NumOperands = 1;
8476 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008477 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008478
8479 // An add of negative one (subtract of one) will be selected as a DEC.
8480 if (C->getAPIntValue().isAllOnesValue()) {
8481 Opcode = X86ISD::DEC;
8482 NumOperands = 1;
8483 break;
8484 }
Dan Gohman076aee32009-03-04 19:44:21 +00008485 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008486
8487 // Otherwise use a regular EFLAGS-setting add.
8488 Opcode = X86ISD::ADD;
8489 NumOperands = 2;
8490 break;
8491 case ISD::AND: {
8492 // If the primary and result isn't used, don't bother using X86ISD::AND,
8493 // because a TEST instruction will be better.
8494 bool NonFlagUse = false;
8495 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8496 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8497 SDNode *User = *UI;
8498 unsigned UOpNo = UI.getOperandNo();
8499 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8500 // Look pass truncate.
8501 UOpNo = User->use_begin().getOperandNo();
8502 User = *User->use_begin();
8503 }
8504
8505 if (User->getOpcode() != ISD::BRCOND &&
8506 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008507 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008508 NonFlagUse = true;
8509 break;
8510 }
Dan Gohman076aee32009-03-04 19:44:21 +00008511 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008512
8513 if (!NonFlagUse)
8514 break;
8515 }
8516 // FALL THROUGH
8517 case ISD::SUB:
8518 case ISD::OR:
8519 case ISD::XOR:
8520 // Due to the ISEL shortcoming noted above, be conservative if this op is
8521 // likely to be selected as part of a load-modify-store instruction.
8522 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8523 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8524 if (UI->getOpcode() == ISD::STORE)
8525 goto default_case;
8526
8527 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008528 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008529 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008530 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008531 case ISD::XOR: Opcode = X86ISD::XOR; break;
8532 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00008533 case ISD::OR: {
8534 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
8535 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
8536 if (EFLAGS.getNode())
8537 return EFLAGS;
8538 }
8539 Opcode = X86ISD::OR;
8540 break;
8541 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008542 }
8543
8544 NumOperands = 2;
8545 break;
8546 case X86ISD::ADD:
8547 case X86ISD::SUB:
8548 case X86ISD::INC:
8549 case X86ISD::DEC:
8550 case X86ISD::OR:
8551 case X86ISD::XOR:
8552 case X86ISD::AND:
8553 return SDValue(Op.getNode(), 1);
8554 default:
8555 default_case:
8556 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008557 }
8558
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008559 // If we found that truncation is beneficial, perform the truncation and
8560 // update 'Op'.
8561 if (NeedTruncation) {
8562 EVT VT = Op.getValueType();
8563 SDValue WideVal = Op->getOperand(0);
8564 EVT WideVT = WideVal.getValueType();
8565 unsigned ConvertedOp = 0;
8566 // Use a target machine opcode to prevent further DAGCombine
8567 // optimizations that may separate the arithmetic operations
8568 // from the setcc node.
8569 switch (WideVal.getOpcode()) {
8570 default: break;
8571 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
8572 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
8573 case ISD::AND: ConvertedOp = X86ISD::AND; break;
8574 case ISD::OR: ConvertedOp = X86ISD::OR; break;
8575 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
8576 }
8577
8578 if (ConvertedOp) {
8579 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8580 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
8581 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
8582 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
8583 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
8584 }
8585 }
8586 }
8587
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008588 if (Opcode == 0)
8589 // Emit a CMP with 0, which is the TEST pattern.
8590 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8591 DAG.getConstant(0, Op.getValueType()));
8592
8593 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8594 SmallVector<SDValue, 4> Ops;
8595 for (unsigned i = 0; i != NumOperands; ++i)
8596 Ops.push_back(Op.getOperand(i));
8597
8598 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8599 DAG.ReplaceAllUsesWith(Op, New);
8600 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008601}
8602
8603/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8604/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008605SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008606 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008607 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8608 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008609 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008610
8611 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008612 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8613 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8614 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8615 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8616 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8617 Op0, Op1);
8618 return SDValue(Sub.getNode(), 1);
8619 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008620 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008621}
8622
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008623/// Convert a comparison if required by the subtarget.
8624SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8625 SelectionDAG &DAG) const {
8626 // If the subtarget does not support the FUCOMI instruction, floating-point
8627 // comparisons have to be converted.
8628 if (Subtarget->hasCMov() ||
8629 Cmp.getOpcode() != X86ISD::CMP ||
8630 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8631 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8632 return Cmp;
8633
8634 // The instruction selector will select an FUCOM instruction instead of
8635 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8636 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8637 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8638 DebugLoc dl = Cmp.getDebugLoc();
8639 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8640 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8641 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8642 DAG.getConstant(8, MVT::i8));
8643 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8644 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8645}
8646
Evan Chengd40d03e2010-01-06 19:38:29 +00008647/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8648/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008649SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8650 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008651 SDValue Op0 = And.getOperand(0);
8652 SDValue Op1 = And.getOperand(1);
8653 if (Op0.getOpcode() == ISD::TRUNCATE)
8654 Op0 = Op0.getOperand(0);
8655 if (Op1.getOpcode() == ISD::TRUNCATE)
8656 Op1 = Op1.getOperand(0);
8657
Evan Chengd40d03e2010-01-06 19:38:29 +00008658 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008659 if (Op1.getOpcode() == ISD::SHL)
8660 std::swap(Op0, Op1);
8661 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008662 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8663 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008664 // If we looked past a truncate, check that it's only truncating away
8665 // known zeros.
8666 unsigned BitWidth = Op0.getValueSizeInBits();
8667 unsigned AndBitWidth = And.getValueSizeInBits();
8668 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008669 APInt Zeros, Ones;
8670 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008671 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8672 return SDValue();
8673 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008674 LHS = Op1;
8675 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008676 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008677 } else if (Op1.getOpcode() == ISD::Constant) {
8678 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008679 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008680 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008681
8682 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008683 LHS = AndLHS.getOperand(0);
8684 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008685 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008686
8687 // Use BT if the immediate can't be encoded in a TEST instruction.
8688 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8689 LHS = AndLHS;
8690 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8691 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008692 }
Evan Cheng0488db92007-09-25 01:57:46 +00008693
Evan Chengd40d03e2010-01-06 19:38:29 +00008694 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008695 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008696 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008697 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008698 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008699 // Also promote i16 to i32 for performance / code size reason.
8700 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008701 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008702 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008703
Evan Chengd40d03e2010-01-06 19:38:29 +00008704 // If the operand types disagree, extend the shift amount to match. Since
8705 // BT ignores high bits (like shifts) we can use anyextend.
8706 if (LHS.getValueType() != RHS.getValueType())
8707 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008708
Evan Chengd40d03e2010-01-06 19:38:29 +00008709 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8710 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8711 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8712 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008713 }
8714
Evan Cheng54de3ea2010-01-05 06:52:31 +00008715 return SDValue();
8716}
8717
Dan Gohmand858e902010-04-17 15:26:15 +00008718SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008719
8720 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8721
Evan Cheng54de3ea2010-01-05 06:52:31 +00008722 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8723 SDValue Op0 = Op.getOperand(0);
8724 SDValue Op1 = Op.getOperand(1);
8725 DebugLoc dl = Op.getDebugLoc();
8726 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8727
8728 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008729 // Lower (X & (1 << N)) == 0 to BT(X, N).
8730 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8731 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008732 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008733 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008734 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008735 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8736 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8737 if (NewSetCC.getNode())
8738 return NewSetCC;
8739 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008740
Chris Lattner481eebc2010-12-19 21:23:48 +00008741 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8742 // these.
8743 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008744 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008745 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8746 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008747
Chris Lattner481eebc2010-12-19 21:23:48 +00008748 // If the input is a setcc, then reuse the input setcc or use a new one with
8749 // the inverted condition.
8750 if (Op0.getOpcode() == X86ISD::SETCC) {
8751 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8752 bool Invert = (CC == ISD::SETNE) ^
8753 cast<ConstantSDNode>(Op1)->isNullValue();
8754 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008755
Evan Cheng2c755ba2010-02-27 07:36:59 +00008756 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008757 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8758 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8759 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008760 }
8761
Evan Chenge5b51ac2010-04-17 06:13:15 +00008762 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008763 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008764 if (X86CC == X86::COND_INVALID)
8765 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008766
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008767 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008768 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008769 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008770 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008771}
8772
Craig Topper89af15e2011-09-18 08:03:58 +00008773// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008774// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008775static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008776 EVT VT = Op.getValueType();
8777
Craig Topper7a9a28b2012-08-12 02:23:29 +00008778 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008779 "Unsupported value type for operation");
8780
Craig Topper66ddd152012-04-27 22:54:43 +00008781 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008782 DebugLoc dl = Op.getDebugLoc();
8783 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008784
8785 // Extract the LHS vectors
8786 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008787 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8788 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008789
8790 // Extract the RHS vectors
8791 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008792 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8793 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008794
8795 // Issue the operation on the smaller types and concatenate the result back
8796 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8797 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8798 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8799 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8800 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8801}
8802
8803
Dan Gohmand858e902010-04-17 15:26:15 +00008804SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008805 SDValue Cond;
8806 SDValue Op0 = Op.getOperand(0);
8807 SDValue Op1 = Op.getOperand(1);
8808 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008809 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008810 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8811 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008812 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008813
8814 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00008815#ifndef NDEBUG
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008816 EVT EltVT = Op0.getValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00008817 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8818#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008819
Craig Topper523908d2012-08-13 02:34:03 +00008820 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00008821 bool Swap = false;
8822
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008823 // SSE Condition code mapping:
8824 // 0 - EQ
8825 // 1 - LT
8826 // 2 - LE
8827 // 3 - UNORD
8828 // 4 - NEQ
8829 // 5 - NLT
8830 // 6 - NLE
8831 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008832 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008833 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00008834 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008835 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008836 case ISD::SETOGT:
8837 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008838 case ISD::SETLT:
8839 case ISD::SETOLT: SSECC = 1; break;
8840 case ISD::SETOGE:
8841 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008842 case ISD::SETLE:
8843 case ISD::SETOLE: SSECC = 2; break;
8844 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008845 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008846 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00008847 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008848 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00008849 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008850 case ISD::SETUGT: SSECC = 6; break;
8851 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00008852 case ISD::SETUEQ:
8853 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008854 }
8855 if (Swap)
8856 std::swap(Op0, Op1);
8857
Nate Begemanfb8ead02008-07-25 19:05:58 +00008858 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008859 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00008860 unsigned CC0, CC1;
8861 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008862 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00008863 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
8864 } else {
8865 assert(SetCCOpcode == ISD::SETONE);
8866 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00008867 }
Craig Topper523908d2012-08-13 02:34:03 +00008868
8869 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8870 DAG.getConstant(CC0, MVT::i8));
8871 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8872 DAG.getConstant(CC1, MVT::i8));
8873 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008874 }
8875 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008876 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8877 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008879
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008880 // Break 256-bit integer vector compare into smaller ones.
Craig Topper7a9a28b2012-08-12 02:23:29 +00008881 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008882 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008883
Nate Begeman30a0de92008-07-17 16:51:19 +00008884 // We are handling one of the integer comparisons here. Since SSE only has
8885 // GT and EQ comparisons for integer, swapping operands and multiple
8886 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008887 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00008888 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008889
Nate Begeman30a0de92008-07-17 16:51:19 +00008890 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008891 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00008892 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008893 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008894 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008895 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008896 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008897 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008898 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008899 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008900 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008901 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008902 }
8903 if (Swap)
8904 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008905
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008906 // Check that the operation in question is available (most are plain SSE2,
8907 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008908 if (VT == MVT::v2i64) {
8909 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42())
8910 return SDValue();
8911 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41())
8912 return SDValue();
8913 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008914
Nate Begeman30a0de92008-07-17 16:51:19 +00008915 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8916 // bits of the inputs before performing those operations.
8917 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008918 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008919 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8920 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008921 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008922 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8923 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008924 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8925 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008927
Dale Johannesenace16102009-02-03 19:33:06 +00008928 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008929
8930 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008931 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008932 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008933
Nate Begeman30a0de92008-07-17 16:51:19 +00008934 return Result;
8935}
Evan Cheng0488db92007-09-25 01:57:46 +00008936
Evan Cheng370e5342008-12-03 08:38:43 +00008937// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008938static bool isX86LogicalCmp(SDValue Op) {
8939 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008940 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8941 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008942 return true;
8943 if (Op.getResNo() == 1 &&
8944 (Opc == X86ISD::ADD ||
8945 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008946 Opc == X86ISD::ADC ||
8947 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008948 Opc == X86ISD::SMUL ||
8949 Opc == X86ISD::UMUL ||
8950 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008951 Opc == X86ISD::DEC ||
8952 Opc == X86ISD::OR ||
8953 Opc == X86ISD::XOR ||
8954 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008955 return true;
8956
Chris Lattner9637d5b2010-12-05 07:49:54 +00008957 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8958 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008959
Dan Gohman076aee32009-03-04 19:44:21 +00008960 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008961}
8962
Chris Lattnera2b56002010-12-05 01:23:24 +00008963static bool isZero(SDValue V) {
8964 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8965 return C && C->isNullValue();
8966}
8967
Chris Lattner96908b12010-12-05 02:00:51 +00008968static bool isAllOnes(SDValue V) {
8969 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8970 return C && C->isAllOnesValue();
8971}
8972
Evan Chengb64dd5f2012-08-07 22:21:00 +00008973static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
8974 if (V.getOpcode() != ISD::TRUNCATE)
8975 return false;
8976
8977 SDValue VOp0 = V.getOperand(0);
8978 unsigned InBits = VOp0.getValueSizeInBits();
8979 unsigned Bits = V.getValueSizeInBits();
8980 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
8981}
8982
Dan Gohmand858e902010-04-17 15:26:15 +00008983SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008984 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008985 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008986 SDValue Op1 = Op.getOperand(1);
8987 SDValue Op2 = Op.getOperand(2);
8988 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008989 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008990
Dan Gohman1a492952009-10-20 16:22:37 +00008991 if (Cond.getOpcode() == ISD::SETCC) {
8992 SDValue NewCond = LowerSETCC(Cond, DAG);
8993 if (NewCond.getNode())
8994 Cond = NewCond;
8995 }
Evan Cheng734503b2006-09-11 02:19:56 +00008996
Chris Lattnera2b56002010-12-05 01:23:24 +00008997 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008998 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008999 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009000 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009001 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009002 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9003 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009004 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009005
Chris Lattnera2b56002010-12-05 01:23:24 +00009006 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009007
9008 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009009 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9010 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009011
9012 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009013 // Apply further optimizations for special cases
9014 // (select (x != 0), -1, 0) -> neg & sbb
9015 // (select (x == 0), 0, -1) -> neg & sbb
9016 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00009017 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00009018 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
9019 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00009020 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
9021 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00009022 CmpOp0);
9023 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9024 DAG.getConstant(X86::COND_B, MVT::i8),
9025 SDValue(Neg.getNode(), 1));
9026 return Res;
9027 }
9028
Chris Lattnera2b56002010-12-05 01:23:24 +00009029 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
9030 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009031 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009032
Chris Lattner96908b12010-12-05 02:00:51 +00009033 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00009034 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9035 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009036
Chris Lattner96908b12010-12-05 02:00:51 +00009037 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
9038 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009039
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009040 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00009041 if (N2C == 0 || !N2C->isNullValue())
9042 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
9043 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009044 }
9045 }
9046
Chris Lattnera2b56002010-12-05 01:23:24 +00009047 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00009048 if (Cond.getOpcode() == ISD::AND &&
9049 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9050 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009051 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009052 Cond = Cond.getOperand(0);
9053 }
9054
Evan Cheng3f41d662007-10-08 22:16:29 +00009055 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9056 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009057 unsigned CondOpcode = Cond.getOpcode();
9058 if (CondOpcode == X86ISD::SETCC ||
9059 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009060 CC = Cond.getOperand(0);
9061
Dan Gohman475871a2008-07-27 21:46:04 +00009062 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009063 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00009064 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00009065
Evan Cheng3f41d662007-10-08 22:16:29 +00009066 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009067 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00009068 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00009069 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00009070
Chris Lattnerd1980a52009-03-12 06:52:53 +00009071 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
9072 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00009073 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009074 addTest = false;
9075 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009076 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9077 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9078 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9079 Cond.getOperand(0).getValueType() != MVT::i8)) {
9080 SDValue LHS = Cond.getOperand(0);
9081 SDValue RHS = Cond.getOperand(1);
9082 unsigned X86Opcode;
9083 unsigned X86Cond;
9084 SDVTList VTs;
9085 switch (CondOpcode) {
9086 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9087 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9088 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9089 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9090 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9091 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9092 default: llvm_unreachable("unexpected overflowing operator");
9093 }
9094 if (CondOpcode == ISD::UMULO)
9095 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9096 MVT::i32);
9097 else
9098 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9099
9100 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
9101
9102 if (CondOpcode == ISD::UMULO)
9103 Cond = X86Op.getValue(2);
9104 else
9105 Cond = X86Op.getValue(1);
9106
9107 CC = DAG.getConstant(X86Cond, MVT::i8);
9108 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00009109 }
9110
9111 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009112 // Look pass the truncate if the high bits are known zero.
9113 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9114 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009115
9116 // We know the result of AND is compared against zero. Try to match
9117 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009118 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00009119 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00009120 if (NewSetCC.getNode()) {
9121 CC = NewSetCC.getOperand(0);
9122 Cond = NewSetCC.getOperand(1);
9123 addTest = false;
9124 }
9125 }
9126 }
9127
9128 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009129 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009130 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009131 }
9132
Benjamin Kramere915ff32010-12-22 23:09:28 +00009133 // a < b ? -1 : 0 -> RES = ~setcc_carry
9134 // a < b ? 0 : -1 -> RES = setcc_carry
9135 // a >= b ? -1 : 0 -> RES = setcc_carry
9136 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00009137 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009138 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00009139 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
9140
9141 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
9142 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
9143 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9144 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
9145 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
9146 return DAG.getNOT(DL, Res, Res.getValueType());
9147 return Res;
9148 }
9149 }
9150
Evan Cheng0488db92007-09-25 01:57:46 +00009151 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
9152 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009153 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009154 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00009155 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00009156}
9157
Evan Cheng370e5342008-12-03 08:38:43 +00009158// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
9159// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
9160// from the AND / OR.
9161static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
9162 Opc = Op.getOpcode();
9163 if (Opc != ISD::OR && Opc != ISD::AND)
9164 return false;
9165 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9166 Op.getOperand(0).hasOneUse() &&
9167 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
9168 Op.getOperand(1).hasOneUse());
9169}
9170
Evan Cheng961d6d42009-02-02 08:19:07 +00009171// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
9172// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00009173static bool isXor1OfSetCC(SDValue Op) {
9174 if (Op.getOpcode() != ISD::XOR)
9175 return false;
9176 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
9177 if (N1C && N1C->getAPIntValue() == 1) {
9178 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9179 Op.getOperand(0).hasOneUse();
9180 }
9181 return false;
9182}
9183
Dan Gohmand858e902010-04-17 15:26:15 +00009184SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009185 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009186 SDValue Chain = Op.getOperand(0);
9187 SDValue Cond = Op.getOperand(1);
9188 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009189 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009190 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009191 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009192
Dan Gohman1a492952009-10-20 16:22:37 +00009193 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009194 // Check for setcc([su]{add,sub,mul}o == 0).
9195 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9196 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9197 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9198 Cond.getOperand(0).getResNo() == 1 &&
9199 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9200 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9201 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9202 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9203 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9204 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9205 Inverted = true;
9206 Cond = Cond.getOperand(0);
9207 } else {
9208 SDValue NewCond = LowerSETCC(Cond, DAG);
9209 if (NewCond.getNode())
9210 Cond = NewCond;
9211 }
Dan Gohman1a492952009-10-20 16:22:37 +00009212 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009213#if 0
9214 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009215 else if (Cond.getOpcode() == X86ISD::ADD ||
9216 Cond.getOpcode() == X86ISD::SUB ||
9217 Cond.getOpcode() == X86ISD::SMUL ||
9218 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009219 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009220#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009221
Evan Chengad9c0a32009-12-15 00:53:42 +00009222 // Look pass (and (setcc_carry (cmp ...)), 1).
9223 if (Cond.getOpcode() == ISD::AND &&
9224 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9225 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009226 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009227 Cond = Cond.getOperand(0);
9228 }
9229
Evan Cheng3f41d662007-10-08 22:16:29 +00009230 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9231 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009232 unsigned CondOpcode = Cond.getOpcode();
9233 if (CondOpcode == X86ISD::SETCC ||
9234 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009235 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009236
Dan Gohman475871a2008-07-27 21:46:04 +00009237 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009238 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009239 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009240 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009241 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009242 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009243 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009244 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009245 default: break;
9246 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009247 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009248 // These can only come from an arithmetic instruction with overflow,
9249 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009250 Cond = Cond.getNode()->getOperand(1);
9251 addTest = false;
9252 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009253 }
Evan Cheng0488db92007-09-25 01:57:46 +00009254 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009255 }
9256 CondOpcode = Cond.getOpcode();
9257 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9258 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9259 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9260 Cond.getOperand(0).getValueType() != MVT::i8)) {
9261 SDValue LHS = Cond.getOperand(0);
9262 SDValue RHS = Cond.getOperand(1);
9263 unsigned X86Opcode;
9264 unsigned X86Cond;
9265 SDVTList VTs;
9266 switch (CondOpcode) {
9267 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9268 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9269 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9270 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9271 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9272 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9273 default: llvm_unreachable("unexpected overflowing operator");
9274 }
9275 if (Inverted)
9276 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9277 if (CondOpcode == ISD::UMULO)
9278 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9279 MVT::i32);
9280 else
9281 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9282
9283 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9284
9285 if (CondOpcode == ISD::UMULO)
9286 Cond = X86Op.getValue(2);
9287 else
9288 Cond = X86Op.getValue(1);
9289
9290 CC = DAG.getConstant(X86Cond, MVT::i8);
9291 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009292 } else {
9293 unsigned CondOpc;
9294 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9295 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009296 if (CondOpc == ISD::OR) {
9297 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9298 // two branches instead of an explicit OR instruction with a
9299 // separate test.
9300 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009301 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009302 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009303 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009304 Chain, Dest, CC, Cmp);
9305 CC = Cond.getOperand(1).getOperand(0);
9306 Cond = Cmp;
9307 addTest = false;
9308 }
9309 } else { // ISD::AND
9310 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9311 // two branches instead of an explicit AND instruction with a
9312 // separate test. However, we only do this if this block doesn't
9313 // have a fall-through edge, because this requires an explicit
9314 // jmp when the condition is false.
9315 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009316 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009317 Op.getNode()->hasOneUse()) {
9318 X86::CondCode CCode =
9319 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9320 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009321 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009322 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009323 // Look for an unconditional branch following this conditional branch.
9324 // We need this because we need to reverse the successors in order
9325 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009326 if (User->getOpcode() == ISD::BR) {
9327 SDValue FalseBB = User->getOperand(1);
9328 SDNode *NewBR =
9329 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009330 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009331 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009332 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009333
Dale Johannesene4d209d2009-02-03 20:21:25 +00009334 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009335 Chain, Dest, CC, Cmp);
9336 X86::CondCode CCode =
9337 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9338 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009340 Cond = Cmp;
9341 addTest = false;
9342 }
9343 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009344 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009345 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9346 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9347 // It should be transformed during dag combiner except when the condition
9348 // is set by a arithmetics with overflow node.
9349 X86::CondCode CCode =
9350 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9351 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009353 Cond = Cond.getOperand(0).getOperand(1);
9354 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009355 } else if (Cond.getOpcode() == ISD::SETCC &&
9356 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9357 // For FCMP_OEQ, we can emit
9358 // two branches instead of an explicit AND instruction with a
9359 // separate test. However, we only do this if this block doesn't
9360 // have a fall-through edge, because this requires an explicit
9361 // jmp when the condition is false.
9362 if (Op.getNode()->hasOneUse()) {
9363 SDNode *User = *Op.getNode()->use_begin();
9364 // Look for an unconditional branch following this conditional branch.
9365 // We need this because we need to reverse the successors in order
9366 // to implement FCMP_OEQ.
9367 if (User->getOpcode() == ISD::BR) {
9368 SDValue FalseBB = User->getOperand(1);
9369 SDNode *NewBR =
9370 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9371 assert(NewBR == User);
9372 (void)NewBR;
9373 Dest = FalseBB;
9374
9375 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9376 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009377 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009378 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9379 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9380 Chain, Dest, CC, Cmp);
9381 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9382 Cond = Cmp;
9383 addTest = false;
9384 }
9385 }
9386 } else if (Cond.getOpcode() == ISD::SETCC &&
9387 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9388 // For FCMP_UNE, we can emit
9389 // two branches instead of an explicit AND instruction with a
9390 // separate test. However, we only do this if this block doesn't
9391 // have a fall-through edge, because this requires an explicit
9392 // jmp when the condition is false.
9393 if (Op.getNode()->hasOneUse()) {
9394 SDNode *User = *Op.getNode()->use_begin();
9395 // Look for an unconditional branch following this conditional branch.
9396 // We need this because we need to reverse the successors in order
9397 // to implement FCMP_UNE.
9398 if (User->getOpcode() == ISD::BR) {
9399 SDValue FalseBB = User->getOperand(1);
9400 SDNode *NewBR =
9401 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9402 assert(NewBR == User);
9403 (void)NewBR;
9404
9405 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9406 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009407 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009408 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9409 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9410 Chain, Dest, CC, Cmp);
9411 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9412 Cond = Cmp;
9413 addTest = false;
9414 Dest = FalseBB;
9415 }
9416 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009417 }
Evan Cheng0488db92007-09-25 01:57:46 +00009418 }
9419
9420 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009421 // Look pass the truncate if the high bits are known zero.
9422 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9423 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009424
9425 // We know the result of AND is compared against zero. Try to match
9426 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009427 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009428 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9429 if (NewSetCC.getNode()) {
9430 CC = NewSetCC.getOperand(0);
9431 Cond = NewSetCC.getOperand(1);
9432 addTest = false;
9433 }
9434 }
9435 }
9436
9437 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009438 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009439 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009440 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009441 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009442 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009443 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009444}
9445
Anton Korobeynikove060b532007-04-17 19:34:00 +00009446
9447// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9448// Calls to _alloca is needed to probe the stack when allocating more than 4k
9449// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9450// that the guard pages used by the OS virtual memory manager are allocated in
9451// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009452SDValue
9453X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009454 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009455 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009456 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009457 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009458 "are being used");
9459 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009460 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009461
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009462 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009463 SDValue Chain = Op.getOperand(0);
9464 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009465 // FIXME: Ensure alignment here
9466
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009467 bool Is64Bit = Subtarget->is64Bit();
9468 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009469
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009470 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009471 MachineFunction &MF = DAG.getMachineFunction();
9472 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009473
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009474 if (Is64Bit) {
9475 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009476 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009477 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009478
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009479 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009480 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009481 if (I->hasNestAttr())
9482 report_fatal_error("Cannot use segmented stacks with functions that "
9483 "have nested arguments.");
9484 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009485
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009486 const TargetRegisterClass *AddrRegClass =
9487 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9488 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9489 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9490 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9491 DAG.getRegister(Vreg, SPTy));
9492 SDValue Ops1[2] = { Value, Chain };
9493 return DAG.getMergeValues(Ops1, 2, dl);
9494 } else {
9495 SDValue Flag;
9496 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009497
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009498 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9499 Flag = Chain.getValue(1);
9500 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009501
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009502 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9503 Flag = Chain.getValue(1);
9504
9505 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9506
9507 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9508 return DAG.getMergeValues(Ops1, 2, dl);
9509 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009510}
9511
Dan Gohmand858e902010-04-17 15:26:15 +00009512SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009513 MachineFunction &MF = DAG.getMachineFunction();
9514 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9515
Dan Gohman69de1932008-02-06 22:27:42 +00009516 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009517 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009518
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009519 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009520 // vastart just stores the address of the VarArgsFrameIndex slot into the
9521 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009522 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9523 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009524 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9525 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009526 }
9527
9528 // __va_list_tag:
9529 // gp_offset (0 - 6 * 8)
9530 // fp_offset (48 - 48 + 8 * 16)
9531 // overflow_arg_area (point to parameters coming in memory).
9532 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009533 SmallVector<SDValue, 8> MemOps;
9534 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009535 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009536 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009537 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9538 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009539 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009540 MemOps.push_back(Store);
9541
9542 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009543 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009544 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009545 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009546 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9547 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009548 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009549 MemOps.push_back(Store);
9550
9551 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009552 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009553 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009554 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9555 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009556 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9557 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009558 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009559 MemOps.push_back(Store);
9560
9561 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009562 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009563 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009564 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9565 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009566 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9567 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009568 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009569 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009570 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009571}
9572
Dan Gohmand858e902010-04-17 15:26:15 +00009573SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009574 assert(Subtarget->is64Bit() &&
9575 "LowerVAARG only handles 64-bit va_arg!");
9576 assert((Subtarget->isTargetLinux() ||
9577 Subtarget->isTargetDarwin()) &&
9578 "Unhandled target in LowerVAARG");
9579 assert(Op.getNode()->getNumOperands() == 4);
9580 SDValue Chain = Op.getOperand(0);
9581 SDValue SrcPtr = Op.getOperand(1);
9582 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9583 unsigned Align = Op.getConstantOperandVal(3);
9584 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009585
Dan Gohman320afb82010-10-12 18:00:49 +00009586 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009587 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +00009588 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +00009589 uint8_t ArgMode;
9590
9591 // Decide which area this value should be read from.
9592 // TODO: Implement the AMD64 ABI in its entirety. This simple
9593 // selection mechanism works only for the basic types.
9594 if (ArgVT == MVT::f80) {
9595 llvm_unreachable("va_arg for f80 not yet implemented");
9596 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9597 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9598 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9599 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9600 } else {
9601 llvm_unreachable("Unhandled argument type in LowerVAARG");
9602 }
9603
9604 if (ArgMode == 2) {
9605 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009606 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009607 !(DAG.getMachineFunction()
Bill Wendling67658342012-10-09 07:45:08 +00009608 .getFunction()->getFnAttributes()
9609 .hasAttribute(Attributes::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009610 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009611 }
9612
9613 // Insert VAARG_64 node into the DAG
9614 // VAARG_64 returns two values: Variable Argument Address, Chain
9615 SmallVector<SDValue, 11> InstOps;
9616 InstOps.push_back(Chain);
9617 InstOps.push_back(SrcPtr);
9618 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9619 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9620 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9621 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9622 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9623 VTs, &InstOps[0], InstOps.size(),
9624 MVT::i64,
9625 MachinePointerInfo(SV),
9626 /*Align=*/0,
9627 /*Volatile=*/false,
9628 /*ReadMem=*/true,
9629 /*WriteMem=*/true);
9630 Chain = VAARG.getValue(1);
9631
9632 // Load the next argument and return it
9633 return DAG.getLoad(ArgVT, dl,
9634 Chain,
9635 VAARG,
9636 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009637 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009638}
9639
Craig Topper55b24052012-09-11 06:15:32 +00009640static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
9641 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00009642 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009643 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009644 SDValue Chain = Op.getOperand(0);
9645 SDValue DstPtr = Op.getOperand(1);
9646 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009647 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9648 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009649 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009650
Chris Lattnere72f2022010-09-21 05:40:29 +00009651 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009652 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009653 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009654 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009655}
9656
Craig Topper80e46362012-01-23 06:16:53 +00009657// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9658// may or may not be a constant. Takes immediate version of shift as input.
9659static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9660 SDValue SrcOp, SDValue ShAmt,
9661 SelectionDAG &DAG) {
9662 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9663
9664 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009665 // Constant may be a TargetConstant. Use a regular constant.
9666 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009667 switch (Opc) {
9668 default: llvm_unreachable("Unknown target vector shift node");
9669 case X86ISD::VSHLI:
9670 case X86ISD::VSRLI:
9671 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009672 return DAG.getNode(Opc, dl, VT, SrcOp,
9673 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009674 }
9675 }
9676
9677 // Change opcode to non-immediate version
9678 switch (Opc) {
9679 default: llvm_unreachable("Unknown target vector shift node");
9680 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9681 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9682 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9683 }
9684
9685 // Need to build a vector containing shift amount
9686 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9687 SDValue ShOps[4];
9688 ShOps[0] = ShAmt;
9689 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +00009690 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +00009691 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009692
9693 // The return type has to be a 128-bit type with the same element
9694 // type as the input type.
9695 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9696 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9697
9698 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009699 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9700}
9701
Craig Topper55b24052012-09-11 06:15:32 +00009702static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009703 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009704 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009705 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009706 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009707 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009708 case Intrinsic::x86_sse_comieq_ss:
9709 case Intrinsic::x86_sse_comilt_ss:
9710 case Intrinsic::x86_sse_comile_ss:
9711 case Intrinsic::x86_sse_comigt_ss:
9712 case Intrinsic::x86_sse_comige_ss:
9713 case Intrinsic::x86_sse_comineq_ss:
9714 case Intrinsic::x86_sse_ucomieq_ss:
9715 case Intrinsic::x86_sse_ucomilt_ss:
9716 case Intrinsic::x86_sse_ucomile_ss:
9717 case Intrinsic::x86_sse_ucomigt_ss:
9718 case Intrinsic::x86_sse_ucomige_ss:
9719 case Intrinsic::x86_sse_ucomineq_ss:
9720 case Intrinsic::x86_sse2_comieq_sd:
9721 case Intrinsic::x86_sse2_comilt_sd:
9722 case Intrinsic::x86_sse2_comile_sd:
9723 case Intrinsic::x86_sse2_comigt_sd:
9724 case Intrinsic::x86_sse2_comige_sd:
9725 case Intrinsic::x86_sse2_comineq_sd:
9726 case Intrinsic::x86_sse2_ucomieq_sd:
9727 case Intrinsic::x86_sse2_ucomilt_sd:
9728 case Intrinsic::x86_sse2_ucomile_sd:
9729 case Intrinsic::x86_sse2_ucomigt_sd:
9730 case Intrinsic::x86_sse2_ucomige_sd:
9731 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +00009732 unsigned Opc;
9733 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +00009734 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009735 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009736 case Intrinsic::x86_sse_comieq_ss:
9737 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009738 Opc = X86ISD::COMI;
9739 CC = ISD::SETEQ;
9740 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009741 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009742 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009743 Opc = X86ISD::COMI;
9744 CC = ISD::SETLT;
9745 break;
9746 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009747 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009748 Opc = X86ISD::COMI;
9749 CC = ISD::SETLE;
9750 break;
9751 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009752 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009753 Opc = X86ISD::COMI;
9754 CC = ISD::SETGT;
9755 break;
9756 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009757 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009758 Opc = X86ISD::COMI;
9759 CC = ISD::SETGE;
9760 break;
9761 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009762 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009763 Opc = X86ISD::COMI;
9764 CC = ISD::SETNE;
9765 break;
9766 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009767 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009768 Opc = X86ISD::UCOMI;
9769 CC = ISD::SETEQ;
9770 break;
9771 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009772 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009773 Opc = X86ISD::UCOMI;
9774 CC = ISD::SETLT;
9775 break;
9776 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009777 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009778 Opc = X86ISD::UCOMI;
9779 CC = ISD::SETLE;
9780 break;
9781 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009782 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009783 Opc = X86ISD::UCOMI;
9784 CC = ISD::SETGT;
9785 break;
9786 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009787 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009788 Opc = X86ISD::UCOMI;
9789 CC = ISD::SETGE;
9790 break;
9791 case Intrinsic::x86_sse_ucomineq_ss:
9792 case Intrinsic::x86_sse2_ucomineq_sd:
9793 Opc = X86ISD::UCOMI;
9794 CC = ISD::SETNE;
9795 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009796 }
Evan Cheng734503b2006-09-11 02:19:56 +00009797
Dan Gohman475871a2008-07-27 21:46:04 +00009798 SDValue LHS = Op.getOperand(1);
9799 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009800 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009801 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9803 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9804 DAG.getConstant(X86CC, MVT::i8), Cond);
9805 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009806 }
Craig Topper6d688152012-08-14 07:43:25 +00009807
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009808 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009809 case Intrinsic::x86_sse2_pmulu_dq:
9810 case Intrinsic::x86_avx2_pmulu_dq:
9811 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9812 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009813
9814 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009815 case Intrinsic::x86_sse3_hadd_ps:
9816 case Intrinsic::x86_sse3_hadd_pd:
9817 case Intrinsic::x86_avx_hadd_ps_256:
9818 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009819 case Intrinsic::x86_sse3_hsub_ps:
9820 case Intrinsic::x86_sse3_hsub_pd:
9821 case Intrinsic::x86_avx_hsub_ps_256:
9822 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +00009823 case Intrinsic::x86_ssse3_phadd_w_128:
9824 case Intrinsic::x86_ssse3_phadd_d_128:
9825 case Intrinsic::x86_avx2_phadd_w:
9826 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +00009827 case Intrinsic::x86_ssse3_phsub_w_128:
9828 case Intrinsic::x86_ssse3_phsub_d_128:
9829 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +00009830 case Intrinsic::x86_avx2_phsub_d: {
9831 unsigned Opcode;
9832 switch (IntNo) {
9833 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9834 case Intrinsic::x86_sse3_hadd_ps:
9835 case Intrinsic::x86_sse3_hadd_pd:
9836 case Intrinsic::x86_avx_hadd_ps_256:
9837 case Intrinsic::x86_avx_hadd_pd_256:
9838 Opcode = X86ISD::FHADD;
9839 break;
9840 case Intrinsic::x86_sse3_hsub_ps:
9841 case Intrinsic::x86_sse3_hsub_pd:
9842 case Intrinsic::x86_avx_hsub_ps_256:
9843 case Intrinsic::x86_avx_hsub_pd_256:
9844 Opcode = X86ISD::FHSUB;
9845 break;
9846 case Intrinsic::x86_ssse3_phadd_w_128:
9847 case Intrinsic::x86_ssse3_phadd_d_128:
9848 case Intrinsic::x86_avx2_phadd_w:
9849 case Intrinsic::x86_avx2_phadd_d:
9850 Opcode = X86ISD::HADD;
9851 break;
9852 case Intrinsic::x86_ssse3_phsub_w_128:
9853 case Intrinsic::x86_ssse3_phsub_d_128:
9854 case Intrinsic::x86_avx2_phsub_w:
9855 case Intrinsic::x86_avx2_phsub_d:
9856 Opcode = X86ISD::HSUB;
9857 break;
9858 }
9859 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +00009860 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009861 }
9862
9863 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +00009864 case Intrinsic::x86_avx2_psllv_d:
9865 case Intrinsic::x86_avx2_psllv_q:
9866 case Intrinsic::x86_avx2_psllv_d_256:
9867 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +00009868 case Intrinsic::x86_avx2_psrlv_d:
9869 case Intrinsic::x86_avx2_psrlv_q:
9870 case Intrinsic::x86_avx2_psrlv_d_256:
9871 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +00009872 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +00009873 case Intrinsic::x86_avx2_psrav_d_256: {
9874 unsigned Opcode;
9875 switch (IntNo) {
9876 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9877 case Intrinsic::x86_avx2_psllv_d:
9878 case Intrinsic::x86_avx2_psllv_q:
9879 case Intrinsic::x86_avx2_psllv_d_256:
9880 case Intrinsic::x86_avx2_psllv_q_256:
9881 Opcode = ISD::SHL;
9882 break;
9883 case Intrinsic::x86_avx2_psrlv_d:
9884 case Intrinsic::x86_avx2_psrlv_q:
9885 case Intrinsic::x86_avx2_psrlv_d_256:
9886 case Intrinsic::x86_avx2_psrlv_q_256:
9887 Opcode = ISD::SRL;
9888 break;
9889 case Intrinsic::x86_avx2_psrav_d:
9890 case Intrinsic::x86_avx2_psrav_d_256:
9891 Opcode = ISD::SRA;
9892 break;
9893 }
9894 return DAG.getNode(Opcode, dl, Op.getValueType(),
9895 Op.getOperand(1), Op.getOperand(2));
9896 }
9897
Craig Topper969ba282012-01-25 06:43:11 +00009898 case Intrinsic::x86_ssse3_pshuf_b_128:
9899 case Intrinsic::x86_avx2_pshuf_b:
9900 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9901 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009902
Craig Topper969ba282012-01-25 06:43:11 +00009903 case Intrinsic::x86_ssse3_psign_b_128:
9904 case Intrinsic::x86_ssse3_psign_w_128:
9905 case Intrinsic::x86_ssse3_psign_d_128:
9906 case Intrinsic::x86_avx2_psign_b:
9907 case Intrinsic::x86_avx2_psign_w:
9908 case Intrinsic::x86_avx2_psign_d:
9909 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9910 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009911
Craig Toppere566cd02012-01-26 07:18:03 +00009912 case Intrinsic::x86_sse41_insertps:
9913 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9914 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +00009915
Craig Toppere566cd02012-01-26 07:18:03 +00009916 case Intrinsic::x86_avx_vperm2f128_ps_256:
9917 case Intrinsic::x86_avx_vperm2f128_pd_256:
9918 case Intrinsic::x86_avx_vperm2f128_si_256:
9919 case Intrinsic::x86_avx2_vperm2i128:
9920 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9921 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +00009922
Craig Topperffa6c402012-04-16 07:13:00 +00009923 case Intrinsic::x86_avx2_permd:
9924 case Intrinsic::x86_avx2_permps:
9925 // Operands intentionally swapped. Mask is last operand to intrinsic,
9926 // but second operand for node/intruction.
9927 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9928 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009929
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009930 // ptest and testp intrinsics. The intrinsic these come from are designed to
9931 // return an integer value, not just an instruction so lower it to the ptest
9932 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009933 case Intrinsic::x86_sse41_ptestz:
9934 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009935 case Intrinsic::x86_sse41_ptestnzc:
9936 case Intrinsic::x86_avx_ptestz_256:
9937 case Intrinsic::x86_avx_ptestc_256:
9938 case Intrinsic::x86_avx_ptestnzc_256:
9939 case Intrinsic::x86_avx_vtestz_ps:
9940 case Intrinsic::x86_avx_vtestc_ps:
9941 case Intrinsic::x86_avx_vtestnzc_ps:
9942 case Intrinsic::x86_avx_vtestz_pd:
9943 case Intrinsic::x86_avx_vtestc_pd:
9944 case Intrinsic::x86_avx_vtestnzc_pd:
9945 case Intrinsic::x86_avx_vtestz_ps_256:
9946 case Intrinsic::x86_avx_vtestc_ps_256:
9947 case Intrinsic::x86_avx_vtestnzc_ps_256:
9948 case Intrinsic::x86_avx_vtestz_pd_256:
9949 case Intrinsic::x86_avx_vtestc_pd_256:
9950 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9951 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +00009952 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +00009953 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009954 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009955 case Intrinsic::x86_avx_vtestz_ps:
9956 case Intrinsic::x86_avx_vtestz_pd:
9957 case Intrinsic::x86_avx_vtestz_ps_256:
9958 case Intrinsic::x86_avx_vtestz_pd_256:
9959 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009960 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009961 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009962 // ZF = 1
9963 X86CC = X86::COND_E;
9964 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009965 case Intrinsic::x86_avx_vtestc_ps:
9966 case Intrinsic::x86_avx_vtestc_pd:
9967 case Intrinsic::x86_avx_vtestc_ps_256:
9968 case Intrinsic::x86_avx_vtestc_pd_256:
9969 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009970 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009971 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009972 // CF = 1
9973 X86CC = X86::COND_B;
9974 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009975 case Intrinsic::x86_avx_vtestnzc_ps:
9976 case Intrinsic::x86_avx_vtestnzc_pd:
9977 case Intrinsic::x86_avx_vtestnzc_ps_256:
9978 case Intrinsic::x86_avx_vtestnzc_pd_256:
9979 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009980 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009981 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009982 // ZF and CF = 0
9983 X86CC = X86::COND_A;
9984 break;
9985 }
Eric Christopherfd179292009-08-27 18:07:15 +00009986
Eric Christopher71c67532009-07-29 00:28:05 +00009987 SDValue LHS = Op.getOperand(1);
9988 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009989 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9990 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9992 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9993 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009994 }
Evan Cheng5759f972008-05-04 09:15:50 +00009995
Craig Topper80e46362012-01-23 06:16:53 +00009996 // SSE/AVX shift intrinsics
9997 case Intrinsic::x86_sse2_psll_w:
9998 case Intrinsic::x86_sse2_psll_d:
9999 case Intrinsic::x86_sse2_psll_q:
10000 case Intrinsic::x86_avx2_psll_w:
10001 case Intrinsic::x86_avx2_psll_d:
10002 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000010003 case Intrinsic::x86_sse2_psrl_w:
10004 case Intrinsic::x86_sse2_psrl_d:
10005 case Intrinsic::x86_sse2_psrl_q:
10006 case Intrinsic::x86_avx2_psrl_w:
10007 case Intrinsic::x86_avx2_psrl_d:
10008 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000010009 case Intrinsic::x86_sse2_psra_w:
10010 case Intrinsic::x86_sse2_psra_d:
10011 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000010012 case Intrinsic::x86_avx2_psra_d: {
10013 unsigned Opcode;
10014 switch (IntNo) {
10015 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10016 case Intrinsic::x86_sse2_psll_w:
10017 case Intrinsic::x86_sse2_psll_d:
10018 case Intrinsic::x86_sse2_psll_q:
10019 case Intrinsic::x86_avx2_psll_w:
10020 case Intrinsic::x86_avx2_psll_d:
10021 case Intrinsic::x86_avx2_psll_q:
10022 Opcode = X86ISD::VSHL;
10023 break;
10024 case Intrinsic::x86_sse2_psrl_w:
10025 case Intrinsic::x86_sse2_psrl_d:
10026 case Intrinsic::x86_sse2_psrl_q:
10027 case Intrinsic::x86_avx2_psrl_w:
10028 case Intrinsic::x86_avx2_psrl_d:
10029 case Intrinsic::x86_avx2_psrl_q:
10030 Opcode = X86ISD::VSRL;
10031 break;
10032 case Intrinsic::x86_sse2_psra_w:
10033 case Intrinsic::x86_sse2_psra_d:
10034 case Intrinsic::x86_avx2_psra_w:
10035 case Intrinsic::x86_avx2_psra_d:
10036 Opcode = X86ISD::VSRA;
10037 break;
10038 }
10039 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010040 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010041 }
10042
10043 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000010044 case Intrinsic::x86_sse2_pslli_w:
10045 case Intrinsic::x86_sse2_pslli_d:
10046 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010047 case Intrinsic::x86_avx2_pslli_w:
10048 case Intrinsic::x86_avx2_pslli_d:
10049 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010050 case Intrinsic::x86_sse2_psrli_w:
10051 case Intrinsic::x86_sse2_psrli_d:
10052 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010053 case Intrinsic::x86_avx2_psrli_w:
10054 case Intrinsic::x86_avx2_psrli_d:
10055 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010056 case Intrinsic::x86_sse2_psrai_w:
10057 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000010058 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000010059 case Intrinsic::x86_avx2_psrai_d: {
10060 unsigned Opcode;
10061 switch (IntNo) {
10062 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10063 case Intrinsic::x86_sse2_pslli_w:
10064 case Intrinsic::x86_sse2_pslli_d:
10065 case Intrinsic::x86_sse2_pslli_q:
10066 case Intrinsic::x86_avx2_pslli_w:
10067 case Intrinsic::x86_avx2_pslli_d:
10068 case Intrinsic::x86_avx2_pslli_q:
10069 Opcode = X86ISD::VSHLI;
10070 break;
10071 case Intrinsic::x86_sse2_psrli_w:
10072 case Intrinsic::x86_sse2_psrli_d:
10073 case Intrinsic::x86_sse2_psrli_q:
10074 case Intrinsic::x86_avx2_psrli_w:
10075 case Intrinsic::x86_avx2_psrli_d:
10076 case Intrinsic::x86_avx2_psrli_q:
10077 Opcode = X86ISD::VSRLI;
10078 break;
10079 case Intrinsic::x86_sse2_psrai_w:
10080 case Intrinsic::x86_sse2_psrai_d:
10081 case Intrinsic::x86_avx2_psrai_w:
10082 case Intrinsic::x86_avx2_psrai_d:
10083 Opcode = X86ISD::VSRAI;
10084 break;
10085 }
10086 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010087 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000010088 }
10089
Craig Topper4feb6472012-08-06 06:22:36 +000010090 case Intrinsic::x86_sse42_pcmpistria128:
10091 case Intrinsic::x86_sse42_pcmpestria128:
10092 case Intrinsic::x86_sse42_pcmpistric128:
10093 case Intrinsic::x86_sse42_pcmpestric128:
10094 case Intrinsic::x86_sse42_pcmpistrio128:
10095 case Intrinsic::x86_sse42_pcmpestrio128:
10096 case Intrinsic::x86_sse42_pcmpistris128:
10097 case Intrinsic::x86_sse42_pcmpestris128:
10098 case Intrinsic::x86_sse42_pcmpistriz128:
10099 case Intrinsic::x86_sse42_pcmpestriz128: {
10100 unsigned Opcode;
10101 unsigned X86CC;
10102 switch (IntNo) {
10103 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10104 case Intrinsic::x86_sse42_pcmpistria128:
10105 Opcode = X86ISD::PCMPISTRI;
10106 X86CC = X86::COND_A;
10107 break;
10108 case Intrinsic::x86_sse42_pcmpestria128:
10109 Opcode = X86ISD::PCMPESTRI;
10110 X86CC = X86::COND_A;
10111 break;
10112 case Intrinsic::x86_sse42_pcmpistric128:
10113 Opcode = X86ISD::PCMPISTRI;
10114 X86CC = X86::COND_B;
10115 break;
10116 case Intrinsic::x86_sse42_pcmpestric128:
10117 Opcode = X86ISD::PCMPESTRI;
10118 X86CC = X86::COND_B;
10119 break;
10120 case Intrinsic::x86_sse42_pcmpistrio128:
10121 Opcode = X86ISD::PCMPISTRI;
10122 X86CC = X86::COND_O;
10123 break;
10124 case Intrinsic::x86_sse42_pcmpestrio128:
10125 Opcode = X86ISD::PCMPESTRI;
10126 X86CC = X86::COND_O;
10127 break;
10128 case Intrinsic::x86_sse42_pcmpistris128:
10129 Opcode = X86ISD::PCMPISTRI;
10130 X86CC = X86::COND_S;
10131 break;
10132 case Intrinsic::x86_sse42_pcmpestris128:
10133 Opcode = X86ISD::PCMPESTRI;
10134 X86CC = X86::COND_S;
10135 break;
10136 case Intrinsic::x86_sse42_pcmpistriz128:
10137 Opcode = X86ISD::PCMPISTRI;
10138 X86CC = X86::COND_E;
10139 break;
10140 case Intrinsic::x86_sse42_pcmpestriz128:
10141 Opcode = X86ISD::PCMPESTRI;
10142 X86CC = X86::COND_E;
10143 break;
10144 }
10145 SmallVector<SDValue, 5> NewOps;
10146 NewOps.append(Op->op_begin()+1, Op->op_end());
10147 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10148 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10149 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10150 DAG.getConstant(X86CC, MVT::i8),
10151 SDValue(PCMP.getNode(), 1));
10152 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
10153 }
Craig Topper6d688152012-08-14 07:43:25 +000010154
Craig Topper4feb6472012-08-06 06:22:36 +000010155 case Intrinsic::x86_sse42_pcmpistri128:
10156 case Intrinsic::x86_sse42_pcmpestri128: {
10157 unsigned Opcode;
10158 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
10159 Opcode = X86ISD::PCMPISTRI;
10160 else
10161 Opcode = X86ISD::PCMPESTRI;
10162
10163 SmallVector<SDValue, 5> NewOps;
10164 NewOps.append(Op->op_begin()+1, Op->op_end());
10165 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10166 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10167 }
Craig Topper0e292372012-08-24 04:03:22 +000010168 case Intrinsic::x86_fma_vfmadd_ps:
10169 case Intrinsic::x86_fma_vfmadd_pd:
10170 case Intrinsic::x86_fma_vfmsub_ps:
10171 case Intrinsic::x86_fma_vfmsub_pd:
10172 case Intrinsic::x86_fma_vfnmadd_ps:
10173 case Intrinsic::x86_fma_vfnmadd_pd:
10174 case Intrinsic::x86_fma_vfnmsub_ps:
10175 case Intrinsic::x86_fma_vfnmsub_pd:
10176 case Intrinsic::x86_fma_vfmaddsub_ps:
10177 case Intrinsic::x86_fma_vfmaddsub_pd:
10178 case Intrinsic::x86_fma_vfmsubadd_ps:
10179 case Intrinsic::x86_fma_vfmsubadd_pd:
10180 case Intrinsic::x86_fma_vfmadd_ps_256:
10181 case Intrinsic::x86_fma_vfmadd_pd_256:
10182 case Intrinsic::x86_fma_vfmsub_ps_256:
10183 case Intrinsic::x86_fma_vfmsub_pd_256:
10184 case Intrinsic::x86_fma_vfnmadd_ps_256:
10185 case Intrinsic::x86_fma_vfnmadd_pd_256:
10186 case Intrinsic::x86_fma_vfnmsub_ps_256:
10187 case Intrinsic::x86_fma_vfnmsub_pd_256:
10188 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10189 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10190 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10191 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000010192 unsigned Opc;
10193 switch (IntNo) {
10194 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10195 case Intrinsic::x86_fma_vfmadd_ps:
10196 case Intrinsic::x86_fma_vfmadd_pd:
10197 case Intrinsic::x86_fma_vfmadd_ps_256:
10198 case Intrinsic::x86_fma_vfmadd_pd_256:
10199 Opc = X86ISD::FMADD;
10200 break;
10201 case Intrinsic::x86_fma_vfmsub_ps:
10202 case Intrinsic::x86_fma_vfmsub_pd:
10203 case Intrinsic::x86_fma_vfmsub_ps_256:
10204 case Intrinsic::x86_fma_vfmsub_pd_256:
10205 Opc = X86ISD::FMSUB;
10206 break;
10207 case Intrinsic::x86_fma_vfnmadd_ps:
10208 case Intrinsic::x86_fma_vfnmadd_pd:
10209 case Intrinsic::x86_fma_vfnmadd_ps_256:
10210 case Intrinsic::x86_fma_vfnmadd_pd_256:
10211 Opc = X86ISD::FNMADD;
10212 break;
10213 case Intrinsic::x86_fma_vfnmsub_ps:
10214 case Intrinsic::x86_fma_vfnmsub_pd:
10215 case Intrinsic::x86_fma_vfnmsub_ps_256:
10216 case Intrinsic::x86_fma_vfnmsub_pd_256:
10217 Opc = X86ISD::FNMSUB;
10218 break;
10219 case Intrinsic::x86_fma_vfmaddsub_ps:
10220 case Intrinsic::x86_fma_vfmaddsub_pd:
10221 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10222 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10223 Opc = X86ISD::FMADDSUB;
10224 break;
10225 case Intrinsic::x86_fma_vfmsubadd_ps:
10226 case Intrinsic::x86_fma_vfmsubadd_pd:
10227 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10228 case Intrinsic::x86_fma_vfmsubadd_pd_256:
10229 Opc = X86ISD::FMSUBADD;
10230 break;
10231 }
10232
10233 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
10234 Op.getOperand(2), Op.getOperand(3));
10235 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000010236 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000010237}
Evan Cheng72261582005-12-20 06:22:03 +000010238
Craig Topper55b24052012-09-11 06:15:32 +000010239static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010240 DebugLoc dl = Op.getDebugLoc();
10241 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10242 switch (IntNo) {
10243 default: return SDValue(); // Don't custom lower most intrinsics.
10244
10245 // RDRAND intrinsics.
10246 case Intrinsic::x86_rdrand_16:
10247 case Intrinsic::x86_rdrand_32:
10248 case Intrinsic::x86_rdrand_64: {
10249 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010250 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
10251 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010252
10253 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
10254 // return the value from Rand, which is always 0, casted to i32.
10255 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
10256 DAG.getConstant(1, Op->getValueType(1)),
10257 DAG.getConstant(X86::COND_B, MVT::i32),
10258 SDValue(Result.getNode(), 1) };
10259 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
10260 DAG.getVTList(Op->getValueType(1), MVT::Glue),
10261 Ops, 4);
10262
10263 // Return { result, isValid, chain }.
10264 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010265 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010266 }
10267 }
10268}
10269
Dan Gohmand858e902010-04-17 15:26:15 +000010270SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
10271 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000010272 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10273 MFI->setReturnAddressIsTaken(true);
10274
Bill Wendling64e87322009-01-16 19:25:27 +000010275 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010276 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +000010277
10278 if (Depth > 0) {
10279 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
10280 SDValue Offset =
10281 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +000010282 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010283 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +000010284 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010285 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010286 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000010287 }
10288
10289 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000010290 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010291 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010292 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010293}
10294
Dan Gohmand858e902010-04-17 15:26:15 +000010295SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000010296 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10297 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000010298
Owen Andersone50ed302009-08-10 22:56:29 +000010299 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010300 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010301 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10302 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010303 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010304 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010305 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10306 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010307 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010308 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010309}
10310
Dan Gohman475871a2008-07-27 21:46:04 +000010311SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010312 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010313 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010314}
10315
Dan Gohmand858e902010-04-17 15:26:15 +000010316SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010317 SDValue Chain = Op.getOperand(0);
10318 SDValue Offset = Op.getOperand(1);
10319 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010320 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010321
Dan Gohmand8816272010-08-11 18:14:00 +000010322 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10323 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10324 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010325 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010326
Dan Gohmand8816272010-08-11 18:14:00 +000010327 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
10328 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010329 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010330 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10331 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010332 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010333
Dale Johannesene4d209d2009-02-03 20:21:25 +000010334 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010335 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010336 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010337}
10338
Craig Topper55b24052012-09-11 06:15:32 +000010339static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000010340 return Op.getOperand(0);
10341}
10342
10343SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10344 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010345 SDValue Root = Op.getOperand(0);
10346 SDValue Trmp = Op.getOperand(1); // trampoline
10347 SDValue FPtr = Op.getOperand(2); // nested function
10348 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010349 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010350
Dan Gohman69de1932008-02-06 22:27:42 +000010351 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000010352 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010353
10354 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010355 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010356
10357 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010358 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10359 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010360
Michael Liao7abf67a2012-10-04 19:50:43 +000010361 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
10362 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000010363
10364 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10365
10366 // Load the pointer to the nested function into R11.
10367 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010368 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010369 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010370 Addr, MachinePointerInfo(TrmpAddr),
10371 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010372
Owen Anderson825b72b2009-08-11 20:47:22 +000010373 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10374 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010375 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10376 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010377 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010378
10379 // Load the 'nest' parameter value into R10.
10380 // R10 is specified in X86CallingConv.td
10381 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010382 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10383 DAG.getConstant(10, MVT::i64));
10384 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010385 Addr, MachinePointerInfo(TrmpAddr, 10),
10386 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010387
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10389 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010390 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10391 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010392 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010393
10394 // Jump to the nested function.
10395 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10397 DAG.getConstant(20, MVT::i64));
10398 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010399 Addr, MachinePointerInfo(TrmpAddr, 20),
10400 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010401
10402 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010403 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10404 DAG.getConstant(22, MVT::i64));
10405 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010406 MachinePointerInfo(TrmpAddr, 22),
10407 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010408
Duncan Sands4a544a72011-09-06 13:37:06 +000010409 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010410 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010411 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010412 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010413 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010414 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010415
10416 switch (CC) {
10417 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010418 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010419 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010420 case CallingConv::X86_StdCall: {
10421 // Pass 'nest' parameter in ECX.
10422 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010423 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010424
10425 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010426 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010427 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010428
Chris Lattner58d74912008-03-12 17:45:29 +000010429 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010430 unsigned InRegCount = 0;
10431 unsigned Idx = 1;
10432
10433 for (FunctionType::param_iterator I = FTy->param_begin(),
10434 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling67658342012-10-09 07:45:08 +000010435 if (Attrs.getParamAttributes(Idx).hasAttribute(Attributes::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010436 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010437 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010438
10439 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010440 report_fatal_error("Nest register in use - reduce number of inreg"
10441 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010442 }
10443 }
10444 break;
10445 }
10446 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010447 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010448 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010449 // Pass 'nest' parameter in EAX.
10450 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010451 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010452 break;
10453 }
10454
Dan Gohman475871a2008-07-27 21:46:04 +000010455 SDValue OutChains[4];
10456 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010457
Owen Anderson825b72b2009-08-11 20:47:22 +000010458 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10459 DAG.getConstant(10, MVT::i32));
10460 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010461
Chris Lattnera62fe662010-02-05 19:20:30 +000010462 // This is storing the opcode for MOV32ri.
10463 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000010464 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000010465 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010466 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010467 Trmp, MachinePointerInfo(TrmpAddr),
10468 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010469
Owen Anderson825b72b2009-08-11 20:47:22 +000010470 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10471 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010472 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10473 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010474 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010475
Chris Lattnera62fe662010-02-05 19:20:30 +000010476 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010477 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10478 DAG.getConstant(5, MVT::i32));
10479 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010480 MachinePointerInfo(TrmpAddr, 5),
10481 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010482
Owen Anderson825b72b2009-08-11 20:47:22 +000010483 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10484 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010485 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10486 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010487 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010488
Duncan Sands4a544a72011-09-06 13:37:06 +000010489 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010490 }
10491}
10492
Dan Gohmand858e902010-04-17 15:26:15 +000010493SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10494 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010495 /*
10496 The rounding mode is in bits 11:10 of FPSR, and has the following
10497 settings:
10498 00 Round to nearest
10499 01 Round to -inf
10500 10 Round to +inf
10501 11 Round to 0
10502
10503 FLT_ROUNDS, on the other hand, expects the following:
10504 -1 Undefined
10505 0 Round to 0
10506 1 Round to nearest
10507 2 Round to +inf
10508 3 Round to -inf
10509
10510 To perform the conversion, we do:
10511 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10512 */
10513
10514 MachineFunction &MF = DAG.getMachineFunction();
10515 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010516 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010517 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010518 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010519 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010520
10521 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010522 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010523 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010524
Michael J. Spencerec38de22010-10-10 22:04:20 +000010525
Chris Lattner2156b792010-09-22 01:11:26 +000010526 MachineMemOperand *MMO =
10527 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10528 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010529
Chris Lattner2156b792010-09-22 01:11:26 +000010530 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10531 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10532 DAG.getVTList(MVT::Other),
10533 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010534
10535 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010536 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010537 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010538
10539 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010540 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010541 DAG.getNode(ISD::SRL, DL, MVT::i16,
10542 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010543 CWD, DAG.getConstant(0x800, MVT::i16)),
10544 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010545 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010546 DAG.getNode(ISD::SRL, DL, MVT::i16,
10547 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 CWD, DAG.getConstant(0x400, MVT::i16)),
10549 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010550
Dan Gohman475871a2008-07-27 21:46:04 +000010551 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010552 DAG.getNode(ISD::AND, DL, MVT::i16,
10553 DAG.getNode(ISD::ADD, DL, MVT::i16,
10554 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010555 DAG.getConstant(1, MVT::i16)),
10556 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010557
10558
Duncan Sands83ec4b62008-06-06 12:08:01 +000010559 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010560 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010561}
10562
Craig Topper55b24052012-09-11 06:15:32 +000010563static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010564 EVT VT = Op.getValueType();
10565 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010566 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010567 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010568
10569 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010570 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010571 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010572 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010573 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010574 }
Evan Cheng18efe262007-12-14 02:13:44 +000010575
Evan Cheng152804e2007-12-14 08:30:15 +000010576 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010577 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010578 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010579
10580 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010581 SDValue Ops[] = {
10582 Op,
10583 DAG.getConstant(NumBits+NumBits-1, OpVT),
10584 DAG.getConstant(X86::COND_E, MVT::i8),
10585 Op.getValue(1)
10586 };
10587 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010588
10589 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010590 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010591
Owen Anderson825b72b2009-08-11 20:47:22 +000010592 if (VT == MVT::i8)
10593 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010594 return Op;
10595}
10596
Craig Topper55b24052012-09-11 06:15:32 +000010597static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000010598 EVT VT = Op.getValueType();
10599 EVT OpVT = VT;
10600 unsigned NumBits = VT.getSizeInBits();
10601 DebugLoc dl = Op.getDebugLoc();
10602
10603 Op = Op.getOperand(0);
10604 if (VT == MVT::i8) {
10605 // Zero extend to i32 since there is not an i8 bsr.
10606 OpVT = MVT::i32;
10607 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10608 }
10609
10610 // Issue a bsr (scan bits in reverse).
10611 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10612 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10613
10614 // And xor with NumBits-1.
10615 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10616
10617 if (VT == MVT::i8)
10618 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10619 return Op;
10620}
10621
Craig Topper55b24052012-09-11 06:15:32 +000010622static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010623 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010624 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010625 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010626 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010627
10628 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010629 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010630 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010631
10632 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010633 SDValue Ops[] = {
10634 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010635 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010636 DAG.getConstant(X86::COND_E, MVT::i8),
10637 Op.getValue(1)
10638 };
Chandler Carruth77821022011-12-24 12:12:34 +000010639 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010640}
10641
Craig Topper13894fa2011-08-24 06:14:18 +000010642// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10643// ones, and then concatenate the result back.
10644static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010645 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010646
Craig Topper7a9a28b2012-08-12 02:23:29 +000010647 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010648 "Unsupported value type for operation");
10649
Craig Topper66ddd152012-04-27 22:54:43 +000010650 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010651 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010652
10653 // Extract the LHS vectors
10654 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010655 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10656 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010657
10658 // Extract the RHS vectors
10659 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010660 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10661 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010662
10663 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10664 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10665
10666 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10667 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10668 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10669}
10670
Craig Topper55b24052012-09-11 06:15:32 +000010671static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010672 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010673 Op.getValueType().isInteger() &&
10674 "Only handle AVX 256-bit vector integer operation");
10675 return Lower256IntArith(Op, DAG);
10676}
10677
Craig Topper55b24052012-09-11 06:15:32 +000010678static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010679 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010680 Op.getValueType().isInteger() &&
10681 "Only handle AVX 256-bit vector integer operation");
10682 return Lower256IntArith(Op, DAG);
10683}
10684
Craig Topper55b24052012-09-11 06:15:32 +000010685static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
10686 SelectionDAG &DAG) {
Craig Topper13894fa2011-08-24 06:14:18 +000010687 EVT VT = Op.getValueType();
10688
10689 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010690 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010691 return Lower256IntArith(Op, DAG);
10692
Craig Topper5b209e82012-02-05 03:14:49 +000010693 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10694 "Only know how to lower V2I64/V4I64 multiply");
10695
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010696 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010697
Craig Topper5b209e82012-02-05 03:14:49 +000010698 // Ahi = psrlqi(a, 32);
10699 // Bhi = psrlqi(b, 32);
10700 //
10701 // AloBlo = pmuludq(a, b);
10702 // AloBhi = pmuludq(a, Bhi);
10703 // AhiBlo = pmuludq(Ahi, b);
10704
10705 // AloBhi = psllqi(AloBhi, 32);
10706 // AhiBlo = psllqi(AhiBlo, 32);
10707 // return AloBlo + AloBhi + AhiBlo;
10708
Craig Topperaaa643c2011-11-09 07:28:55 +000010709 SDValue A = Op.getOperand(0);
10710 SDValue B = Op.getOperand(1);
10711
Craig Topper5b209e82012-02-05 03:14:49 +000010712 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010713
Craig Topper5b209e82012-02-05 03:14:49 +000010714 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10715 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010716
Craig Topper5b209e82012-02-05 03:14:49 +000010717 // Bit cast to 32-bit vectors for MULUDQ
10718 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10719 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10720 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10721 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10722 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010723
Craig Topper5b209e82012-02-05 03:14:49 +000010724 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10725 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10726 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010727
Craig Topper5b209e82012-02-05 03:14:49 +000010728 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10729 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010730
Dale Johannesene4d209d2009-02-03 20:21:25 +000010731 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010732 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010733}
10734
Nadav Rotem43012222011-05-11 08:12:09 +000010735SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10736
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010737 EVT VT = Op.getValueType();
10738 DebugLoc dl = Op.getDebugLoc();
10739 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010740 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010741 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010742
Craig Topper1accb7e2012-01-10 06:54:16 +000010743 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010744 return SDValue();
10745
Nadav Rotem43012222011-05-11 08:12:09 +000010746 // Optimize shl/srl/sra with constant shift amount.
10747 if (isSplatVector(Amt.getNode())) {
10748 SDValue SclrAmt = Amt->getOperand(0);
10749 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10750 uint64_t ShiftAmt = C->getZExtValue();
10751
Craig Toppered2e13d2012-01-22 19:15:14 +000010752 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10753 (Subtarget->hasAVX2() &&
10754 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10755 if (Op.getOpcode() == ISD::SHL)
10756 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10757 DAG.getConstant(ShiftAmt, MVT::i32));
10758 if (Op.getOpcode() == ISD::SRL)
10759 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10760 DAG.getConstant(ShiftAmt, MVT::i32));
10761 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10762 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10763 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010764 }
10765
Craig Toppered2e13d2012-01-22 19:15:14 +000010766 if (VT == MVT::v16i8) {
10767 if (Op.getOpcode() == ISD::SHL) {
10768 // Make a large shift.
10769 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10770 DAG.getConstant(ShiftAmt, MVT::i32));
10771 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10772 // Zero out the rightmost bits.
10773 SmallVector<SDValue, 16> V(16,
10774 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10775 MVT::i8));
10776 return DAG.getNode(ISD::AND, dl, VT, SHL,
10777 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010778 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010779 if (Op.getOpcode() == ISD::SRL) {
10780 // Make a large shift.
10781 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10782 DAG.getConstant(ShiftAmt, MVT::i32));
10783 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10784 // Zero out the leftmost bits.
10785 SmallVector<SDValue, 16> V(16,
10786 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10787 MVT::i8));
10788 return DAG.getNode(ISD::AND, dl, VT, SRL,
10789 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10790 }
10791 if (Op.getOpcode() == ISD::SRA) {
10792 if (ShiftAmt == 7) {
10793 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010794 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010795 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010796 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010797
Craig Toppered2e13d2012-01-22 19:15:14 +000010798 // R s>> a === ((R u>> a) ^ m) - m
10799 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10800 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10801 MVT::i8));
10802 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10803 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10804 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10805 return Res;
10806 }
Craig Topper731dfd02012-04-23 03:42:40 +000010807 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010808 }
Craig Topper46154eb2011-11-11 07:39:23 +000010809
Craig Topper0d86d462011-11-20 00:12:05 +000010810 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10811 if (Op.getOpcode() == ISD::SHL) {
10812 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010813 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10814 DAG.getConstant(ShiftAmt, MVT::i32));
10815 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010816 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010817 SmallVector<SDValue, 32> V(32,
10818 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10819 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010820 return DAG.getNode(ISD::AND, dl, VT, SHL,
10821 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010822 }
Craig Topper0d86d462011-11-20 00:12:05 +000010823 if (Op.getOpcode() == ISD::SRL) {
10824 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010825 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10826 DAG.getConstant(ShiftAmt, MVT::i32));
10827 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010828 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010829 SmallVector<SDValue, 32> V(32,
10830 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10831 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010832 return DAG.getNode(ISD::AND, dl, VT, SRL,
10833 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10834 }
10835 if (Op.getOpcode() == ISD::SRA) {
10836 if (ShiftAmt == 7) {
10837 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010838 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010839 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010840 }
10841
10842 // R s>> a === ((R u>> a) ^ m) - m
10843 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10844 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10845 MVT::i8));
10846 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10847 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10848 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10849 return Res;
10850 }
Craig Topper731dfd02012-04-23 03:42:40 +000010851 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010852 }
Nadav Rotem43012222011-05-11 08:12:09 +000010853 }
10854 }
10855
10856 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010857 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010858 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10859 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010860
Chris Lattner7302d802012-02-06 21:56:39 +000010861 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10862 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010863 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10864 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010865 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010866 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010867
10868 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010869 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010870 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10871 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10872 }
Nadav Rotem43012222011-05-11 08:12:09 +000010873 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010874 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010875
Nate Begeman51409212010-07-28 00:21:48 +000010876 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010877 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10878 DAG.getConstant(5, MVT::i32));
10879 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010880
Lang Hames8b99c1e2011-12-17 01:08:46 +000010881 // Turn 'a' into a mask suitable for VSELECT
10882 SDValue VSelM = DAG.getConstant(0x80, VT);
10883 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010884 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010885
Lang Hames8b99c1e2011-12-17 01:08:46 +000010886 SDValue CM1 = DAG.getConstant(0x0f, VT);
10887 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010888
Lang Hames8b99c1e2011-12-17 01:08:46 +000010889 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10890 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010891 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10892 DAG.getConstant(4, MVT::i32), DAG);
10893 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010894 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10895
Nate Begeman51409212010-07-28 00:21:48 +000010896 // a += a
10897 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010898 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010899 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010900
Lang Hames8b99c1e2011-12-17 01:08:46 +000010901 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10902 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010903 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10904 DAG.getConstant(2, MVT::i32), DAG);
10905 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010906 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10907
Nate Begeman51409212010-07-28 00:21:48 +000010908 // a += a
10909 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010910 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010911 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010912
Lang Hames8b99c1e2011-12-17 01:08:46 +000010913 // return VSELECT(r, r+r, a);
10914 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010915 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010916 return R;
10917 }
Craig Topper46154eb2011-11-11 07:39:23 +000010918
10919 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010920 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010921 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010922 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10923 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10924
10925 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010926 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10927 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010928
10929 // Recreate the shift amount vectors
10930 SDValue Amt1, Amt2;
10931 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10932 // Constant shift amount
10933 SmallVector<SDValue, 4> Amt1Csts;
10934 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010935 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010936 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010937 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010938 Amt2Csts.push_back(Amt->getOperand(i));
10939
10940 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10941 &Amt1Csts[0], NumElems/2);
10942 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10943 &Amt2Csts[0], NumElems/2);
10944 } else {
10945 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010946 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10947 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010948 }
10949
10950 // Issue new vector shifts for the smaller types
10951 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10952 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10953
10954 // Concatenate the result back
10955 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10956 }
10957
Nate Begeman51409212010-07-28 00:21:48 +000010958 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010959}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010960
Craig Topper55b24052012-09-11 06:15:32 +000010961static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000010962 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10963 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010964 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10965 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010966 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010967 SDValue LHS = N->getOperand(0);
10968 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010969 unsigned BaseOp = 0;
10970 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010971 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010972 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010973 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010974 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010975 // A subtract of one will be selected as a INC. Note that INC doesn't
10976 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010977 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10978 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010979 BaseOp = X86ISD::INC;
10980 Cond = X86::COND_O;
10981 break;
10982 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010983 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010984 Cond = X86::COND_O;
10985 break;
10986 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010987 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010988 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010989 break;
10990 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010991 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10992 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010993 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10994 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010995 BaseOp = X86ISD::DEC;
10996 Cond = X86::COND_O;
10997 break;
10998 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010999 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000011000 Cond = X86::COND_O;
11001 break;
11002 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011003 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000011004 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011005 break;
11006 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000011007 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000011008 Cond = X86::COND_O;
11009 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011010 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
11011 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
11012 MVT::i32);
11013 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011014
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011015 SDValue SetCC =
11016 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11017 DAG.getConstant(X86::COND_O, MVT::i32),
11018 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011019
Dan Gohman6e5fda22011-07-22 18:45:15 +000011020 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011021 }
Bill Wendling74c37652008-12-09 22:08:41 +000011022 }
Bill Wendling3fafd932008-11-26 22:37:40 +000011023
Bill Wendling61edeb52008-12-02 01:06:39 +000011024 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011025 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011026 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000011027
Bill Wendling61edeb52008-12-02 01:06:39 +000011028 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011029 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
11030 DAG.getConstant(Cond, MVT::i32),
11031 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000011032
Dan Gohman6e5fda22011-07-22 18:45:15 +000011033 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000011034}
11035
Chad Rosier30450e82011-12-22 22:35:21 +000011036SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
11037 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011038 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000011039 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
11040 EVT VT = Op.getValueType();
11041
Craig Toppered2e13d2012-01-22 19:15:14 +000011042 if (!Subtarget->hasSSE2() || !VT.isVector())
11043 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011044
Craig Toppered2e13d2012-01-22 19:15:14 +000011045 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
11046 ExtraVT.getScalarType().getSizeInBits();
11047 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
11048
11049 switch (VT.getSimpleVT().SimpleTy) {
11050 default: return SDValue();
11051 case MVT::v8i32:
11052 case MVT::v16i16:
11053 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011054 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000011055 if (!Subtarget->hasAVX2()) {
11056 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000011057 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000011058
Craig Toppered2e13d2012-01-22 19:15:14 +000011059 // Extract the LHS vectors
11060 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011061 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11062 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000011063
Craig Toppered2e13d2012-01-22 19:15:14 +000011064 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11065 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000011066
Craig Toppered2e13d2012-01-22 19:15:14 +000011067 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000011068 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000011069 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
11070 ExtraNumElems/2);
11071 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000011072
Craig Toppered2e13d2012-01-22 19:15:14 +000011073 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
11074 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000011075
Dmitri Gribenko2de05722012-09-10 21:26:47 +000011076 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011077 }
11078 // fall through
11079 case MVT::v4i32:
11080 case MVT::v8i16: {
11081 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
11082 Op.getOperand(0), ShAmt, DAG);
11083 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011084 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011085 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011086}
11087
11088
Craig Topper55b24052012-09-11 06:15:32 +000011089static SDValue LowerMEMBARRIER(SDValue Op, const X86Subtarget *Subtarget,
11090 SelectionDAG &DAG) {
Eric Christopher9a9d2752010-07-22 02:48:34 +000011091 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011092
Eric Christopher77ed1352011-07-08 00:04:56 +000011093 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
11094 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011095 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000011096 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000011097 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000011098 SDValue Ops[] = {
11099 DAG.getRegister(X86::ESP, MVT::i32), // Base
11100 DAG.getTargetConstant(1, MVT::i8), // Scale
11101 DAG.getRegister(0, MVT::i32), // Index
11102 DAG.getTargetConstant(0, MVT::i32), // Disp
11103 DAG.getRegister(0, MVT::i32), // Segment.
11104 Zero,
11105 Chain
11106 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000011107 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000011108 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11109 array_lengthof(Ops));
11110 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000011111 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011112
Eric Christopher9a9d2752010-07-22 02:48:34 +000011113 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000011114 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000011115 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011116
Chris Lattner132929a2010-08-14 17:26:09 +000011117 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11118 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
11119 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
11120 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011121
Chris Lattner132929a2010-08-14 17:26:09 +000011122 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
11123 if (!Op1 && !Op2 && !Op3 && Op4)
11124 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011125
Chris Lattner132929a2010-08-14 17:26:09 +000011126 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
11127 if (Op1 && !Op2 && !Op3 && !Op4)
11128 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011129
11130 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000011131 // (MFENCE)>;
11132 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000011133}
11134
Craig Topper55b24052012-09-11 06:15:32 +000011135static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
11136 SelectionDAG &DAG) {
Eli Friedman14648462011-07-27 22:21:52 +000011137 DebugLoc dl = Op.getDebugLoc();
11138 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
11139 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
11140 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
11141 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
11142
11143 // The only fence that needs an instruction is a sequentially-consistent
11144 // cross-thread fence.
11145 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
11146 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
11147 // no-sse2). There isn't any reason to disable it if the target processor
11148 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011149 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000011150 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
11151
11152 SDValue Chain = Op.getOperand(0);
11153 SDValue Zero = DAG.getConstant(0, MVT::i32);
11154 SDValue Ops[] = {
11155 DAG.getRegister(X86::ESP, MVT::i32), // Base
11156 DAG.getTargetConstant(1, MVT::i8), // Scale
11157 DAG.getRegister(0, MVT::i32), // Index
11158 DAG.getTargetConstant(0, MVT::i32), // Disp
11159 DAG.getRegister(0, MVT::i32), // Segment.
11160 Zero,
11161 Chain
11162 };
11163 SDNode *Res =
11164 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11165 array_lengthof(Ops));
11166 return SDValue(Res, 0);
11167 }
11168
11169 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
11170 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
11171}
11172
11173
Craig Topper55b24052012-09-11 06:15:32 +000011174static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
11175 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011176 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011177 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000011178 unsigned Reg = 0;
11179 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000011180 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000011181 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011182 case MVT::i8: Reg = X86::AL; size = 1; break;
11183 case MVT::i16: Reg = X86::AX; size = 2; break;
11184 case MVT::i32: Reg = X86::EAX; size = 4; break;
11185 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000011186 assert(Subtarget->is64Bit() && "Node not type legal!");
11187 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000011188 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000011189 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011190 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000011191 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000011192 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011193 Op.getOperand(1),
11194 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000011195 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011196 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011197 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011198 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
11199 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
11200 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000011201 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011202 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000011203 return cpOut;
11204}
11205
Craig Topper55b24052012-09-11 06:15:32 +000011206static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
11207 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000011208 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011209 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011210 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011211 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011212 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011213 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
11214 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000011215 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000011216 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
11217 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000011218 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000011219 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000011220 rdx.getValue(1)
11221 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000011222 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011223}
11224
Craig Topper55b24052012-09-11 06:15:32 +000011225SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000011226 EVT SrcVT = Op.getOperand(0).getValueType();
11227 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000011228 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000011229 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011230 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000011231 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011232 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000011233 // i64 <=> MMX conversions are Legal.
11234 if (SrcVT==MVT::i64 && DstVT.isVector())
11235 return Op;
11236 if (DstVT==MVT::i64 && SrcVT.isVector())
11237 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000011238 // MMX <=> MMX conversions are Legal.
11239 if (SrcVT.isVector() && DstVT.isVector())
11240 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000011241 // All other conversions need to be expanded.
11242 return SDValue();
11243}
Chris Lattner5b856542010-12-20 00:59:46 +000011244
Craig Topper55b24052012-09-11 06:15:32 +000011245static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011246 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011247 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011248 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011249 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000011250 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000011251 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011252 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011253 Node->getOperand(0),
11254 Node->getOperand(1), negOp,
11255 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000011256 cast<AtomicSDNode>(Node)->getAlignment(),
11257 cast<AtomicSDNode>(Node)->getOrdering(),
11258 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000011259}
11260
Eli Friedman327236c2011-08-24 20:50:09 +000011261static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
11262 SDNode *Node = Op.getNode();
11263 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011264 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000011265
11266 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011267 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
11268 // FIXME: On 32-bit, store -> fist or movq would be more efficient
11269 // (The only way to get a 16-byte store is cmpxchg16b)
11270 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
11271 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
11272 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000011273 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
11274 cast<AtomicSDNode>(Node)->getMemoryVT(),
11275 Node->getOperand(0),
11276 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011277 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000011278 cast<AtomicSDNode>(Node)->getOrdering(),
11279 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000011280 return Swap.getValue(1);
11281 }
11282 // Other atomic stores have a simple pattern.
11283 return Op;
11284}
11285
Chris Lattner5b856542010-12-20 00:59:46 +000011286static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
11287 EVT VT = Op.getNode()->getValueType(0);
11288
11289 // Let legalize expand this if it isn't a legal type yet.
11290 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
11291 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011292
Chris Lattner5b856542010-12-20 00:59:46 +000011293 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011294
Chris Lattner5b856542010-12-20 00:59:46 +000011295 unsigned Opc;
11296 bool ExtraOp = false;
11297 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000011298 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011299 case ISD::ADDC: Opc = X86ISD::ADD; break;
11300 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11301 case ISD::SUBC: Opc = X86ISD::SUB; break;
11302 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11303 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011304
Chris Lattner5b856542010-12-20 00:59:46 +000011305 if (!ExtraOp)
11306 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11307 Op.getOperand(1));
11308 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11309 Op.getOperand(1), Op.getOperand(2));
11310}
11311
Evan Cheng0db9fe62006-04-25 20:13:52 +000011312/// LowerOperation - Provide custom lowering hooks for some operations.
11313///
Dan Gohmand858e902010-04-17 15:26:15 +000011314SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011315 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011316 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011317 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011318 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, Subtarget, DAG);
11319 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
11320 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011321 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011322 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011323 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011324 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011325 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11326 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11327 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011328 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
11329 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011330 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11331 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11332 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011333 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011334 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011335 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011336 case ISD::SHL_PARTS:
11337 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011338 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011339 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011340 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011341 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011342 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Michael Liao9d796db2012-10-10 16:32:15 +000011343 case ISD::FP_EXTEND: return lowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011344 case ISD::FABS: return LowerFABS(Op, DAG);
11345 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011346 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011347 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011348 case ISD::SETCC: return LowerSETCC(Op, DAG);
11349 case ISD::SELECT: return LowerSELECT(Op, DAG);
11350 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011351 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011352 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011353 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011354 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011355 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011356 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011357 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11358 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011359 case ISD::FRAME_TO_ARGS_OFFSET:
11360 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011361 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011362 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011363 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11364 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011365 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011366 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011367 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011368 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011369 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011370 case ISD::SRA:
11371 case ISD::SRL:
11372 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011373 case ISD::SADDO:
11374 case ISD::UADDO:
11375 case ISD::SSUBO:
11376 case ISD::USUBO:
11377 case ISD::SMULO:
11378 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011379 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011380 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011381 case ISD::ADDC:
11382 case ISD::ADDE:
11383 case ISD::SUBC:
11384 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011385 case ISD::ADD: return LowerADD(Op, DAG);
11386 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011387 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011388}
11389
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011390static void ReplaceATOMIC_LOAD(SDNode *Node,
11391 SmallVectorImpl<SDValue> &Results,
11392 SelectionDAG &DAG) {
11393 DebugLoc dl = Node->getDebugLoc();
11394 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11395
11396 // Convert wide load -> cmpxchg8b/cmpxchg16b
11397 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11398 // (The only way to get a 16-byte load is cmpxchg16b)
11399 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011400 SDValue Zero = DAG.getConstant(0, VT);
11401 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011402 Node->getOperand(0),
11403 Node->getOperand(1), Zero, Zero,
11404 cast<AtomicSDNode>(Node)->getMemOperand(),
11405 cast<AtomicSDNode>(Node)->getOrdering(),
11406 cast<AtomicSDNode>(Node)->getSynchScope());
11407 Results.push_back(Swap.getValue(0));
11408 Results.push_back(Swap.getValue(1));
11409}
11410
Craig Topperc0878702012-08-17 06:55:11 +000011411static void
Duncan Sands1607f052008-12-01 11:39:25 +000011412ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000011413 SelectionDAG &DAG, unsigned NewOp) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011414 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011415 assert (Node->getValueType(0) == MVT::i64 &&
11416 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011417
11418 SDValue Chain = Node->getOperand(0);
11419 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011420 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011421 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011422 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011423 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011424 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011425 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011426 SDValue Result =
11427 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11428 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011429 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011430 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011431 Results.push_back(Result.getValue(2));
11432}
11433
Duncan Sands126d9072008-07-04 11:47:58 +000011434/// ReplaceNodeResults - Replace a node with an illegal result type
11435/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011436void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11437 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011438 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011439 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011440 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011441 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011442 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011443 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011444 case ISD::ADDC:
11445 case ISD::ADDE:
11446 case ISD::SUBC:
11447 case ISD::SUBE:
11448 // We don't want to expand or promote these.
11449 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011450 case ISD::FP_TO_SINT:
11451 case ISD::FP_TO_UINT: {
11452 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11453
11454 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11455 return;
11456
Eli Friedman948e95a2009-05-23 09:59:16 +000011457 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011458 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011459 SDValue FIST = Vals.first, StackSlot = Vals.second;
11460 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011461 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011462 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011463 if (StackSlot.getNode() != 0)
11464 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11465 MachinePointerInfo(),
11466 false, false, false, 0));
11467 else
11468 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011469 }
11470 return;
11471 }
Michael Liao44c2d612012-10-10 16:53:28 +000011472 case ISD::FP_ROUND: {
11473 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
11474 Results.push_back(V);
11475 return;
11476 }
Duncan Sands1607f052008-12-01 11:39:25 +000011477 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011478 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011479 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011480 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011481 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011482 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011483 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011484 eax.getValue(2));
11485 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11486 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011487 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011488 Results.push_back(edx.getValue(1));
11489 return;
11490 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011491 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011492 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011493 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011494 bool Regs64bit = T == MVT::i128;
11495 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011496 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011497 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11498 DAG.getConstant(0, HalfT));
11499 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11500 DAG.getConstant(1, HalfT));
11501 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11502 Regs64bit ? X86::RAX : X86::EAX,
11503 cpInL, SDValue());
11504 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11505 Regs64bit ? X86::RDX : X86::EDX,
11506 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011507 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011508 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11509 DAG.getConstant(0, HalfT));
11510 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11511 DAG.getConstant(1, HalfT));
11512 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11513 Regs64bit ? X86::RBX : X86::EBX,
11514 swapInL, cpInH.getValue(1));
11515 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011516 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011517 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011518 SDValue Ops[] = { swapInH.getValue(0),
11519 N->getOperand(1),
11520 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011521 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011522 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011523 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11524 X86ISD::LCMPXCHG8_DAG;
11525 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011526 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011527 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11528 Regs64bit ? X86::RAX : X86::EAX,
11529 HalfT, Result.getValue(1));
11530 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11531 Regs64bit ? X86::RDX : X86::EDX,
11532 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011533 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011534 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011535 Results.push_back(cpOutH.getValue(1));
11536 return;
11537 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011538 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011539 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011540 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011541 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011542 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011543 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000011544 case ISD::ATOMIC_LOAD_MAX:
11545 case ISD::ATOMIC_LOAD_MIN:
11546 case ISD::ATOMIC_LOAD_UMAX:
11547 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000011548 case ISD::ATOMIC_SWAP: {
11549 unsigned Opc;
11550 switch (N->getOpcode()) {
11551 default: llvm_unreachable("Unexpected opcode");
11552 case ISD::ATOMIC_LOAD_ADD:
11553 Opc = X86ISD::ATOMADD64_DAG;
11554 break;
11555 case ISD::ATOMIC_LOAD_AND:
11556 Opc = X86ISD::ATOMAND64_DAG;
11557 break;
11558 case ISD::ATOMIC_LOAD_NAND:
11559 Opc = X86ISD::ATOMNAND64_DAG;
11560 break;
11561 case ISD::ATOMIC_LOAD_OR:
11562 Opc = X86ISD::ATOMOR64_DAG;
11563 break;
11564 case ISD::ATOMIC_LOAD_SUB:
11565 Opc = X86ISD::ATOMSUB64_DAG;
11566 break;
11567 case ISD::ATOMIC_LOAD_XOR:
11568 Opc = X86ISD::ATOMXOR64_DAG;
11569 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000011570 case ISD::ATOMIC_LOAD_MAX:
11571 Opc = X86ISD::ATOMMAX64_DAG;
11572 break;
11573 case ISD::ATOMIC_LOAD_MIN:
11574 Opc = X86ISD::ATOMMIN64_DAG;
11575 break;
11576 case ISD::ATOMIC_LOAD_UMAX:
11577 Opc = X86ISD::ATOMUMAX64_DAG;
11578 break;
11579 case ISD::ATOMIC_LOAD_UMIN:
11580 Opc = X86ISD::ATOMUMIN64_DAG;
11581 break;
Craig Topperc0878702012-08-17 06:55:11 +000011582 case ISD::ATOMIC_SWAP:
11583 Opc = X86ISD::ATOMSWAP64_DAG;
11584 break;
11585 }
11586 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000011587 return;
Craig Topperc0878702012-08-17 06:55:11 +000011588 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011589 case ISD::ATOMIC_LOAD:
11590 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011591 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011592}
11593
Evan Cheng72261582005-12-20 06:22:03 +000011594const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11595 switch (Opcode) {
11596 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011597 case X86ISD::BSF: return "X86ISD::BSF";
11598 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011599 case X86ISD::SHLD: return "X86ISD::SHLD";
11600 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011601 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011602 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011603 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011604 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011605 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011606 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011607 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11608 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11609 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011610 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011611 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011612 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011613 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011614 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011615 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011616 case X86ISD::COMI: return "X86ISD::COMI";
11617 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011618 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011619 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011620 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11621 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011622 case X86ISD::CMOV: return "X86ISD::CMOV";
11623 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011624 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011625 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11626 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011627 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011628 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011629 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011630 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011631 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011632 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11633 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011634 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011635 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011636 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011637 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011638 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011639 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11640 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11641 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011642 case X86ISD::HADD: return "X86ISD::HADD";
11643 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011644 case X86ISD::FHADD: return "X86ISD::FHADD";
11645 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011646 case X86ISD::FMAX: return "X86ISD::FMAX";
11647 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000011648 case X86ISD::FMAXC: return "X86ISD::FMAXC";
11649 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000011650 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11651 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011652 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011653 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011654 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011655 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011656 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011657 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011658 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011659 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11660 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011661 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11662 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11663 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11664 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11665 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11666 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011667 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000011668 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000011669 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liao7091b242012-08-14 21:24:47 +000011670 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000011671 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000011672 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11673 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011674 case X86ISD::VSHL: return "X86ISD::VSHL";
11675 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011676 case X86ISD::VSRA: return "X86ISD::VSRA";
11677 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11678 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11679 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011680 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011681 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11682 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011683 case X86ISD::ADD: return "X86ISD::ADD";
11684 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011685 case X86ISD::ADC: return "X86ISD::ADC";
11686 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011687 case X86ISD::SMUL: return "X86ISD::SMUL";
11688 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011689 case X86ISD::INC: return "X86ISD::INC";
11690 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011691 case X86ISD::OR: return "X86ISD::OR";
11692 case X86ISD::XOR: return "X86ISD::XOR";
11693 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011694 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011695 case X86ISD::BLSI: return "X86ISD::BLSI";
11696 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11697 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011698 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011699 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011700 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011701 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11702 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11703 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011704 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011705 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011706 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011707 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011708 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011709 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11710 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011711 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11712 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11713 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011714 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11715 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011716 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11717 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011718 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011719 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011720 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011721 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11722 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011723 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011724 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011725 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011726 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011727 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011728 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011729 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011730 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011731 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011732 case X86ISD::FMADD: return "X86ISD::FMADD";
11733 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11734 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11735 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11736 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11737 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011738 }
11739}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011740
Chris Lattnerc9addb72007-03-30 23:15:24 +000011741// isLegalAddressingMode - Return true if the addressing mode represented
11742// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011743bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011744 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011745 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011746 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011747 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011748
Chris Lattnerc9addb72007-03-30 23:15:24 +000011749 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011750 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011751 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011752
Chris Lattnerc9addb72007-03-30 23:15:24 +000011753 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011754 unsigned GVFlags =
11755 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011756
Chris Lattnerdfed4132009-07-10 07:38:24 +000011757 // If a reference to this global requires an extra load, we can't fold it.
11758 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011759 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011760
Chris Lattnerdfed4132009-07-10 07:38:24 +000011761 // If BaseGV requires a register for the PIC base, we cannot also have a
11762 // BaseReg specified.
11763 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011764 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011765
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011766 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011767 if ((M != CodeModel::Small || R != Reloc::Static) &&
11768 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011769 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011770 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011771
Chris Lattnerc9addb72007-03-30 23:15:24 +000011772 switch (AM.Scale) {
11773 case 0:
11774 case 1:
11775 case 2:
11776 case 4:
11777 case 8:
11778 // These scales always work.
11779 break;
11780 case 3:
11781 case 5:
11782 case 9:
11783 // These scales are formed with basereg+scalereg. Only accept if there is
11784 // no basereg yet.
11785 if (AM.HasBaseReg)
11786 return false;
11787 break;
11788 default: // Other stuff never works.
11789 return false;
11790 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011791
Chris Lattnerc9addb72007-03-30 23:15:24 +000011792 return true;
11793}
11794
11795
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011796bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011797 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011798 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011799 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11800 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011801 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011802 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011803 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011804}
11805
Evan Cheng70e10d32012-07-17 06:53:39 +000011806bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11807 return Imm == (int32_t)Imm;
11808}
11809
11810bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011811 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011812 return Imm == (int32_t)Imm;
11813}
11814
Owen Andersone50ed302009-08-10 22:56:29 +000011815bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011816 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011817 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011818 unsigned NumBits1 = VT1.getSizeInBits();
11819 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011820 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011821 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011822 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011823}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011824
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011825bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011826 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011827 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011828}
11829
Owen Andersone50ed302009-08-10 22:56:29 +000011830bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011831 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011832 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011833}
11834
Owen Andersone50ed302009-08-10 22:56:29 +000011835bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011836 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011837 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011838}
11839
Evan Cheng60c07e12006-07-05 22:17:51 +000011840/// isShuffleMaskLegal - Targets can use this to indicate that they only
11841/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11842/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11843/// are assumed to be legal.
11844bool
Eric Christopherfd179292009-08-27 18:07:15 +000011845X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011846 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011847 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011848 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011849 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011850
Nate Begemana09008b2009-10-19 02:17:23 +000011851 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011852 return (VT.getVectorNumElements() == 2 ||
11853 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11854 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011855 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011856 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011857 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11858 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011859 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011860 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11861 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011862 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11863 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011864}
11865
Dan Gohman7d8143f2008-04-09 20:09:42 +000011866bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011867X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011868 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011869 unsigned NumElts = VT.getVectorNumElements();
11870 // FIXME: This collection of masks seems suspect.
11871 if (NumElts == 2)
11872 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000011873 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000011874 return (isMOVLMask(Mask, VT) ||
11875 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011876 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11877 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011878 }
11879 return false;
11880}
11881
11882//===----------------------------------------------------------------------===//
11883// X86 Scheduler Hooks
11884//===----------------------------------------------------------------------===//
11885
Mon P Wang63307c32008-05-05 19:05:59 +000011886// private utility function
Scott Michelfdc40a02009-02-17 22:15:04 +000011887
Michael Liaob118a072012-09-20 03:06:15 +000011888// Get CMPXCHG opcode for the specified data type.
11889static unsigned getCmpXChgOpcode(EVT VT) {
11890 switch (VT.getSimpleVT().SimpleTy) {
11891 case MVT::i8: return X86::LCMPXCHG8;
11892 case MVT::i16: return X86::LCMPXCHG16;
11893 case MVT::i32: return X86::LCMPXCHG32;
11894 case MVT::i64: return X86::LCMPXCHG64;
11895 default:
11896 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000011897 }
Michael Liaob118a072012-09-20 03:06:15 +000011898 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000011899}
11900
Michael Liaob118a072012-09-20 03:06:15 +000011901// Get LOAD opcode for the specified data type.
11902static unsigned getLoadOpcode(EVT VT) {
11903 switch (VT.getSimpleVT().SimpleTy) {
11904 case MVT::i8: return X86::MOV8rm;
11905 case MVT::i16: return X86::MOV16rm;
11906 case MVT::i32: return X86::MOV32rm;
11907 case MVT::i64: return X86::MOV64rm;
11908 default:
11909 break;
11910 }
11911 llvm_unreachable("Invalid operand size!");
11912}
11913
11914// Get opcode of the non-atomic one from the specified atomic instruction.
11915static unsigned getNonAtomicOpcode(unsigned Opc) {
11916 switch (Opc) {
11917 case X86::ATOMAND8: return X86::AND8rr;
11918 case X86::ATOMAND16: return X86::AND16rr;
11919 case X86::ATOMAND32: return X86::AND32rr;
11920 case X86::ATOMAND64: return X86::AND64rr;
11921 case X86::ATOMOR8: return X86::OR8rr;
11922 case X86::ATOMOR16: return X86::OR16rr;
11923 case X86::ATOMOR32: return X86::OR32rr;
11924 case X86::ATOMOR64: return X86::OR64rr;
11925 case X86::ATOMXOR8: return X86::XOR8rr;
11926 case X86::ATOMXOR16: return X86::XOR16rr;
11927 case X86::ATOMXOR32: return X86::XOR32rr;
11928 case X86::ATOMXOR64: return X86::XOR64rr;
11929 }
11930 llvm_unreachable("Unhandled atomic-load-op opcode!");
11931}
11932
11933// Get opcode of the non-atomic one from the specified atomic instruction with
11934// extra opcode.
11935static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
11936 unsigned &ExtraOpc) {
11937 switch (Opc) {
11938 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
11939 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
11940 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
11941 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000011942 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000011943 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
11944 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
11945 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000011946 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000011947 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
11948 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
11949 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000011950 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000011951 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
11952 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
11953 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000011954 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000011955 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
11956 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
11957 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
11958 }
11959 llvm_unreachable("Unhandled atomic-load-op opcode!");
11960}
11961
11962// Get opcode of the non-atomic one from the specified atomic instruction for
11963// 64-bit data type on 32-bit target.
11964static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
11965 switch (Opc) {
11966 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
11967 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
11968 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
11969 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
11970 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
11971 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000011972 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
11973 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
11974 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
11975 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000011976 }
11977 llvm_unreachable("Unhandled atomic-load-op opcode!");
11978}
11979
11980// Get opcode of the non-atomic one from the specified atomic instruction for
11981// 64-bit data type on 32-bit target with extra opcode.
11982static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
11983 unsigned &HiOpc,
11984 unsigned &ExtraOpc) {
11985 switch (Opc) {
11986 case X86::ATOMNAND6432:
11987 ExtraOpc = X86::NOT32r;
11988 HiOpc = X86::AND32rr;
11989 return X86::AND32rr;
11990 }
11991 llvm_unreachable("Unhandled atomic-load-op opcode!");
11992}
11993
11994// Get pseudo CMOV opcode from the specified data type.
11995static unsigned getPseudoCMOVOpc(EVT VT) {
11996 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000011997 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000011998 case MVT::i16: return X86::CMOV_GR16;
11999 case MVT::i32: return X86::CMOV_GR32;
12000 default:
12001 break;
12002 }
12003 llvm_unreachable("Unknown CMOV opcode!");
12004}
12005
12006// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
12007// They will be translated into a spin-loop or compare-exchange loop from
12008//
12009// ...
12010// dst = atomic-fetch-op MI.addr, MI.val
12011// ...
12012//
12013// to
12014//
12015// ...
12016// EAX = LOAD MI.addr
12017// loop:
12018// t1 = OP MI.val, EAX
12019// LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12020// JNE loop
12021// sink:
12022// dst = EAX
12023// ...
Mon P Wang63307c32008-05-05 19:05:59 +000012024MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000012025X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
12026 MachineBasicBlock *MBB) const {
12027 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12028 DebugLoc DL = MI->getDebugLoc();
12029
12030 MachineFunction *MF = MBB->getParent();
12031 MachineRegisterInfo &MRI = MF->getRegInfo();
12032
12033 const BasicBlock *BB = MBB->getBasicBlock();
12034 MachineFunction::iterator I = MBB;
12035 ++I;
12036
12037 assert(MI->getNumOperands() <= X86::AddrNumOperands + 2 &&
12038 "Unexpected number of operands");
12039
12040 assert(MI->hasOneMemOperand() &&
12041 "Expected atomic-load-op to have one memoperand");
12042
12043 // Memory Reference
12044 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12045 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12046
12047 unsigned DstReg, SrcReg;
12048 unsigned MemOpndSlot;
12049
12050 unsigned CurOp = 0;
12051
12052 DstReg = MI->getOperand(CurOp++).getReg();
12053 MemOpndSlot = CurOp;
12054 CurOp += X86::AddrNumOperands;
12055 SrcReg = MI->getOperand(CurOp++).getReg();
12056
12057 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000012058 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaob118a072012-09-20 03:06:15 +000012059 unsigned AccPhyReg = getX86SubSuperRegister(X86::EAX, VT);
12060
12061 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
12062 unsigned LOADOpc = getLoadOpcode(VT);
12063
12064 // For the atomic load-arith operator, we generate
12065 //
12066 // thisMBB:
12067 // EAX = LOAD [MI.addr]
12068 // mainMBB:
12069 // t1 = OP MI.val, EAX
12070 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12071 // JNE mainMBB
12072 // sinkMBB:
12073
12074 MachineBasicBlock *thisMBB = MBB;
12075 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12076 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12077 MF->insert(I, mainMBB);
12078 MF->insert(I, sinkMBB);
12079
12080 MachineInstrBuilder MIB;
12081
12082 // Transfer the remainder of BB and its successor edges to sinkMBB.
12083 sinkMBB->splice(sinkMBB->begin(), MBB,
12084 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12085 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12086
12087 // thisMBB:
12088 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), AccPhyReg);
12089 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12090 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12091 MIB.setMemRefs(MMOBegin, MMOEnd);
12092
12093 thisMBB->addSuccessor(mainMBB);
12094
12095 // mainMBB:
12096 MachineBasicBlock *origMainMBB = mainMBB;
12097 mainMBB->addLiveIn(AccPhyReg);
12098
12099 // Copy AccPhyReg as it is used more than once.
12100 unsigned AccReg = MRI.createVirtualRegister(RC);
12101 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccReg)
12102 .addReg(AccPhyReg);
12103
12104 unsigned t1 = MRI.createVirtualRegister(RC);
12105 unsigned Opc = MI->getOpcode();
12106 switch (Opc) {
12107 default:
12108 llvm_unreachable("Unhandled atomic-load-op opcode!");
12109 case X86::ATOMAND8:
12110 case X86::ATOMAND16:
12111 case X86::ATOMAND32:
12112 case X86::ATOMAND64:
12113 case X86::ATOMOR8:
12114 case X86::ATOMOR16:
12115 case X86::ATOMOR32:
12116 case X86::ATOMOR64:
12117 case X86::ATOMXOR8:
12118 case X86::ATOMXOR16:
12119 case X86::ATOMXOR32:
12120 case X86::ATOMXOR64: {
12121 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
12122 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t1).addReg(SrcReg)
12123 .addReg(AccReg);
12124 break;
12125 }
12126 case X86::ATOMNAND8:
12127 case X86::ATOMNAND16:
12128 case X86::ATOMNAND32:
12129 case X86::ATOMNAND64: {
12130 unsigned t2 = MRI.createVirtualRegister(RC);
12131 unsigned NOTOpc;
12132 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
12133 BuildMI(mainMBB, DL, TII->get(ANDOpc), t2).addReg(SrcReg)
12134 .addReg(AccReg);
12135 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1).addReg(t2);
12136 break;
12137 }
Michael Liao08382492012-09-21 03:00:17 +000012138 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012139 case X86::ATOMMAX16:
12140 case X86::ATOMMAX32:
12141 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012142 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012143 case X86::ATOMMIN16:
12144 case X86::ATOMMIN32:
12145 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000012146 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012147 case X86::ATOMUMAX16:
12148 case X86::ATOMUMAX32:
12149 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012150 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012151 case X86::ATOMUMIN16:
12152 case X86::ATOMUMIN32:
12153 case X86::ATOMUMIN64: {
12154 unsigned CMPOpc;
12155 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
12156
12157 BuildMI(mainMBB, DL, TII->get(CMPOpc))
12158 .addReg(SrcReg)
12159 .addReg(AccReg);
12160
12161 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000012162 if (VT != MVT::i8) {
12163 // Native support
12164 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t1)
12165 .addReg(SrcReg)
12166 .addReg(AccReg);
12167 } else {
12168 // Promote i8 to i32 to use CMOV32
12169 const TargetRegisterClass *RC32 = getRegClassFor(MVT::i32);
12170 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
12171 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
12172 unsigned t2 = MRI.createVirtualRegister(RC32);
12173
12174 unsigned Undef = MRI.createVirtualRegister(RC32);
12175 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
12176
12177 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
12178 .addReg(Undef)
12179 .addReg(SrcReg)
12180 .addImm(X86::sub_8bit);
12181 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
12182 .addReg(Undef)
12183 .addReg(AccReg)
12184 .addImm(X86::sub_8bit);
12185
12186 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
12187 .addReg(SrcReg32)
12188 .addReg(AccReg32);
12189
12190 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t1)
12191 .addReg(t2, 0, X86::sub_8bit);
12192 }
Michael Liaob118a072012-09-20 03:06:15 +000012193 } else {
12194 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000012195 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000012196 "Invalid atomic-load-op transformation!");
12197 unsigned SelOpc = getPseudoCMOVOpc(VT);
12198 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
12199 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
12200 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t1)
12201 .addReg(SrcReg).addReg(AccReg)
12202 .addImm(CC);
12203 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12204 }
12205 break;
12206 }
12207 }
12208
12209 // Copy AccPhyReg back from virtual register.
12210 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccPhyReg)
12211 .addReg(AccReg);
12212
12213 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12214 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12215 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12216 MIB.addReg(t1);
12217 MIB.setMemRefs(MMOBegin, MMOEnd);
12218
12219 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
12220
12221 mainMBB->addSuccessor(origMainMBB);
12222 mainMBB->addSuccessor(sinkMBB);
12223
12224 // sinkMBB:
12225 sinkMBB->addLiveIn(AccPhyReg);
12226
12227 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12228 TII->get(TargetOpcode::COPY), DstReg)
12229 .addReg(AccPhyReg);
12230
12231 MI->eraseFromParent();
12232 return sinkMBB;
12233}
12234
12235// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
12236// instructions. They will be translated into a spin-loop or compare-exchange
12237// loop from
12238//
12239// ...
12240// dst = atomic-fetch-op MI.addr, MI.val
12241// ...
12242//
12243// to
12244//
12245// ...
12246// EAX = LOAD [MI.addr + 0]
12247// EDX = LOAD [MI.addr + 4]
12248// loop:
12249// EBX = OP MI.val.lo, EAX
12250// ECX = OP MI.val.hi, EDX
12251// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12252// JNE loop
12253// sink:
12254// dst = EDX:EAX
12255// ...
12256MachineBasicBlock *
12257X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
12258 MachineBasicBlock *MBB) const {
12259 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12260 DebugLoc DL = MI->getDebugLoc();
12261
12262 MachineFunction *MF = MBB->getParent();
12263 MachineRegisterInfo &MRI = MF->getRegInfo();
12264
12265 const BasicBlock *BB = MBB->getBasicBlock();
12266 MachineFunction::iterator I = MBB;
12267 ++I;
12268
12269 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
12270 "Unexpected number of operands");
12271
12272 assert(MI->hasOneMemOperand() &&
12273 "Expected atomic-load-op32 to have one memoperand");
12274
12275 // Memory Reference
12276 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12277 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12278
12279 unsigned DstLoReg, DstHiReg;
12280 unsigned SrcLoReg, SrcHiReg;
12281 unsigned MemOpndSlot;
12282
12283 unsigned CurOp = 0;
12284
12285 DstLoReg = MI->getOperand(CurOp++).getReg();
12286 DstHiReg = MI->getOperand(CurOp++).getReg();
12287 MemOpndSlot = CurOp;
12288 CurOp += X86::AddrNumOperands;
12289 SrcLoReg = MI->getOperand(CurOp++).getReg();
12290 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012291
Craig Topperc9099502012-04-20 06:31:50 +000012292 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012293 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000012294
Michael Liaob118a072012-09-20 03:06:15 +000012295 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
12296 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000012297
Michael Liaob118a072012-09-20 03:06:15 +000012298 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000012299 //
Michael Liaob118a072012-09-20 03:06:15 +000012300 // thisMBB:
12301 // EAX = LOAD [MI.addr + 0]
12302 // EDX = LOAD [MI.addr + 4]
12303 // mainMBB:
12304 // EBX = OP MI.vallo, EAX
12305 // ECX = OP MI.valhi, EDX
12306 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12307 // JNE mainMBB
12308 // sinkMBB:
Scott Michelfdc40a02009-02-17 22:15:04 +000012309
Mon P Wang63307c32008-05-05 19:05:59 +000012310 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000012311 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12312 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12313 MF->insert(I, mainMBB);
12314 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012315
Michael Liaob118a072012-09-20 03:06:15 +000012316 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000012317
Michael Liaob118a072012-09-20 03:06:15 +000012318 // Transfer the remainder of BB and its successor edges to sinkMBB.
12319 sinkMBB->splice(sinkMBB->begin(), MBB,
12320 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12321 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012322
Michael Liaob118a072012-09-20 03:06:15 +000012323 // thisMBB:
12324 // Lo
12325 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EAX);
12326 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12327 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12328 MIB.setMemRefs(MMOBegin, MMOEnd);
12329 // Hi
12330 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EDX);
12331 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Evan Chenga395f4d2012-10-11 00:15:48 +000012332 if (i == X86::AddrDisp)
Michael Liaob118a072012-09-20 03:06:15 +000012333 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
Evan Chenga395f4d2012-10-11 00:15:48 +000012334 else
Michael Liaob118a072012-09-20 03:06:15 +000012335 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12336 }
12337 MIB.setMemRefs(MMOBegin, MMOEnd);
Scott Michelfdc40a02009-02-17 22:15:04 +000012338
Michael Liaob118a072012-09-20 03:06:15 +000012339 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012340
Michael Liaob118a072012-09-20 03:06:15 +000012341 // mainMBB:
12342 MachineBasicBlock *origMainMBB = mainMBB;
12343 mainMBB->addLiveIn(X86::EAX);
12344 mainMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012345
Michael Liaob118a072012-09-20 03:06:15 +000012346 // Copy EDX:EAX as they are used more than once.
12347 unsigned LoReg = MRI.createVirtualRegister(RC);
12348 unsigned HiReg = MRI.createVirtualRegister(RC);
12349 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), LoReg).addReg(X86::EAX);
12350 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), HiReg).addReg(X86::EDX);
Mon P Wangab3e7472008-05-05 22:56:23 +000012351
Michael Liaob118a072012-09-20 03:06:15 +000012352 unsigned t1L = MRI.createVirtualRegister(RC);
12353 unsigned t1H = MRI.createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +000012354
Michael Liaob118a072012-09-20 03:06:15 +000012355 unsigned Opc = MI->getOpcode();
12356 switch (Opc) {
12357 default:
12358 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
12359 case X86::ATOMAND6432:
12360 case X86::ATOMOR6432:
12361 case X86::ATOMXOR6432:
12362 case X86::ATOMADD6432:
12363 case X86::ATOMSUB6432: {
12364 unsigned HiOpc;
12365 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12366 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg).addReg(LoReg);
12367 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg).addReg(HiReg);
12368 break;
12369 }
12370 case X86::ATOMNAND6432: {
12371 unsigned HiOpc, NOTOpc;
12372 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
12373 unsigned t2L = MRI.createVirtualRegister(RC);
12374 unsigned t2H = MRI.createVirtualRegister(RC);
12375 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg).addReg(LoReg);
12376 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg).addReg(HiReg);
12377 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1L).addReg(t2L);
12378 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1H).addReg(t2H);
12379 break;
12380 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000012381 case X86::ATOMMAX6432:
12382 case X86::ATOMMIN6432:
12383 case X86::ATOMUMAX6432:
12384 case X86::ATOMUMIN6432: {
12385 unsigned HiOpc;
12386 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12387 unsigned cL = MRI.createVirtualRegister(RC8);
12388 unsigned cH = MRI.createVirtualRegister(RC8);
12389 unsigned cL32 = MRI.createVirtualRegister(RC);
12390 unsigned cH32 = MRI.createVirtualRegister(RC);
12391 unsigned cc = MRI.createVirtualRegister(RC);
12392 // cl := cmp src_lo, lo
12393 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12394 .addReg(SrcLoReg).addReg(LoReg);
12395 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
12396 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
12397 // ch := cmp src_hi, hi
12398 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12399 .addReg(SrcHiReg).addReg(HiReg);
12400 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
12401 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
12402 // cc := if (src_hi == hi) ? cl : ch;
12403 if (Subtarget->hasCMov()) {
12404 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
12405 .addReg(cH32).addReg(cL32);
12406 } else {
12407 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
12408 .addReg(cH32).addReg(cL32)
12409 .addImm(X86::COND_E);
12410 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12411 }
12412 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
12413 if (Subtarget->hasCMov()) {
12414 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1L)
12415 .addReg(SrcLoReg).addReg(LoReg);
12416 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1H)
12417 .addReg(SrcHiReg).addReg(HiReg);
12418 } else {
12419 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1L)
12420 .addReg(SrcLoReg).addReg(LoReg)
12421 .addImm(X86::COND_NE);
12422 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12423 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1H)
12424 .addReg(SrcHiReg).addReg(HiReg)
12425 .addImm(X86::COND_NE);
12426 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12427 }
12428 break;
12429 }
Michael Liaob118a072012-09-20 03:06:15 +000012430 case X86::ATOMSWAP6432: {
12431 unsigned HiOpc;
12432 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12433 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg);
12434 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg);
12435 break;
12436 }
12437 }
Mon P Wang63307c32008-05-05 19:05:59 +000012438
Michael Liaob118a072012-09-20 03:06:15 +000012439 // Copy EDX:EAX back from HiReg:LoReg
12440 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(LoReg);
12441 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(HiReg);
12442 // Copy ECX:EBX from t1H:t1L
12443 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t1L);
12444 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t1H);
Mon P Wangab3e7472008-05-05 22:56:23 +000012445
Michael Liaob118a072012-09-20 03:06:15 +000012446 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12447 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12448 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12449 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000012450
Michael Liaob118a072012-09-20 03:06:15 +000012451 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000012452
Michael Liaob118a072012-09-20 03:06:15 +000012453 mainMBB->addSuccessor(origMainMBB);
12454 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012455
Michael Liaob118a072012-09-20 03:06:15 +000012456 // sinkMBB:
12457 sinkMBB->addLiveIn(X86::EAX);
12458 sinkMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012459
Michael Liaob118a072012-09-20 03:06:15 +000012460 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12461 TII->get(TargetOpcode::COPY), DstLoReg)
12462 .addReg(X86::EAX);
12463 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12464 TII->get(TargetOpcode::COPY), DstHiReg)
12465 .addReg(X86::EDX);
Mon P Wang63307c32008-05-05 19:05:59 +000012466
Michael Liaob118a072012-09-20 03:06:15 +000012467 MI->eraseFromParent();
12468 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000012469}
12470
Eric Christopherf83a5de2009-08-27 18:08:16 +000012471// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012472// or XMM0_V32I8 in AVX all of this code can be replaced with that
12473// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012474MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000012475X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000012476 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000012477 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012478 "Target must have SSE4.2 or AVX features enabled");
12479
Eric Christopherb120ab42009-08-18 22:50:32 +000012480 DebugLoc dl = MI->getDebugLoc();
12481 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000012482 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012483 if (!Subtarget->hasAVX()) {
12484 if (memArg)
12485 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
12486 else
12487 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
12488 } else {
12489 if (memArg)
12490 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
12491 else
12492 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
12493 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012494
Eric Christopher41c902f2010-11-30 08:20:21 +000012495 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000012496 for (unsigned i = 0; i < numArgs; ++i) {
12497 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000012498 if (!(Op.isReg() && Op.isImplicit()))
12499 MIB.addOperand(Op);
12500 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012501 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000012502 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000012503 .addReg(X86::XMM0);
12504
Dan Gohman14152b42010-07-06 20:24:04 +000012505 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000012506 return BB;
12507}
12508
12509MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000012510X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000012511 DebugLoc dl = MI->getDebugLoc();
12512 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012513
Eric Christopher228232b2010-11-30 07:20:12 +000012514 // Address into RAX/EAX, other two args into ECX, EDX.
12515 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
12516 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
12517 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
12518 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000012519 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012520
Eric Christopher228232b2010-11-30 07:20:12 +000012521 unsigned ValOps = X86::AddrNumOperands;
12522 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
12523 .addReg(MI->getOperand(ValOps).getReg());
12524 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
12525 .addReg(MI->getOperand(ValOps+1).getReg());
12526
12527 // The instruction doesn't actually take any operands though.
12528 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012529
Eric Christopher228232b2010-11-30 07:20:12 +000012530 MI->eraseFromParent(); // The pseudo is gone now.
12531 return BB;
12532}
12533
12534MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000012535X86TargetLowering::EmitVAARG64WithCustomInserter(
12536 MachineInstr *MI,
12537 MachineBasicBlock *MBB) const {
12538 // Emit va_arg instruction on X86-64.
12539
12540 // Operands to this pseudo-instruction:
12541 // 0 ) Output : destination address (reg)
12542 // 1-5) Input : va_list address (addr, i64mem)
12543 // 6 ) ArgSize : Size (in bytes) of vararg type
12544 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12545 // 8 ) Align : Alignment of type
12546 // 9 ) EFLAGS (implicit-def)
12547
12548 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
12549 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
12550
12551 unsigned DestReg = MI->getOperand(0).getReg();
12552 MachineOperand &Base = MI->getOperand(1);
12553 MachineOperand &Scale = MI->getOperand(2);
12554 MachineOperand &Index = MI->getOperand(3);
12555 MachineOperand &Disp = MI->getOperand(4);
12556 MachineOperand &Segment = MI->getOperand(5);
12557 unsigned ArgSize = MI->getOperand(6).getImm();
12558 unsigned ArgMode = MI->getOperand(7).getImm();
12559 unsigned Align = MI->getOperand(8).getImm();
12560
12561 // Memory Reference
12562 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
12563 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12564 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12565
12566 // Machine Information
12567 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12568 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
12569 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
12570 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
12571 DebugLoc DL = MI->getDebugLoc();
12572
12573 // struct va_list {
12574 // i32 gp_offset
12575 // i32 fp_offset
12576 // i64 overflow_area (address)
12577 // i64 reg_save_area (address)
12578 // }
12579 // sizeof(va_list) = 24
12580 // alignment(va_list) = 8
12581
12582 unsigned TotalNumIntRegs = 6;
12583 unsigned TotalNumXMMRegs = 8;
12584 bool UseGPOffset = (ArgMode == 1);
12585 bool UseFPOffset = (ArgMode == 2);
12586 unsigned MaxOffset = TotalNumIntRegs * 8 +
12587 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12588
12589 /* Align ArgSize to a multiple of 8 */
12590 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12591 bool NeedsAlign = (Align > 8);
12592
12593 MachineBasicBlock *thisMBB = MBB;
12594 MachineBasicBlock *overflowMBB;
12595 MachineBasicBlock *offsetMBB;
12596 MachineBasicBlock *endMBB;
12597
12598 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12599 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12600 unsigned OffsetReg = 0;
12601
12602 if (!UseGPOffset && !UseFPOffset) {
12603 // If we only pull from the overflow region, we don't create a branch.
12604 // We don't need to alter control flow.
12605 OffsetDestReg = 0; // unused
12606 OverflowDestReg = DestReg;
12607
12608 offsetMBB = NULL;
12609 overflowMBB = thisMBB;
12610 endMBB = thisMBB;
12611 } else {
12612 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12613 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12614 // If not, pull from overflow_area. (branch to overflowMBB)
12615 //
12616 // thisMBB
12617 // | .
12618 // | .
12619 // offsetMBB overflowMBB
12620 // | .
12621 // | .
12622 // endMBB
12623
12624 // Registers for the PHI in endMBB
12625 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12626 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12627
12628 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12629 MachineFunction *MF = MBB->getParent();
12630 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12631 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12632 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12633
12634 MachineFunction::iterator MBBIter = MBB;
12635 ++MBBIter;
12636
12637 // Insert the new basic blocks
12638 MF->insert(MBBIter, offsetMBB);
12639 MF->insert(MBBIter, overflowMBB);
12640 MF->insert(MBBIter, endMBB);
12641
12642 // Transfer the remainder of MBB and its successor edges to endMBB.
12643 endMBB->splice(endMBB->begin(), thisMBB,
12644 llvm::next(MachineBasicBlock::iterator(MI)),
12645 thisMBB->end());
12646 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12647
12648 // Make offsetMBB and overflowMBB successors of thisMBB
12649 thisMBB->addSuccessor(offsetMBB);
12650 thisMBB->addSuccessor(overflowMBB);
12651
12652 // endMBB is a successor of both offsetMBB and overflowMBB
12653 offsetMBB->addSuccessor(endMBB);
12654 overflowMBB->addSuccessor(endMBB);
12655
12656 // Load the offset value into a register
12657 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12658 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12659 .addOperand(Base)
12660 .addOperand(Scale)
12661 .addOperand(Index)
12662 .addDisp(Disp, UseFPOffset ? 4 : 0)
12663 .addOperand(Segment)
12664 .setMemRefs(MMOBegin, MMOEnd);
12665
12666 // Check if there is enough room left to pull this argument.
12667 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12668 .addReg(OffsetReg)
12669 .addImm(MaxOffset + 8 - ArgSizeA8);
12670
12671 // Branch to "overflowMBB" if offset >= max
12672 // Fall through to "offsetMBB" otherwise
12673 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12674 .addMBB(overflowMBB);
12675 }
12676
12677 // In offsetMBB, emit code to use the reg_save_area.
12678 if (offsetMBB) {
12679 assert(OffsetReg != 0);
12680
12681 // Read the reg_save_area address.
12682 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12683 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12684 .addOperand(Base)
12685 .addOperand(Scale)
12686 .addOperand(Index)
12687 .addDisp(Disp, 16)
12688 .addOperand(Segment)
12689 .setMemRefs(MMOBegin, MMOEnd);
12690
12691 // Zero-extend the offset
12692 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12693 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12694 .addImm(0)
12695 .addReg(OffsetReg)
12696 .addImm(X86::sub_32bit);
12697
12698 // Add the offset to the reg_save_area to get the final address.
12699 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12700 .addReg(OffsetReg64)
12701 .addReg(RegSaveReg);
12702
12703 // Compute the offset for the next argument
12704 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12705 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12706 .addReg(OffsetReg)
12707 .addImm(UseFPOffset ? 16 : 8);
12708
12709 // Store it back into the va_list.
12710 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12711 .addOperand(Base)
12712 .addOperand(Scale)
12713 .addOperand(Index)
12714 .addDisp(Disp, UseFPOffset ? 4 : 0)
12715 .addOperand(Segment)
12716 .addReg(NextOffsetReg)
12717 .setMemRefs(MMOBegin, MMOEnd);
12718
12719 // Jump to endMBB
12720 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12721 .addMBB(endMBB);
12722 }
12723
12724 //
12725 // Emit code to use overflow area
12726 //
12727
12728 // Load the overflow_area address into a register.
12729 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12730 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12731 .addOperand(Base)
12732 .addOperand(Scale)
12733 .addOperand(Index)
12734 .addDisp(Disp, 8)
12735 .addOperand(Segment)
12736 .setMemRefs(MMOBegin, MMOEnd);
12737
12738 // If we need to align it, do so. Otherwise, just copy the address
12739 // to OverflowDestReg.
12740 if (NeedsAlign) {
12741 // Align the overflow address
12742 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12743 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12744
12745 // aligned_addr = (addr + (align-1)) & ~(align-1)
12746 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12747 .addReg(OverflowAddrReg)
12748 .addImm(Align-1);
12749
12750 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12751 .addReg(TmpReg)
12752 .addImm(~(uint64_t)(Align-1));
12753 } else {
12754 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12755 .addReg(OverflowAddrReg);
12756 }
12757
12758 // Compute the next overflow address after this argument.
12759 // (the overflow address should be kept 8-byte aligned)
12760 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12761 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12762 .addReg(OverflowDestReg)
12763 .addImm(ArgSizeA8);
12764
12765 // Store the new overflow address.
12766 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12767 .addOperand(Base)
12768 .addOperand(Scale)
12769 .addOperand(Index)
12770 .addDisp(Disp, 8)
12771 .addOperand(Segment)
12772 .addReg(NextAddrReg)
12773 .setMemRefs(MMOBegin, MMOEnd);
12774
12775 // If we branched, emit the PHI to the front of endMBB.
12776 if (offsetMBB) {
12777 BuildMI(*endMBB, endMBB->begin(), DL,
12778 TII->get(X86::PHI), DestReg)
12779 .addReg(OffsetDestReg).addMBB(offsetMBB)
12780 .addReg(OverflowDestReg).addMBB(overflowMBB);
12781 }
12782
12783 // Erase the pseudo instruction
12784 MI->eraseFromParent();
12785
12786 return endMBB;
12787}
12788
12789MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012790X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12791 MachineInstr *MI,
12792 MachineBasicBlock *MBB) const {
12793 // Emit code to save XMM registers to the stack. The ABI says that the
12794 // number of registers to save is given in %al, so it's theoretically
12795 // possible to do an indirect jump trick to avoid saving all of them,
12796 // however this code takes a simpler approach and just executes all
12797 // of the stores if %al is non-zero. It's less code, and it's probably
12798 // easier on the hardware branch predictor, and stores aren't all that
12799 // expensive anyway.
12800
12801 // Create the new basic blocks. One block contains all the XMM stores,
12802 // and one block is the final destination regardless of whether any
12803 // stores were performed.
12804 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12805 MachineFunction *F = MBB->getParent();
12806 MachineFunction::iterator MBBIter = MBB;
12807 ++MBBIter;
12808 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12809 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12810 F->insert(MBBIter, XMMSaveMBB);
12811 F->insert(MBBIter, EndMBB);
12812
Dan Gohman14152b42010-07-06 20:24:04 +000012813 // Transfer the remainder of MBB and its successor edges to EndMBB.
12814 EndMBB->splice(EndMBB->begin(), MBB,
12815 llvm::next(MachineBasicBlock::iterator(MI)),
12816 MBB->end());
12817 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12818
Dan Gohmand6708ea2009-08-15 01:38:56 +000012819 // The original block will now fall through to the XMM save block.
12820 MBB->addSuccessor(XMMSaveMBB);
12821 // The XMMSaveMBB will fall through to the end block.
12822 XMMSaveMBB->addSuccessor(EndMBB);
12823
12824 // Now add the instructions.
12825 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12826 DebugLoc DL = MI->getDebugLoc();
12827
12828 unsigned CountReg = MI->getOperand(0).getReg();
12829 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12830 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12831
12832 if (!Subtarget->isTargetWin64()) {
12833 // If %al is 0, branch around the XMM save block.
12834 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012835 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012836 MBB->addSuccessor(EndMBB);
12837 }
12838
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012839 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012840 // In the XMM save block, save all the XMM argument registers.
12841 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12842 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012843 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012844 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012845 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012846 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012847 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012848 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012849 .addFrameIndex(RegSaveFrameIndex)
12850 .addImm(/*Scale=*/1)
12851 .addReg(/*IndexReg=*/0)
12852 .addImm(/*Disp=*/Offset)
12853 .addReg(/*Segment=*/0)
12854 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012855 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012856 }
12857
Dan Gohman14152b42010-07-06 20:24:04 +000012858 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012859
12860 return EndMBB;
12861}
Mon P Wang63307c32008-05-05 19:05:59 +000012862
Lang Hames6e3f7e42012-02-03 01:13:49 +000012863// The EFLAGS operand of SelectItr might be missing a kill marker
12864// because there were multiple uses of EFLAGS, and ISel didn't know
12865// which to mark. Figure out whether SelectItr should have had a
12866// kill marker, and set it if it should. Returns the correct kill
12867// marker value.
12868static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12869 MachineBasicBlock* BB,
12870 const TargetRegisterInfo* TRI) {
12871 // Scan forward through BB for a use/def of EFLAGS.
12872 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12873 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012874 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012875 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012876 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012877 if (mi.definesRegister(X86::EFLAGS))
12878 break; // Should have kill-flag - update below.
12879 }
12880
12881 // If we hit the end of the block, check whether EFLAGS is live into a
12882 // successor.
12883 if (miI == BB->end()) {
12884 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12885 sEnd = BB->succ_end();
12886 sItr != sEnd; ++sItr) {
12887 MachineBasicBlock* succ = *sItr;
12888 if (succ->isLiveIn(X86::EFLAGS))
12889 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012890 }
12891 }
12892
Lang Hames6e3f7e42012-02-03 01:13:49 +000012893 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12894 // out. SelectMI should have a kill flag on EFLAGS.
12895 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012896 return true;
12897}
12898
Evan Cheng60c07e12006-07-05 22:17:51 +000012899MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012900X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012901 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012902 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12903 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012904
Chris Lattner52600972009-09-02 05:57:00 +000012905 // To "insert" a SELECT_CC instruction, we actually have to insert the
12906 // diamond control-flow pattern. The incoming instruction knows the
12907 // destination vreg to set, the condition code register to branch on, the
12908 // true/false values to select between, and a branch opcode to use.
12909 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12910 MachineFunction::iterator It = BB;
12911 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012912
Chris Lattner52600972009-09-02 05:57:00 +000012913 // thisMBB:
12914 // ...
12915 // TrueVal = ...
12916 // cmpTY ccX, r1, r2
12917 // bCC copy1MBB
12918 // fallthrough --> copy0MBB
12919 MachineBasicBlock *thisMBB = BB;
12920 MachineFunction *F = BB->getParent();
12921 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12922 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012923 F->insert(It, copy0MBB);
12924 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012925
Bill Wendling730c07e2010-06-25 20:48:10 +000012926 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12927 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012928 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12929 if (!MI->killsRegister(X86::EFLAGS) &&
12930 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12931 copy0MBB->addLiveIn(X86::EFLAGS);
12932 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012933 }
12934
Dan Gohman14152b42010-07-06 20:24:04 +000012935 // Transfer the remainder of BB and its successor edges to sinkMBB.
12936 sinkMBB->splice(sinkMBB->begin(), BB,
12937 llvm::next(MachineBasicBlock::iterator(MI)),
12938 BB->end());
12939 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12940
12941 // Add the true and fallthrough blocks as its successors.
12942 BB->addSuccessor(copy0MBB);
12943 BB->addSuccessor(sinkMBB);
12944
12945 // Create the conditional branch instruction.
12946 unsigned Opc =
12947 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12948 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12949
Chris Lattner52600972009-09-02 05:57:00 +000012950 // copy0MBB:
12951 // %FalseValue = ...
12952 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012953 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012954
Chris Lattner52600972009-09-02 05:57:00 +000012955 // sinkMBB:
12956 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12957 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012958 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12959 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012960 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12961 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12962
Dan Gohman14152b42010-07-06 20:24:04 +000012963 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012964 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012965}
12966
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012967MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012968X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12969 bool Is64Bit) const {
12970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12971 DebugLoc DL = MI->getDebugLoc();
12972 MachineFunction *MF = BB->getParent();
12973 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12974
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012975 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012976
12977 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12978 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12979
12980 // BB:
12981 // ... [Till the alloca]
12982 // If stacklet is not large enough, jump to mallocMBB
12983 //
12984 // bumpMBB:
12985 // Allocate by subtracting from RSP
12986 // Jump to continueMBB
12987 //
12988 // mallocMBB:
12989 // Allocate by call to runtime
12990 //
12991 // continueMBB:
12992 // ...
12993 // [rest of original BB]
12994 //
12995
12996 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12997 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12998 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12999
13000 MachineRegisterInfo &MRI = MF->getRegInfo();
13001 const TargetRegisterClass *AddrRegClass =
13002 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
13003
13004 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13005 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13006 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000013007 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013008 sizeVReg = MI->getOperand(1).getReg(),
13009 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
13010
13011 MachineFunction::iterator MBBIter = BB;
13012 ++MBBIter;
13013
13014 MF->insert(MBBIter, bumpMBB);
13015 MF->insert(MBBIter, mallocMBB);
13016 MF->insert(MBBIter, continueMBB);
13017
13018 continueMBB->splice(continueMBB->begin(), BB, llvm::next
13019 (MachineBasicBlock::iterator(MI)), BB->end());
13020 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
13021
13022 // Add code to the main basic block to check if the stack limit has been hit,
13023 // and if so, jump to mallocMBB otherwise to bumpMBB.
13024 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000013025 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013026 .addReg(tmpSPVReg).addReg(sizeVReg);
13027 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000013028 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013029 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013030 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
13031
13032 // bumpMBB simply decreases the stack pointer, since we know the current
13033 // stacklet has enough space.
13034 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013035 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013036 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013037 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013038 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13039
13040 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013041 const uint32_t *RegMask =
13042 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013043 if (Is64Bit) {
13044 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
13045 .addReg(sizeVReg);
13046 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013047 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013048 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013049 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013050 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013051 } else {
13052 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
13053 .addImm(12);
13054 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
13055 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013056 .addExternalSymbol("__morestack_allocate_stack_space")
13057 .addRegMask(RegMask)
13058 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013059 }
13060
13061 if (!Is64Bit)
13062 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
13063 .addImm(16);
13064
13065 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
13066 .addReg(Is64Bit ? X86::RAX : X86::EAX);
13067 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13068
13069 // Set up the CFG correctly.
13070 BB->addSuccessor(bumpMBB);
13071 BB->addSuccessor(mallocMBB);
13072 mallocMBB->addSuccessor(continueMBB);
13073 bumpMBB->addSuccessor(continueMBB);
13074
13075 // Take care of the PHI nodes.
13076 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
13077 MI->getOperand(0).getReg())
13078 .addReg(mallocPtrVReg).addMBB(mallocMBB)
13079 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
13080
13081 // Delete the original pseudo instruction.
13082 MI->eraseFromParent();
13083
13084 // And we're done.
13085 return continueMBB;
13086}
13087
13088MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013089X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013090 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013091 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13092 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013093
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013094 assert(!Subtarget->isTargetEnvMacho());
13095
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013096 // The lowering is pretty easy: we're just emitting the call to _alloca. The
13097 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013098
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013099 if (Subtarget->isTargetWin64()) {
13100 if (Subtarget->isTargetCygMing()) {
13101 // ___chkstk(Mingw64):
13102 // Clobbers R10, R11, RAX and EFLAGS.
13103 // Updates RSP.
13104 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13105 .addExternalSymbol("___chkstk")
13106 .addReg(X86::RAX, RegState::Implicit)
13107 .addReg(X86::RSP, RegState::Implicit)
13108 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
13109 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
13110 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13111 } else {
13112 // __chkstk(MSVCRT): does not update stack pointer.
13113 // Clobbers R10, R11 and EFLAGS.
13114 // FIXME: RAX(allocated size) might be reused and not killed.
13115 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13116 .addExternalSymbol("__chkstk")
13117 .addReg(X86::RAX, RegState::Implicit)
13118 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13119 // RAX has the offset to subtracted from RSP.
13120 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
13121 .addReg(X86::RSP)
13122 .addReg(X86::RAX);
13123 }
13124 } else {
13125 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013126 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
13127
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013128 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
13129 .addExternalSymbol(StackProbeSymbol)
13130 .addReg(X86::EAX, RegState::Implicit)
13131 .addReg(X86::ESP, RegState::Implicit)
13132 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
13133 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
13134 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13135 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013136
Dan Gohman14152b42010-07-06 20:24:04 +000013137 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013138 return BB;
13139}
Chris Lattner52600972009-09-02 05:57:00 +000013140
13141MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000013142X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
13143 MachineBasicBlock *BB) const {
13144 // This is pretty easy. We're taking the value that we received from
13145 // our load from the relocation, sticking it in either RDI (x86-64)
13146 // or EAX and doing an indirect call. The return value will then
13147 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000013148 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000013149 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000013150 DebugLoc DL = MI->getDebugLoc();
13151 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000013152
13153 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000013154 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000013155
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013156 // Get a register mask for the lowered call.
13157 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
13158 // proper register mask.
13159 const uint32_t *RegMask =
13160 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013161 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000013162 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13163 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000013164 .addReg(X86::RIP)
13165 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013166 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013167 MI->getOperand(3).getTargetFlags())
13168 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000013169 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000013170 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013171 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000013172 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000013173 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13174 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000013175 .addReg(0)
13176 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013177 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000013178 MI->getOperand(3).getTargetFlags())
13179 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013180 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013181 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013182 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013183 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000013184 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13185 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000013186 .addReg(TII->getGlobalBaseReg(F))
13187 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013188 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013189 MI->getOperand(3).getTargetFlags())
13190 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013191 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013192 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013193 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013194 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000013195
Dan Gohman14152b42010-07-06 20:24:04 +000013196 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000013197 return BB;
13198}
13199
13200MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000013201X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013202 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000013203 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000013204 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013205 case X86::TAILJMPd64:
13206 case X86::TAILJMPr64:
13207 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000013208 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013209 case X86::TCRETURNdi64:
13210 case X86::TCRETURNri64:
13211 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013212 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013213 case X86::WIN_ALLOCA:
13214 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013215 case X86::SEG_ALLOCA_32:
13216 return EmitLoweredSegAlloca(MI, BB, false);
13217 case X86::SEG_ALLOCA_64:
13218 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013219 case X86::TLSCall_32:
13220 case X86::TLSCall_64:
13221 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000013222 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000013223 case X86::CMOV_FR32:
13224 case X86::CMOV_FR64:
13225 case X86::CMOV_V4F32:
13226 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000013227 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000013228 case X86::CMOV_V8F32:
13229 case X86::CMOV_V4F64:
13230 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000013231 case X86::CMOV_GR16:
13232 case X86::CMOV_GR32:
13233 case X86::CMOV_RFP32:
13234 case X86::CMOV_RFP64:
13235 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013236 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000013237
Dale Johannesen849f2142007-07-03 00:53:03 +000013238 case X86::FP32_TO_INT16_IN_MEM:
13239 case X86::FP32_TO_INT32_IN_MEM:
13240 case X86::FP32_TO_INT64_IN_MEM:
13241 case X86::FP64_TO_INT16_IN_MEM:
13242 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000013243 case X86::FP64_TO_INT64_IN_MEM:
13244 case X86::FP80_TO_INT16_IN_MEM:
13245 case X86::FP80_TO_INT32_IN_MEM:
13246 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000013247 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13248 DebugLoc DL = MI->getDebugLoc();
13249
Evan Cheng60c07e12006-07-05 22:17:51 +000013250 // Change the floating point control register to use "round towards zero"
13251 // mode when truncating to an integer value.
13252 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000013253 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000013254 addFrameReference(BuildMI(*BB, MI, DL,
13255 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013256
13257 // Load the old value of the high byte of the control word...
13258 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000013259 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000013260 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000013261 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013262
13263 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000013264 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013265 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000013266
13267 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000013268 addFrameReference(BuildMI(*BB, MI, DL,
13269 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013270
13271 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000013272 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013273 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000013274
13275 // Get the X86 opcode to use.
13276 unsigned Opc;
13277 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000013278 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000013279 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
13280 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
13281 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
13282 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
13283 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
13284 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000013285 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
13286 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
13287 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000013288 }
13289
13290 X86AddressMode AM;
13291 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000013292 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013293 AM.BaseType = X86AddressMode::RegBase;
13294 AM.Base.Reg = Op.getReg();
13295 } else {
13296 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000013297 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000013298 }
13299 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000013300 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013301 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013302 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000013303 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013304 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013305 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000013306 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013307 AM.GV = Op.getGlobal();
13308 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000013309 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013310 }
Dan Gohman14152b42010-07-06 20:24:04 +000013311 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000013312 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000013313
13314 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000013315 addFrameReference(BuildMI(*BB, MI, DL,
13316 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013317
Dan Gohman14152b42010-07-06 20:24:04 +000013318 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000013319 return BB;
13320 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013321 // String/text processing lowering.
13322 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013323 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013324 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013325 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000013326 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013327 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013328 case X86::PCMPESTRM128MEM:
Craig Topper63a99ff2012-08-17 07:15:56 +000013329 case X86::VPCMPESTRM128MEM: {
13330 unsigned NumArgs;
13331 bool MemArg;
13332 switch (MI->getOpcode()) {
13333 default: llvm_unreachable("illegal opcode!");
13334 case X86::PCMPISTRM128REG:
13335 case X86::VPCMPISTRM128REG:
13336 NumArgs = 3; MemArg = false; break;
13337 case X86::PCMPISTRM128MEM:
13338 case X86::VPCMPISTRM128MEM:
13339 NumArgs = 3; MemArg = true; break;
13340 case X86::PCMPESTRM128REG:
13341 case X86::VPCMPESTRM128REG:
13342 NumArgs = 5; MemArg = false; break;
13343 case X86::PCMPESTRM128MEM:
13344 case X86::VPCMPESTRM128MEM:
13345 NumArgs = 5; MemArg = true; break;
13346 }
13347 return EmitPCMP(MI, BB, NumArgs, MemArg);
13348 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013349
Eric Christopher228232b2010-11-30 07:20:12 +000013350 // Thread synchronization.
13351 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013352 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000013353
Eric Christopherb120ab42009-08-18 22:50:32 +000013354 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000013355 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000013356 case X86::ATOMAND16:
13357 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013358 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000013359 // Fall through
13360 case X86::ATOMOR8:
13361 case X86::ATOMOR16:
13362 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013363 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000013364 // Fall through
13365 case X86::ATOMXOR16:
13366 case X86::ATOMXOR8:
13367 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013368 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000013369 // Fall through
13370 case X86::ATOMNAND8:
13371 case X86::ATOMNAND16:
13372 case X86::ATOMNAND32:
13373 case X86::ATOMNAND64:
13374 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013375 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013376 case X86::ATOMMAX16:
13377 case X86::ATOMMAX32:
13378 case X86::ATOMMAX64:
13379 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013380 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013381 case X86::ATOMMIN16:
13382 case X86::ATOMMIN32:
13383 case X86::ATOMMIN64:
13384 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013385 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013386 case X86::ATOMUMAX16:
13387 case X86::ATOMUMAX32:
13388 case X86::ATOMUMAX64:
13389 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013390 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013391 case X86::ATOMUMIN16:
13392 case X86::ATOMUMIN32:
13393 case X86::ATOMUMIN64:
13394 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013395
13396 // This group does 64-bit operations on a 32-bit host.
13397 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013398 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013399 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013400 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013401 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013402 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000013403 case X86::ATOMMAX6432:
13404 case X86::ATOMMIN6432:
13405 case X86::ATOMUMAX6432:
13406 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000013407 case X86::ATOMSWAP6432:
13408 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000013409
Dan Gohmand6708ea2009-08-15 01:38:56 +000013410 case X86::VASTART_SAVE_XMM_REGS:
13411 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000013412
13413 case X86::VAARG_64:
13414 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000013415 }
13416}
13417
13418//===----------------------------------------------------------------------===//
13419// X86 Optimization Hooks
13420//===----------------------------------------------------------------------===//
13421
Dan Gohman475871a2008-07-27 21:46:04 +000013422void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000013423 APInt &KnownZero,
13424 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000013425 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000013426 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013427 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013428 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000013429 assert((Opc >= ISD::BUILTIN_OP_END ||
13430 Opc == ISD::INTRINSIC_WO_CHAIN ||
13431 Opc == ISD::INTRINSIC_W_CHAIN ||
13432 Opc == ISD::INTRINSIC_VOID) &&
13433 "Should use MaskedValueIsZero if you don't know whether Op"
13434 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013435
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013436 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013437 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000013438 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013439 case X86ISD::ADD:
13440 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000013441 case X86ISD::ADC:
13442 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013443 case X86ISD::SMUL:
13444 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000013445 case X86ISD::INC:
13446 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000013447 case X86ISD::OR:
13448 case X86ISD::XOR:
13449 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013450 // These nodes' second result is a boolean.
13451 if (Op.getResNo() == 0)
13452 break;
13453 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013454 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013455 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000013456 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013457 case ISD::INTRINSIC_WO_CHAIN: {
13458 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
13459 unsigned NumLoBits = 0;
13460 switch (IntId) {
13461 default: break;
13462 case Intrinsic::x86_sse_movmsk_ps:
13463 case Intrinsic::x86_avx_movmsk_ps_256:
13464 case Intrinsic::x86_sse2_movmsk_pd:
13465 case Intrinsic::x86_avx_movmsk_pd_256:
13466 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000013467 case Intrinsic::x86_sse2_pmovmskb_128:
13468 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000013469 // High bits of movmskp{s|d}, pmovmskb are known zero.
13470 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000013471 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000013472 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
13473 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
13474 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
13475 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
13476 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
13477 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000013478 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013479 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013480 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000013481 break;
13482 }
13483 }
13484 break;
13485 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013486 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013487}
Chris Lattner259e97c2006-01-31 19:43:35 +000013488
Owen Andersonbc146b02010-09-21 20:42:50 +000013489unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
13490 unsigned Depth) const {
13491 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
13492 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
13493 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000013494
Owen Andersonbc146b02010-09-21 20:42:50 +000013495 // Fallback case.
13496 return 1;
13497}
13498
Evan Cheng206ee9d2006-07-07 08:33:52 +000013499/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013500/// node is a GlobalAddress + offset.
13501bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013502 const GlobalValue* &GA,
13503 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013504 if (N->getOpcode() == X86ISD::Wrapper) {
13505 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013506 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013507 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013508 return true;
13509 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013510 }
Evan Chengad4196b2008-05-12 19:56:52 +000013511 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013512}
13513
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013514/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13515/// same as extracting the high 128-bit part of 256-bit vector and then
13516/// inserting the result into the low part of a new 256-bit vector
13517static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13518 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013519 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013520
13521 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013522 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013523 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13524 SVOp->getMaskElt(j) >= 0)
13525 return false;
13526
13527 return true;
13528}
13529
13530/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13531/// same as extracting the low 128-bit part of 256-bit vector and then
13532/// inserting the result into the high part of a new 256-bit vector
13533static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13534 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013535 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013536
13537 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013538 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013539 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13540 SVOp->getMaskElt(j) >= 0)
13541 return false;
13542
13543 return true;
13544}
13545
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013546/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13547static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013548 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013549 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013550 DebugLoc dl = N->getDebugLoc();
13551 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13552 SDValue V1 = SVOp->getOperand(0);
13553 SDValue V2 = SVOp->getOperand(1);
13554 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013555 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013556
13557 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13558 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13559 //
13560 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013561 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013562 // V UNDEF BUILD_VECTOR UNDEF
13563 // \ / \ /
13564 // CONCAT_VECTOR CONCAT_VECTOR
13565 // \ /
13566 // \ /
13567 // RESULT: V + zero extended
13568 //
13569 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13570 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13571 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13572 return SDValue();
13573
13574 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13575 return SDValue();
13576
13577 // To match the shuffle mask, the first half of the mask should
13578 // be exactly the first vector, and all the rest a splat with the
13579 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013580 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013581 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13582 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13583 return SDValue();
13584
Chad Rosier3d1161e2012-01-03 21:05:52 +000013585 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13586 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013587 if (Ld->hasNUsesOfValue(1, 0)) {
13588 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13589 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13590 SDValue ResNode =
13591 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13592 Ld->getMemoryVT(),
13593 Ld->getPointerInfo(),
13594 Ld->getAlignment(),
13595 false/*isVolatile*/, true/*ReadMem*/,
13596 false/*WriteMem*/);
13597 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13598 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000013599 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013600
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013601 // Emit a zeroed vector and insert the desired subvector on its
13602 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013603 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013604 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013605 return DCI.CombineTo(N, InsV);
13606 }
13607
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013608 //===--------------------------------------------------------------------===//
13609 // Combine some shuffles into subvector extracts and inserts:
13610 //
13611
13612 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13613 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013614 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13615 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013616 return DCI.CombineTo(N, InsV);
13617 }
13618
13619 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13620 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013621 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13622 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013623 return DCI.CombineTo(N, InsV);
13624 }
13625
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013626 return SDValue();
13627}
13628
13629/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013630static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013631 TargetLowering::DAGCombinerInfo &DCI,
13632 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013633 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013634 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013635
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013636 // Don't create instructions with illegal types after legalize types has run.
13637 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13638 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13639 return SDValue();
13640
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013641 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Craig Topper7a9a28b2012-08-12 02:23:29 +000013642 if (Subtarget->hasAVX() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013643 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013644 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013645
13646 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000013647 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013648 return SDValue();
13649
13650 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13651 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13652 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013653 SmallVector<SDValue, 16> Elts;
13654 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013655 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013656
Nate Begemanfdea31a2010-03-24 20:49:50 +000013657 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013658}
Evan Chengd880b972008-05-09 21:53:03 +000013659
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013660
Craig Topper55b24052012-09-11 06:15:32 +000013661/// PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013662/// a sequence of vector shuffle operations.
13663/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000013664static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13665 TargetLowering::DAGCombinerInfo &DCI,
13666 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013667 if (!DCI.isBeforeLegalizeOps())
13668 return SDValue();
13669
Craig Topper3ef43cf2012-04-24 06:36:35 +000013670 if (!Subtarget->hasAVX())
13671 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013672
13673 EVT VT = N->getValueType(0);
13674 SDValue Op = N->getOperand(0);
13675 EVT OpVT = Op.getValueType();
13676 DebugLoc dl = N->getDebugLoc();
13677
13678 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13679
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013680 if (Subtarget->hasAVX2()) {
13681 // AVX2: v4i64 -> v4i32
13682
13683 // VPERMD
13684 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13685
13686 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13687 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13688 ShufMask);
13689
Craig Topperd63fa652012-04-22 18:51:37 +000013690 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13691 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013692 }
13693
13694 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013695 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013696 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013697
13698 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013699 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013700
13701 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13702 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13703
13704 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013705 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013706
Craig Toppercacafd42012-08-14 08:18:43 +000013707 SDValue Undef = DAG.getUNDEF(VT);
13708 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, Undef, ShufMask1);
13709 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013710
13711 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013712 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013713
Elena Demikhovsky73252572012-02-01 10:33:05 +000013714 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013715 }
Craig Topperd63fa652012-04-22 18:51:37 +000013716
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013717 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13718
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013719 if (Subtarget->hasAVX2()) {
13720 // AVX2: v8i32 -> v8i16
13721
13722 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013723
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013724 // PSHUFB
13725 SmallVector<SDValue,32> pshufbMask;
13726 for (unsigned i = 0; i < 2; ++i) {
13727 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13728 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13729 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13730 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13731 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13732 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13733 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13734 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13735 for (unsigned j = 0; j < 8; ++j)
13736 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13737 }
Craig Topperd63fa652012-04-22 18:51:37 +000013738 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13739 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013740 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13741
13742 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13743
13744 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013745 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013746 &ShufMask[0]);
13747
Craig Topperd63fa652012-04-22 18:51:37 +000013748 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13749 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013750
13751 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13752 }
13753
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013754 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013755 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013756
13757 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013758 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013759
13760 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13761 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13762
13763 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013764 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13765 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013766
Craig Toppercacafd42012-08-14 08:18:43 +000013767 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
13768 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, Undef, ShufMask1);
13769 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013770
13771 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13772 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13773
13774 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013775 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013776
Elena Demikhovsky73252572012-02-01 10:33:05 +000013777 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013778 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013779 }
13780
13781 return SDValue();
13782}
13783
Craig Topper89f4e662012-03-20 07:17:59 +000013784/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13785/// specific shuffle of a load can be folded into a single element load.
13786/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13787/// shuffles have been customed lowered so we need to handle those here.
13788static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13789 TargetLowering::DAGCombinerInfo &DCI) {
13790 if (DCI.isBeforeLegalizeOps())
13791 return SDValue();
13792
13793 SDValue InVec = N->getOperand(0);
13794 SDValue EltNo = N->getOperand(1);
13795
13796 if (!isa<ConstantSDNode>(EltNo))
13797 return SDValue();
13798
13799 EVT VT = InVec.getValueType();
13800
13801 bool HasShuffleIntoBitcast = false;
13802 if (InVec.getOpcode() == ISD::BITCAST) {
13803 // Don't duplicate a load with other uses.
13804 if (!InVec.hasOneUse())
13805 return SDValue();
13806 EVT BCVT = InVec.getOperand(0).getValueType();
13807 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13808 return SDValue();
13809 InVec = InVec.getOperand(0);
13810 HasShuffleIntoBitcast = true;
13811 }
13812
13813 if (!isTargetShuffle(InVec.getOpcode()))
13814 return SDValue();
13815
13816 // Don't duplicate a load with other uses.
13817 if (!InVec.hasOneUse())
13818 return SDValue();
13819
13820 SmallVector<int, 16> ShuffleMask;
13821 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013822 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13823 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013824 return SDValue();
13825
13826 // Select the input vector, guarding against out of range extract vector.
13827 unsigned NumElems = VT.getVectorNumElements();
13828 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13829 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13830 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13831 : InVec.getOperand(1);
13832
13833 // If inputs to shuffle are the same for both ops, then allow 2 uses
13834 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13835
13836 if (LdNode.getOpcode() == ISD::BITCAST) {
13837 // Don't duplicate a load with other uses.
13838 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13839 return SDValue();
13840
13841 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13842 LdNode = LdNode.getOperand(0);
13843 }
13844
13845 if (!ISD::isNormalLoad(LdNode.getNode()))
13846 return SDValue();
13847
13848 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13849
13850 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13851 return SDValue();
13852
13853 if (HasShuffleIntoBitcast) {
13854 // If there's a bitcast before the shuffle, check if the load type and
13855 // alignment is valid.
13856 unsigned Align = LN0->getAlignment();
13857 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000013858 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000013859 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13860
13861 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13862 return SDValue();
13863 }
13864
13865 // All checks match so transform back to vector_shuffle so that DAG combiner
13866 // can finish the job
13867 DebugLoc dl = N->getDebugLoc();
13868
13869 // Create shuffle node taking into account the case that its a unary shuffle
13870 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13871 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13872 InVec.getOperand(0), Shuffle,
13873 &ShuffleMask[0]);
13874 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13875 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13876 EltNo);
13877}
13878
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013879/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13880/// generation and convert it from being a bunch of shuffles and extracts
13881/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013882static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013883 TargetLowering::DAGCombinerInfo &DCI) {
13884 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13885 if (NewOp.getNode())
13886 return NewOp;
13887
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013888 SDValue InputVector = N->getOperand(0);
13889
13890 // Only operate on vectors of 4 elements, where the alternative shuffling
13891 // gets to be more expensive.
13892 if (InputVector.getValueType() != MVT::v4i32)
13893 return SDValue();
13894
13895 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13896 // single use which is a sign-extend or zero-extend, and all elements are
13897 // used.
13898 SmallVector<SDNode *, 4> Uses;
13899 unsigned ExtractedElements = 0;
13900 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13901 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13902 if (UI.getUse().getResNo() != InputVector.getResNo())
13903 return SDValue();
13904
13905 SDNode *Extract = *UI;
13906 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13907 return SDValue();
13908
13909 if (Extract->getValueType(0) != MVT::i32)
13910 return SDValue();
13911 if (!Extract->hasOneUse())
13912 return SDValue();
13913 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13914 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13915 return SDValue();
13916 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13917 return SDValue();
13918
13919 // Record which element was extracted.
13920 ExtractedElements |=
13921 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13922
13923 Uses.push_back(Extract);
13924 }
13925
13926 // If not all the elements were used, this may not be worthwhile.
13927 if (ExtractedElements != 15)
13928 return SDValue();
13929
13930 // Ok, we've now decided to do the transformation.
13931 DebugLoc dl = InputVector.getDebugLoc();
13932
13933 // Store the value to a temporary stack slot.
13934 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013935 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13936 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013937
13938 // Replace each use (extract) with a load of the appropriate element.
13939 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13940 UE = Uses.end(); UI != UE; ++UI) {
13941 SDNode *Extract = *UI;
13942
Nadav Rotem86694292011-05-17 08:31:57 +000013943 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013944 SDValue Idx = Extract->getOperand(1);
13945 unsigned EltSize =
13946 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13947 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013948 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013949 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13950
Nadav Rotem86694292011-05-17 08:31:57 +000013951 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013952 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013953
13954 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013955 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013956 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013957 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013958
13959 // Replace the exact with the load.
13960 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13961 }
13962
13963 // The replacement was made in place; don't return anything.
13964 return SDValue();
13965}
13966
Duncan Sands6bcd2192011-09-17 16:49:39 +000013967/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13968/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013969static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013970 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013971 const X86Subtarget *Subtarget) {
13972 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013973 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013974 // Get the LHS/RHS of the select.
13975 SDValue LHS = N->getOperand(1);
13976 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013977 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013978
Dan Gohman670e5392009-09-21 18:03:22 +000013979 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013980 // instructions match the semantics of the common C idiom x<y?x:y but not
13981 // x<=y?x:y, because of how they handle negative zero (which can be
13982 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013983 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13984 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013985 (Subtarget->hasSSE2() ||
13986 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013987 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013988
Chris Lattner47b4ce82009-03-11 05:48:52 +000013989 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013990 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013991 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13992 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013993 switch (CC) {
13994 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013995 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013996 // Converting this to a min would handle NaNs incorrectly, and swapping
13997 // the operands would cause it to handle comparisons between positive
13998 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013999 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014000 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014001 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14002 break;
14003 std::swap(LHS, RHS);
14004 }
Dan Gohman670e5392009-09-21 18:03:22 +000014005 Opcode = X86ISD::FMIN;
14006 break;
14007 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014008 // Converting this to a min would handle comparisons between positive
14009 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014010 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014011 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
14012 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014013 Opcode = X86ISD::FMIN;
14014 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014015 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014016 // Converting this to a min would handle both negative zeros and NaNs
14017 // incorrectly, but we can swap the operands to fix both.
14018 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014019 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014020 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014021 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014022 Opcode = X86ISD::FMIN;
14023 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014024
Dan Gohman670e5392009-09-21 18:03:22 +000014025 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014026 // Converting this to a max would handle comparisons between positive
14027 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014028 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000014029 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014030 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014031 Opcode = X86ISD::FMAX;
14032 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014033 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014034 // Converting this to a max would handle NaNs incorrectly, and swapping
14035 // the operands would cause it to handle comparisons between positive
14036 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014037 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014038 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014039 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14040 break;
14041 std::swap(LHS, RHS);
14042 }
Dan Gohman670e5392009-09-21 18:03:22 +000014043 Opcode = X86ISD::FMAX;
14044 break;
14045 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014046 // Converting this to a max would handle both negative zeros and NaNs
14047 // incorrectly, but we can swap the operands to fix both.
14048 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014049 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014050 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014051 case ISD::SETGE:
14052 Opcode = X86ISD::FMAX;
14053 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000014054 }
Dan Gohman670e5392009-09-21 18:03:22 +000014055 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000014056 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
14057 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014058 switch (CC) {
14059 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014060 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014061 // Converting this to a min would handle comparisons between positive
14062 // and negative zero incorrectly, and swapping the operands would
14063 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014064 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014065 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000014066 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014067 break;
14068 std::swap(LHS, RHS);
14069 }
Dan Gohman670e5392009-09-21 18:03:22 +000014070 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000014071 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014072 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014073 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014074 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014075 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
14076 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014077 Opcode = X86ISD::FMIN;
14078 break;
14079 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014080 // Converting this to a min would handle both negative zeros and NaNs
14081 // incorrectly, but we can swap the operands to fix both.
14082 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014083 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014084 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014085 case ISD::SETGE:
14086 Opcode = X86ISD::FMIN;
14087 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014088
Dan Gohman670e5392009-09-21 18:03:22 +000014089 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014090 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014091 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014092 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014093 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000014094 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014095 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014096 // Converting this to a max would handle comparisons between positive
14097 // and negative zero incorrectly, and swapping the operands would
14098 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014099 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014100 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000014101 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014102 break;
14103 std::swap(LHS, RHS);
14104 }
Dan Gohman670e5392009-09-21 18:03:22 +000014105 Opcode = X86ISD::FMAX;
14106 break;
14107 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014108 // Converting this to a max would handle both negative zeros and NaNs
14109 // incorrectly, but we can swap the operands to fix both.
14110 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014111 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014112 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014113 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014114 Opcode = X86ISD::FMAX;
14115 break;
14116 }
Chris Lattner83e6c992006-10-04 06:57:07 +000014117 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014118
Chris Lattner47b4ce82009-03-11 05:48:52 +000014119 if (Opcode)
14120 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000014121 }
Eric Christopherfd179292009-08-27 18:07:15 +000014122
Chris Lattnerd1980a52009-03-12 06:52:53 +000014123 // If this is a select between two integer constants, try to do some
14124 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000014125 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
14126 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000014127 // Don't do this for crazy integer types.
14128 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
14129 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000014130 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000014131 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000014132
Chris Lattnercee56e72009-03-13 05:53:31 +000014133 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000014134 // Efficiently invertible.
14135 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
14136 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
14137 isa<ConstantSDNode>(Cond.getOperand(1))))) {
14138 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000014139 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014140 }
Eric Christopherfd179292009-08-27 18:07:15 +000014141
Chris Lattnerd1980a52009-03-12 06:52:53 +000014142 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000014143 if (FalseC->getAPIntValue() == 0 &&
14144 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014145 if (NeedsCondInvert) // Invert the condition if needed.
14146 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14147 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014148
Chris Lattnerd1980a52009-03-12 06:52:53 +000014149 // Zero extend the condition if needed.
14150 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014151
Chris Lattnercee56e72009-03-13 05:53:31 +000014152 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000014153 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000014154 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000014155 }
Eric Christopherfd179292009-08-27 18:07:15 +000014156
Chris Lattner97a29a52009-03-13 05:22:11 +000014157 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000014158 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000014159 if (NeedsCondInvert) // Invert the condition if needed.
14160 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14161 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014162
Chris Lattner97a29a52009-03-13 05:22:11 +000014163 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000014164 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
14165 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000014166 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000014167 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000014168 }
Eric Christopherfd179292009-08-27 18:07:15 +000014169
Chris Lattnercee56e72009-03-13 05:53:31 +000014170 // Optimize cases that will turn into an LEA instruction. This requires
14171 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000014172 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000014173 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014174 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000014175
Chris Lattnercee56e72009-03-13 05:53:31 +000014176 bool isFastMultiplier = false;
14177 if (Diff < 10) {
14178 switch ((unsigned char)Diff) {
14179 default: break;
14180 case 1: // result = add base, cond
14181 case 2: // result = lea base( , cond*2)
14182 case 3: // result = lea base(cond, cond*2)
14183 case 4: // result = lea base( , cond*4)
14184 case 5: // result = lea base(cond, cond*4)
14185 case 8: // result = lea base( , cond*8)
14186 case 9: // result = lea base(cond, cond*8)
14187 isFastMultiplier = true;
14188 break;
14189 }
14190 }
Eric Christopherfd179292009-08-27 18:07:15 +000014191
Chris Lattnercee56e72009-03-13 05:53:31 +000014192 if (isFastMultiplier) {
14193 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
14194 if (NeedsCondInvert) // Invert the condition if needed.
14195 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14196 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014197
Chris Lattnercee56e72009-03-13 05:53:31 +000014198 // Zero extend the condition if needed.
14199 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
14200 Cond);
14201 // Scale the condition by the difference.
14202 if (Diff != 1)
14203 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
14204 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014205
Chris Lattnercee56e72009-03-13 05:53:31 +000014206 // Add the base if non-zero.
14207 if (FalseC->getAPIntValue() != 0)
14208 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14209 SDValue(FalseC, 0));
14210 return Cond;
14211 }
Eric Christopherfd179292009-08-27 18:07:15 +000014212 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000014213 }
14214 }
Eric Christopherfd179292009-08-27 18:07:15 +000014215
Evan Cheng56f582d2012-01-04 01:41:39 +000014216 // Canonicalize max and min:
14217 // (x > y) ? x : y -> (x >= y) ? x : y
14218 // (x < y) ? x : y -> (x <= y) ? x : y
14219 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
14220 // the need for an extra compare
14221 // against zero. e.g.
14222 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
14223 // subl %esi, %edi
14224 // testl %edi, %edi
14225 // movl $0, %eax
14226 // cmovgl %edi, %eax
14227 // =>
14228 // xorl %eax, %eax
14229 // subl %esi, $edi
14230 // cmovsl %eax, %edi
14231 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
14232 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14233 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
14234 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
14235 switch (CC) {
14236 default: break;
14237 case ISD::SETLT:
14238 case ISD::SETGT: {
14239 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
14240 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
14241 Cond.getOperand(0), Cond.getOperand(1), NewCC);
14242 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
14243 }
14244 }
14245 }
14246
Nadav Rotemcc616562012-01-15 19:27:55 +000014247 // If we know that this node is legal then we know that it is going to be
14248 // matched by one of the SSE/AVX BLEND instructions. These instructions only
14249 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
14250 // to simplify previous instructions.
14251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14252 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000014253 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000014254 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000014255
14256 // Don't optimize vector selects that map to mask-registers.
14257 if (BitWidth == 1)
14258 return SDValue();
14259
Nadav Rotemcc616562012-01-15 19:27:55 +000014260 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
14261 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
14262
14263 APInt KnownZero, KnownOne;
14264 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
14265 DCI.isBeforeLegalizeOps());
14266 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
14267 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
14268 DCI.CommitTargetLoweringOpt(TLO);
14269 }
14270
Dan Gohman475871a2008-07-27 21:46:04 +000014271 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000014272}
14273
Michael Liao2a33cec2012-08-10 19:58:13 +000014274// Check whether a boolean test is testing a boolean value generated by
14275// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
14276// code.
14277//
14278// Simplify the following patterns:
14279// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
14280// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
14281// to (Op EFLAGS Cond)
14282//
14283// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
14284// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
14285// to (Op EFLAGS !Cond)
14286//
14287// where Op could be BRCOND or CMOV.
14288//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014289static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000014290 // Quit if not CMP and SUB with its value result used.
14291 if (Cmp.getOpcode() != X86ISD::CMP &&
14292 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
14293 return SDValue();
14294
14295 // Quit if not used as a boolean value.
14296 if (CC != X86::COND_E && CC != X86::COND_NE)
14297 return SDValue();
14298
14299 // Check CMP operands. One of them should be 0 or 1 and the other should be
14300 // an SetCC or extended from it.
14301 SDValue Op1 = Cmp.getOperand(0);
14302 SDValue Op2 = Cmp.getOperand(1);
14303
14304 SDValue SetCC;
14305 const ConstantSDNode* C = 0;
14306 bool needOppositeCond = (CC == X86::COND_E);
14307
14308 if ((C = dyn_cast<ConstantSDNode>(Op1)))
14309 SetCC = Op2;
14310 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
14311 SetCC = Op1;
14312 else // Quit if all operands are not constants.
14313 return SDValue();
14314
14315 if (C->getZExtValue() == 1)
14316 needOppositeCond = !needOppositeCond;
14317 else if (C->getZExtValue() != 0)
14318 // Quit if the constant is neither 0 or 1.
14319 return SDValue();
14320
14321 // Skip 'zext' node.
14322 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
14323 SetCC = SetCC.getOperand(0);
14324
Michael Liao7fdc66b2012-09-10 16:36:16 +000014325 switch (SetCC.getOpcode()) {
14326 case X86ISD::SETCC:
14327 // Set the condition code or opposite one if necessary.
14328 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
14329 if (needOppositeCond)
14330 CC = X86::GetOppositeBranchCondition(CC);
14331 return SetCC.getOperand(1);
14332 case X86ISD::CMOV: {
14333 // Check whether false/true value has canonical one, i.e. 0 or 1.
14334 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
14335 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
14336 // Quit if true value is not a constant.
14337 if (!TVal)
14338 return SDValue();
14339 // Quit if false value is not a constant.
14340 if (!FVal) {
14341 // A special case for rdrand, where 0 is set if false cond is found.
14342 SDValue Op = SetCC.getOperand(0);
14343 if (Op.getOpcode() != X86ISD::RDRAND)
14344 return SDValue();
14345 }
14346 // Quit if false value is not the constant 0 or 1.
14347 bool FValIsFalse = true;
14348 if (FVal && FVal->getZExtValue() != 0) {
14349 if (FVal->getZExtValue() != 1)
14350 return SDValue();
14351 // If FVal is 1, opposite cond is needed.
14352 needOppositeCond = !needOppositeCond;
14353 FValIsFalse = false;
14354 }
14355 // Quit if TVal is not the constant opposite of FVal.
14356 if (FValIsFalse && TVal->getZExtValue() != 1)
14357 return SDValue();
14358 if (!FValIsFalse && TVal->getZExtValue() != 0)
14359 return SDValue();
14360 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
14361 if (needOppositeCond)
14362 CC = X86::GetOppositeBranchCondition(CC);
14363 return SetCC.getOperand(3);
14364 }
14365 }
Michael Liao2a33cec2012-08-10 19:58:13 +000014366
Michael Liao7fdc66b2012-09-10 16:36:16 +000014367 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000014368}
14369
Chris Lattnerd1980a52009-03-12 06:52:53 +000014370/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
14371static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014372 TargetLowering::DAGCombinerInfo &DCI,
14373 const X86Subtarget *Subtarget) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014374 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000014375
Chris Lattnerd1980a52009-03-12 06:52:53 +000014376 // If the flag operand isn't dead, don't touch this CMOV.
14377 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
14378 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000014379
Evan Chengb5a55d92011-05-24 01:48:22 +000014380 SDValue FalseOp = N->getOperand(0);
14381 SDValue TrueOp = N->getOperand(1);
14382 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
14383 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000014384
Evan Chengb5a55d92011-05-24 01:48:22 +000014385 if (CC == X86::COND_E || CC == X86::COND_NE) {
14386 switch (Cond.getOpcode()) {
14387 default: break;
14388 case X86ISD::BSR:
14389 case X86ISD::BSF:
14390 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
14391 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
14392 return (CC == X86::COND_E) ? FalseOp : TrueOp;
14393 }
14394 }
14395
Michael Liao2a33cec2012-08-10 19:58:13 +000014396 SDValue Flags;
14397
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014398 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000014399 if (Flags.getNode() &&
14400 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000014401 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014402 SDValue Ops[] = { FalseOp, TrueOp,
14403 DAG.getConstant(CC, MVT::i8), Flags };
14404 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
14405 Ops, array_lengthof(Ops));
14406 }
14407
Chris Lattnerd1980a52009-03-12 06:52:53 +000014408 // If this is a select between two integer constants, try to do some
14409 // optimizations. Note that the operands are ordered the opposite of SELECT
14410 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000014411 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
14412 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014413 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
14414 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000014415 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
14416 CC = X86::GetOppositeBranchCondition(CC);
14417 std::swap(TrueC, FalseC);
Nadav Rotem87255a42012-10-10 21:31:55 +000014418 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014419 }
Eric Christopherfd179292009-08-27 18:07:15 +000014420
Chris Lattnerd1980a52009-03-12 06:52:53 +000014421 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000014422 // This is efficient for any integer data type (including i8/i16) and
14423 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000014424 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014425 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
14426 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014427
Chris Lattnerd1980a52009-03-12 06:52:53 +000014428 // Zero extend the condition if needed.
14429 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014430
Chris Lattnerd1980a52009-03-12 06:52:53 +000014431 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
14432 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000014433 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000014434 if (N->getNumValues() == 2) // Dead flag value?
14435 return DCI.CombineTo(N, Cond, SDValue());
14436 return Cond;
14437 }
Eric Christopherfd179292009-08-27 18:07:15 +000014438
Chris Lattnercee56e72009-03-13 05:53:31 +000014439 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
14440 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000014441 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014442 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
14443 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014444
Chris Lattner97a29a52009-03-13 05:22:11 +000014445 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000014446 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
14447 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000014448 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14449 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000014450
Chris Lattner97a29a52009-03-13 05:22:11 +000014451 if (N->getNumValues() == 2) // Dead flag value?
14452 return DCI.CombineTo(N, Cond, SDValue());
14453 return Cond;
14454 }
Eric Christopherfd179292009-08-27 18:07:15 +000014455
Chris Lattnercee56e72009-03-13 05:53:31 +000014456 // Optimize cases that will turn into an LEA instruction. This requires
14457 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000014458 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000014459 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014460 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000014461
Chris Lattnercee56e72009-03-13 05:53:31 +000014462 bool isFastMultiplier = false;
14463 if (Diff < 10) {
14464 switch ((unsigned char)Diff) {
14465 default: break;
14466 case 1: // result = add base, cond
14467 case 2: // result = lea base( , cond*2)
14468 case 3: // result = lea base(cond, cond*2)
14469 case 4: // result = lea base( , cond*4)
14470 case 5: // result = lea base(cond, cond*4)
14471 case 8: // result = lea base( , cond*8)
14472 case 9: // result = lea base(cond, cond*8)
14473 isFastMultiplier = true;
14474 break;
14475 }
14476 }
Eric Christopherfd179292009-08-27 18:07:15 +000014477
Chris Lattnercee56e72009-03-13 05:53:31 +000014478 if (isFastMultiplier) {
14479 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014480 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
14481 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000014482 // Zero extend the condition if needed.
14483 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
14484 Cond);
14485 // Scale the condition by the difference.
14486 if (Diff != 1)
14487 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
14488 DAG.getConstant(Diff, Cond.getValueType()));
14489
14490 // Add the base if non-zero.
14491 if (FalseC->getAPIntValue() != 0)
14492 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14493 SDValue(FalseC, 0));
14494 if (N->getNumValues() == 2) // Dead flag value?
14495 return DCI.CombineTo(N, Cond, SDValue());
14496 return Cond;
14497 }
Eric Christopherfd179292009-08-27 18:07:15 +000014498 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000014499 }
14500 }
Nadav Rotem87255a42012-10-10 21:31:55 +000014501
14502 // Handle these cases:
14503 // (select (x != c), e, c) -> select (x != c), e, x),
14504 // (select (x == c), c, e) -> select (x == c), x, e)
14505 // where the c is an integer constant, and the "select" is the combination
14506 // of CMOV and CMP.
14507 //
14508 // The rationale for this change is that the conditional-move from a constant
14509 // needs two instructions, however, conditional-move from a register needs
14510 // only one instruction.
14511 //
14512 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
14513 // some instruction-combining opportunities. This opt needs to be
14514 // postponed as late as possible.
14515 //
14516 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
14517 // the DCI.xxxx conditions are provided to postpone the optimization as
14518 // late as possible.
14519
14520 ConstantSDNode *CmpAgainst = 0;
14521 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
14522 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
14523 dyn_cast<ConstantSDNode>(Cond.getOperand(0)) == 0) {
14524
14525 if (CC == X86::COND_NE &&
14526 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
14527 CC = X86::GetOppositeBranchCondition(CC);
14528 std::swap(TrueOp, FalseOp);
14529 }
14530
14531 if (CC == X86::COND_E &&
14532 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
14533 SDValue Ops[] = { FalseOp, Cond.getOperand(0), N->getOperand(2), Cond };
14534 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
14535 array_lengthof(Ops));
14536 }
14537 }
14538 }
14539
Chris Lattnerd1980a52009-03-12 06:52:53 +000014540 return SDValue();
14541}
14542
14543
Evan Cheng0b0cd912009-03-28 05:57:29 +000014544/// PerformMulCombine - Optimize a single multiply with constant into two
14545/// in order to implement it with two cheaper instructions, e.g.
14546/// LEA + SHL, LEA + LEA.
14547static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
14548 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000014549 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
14550 return SDValue();
14551
Owen Andersone50ed302009-08-10 22:56:29 +000014552 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000014553 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000014554 return SDValue();
14555
14556 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
14557 if (!C)
14558 return SDValue();
14559 uint64_t MulAmt = C->getZExtValue();
14560 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
14561 return SDValue();
14562
14563 uint64_t MulAmt1 = 0;
14564 uint64_t MulAmt2 = 0;
14565 if ((MulAmt % 9) == 0) {
14566 MulAmt1 = 9;
14567 MulAmt2 = MulAmt / 9;
14568 } else if ((MulAmt % 5) == 0) {
14569 MulAmt1 = 5;
14570 MulAmt2 = MulAmt / 5;
14571 } else if ((MulAmt % 3) == 0) {
14572 MulAmt1 = 3;
14573 MulAmt2 = MulAmt / 3;
14574 }
14575 if (MulAmt2 &&
14576 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
14577 DebugLoc DL = N->getDebugLoc();
14578
14579 if (isPowerOf2_64(MulAmt2) &&
14580 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
14581 // If second multiplifer is pow2, issue it first. We want the multiply by
14582 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
14583 // is an add.
14584 std::swap(MulAmt1, MulAmt2);
14585
14586 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000014587 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014588 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000014589 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000014590 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014591 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000014592 DAG.getConstant(MulAmt1, VT));
14593
Eric Christopherfd179292009-08-27 18:07:15 +000014594 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014595 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000014596 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000014597 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014598 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000014599 DAG.getConstant(MulAmt2, VT));
14600
14601 // Do not add new nodes to DAG combiner worklist.
14602 DCI.CombineTo(N, NewMul, false);
14603 }
14604 return SDValue();
14605}
14606
Evan Chengad9c0a32009-12-15 00:53:42 +000014607static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
14608 SDValue N0 = N->getOperand(0);
14609 SDValue N1 = N->getOperand(1);
14610 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
14611 EVT VT = N0.getValueType();
14612
14613 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
14614 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014615 if (VT.isInteger() && !VT.isVector() &&
14616 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000014617 N0.getOperand(1).getOpcode() == ISD::Constant) {
14618 SDValue N00 = N0.getOperand(0);
14619 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
14620 ((N00.getOpcode() == ISD::ANY_EXTEND ||
14621 N00.getOpcode() == ISD::ZERO_EXTEND) &&
14622 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
14623 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
14624 APInt ShAmt = N1C->getAPIntValue();
14625 Mask = Mask.shl(ShAmt);
14626 if (Mask != 0)
14627 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
14628 N00, DAG.getConstant(Mask, VT));
14629 }
14630 }
14631
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014632
14633 // Hardware support for vector shifts is sparse which makes us scalarize the
14634 // vector operations in many cases. Also, on sandybridge ADD is faster than
14635 // shl.
14636 // (shl V, 1) -> add V,V
14637 if (isSplatVector(N1.getNode())) {
14638 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14639 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14640 // We shift all of the values by one. In many cases we do not have
14641 // hardware support for this operation. This is better expressed as an ADD
14642 // of two values.
14643 if (N1C && (1 == N1C->getZExtValue())) {
14644 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14645 }
14646 }
14647
Evan Chengad9c0a32009-12-15 00:53:42 +000014648 return SDValue();
14649}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014650
Nate Begeman740ab032009-01-26 00:52:55 +000014651/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14652/// when possible.
14653static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014654 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014655 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014656 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014657 if (N->getOpcode() == ISD::SHL) {
14658 SDValue V = PerformSHLCombine(N, DAG);
14659 if (V.getNode()) return V;
14660 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014661
Nate Begeman740ab032009-01-26 00:52:55 +000014662 // On X86 with SSE2 support, we can transform this to a vector shift if
14663 // all elements are shifted by the same amount. We can't do this in legalize
14664 // because the a constant vector is typically transformed to a constant pool
14665 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014666 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014667 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014668
Craig Topper7be5dfd2011-11-12 09:58:49 +000014669 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14670 (!Subtarget->hasAVX2() ||
14671 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014672 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014673
Mon P Wang3becd092009-01-28 08:12:05 +000014674 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014675 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014676 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014677 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014678 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14679 unsigned NumElts = VT.getVectorNumElements();
14680 unsigned i = 0;
14681 for (; i != NumElts; ++i) {
14682 SDValue Arg = ShAmtOp.getOperand(i);
14683 if (Arg.getOpcode() == ISD::UNDEF) continue;
14684 BaseShAmt = Arg;
14685 break;
14686 }
Craig Topper37c26772012-01-17 04:44:50 +000014687 // Handle the case where the build_vector is all undef
14688 // FIXME: Should DAG allow this?
14689 if (i == NumElts)
14690 return SDValue();
14691
Mon P Wang3becd092009-01-28 08:12:05 +000014692 for (; i != NumElts; ++i) {
14693 SDValue Arg = ShAmtOp.getOperand(i);
14694 if (Arg.getOpcode() == ISD::UNDEF) continue;
14695 if (Arg != BaseShAmt) {
14696 return SDValue();
14697 }
14698 }
14699 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014700 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014701 SDValue InVec = ShAmtOp.getOperand(0);
14702 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14703 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14704 unsigned i = 0;
14705 for (; i != NumElts; ++i) {
14706 SDValue Arg = InVec.getOperand(i);
14707 if (Arg.getOpcode() == ISD::UNDEF) continue;
14708 BaseShAmt = Arg;
14709 break;
14710 }
14711 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14712 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014713 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014714 if (C->getZExtValue() == SplatIdx)
14715 BaseShAmt = InVec.getOperand(1);
14716 }
14717 }
Mon P Wang845b1892012-02-01 22:15:20 +000014718 if (BaseShAmt.getNode() == 0) {
14719 // Don't create instructions with illegal types after legalize
14720 // types has run.
14721 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14722 !DCI.isBeforeLegalize())
14723 return SDValue();
14724
Mon P Wangefa42202009-09-03 19:56:25 +000014725 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14726 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014727 }
Mon P Wang3becd092009-01-28 08:12:05 +000014728 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014729 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014730
Mon P Wangefa42202009-09-03 19:56:25 +000014731 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014732 if (EltVT.bitsGT(MVT::i32))
14733 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14734 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014735 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014736
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014737 // The shift amount is identical so we can do a vector shift.
14738 SDValue ValOp = N->getOperand(0);
14739 switch (N->getOpcode()) {
14740 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014741 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014742 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014743 switch (VT.getSimpleVT().SimpleTy) {
14744 default: return SDValue();
14745 case MVT::v2i64:
14746 case MVT::v4i32:
14747 case MVT::v8i16:
14748 case MVT::v4i64:
14749 case MVT::v8i32:
14750 case MVT::v16i16:
14751 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14752 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014753 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014754 switch (VT.getSimpleVT().SimpleTy) {
14755 default: return SDValue();
14756 case MVT::v4i32:
14757 case MVT::v8i16:
14758 case MVT::v8i32:
14759 case MVT::v16i16:
14760 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14761 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014762 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014763 switch (VT.getSimpleVT().SimpleTy) {
14764 default: return SDValue();
14765 case MVT::v2i64:
14766 case MVT::v4i32:
14767 case MVT::v8i16:
14768 case MVT::v4i64:
14769 case MVT::v8i32:
14770 case MVT::v16i16:
14771 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14772 }
Nate Begeman740ab032009-01-26 00:52:55 +000014773 }
Nate Begeman740ab032009-01-26 00:52:55 +000014774}
14775
Nate Begemanb65c1752010-12-17 22:55:37 +000014776
Stuart Hastings865f0932011-06-03 23:53:54 +000014777// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14778// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14779// and friends. Likewise for OR -> CMPNEQSS.
14780static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14781 TargetLowering::DAGCombinerInfo &DCI,
14782 const X86Subtarget *Subtarget) {
14783 unsigned opcode;
14784
14785 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14786 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014787 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014788 SDValue N0 = N->getOperand(0);
14789 SDValue N1 = N->getOperand(1);
14790 SDValue CMP0 = N0->getOperand(1);
14791 SDValue CMP1 = N1->getOperand(1);
14792 DebugLoc DL = N->getDebugLoc();
14793
14794 // The SETCCs should both refer to the same CMP.
14795 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14796 return SDValue();
14797
14798 SDValue CMP00 = CMP0->getOperand(0);
14799 SDValue CMP01 = CMP0->getOperand(1);
14800 EVT VT = CMP00.getValueType();
14801
14802 if (VT == MVT::f32 || VT == MVT::f64) {
14803 bool ExpectingFlags = false;
14804 // Check for any users that want flags:
14805 for (SDNode::use_iterator UI = N->use_begin(),
14806 UE = N->use_end();
14807 !ExpectingFlags && UI != UE; ++UI)
14808 switch (UI->getOpcode()) {
14809 default:
14810 case ISD::BR_CC:
14811 case ISD::BRCOND:
14812 case ISD::SELECT:
14813 ExpectingFlags = true;
14814 break;
14815 case ISD::CopyToReg:
14816 case ISD::SIGN_EXTEND:
14817 case ISD::ZERO_EXTEND:
14818 case ISD::ANY_EXTEND:
14819 break;
14820 }
14821
14822 if (!ExpectingFlags) {
14823 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14824 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14825
14826 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14827 X86::CondCode tmp = cc0;
14828 cc0 = cc1;
14829 cc1 = tmp;
14830 }
14831
14832 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14833 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14834 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14835 X86ISD::NodeType NTOperator = is64BitFP ?
14836 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14837 // FIXME: need symbolic constants for these magic numbers.
14838 // See X86ATTInstPrinter.cpp:printSSECC().
14839 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14840 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14841 DAG.getConstant(x86cc, MVT::i8));
14842 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14843 OnesOrZeroesF);
14844 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14845 DAG.getConstant(1, MVT::i32));
14846 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14847 return OneBitOfTruth;
14848 }
14849 }
14850 }
14851 }
14852 return SDValue();
14853}
14854
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014855/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14856/// so it can be folded inside ANDNP.
14857static bool CanFoldXORWithAllOnes(const SDNode *N) {
14858 EVT VT = N->getValueType(0);
14859
14860 // Match direct AllOnes for 128 and 256-bit vectors
14861 if (ISD::isBuildVectorAllOnes(N))
14862 return true;
14863
14864 // Look through a bit convert.
14865 if (N->getOpcode() == ISD::BITCAST)
14866 N = N->getOperand(0).getNode();
14867
14868 // Sometimes the operand may come from a insert_subvector building a 256-bit
14869 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000014870 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000014871 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14872 SDValue V1 = N->getOperand(0);
14873 SDValue V2 = N->getOperand(1);
14874
14875 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14876 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14877 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14878 ISD::isBuildVectorAllOnes(V2.getNode()))
14879 return true;
14880 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014881
14882 return false;
14883}
14884
Nate Begemanb65c1752010-12-17 22:55:37 +000014885static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14886 TargetLowering::DAGCombinerInfo &DCI,
14887 const X86Subtarget *Subtarget) {
14888 if (DCI.isBeforeLegalizeOps())
14889 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014890
Stuart Hastings865f0932011-06-03 23:53:54 +000014891 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14892 if (R.getNode())
14893 return R;
14894
Craig Topper54a11172011-10-14 07:06:56 +000014895 EVT VT = N->getValueType(0);
14896
Craig Topperb4c94572011-10-21 06:55:01 +000014897 // Create ANDN, BLSI, and BLSR instructions
14898 // BLSI is X & (-X)
14899 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014900 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14901 SDValue N0 = N->getOperand(0);
14902 SDValue N1 = N->getOperand(1);
14903 DebugLoc DL = N->getDebugLoc();
14904
14905 // Check LHS for not
14906 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14907 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14908 // Check RHS for not
14909 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14910 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14911
Craig Topperb4c94572011-10-21 06:55:01 +000014912 // Check LHS for neg
14913 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14914 isZero(N0.getOperand(0)))
14915 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14916
14917 // Check RHS for neg
14918 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14919 isZero(N1.getOperand(0)))
14920 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14921
14922 // Check LHS for X-1
14923 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14924 isAllOnes(N0.getOperand(1)))
14925 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14926
14927 // Check RHS for X-1
14928 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14929 isAllOnes(N1.getOperand(1)))
14930 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14931
Craig Topper54a11172011-10-14 07:06:56 +000014932 return SDValue();
14933 }
14934
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014935 // Want to form ANDNP nodes:
14936 // 1) In the hopes of then easily combining them with OR and AND nodes
14937 // to form PBLEND/PSIGN.
14938 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014939 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014940 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014941
Nate Begemanb65c1752010-12-17 22:55:37 +000014942 SDValue N0 = N->getOperand(0);
14943 SDValue N1 = N->getOperand(1);
14944 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014945
Nate Begemanb65c1752010-12-17 22:55:37 +000014946 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014947 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014948 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14949 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014950 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014951
14952 // Check RHS for vnot
14953 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014954 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14955 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014956 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014957
Nate Begemanb65c1752010-12-17 22:55:37 +000014958 return SDValue();
14959}
14960
Evan Cheng760d1942010-01-04 21:22:48 +000014961static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014962 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014963 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014964 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014965 return SDValue();
14966
Stuart Hastings865f0932011-06-03 23:53:54 +000014967 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14968 if (R.getNode())
14969 return R;
14970
Evan Cheng760d1942010-01-04 21:22:48 +000014971 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014972
Evan Cheng760d1942010-01-04 21:22:48 +000014973 SDValue N0 = N->getOperand(0);
14974 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014975
Nate Begemanb65c1752010-12-17 22:55:37 +000014976 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014977 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014978 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014979 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14980 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014981
Craig Topper1666cb62011-11-19 07:07:26 +000014982 // Canonicalize pandn to RHS
14983 if (N0.getOpcode() == X86ISD::ANDNP)
14984 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014985 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014986 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14987 SDValue Mask = N1.getOperand(0);
14988 SDValue X = N1.getOperand(1);
14989 SDValue Y;
14990 if (N0.getOperand(0) == Mask)
14991 Y = N0.getOperand(1);
14992 if (N0.getOperand(1) == Mask)
14993 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014994
Craig Topper1666cb62011-11-19 07:07:26 +000014995 // Check to see if the mask appeared in both the AND and ANDNP and
14996 if (!Y.getNode())
14997 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014998
Craig Topper1666cb62011-11-19 07:07:26 +000014999 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000015000 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000015001 if (Mask.getOpcode() == ISD::BITCAST)
15002 Mask = Mask.getOperand(0);
15003 if (X.getOpcode() == ISD::BITCAST)
15004 X = X.getOperand(0);
15005 if (Y.getOpcode() == ISD::BITCAST)
15006 Y = Y.getOperand(0);
15007
Craig Topper1666cb62011-11-19 07:07:26 +000015008 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015009
Craig Toppered2e13d2012-01-22 19:15:14 +000015010 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000015011 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
15012 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015013 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000015014 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000015015
15016 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015017 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000015018 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
15019 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
15020 if ((SraAmt + 1) != EltBits)
15021 return SDValue();
15022
15023 DebugLoc DL = N->getDebugLoc();
15024
15025 // Now we know we at least have a plendvb with the mask val. See if
15026 // we can form a psignb/w/d.
15027 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000015028 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
15029 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000015030 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
15031 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
15032 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015033 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000015034 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000015035 }
15036 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000015037 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000015038 return SDValue();
15039
15040 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
15041
15042 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
15043 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
15044 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000015045 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000015046 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000015047 }
15048 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015049
Craig Topper1666cb62011-11-19 07:07:26 +000015050 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
15051 return SDValue();
15052
Nate Begemanb65c1752010-12-17 22:55:37 +000015053 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000015054 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
15055 std::swap(N0, N1);
15056 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
15057 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000015058 if (!N0.hasOneUse() || !N1.hasOneUse())
15059 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000015060
15061 SDValue ShAmt0 = N0.getOperand(1);
15062 if (ShAmt0.getValueType() != MVT::i8)
15063 return SDValue();
15064 SDValue ShAmt1 = N1.getOperand(1);
15065 if (ShAmt1.getValueType() != MVT::i8)
15066 return SDValue();
15067 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
15068 ShAmt0 = ShAmt0.getOperand(0);
15069 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
15070 ShAmt1 = ShAmt1.getOperand(0);
15071
15072 DebugLoc DL = N->getDebugLoc();
15073 unsigned Opc = X86ISD::SHLD;
15074 SDValue Op0 = N0.getOperand(0);
15075 SDValue Op1 = N1.getOperand(0);
15076 if (ShAmt0.getOpcode() == ISD::SUB) {
15077 Opc = X86ISD::SHRD;
15078 std::swap(Op0, Op1);
15079 std::swap(ShAmt0, ShAmt1);
15080 }
15081
Evan Cheng8b1190a2010-04-28 01:18:01 +000015082 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000015083 if (ShAmt1.getOpcode() == ISD::SUB) {
15084 SDValue Sum = ShAmt1.getOperand(0);
15085 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000015086 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
15087 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
15088 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
15089 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000015090 return DAG.getNode(Opc, DL, VT,
15091 Op0, Op1,
15092 DAG.getNode(ISD::TRUNCATE, DL,
15093 MVT::i8, ShAmt0));
15094 }
15095 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
15096 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
15097 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000015098 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000015099 return DAG.getNode(Opc, DL, VT,
15100 N0.getOperand(0), N1.getOperand(0),
15101 DAG.getNode(ISD::TRUNCATE, DL,
15102 MVT::i8, ShAmt0));
15103 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015104
Evan Cheng760d1942010-01-04 21:22:48 +000015105 return SDValue();
15106}
15107
Manman Ren92363622012-06-07 22:39:10 +000015108// Generate NEG and CMOV for integer abs.
15109static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
15110 EVT VT = N->getValueType(0);
15111
15112 // Since X86 does not have CMOV for 8-bit integer, we don't convert
15113 // 8-bit integer abs to NEG and CMOV.
15114 if (VT.isInteger() && VT.getSizeInBits() == 8)
15115 return SDValue();
15116
15117 SDValue N0 = N->getOperand(0);
15118 SDValue N1 = N->getOperand(1);
15119 DebugLoc DL = N->getDebugLoc();
15120
15121 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
15122 // and change it to SUB and CMOV.
15123 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
15124 N0.getOpcode() == ISD::ADD &&
15125 N0.getOperand(1) == N1 &&
15126 N1.getOpcode() == ISD::SRA &&
15127 N1.getOperand(0) == N0.getOperand(0))
15128 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
15129 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
15130 // Generate SUB & CMOV.
15131 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
15132 DAG.getConstant(0, VT), N0.getOperand(0));
15133
15134 SDValue Ops[] = { N0.getOperand(0), Neg,
15135 DAG.getConstant(X86::COND_GE, MVT::i8),
15136 SDValue(Neg.getNode(), 1) };
15137 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
15138 Ops, array_lengthof(Ops));
15139 }
15140 return SDValue();
15141}
15142
Craig Topper3738ccd2011-12-27 06:27:23 +000015143// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000015144static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
15145 TargetLowering::DAGCombinerInfo &DCI,
15146 const X86Subtarget *Subtarget) {
15147 if (DCI.isBeforeLegalizeOps())
15148 return SDValue();
15149
Manman Ren45d53b82012-06-08 18:58:26 +000015150 if (Subtarget->hasCMov()) {
15151 SDValue RV = performIntegerAbsCombine(N, DAG);
15152 if (RV.getNode())
15153 return RV;
15154 }
Manman Ren92363622012-06-07 22:39:10 +000015155
15156 // Try forming BMI if it is available.
15157 if (!Subtarget->hasBMI())
15158 return SDValue();
15159
Craig Topperb4c94572011-10-21 06:55:01 +000015160 EVT VT = N->getValueType(0);
15161
15162 if (VT != MVT::i32 && VT != MVT::i64)
15163 return SDValue();
15164
Craig Topper3738ccd2011-12-27 06:27:23 +000015165 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
15166
Craig Topperb4c94572011-10-21 06:55:01 +000015167 // Create BLSMSK instructions by finding X ^ (X-1)
15168 SDValue N0 = N->getOperand(0);
15169 SDValue N1 = N->getOperand(1);
15170 DebugLoc DL = N->getDebugLoc();
15171
15172 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15173 isAllOnes(N0.getOperand(1)))
15174 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
15175
15176 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15177 isAllOnes(N1.getOperand(1)))
15178 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
15179
15180 return SDValue();
15181}
15182
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015183/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
15184static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015185 TargetLowering::DAGCombinerInfo &DCI,
15186 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015187 LoadSDNode *Ld = cast<LoadSDNode>(N);
15188 EVT RegVT = Ld->getValueType(0);
15189 EVT MemVT = Ld->getMemoryVT();
15190 DebugLoc dl = Ld->getDebugLoc();
15191 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15192
15193 ISD::LoadExtType Ext = Ld->getExtensionType();
15194
Nadav Rotemca6f2962011-09-18 19:00:23 +000015195 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015196 // shuffle. We need SSE4 for the shuffles.
15197 // TODO: It is possible to support ZExt by zeroing the undef values
15198 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000015199 if (RegVT.isVector() && RegVT.isInteger() &&
15200 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015201 assert(MemVT != RegVT && "Cannot extend to the same type");
15202 assert(MemVT.isVector() && "Must load a vector from memory");
15203
15204 unsigned NumElems = RegVT.getVectorNumElements();
15205 unsigned RegSz = RegVT.getSizeInBits();
15206 unsigned MemSz = MemVT.getSizeInBits();
15207 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015208
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015209 // All sizes must be a power of two.
15210 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
15211 return SDValue();
15212
15213 // Attempt to load the original value using scalar loads.
15214 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015215 MVT SclrLoadTy = MVT::i8;
15216 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
15217 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
15218 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015219 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015220 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015221 }
15222 }
15223
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015224 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
15225 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
15226 (64 <= MemSz))
15227 SclrLoadTy = MVT::f64;
15228
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015229 // Calculate the number of scalar loads that we need to perform
15230 // in order to load our vector from memory.
15231 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015232
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015233 // Represent our vector as a sequence of elements which are the
15234 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015235 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
15236 RegSz/SclrLoadTy.getSizeInBits());
15237
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015238 // Represent the data using the same element type that is stored in
15239 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015240 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
15241 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015242
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015243 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
15244 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015245
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015246 // We can't shuffle using an illegal type.
15247 if (!TLI.isTypeLegal(WideVecVT))
15248 return SDValue();
15249
15250 SmallVector<SDValue, 8> Chains;
15251 SDValue Ptr = Ld->getBasePtr();
15252 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
15253 TLI.getPointerTy());
15254 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
15255
15256 for (unsigned i = 0; i < NumLoads; ++i) {
15257 // Perform a single load.
15258 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
15259 Ptr, Ld->getPointerInfo(),
15260 Ld->isVolatile(), Ld->isNonTemporal(),
15261 Ld->isInvariant(), Ld->getAlignment());
15262 Chains.push_back(ScalarLoad.getValue(1));
15263 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
15264 // another round of DAGCombining.
15265 if (i == 0)
15266 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
15267 else
15268 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
15269 ScalarLoad, DAG.getIntPtrConstant(i));
15270
15271 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
15272 }
15273
15274 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
15275 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015276
15277 // Bitcast the loaded value to a vector of the original element type, in
15278 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015279 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015280 unsigned SizeRatio = RegSz/MemSz;
15281
15282 // Redistribute the loaded elements into the different locations.
15283 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000015284 for (unsigned i = 0; i != NumElems; ++i)
15285 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015286
15287 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000015288 DAG.getUNDEF(WideVecVT),
15289 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015290
15291 // Bitcast to the requested type.
15292 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
15293 // Replace the original load with the new sequence
15294 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015295 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015296 }
15297
15298 return SDValue();
15299}
15300
Chris Lattner149a4e52008-02-22 02:09:43 +000015301/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015302static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000015303 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000015304 StoreSDNode *St = cast<StoreSDNode>(N);
15305 EVT VT = St->getValue().getValueType();
15306 EVT StVT = St->getMemoryVT();
15307 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000015308 SDValue StoredVal = St->getOperand(1);
15309 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15310
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015311 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000015312 // On Sandy Bridge, 256-bit memory operations are executed by two
15313 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
15314 // memory operation.
Craig Topper7a9a28b2012-08-12 02:23:29 +000015315 if (VT.is256BitVector() && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000015316 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
15317 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000015318 SDValue Value0 = StoredVal.getOperand(0);
15319 SDValue Value1 = StoredVal.getOperand(1);
15320
15321 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
15322 SDValue Ptr0 = St->getBasePtr();
15323 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
15324
15325 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
15326 St->getPointerInfo(), St->isVolatile(),
15327 St->isNonTemporal(), St->getAlignment());
15328 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
15329 St->getPointerInfo(), St->isVolatile(),
15330 St->isNonTemporal(), St->getAlignment());
15331 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
15332 }
Nadav Rotem614061b2011-08-10 19:30:14 +000015333
15334 // Optimize trunc store (of multiple scalars) to shuffle and store.
15335 // First, pack all of the elements in one place. Next, store to memory
15336 // in fewer chunks.
15337 if (St->isTruncatingStore() && VT.isVector()) {
15338 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15339 unsigned NumElems = VT.getVectorNumElements();
15340 assert(StVT != VT && "Cannot truncate to the same type");
15341 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
15342 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
15343
15344 // From, To sizes and ElemCount must be pow of two
15345 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000015346 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000015347 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000015348 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015349
Nadav Rotem614061b2011-08-10 19:30:14 +000015350 unsigned SizeRatio = FromSz / ToSz;
15351
15352 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
15353
15354 // Create a type on which we perform the shuffle
15355 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
15356 StVT.getScalarType(), NumElems*SizeRatio);
15357
15358 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
15359
15360 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
15361 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000015362 for (unsigned i = 0; i != NumElems; ++i)
15363 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000015364
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015365 // Can't shuffle using an illegal type.
15366 if (!TLI.isTypeLegal(WideVecVT))
15367 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000015368
15369 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000015370 DAG.getUNDEF(WideVecVT),
15371 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000015372 // At this point all of the data is stored at the bottom of the
15373 // register. We now need to save it to mem.
15374
15375 // Find the largest store unit
15376 MVT StoreType = MVT::i8;
15377 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
15378 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
15379 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015380 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000015381 StoreType = Tp;
15382 }
15383
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015384 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
15385 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
15386 (64 <= NumElems * ToSz))
15387 StoreType = MVT::f64;
15388
Nadav Rotem614061b2011-08-10 19:30:14 +000015389 // Bitcast the original vector into a vector of store-size units
15390 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015391 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000015392 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
15393 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
15394 SmallVector<SDValue, 8> Chains;
15395 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
15396 TLI.getPointerTy());
15397 SDValue Ptr = St->getBasePtr();
15398
15399 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000015400 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000015401 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
15402 StoreType, ShuffWide,
15403 DAG.getIntPtrConstant(i));
15404 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
15405 St->getPointerInfo(), St->isVolatile(),
15406 St->isNonTemporal(), St->getAlignment());
15407 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
15408 Chains.push_back(Ch);
15409 }
15410
15411 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
15412 Chains.size());
15413 }
15414
15415
Chris Lattner149a4e52008-02-22 02:09:43 +000015416 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
15417 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000015418 // A preferable solution to the general problem is to figure out the right
15419 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000015420
15421 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000015422 if (VT.getSizeInBits() != 64)
15423 return SDValue();
15424
Devang Patel578efa92009-06-05 21:57:13 +000015425 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling67658342012-10-09 07:45:08 +000015426 bool NoImplicitFloatOps = F->getFnAttributes().
15427 hasAttribute(Attributes::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015428 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000015429 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000015430 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000015431 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000015432 isa<LoadSDNode>(St->getValue()) &&
15433 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
15434 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000015435 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000015436 LoadSDNode *Ld = 0;
15437 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000015438 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000015439 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000015440 // Must be a store of a load. We currently handle two cases: the load
15441 // is a direct child, and it's under an intervening TokenFactor. It is
15442 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000015443 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000015444 Ld = cast<LoadSDNode>(St->getChain());
15445 else if (St->getValue().hasOneUse() &&
15446 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000015447 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000015448 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000015449 TokenFactorIndex = i;
15450 Ld = cast<LoadSDNode>(St->getValue());
15451 } else
15452 Ops.push_back(ChainVal->getOperand(i));
15453 }
15454 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000015455
Evan Cheng536e6672009-03-12 05:59:15 +000015456 if (!Ld || !ISD::isNormalLoad(Ld))
15457 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000015458
Evan Cheng536e6672009-03-12 05:59:15 +000015459 // If this is not the MMX case, i.e. we are just turning i64 load/store
15460 // into f64 load/store, avoid the transformation if there are multiple
15461 // uses of the loaded value.
15462 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
15463 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000015464
Evan Cheng536e6672009-03-12 05:59:15 +000015465 DebugLoc LdDL = Ld->getDebugLoc();
15466 DebugLoc StDL = N->getDebugLoc();
15467 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
15468 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
15469 // pair instead.
15470 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015471 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000015472 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
15473 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015474 Ld->isNonTemporal(), Ld->isInvariant(),
15475 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000015476 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000015477 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000015478 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000015479 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000015480 Ops.size());
15481 }
Evan Cheng536e6672009-03-12 05:59:15 +000015482 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000015483 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000015484 St->isVolatile(), St->isNonTemporal(),
15485 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000015486 }
Evan Cheng536e6672009-03-12 05:59:15 +000015487
15488 // Otherwise, lower to two pairs of 32-bit loads / stores.
15489 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000015490 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
15491 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000015492
Owen Anderson825b72b2009-08-11 20:47:22 +000015493 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000015494 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000015495 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015496 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000015497 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000015498 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000015499 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015500 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000015501 MinAlign(Ld->getAlignment(), 4));
15502
15503 SDValue NewChain = LoLd.getValue(1);
15504 if (TokenFactorIndex != -1) {
15505 Ops.push_back(LoLd);
15506 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000015507 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000015508 Ops.size());
15509 }
15510
15511 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000015512 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
15513 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000015514
15515 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000015516 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000015517 St->isVolatile(), St->isNonTemporal(),
15518 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000015519 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000015520 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000015521 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000015522 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000015523 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000015524 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000015525 }
Dan Gohman475871a2008-07-27 21:46:04 +000015526 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000015527}
15528
Duncan Sands17470be2011-09-22 20:15:48 +000015529/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
15530/// and return the operands for the horizontal operation in LHS and RHS. A
15531/// horizontal operation performs the binary operation on successive elements
15532/// of its first operand, then on successive elements of its second operand,
15533/// returning the resulting values in a vector. For example, if
15534/// A = < float a0, float a1, float a2, float a3 >
15535/// and
15536/// B = < float b0, float b1, float b2, float b3 >
15537/// then the result of doing a horizontal operation on A and B is
15538/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
15539/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
15540/// A horizontal-op B, for some already available A and B, and if so then LHS is
15541/// set to A, RHS to B, and the routine returns 'true'.
15542/// Note that the binary operation should have the property that if one of the
15543/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000015544static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000015545 // Look for the following pattern: if
15546 // A = < float a0, float a1, float a2, float a3 >
15547 // B = < float b0, float b1, float b2, float b3 >
15548 // and
15549 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
15550 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
15551 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
15552 // which is A horizontal-op B.
15553
15554 // At least one of the operands should be a vector shuffle.
15555 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
15556 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
15557 return false;
15558
15559 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000015560
15561 assert((VT.is128BitVector() || VT.is256BitVector()) &&
15562 "Unsupported vector type for horizontal add/sub");
15563
15564 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
15565 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000015566 unsigned NumElts = VT.getVectorNumElements();
15567 unsigned NumLanes = VT.getSizeInBits()/128;
15568 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000015569 assert((NumLaneElts % 2 == 0) &&
15570 "Vector type should have an even number of elements in each lane");
15571 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000015572
15573 // View LHS in the form
15574 // LHS = VECTOR_SHUFFLE A, B, LMask
15575 // If LHS is not a shuffle then pretend it is the shuffle
15576 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
15577 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
15578 // type VT.
15579 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000015580 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015581 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15582 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
15583 A = LHS.getOperand(0);
15584 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
15585 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015586 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
15587 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015588 } else {
15589 if (LHS.getOpcode() != ISD::UNDEF)
15590 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015591 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015592 LMask[i] = i;
15593 }
15594
15595 // Likewise, view RHS in the form
15596 // RHS = VECTOR_SHUFFLE C, D, RMask
15597 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000015598 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015599 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15600 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
15601 C = RHS.getOperand(0);
15602 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
15603 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015604 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
15605 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015606 } else {
15607 if (RHS.getOpcode() != ISD::UNDEF)
15608 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015609 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015610 RMask[i] = i;
15611 }
15612
15613 // Check that the shuffles are both shuffling the same vectors.
15614 if (!(A == C && B == D) && !(A == D && B == C))
15615 return false;
15616
15617 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
15618 if (!A.getNode() && !B.getNode())
15619 return false;
15620
15621 // If A and B occur in reverse order in RHS, then "swap" them (which means
15622 // rewriting the mask).
15623 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000015624 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015625
15626 // At this point LHS and RHS are equivalent to
15627 // LHS = VECTOR_SHUFFLE A, B, LMask
15628 // RHS = VECTOR_SHUFFLE A, B, RMask
15629 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000015630 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000015631 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000015632
Craig Topperf8363302011-12-02 08:18:41 +000015633 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000015634 if (LIdx < 0 || RIdx < 0 ||
15635 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
15636 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000015637 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000015638
Craig Topperf8363302011-12-02 08:18:41 +000015639 // Check that successive elements are being operated on. If not, this is
15640 // not a horizontal operation.
15641 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15642 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015643 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015644 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015645 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015646 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015647 }
15648
15649 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15650 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15651 return true;
15652}
15653
15654/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15655static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15656 const X86Subtarget *Subtarget) {
15657 EVT VT = N->getValueType(0);
15658 SDValue LHS = N->getOperand(0);
15659 SDValue RHS = N->getOperand(1);
15660
15661 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015662 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015663 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015664 isHorizontalBinOp(LHS, RHS, true))
15665 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15666 return SDValue();
15667}
15668
15669/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15670static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15671 const X86Subtarget *Subtarget) {
15672 EVT VT = N->getValueType(0);
15673 SDValue LHS = N->getOperand(0);
15674 SDValue RHS = N->getOperand(1);
15675
15676 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015677 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015678 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015679 isHorizontalBinOp(LHS, RHS, false))
15680 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15681 return SDValue();
15682}
15683
Chris Lattner6cf73262008-01-25 06:14:17 +000015684/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15685/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015686static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015687 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15688 // F[X]OR(0.0, x) -> x
15689 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015690 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15691 if (C->getValueAPF().isPosZero())
15692 return N->getOperand(1);
15693 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15694 if (C->getValueAPF().isPosZero())
15695 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015696 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015697}
15698
Nadav Rotemd60cb112012-08-19 13:06:16 +000015699/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
15700/// X86ISD::FMAX nodes.
15701static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
15702 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
15703
15704 // Only perform optimizations if UnsafeMath is used.
15705 if (!DAG.getTarget().Options.UnsafeFPMath)
15706 return SDValue();
15707
15708 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000015709 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000015710 unsigned NewOp = 0;
15711 switch (N->getOpcode()) {
15712 default: llvm_unreachable("unknown opcode");
15713 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
15714 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
15715 }
15716
15717 return DAG.getNode(NewOp, N->getDebugLoc(), N->getValueType(0),
15718 N->getOperand(0), N->getOperand(1));
15719}
15720
15721
Chris Lattneraf723b92008-01-25 05:46:26 +000015722/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015723static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015724 // FAND(0.0, x) -> 0.0
15725 // FAND(x, 0.0) -> 0.0
15726 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15727 if (C->getValueAPF().isPosZero())
15728 return N->getOperand(0);
15729 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15730 if (C->getValueAPF().isPosZero())
15731 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015732 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015733}
15734
Dan Gohmane5af2d32009-01-29 01:59:02 +000015735static SDValue PerformBTCombine(SDNode *N,
15736 SelectionDAG &DAG,
15737 TargetLowering::DAGCombinerInfo &DCI) {
15738 // BT ignores high bits in the bit index operand.
15739 SDValue Op1 = N->getOperand(1);
15740 if (Op1.hasOneUse()) {
15741 unsigned BitWidth = Op1.getValueSizeInBits();
15742 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15743 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015744 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15745 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015746 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015747 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15748 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15749 DCI.CommitTargetLoweringOpt(TLO);
15750 }
15751 return SDValue();
15752}
Chris Lattner83e6c992006-10-04 06:57:07 +000015753
Eli Friedman7a5e5552009-06-07 06:52:44 +000015754static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15755 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015756 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015757 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015758 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015759 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015760 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015761 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015762 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015763 }
15764 return SDValue();
15765}
15766
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015767static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15768 TargetLowering::DAGCombinerInfo &DCI,
15769 const X86Subtarget *Subtarget) {
15770 if (!DCI.isBeforeLegalizeOps())
15771 return SDValue();
15772
Craig Topper3ef43cf2012-04-24 06:36:35 +000015773 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015774 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015775
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015776 EVT VT = N->getValueType(0);
15777 SDValue Op = N->getOperand(0);
15778 EVT OpVT = Op.getValueType();
15779 DebugLoc dl = N->getDebugLoc();
15780
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015781 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15782 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015783
Craig Topper3ef43cf2012-04-24 06:36:35 +000015784 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015785 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015786
15787 // Optimize vectors in AVX mode
15788 // Sign extend v8i16 to v8i32 and
15789 // v4i32 to v4i64
15790 //
15791 // Divide input vector into two parts
15792 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15793 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15794 // concat the vectors to original VT
15795
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015796 unsigned NumElems = OpVT.getVectorNumElements();
Craig Toppercacafd42012-08-14 08:18:43 +000015797 SDValue Undef = DAG.getUNDEF(OpVT);
15798
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015799 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015800 for (unsigned i = 0; i != NumElems/2; ++i)
15801 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015802
Craig Toppercacafd42012-08-14 08:18:43 +000015803 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015804
15805 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015806 for (unsigned i = 0; i != NumElems/2; ++i)
15807 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015808
Craig Toppercacafd42012-08-14 08:18:43 +000015809 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015810
Craig Topper3ef43cf2012-04-24 06:36:35 +000015811 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015812 VT.getVectorNumElements()/2);
15813
Craig Topper3ef43cf2012-04-24 06:36:35 +000015814 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015815 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15816
15817 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15818 }
15819 return SDValue();
15820}
15821
Michael Liaof6c24ee2012-08-10 14:39:24 +000015822static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015823 const X86Subtarget* Subtarget) {
15824 DebugLoc dl = N->getDebugLoc();
15825 EVT VT = N->getValueType(0);
15826
Craig Topperb1bdd7d2012-08-30 06:56:15 +000015827 // Let legalize expand this if it isn't a legal type yet.
15828 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
15829 return SDValue();
15830
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015831 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000015832 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
15833 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015834 return SDValue();
15835
15836 SDValue A = N->getOperand(0);
15837 SDValue B = N->getOperand(1);
15838 SDValue C = N->getOperand(2);
15839
15840 bool NegA = (A.getOpcode() == ISD::FNEG);
15841 bool NegB = (B.getOpcode() == ISD::FNEG);
15842 bool NegC = (C.getOpcode() == ISD::FNEG);
15843
Michael Liaof6c24ee2012-08-10 14:39:24 +000015844 // Negative multiplication when NegA xor NegB
15845 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015846 if (NegA)
15847 A = A.getOperand(0);
15848 if (NegB)
15849 B = B.getOperand(0);
15850 if (NegC)
15851 C = C.getOperand(0);
15852
15853 unsigned Opcode;
15854 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000015855 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015856 else
Craig Topperbf404372012-08-31 15:40:30 +000015857 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
15858
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015859 return DAG.getNode(Opcode, dl, VT, A, B, C);
15860}
15861
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015862static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015863 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015864 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015865 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15866 // (and (i32 x86isd::setcc_carry), 1)
15867 // This eliminates the zext. This transformation is necessary because
15868 // ISD::SETCC is always legalized to i8.
15869 DebugLoc dl = N->getDebugLoc();
15870 SDValue N0 = N->getOperand(0);
15871 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015872 EVT OpVT = N0.getValueType();
15873
Evan Cheng2e489c42009-12-16 00:53:11 +000015874 if (N0.getOpcode() == ISD::AND &&
15875 N0.hasOneUse() &&
15876 N0.getOperand(0).hasOneUse()) {
15877 SDValue N00 = N0.getOperand(0);
15878 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15879 return SDValue();
15880 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15881 if (!C || C->getZExtValue() != 1)
15882 return SDValue();
15883 return DAG.getNode(ISD::AND, dl, VT,
15884 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15885 N00.getOperand(0), N00.getOperand(1)),
15886 DAG.getConstant(1, VT));
15887 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015888
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015889 // Optimize vectors in AVX mode:
15890 //
15891 // v8i16 -> v8i32
15892 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15893 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15894 // Concat upper and lower parts.
15895 //
15896 // v4i32 -> v4i64
15897 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15898 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15899 // Concat upper and lower parts.
15900 //
Craig Topperc16f8512012-04-25 06:39:39 +000015901 if (!DCI.isBeforeLegalizeOps())
15902 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015903
Craig Topperc16f8512012-04-25 06:39:39 +000015904 if (!Subtarget->hasAVX())
15905 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015906
Craig Topperc16f8512012-04-25 06:39:39 +000015907 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15908 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015909
Craig Topperc16f8512012-04-25 06:39:39 +000015910 if (Subtarget->hasAVX2())
15911 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015912
Craig Topperc16f8512012-04-25 06:39:39 +000015913 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15914 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15915 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015916
Craig Topperc16f8512012-04-25 06:39:39 +000015917 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15918 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015919
Craig Topperc16f8512012-04-25 06:39:39 +000015920 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15921 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15922
15923 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015924 }
15925
Evan Cheng2e489c42009-12-16 00:53:11 +000015926 return SDValue();
15927}
15928
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015929// Optimize x == -y --> x+y == 0
15930// x != -y --> x+y != 0
15931static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15932 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15933 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000015934 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015935
15936 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15938 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15939 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15940 LHS.getValueType(), RHS, LHS.getOperand(1));
15941 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15942 addV, DAG.getConstant(0, addV.getValueType()), CC);
15943 }
15944 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15946 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15947 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15948 RHS.getValueType(), LHS, RHS.getOperand(1));
15949 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15950 addV, DAG.getConstant(0, addV.getValueType()), CC);
15951 }
15952 return SDValue();
15953}
15954
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015955// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015956static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
15957 TargetLowering::DAGCombinerInfo &DCI,
15958 const X86Subtarget *Subtarget) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015959 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000015960 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
15961 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015962
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015963 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15964 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15965 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000015966 if (CC == X86::COND_B)
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015967 return DAG.getNode(ISD::AND, DL, MVT::i8,
15968 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
Michael Liao2a33cec2012-08-10 19:58:13 +000015969 DAG.getConstant(CC, MVT::i8), EFLAGS),
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015970 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015971
Michael Liao2a33cec2012-08-10 19:58:13 +000015972 SDValue Flags;
15973
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015974 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
15975 if (Flags.getNode()) {
15976 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15977 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
15978 }
15979
Michael Liao2a33cec2012-08-10 19:58:13 +000015980 return SDValue();
15981}
15982
15983// Optimize branch condition evaluation.
15984//
15985static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
15986 TargetLowering::DAGCombinerInfo &DCI,
15987 const X86Subtarget *Subtarget) {
15988 DebugLoc DL = N->getDebugLoc();
15989 SDValue Chain = N->getOperand(0);
15990 SDValue Dest = N->getOperand(1);
15991 SDValue EFLAGS = N->getOperand(3);
15992 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
15993
15994 SDValue Flags;
15995
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015996 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
15997 if (Flags.getNode()) {
15998 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15999 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
16000 Flags);
16001 }
16002
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016003 return SDValue();
16004}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016005
Craig Topper7fd5e162012-04-24 06:02:29 +000016006static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000016007 SDValue Op0 = N->getOperand(0);
16008 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016009
16010 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000016011 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000016012 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000016013 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000016014 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
16015 // Notice that we use SINT_TO_FP because we know that the high bits
16016 // are zero and SINT_TO_FP is better supported by the hardware.
16017 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
16018 }
16019
16020 return SDValue();
16021}
16022
Benjamin Kramer1396c402011-06-18 11:09:41 +000016023static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
16024 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016025 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016026 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016027
16028 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000016029 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000016030 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000016031 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000016032 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
16033 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
16034 }
16035
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016036 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
16037 // a 32-bit target where SSE doesn't support i64->FP operations.
16038 if (Op0.getOpcode() == ISD::LOAD) {
16039 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
16040 EVT VT = Ld->getValueType(0);
16041 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
16042 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
16043 !XTLI->getSubtarget()->is64Bit() &&
16044 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000016045 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
16046 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016047 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
16048 return FILDChain;
16049 }
16050 }
16051 return SDValue();
16052}
16053
Craig Topper7fd5e162012-04-24 06:02:29 +000016054static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
16055 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016056
16057 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000016058 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
16059 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000016060 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000016061 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
16062 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
16063 }
16064
16065 return SDValue();
16066}
16067
Chris Lattner23a01992010-12-20 01:37:09 +000016068// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
16069static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
16070 X86TargetLowering::DAGCombinerInfo &DCI) {
16071 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
16072 // the result is either zero or one (depending on the input carry bit).
16073 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
16074 if (X86::isZeroNode(N->getOperand(0)) &&
16075 X86::isZeroNode(N->getOperand(1)) &&
16076 // We don't have a good way to replace an EFLAGS use, so only do this when
16077 // dead right now.
16078 SDValue(N, 1).use_empty()) {
16079 DebugLoc DL = N->getDebugLoc();
16080 EVT VT = N->getValueType(0);
16081 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
16082 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
16083 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
16084 DAG.getConstant(X86::COND_B,MVT::i8),
16085 N->getOperand(2)),
16086 DAG.getConstant(1, VT));
16087 return DCI.CombineTo(N, Res1, CarryOut);
16088 }
16089
16090 return SDValue();
16091}
16092
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016093// fold (add Y, (sete X, 0)) -> adc 0, Y
16094// (add Y, (setne X, 0)) -> sbb -1, Y
16095// (sub (sete X, 0), Y) -> sbb 0, Y
16096// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016097static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016098 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016099
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016100 // Look through ZExts.
16101 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
16102 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
16103 return SDValue();
16104
16105 SDValue SetCC = Ext.getOperand(0);
16106 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
16107 return SDValue();
16108
16109 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
16110 if (CC != X86::COND_E && CC != X86::COND_NE)
16111 return SDValue();
16112
16113 SDValue Cmp = SetCC.getOperand(1);
16114 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000016115 !X86::isZeroNode(Cmp.getOperand(1)) ||
16116 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016117 return SDValue();
16118
16119 SDValue CmpOp0 = Cmp.getOperand(0);
16120 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
16121 DAG.getConstant(1, CmpOp0.getValueType()));
16122
16123 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
16124 if (CC == X86::COND_NE)
16125 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
16126 DL, OtherVal.getValueType(), OtherVal,
16127 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
16128 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
16129 DL, OtherVal.getValueType(), OtherVal,
16130 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
16131}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016132
Craig Topper54f952a2011-11-19 09:02:40 +000016133/// PerformADDCombine - Do target-specific dag combines on integer adds.
16134static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
16135 const X86Subtarget *Subtarget) {
16136 EVT VT = N->getValueType(0);
16137 SDValue Op0 = N->getOperand(0);
16138 SDValue Op1 = N->getOperand(1);
16139
16140 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016141 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000016142 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000016143 isHorizontalBinOp(Op0, Op1, true))
16144 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
16145
16146 return OptimizeConditionalInDecrement(N, DAG);
16147}
16148
16149static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
16150 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016151 SDValue Op0 = N->getOperand(0);
16152 SDValue Op1 = N->getOperand(1);
16153
16154 // X86 can't encode an immediate LHS of a sub. See if we can push the
16155 // negation into a preceding instruction.
16156 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016157 // If the RHS of the sub is a XOR with one use and a constant, invert the
16158 // immediate. Then add one to the LHS of the sub so we can turn
16159 // X-Y -> X+~Y+1, saving one register.
16160 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
16161 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000016162 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016163 EVT VT = Op0.getValueType();
16164 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
16165 Op1.getOperand(0),
16166 DAG.getConstant(~XorC, VT));
16167 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000016168 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016169 }
16170 }
16171
Craig Topper54f952a2011-11-19 09:02:40 +000016172 // Try to synthesize horizontal adds from adds of shuffles.
16173 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000016174 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000016175 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
16176 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000016177 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
16178
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016179 return OptimizeConditionalInDecrement(N, DAG);
16180}
16181
Dan Gohman475871a2008-07-27 21:46:04 +000016182SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000016183 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000016184 SelectionDAG &DAG = DCI.DAG;
16185 switch (N->getOpcode()) {
16186 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016187 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000016188 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000016189 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000016190 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016191 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000016192 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
16193 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000016194 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016195 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000016196 case ISD::SHL:
16197 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000016198 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000016199 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000016200 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000016201 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016202 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000016203 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000016204 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016205 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000016206 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000016207 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
16208 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000016209 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000016210 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000016211 case X86ISD::FMIN:
16212 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000016213 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000016214 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016215 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016216 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000016217 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016218 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000016219 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016220 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016221 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000016222 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000016223 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000016224 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000016225 case X86ISD::UNPCKH:
16226 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000016227 case X86ISD::MOVHLPS:
16228 case X86ISD::MOVLHPS:
16229 case X86ISD::PSHUFD:
16230 case X86ISD::PSHUFHW:
16231 case X86ISD::PSHUFLW:
16232 case X86ISD::MOVSS:
16233 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000016234 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000016235 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016236 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016237 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000016238 }
16239
Dan Gohman475871a2008-07-27 21:46:04 +000016240 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000016241}
16242
Evan Chenge5b51ac2010-04-17 06:13:15 +000016243/// isTypeDesirableForOp - Return true if the target has native support for
16244/// the specified value type and it is 'desirable' to use the type for the
16245/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
16246/// instruction encodings are longer and some i16 instructions are slow.
16247bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
16248 if (!isTypeLegal(VT))
16249 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016250 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000016251 return true;
16252
16253 switch (Opc) {
16254 default:
16255 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000016256 case ISD::LOAD:
16257 case ISD::SIGN_EXTEND:
16258 case ISD::ZERO_EXTEND:
16259 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000016260 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000016261 case ISD::SRL:
16262 case ISD::SUB:
16263 case ISD::ADD:
16264 case ISD::MUL:
16265 case ISD::AND:
16266 case ISD::OR:
16267 case ISD::XOR:
16268 return false;
16269 }
16270}
16271
16272/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000016273/// beneficial for dag combiner to promote the specified node. If true, it
16274/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000016275bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000016276 EVT VT = Op.getValueType();
16277 if (VT != MVT::i16)
16278 return false;
16279
Evan Cheng4c26e932010-04-19 19:29:22 +000016280 bool Promote = false;
16281 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016282 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000016283 default: break;
16284 case ISD::LOAD: {
16285 LoadSDNode *LD = cast<LoadSDNode>(Op);
16286 // If the non-extending load has a single use and it's not live out, then it
16287 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016288 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
16289 Op.hasOneUse()*/) {
16290 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
16291 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
16292 // The only case where we'd want to promote LOAD (rather then it being
16293 // promoted as an operand is when it's only use is liveout.
16294 if (UI->getOpcode() != ISD::CopyToReg)
16295 return false;
16296 }
16297 }
Evan Cheng4c26e932010-04-19 19:29:22 +000016298 Promote = true;
16299 break;
16300 }
16301 case ISD::SIGN_EXTEND:
16302 case ISD::ZERO_EXTEND:
16303 case ISD::ANY_EXTEND:
16304 Promote = true;
16305 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016306 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016307 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000016308 SDValue N0 = Op.getOperand(0);
16309 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000016310 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000016311 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000016312 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016313 break;
16314 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000016315 case ISD::ADD:
16316 case ISD::MUL:
16317 case ISD::AND:
16318 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000016319 case ISD::XOR:
16320 Commute = true;
16321 // fallthrough
16322 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000016323 SDValue N0 = Op.getOperand(0);
16324 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000016325 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016326 return false;
16327 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000016328 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016329 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000016330 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016331 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000016332 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016333 }
16334 }
16335
16336 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000016337 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016338}
16339
Evan Cheng60c07e12006-07-05 22:17:51 +000016340//===----------------------------------------------------------------------===//
16341// X86 Inline Assembly Support
16342//===----------------------------------------------------------------------===//
16343
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016344namespace {
16345 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000016346 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016347 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016348
Benjamin Kramer0581ed72011-12-18 20:51:31 +000016349 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016350 StringRef piece(*args[i]);
16351 if (!s.startswith(piece)) // Check if the piece matches.
16352 return false;
16353
16354 s = s.substr(piece.size());
16355 StringRef::size_type pos = s.find_first_not_of(" \t");
16356 if (pos == 0) // We matched a prefix.
16357 return false;
16358
16359 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016360 }
16361
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016362 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016363 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000016364 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016365}
16366
Chris Lattnerb8105652009-07-20 17:51:36 +000016367bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
16368 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000016369
16370 std::string AsmStr = IA->getAsmString();
16371
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016372 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
16373 if (!Ty || Ty->getBitWidth() % 16 != 0)
16374 return false;
16375
Chris Lattnerb8105652009-07-20 17:51:36 +000016376 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000016377 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000016378 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000016379
16380 switch (AsmPieces.size()) {
16381 default: return false;
16382 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000016383 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016384 // we will turn this bswap into something that will be lowered to logical
16385 // ops instead of emitting the bswap asm. For now, we don't support 486 or
16386 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000016387 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016388 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
16389 matchAsm(AsmPieces[0], "bswapl", "$0") ||
16390 matchAsm(AsmPieces[0], "bswapq", "$0") ||
16391 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
16392 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
16393 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000016394 // No need to check constraints, nothing other than the equivalent of
16395 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000016396 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000016397 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016398
Chris Lattnerb8105652009-07-20 17:51:36 +000016399 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000016400 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016401 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016402 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
16403 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000016404 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000016405 const std::string &ConstraintsStr = IA->getConstraintString();
16406 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000016407 std::sort(AsmPieces.begin(), AsmPieces.end());
16408 if (AsmPieces.size() == 4 &&
16409 AsmPieces[0] == "~{cc}" &&
16410 AsmPieces[1] == "~{dirflag}" &&
16411 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016412 AsmPieces[3] == "~{fpsr}")
16413 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000016414 }
16415 break;
16416 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000016417 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016418 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016419 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
16420 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
16421 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016422 AsmPieces.clear();
16423 const std::string &ConstraintsStr = IA->getConstraintString();
16424 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
16425 std::sort(AsmPieces.begin(), AsmPieces.end());
16426 if (AsmPieces.size() == 4 &&
16427 AsmPieces[0] == "~{cc}" &&
16428 AsmPieces[1] == "~{dirflag}" &&
16429 AsmPieces[2] == "~{flags}" &&
16430 AsmPieces[3] == "~{fpsr}")
16431 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000016432 }
Evan Cheng55d42002011-01-08 01:24:27 +000016433
16434 if (CI->getType()->isIntegerTy(64)) {
16435 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
16436 if (Constraints.size() >= 2 &&
16437 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
16438 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
16439 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016440 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
16441 matchAsm(AsmPieces[1], "bswap", "%edx") &&
16442 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016443 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000016444 }
16445 }
16446 break;
16447 }
16448 return false;
16449}
16450
16451
16452
Chris Lattnerf4dff842006-07-11 02:54:03 +000016453/// getConstraintType - Given a constraint letter, return the type of
16454/// constraint it is for this target.
16455X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000016456X86TargetLowering::getConstraintType(const std::string &Constraint) const {
16457 if (Constraint.size() == 1) {
16458 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000016459 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000016460 case 'q':
16461 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000016462 case 'f':
16463 case 't':
16464 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000016465 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000016466 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000016467 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000016468 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000016469 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000016470 case 'a':
16471 case 'b':
16472 case 'c':
16473 case 'd':
16474 case 'S':
16475 case 'D':
16476 case 'A':
16477 return C_Register;
16478 case 'I':
16479 case 'J':
16480 case 'K':
16481 case 'L':
16482 case 'M':
16483 case 'N':
16484 case 'G':
16485 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000016486 case 'e':
16487 case 'Z':
16488 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000016489 default:
16490 break;
16491 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000016492 }
Chris Lattner4234f572007-03-25 02:14:49 +000016493 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000016494}
16495
John Thompson44ab89e2010-10-29 17:29:13 +000016496/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000016497/// This object must already have been set up with the operand type
16498/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000016499TargetLowering::ConstraintWeight
16500 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000016501 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000016502 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016503 Value *CallOperandVal = info.CallOperandVal;
16504 // If we don't have a value, we can't do a match,
16505 // but allow it at the lowest weight.
16506 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000016507 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000016508 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000016509 // Look at the constraint type.
16510 switch (*constraint) {
16511 default:
John Thompson44ab89e2010-10-29 17:29:13 +000016512 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
16513 case 'R':
16514 case 'q':
16515 case 'Q':
16516 case 'a':
16517 case 'b':
16518 case 'c':
16519 case 'd':
16520 case 'S':
16521 case 'D':
16522 case 'A':
16523 if (CallOperandVal->getType()->isIntegerTy())
16524 weight = CW_SpecificReg;
16525 break;
16526 case 'f':
16527 case 't':
16528 case 'u':
16529 if (type->isFloatingPointTy())
16530 weight = CW_SpecificReg;
16531 break;
16532 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000016533 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000016534 weight = CW_SpecificReg;
16535 break;
16536 case 'x':
16537 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000016538 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000016539 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000016540 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016541 break;
16542 case 'I':
16543 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
16544 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000016545 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016546 }
16547 break;
John Thompson44ab89e2010-10-29 17:29:13 +000016548 case 'J':
16549 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16550 if (C->getZExtValue() <= 63)
16551 weight = CW_Constant;
16552 }
16553 break;
16554 case 'K':
16555 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16556 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
16557 weight = CW_Constant;
16558 }
16559 break;
16560 case 'L':
16561 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16562 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
16563 weight = CW_Constant;
16564 }
16565 break;
16566 case 'M':
16567 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16568 if (C->getZExtValue() <= 3)
16569 weight = CW_Constant;
16570 }
16571 break;
16572 case 'N':
16573 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16574 if (C->getZExtValue() <= 0xff)
16575 weight = CW_Constant;
16576 }
16577 break;
16578 case 'G':
16579 case 'C':
16580 if (dyn_cast<ConstantFP>(CallOperandVal)) {
16581 weight = CW_Constant;
16582 }
16583 break;
16584 case 'e':
16585 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16586 if ((C->getSExtValue() >= -0x80000000LL) &&
16587 (C->getSExtValue() <= 0x7fffffffLL))
16588 weight = CW_Constant;
16589 }
16590 break;
16591 case 'Z':
16592 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16593 if (C->getZExtValue() <= 0xffffffff)
16594 weight = CW_Constant;
16595 }
16596 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016597 }
16598 return weight;
16599}
16600
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016601/// LowerXConstraint - try to replace an X constraint, which matches anything,
16602/// with another that has more specific requirements based on the type of the
16603/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000016604const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000016605LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000016606 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
16607 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000016608 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000016609 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000016610 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000016611 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000016612 return "x";
16613 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016614
Chris Lattner5e764232008-04-26 23:02:14 +000016615 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016616}
16617
Chris Lattner48884cd2007-08-25 00:47:38 +000016618/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
16619/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000016620void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000016621 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000016622 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000016623 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000016624 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000016625
Eric Christopher100c8332011-06-02 23:16:42 +000016626 // Only support length 1 constraints for now.
16627 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000016628
Eric Christopher100c8332011-06-02 23:16:42 +000016629 char ConstraintLetter = Constraint[0];
16630 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016631 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000016632 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000016633 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016634 if (C->getZExtValue() <= 31) {
16635 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016636 break;
16637 }
Devang Patel84f7fd22007-03-17 00:13:28 +000016638 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016639 return;
Evan Cheng364091e2008-09-22 23:57:37 +000016640 case 'J':
16641 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016642 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000016643 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16644 break;
16645 }
16646 }
16647 return;
16648 case 'K':
16649 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016650 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000016651 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16652 break;
16653 }
16654 }
16655 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000016656 case 'N':
16657 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016658 if (C->getZExtValue() <= 255) {
16659 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016660 break;
16661 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000016662 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016663 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000016664 case 'e': {
16665 // 32-bit signed value
16666 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016667 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16668 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016669 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016670 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000016671 break;
16672 }
16673 // FIXME gcc accepts some relocatable values here too, but only in certain
16674 // memory models; it's complicated.
16675 }
16676 return;
16677 }
16678 case 'Z': {
16679 // 32-bit unsigned value
16680 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016681 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16682 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016683 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16684 break;
16685 }
16686 }
16687 // FIXME gcc accepts some relocatable values here too, but only in certain
16688 // memory models; it's complicated.
16689 return;
16690 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016691 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016692 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000016693 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016694 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016695 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000016696 break;
16697 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016698
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016699 // In any sort of PIC mode addresses need to be computed at runtime by
16700 // adding in a register or some sort of table lookup. These can't
16701 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000016702 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016703 return;
16704
Chris Lattnerdc43a882007-05-03 16:52:29 +000016705 // If we are in non-pic codegen mode, we allow the address of a global (with
16706 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000016707 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016708 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000016709
Chris Lattner49921962009-05-08 18:23:14 +000016710 // Match either (GA), (GA+C), (GA+C1+C2), etc.
16711 while (1) {
16712 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
16713 Offset += GA->getOffset();
16714 break;
16715 } else if (Op.getOpcode() == ISD::ADD) {
16716 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16717 Offset += C->getZExtValue();
16718 Op = Op.getOperand(0);
16719 continue;
16720 }
16721 } else if (Op.getOpcode() == ISD::SUB) {
16722 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16723 Offset += -C->getZExtValue();
16724 Op = Op.getOperand(0);
16725 continue;
16726 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016727 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016728
Chris Lattner49921962009-05-08 18:23:14 +000016729 // Otherwise, this isn't something we can handle, reject it.
16730 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016731 }
Eric Christopherfd179292009-08-27 18:07:15 +000016732
Dan Gohman46510a72010-04-15 01:51:59 +000016733 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016734 // If we require an extra load to get this address, as in PIC mode, we
16735 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000016736 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16737 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016738 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016739
Devang Patel0d881da2010-07-06 22:08:15 +000016740 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16741 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016742 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016743 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016744 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016745
Gabor Greifba36cb52008-08-28 21:40:38 +000016746 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016747 Ops.push_back(Result);
16748 return;
16749 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016750 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016751}
16752
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016753std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016754X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016755 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016756 // First, see if this is a constraint that directly corresponds to an LLVM
16757 // register class.
16758 if (Constraint.size() == 1) {
16759 // GCC Constraint Letters
16760 switch (Constraint[0]) {
16761 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016762 // TODO: Slight differences here in allocation order and leaving
16763 // RIP in the class. Do they matter any more here than they do
16764 // in the normal allocation?
16765 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16766 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016767 if (VT == MVT::i32 || VT == MVT::f32)
16768 return std::make_pair(0U, &X86::GR32RegClass);
16769 if (VT == MVT::i16)
16770 return std::make_pair(0U, &X86::GR16RegClass);
16771 if (VT == MVT::i8 || VT == MVT::i1)
16772 return std::make_pair(0U, &X86::GR8RegClass);
16773 if (VT == MVT::i64 || VT == MVT::f64)
16774 return std::make_pair(0U, &X86::GR64RegClass);
16775 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016776 }
16777 // 32-bit fallthrough
16778 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016779 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016780 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16781 if (VT == MVT::i16)
16782 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16783 if (VT == MVT::i8 || VT == MVT::i1)
16784 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16785 if (VT == MVT::i64)
16786 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016787 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016788 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016789 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016790 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016791 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016792 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016793 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016794 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016795 return std::make_pair(0U, &X86::GR32RegClass);
16796 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016797 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016798 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016799 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016800 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016801 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016802 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016803 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16804 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016805 case 'f': // FP Stack registers.
16806 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16807 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016808 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016809 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016810 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016811 return std::make_pair(0U, &X86::RFP64RegClass);
16812 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016813 case 'y': // MMX_REGS if MMX allowed.
16814 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016815 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016816 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016817 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016818 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016819 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016820 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016821
Owen Anderson825b72b2009-08-11 20:47:22 +000016822 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016823 default: break;
16824 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016825 case MVT::f32:
16826 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016827 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016828 case MVT::f64:
16829 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016830 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016831 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016832 case MVT::v16i8:
16833 case MVT::v8i16:
16834 case MVT::v4i32:
16835 case MVT::v2i64:
16836 case MVT::v4f32:
16837 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016838 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016839 // AVX types.
16840 case MVT::v32i8:
16841 case MVT::v16i16:
16842 case MVT::v8i32:
16843 case MVT::v4i64:
16844 case MVT::v8f32:
16845 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016846 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016847 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016848 break;
16849 }
16850 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016851
Chris Lattnerf76d1802006-07-31 23:26:50 +000016852 // Use the default implementation in TargetLowering to convert the register
16853 // constraint into a member of a register class.
16854 std::pair<unsigned, const TargetRegisterClass*> Res;
16855 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016856
16857 // Not found as a standard register?
16858 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016859 // Map st(0) -> st(7) -> ST0
16860 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16861 tolower(Constraint[1]) == 's' &&
16862 tolower(Constraint[2]) == 't' &&
16863 Constraint[3] == '(' &&
16864 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16865 Constraint[5] == ')' &&
16866 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016867
Chris Lattner56d77c72009-09-13 22:41:48 +000016868 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016869 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016870 return Res;
16871 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016872
Chris Lattner56d77c72009-09-13 22:41:48 +000016873 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016874 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016875 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016876 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016877 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016878 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016879
16880 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016881 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016882 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016883 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016884 return Res;
16885 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016886
Dale Johannesen330169f2008-11-13 21:52:36 +000016887 // 'A' means EAX + EDX.
16888 if (Constraint == "A") {
16889 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016890 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016891 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016892 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016893 return Res;
16894 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016895
Chris Lattnerf76d1802006-07-31 23:26:50 +000016896 // Otherwise, check to see if this is a register class of the wrong value
16897 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16898 // turn into {ax},{dx}.
16899 if (Res.second->hasType(VT))
16900 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016901
Chris Lattnerf76d1802006-07-31 23:26:50 +000016902 // All of the single-register GCC register classes map their values onto
16903 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16904 // really want an 8-bit or 32-bit register, map to the appropriate register
16905 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016906 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016907 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016908 unsigned DestReg = 0;
16909 switch (Res.first) {
16910 default: break;
16911 case X86::AX: DestReg = X86::AL; break;
16912 case X86::DX: DestReg = X86::DL; break;
16913 case X86::CX: DestReg = X86::CL; break;
16914 case X86::BX: DestReg = X86::BL; break;
16915 }
16916 if (DestReg) {
16917 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016918 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016919 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016920 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016921 unsigned DestReg = 0;
16922 switch (Res.first) {
16923 default: break;
16924 case X86::AX: DestReg = X86::EAX; break;
16925 case X86::DX: DestReg = X86::EDX; break;
16926 case X86::CX: DestReg = X86::ECX; break;
16927 case X86::BX: DestReg = X86::EBX; break;
16928 case X86::SI: DestReg = X86::ESI; break;
16929 case X86::DI: DestReg = X86::EDI; break;
16930 case X86::BP: DestReg = X86::EBP; break;
16931 case X86::SP: DestReg = X86::ESP; break;
16932 }
16933 if (DestReg) {
16934 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016935 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016936 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016937 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016938 unsigned DestReg = 0;
16939 switch (Res.first) {
16940 default: break;
16941 case X86::AX: DestReg = X86::RAX; break;
16942 case X86::DX: DestReg = X86::RDX; break;
16943 case X86::CX: DestReg = X86::RCX; break;
16944 case X86::BX: DestReg = X86::RBX; break;
16945 case X86::SI: DestReg = X86::RSI; break;
16946 case X86::DI: DestReg = X86::RDI; break;
16947 case X86::BP: DestReg = X86::RBP; break;
16948 case X86::SP: DestReg = X86::RSP; break;
16949 }
16950 if (DestReg) {
16951 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016952 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016953 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016954 }
Craig Topperc9099502012-04-20 06:31:50 +000016955 } else if (Res.second == &X86::FR32RegClass ||
16956 Res.second == &X86::FR64RegClass ||
16957 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016958 // Handle references to XMM physical registers that got mapped into the
16959 // wrong class. This can happen with constraints like {xmm0} where the
16960 // target independent register mapper will just pick the first match it can
16961 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016962
16963 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016964 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016965 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016966 Res.second = &X86::FR64RegClass;
16967 else if (X86::VR128RegClass.hasType(VT))
16968 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016969 else if (X86::VR256RegClass.hasType(VT))
16970 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016971 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016972
Chris Lattnerf76d1802006-07-31 23:26:50 +000016973 return Res;
16974}