blob: b500d7447f435456b6eaa38f7755f52c2ae4588c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
Jim Grosbach82891622010-09-29 19:03:54 +0000372// addrmode2base := reg +/- imm12
373//
374def addrmode2base : Operand<i32>,
375 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
376 let PrintMethod = "printAddrMode2Operand";
377 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
378}
379// addrmode2shop := reg +/- reg shop imm
380//
381def addrmode2shop : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000388//
389def addrmode2 : Operand<i32>,
390 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
391 let PrintMethod = "printAddrMode2Operand";
392 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
393}
394
395def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000396 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
397 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printAddrMode2OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode3 := reg +/- reg
403// addrmode3 := reg +/- imm8
404//
405def addrmode3 : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
407 let PrintMethod = "printAddrMode3Operand";
408 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
409}
410
411def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000412 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
413 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 let PrintMethod = "printAddrMode3OffsetOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
418// addrmode4 := reg, <mode|W>
419//
420def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000421 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426// addrmode5 := reg +/- imm8*4
427//
428def addrmode5 : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
430 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000431 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000432}
433
Bob Wilson8b024a52009-07-01 23:16:05 +0000434// addrmode6 := reg with optional writeback
435//
436def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000438 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000439 let MIOperandInfo = (ops GPR:$addr, i32imm);
440}
441
442def am6offset : Operand<i32> {
443 let PrintMethod = "printAddrMode6OffsetOperand";
444 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445}
446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// addrmodepc := pc + reg
448//
449def addrmodepc : Operand<i32>,
450 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
451 let PrintMethod = "printAddrModePCOperand";
452 let MIOperandInfo = (ops GPR, i32imm);
453}
454
Bob Wilson4f38b382009-08-21 21:58:55 +0000455def nohash_imm : Operand<i32> {
456 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460
Evan Cheng37f25d92008-08-28 23:39:26 +0000461include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
463//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000464// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000465//
466
Evan Cheng3924f782008-08-29 07:36:24 +0000467/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000468/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000469multiclass AsI1_bin_irs<bits<4> opcod, string opc,
470 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
471 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000472 // The register-immediate version is re-materializable. This is useful
473 // in particular for taking the address of a local.
474 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
478 let Inst{25} = 1;
479 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000480 }
Evan Chengedda31c2008-11-05 18:35:52 +0000481 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000482 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000485 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000486 let isCommutable = Commutable;
487 }
Evan Chengedda31c2008-11-05 18:35:52 +0000488 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000489 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000490 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
491 let Inst{25} = 0;
492 }
Evan Chenga8e29892007-01-19 07:51:42 +0000493}
494
Evan Cheng1e249e32009-06-25 20:59:23 +0000495/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000496/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000497let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000498multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
499 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
500 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000501 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000504 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 1;
506 }
Evan Chengedda31c2008-11-05 18:35:52 +0000507 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000508 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000509 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
510 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000511 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000512 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000513 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000514 }
Evan Chengedda31c2008-11-05 18:35:52 +0000515 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000516 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000518 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 0;
520 }
Evan Cheng071a2792007-09-11 19:55:27 +0000521}
Evan Chengc85e8322007-07-05 07:13:32 +0000522}
523
524/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000525/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000526/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000527let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000528multiclass AI1_cmp_irs<bits<4> opcod, string opc,
529 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
530 PatFrag opnode, bit Commutable = 0> {
531 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii,
Evan Cheng162e3092009-10-26 23:45:59 +0000532 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000534 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 let Inst{25} = 1;
536 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000537 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir,
Evan Cheng162e3092009-10-26 23:45:59 +0000538 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000540 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000541 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000543 let isCommutable = Commutable;
544 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000545 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis,
Evan Cheng162e3092009-10-26 23:45:59 +0000546 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000547 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000548 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 let Inst{25} = 0;
550 }
Evan Cheng071a2792007-09-11 19:55:27 +0000551}
Evan Chenga8e29892007-01-19 07:51:42 +0000552}
553
Evan Cheng576a3962010-09-25 00:49:35 +0000554/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000556/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000557multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000558 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000559 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000560 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000561 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000562 let Inst{11-10} = 0b00;
563 let Inst{19-16} = 0b1111;
564 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000565 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000566 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000567 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000568 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000569 let Inst{19-16} = 0b1111;
570 }
Evan Chenga8e29892007-01-19 07:51:42 +0000571}
572
Evan Cheng576a3962010-09-25 00:49:35 +0000573multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000574 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000575 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000576 [/* For disassembly only; pattern left blank */]>,
577 Requires<[IsARM, HasV6]> {
578 let Inst{11-10} = 0b00;
579 let Inst{19-16} = 0b1111;
580 }
581 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000582 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000583 [/* For disassembly only; pattern left blank */]>,
584 Requires<[IsARM, HasV6]> {
585 let Inst{19-16} = 0b1111;
586 }
587}
588
Evan Cheng576a3962010-09-25 00:49:35 +0000589/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000590/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000591multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000592 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000593 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000594 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000595 Requires<[IsARM, HasV6]> {
596 let Inst{11-10} = 0b00;
597 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000598 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
599 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000600 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000601 [(set GPR:$dst, (opnode GPR:$LHS,
602 (rotr GPR:$RHS, rot_imm:$rot)))]>,
603 Requires<[IsARM, HasV6]>;
604}
605
Johnny Chen2ec5e492010-02-22 21:50:40 +0000606// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000607multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000608 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000609 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000610 [/* For disassembly only; pattern left blank */]>,
611 Requires<[IsARM, HasV6]> {
612 let Inst{11-10} = 0b00;
613 }
614 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
615 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000616 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000617 [/* For disassembly only; pattern left blank */]>,
618 Requires<[IsARM, HasV6]>;
619}
620
Evan Cheng62674222009-06-25 23:34:10 +0000621/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
622let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000623multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
624 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000625 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000626 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000627 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000628 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000629 let Inst{25} = 1;
630 }
Evan Cheng62674222009-06-25 23:34:10 +0000631 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000632 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000633 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000634 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000635 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000636 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000638 }
Evan Cheng62674222009-06-25 23:34:10 +0000639 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000640 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000641 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000642 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000643 let Inst{25} = 0;
644 }
Jim Grosbache5165492009-11-09 00:11:35 +0000645}
646// Carry setting variants
647let Defs = [CPSR] in {
648multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
649 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000650 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000651 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000652 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000653 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000654 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000655 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000656 }
Evan Cheng62674222009-06-25 23:34:10 +0000657 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000658 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000659 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000660 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000661 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000662 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000663 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000664 }
Evan Cheng62674222009-06-25 23:34:10 +0000665 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000666 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000667 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000668 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000669 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000670 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000671 }
Evan Cheng071a2792007-09-11 19:55:27 +0000672}
Evan Chengc85e8322007-07-05 07:13:32 +0000673}
Jim Grosbache5165492009-11-09 00:11:35 +0000674}
Evan Chengc85e8322007-07-05 07:13:32 +0000675
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000676//===----------------------------------------------------------------------===//
677// Instructions
678//===----------------------------------------------------------------------===//
679
Evan Chenga8e29892007-01-19 07:51:42 +0000680//===----------------------------------------------------------------------===//
681// Miscellaneous Instructions.
682//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000683
Evan Chenga8e29892007-01-19 07:51:42 +0000684/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
685/// the function. The first operand is the ID# for this instruction, the second
686/// is the index into the MachineConstantPool that this is, the third is the
687/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000688let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000689def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000690PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000691 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000692
Jim Grosbach4642ad32010-02-22 23:10:38 +0000693// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
694// from removing one half of the matched pairs. That breaks PEI, which assumes
695// these will always be in pairs, and asserts if it finds otherwise. Better way?
696let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000697def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000698PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000699 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000700 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000701
Jim Grosbach64171712010-02-16 21:07:46 +0000702def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000703PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000704 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000705 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000706}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000707
Johnny Chenf4d81052010-02-12 22:53:19 +0000708def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000709 [/* For disassembly only; pattern left blank */]>,
710 Requires<[IsARM, HasV6T2]> {
711 let Inst{27-16} = 0b001100100000;
712 let Inst{7-0} = 0b00000000;
713}
714
Johnny Chenf4d81052010-02-12 22:53:19 +0000715def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
716 [/* For disassembly only; pattern left blank */]>,
717 Requires<[IsARM, HasV6T2]> {
718 let Inst{27-16} = 0b001100100000;
719 let Inst{7-0} = 0b00000001;
720}
721
722def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6T2]> {
725 let Inst{27-16} = 0b001100100000;
726 let Inst{7-0} = 0b00000010;
727}
728
729def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
730 [/* For disassembly only; pattern left blank */]>,
731 Requires<[IsARM, HasV6T2]> {
732 let Inst{27-16} = 0b001100100000;
733 let Inst{7-0} = 0b00000011;
734}
735
Johnny Chen2ec5e492010-02-22 21:50:40 +0000736def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
737 "\t$dst, $a, $b",
738 [/* For disassembly only; pattern left blank */]>,
739 Requires<[IsARM, HasV6]> {
740 let Inst{27-20} = 0b01101000;
741 let Inst{7-4} = 0b1011;
742}
743
Johnny Chenf4d81052010-02-12 22:53:19 +0000744def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
745 [/* For disassembly only; pattern left blank */]>,
746 Requires<[IsARM, HasV6T2]> {
747 let Inst{27-16} = 0b001100100000;
748 let Inst{7-0} = 0b00000100;
749}
750
Johnny Chenc6f7b272010-02-11 18:12:29 +0000751// The i32imm operand $val can be used by a debugger to store more information
752// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000753def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000754 [/* For disassembly only; pattern left blank */]>,
755 Requires<[IsARM]> {
756 let Inst{27-20} = 0b00010010;
757 let Inst{7-4} = 0b0111;
758}
759
Johnny Chenb98e1602010-02-12 18:55:33 +0000760// Change Processor State is a system instruction -- for disassembly only.
761// The singleton $opt operand contains the following information:
762// opt{4-0} = mode from Inst{4-0}
763// opt{5} = changemode from Inst{17}
764// opt{8-6} = AIF from Inst{8-6}
765// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000766def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000767 [/* For disassembly only; pattern left blank */]>,
768 Requires<[IsARM]> {
769 let Inst{31-28} = 0b1111;
770 let Inst{27-20} = 0b00010000;
771 let Inst{16} = 0;
772 let Inst{5} = 0;
773}
774
Johnny Chenb92a23f2010-02-21 04:42:01 +0000775// Preload signals the memory system of possible future data/instruction access.
776// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000777//
778// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
779// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000780multiclass APreLoad<bit data, bit read, string opc> {
781
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000782 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000783 !strconcat(opc, "\t[$base, $imm]"), []> {
784 let Inst{31-26} = 0b111101;
785 let Inst{25} = 0; // 0 for immediate form
786 let Inst{24} = data;
787 let Inst{22} = read;
788 let Inst{21-20} = 0b01;
789 }
790
791 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
792 !strconcat(opc, "\t$addr"), []> {
793 let Inst{31-26} = 0b111101;
794 let Inst{25} = 1; // 1 for register form
795 let Inst{24} = data;
796 let Inst{22} = read;
797 let Inst{21-20} = 0b01;
798 let Inst{4} = 0;
799 }
800}
801
802defm PLD : APreLoad<1, 1, "pld">;
803defm PLDW : APreLoad<1, 0, "pldw">;
804defm PLI : APreLoad<0, 1, "pli">;
805
Johnny Chena1e76212010-02-13 02:51:09 +0000806def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
807 [/* For disassembly only; pattern left blank */]>,
808 Requires<[IsARM]> {
809 let Inst{31-28} = 0b1111;
810 let Inst{27-20} = 0b00010000;
811 let Inst{16} = 1;
812 let Inst{9} = 1;
813 let Inst{7-4} = 0b0000;
814}
815
816def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
817 [/* For disassembly only; pattern left blank */]>,
818 Requires<[IsARM]> {
819 let Inst{31-28} = 0b1111;
820 let Inst{27-20} = 0b00010000;
821 let Inst{16} = 1;
822 let Inst{9} = 0;
823 let Inst{7-4} = 0b0000;
824}
825
Johnny Chenf4d81052010-02-12 22:53:19 +0000826def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000827 [/* For disassembly only; pattern left blank */]>,
828 Requires<[IsARM, HasV7]> {
829 let Inst{27-16} = 0b001100100000;
830 let Inst{7-4} = 0b1111;
831}
832
Johnny Chenba6e0332010-02-11 17:14:31 +0000833// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000834let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000835def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000836 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000837 Requires<[IsARM]> {
838 let Inst{27-25} = 0b011;
839 let Inst{24-20} = 0b11111;
840 let Inst{7-5} = 0b111;
841 let Inst{4} = 0b1;
842}
843
Evan Cheng12c3a532008-11-06 17:48:05 +0000844// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000845let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000846def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000847 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000848 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000849
Evan Cheng325474e2008-01-07 23:56:57 +0000850let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000851def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000852 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000853 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000854
Evan Chengd87293c2008-11-06 08:47:38 +0000855def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000856 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000857 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
858
Evan Chengd87293c2008-11-06 08:47:38 +0000859def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000860 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000861 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
862
Evan Chengd87293c2008-11-06 08:47:38 +0000863def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000864 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000865 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
866
Evan Chengd87293c2008-11-06 08:47:38 +0000867def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000868 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000869 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
870}
Chris Lattner13c63102008-01-06 05:55:01 +0000871let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000872def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000873 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000874 [(store GPR:$src, addrmodepc:$addr)]>;
875
Evan Chengd87293c2008-11-06 08:47:38 +0000876def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000877 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000878 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
879
Evan Chengd87293c2008-11-06 08:47:38 +0000880def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000881 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000882 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
883}
Evan Cheng12c3a532008-11-06 17:48:05 +0000884} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000885
Evan Chenge07715c2009-06-23 05:25:29 +0000886
887// LEApcrel - Load a pc-relative address into a register without offending the
888// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000889let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000890let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000891def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000892 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000893 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000894
Jim Grosbacha967d112010-06-21 21:27:27 +0000895} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000896def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000897 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000898 Pseudo, IIC_iALUi,
899 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000900 let Inst{25} = 1;
901}
Evan Chenge07715c2009-06-23 05:25:29 +0000902
Evan Chenga8e29892007-01-19 07:51:42 +0000903//===----------------------------------------------------------------------===//
904// Control Flow Instructions.
905//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000906
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000907let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
908 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000909 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000910 "bx", "\tlr", [(ARMretflag)]>,
911 Requires<[IsARM, HasV4T]> {
912 let Inst{3-0} = 0b1110;
913 let Inst{7-4} = 0b0001;
914 let Inst{19-8} = 0b111111111111;
915 let Inst{27-20} = 0b00010010;
916 }
917
918 // ARMV4 only
919 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
920 "mov", "\tpc, lr", [(ARMretflag)]>,
921 Requires<[IsARM, NoV4T]> {
922 let Inst{11-0} = 0b000000001110;
923 let Inst{15-12} = 0b1111;
924 let Inst{19-16} = 0b0000;
925 let Inst{27-20} = 0b00011010;
926 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000927}
Rafael Espindola27185192006-09-29 21:20:16 +0000928
Bob Wilson04ea6e52009-10-28 00:37:03 +0000929// Indirect branches
930let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000931 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000932 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000933 [(brind GPR:$dst)]>,
934 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000935 let Inst{7-4} = 0b0001;
936 let Inst{19-8} = 0b111111111111;
937 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000938 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000939 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000940
941 // ARMV4 only
942 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
943 [(brind GPR:$dst)]>,
944 Requires<[IsARM, NoV4T]> {
945 let Inst{11-4} = 0b00000000;
946 let Inst{15-12} = 0b1111;
947 let Inst{19-16} = 0b0000;
948 let Inst{27-20} = 0b00011010;
949 let Inst{31-28} = 0b1110;
950 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000951}
952
Evan Chenga8e29892007-01-19 07:51:42 +0000953// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000954// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000955let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
956 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000957 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
958 reglist:$dsts, variable_ops),
Evan Cheng7602acb2010-09-08 22:57:08 +0000959 IndexModeUpd, LdStMulFrm, IIC_iLoadmBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000960 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000961 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000962
Bob Wilson54fc1242009-06-22 21:01:46 +0000963// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000964let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000965 Defs = [R0, R1, R2, R3, R12, LR,
966 D0, D1, D2, D3, D4, D5, D6, D7,
967 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000968 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000969 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000970 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000971 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000972 Requires<[IsARM, IsNotDarwin]> {
973 let Inst{31-28} = 0b1110;
974 }
Evan Cheng277f0742007-06-19 21:05:09 +0000975
Evan Cheng12c3a532008-11-06 17:48:05 +0000976 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000977 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000978 [(ARMcall_pred tglobaladdr:$func)]>,
979 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000980
Evan Chenga8e29892007-01-19 07:51:42 +0000981 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000982 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000983 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000984 [(ARMcall GPR:$func)]>,
985 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000986 let Inst{7-4} = 0b0011;
987 let Inst{19-8} = 0b111111111111;
988 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000989 }
990
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000991 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000992 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
993 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000994 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000995 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000996 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000997 let Inst{7-4} = 0b0001;
998 let Inst{19-8} = 0b111111111111;
999 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001000 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001001
1002 // ARMv4
1003 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1004 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1005 [(ARMcall_nolink tGPR:$func)]>,
1006 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1007 let Inst{11-4} = 0b00000000;
1008 let Inst{15-12} = 0b1111;
1009 let Inst{19-16} = 0b0000;
1010 let Inst{27-20} = 0b00011010;
1011 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001012}
1013
1014// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001015let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001016 Defs = [R0, R1, R2, R3, R9, R12, LR,
1017 D0, D1, D2, D3, D4, D5, D6, D7,
1018 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001019 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001020 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001021 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001022 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1023 let Inst{31-28} = 0b1110;
1024 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001025
1026 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001027 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001028 [(ARMcall_pred tglobaladdr:$func)]>,
1029 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001030
1031 // ARMv5T and above
1032 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001033 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001034 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1035 let Inst{7-4} = 0b0011;
1036 let Inst{19-8} = 0b111111111111;
1037 let Inst{27-20} = 0b00010010;
1038 }
1039
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001040 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001041 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1042 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001043 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001044 [(ARMcall_nolink tGPR:$func)]>,
1045 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001046 let Inst{7-4} = 0b0001;
1047 let Inst{19-8} = 0b111111111111;
1048 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001049 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001050
1051 // ARMv4
1052 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1053 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1054 [(ARMcall_nolink tGPR:$func)]>,
1055 Requires<[IsARM, NoV4T, IsDarwin]> {
1056 let Inst{11-4} = 0b00000000;
1057 let Inst{15-12} = 0b1111;
1058 let Inst{19-16} = 0b0000;
1059 let Inst{27-20} = 0b00011010;
1060 }
Rafael Espindola35574632006-07-18 17:00:30 +00001061}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001062
Dale Johannesen51e28e62010-06-03 21:09:53 +00001063// Tail calls.
1064
1065let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1066 // Darwin versions.
1067 let Defs = [R0, R1, R2, R3, R9, R12,
1068 D0, D1, D2, D3, D4, D5, D6, D7,
1069 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1070 D27, D28, D29, D30, D31, PC],
1071 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001072 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1073 Pseudo, IIC_Br,
1074 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001075
Evan Cheng6523d2f2010-06-19 00:11:54 +00001076 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1077 Pseudo, IIC_Br,
1078 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001079
Evan Cheng6523d2f2010-06-19 00:11:54 +00001080 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001081 IIC_Br, "b\t$dst @ TAILCALL",
1082 []>, Requires<[IsDarwin]>;
1083
1084 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001085 IIC_Br, "b.w\t$dst @ TAILCALL",
1086 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001087
Evan Cheng6523d2f2010-06-19 00:11:54 +00001088 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1089 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1090 []>, Requires<[IsDarwin]> {
1091 let Inst{7-4} = 0b0001;
1092 let Inst{19-8} = 0b111111111111;
1093 let Inst{27-20} = 0b00010010;
1094 let Inst{31-28} = 0b1110;
1095 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001096 }
1097
1098 // Non-Darwin versions (the difference is R9).
1099 let Defs = [R0, R1, R2, R3, R12,
1100 D0, D1, D2, D3, D4, D5, D6, D7,
1101 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1102 D27, D28, D29, D30, D31, PC],
1103 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001104 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1105 Pseudo, IIC_Br,
1106 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001107
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001108 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001109 Pseudo, IIC_Br,
1110 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001111
Evan Cheng6523d2f2010-06-19 00:11:54 +00001112 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1113 IIC_Br, "b\t$dst @ TAILCALL",
1114 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001115
Evan Cheng6523d2f2010-06-19 00:11:54 +00001116 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1117 IIC_Br, "b.w\t$dst @ TAILCALL",
1118 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001119
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001120 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001121 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1122 []>, Requires<[IsNotDarwin]> {
1123 let Inst{7-4} = 0b0001;
1124 let Inst{19-8} = 0b111111111111;
1125 let Inst{27-20} = 0b00010010;
1126 let Inst{31-28} = 0b1110;
1127 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001128 }
1129}
1130
David Goodwin1a8f36e2009-08-12 18:31:53 +00001131let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001132 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001133 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001134 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001135 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001136 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001137
Owen Anderson20ab2902007-11-12 07:39:39 +00001138 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001139 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001140 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001141 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001142 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001143 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001144 let Inst{20} = 0; // S Bit
1145 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001146 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001147 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001148 def BR_JTm : JTI<(outs),
1149 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001150 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001151 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1152 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001153 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001154 let Inst{20} = 1; // L bit
1155 let Inst{21} = 0; // W bit
1156 let Inst{22} = 0; // B bit
1157 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001158 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001159 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001160 def BR_JTadd : JTI<(outs),
1161 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001162 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001163 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1164 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001165 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001166 let Inst{20} = 0; // S bit
1167 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001168 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001169 }
1170 } // isNotDuplicable = 1, isIndirectBranch = 1
1171 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001172
Evan Chengc85e8322007-07-05 07:13:32 +00001173 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001174 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001175 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001176 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001177 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001178}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001179
Johnny Chena1e76212010-02-13 02:51:09 +00001180// Branch and Exchange Jazelle -- for disassembly only
1181def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1182 [/* For disassembly only; pattern left blank */]> {
1183 let Inst{23-20} = 0b0010;
1184 //let Inst{19-8} = 0xfff;
1185 let Inst{7-4} = 0b0010;
1186}
1187
Johnny Chen0296f3e2010-02-16 21:59:54 +00001188// Secure Monitor Call is a system instruction -- for disassembly only
1189def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1190 [/* For disassembly only; pattern left blank */]> {
1191 let Inst{23-20} = 0b0110;
1192 let Inst{7-4} = 0b0111;
1193}
1194
Johnny Chen64dfb782010-02-16 20:04:27 +00001195// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001196let isCall = 1 in {
1197def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1198 [/* For disassembly only; pattern left blank */]>;
1199}
1200
Johnny Chenfb566792010-02-17 21:39:10 +00001201// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001202def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1203 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001204 [/* For disassembly only; pattern left blank */]> {
1205 let Inst{31-28} = 0b1111;
1206 let Inst{22-20} = 0b110; // W = 1
1207}
1208
1209def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1210 NoItinerary, "srs${addr:submode}\tsp, $mode",
1211 [/* For disassembly only; pattern left blank */]> {
1212 let Inst{31-28} = 0b1111;
1213 let Inst{22-20} = 0b100; // W = 0
1214}
1215
Johnny Chenfb566792010-02-17 21:39:10 +00001216// Return From Exception is a system instruction -- for disassembly only
1217def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1218 NoItinerary, "rfe${addr:submode}\t$base!",
1219 [/* For disassembly only; pattern left blank */]> {
1220 let Inst{31-28} = 0b1111;
1221 let Inst{22-20} = 0b011; // W = 1
1222}
1223
1224def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1225 NoItinerary, "rfe${addr:submode}\t$base",
1226 [/* For disassembly only; pattern left blank */]> {
1227 let Inst{31-28} = 0b1111;
1228 let Inst{22-20} = 0b001; // W = 0
1229}
1230
Evan Chenga8e29892007-01-19 07:51:42 +00001231//===----------------------------------------------------------------------===//
1232// Load / store Instructions.
1233//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001234
Evan Chenga8e29892007-01-19 07:51:42 +00001235// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001236let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001237def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001238 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001239 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001240
Evan Chengfa775d02007-03-19 07:20:03 +00001241// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001242let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1243 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001244def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001245 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001246
Evan Chenga8e29892007-01-19 07:51:42 +00001247// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001248def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001250 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001251
Jim Grosbach64171712010-02-16 21:07:46 +00001252def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001254 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001255
Evan Chenga8e29892007-01-19 07:51:42 +00001256// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001257def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001260
David Goodwin5d598aa2009-08-19 18:00:44 +00001261def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001262 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001264
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001265let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001266// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001267def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001268 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001269 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001272def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001273 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001274 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001275
Evan Chengd87293c2008-11-06 08:47:38 +00001276def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001277 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001278 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001279
Evan Chengd87293c2008-11-06 08:47:38 +00001280def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001281 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001282 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001285 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001286 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001287
Evan Chengd87293c2008-11-06 08:47:38 +00001288def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001289 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001290 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001291
Evan Chengd87293c2008-11-06 08:47:38 +00001292def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001293 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001294 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001295
Evan Chengd87293c2008-11-06 08:47:38 +00001296def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001297 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001298 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Evan Chengd87293c2008-11-06 08:47:38 +00001300def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001301 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001302 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001303
Evan Chengd87293c2008-11-06 08:47:38 +00001304def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001305 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001306 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001307
Evan Chengd87293c2008-11-06 08:47:38 +00001308def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001309 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001310 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001311
1312// For disassembly only
1313def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001315 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1316 Requires<[IsARM, HasV5TE]>;
1317
1318// For disassembly only
1319def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001321 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1322 Requires<[IsARM, HasV5TE]>;
1323
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001324} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001325
Johnny Chenadb561d2010-02-18 03:27:42 +00001326// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001327
1328def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001330 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1331 let Inst{21} = 1; // overwrite
1332}
1333
1334def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001336 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1337 let Inst{21} = 1; // overwrite
1338}
1339
1340def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001342 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1343 let Inst{21} = 1; // overwrite
1344}
1345
1346def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001348 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1349 let Inst{21} = 1; // overwrite
1350}
1351
1352def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001354 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001355 let Inst{21} = 1; // overwrite
1356}
1357
Evan Chenga8e29892007-01-19 07:51:42 +00001358// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001360 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001361 [(store GPR:$src, addrmode2:$addr)]>;
1362
1363// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001364def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001365 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001366 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1367
Evan Cheng0e55fd62010-09-30 01:08:25 +00001368def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1369 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001370 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1371
1372// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001373let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001374def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001376 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001377
1378// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001379def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001380 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001382 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001383 [(set GPR:$base_wb,
1384 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1385
Evan Chengd87293c2008-11-06 08:47:38 +00001386def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001387 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001389 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001390 [(set GPR:$base_wb,
1391 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1392
Evan Chengd87293c2008-11-06 08:47:38 +00001393def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001394 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001396 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001397 [(set GPR:$base_wb,
1398 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1399
Evan Chengd87293c2008-11-06 08:47:38 +00001400def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001401 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001403 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001404 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1405 GPR:$base, am3offset:$offset))]>;
1406
Evan Chengd87293c2008-11-06 08:47:38 +00001407def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001408 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001409 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001410 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001411 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1412 GPR:$base, am2offset:$offset))]>;
1413
Evan Chengd87293c2008-11-06 08:47:38 +00001414def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001415 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001417 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001418 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1419 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001420
Johnny Chen39a4bb32010-02-18 22:31:18 +00001421// For disassembly only
1422def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1423 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001425 "strd", "\t$src1, $src2, [$base, $offset]!",
1426 "$base = $base_wb", []>;
1427
1428// For disassembly only
1429def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1430 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001432 "strd", "\t$src1, $src2, [$base], $offset",
1433 "$base = $base_wb", []>;
1434
Johnny Chenad4df4c2010-03-01 19:22:00 +00001435// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001436
1437def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001438 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001440 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{21} = 1; // overwrite
1443}
1444
1445def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001446 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001447 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001448 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1449 [/* For disassembly only; pattern left blank */]> {
1450 let Inst{21} = 1; // overwrite
1451}
1452
Johnny Chenad4df4c2010-03-01 19:22:00 +00001453def STRHT: AI3sthpo<(outs GPR:$base_wb),
1454 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001456 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1457 [/* For disassembly only; pattern left blank */]> {
1458 let Inst{21} = 1; // overwrite
1459}
1460
Evan Chenga8e29892007-01-19 07:51:42 +00001461//===----------------------------------------------------------------------===//
1462// Load / store multiple Instructions.
1463//
1464
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001465let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001466def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001467 reglist:$dsts, variable_ops),
1468 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001469 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001470
Bob Wilson815baeb2010-03-13 01:08:20 +00001471def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1472 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001473 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001474 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001475 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001476} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001477
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001478let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001479def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001480 reglist:$srcs, variable_ops),
1481 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001482 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1483
1484def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1485 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001486 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001487 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001488 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001489} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001490
1491//===----------------------------------------------------------------------===//
1492// Move Instructions.
1493//
1494
Evan Chengcd799b92009-06-12 20:46:18 +00001495let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001496def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001497 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001498 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001499 let Inst{25} = 0;
1500}
1501
Dale Johannesen38d5f042010-06-15 22:24:08 +00001502// A version for the smaller set of tail call registers.
1503let neverHasSideEffects = 1 in
1504def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1505 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1506 let Inst{11-4} = 0b00000000;
1507 let Inst{25} = 0;
1508}
1509
Jim Grosbach64171712010-02-16 21:07:46 +00001510def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001511 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001512 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001513 let Inst{25} = 0;
1514}
Evan Chenga2515702007-03-19 07:09:02 +00001515
Evan Chengb3379fb2009-02-05 08:42:55 +00001516let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001517def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001518 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001519 let Inst{25} = 1;
1520}
1521
1522let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001523def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001524 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001525 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001526 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001527 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001528 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001529 let Inst{25} = 1;
1530}
1531
Evan Cheng5adb66a2009-09-28 09:14:39 +00001532let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001533def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1534 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001535 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001536 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001537 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001538 lo16AllZero:$imm))]>, UnaryDP,
1539 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001540 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001541 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001542}
Evan Cheng13ab0202007-07-10 18:08:01 +00001543
Evan Cheng20956592009-10-21 08:15:52 +00001544def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1545 Requires<[IsARM, HasV6T2]>;
1546
David Goodwinca01a8d2009-09-01 18:32:09 +00001547let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001548def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001549 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001550 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
1552// These aren't really mov instructions, but we have to define them this way
1553// due to flag operands.
1554
Evan Cheng071a2792007-09-11 19:55:27 +00001555let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001556def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001557 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001558 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001559def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001560 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001561 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001562}
Evan Chenga8e29892007-01-19 07:51:42 +00001563
Evan Chenga8e29892007-01-19 07:51:42 +00001564//===----------------------------------------------------------------------===//
1565// Extend Instructions.
1566//
1567
1568// Sign extenders
1569
Evan Cheng576a3962010-09-25 00:49:35 +00001570defm SXTB : AI_ext_rrot<0b01101010,
1571 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1572defm SXTH : AI_ext_rrot<0b01101011,
1573 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001574
Evan Cheng576a3962010-09-25 00:49:35 +00001575defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001576 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001577defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001578 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001579
Johnny Chen2ec5e492010-02-22 21:50:40 +00001580// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001581defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001582
1583// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001584defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001585
1586// Zero extenders
1587
1588let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001589defm UXTB : AI_ext_rrot<0b01101110,
1590 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1591defm UXTH : AI_ext_rrot<0b01101111,
1592 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1593defm UXTB16 : AI_ext_rrot<0b01101100,
1594 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001595
Jim Grosbach542f6422010-07-28 23:25:44 +00001596// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1597// The transformation should probably be done as a combiner action
1598// instead so we can include a check for masking back in the upper
1599// eight bits of the source into the lower eight bits of the result.
1600//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1601// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001602def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001603 (UXTB16r_rot GPR:$Src, 8)>;
1604
Evan Cheng576a3962010-09-25 00:49:35 +00001605defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001606 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001607defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001608 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001609}
1610
Evan Chenga8e29892007-01-19 07:51:42 +00001611// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001612// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001613defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001614
Evan Chenga8e29892007-01-19 07:51:42 +00001615
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001616def SBFX : I<(outs GPR:$dst),
1617 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001618 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001619 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001620 Requires<[IsARM, HasV6T2]> {
1621 let Inst{27-21} = 0b0111101;
1622 let Inst{6-4} = 0b101;
1623}
1624
1625def UBFX : I<(outs GPR:$dst),
1626 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001627 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001628 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001629 Requires<[IsARM, HasV6T2]> {
1630 let Inst{27-21} = 0b0111111;
1631 let Inst{6-4} = 0b101;
1632}
1633
Evan Chenga8e29892007-01-19 07:51:42 +00001634//===----------------------------------------------------------------------===//
1635// Arithmetic Instructions.
1636//
1637
Jim Grosbach26421962008-10-14 20:36:24 +00001638defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001639 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001640 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001641defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001642 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001643 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001644
Evan Chengc85e8322007-07-05 07:13:32 +00001645// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001646defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001647 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001648 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1649defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001650 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001651 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001652
Evan Cheng62674222009-06-25 23:34:10 +00001653defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001654 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001655defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001656 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001657defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001658 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001659defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001660 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001661
Evan Chengedda31c2008-11-05 18:35:52 +00001662def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001663 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1664 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001665 let Inst{25} = 1;
1666}
Evan Cheng13ab0202007-07-10 18:08:01 +00001667
Bob Wilsoncff71782010-08-05 18:23:43 +00001668// The reg/reg form is only defined for the disassembler; for codegen it is
1669// equivalent to SUBrr.
1670def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001671 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1672 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001673 let Inst{25} = 0;
1674 let Inst{11-4} = 0b00000000;
1675}
1676
Evan Chengedda31c2008-11-05 18:35:52 +00001677def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001678 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1679 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001680 let Inst{25} = 0;
1681}
Evan Chengc85e8322007-07-05 07:13:32 +00001682
1683// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001684let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001685def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001686 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001687 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001688 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001689 let Inst{25} = 1;
1690}
Evan Chengedda31c2008-11-05 18:35:52 +00001691def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001692 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001693 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001694 let Inst{20} = 1;
1695 let Inst{25} = 0;
1696}
Evan Cheng071a2792007-09-11 19:55:27 +00001697}
Evan Chengc85e8322007-07-05 07:13:32 +00001698
Evan Cheng62674222009-06-25 23:34:10 +00001699let Uses = [CPSR] in {
1700def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001701 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001702 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1703 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001704 let Inst{25} = 1;
1705}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001706// The reg/reg form is only defined for the disassembler; for codegen it is
1707// equivalent to SUBrr.
1708def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1709 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1710 [/* For disassembly only; pattern left blank */]> {
1711 let Inst{25} = 0;
1712 let Inst{11-4} = 0b00000000;
1713}
Evan Cheng62674222009-06-25 23:34:10 +00001714def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001715 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001716 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1717 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001718 let Inst{25} = 0;
1719}
Evan Cheng62674222009-06-25 23:34:10 +00001720}
1721
1722// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001723let Defs = [CPSR], Uses = [CPSR] in {
1724def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001725 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001726 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1727 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001728 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001729 let Inst{25} = 1;
1730}
Evan Cheng1e249e32009-06-25 20:59:23 +00001731def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001732 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001733 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1734 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001735 let Inst{20} = 1;
1736 let Inst{25} = 0;
1737}
Evan Cheng071a2792007-09-11 19:55:27 +00001738}
Evan Cheng2c614c52007-06-06 10:17:05 +00001739
Evan Chenga8e29892007-01-19 07:51:42 +00001740// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001741// The assume-no-carry-in form uses the negation of the input since add/sub
1742// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1743// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1744// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001745def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1746 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001747def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1748 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1749// The with-carry-in form matches bitwise not instead of the negation.
1750// Effectively, the inverse interpretation of the carry flag already accounts
1751// for part of the negation.
1752def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1753 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001754
1755// Note: These are implemented in C++ code, because they have to generate
1756// ADD/SUBrs instructions, which use a complex pattern that a xform function
1757// cannot produce.
1758// (mul X, 2^n+1) -> (add (X << n), X)
1759// (mul X, 2^n-1) -> (rsb X, (X << n))
1760
Johnny Chen667d1272010-02-22 18:50:54 +00001761// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001762// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001763class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1764 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001765 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001766 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001767 let Inst{27-20} = op27_20;
1768 let Inst{7-4} = op7_4;
1769}
1770
Johnny Chen667d1272010-02-22 18:50:54 +00001771// Saturating add/subtract -- for disassembly only
1772
Nate Begeman692433b2010-07-29 17:56:55 +00001773def QADD : AAI<0b00010000, 0b0101, "qadd",
1774 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001775def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1776def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1777def QASX : AAI<0b01100010, 0b0011, "qasx">;
1778def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1779def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1780def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001781def QSUB : AAI<0b00010010, 0b0101, "qsub",
1782 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001783def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1784def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1785def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1786def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1787def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1788def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1789def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1790def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1791
1792// Signed/Unsigned add/subtract -- for disassembly only
1793
1794def SASX : AAI<0b01100001, 0b0011, "sasx">;
1795def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1796def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1797def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1798def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1799def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1800def UASX : AAI<0b01100101, 0b0011, "uasx">;
1801def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1802def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1803def USAX : AAI<0b01100101, 0b0101, "usax">;
1804def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1805def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1806
1807// Signed/Unsigned halving add/subtract -- for disassembly only
1808
1809def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1810def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1811def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1812def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1813def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1814def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1815def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1816def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1817def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1818def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1819def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1820def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1821
Johnny Chenadc77332010-02-26 22:04:29 +00001822// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001823
Johnny Chenadc77332010-02-26 22:04:29 +00001824def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001825 MulFrm /* for convenience */, NoItinerary, "usad8",
1826 "\t$dst, $a, $b", []>,
1827 Requires<[IsARM, HasV6]> {
1828 let Inst{27-20} = 0b01111000;
1829 let Inst{15-12} = 0b1111;
1830 let Inst{7-4} = 0b0001;
1831}
1832def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1833 MulFrm /* for convenience */, NoItinerary, "usada8",
1834 "\t$dst, $a, $b, $acc", []>,
1835 Requires<[IsARM, HasV6]> {
1836 let Inst{27-20} = 0b01111000;
1837 let Inst{7-4} = 0b0001;
1838}
1839
1840// Signed/Unsigned saturate -- for disassembly only
1841
Bob Wilson22f5dc72010-08-16 18:27:34 +00001842def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001843 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1844 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001845 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001846 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001847}
1848
Bob Wilson9a1c1892010-08-11 00:01:18 +00001849def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001850 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1851 [/* For disassembly only; pattern left blank */]> {
1852 let Inst{27-20} = 0b01101010;
1853 let Inst{7-4} = 0b0011;
1854}
1855
Bob Wilson22f5dc72010-08-16 18:27:34 +00001856def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001857 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1858 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001859 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001860 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001861}
1862
Bob Wilson9a1c1892010-08-11 00:01:18 +00001863def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001864 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1865 [/* For disassembly only; pattern left blank */]> {
1866 let Inst{27-20} = 0b01101110;
1867 let Inst{7-4} = 0b0011;
1868}
Evan Chenga8e29892007-01-19 07:51:42 +00001869
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001870def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1871def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001872
Evan Chenga8e29892007-01-19 07:51:42 +00001873//===----------------------------------------------------------------------===//
1874// Bitwise Instructions.
1875//
1876
Jim Grosbach26421962008-10-14 20:36:24 +00001877defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001878 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001879 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001880defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001881 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001882 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001883defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001884 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001885 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001886defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001887 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001888 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001889defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001890 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001891 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001892
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001893def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001894 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001895 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001896 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1897 Requires<[IsARM, HasV6T2]> {
1898 let Inst{27-21} = 0b0111110;
1899 let Inst{6-0} = 0b0011111;
1900}
1901
Johnny Chenb2503c02010-02-17 06:31:48 +00001902// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001903def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001904 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001905 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1906 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1907 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001908 Requires<[IsARM, HasV6T2]> {
1909 let Inst{27-21} = 0b0111110;
1910 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1911}
1912
Evan Cheng5d42c562010-09-29 00:49:25 +00001913def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001914 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001915 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001916 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001917 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001918}
Evan Chengedda31c2008-11-05 18:35:52 +00001919def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001920 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001921 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1922 let Inst{25} = 0;
1923}
Evan Chengb3379fb2009-02-05 08:42:55 +00001924let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001925def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001926 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001927 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1928 let Inst{25} = 1;
1929}
Evan Chenga8e29892007-01-19 07:51:42 +00001930
1931def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1932 (BICri GPR:$src, so_imm_not:$imm)>;
1933
1934//===----------------------------------------------------------------------===//
1935// Multiply Instructions.
1936//
1937
Evan Cheng8de898a2009-06-26 00:19:44 +00001938let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001939def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001940 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001941 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001942
Evan Chengfbc9d412008-11-06 01:21:28 +00001943def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001944 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001945 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001946
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001947def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001948 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001949 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1950 Requires<[IsARM, HasV6T2]>;
1951
Evan Chenga8e29892007-01-19 07:51:42 +00001952// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001953let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001954let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001955def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001956 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001957 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001958
Evan Chengfbc9d412008-11-06 01:21:28 +00001959def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001960 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001961 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001962}
Evan Chenga8e29892007-01-19 07:51:42 +00001963
1964// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001965def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001966 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001967 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Evan Chengfbc9d412008-11-06 01:21:28 +00001969def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001970 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001971 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
Evan Chengfbc9d412008-11-06 01:21:28 +00001973def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001974 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001975 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001976 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001977} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001978
1979// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001980def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001981 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001982 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001983 Requires<[IsARM, HasV6]> {
1984 let Inst{7-4} = 0b0001;
1985 let Inst{15-12} = 0b1111;
1986}
Evan Cheng13ab0202007-07-10 18:08:01 +00001987
Johnny Chen2ec5e492010-02-22 21:50:40 +00001988def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1989 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1990 [/* For disassembly only; pattern left blank */]>,
1991 Requires<[IsARM, HasV6]> {
1992 let Inst{7-4} = 0b0011; // R = 1
1993 let Inst{15-12} = 0b1111;
1994}
1995
Evan Chengfbc9d412008-11-06 01:21:28 +00001996def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001997 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001998 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001999 Requires<[IsARM, HasV6]> {
2000 let Inst{7-4} = 0b0001;
2001}
Evan Chenga8e29892007-01-19 07:51:42 +00002002
Johnny Chen2ec5e492010-02-22 21:50:40 +00002003def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2004 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2005 [/* For disassembly only; pattern left blank */]>,
2006 Requires<[IsARM, HasV6]> {
2007 let Inst{7-4} = 0b0011; // R = 1
2008}
Evan Chenga8e29892007-01-19 07:51:42 +00002009
Evan Chengfbc9d412008-11-06 01:21:28 +00002010def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002011 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002012 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002013 Requires<[IsARM, HasV6]> {
2014 let Inst{7-4} = 0b1101;
2015}
Evan Chenga8e29892007-01-19 07:51:42 +00002016
Johnny Chen2ec5e492010-02-22 21:50:40 +00002017def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2018 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2019 [/* For disassembly only; pattern left blank */]>,
2020 Requires<[IsARM, HasV6]> {
2021 let Inst{7-4} = 0b1111; // R = 1
2022}
2023
Raul Herbster37fb5b12007-08-30 23:25:47 +00002024multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002025 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002026 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002027 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2028 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002029 Requires<[IsARM, HasV5TE]> {
2030 let Inst{5} = 0;
2031 let Inst{6} = 0;
2032 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002033
Evan Chengeb4f52e2008-11-06 03:35:07 +00002034 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002035 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002036 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002037 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002038 Requires<[IsARM, HasV5TE]> {
2039 let Inst{5} = 0;
2040 let Inst{6} = 1;
2041 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002042
Evan Chengeb4f52e2008-11-06 03:35:07 +00002043 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002044 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002045 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002046 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002047 Requires<[IsARM, HasV5TE]> {
2048 let Inst{5} = 1;
2049 let Inst{6} = 0;
2050 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002051
Evan Chengeb4f52e2008-11-06 03:35:07 +00002052 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002053 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002054 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2055 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002056 Requires<[IsARM, HasV5TE]> {
2057 let Inst{5} = 1;
2058 let Inst{6} = 1;
2059 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002060
Evan Chengeb4f52e2008-11-06 03:35:07 +00002061 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002062 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002063 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002064 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002065 Requires<[IsARM, HasV5TE]> {
2066 let Inst{5} = 1;
2067 let Inst{6} = 0;
2068 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002069
Evan Chengeb4f52e2008-11-06 03:35:07 +00002070 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002071 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002072 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002073 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002074 Requires<[IsARM, HasV5TE]> {
2075 let Inst{5} = 1;
2076 let Inst{6} = 1;
2077 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002078}
2079
Raul Herbster37fb5b12007-08-30 23:25:47 +00002080
2081multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002082 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002083 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002084 [(set GPR:$dst, (add GPR:$acc,
2085 (opnode (sext_inreg GPR:$a, i16),
2086 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002087 Requires<[IsARM, HasV5TE]> {
2088 let Inst{5} = 0;
2089 let Inst{6} = 0;
2090 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002091
Evan Chengeb4f52e2008-11-06 03:35:07 +00002092 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002093 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002094 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002095 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002096 Requires<[IsARM, HasV5TE]> {
2097 let Inst{5} = 0;
2098 let Inst{6} = 1;
2099 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002100
Evan Chengeb4f52e2008-11-06 03:35:07 +00002101 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002102 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002103 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002104 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002105 Requires<[IsARM, HasV5TE]> {
2106 let Inst{5} = 1;
2107 let Inst{6} = 0;
2108 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002109
Evan Chengeb4f52e2008-11-06 03:35:07 +00002110 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002111 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2112 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2113 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002114 Requires<[IsARM, HasV5TE]> {
2115 let Inst{5} = 1;
2116 let Inst{6} = 1;
2117 }
Evan Chenga8e29892007-01-19 07:51:42 +00002118
Evan Chengeb4f52e2008-11-06 03:35:07 +00002119 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002120 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002121 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002122 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002123 Requires<[IsARM, HasV5TE]> {
2124 let Inst{5} = 0;
2125 let Inst{6} = 0;
2126 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002127
Evan Chengeb4f52e2008-11-06 03:35:07 +00002128 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002129 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002130 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002131 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002132 Requires<[IsARM, HasV5TE]> {
2133 let Inst{5} = 0;
2134 let Inst{6} = 1;
2135 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002136}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002137
Raul Herbster37fb5b12007-08-30 23:25:47 +00002138defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2139defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002140
Johnny Chen83498e52010-02-12 21:59:23 +00002141// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2142def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2143 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2144 [/* For disassembly only; pattern left blank */]>,
2145 Requires<[IsARM, HasV5TE]> {
2146 let Inst{5} = 0;
2147 let Inst{6} = 0;
2148}
2149
2150def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2151 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2152 [/* For disassembly only; pattern left blank */]>,
2153 Requires<[IsARM, HasV5TE]> {
2154 let Inst{5} = 0;
2155 let Inst{6} = 1;
2156}
2157
2158def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2159 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2160 [/* For disassembly only; pattern left blank */]>,
2161 Requires<[IsARM, HasV5TE]> {
2162 let Inst{5} = 1;
2163 let Inst{6} = 0;
2164}
2165
2166def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2167 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2168 [/* For disassembly only; pattern left blank */]>,
2169 Requires<[IsARM, HasV5TE]> {
2170 let Inst{5} = 1;
2171 let Inst{6} = 1;
2172}
2173
Johnny Chen667d1272010-02-22 18:50:54 +00002174// Helper class for AI_smld -- for disassembly only
2175class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2176 InstrItinClass itin, string opc, string asm>
2177 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2178 let Inst{4} = 1;
2179 let Inst{5} = swap;
2180 let Inst{6} = sub;
2181 let Inst{7} = 0;
2182 let Inst{21-20} = 0b00;
2183 let Inst{22} = long;
2184 let Inst{27-23} = 0b01110;
2185}
2186
2187multiclass AI_smld<bit sub, string opc> {
2188
2189 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2190 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2191
2192 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2193 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2194
2195 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2196 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2197
2198 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2199 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2200
2201}
2202
2203defm SMLA : AI_smld<0, "smla">;
2204defm SMLS : AI_smld<1, "smls">;
2205
Johnny Chen2ec5e492010-02-22 21:50:40 +00002206multiclass AI_sdml<bit sub, string opc> {
2207
2208 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2209 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2210 let Inst{15-12} = 0b1111;
2211 }
2212
2213 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2214 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2215 let Inst{15-12} = 0b1111;
2216 }
2217
2218}
2219
2220defm SMUA : AI_sdml<0, "smua">;
2221defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002222
Evan Chenga8e29892007-01-19 07:51:42 +00002223//===----------------------------------------------------------------------===//
2224// Misc. Arithmetic Instructions.
2225//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002226
David Goodwin5d598aa2009-08-19 18:00:44 +00002227def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002228 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002229 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2230 let Inst{7-4} = 0b0001;
2231 let Inst{11-8} = 0b1111;
2232 let Inst{19-16} = 0b1111;
2233}
Rafael Espindola199dd672006-10-17 13:13:23 +00002234
Jim Grosbach3482c802010-01-18 19:58:49 +00002235def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002236 "rbit", "\t$dst, $src",
2237 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2238 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002239 let Inst{7-4} = 0b0011;
2240 let Inst{11-8} = 0b1111;
2241 let Inst{19-16} = 0b1111;
2242}
2243
David Goodwin5d598aa2009-08-19 18:00:44 +00002244def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002245 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002246 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2247 let Inst{7-4} = 0b0011;
2248 let Inst{11-8} = 0b1111;
2249 let Inst{19-16} = 0b1111;
2250}
Rafael Espindola199dd672006-10-17 13:13:23 +00002251
David Goodwin5d598aa2009-08-19 18:00:44 +00002252def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002253 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002254 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002255 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2256 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2257 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2258 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002259 Requires<[IsARM, HasV6]> {
2260 let Inst{7-4} = 0b1011;
2261 let Inst{11-8} = 0b1111;
2262 let Inst{19-16} = 0b1111;
2263}
Rafael Espindola27185192006-09-29 21:20:16 +00002264
David Goodwin5d598aa2009-08-19 18:00:44 +00002265def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002266 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002267 [(set GPR:$dst,
2268 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002269 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2270 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002271 Requires<[IsARM, HasV6]> {
2272 let Inst{7-4} = 0b1011;
2273 let Inst{11-8} = 0b1111;
2274 let Inst{19-16} = 0b1111;
2275}
Rafael Espindola27185192006-09-29 21:20:16 +00002276
Bob Wilsonf955f292010-08-17 17:23:19 +00002277def lsl_shift_imm : SDNodeXForm<imm, [{
2278 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2279 return CurDAG->getTargetConstant(Sh, MVT::i32);
2280}]>;
2281
2282def lsl_amt : PatLeaf<(i32 imm), [{
2283 return (N->getZExtValue() < 32);
2284}], lsl_shift_imm>;
2285
Evan Cheng8b59db32008-11-07 01:41:35 +00002286def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002287 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2288 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002289 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002290 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002291 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002292 Requires<[IsARM, HasV6]> {
2293 let Inst{6-4} = 0b001;
2294}
Rafael Espindola27185192006-09-29 21:20:16 +00002295
Evan Chenga8e29892007-01-19 07:51:42 +00002296// Alternate cases for PKHBT where identities eliminate some nodes.
2297def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2298 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002299def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2300 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002301
Bob Wilsonf955f292010-08-17 17:23:19 +00002302def asr_shift_imm : SDNodeXForm<imm, [{
2303 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2304 return CurDAG->getTargetConstant(Sh, MVT::i32);
2305}]>;
2306
2307def asr_amt : PatLeaf<(i32 imm), [{
2308 return (N->getZExtValue() <= 32);
2309}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002310
Bob Wilsondc66eda2010-08-16 22:26:55 +00002311// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2312// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002313def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002314 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002315 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002316 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002317 (and (sra GPR:$src2, asr_amt:$sh),
2318 0xFFFF)))]>,
2319 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002320 let Inst{6-4} = 0b101;
2321}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002322
Evan Chenga8e29892007-01-19 07:51:42 +00002323// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2324// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002325def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002326 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002327def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002328 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2329 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002330
Evan Chenga8e29892007-01-19 07:51:42 +00002331//===----------------------------------------------------------------------===//
2332// Comparison Instructions...
2333//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002334
Jim Grosbach26421962008-10-14 20:36:24 +00002335defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002336 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002337 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002338
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002339// FIXME: We have to be careful when using the CMN instruction and comparison
2340// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002341// results:
2342//
2343// rsbs r1, r1, 0
2344// cmp r0, r1
2345// mov r0, #0
2346// it ls
2347// mov r0, #1
2348//
2349// and:
2350//
2351// cmn r0, r1
2352// mov r0, #0
2353// it ls
2354// mov r0, #1
2355//
2356// However, the CMN gives the *opposite* result when r1 is 0. This is because
2357// the carry flag is set in the CMP case but not in the CMN case. In short, the
2358// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2359// value of r0 and the carry bit (because the "carry bit" parameter to
2360// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2361// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2362// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2363// parameter to AddWithCarry is defined as 0).
2364//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002365// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002366//
2367// x = 0
2368// ~x = 0xFFFF FFFF
2369// ~x + 1 = 0x1 0000 0000
2370// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2371//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002372// Therefore, we should disable CMN when comparing against zero, until we can
2373// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2374// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002375//
2376// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2377//
2378// This is related to <rdar://problem/7569620>.
2379//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002380//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2381// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002382
Evan Chenga8e29892007-01-19 07:51:42 +00002383// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002384defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002385 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002386 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002387defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002388 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002389 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002390
David Goodwinc0309b42009-06-29 15:33:01 +00002391defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002392 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002393 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2394defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002395 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002396 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002397
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002398//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2399// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002400
David Goodwinc0309b42009-06-29 15:33:01 +00002401def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002402 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002403
Evan Cheng218977b2010-07-13 19:27:42 +00002404// Pseudo i64 compares for some floating point compares.
2405let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2406 Defs = [CPSR] in {
2407def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002408 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2409 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002410 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2411 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2412
2413def BCCZi64 : PseudoInst<(outs),
2414 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2415 IIC_Br,
2416 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2417 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2418} // usesCustomInserter
2419
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002422// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002423// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00002424let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002425def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002426 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002427 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002428 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002429 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002430 let Inst{25} = 0;
2431}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002432
Evan Chengd87293c2008-11-06 08:47:38 +00002433def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002434 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002435 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002436 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002437 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002438 let Inst{25} = 0;
2439}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002440
Evan Chengd87293c2008-11-06 08:47:38 +00002441def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002442 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002443 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002444 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002445 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002446 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002447}
Owen Andersonf523e472010-09-23 23:45:25 +00002448} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002449
Jim Grosbach3728e962009-12-10 00:11:09 +00002450//===----------------------------------------------------------------------===//
2451// Atomic operations intrinsics
2452//
2453
2454// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002455let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002456def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002457 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002458 let Inst{31-4} = 0xf57ff05;
2459 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002460 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002461 let Inst{3-0} = 0b1111;
2462}
Jim Grosbach3728e962009-12-10 00:11:09 +00002463
Johnny Chen7def14f2010-08-11 23:35:12 +00002464def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002465 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002466 let Inst{31-4} = 0xf57ff04;
2467 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002468 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002469 let Inst{3-0} = 0b1111;
2470}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002471
Johnny Chen7def14f2010-08-11 23:35:12 +00002472def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002473 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002474 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002475 Requires<[IsARM, HasV6]> {
2476 // FIXME: add support for options other than a full system DMB
2477 // FIXME: add encoding
2478}
2479
Johnny Chen7def14f2010-08-11 23:35:12 +00002480def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002481 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002482 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002483 Requires<[IsARM, HasV6]> {
2484 // FIXME: add support for options other than a full system DSB
2485 // FIXME: add encoding
2486}
Jim Grosbach3728e962009-12-10 00:11:09 +00002487}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002488
Johnny Chen1adc40c2010-08-12 20:46:17 +00002489// Memory Barrier Operations Variants -- for disassembly only
2490
2491def memb_opt : Operand<i32> {
2492 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002493}
2494
Johnny Chen1adc40c2010-08-12 20:46:17 +00002495class AMBI<bits<4> op7_4, string opc>
2496 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2497 [/* For disassembly only; pattern left blank */]>,
2498 Requires<[IsARM, HasDB]> {
2499 let Inst{31-8} = 0xf57ff0;
2500 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002501}
2502
2503// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002504def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002505
2506// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002507def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002508
2509// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002510def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2511 Requires<[IsARM, HasDB]> {
2512 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002513 let Inst{3-0} = 0b1111;
2514}
2515
Jim Grosbach66869102009-12-11 18:52:41 +00002516let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002517 let Uses = [CPSR] in {
2518 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2520 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2521 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2522 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2523 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2524 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2525 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2526 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2527 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2528 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2529 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2530 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2532 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2533 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2534 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2535 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2536 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2537 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2538 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2539 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2540 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2541 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2542 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2544 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2545 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2546 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2547 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2548 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2549 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2550 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2551 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2552 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2553 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2554 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2556 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2557 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2558 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2559 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2560 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2561 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2562 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2563 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2564 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2565 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2566 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2568 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2569 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2570 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2571 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2572 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2573 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2574 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2575 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2576 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2577 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2578 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2580 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2581 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2582 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2584 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2585 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2586 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2587 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2588 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2589 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2590
2591 def ATOMIC_SWAP_I8 : PseudoInst<
2592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2593 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2594 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2595 def ATOMIC_SWAP_I16 : PseudoInst<
2596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2597 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2598 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2599 def ATOMIC_SWAP_I32 : PseudoInst<
2600 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2601 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2602 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2603
Jim Grosbache801dc42009-12-12 01:40:06 +00002604 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2606 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2607 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2608 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2609 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2610 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2611 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2612 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2613 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2614 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2615 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2616}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002617}
2618
2619let mayLoad = 1 in {
2620def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2621 "ldrexb", "\t$dest, [$ptr]",
2622 []>;
2623def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2624 "ldrexh", "\t$dest, [$ptr]",
2625 []>;
2626def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2627 "ldrex", "\t$dest, [$ptr]",
2628 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002629def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002630 NoItinerary,
2631 "ldrexd", "\t$dest, $dest2, [$ptr]",
2632 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002633}
2634
Jim Grosbach587b0722009-12-16 19:44:06 +00002635let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002636def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002637 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002638 "strexb", "\t$success, $src, [$ptr]",
2639 []>;
2640def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2641 NoItinerary,
2642 "strexh", "\t$success, $src, [$ptr]",
2643 []>;
2644def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002645 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002646 "strex", "\t$success, $src, [$ptr]",
2647 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002648def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002649 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2650 NoItinerary,
2651 "strexd", "\t$success, $src, $src2, [$ptr]",
2652 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002653}
2654
Johnny Chenb9436272010-02-17 22:37:58 +00002655// Clear-Exclusive is for disassembly only.
2656def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2657 [/* For disassembly only; pattern left blank */]>,
2658 Requires<[IsARM, HasV7]> {
2659 let Inst{31-20} = 0xf57;
2660 let Inst{7-4} = 0b0001;
2661}
2662
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002663// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2664let mayLoad = 1 in {
2665def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2666 "swp", "\t$dst, $src, [$ptr]",
2667 [/* For disassembly only; pattern left blank */]> {
2668 let Inst{27-23} = 0b00010;
2669 let Inst{22} = 0; // B = 0
2670 let Inst{21-20} = 0b00;
2671 let Inst{7-4} = 0b1001;
2672}
2673
2674def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2675 "swpb", "\t$dst, $src, [$ptr]",
2676 [/* For disassembly only; pattern left blank */]> {
2677 let Inst{27-23} = 0b00010;
2678 let Inst{22} = 1; // B = 1
2679 let Inst{21-20} = 0b00;
2680 let Inst{7-4} = 0b1001;
2681}
2682}
2683
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002684//===----------------------------------------------------------------------===//
2685// TLS Instructions
2686//
2687
2688// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002689let isCall = 1,
2690 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002691 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002692 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002693 [(set R0, ARMthread_pointer)]>;
2694}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002695
Evan Chenga8e29892007-01-19 07:51:42 +00002696//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002697// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002698// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002699// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002700// Since by its nature we may be coming from some other function to get
2701// here, and we're using the stack frame for the containing function to
2702// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002703// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002704// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002705// except for our own input by listing the relevant registers in Defs. By
2706// doing so, we also cause the prologue/epilogue code to actively preserve
2707// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002708// A constant value is passed in $val, and we use the location as a scratch.
2709let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002710 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2711 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002712 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002713 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002714 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002715 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002716 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002717 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2718 Requires<[IsARM, HasVFP2]>;
2719}
2720
2721let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002722 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2723 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002724 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2725 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002726 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002727 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2728 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002729}
2730
Jim Grosbach5eb19512010-05-22 01:06:18 +00002731// FIXME: Non-Darwin version(s)
2732let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2733 Defs = [ R7, LR, SP ] in {
2734def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2735 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002736 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002737 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2738 Requires<[IsARM, IsDarwin]>;
2739}
2740
Jim Grosbach0e0da732009-05-12 23:59:14 +00002741//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002742// Non-Instruction Patterns
2743//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002744
Evan Chenga8e29892007-01-19 07:51:42 +00002745// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002746
Evan Chenga8e29892007-01-19 07:51:42 +00002747// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002748// FIXME: Expand this in ARMExpandPseudoInsts.
2749// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002750let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002751def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002752 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002753 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002754 [(set GPR:$dst, so_imm2part:$src)]>,
2755 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002756
Evan Chenga8e29892007-01-19 07:51:42 +00002757def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002758 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2759 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002760def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002761 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2762 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002763def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2764 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2765 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002766def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2767 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2768 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002769
Evan Cheng5adb66a2009-09-28 09:14:39 +00002770// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002771// This is a single pseudo instruction, the benefit is that it can be remat'd
2772// as a single unit instead of having to handle reg inputs.
2773// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002774let isReMaterializable = 1 in
Evan Cheng5be39222010-09-24 22:03:46 +00002775def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVix2,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002776 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002777 [(set GPR:$dst, (i32 imm:$src))]>,
2778 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002779
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002780// ConstantPool, GlobalAddress, and JumpTable
2781def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2782 Requires<[IsARM, DontUseMovt]>;
2783def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2784def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2785 Requires<[IsARM, UseMovt]>;
2786def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2787 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2788
Evan Chenga8e29892007-01-19 07:51:42 +00002789// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002790
Dale Johannesen51e28e62010-06-03 21:09:53 +00002791// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002792def : ARMPat<(ARMtcret tcGPR:$dst),
2793 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002794
2795def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2796 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2797
2798def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2799 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2800
Dale Johannesen38d5f042010-06-15 22:24:08 +00002801def : ARMPat<(ARMtcret tcGPR:$dst),
2802 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002803
2804def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2805 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2806
2807def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2808 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002809
Evan Chenga8e29892007-01-19 07:51:42 +00002810// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002811def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002812 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002813def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002814 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002815
Evan Chenga8e29892007-01-19 07:51:42 +00002816// zextload i1 -> zextload i8
2817def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002818
Evan Chenga8e29892007-01-19 07:51:42 +00002819// extload -> zextload
2820def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2821def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2822def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002823
Evan Cheng83b5cf02008-11-05 23:22:34 +00002824def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2825def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2826
Evan Cheng34b12d22007-01-19 20:27:35 +00002827// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002828def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2829 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002830 (SMULBB GPR:$a, GPR:$b)>;
2831def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2832 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002833def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2834 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002835 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002836def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002837 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002838def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2839 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002840 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002841def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002842 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002843def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2844 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002845 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002846def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002847 (SMULWB GPR:$a, GPR:$b)>;
2848
2849def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002850 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2851 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002852 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2853def : ARMV5TEPat<(add GPR:$acc,
2854 (mul sext_16_node:$a, sext_16_node:$b)),
2855 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2856def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002857 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2858 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002859 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2860def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002861 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002862 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2863def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002864 (mul (sra GPR:$a, (i32 16)),
2865 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002866 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2867def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002868 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002869 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2870def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002871 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2872 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002873 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2874def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002875 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002876 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2877
Evan Chenga8e29892007-01-19 07:51:42 +00002878//===----------------------------------------------------------------------===//
2879// Thumb Support
2880//
2881
2882include "ARMInstrThumb.td"
2883
2884//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002885// Thumb2 Support
2886//
2887
2888include "ARMInstrThumb2.td"
2889
2890//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002891// Floating Point Support
2892//
2893
2894include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002895
2896//===----------------------------------------------------------------------===//
2897// Advanced SIMD (NEON) Support
2898//
2899
2900include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002901
2902//===----------------------------------------------------------------------===//
2903// Coprocessor Instructions. For disassembly only.
2904//
2905
2906def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2907 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2908 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2909 [/* For disassembly only; pattern left blank */]> {
2910 let Inst{4} = 0;
2911}
2912
2913def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2914 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2915 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2916 [/* For disassembly only; pattern left blank */]> {
2917 let Inst{31-28} = 0b1111;
2918 let Inst{4} = 0;
2919}
2920
Johnny Chen64dfb782010-02-16 20:04:27 +00002921class ACI<dag oops, dag iops, string opc, string asm>
2922 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2923 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2924 let Inst{27-25} = 0b110;
2925}
2926
2927multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2928
2929 def _OFFSET : ACI<(outs),
2930 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2931 opc, "\tp$cop, cr$CRd, $addr"> {
2932 let Inst{31-28} = op31_28;
2933 let Inst{24} = 1; // P = 1
2934 let Inst{21} = 0; // W = 0
2935 let Inst{22} = 0; // D = 0
2936 let Inst{20} = load;
2937 }
2938
2939 def _PRE : ACI<(outs),
2940 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2941 opc, "\tp$cop, cr$CRd, $addr!"> {
2942 let Inst{31-28} = op31_28;
2943 let Inst{24} = 1; // P = 1
2944 let Inst{21} = 1; // W = 1
2945 let Inst{22} = 0; // D = 0
2946 let Inst{20} = load;
2947 }
2948
2949 def _POST : ACI<(outs),
2950 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2951 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2952 let Inst{31-28} = op31_28;
2953 let Inst{24} = 0; // P = 0
2954 let Inst{21} = 1; // W = 1
2955 let Inst{22} = 0; // D = 0
2956 let Inst{20} = load;
2957 }
2958
2959 def _OPTION : ACI<(outs),
2960 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2961 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2962 let Inst{31-28} = op31_28;
2963 let Inst{24} = 0; // P = 0
2964 let Inst{23} = 1; // U = 1
2965 let Inst{21} = 0; // W = 0
2966 let Inst{22} = 0; // D = 0
2967 let Inst{20} = load;
2968 }
2969
2970 def L_OFFSET : ACI<(outs),
2971 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002972 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002973 let Inst{31-28} = op31_28;
2974 let Inst{24} = 1; // P = 1
2975 let Inst{21} = 0; // W = 0
2976 let Inst{22} = 1; // D = 1
2977 let Inst{20} = load;
2978 }
2979
2980 def L_PRE : ACI<(outs),
2981 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002982 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002983 let Inst{31-28} = op31_28;
2984 let Inst{24} = 1; // P = 1
2985 let Inst{21} = 1; // W = 1
2986 let Inst{22} = 1; // D = 1
2987 let Inst{20} = load;
2988 }
2989
2990 def L_POST : ACI<(outs),
2991 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002992 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002993 let Inst{31-28} = op31_28;
2994 let Inst{24} = 0; // P = 0
2995 let Inst{21} = 1; // W = 1
2996 let Inst{22} = 1; // D = 1
2997 let Inst{20} = load;
2998 }
2999
3000 def L_OPTION : ACI<(outs),
3001 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003002 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003003 let Inst{31-28} = op31_28;
3004 let Inst{24} = 0; // P = 0
3005 let Inst{23} = 1; // U = 1
3006 let Inst{21} = 0; // W = 0
3007 let Inst{22} = 1; // D = 1
3008 let Inst{20} = load;
3009 }
3010}
3011
3012defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3013defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3014defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3015defm STC2 : LdStCop<0b1111, 0, "stc2">;
3016
Johnny Chen906d57f2010-02-12 01:44:23 +00003017def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3018 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3019 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3020 [/* For disassembly only; pattern left blank */]> {
3021 let Inst{20} = 0;
3022 let Inst{4} = 1;
3023}
3024
3025def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3026 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3027 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3028 [/* For disassembly only; pattern left blank */]> {
3029 let Inst{31-28} = 0b1111;
3030 let Inst{20} = 0;
3031 let Inst{4} = 1;
3032}
3033
3034def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3035 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3036 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3037 [/* For disassembly only; pattern left blank */]> {
3038 let Inst{20} = 1;
3039 let Inst{4} = 1;
3040}
3041
3042def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3043 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3044 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3045 [/* For disassembly only; pattern left blank */]> {
3046 let Inst{31-28} = 0b1111;
3047 let Inst{20} = 1;
3048 let Inst{4} = 1;
3049}
3050
3051def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3052 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3053 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3054 [/* For disassembly only; pattern left blank */]> {
3055 let Inst{23-20} = 0b0100;
3056}
3057
3058def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3059 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3060 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3061 [/* For disassembly only; pattern left blank */]> {
3062 let Inst{31-28} = 0b1111;
3063 let Inst{23-20} = 0b0100;
3064}
3065
3066def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3067 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3068 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3069 [/* For disassembly only; pattern left blank */]> {
3070 let Inst{23-20} = 0b0101;
3071}
3072
3073def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3074 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3075 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3076 [/* For disassembly only; pattern left blank */]> {
3077 let Inst{31-28} = 0b1111;
3078 let Inst{23-20} = 0b0101;
3079}
3080
Johnny Chenb98e1602010-02-12 18:55:33 +00003081//===----------------------------------------------------------------------===//
3082// Move between special register and ARM core register -- for disassembly only
3083//
3084
3085def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3086 [/* For disassembly only; pattern left blank */]> {
3087 let Inst{23-20} = 0b0000;
3088 let Inst{7-4} = 0b0000;
3089}
3090
3091def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3092 [/* For disassembly only; pattern left blank */]> {
3093 let Inst{23-20} = 0b0100;
3094 let Inst{7-4} = 0b0000;
3095}
3096
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003097def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3098 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003099 [/* For disassembly only; pattern left blank */]> {
3100 let Inst{23-20} = 0b0010;
3101 let Inst{7-4} = 0b0000;
3102}
3103
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003104def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3105 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003106 [/* For disassembly only; pattern left blank */]> {
3107 let Inst{23-20} = 0b0010;
3108 let Inst{7-4} = 0b0000;
3109}
3110
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003111def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3112 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003113 [/* For disassembly only; pattern left blank */]> {
3114 let Inst{23-20} = 0b0110;
3115 let Inst{7-4} = 0b0000;
3116}
3117
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003118def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3119 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003120 [/* For disassembly only; pattern left blank */]> {
3121 let Inst{23-20} = 0b0110;
3122 let Inst{7-4} = 0b0000;
3123}