blob: cb0b9d453d374d0bab5c16f409fdfce6852e8d26 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000129PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000130 "${:comment} tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000131 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000134PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000135 "${:comment} tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000136 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
143 let Inst{7-0} = 0b00000000;
144}
145
Johnny Chend86d2692010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
150 let Inst{7-0} = 0b00010000;
151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
157 let Inst{7-0} = 0b00100000;
158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
164 let Inst{7-0} = 0b00110000;
165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
171 let Inst{7-0} = 0b01000000;
172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
178 let Inst{3} = 1;
179}
180
181def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Encoding<0b101101> {
184 let Inst{9-5} = 0b10010;
185 let Inst{3} = 0;
186}
187
Johnny Chenc6f7b272010-02-11 18:12:29 +0000188// The i32imm operand $val can be used by a debugger to store more information
189// about the breakpoint.
190def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
191 [/* For disassembly only; pattern left blank */]>,
192 T1Encoding<0b101111> {
193 let Inst{9-8} = 0b10;
194}
195
Johnny Chen93042d12010-03-02 18:14:57 +0000196// Change Processor State is a system instruction -- for disassembly only.
197// The singleton $opt operand contains the following information:
198// opt{4-0} = mode ==> don't care
199// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
200// opt{8-6} = AIF from Inst{2-0}
201// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
202//
203// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
204// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000205def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000206 [/* For disassembly only; pattern left blank */]>,
207 T1Misc<0b0110011>;
208
Evan Cheng35d6c412009-08-04 23:47:55 +0000209// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000210let isNotDuplicable = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000211def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Johnny Chend68e1192009-12-15 17:24:14 +0000212 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
213 T1Special<{0,0,?,?}> {
214 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
215}
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000217// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000218def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000219 "add\t$dst, pc, $rhs", []>,
220 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000221
222// ADD rd, sp, #imm8
Jim Grosbach663e3392010-08-30 19:49:58 +0000223// This is rematerializable, which is particularly useful for taking the
224// address of locals.
225let isReMaterializable = 1 in {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000226def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000227 "add\t$dst, $sp, $rhs", []>,
228 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Jim Grosbach663e3392010-08-30 19:49:58 +0000229}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000230
231// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000232def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000233 "add\t$dst, $rhs", []>,
234 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000235
Evan Cheng86198642009-08-07 00:34:42 +0000236// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000237def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000238 "sub\t$dst, $rhs", []>,
239 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000240
Evan Chengb89030a2009-08-11 23:00:31 +0000241// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000242def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000243 "add\t$dst, $rhs", []>,
244 T1Special<{0,0,?,?}> {
245 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
246}
Evan Cheng86198642009-08-07 00:34:42 +0000247
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000248// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000249def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000250 "add\t$dst, $rhs", []>,
251 T1Special<{0,0,?,?}> {
252 // A8.6.9 Encoding T2
253 let Inst{7} = 1;
254 let Inst{2-0} = 0b101;
255}
Evan Cheng86198642009-08-07 00:34:42 +0000256
Evan Chenga8e29892007-01-19 07:51:42 +0000257//===----------------------------------------------------------------------===//
258// Control Flow Instructions.
259//
260
Jim Grosbachc732adf2009-09-30 01:35:11 +0000261let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000262 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
263 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
264 let Inst{6-3} = 0b1110; // Rm = lr
265 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000266 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000267 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000268 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000269}
Evan Chenga8e29892007-01-19 07:51:42 +0000270
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000271// Indirect branches
272let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000273 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000274 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000275 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000276 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000277 let Inst{2-0} = 0b111;
278 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000279}
280
Evan Chenga8e29892007-01-19 07:51:42 +0000281// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000282let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
283 hasExtraDefRegAllocReq = 1 in
Evan Cheng5f54ce32010-09-09 18:18:55 +0000284def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops),
285 IIC_iLoadmBr,
Bob Wilson815baeb2010-03-13 01:08:20 +0000286 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000288
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000289let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000290 Defs = [R0, R1, R2, R3, R12, LR,
291 D0, D1, D2, D3, D4, D5, D6, D7,
292 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000293 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000294 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000295 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000296 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000297 "bl\t${func:call}",
298 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000299 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000300
Evan Chengb6207242009-08-01 00:16:10 +0000301 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000302 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000303 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000304 "blx\t${func:call}",
305 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000306 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000307
Evan Chengb6207242009-08-01 00:16:10 +0000308 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000309 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000310 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000311 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000312 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
313 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000314
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000315 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000316 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000317 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000318 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000319 [(ARMcall_nolink tGPR:$func)]>,
320 Requires<[IsThumb1Only, IsNotDarwin]>;
321}
322
323// On Darwin R9 is call-clobbered.
324let isCall = 1,
325 Defs = [R0, R1, R2, R3, R9, R12, LR,
326 D0, D1, D2, D3, D4, D5, D6, D7,
327 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000328 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000329 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000330 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000331 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000332 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000333 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000334 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000335
Evan Chengb6207242009-08-01 00:16:10 +0000336 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000337 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000338 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000339 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000340 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000341 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000342
Evan Chengb6207242009-08-01 00:16:10 +0000343 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000344 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000345 "blx\t$func",
346 [(ARMtcall GPR:$func)]>,
347 Requires<[IsThumb, HasV5T, IsDarwin]>,
348 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000349
350 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000351 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000352 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000353 "mov\tlr, pc\n\tbx\t$func",
354 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000355 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000356}
357
Evan Chengffbacca2007-07-21 00:34:19 +0000358let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000359 let isBarrier = 1 in {
360 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000361 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000362 "b\t$target", [(br bb:$target)]>,
363 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Evan Cheng225dfe92007-01-30 01:13:37 +0000365 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000366 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000367 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000368 "bl\t$target\t${:comment} far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000369
David Goodwin5e47a9a2009-06-30 18:04:13 +0000370 def tBR_JTr : T1JTI<(outs),
371 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000372 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000373 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
374 Encoding16 {
375 let Inst{15-7} = 0b010001101;
376 let Inst{2-0} = 0b111;
377 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000378 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000379}
380
Evan Chengc85e8322007-07-05 07:13:32 +0000381// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000382// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000383let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000384 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000385 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000386 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
387 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Evan Chengde17fb62009-10-31 23:46:45 +0000389// Compare and branch on zero / non-zero
390let isBranch = 1, isTerminator = 1 in {
391 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000392 "cbz\t$cmp, $target", []>,
393 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000394
395 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000396 "cbnz\t$cmp, $target", []>,
397 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000398}
399
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000400// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
401// A8.6.16 B: Encoding T1
402// If Inst{11-8} == 0b1111 then SEE SVC
403let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000404def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000405 Encoding16 {
406 let Inst{15-12} = 0b1101;
407 let Inst{11-8} = 0b1111;
408}
409}
410
Evan Chengfb3611d2010-05-11 07:26:32 +0000411// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000412// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000413let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000414def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000415 "trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000416 let Inst{15-12} = 0b1101;
417 let Inst{11-8} = 0b1110;
418}
419
Evan Chenga8e29892007-01-19 07:51:42 +0000420//===----------------------------------------------------------------------===//
421// Load Store Instructions.
422//
423
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000424let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000425def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000426 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000427 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
428 T1LdSt<0b100>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000429def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000430 "ldr", "\t$dst, $addr",
431 []>,
432 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000433
Evan Cheng0e55fd62010-09-30 01:08:25 +0000434def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000435 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000436 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
437 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000438def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000439 "ldrb", "\t$dst, $addr",
440 []>,
441 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000442
Evan Cheng0e55fd62010-09-30 01:08:25 +0000443def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000444 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000445 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
446 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000447def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000448 "ldrh", "\t$dst, $addr",
449 []>,
450 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000451
Evan Cheng2f297df2009-07-11 07:08:13 +0000452let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000453def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000454 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000455 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
456 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000457
Evan Cheng2f297df2009-07-11 07:08:13 +0000458let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000459def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000460 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000461 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
462 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000463
Dan Gohman15511cf2008-12-03 18:15:48 +0000464let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000465def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000466 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000467 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
468 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000469
Evan Cheng8e59ea92007-02-07 00:06:56 +0000470// Special instruction for restore. It cannot clobber condition register
471// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000472let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000473def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000474 "ldr", "\t$dst, $addr", []>,
475 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000476
Evan Cheng012f2d92007-01-24 08:53:17 +0000477// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000478// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000479let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000480def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000481 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000482 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
483 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000484
485// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000486let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
487 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000488def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000489 "ldr", "\t$dst, $addr", []>,
490 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000491
Evan Cheng0e55fd62010-09-30 01:08:25 +0000492def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000493 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000494 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
495 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000496def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000497 "str", "\t$src, $addr",
498 []>,
499 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Evan Cheng0e55fd62010-09-30 01:08:25 +0000501def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000502 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000503 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
504 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000505def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000506 "strb", "\t$src, $addr",
507 []>,
508 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000509
Evan Cheng0e55fd62010-09-30 01:08:25 +0000510def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000511 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000512 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
513 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000514def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000515 "strh", "\t$src, $addr",
516 []>,
517 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Evan Cheng0e55fd62010-09-30 01:08:25 +0000519def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000520 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000521 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
522 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000523
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000524let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000525// Special instruction for spill. It cannot clobber condition register
526// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000527def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000528 "str", "\t$src, $addr", []>,
529 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
532//===----------------------------------------------------------------------===//
533// Load / store multiple Instructions.
534//
535
Jim Grosbache2f70d12010-09-07 21:30:25 +0000536// These require base address to be written back or one of the loaded regs.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000537let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Cheng4b322e52009-08-11 21:11:32 +0000538def tLDM : T1I<(outs),
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000540 IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +0000541 "ldm${addr:submode}${p}\t$addr, $dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000542 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000543
Bob Wilson815baeb2010-03-13 01:08:20 +0000544def tLDM_UPD : T1It<(outs tGPR:$wb),
545 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
546 IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +0000547 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000548 "$addr.addr = $wb", []>,
549 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000550} // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +0000551
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000552let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000553def tSTM_UPD : T1It<(outs tGPR:$wb),
554 (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops),
555 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +0000556 "stm${addr:submode}${p}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000557 "$addr.addr = $wb", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000558 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000559
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000560let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Cheng5f54ce32010-09-09 18:18:55 +0000561def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_iLoadmBr,
Bob Wilson815baeb2010-03-13 01:08:20 +0000562 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000563 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000564
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000565let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Cheng5f54ce32010-09-09 18:18:55 +0000566def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000567 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000568 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000569
570//===----------------------------------------------------------------------===//
571// Arithmetic Instructions.
572//
573
David Goodwinc9ee1182009-06-25 22:49:55 +0000574// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000575let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000576def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000577 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000578 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
579 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000580
David Goodwinc9ee1182009-06-25 22:49:55 +0000581// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000582def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000583 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000584 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
585 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000586
David Goodwin5d598aa2009-08-19 18:00:44 +0000587def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000588 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000589 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
590 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000591
David Goodwinc9ee1182009-06-25 22:49:55 +0000592// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000593let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000594def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000595 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000596 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
597 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000598
Evan Chengcd799b92009-06-12 20:46:18 +0000599let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000600def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000601 "add", "\t$dst, $rhs", []>,
602 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000603
David Goodwinc9ee1182009-06-25 22:49:55 +0000604// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000605let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000606def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000607 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000608 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
609 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000610
David Goodwinc9ee1182009-06-25 22:49:55 +0000611// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000612def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000613 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000614 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
615 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000616
David Goodwinc9ee1182009-06-25 22:49:55 +0000617// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000618def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000619 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000620 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
621 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000622
David Goodwinc9ee1182009-06-25 22:49:55 +0000623// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000624def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000625 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000626 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
627 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000628
David Goodwinc9ee1182009-06-25 22:49:55 +0000629// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000630let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000631//FIXME: Disable CMN, as CCodes are backwards from compare expectations
632// Compare-to-zero still works out, just not the relationals
633//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
634// "cmn", "\t$lhs, $rhs",
635// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
636// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000637def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000638 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000639 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
640 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000641}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000642
David Goodwinc9ee1182009-06-25 22:49:55 +0000643// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000644let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000645def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000646 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000647 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
648 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000649def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000650 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000651 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
652 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000653}
654
655// CMP register
Gabor Greif007248b2010-09-14 20:47:43 +0000656let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000657def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000658 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000659 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
660 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000661def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000662 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000663 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
664 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000665
David Goodwin5d598aa2009-08-19 18:00:44 +0000666def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000667 "cmp", "\t$lhs, $rhs", []>,
668 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000669def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000670 "cmp", "\t$lhs, $rhs", []>,
671 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000672}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000673
Evan Chenga8e29892007-01-19 07:51:42 +0000674
David Goodwinc9ee1182009-06-25 22:49:55 +0000675// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000676let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000677def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000678 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000679 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
680 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000681
David Goodwinc9ee1182009-06-25 22:49:55 +0000682// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000683def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000684 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000685 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
686 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000687
David Goodwinc9ee1182009-06-25 22:49:55 +0000688// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000689def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000690 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000691 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
692 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000693
David Goodwinc9ee1182009-06-25 22:49:55 +0000694// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000695def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000696 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000697 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
698 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000699
David Goodwinc9ee1182009-06-25 22:49:55 +0000700// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000701def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000702 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000703 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
704 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000705
David Goodwinc9ee1182009-06-25 22:49:55 +0000706// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000707def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000708 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000709 [(set tGPR:$dst, imm0_255:$src)]>,
710 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000711
712// TODO: A7-73: MOV(2) - mov setting flag.
713
714
Evan Chengcd799b92009-06-12 20:46:18 +0000715let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000716// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000717def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000718 "mov\t$dst, $src", []>,
719 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000720let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000721def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000722 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000723 let Inst{15-6} = 0b0000000000;
724}
Evan Cheng446c4282009-07-11 06:43:01 +0000725
726// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000727def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000728 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000729 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000730def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000731 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000732 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000733def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000734 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000735 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000736} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000737
David Goodwinc9ee1182009-06-25 22:49:55 +0000738// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000739let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000740def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000741 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000742 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
743 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000744
David Goodwinc9ee1182009-06-25 22:49:55 +0000745// move inverse register
Evan Cheng5d42c562010-09-29 00:49:25 +0000746def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMVNr,
Evan Cheng699beba2009-10-27 00:08:59 +0000747 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000748 [(set tGPR:$dst, (not tGPR:$src))]>,
749 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000750
David Goodwinc9ee1182009-06-25 22:49:55 +0000751// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000752let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000753def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000754 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000755 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
756 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000757
David Goodwinc9ee1182009-06-25 22:49:55 +0000758// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000759def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000760 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000761 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000762 Requires<[IsThumb1Only, HasV6]>,
763 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000764
David Goodwin5d598aa2009-08-19 18:00:44 +0000765def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000766 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000767 [(set tGPR:$dst,
768 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
769 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
770 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
771 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000772 Requires<[IsThumb1Only, HasV6]>,
773 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000774
David Goodwin5d598aa2009-08-19 18:00:44 +0000775def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000776 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000777 [(set tGPR:$dst,
778 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000779 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000780 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000781 Requires<[IsThumb1Only, HasV6]>,
782 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000783
David Goodwinc9ee1182009-06-25 22:49:55 +0000784// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000785def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000786 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000787 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
788 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000789
790// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000791def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000792 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000793 [(set tGPR:$dst, (ineg tGPR:$src))]>,
794 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000795
David Goodwinc9ee1182009-06-25 22:49:55 +0000796// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000797let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000798def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000799 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000800 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
801 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000802
David Goodwinc9ee1182009-06-25 22:49:55 +0000803// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000804def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000805 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000806 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
807 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000808
David Goodwin5d598aa2009-08-19 18:00:44 +0000809def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000810 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000811 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
812 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000813
David Goodwinc9ee1182009-06-25 22:49:55 +0000814// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000815def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000816 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000817 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
818 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000819
820// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000821
David Goodwinc9ee1182009-06-25 22:49:55 +0000822// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000823def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000824 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000825 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000826 Requires<[IsThumb1Only, HasV6]>,
827 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000828
829// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000830def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000831 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000832 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000833 Requires<[IsThumb1Only, HasV6]>,
834 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000835
David Goodwinc9ee1182009-06-25 22:49:55 +0000836// test
Gabor Greif007248b2010-09-14 20:47:43 +0000837let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +0000838def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000839 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000840 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
841 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000842
David Goodwinc9ee1182009-06-25 22:49:55 +0000843// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000844def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000845 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000846 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000847 Requires<[IsThumb1Only, HasV6]>,
848 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000849
850// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000851def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000852 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000853 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000854 Requires<[IsThumb1Only, HasV6]>,
855 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000856
857
Jim Grosbach80dc1162010-02-16 21:23:02 +0000858// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000859// Expanded after instruction selection into a branch sequence.
860let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000861 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000862 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000863 NoItinerary, "${:comment} tMOVCCr $cc",
Evan Chengc9721652009-08-12 02:03:03 +0000864 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000865
Evan Cheng007ea272009-08-12 05:17:19 +0000866
867// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +0000868let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000869def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000870 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000871 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000872
Jim Grosbach41527782010-02-09 19:51:37 +0000873def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000874 "mov", "\t$dst, $rhs", []>,
875 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +0000876} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000877
Evan Chenga8e29892007-01-19 07:51:42 +0000878// tLEApcrel - Load a pc-relative address into a register without offending the
879// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000880let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000881let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000882def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000883 "adr$p\t$dst, #$label", []>,
884 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000885
Jim Grosbacha967d112010-06-21 21:27:27 +0000886} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000887def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000888 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000889 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
890 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000891
Evan Chenga8e29892007-01-19 07:51:42 +0000892//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000893// TLS Instructions
894//
895
896// __aeabi_read_tp preserves the registers r1-r3.
897let isCall = 1,
898 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000899 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
900 "bl\t__aeabi_read_tp",
901 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000902}
903
Jim Grosbachd1228742009-12-01 18:10:36 +0000904// SJLJ Exception handling intrinsics
905// eh_sjlj_setjmp() is an instruction sequence to store the return
906// address and save #0 in R0 for the non-longjmp case.
907// Since by its nature we may be coming from some other function to get
908// here, and we're using the stack frame for the containing function to
909// save/restore registers, we can't keep anything live in regs across
910// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
911// when we get here from a longjmp(). We force everthing out of registers
912// except for our own input by listing the relevant registers in Defs. By
913// doing so, we also cause the prologue/epilogue code to actively preserve
914// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +0000915// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +0000916let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +0000917 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
918 isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000919 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +0000920 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000921 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000922}
Jim Grosbach5eb19512010-05-22 01:06:18 +0000923
924// FIXME: Non-Darwin version(s)
925let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
926 Defs = [ R7, LR, SP ] in {
927def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
928 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +0000929 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +0000930 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
931 Requires<[IsThumb, IsDarwin]>;
932}
933
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000934//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000935// Non-Instruction Patterns
936//
937
Evan Cheng892837a2009-07-10 02:09:04 +0000938// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000939def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
940 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
941def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000942 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000943def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
944 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000945
946// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000947def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
948 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
949def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
950 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
951def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
952 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000953
Evan Chenga8e29892007-01-19 07:51:42 +0000954// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000955def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
956def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000957
Evan Chengd85ac4d2007-01-27 02:29:45 +0000958// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000959def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
960 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000961
Evan Chenga8e29892007-01-19 07:51:42 +0000962// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000963def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000964 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000965def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000966 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000967
968def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000969 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000970def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000971 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000972
973// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000974def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
975 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
976def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
977 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
979// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000980def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
981 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000982
Evan Chengb60c02e2007-01-26 19:13:16 +0000983// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000984def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
985def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
986def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000987
Evan Cheng0e87e232009-08-28 00:31:43 +0000988// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000989// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000990def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000991 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
992 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000993def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000994 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
995 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000996
Evan Cheng0e87e232009-08-28 00:31:43 +0000997def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
998 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
999def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1000 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001001
Evan Chenga8e29892007-01-19 07:51:42 +00001002// Large immediate handling.
1003
1004// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001005def : T1Pat<(i32 thumb_immshifted:$src),
1006 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1007 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001008
Evan Cheng9cb9e672009-06-27 02:26:13 +00001009def : T1Pat<(i32 imm0_255_comp:$src),
1010 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001011
1012// Pseudo instruction that combines ldr from constpool and add pc. This should
1013// be expanded into two instructions late to allow if-conversion and
1014// scheduling.
1015let isReMaterializable = 1 in
1016def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach18f30e62010-06-02 21:53:11 +00001017 NoItinerary,
1018 "${:comment} ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00001019 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1020 imm:$cp))]>,
1021 Requires<[IsThumb1Only]>;