blob: e795e1a755693ceb7562168d9346a06d875dfbd7 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilsona4288082009-10-07 22:57:01 +000052 case ARM::VLD2d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000053 case ARM::VLD2LNd8:
54 case ARM::VLD2LNd16:
55 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000056 FirstOpnd = 0;
57 NumRegs = 2;
58 return true;
59
Bob Wilson3bf12ab2009-10-06 22:01:59 +000060 case ARM::VLD2q8:
61 case ARM::VLD2q16:
62 case ARM::VLD2q32:
63 FirstOpnd = 0;
64 NumRegs = 4;
65 return true;
66
Bob Wilson70cd88f2009-08-05 23:12:45 +000067 case ARM::VLD3d8:
68 case ARM::VLD3d16:
69 case ARM::VLD3d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000070 case ARM::VLD3LNd8:
71 case ARM::VLD3LNd16:
72 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000073 FirstOpnd = 0;
74 NumRegs = 3;
75 return true;
76
Bob Wilsonff8952e2009-10-07 17:24:55 +000077 case ARM::VLD3q8a:
78 case ARM::VLD3q16a:
79 case ARM::VLD3q32a:
80 FirstOpnd = 0;
81 NumRegs = 3;
82 Offset = 0;
83 Stride = 2;
84 return true;
85
86 case ARM::VLD3q8b:
87 case ARM::VLD3q16b:
88 case ARM::VLD3q32b:
89 FirstOpnd = 0;
90 NumRegs = 3;
91 Offset = 1;
92 Stride = 2;
93 return true;
94
Bob Wilson70cd88f2009-08-05 23:12:45 +000095 case ARM::VLD4d8:
96 case ARM::VLD4d16:
97 case ARM::VLD4d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000098 case ARM::VLD4LNd8:
99 case ARM::VLD4LNd16:
100 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000101 FirstOpnd = 0;
102 NumRegs = 4;
103 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000104
Bob Wilson7708c222009-10-07 18:09:32 +0000105 case ARM::VLD4q8a:
106 case ARM::VLD4q16a:
107 case ARM::VLD4q32a:
108 FirstOpnd = 0;
109 NumRegs = 4;
110 Offset = 0;
111 Stride = 2;
112 return true;
113
114 case ARM::VLD4q8b:
115 case ARM::VLD4q16b:
116 case ARM::VLD4q32b:
117 FirstOpnd = 0;
118 NumRegs = 4;
119 Offset = 1;
120 Stride = 2;
121 return true;
122
Bob Wilsonb36ec862009-08-06 18:47:44 +0000123 case ARM::VST2d8:
124 case ARM::VST2d16:
125 case ARM::VST2d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000126 case ARM::VST2LNd8:
127 case ARM::VST2LNd16:
128 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000129 FirstOpnd = 3;
130 NumRegs = 2;
131 return true;
132
Bob Wilsond2855752009-10-07 18:47:39 +0000133 case ARM::VST2q8:
134 case ARM::VST2q16:
135 case ARM::VST2q32:
136 FirstOpnd = 3;
137 NumRegs = 4;
138 return true;
139
Bob Wilsonb36ec862009-08-06 18:47:44 +0000140 case ARM::VST3d8:
141 case ARM::VST3d16:
142 case ARM::VST3d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000143 case ARM::VST3LNd8:
144 case ARM::VST3LNd16:
145 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000146 FirstOpnd = 3;
147 NumRegs = 3;
148 return true;
149
Bob Wilson66a70632009-10-07 20:30:08 +0000150 case ARM::VST3q8a:
151 case ARM::VST3q16a:
152 case ARM::VST3q32a:
153 FirstOpnd = 4;
154 NumRegs = 3;
155 Offset = 0;
156 Stride = 2;
157 return true;
158
159 case ARM::VST3q8b:
160 case ARM::VST3q16b:
161 case ARM::VST3q32b:
162 FirstOpnd = 4;
163 NumRegs = 3;
164 Offset = 1;
165 Stride = 2;
166 return true;
167
Bob Wilsonb36ec862009-08-06 18:47:44 +0000168 case ARM::VST4d8:
169 case ARM::VST4d16:
170 case ARM::VST4d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000171 case ARM::VST4LNd8:
172 case ARM::VST4LNd16:
173 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000174 FirstOpnd = 3;
175 NumRegs = 4;
176 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000177
Bob Wilson63c90632009-10-07 20:49:18 +0000178 case ARM::VST4q8a:
179 case ARM::VST4q16a:
180 case ARM::VST4q32a:
181 FirstOpnd = 4;
182 NumRegs = 4;
183 Offset = 0;
184 Stride = 2;
185 return true;
186
187 case ARM::VST4q8b:
188 case ARM::VST4q16b:
189 case ARM::VST4q32b:
190 FirstOpnd = 4;
191 NumRegs = 4;
192 Offset = 1;
193 Stride = 2;
194 return true;
195
Bob Wilson114a2662009-08-12 20:51:55 +0000196 case ARM::VTBL2:
197 FirstOpnd = 1;
198 NumRegs = 2;
199 return true;
200
201 case ARM::VTBL3:
202 FirstOpnd = 1;
203 NumRegs = 3;
204 return true;
205
206 case ARM::VTBL4:
207 FirstOpnd = 1;
208 NumRegs = 4;
209 return true;
210
211 case ARM::VTBX2:
212 FirstOpnd = 2;
213 NumRegs = 2;
214 return true;
215
216 case ARM::VTBX3:
217 FirstOpnd = 2;
218 NumRegs = 3;
219 return true;
220
221 case ARM::VTBX4:
222 FirstOpnd = 2;
223 NumRegs = 4;
224 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000225 }
226
227 return false;
228}
229
230bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
231 bool Modified = false;
232
233 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
234 for (; MBBI != E; ++MBBI) {
235 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000236 unsigned FirstOpnd, NumRegs, Offset, Stride;
237 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000238 continue;
239
240 MachineBasicBlock::iterator NextI = next(MBBI);
241 for (unsigned R = 0; R < NumRegs; ++R) {
242 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
243 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
244 unsigned VirtReg = MO.getReg();
245 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
246 "expected a virtual register");
247
248 // For now, just assign a fixed set of adjacent registers.
249 // This leaves plenty of room for future improvements.
250 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000251 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
252 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000253 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000254 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000255
256 if (MO.isUse()) {
257 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000258 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
259 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000260 if (MO.isKill()) {
261 MachineInstr *CopyMI = prior(MBBI);
262 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
263 }
264 MO.setIsKill();
265 } else if (MO.isDef() && !MO.isDead()) {
266 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000267 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
268 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000269 }
270 }
271 }
272
273 return Modified;
274}
275
276bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
277 TII = MF.getTarget().getInstrInfo();
278
279 bool Modified = false;
280 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
281 ++MFI) {
282 MachineBasicBlock &MBB = *MFI;
283 Modified |= PreAllocNEONRegisters(MBB);
284 }
285
286 return Modified;
287}
288
289/// createNEONPreAllocPass - returns an instance of the NEON register
290/// pre-allocation pass.
291FunctionPass *llvm::createNEONPreAllocPass() {
292 return new NEONPreAllocPass();
293}