blob: 38e6c8590269dc4d41387bc829cca0e0ac99ec81 [file] [log] [blame]
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +00001//===-------- InlineSpiller.cpp - Insert spills and restores inline -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The inline spiller modifies the machine function directly instead of
11// inserting spills and restores in VirtRegMap.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen376dcbd2010-11-03 20:39:23 +000015#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000016#include "Spiller.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000017#include "LiveRangeEdit.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000018#include "VirtRegMap.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +000021#include "llvm/CodeGen/LiveStackAnalysis.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/Target/TargetMachine.h"
26#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen26b92be2010-10-28 20:34:47 +000027#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/raw_ostream.h"
30
31using namespace llvm;
32
Jakob Stoklund Olesen26b92be2010-10-28 20:34:47 +000033static cl::opt<bool>
34VerifySpills("verify-spills", cl::desc("Verify after each spill/split"));
35
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000036namespace {
37class InlineSpiller : public Spiller {
Jakob Stoklund Olesen6d108e22010-08-06 18:47:06 +000038 MachineFunctionPass &pass_;
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000039 MachineFunction &mf_;
40 LiveIntervals &lis_;
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +000041 LiveStacks &lss_;
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000042 AliasAnalysis *aa_;
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000043 VirtRegMap &vrm_;
44 MachineFrameInfo &mfi_;
45 MachineRegisterInfo &mri_;
46 const TargetInstrInfo &tii_;
47 const TargetRegisterInfo &tri_;
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +000048 const BitVector reserved_;
49
50 // Variables that are valid during spill(), but used by multiple methods.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000051 LiveRangeEdit *edit_;
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +000052 const TargetRegisterClass *rc_;
53 int stackSlot_;
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000054
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000055 // Values that failed to remat at some point.
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000056 SmallPtrSet<VNInfo*, 8> usedValues_;
57
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000058 ~InlineSpiller() {}
59
60public:
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000061 InlineSpiller(MachineFunctionPass &pass,
62 MachineFunction &mf,
63 VirtRegMap &vrm)
Jakob Stoklund Olesen6d108e22010-08-06 18:47:06 +000064 : pass_(pass),
65 mf_(mf),
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000066 lis_(pass.getAnalysis<LiveIntervals>()),
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +000067 lss_(pass.getAnalysis<LiveStacks>()),
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000068 aa_(&pass.getAnalysis<AliasAnalysis>()),
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000069 vrm_(vrm),
70 mfi_(*mf.getFrameInfo()),
71 mri_(mf.getRegInfo()),
72 tii_(*mf.getTarget().getInstrInfo()),
73 tri_(*mf.getTarget().getRegisterInfo()),
Jakob Stoklund Olesen3bda29e2010-12-10 22:54:40 +000074 reserved_(tri_.getReservedRegs(mf_)) {}
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000075
76 void spill(LiveInterval *li,
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +000077 SmallVectorImpl<LiveInterval*> &newIntervals,
Andrew Trickf4baeaf2010-11-10 19:18:47 +000078 const SmallVectorImpl<LiveInterval*> &spillIs);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000079
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000080 void spill(LiveRangeEdit &);
81
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000082private:
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000083 bool reMaterializeFor(MachineBasicBlock::iterator MI);
84 void reMaterializeAll();
85
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +000086 bool coalesceStackAccess(MachineInstr *MI);
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +000087 bool foldMemoryOperand(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +000088 const SmallVectorImpl<unsigned> &Ops,
89 MachineInstr *LoadMI = 0);
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +000090 void insertReload(LiveInterval &NewLI, MachineBasicBlock::iterator MI);
91 void insertSpill(LiveInterval &NewLI, MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000092};
93}
94
95namespace llvm {
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000096Spiller *createInlineSpiller(MachineFunctionPass &pass,
97 MachineFunction &mf,
98 VirtRegMap &vrm) {
Jakob Stoklund Olesen1f46a0a2010-10-29 00:40:55 +000099 if (VerifySpills)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +0000100 mf.verify(&pass, "When creating inline spiller");
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000101 return new InlineSpiller(pass, mf, vrm);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000102}
103}
104
Jakob Stoklund Olesen75b54092011-02-22 23:01:49 +0000105/// reMaterializeFor - Attempt to rematerialize before MI instead of reloading.
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000106bool InlineSpiller::reMaterializeFor(MachineBasicBlock::iterator MI) {
107 SlotIndex UseIdx = lis_.getInstructionIndex(MI).getUseIndex();
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000108 VNInfo *OrigVNI = edit_->getParent().getVNInfoAt(UseIdx);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000109
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000110 if (!OrigVNI) {
111 DEBUG(dbgs() << "\tadding <undef> flags: ");
112 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
113 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000114 if (MO.isReg() && MO.isUse() && MO.getReg() == edit_->getReg())
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000115 MO.setIsUndef();
116 }
117 DEBUG(dbgs() << UseIdx << '\t' << *MI);
118 return true;
119 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000120
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000121 LiveRangeEdit::Remat RM(OrigVNI);
122 if (!edit_->canRematerializeAt(RM, UseIdx, false, lis_)) {
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000123 usedValues_.insert(OrigVNI);
124 DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << *MI);
125 return false;
126 }
127
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000128 // If the instruction also writes edit_->getReg(), it had better not require
129 // the same register for uses and defs.
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000130 bool Reads, Writes;
131 SmallVector<unsigned, 8> Ops;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000132 tie(Reads, Writes) = MI->readsWritesVirtualRegister(edit_->getReg(), &Ops);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000133 if (Writes) {
134 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
135 MachineOperand &MO = MI->getOperand(Ops[i]);
136 if (MO.isUse() ? MI->isRegTiedToDefOperand(Ops[i]) : MO.getSubReg()) {
137 usedValues_.insert(OrigVNI);
138 DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << *MI);
139 return false;
140 }
141 }
142 }
143
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000144 // Before rematerializing into a register for a single instruction, try to
145 // fold a load into the instruction. That avoids allocating a new register.
146 if (RM.OrigMI->getDesc().canFoldAsLoad() &&
147 foldMemoryOperand(MI, Ops, RM.OrigMI)) {
148 edit_->markRematerialized(RM.ParentVNI);
149 return true;
150 }
151
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000152 // Alocate a new register for the remat.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000153 LiveInterval &NewLI = edit_->create(mri_, lis_, vrm_);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000154 NewLI.markNotSpillable();
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000155
Jakob Stoklund Olesenc3dca3f2011-02-09 00:25:36 +0000156 // Rematting for a copy: Set allocation hint to be the destination register.
157 if (MI->isCopy())
158 mri_.setRegAllocationHint(NewLI.reg, 0, MI->getOperand(0).getReg());
159
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000160 // Finally we can rematerialize OrigMI before MI.
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000161 SlotIndex DefIdx = edit_->rematerializeAt(*MI->getParent(), MI, NewLI.reg, RM,
162 lis_, tii_, tri_);
Jakob Stoklund Olesen7b1f4982011-02-08 19:33:55 +0000163 DEBUG(dbgs() << "\tremat: " << DefIdx << '\t'
164 << *lis_.getInstructionFromIndex(DefIdx));
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000165
166 // Replace operands
167 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
168 MachineOperand &MO = MI->getOperand(Ops[i]);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000169 if (MO.isReg() && MO.isUse() && MO.getReg() == edit_->getReg()) {
170 MO.setReg(NewLI.reg);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000171 MO.setIsKill();
172 }
173 }
174 DEBUG(dbgs() << "\t " << UseIdx << '\t' << *MI);
175
Lang Hames6e2968c2010-09-25 12:04:16 +0000176 VNInfo *DefVNI = NewLI.getNextValue(DefIdx, 0, lis_.getVNInfoAllocator());
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000177 NewLI.addRange(LiveRange(DefIdx, UseIdx.getDefIndex(), DefVNI));
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000178 DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000179 return true;
180}
181
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000182/// reMaterializeAll - Try to rematerialize as many uses as possible,
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000183/// and trim the live ranges after.
184void InlineSpiller::reMaterializeAll() {
185 // Do a quick scan of the interval values to find if any are remattable.
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000186 if (!edit_->anyRematerializable(lis_, tii_, aa_))
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000187 return;
188
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000189 usedValues_.clear();
190
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000191 // Try to remat before all uses of edit_->getReg().
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000192 bool anyRemat = false;
193 for (MachineRegisterInfo::use_nodbg_iterator
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000194 RI = mri_.use_nodbg_begin(edit_->getReg());
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000195 MachineInstr *MI = RI.skipInstruction();)
196 anyRemat |= reMaterializeFor(MI);
197
198 if (!anyRemat)
199 return;
200
201 // Remove any values that were completely rematted.
202 bool anyRemoved = false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000203 for (LiveInterval::vni_iterator I = edit_->getParent().vni_begin(),
204 E = edit_->getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000205 VNInfo *VNI = *I;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000206 if (VNI->hasPHIKill() || !edit_->didRematerialize(VNI) ||
207 usedValues_.count(VNI))
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000208 continue;
209 MachineInstr *DefMI = lis_.getInstructionFromIndex(VNI->def);
210 DEBUG(dbgs() << "\tremoving dead def: " << VNI->def << '\t' << *DefMI);
211 lis_.RemoveMachineInstrFromMaps(DefMI);
212 vrm_.RemoveMachineInstrFromMaps(DefMI);
213 DefMI->eraseFromParent();
Lang Hamescec29452010-09-26 03:37:09 +0000214 VNI->def = SlotIndex();
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000215 anyRemoved = true;
216 }
217
218 if (!anyRemoved)
219 return;
220
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000221 // Removing values may cause debug uses where parent is not live.
222 for (MachineRegisterInfo::use_iterator RI = mri_.use_begin(edit_->getReg());
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000223 MachineInstr *MI = RI.skipInstruction();) {
224 if (!MI->isDebugValue())
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000225 continue;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000226 // Try to preserve the debug value if parent is live immediately after it.
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000227 MachineBasicBlock::iterator NextMI = MI;
228 ++NextMI;
229 if (NextMI != MI->getParent()->end() && !lis_.isNotInMIMap(NextMI)) {
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000230 SlotIndex Idx = lis_.getInstructionIndex(NextMI);
231 VNInfo *VNI = edit_->getParent().getVNInfoAt(Idx);
Jakob Stoklund Olesenb67b12e2010-08-10 20:45:07 +0000232 if (VNI && (VNI->hasPHIKill() || usedValues_.count(VNI)))
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000233 continue;
234 }
235 DEBUG(dbgs() << "Removing debug info due to remat:" << "\t" << *MI);
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000236 MI->eraseFromParent();
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000237 }
238}
239
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +0000240/// If MI is a load or store of stackSlot_, it can be removed.
241bool InlineSpiller::coalesceStackAccess(MachineInstr *MI) {
242 int FI = 0;
243 unsigned reg;
244 if (!(reg = tii_.isLoadFromStackSlot(MI, FI)) &&
245 !(reg = tii_.isStoreToStackSlot(MI, FI)))
246 return false;
247
248 // We have a stack access. Is it the right register and slot?
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000249 if (reg != edit_->getReg() || FI != stackSlot_)
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +0000250 return false;
251
252 DEBUG(dbgs() << "Coalescing stack access: " << *MI);
253 lis_.RemoveMachineInstrFromMaps(MI);
254 MI->eraseFromParent();
255 return true;
256}
257
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000258/// foldMemoryOperand - Try folding stack slot references in Ops into MI.
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000259/// @param MI Instruction using or defining the current register.
Jakob Stoklund Olesen39048252010-12-18 03:28:32 +0000260/// @param Ops Operand indices from readsWritesVirtualRegister().
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000261/// @param LoadMI Load instruction to use instead of stack slot when non-null.
262/// @return True on success, and MI will be erased.
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000263bool InlineSpiller::foldMemoryOperand(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000264 const SmallVectorImpl<unsigned> &Ops,
265 MachineInstr *LoadMI) {
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000266 // TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
267 // operands.
268 SmallVector<unsigned, 8> FoldOps;
269 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
270 unsigned Idx = Ops[i];
271 MachineOperand &MO = MI->getOperand(Idx);
272 if (MO.isImplicit())
273 continue;
274 // FIXME: Teach targets to deal with subregs.
275 if (MO.getSubReg())
276 return false;
Jakob Stoklund Olesen7b1f4982011-02-08 19:33:55 +0000277 // We cannot fold a load instruction into a def.
278 if (LoadMI && MO.isDef())
279 return false;
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000280 // Tied use operands should not be passed to foldMemoryOperand.
281 if (!MI->isRegTiedToDefOperand(Idx))
282 FoldOps.push_back(Idx);
283 }
284
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000285 MachineInstr *FoldMI =
286 LoadMI ? tii_.foldMemoryOperand(MI, FoldOps, LoadMI)
287 : tii_.foldMemoryOperand(MI, FoldOps, stackSlot_);
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000288 if (!FoldMI)
289 return false;
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000290 lis_.ReplaceMachineInstrInMaps(MI, FoldMI);
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000291 if (!LoadMI)
292 vrm_.addSpillSlotUse(stackSlot_, FoldMI);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000293 MI->eraseFromParent();
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000294 DEBUG(dbgs() << "\tfolded: " << *FoldMI);
295 return true;
296}
297
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000298/// insertReload - Insert a reload of NewLI.reg before MI.
299void InlineSpiller::insertReload(LiveInterval &NewLI,
300 MachineBasicBlock::iterator MI) {
301 MachineBasicBlock &MBB = *MI->getParent();
302 SlotIndex Idx = lis_.getInstructionIndex(MI).getDefIndex();
303 tii_.loadRegFromStackSlot(MBB, MI, NewLI.reg, stackSlot_, rc_, &tri_);
304 --MI; // Point to load instruction.
305 SlotIndex LoadIdx = lis_.InsertMachineInstrInMaps(MI).getDefIndex();
306 vrm_.addSpillSlotUse(stackSlot_, MI);
307 DEBUG(dbgs() << "\treload: " << LoadIdx << '\t' << *MI);
Lang Hames6e2968c2010-09-25 12:04:16 +0000308 VNInfo *LoadVNI = NewLI.getNextValue(LoadIdx, 0,
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000309 lis_.getVNInfoAllocator());
310 NewLI.addRange(LiveRange(LoadIdx, Idx, LoadVNI));
311}
312
313/// insertSpill - Insert a spill of NewLI.reg after MI.
314void InlineSpiller::insertSpill(LiveInterval &NewLI,
315 MachineBasicBlock::iterator MI) {
316 MachineBasicBlock &MBB = *MI->getParent();
Jakob Stoklund Olesen68257e62010-11-15 20:55:49 +0000317
318 // Get the defined value. It could be an early clobber so keep the def index.
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000319 SlotIndex Idx = lis_.getInstructionIndex(MI).getDefIndex();
Jakob Stoklund Olesen68257e62010-11-15 20:55:49 +0000320 VNInfo *VNI = edit_->getParent().getVNInfoAt(Idx);
321 assert(VNI && VNI->def.getDefIndex() == Idx && "Inconsistent VNInfo");
322 Idx = VNI->def;
323
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000324 tii_.storeRegToStackSlot(MBB, ++MI, NewLI.reg, true, stackSlot_, rc_, &tri_);
325 --MI; // Point to store instruction.
326 SlotIndex StoreIdx = lis_.InsertMachineInstrInMaps(MI).getDefIndex();
327 vrm_.addSpillSlotUse(stackSlot_, MI);
328 DEBUG(dbgs() << "\tspilled: " << StoreIdx << '\t' << *MI);
Lang Hames6e2968c2010-09-25 12:04:16 +0000329 VNInfo *StoreVNI = NewLI.getNextValue(Idx, 0, lis_.getVNInfoAllocator());
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000330 NewLI.addRange(LiveRange(Idx, StoreIdx, StoreVNI));
331}
332
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000333void InlineSpiller::spill(LiveInterval *li,
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +0000334 SmallVectorImpl<LiveInterval*> &newIntervals,
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000335 const SmallVectorImpl<LiveInterval*> &spillIs) {
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000336 LiveRangeEdit edit(*li, newIntervals, spillIs);
337 spill(edit);
Jakob Stoklund Olesen26b92be2010-10-28 20:34:47 +0000338 if (VerifySpills)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +0000339 mf_.verify(&pass_, "After inline spill");
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000340}
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000341
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000342void InlineSpiller::spill(LiveRangeEdit &edit) {
343 edit_ = &edit;
Jakob Stoklund Olesenbe97e902011-01-09 21:17:37 +0000344 assert(!TargetRegisterInfo::isStackSlot(edit.getReg())
345 && "Trying to spill a stack slot.");
Jakob Stoklund Olesen7d577532010-10-30 01:26:09 +0000346 DEBUG(dbgs() << "Inline spilling "
347 << mri_.getRegClass(edit.getReg())->getName()
Jakob Stoklund Olesenb2597262011-02-24 01:07:55 +0000348 << ':' << edit.getParent() << "\nFrom original "
349 << PrintReg(vrm_.getOriginal(edit.getReg())) << '\n');
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000350 assert(edit.getParent().isSpillable() &&
351 "Attempting to spill already spilled value.");
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000352
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000353 reMaterializeAll();
354
355 // Remat may handle everything.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000356 if (edit_->getParent().empty())
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000357 return;
358
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000359 rc_ = mri_.getRegClass(edit.getReg());
Jakob Stoklund Olesenb2597262011-02-24 01:07:55 +0000360
361 // Share a stack slot among all descendants of Orig.
362 unsigned Orig = vrm_.getOriginal(edit.getReg());
363 stackSlot_ = vrm_.getStackSlot(Orig);
364 if (stackSlot_ == VirtRegMap::NO_STACK_SLOT)
365 stackSlot_ = vrm_.assignVirt2StackSlot(Orig);
366
367 if (Orig != edit.getReg())
368 vrm_.assignVirt2StackSlot(edit.getReg(), stackSlot_);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000369
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +0000370 // Update LiveStacks now that we are committed to spilling.
371 LiveInterval &stacklvr = lss_.getOrCreateInterval(stackSlot_, rc_);
Jakob Stoklund Olesenb2597262011-02-24 01:07:55 +0000372 if (!stacklvr.hasAtLeastOneValue())
373 stacklvr.getNextValue(SlotIndex(), 0, lss_.getVNInfoAllocator());
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +0000374 stacklvr.MergeRangesInAsValue(edit_->getParent(), stacklvr.getValNumInfo(0));
375
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000376 // Iterate over instructions using register.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000377 for (MachineRegisterInfo::reg_iterator RI = mri_.reg_begin(edit.getReg());
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000378 MachineInstr *MI = RI.skipInstruction();) {
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000379
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000380 // Debug values are not allowed to affect codegen.
381 if (MI->isDebugValue()) {
382 // Modify DBG_VALUE now that the value is in a spill slot.
383 uint64_t Offset = MI->getOperand(1).getImm();
384 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
385 DebugLoc DL = MI->getDebugLoc();
386 if (MachineInstr *NewDV = tii_.emitFrameIndexDebugValue(mf_, stackSlot_,
387 Offset, MDPtr, DL)) {
388 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
389 MachineBasicBlock *MBB = MI->getParent();
390 MBB->insert(MBB->erase(MI), NewDV);
391 } else {
392 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
393 MI->eraseFromParent();
394 }
395 continue;
396 }
397
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +0000398 // Stack slot accesses may coalesce away.
399 if (coalesceStackAccess(MI))
400 continue;
401
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000402 // Analyze instruction.
403 bool Reads, Writes;
404 SmallVector<unsigned, 8> Ops;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000405 tie(Reads, Writes) = MI->readsWritesVirtualRegister(edit.getReg(), &Ops);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000406
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000407 // Attempt to fold memory ops.
408 if (foldMemoryOperand(MI, Ops))
409 continue;
410
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000411 // Allocate interval around instruction.
412 // FIXME: Infer regclass from instruction alone.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000413 LiveInterval &NewLI = edit.create(mri_, lis_, vrm_);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000414 NewLI.markNotSpillable();
415
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000416 if (Reads)
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000417 insertReload(NewLI, MI);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000418
419 // Rewrite instruction operands.
420 bool hasLiveDef = false;
421 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
422 MachineOperand &MO = MI->getOperand(Ops[i]);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000423 MO.setReg(NewLI.reg);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000424 if (MO.isUse()) {
425 if (!MI->isRegTiedToDefOperand(Ops[i]))
426 MO.setIsKill();
427 } else {
428 if (!MO.isDead())
429 hasLiveDef = true;
430 }
431 }
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000432
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000433 // FIXME: Use a second vreg if instruction has no tied ops.
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000434 if (Writes && hasLiveDef)
435 insertSpill(NewLI, MI);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000436
437 DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000438 }
439}