Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Jakob Stoklund Olesen | eb9f040 | 2011-02-14 23:15:38 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/CalcSpillWeights.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/LiveVariables.h" |
| 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/Passes.h" |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/ProcessImplicitDefs.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetInstrInfo.h" |
| 35 | #include "llvm/Target/TargetMachine.h" |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 36 | #include "llvm/Target/TargetOptions.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 37 | #include "llvm/Support/CommandLine.h" |
| 38 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 39 | #include "llvm/Support/ErrorHandling.h" |
| 40 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 41 | #include "llvm/ADT/DepthFirstIterator.h" |
| 42 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/Statistic.h" |
| 44 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 45 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 46 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 47 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 48 | using namespace llvm; |
| 49 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 50 | // Hidden options for help debugging. |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 51 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 52 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 53 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 54 | STATISTIC(numIntervals , "Number of original intervals"); |
| 55 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 56 | STATISTIC(numSplits , "Number of intervals split"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 57 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 58 | char LiveIntervals::ID = 0; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 59 | INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals", |
| 60 | "Live Interval Analysis", false, false) |
| 61 | INITIALIZE_PASS_DEPENDENCY(LiveVariables) |
| 62 | INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) |
| 63 | INITIALIZE_PASS_DEPENDENCY(PHIElimination) |
| 64 | INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass) |
| 65 | INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs) |
| 66 | INITIALIZE_PASS_DEPENDENCY(SlotIndexes) |
| 67 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
| 68 | INITIALIZE_PASS_END(LiveIntervals, "liveintervals", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 69 | "Live Interval Analysis", false, false) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 70 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 71 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 72 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 73 | AU.addRequired<AliasAnalysis>(); |
| 74 | AU.addPreserved<AliasAnalysis>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 75 | AU.addRequired<LiveVariables>(); |
Evan Cheng | 148341c | 2010-08-17 21:00:37 +0000 | [diff] [blame] | 76 | AU.addPreserved<LiveVariables>(); |
| 77 | AU.addRequired<MachineLoopInfo>(); |
| 78 | AU.addPreserved<MachineLoopInfo>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 79 | AU.addPreservedID(MachineDominatorsID); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 80 | |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 81 | if (!StrongPHIElim) { |
| 82 | AU.addPreservedID(PHIEliminationID); |
| 83 | AU.addRequiredID(PHIEliminationID); |
| 84 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 85 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 86 | AU.addRequiredID(TwoAddressInstructionPassID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 87 | AU.addPreserved<ProcessImplicitDefs>(); |
| 88 | AU.addRequired<ProcessImplicitDefs>(); |
| 89 | AU.addPreserved<SlotIndexes>(); |
| 90 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 91 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 92 | } |
| 93 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 94 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 95 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 96 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Bob Wilson | d6a6b3b | 2010-03-24 20:25:25 +0000 | [diff] [blame] | 97 | E = r2iMap_.end(); I != E; ++I) |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 98 | delete I->second; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 99 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 100 | r2iMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 101 | |
Benjamin Kramer | ce9a20b | 2010-06-26 11:30:59 +0000 | [diff] [blame] | 102 | // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd. |
| 103 | VNInfoAllocator.Reset(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 104 | while (!CloneMIs.empty()) { |
| 105 | MachineInstr *MI = CloneMIs.back(); |
| 106 | CloneMIs.pop_back(); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 107 | mf_->DeleteMachineInstr(MI); |
| 108 | } |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 109 | } |
| 110 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 111 | /// runOnMachineFunction - Register allocate the whole function |
| 112 | /// |
| 113 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 114 | mf_ = &fn; |
| 115 | mri_ = &mf_->getRegInfo(); |
| 116 | tm_ = &fn.getTarget(); |
| 117 | tri_ = tm_->getRegisterInfo(); |
| 118 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 119 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 120 | lv_ = &getAnalysis<LiveVariables>(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 121 | indexes_ = &getAnalysis<SlotIndexes>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 122 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 123 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 124 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 125 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 126 | numIntervals += getNumIntervals(); |
| 127 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 128 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 129 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 130 | } |
| 131 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 132 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 133 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 134 | OS << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 135 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 136 | I->second->print(OS, tri_); |
| 137 | OS << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 138 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 139 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 140 | printInstrs(OS); |
| 141 | } |
| 142 | |
| 143 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 144 | OS << "********** MACHINEINSTRS **********\n"; |
Jakob Stoklund Olesen | f4a1e1a | 2010-10-26 20:21:46 +0000 | [diff] [blame] | 145 | mf_->print(OS, indexes_); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 146 | } |
| 147 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 148 | void LiveIntervals::dumpInstrs() const { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 149 | printInstrs(dbgs()); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 150 | } |
| 151 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 152 | bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li, |
| 153 | VirtRegMap &vrm, unsigned reg) { |
| 154 | // We don't handle fancy stuff crossing basic block boundaries |
| 155 | if (li.ranges.size() != 1) |
| 156 | return true; |
| 157 | const LiveRange &range = li.ranges.front(); |
| 158 | SlotIndex idx = range.start.getBaseIndex(); |
| 159 | SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex(); |
Jakob Stoklund Olesen | f4811a9 | 2009-12-03 20:49:10 +0000 | [diff] [blame] | 160 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 161 | // Skip deleted instructions |
| 162 | MachineInstr *firstMI = getInstructionFromIndex(idx); |
| 163 | while (!firstMI && idx != end) { |
| 164 | idx = idx.getNextIndex(); |
| 165 | firstMI = getInstructionFromIndex(idx); |
| 166 | } |
| 167 | if (!firstMI) |
| 168 | return false; |
| 169 | |
| 170 | // Find last instruction in range |
| 171 | SlotIndex lastIdx = end.getPrevIndex(); |
| 172 | MachineInstr *lastMI = getInstructionFromIndex(lastIdx); |
| 173 | while (!lastMI && lastIdx != idx) { |
| 174 | lastIdx = lastIdx.getPrevIndex(); |
| 175 | lastMI = getInstructionFromIndex(lastIdx); |
| 176 | } |
| 177 | if (!lastMI) |
| 178 | return false; |
| 179 | |
| 180 | // Range cannot cross basic block boundaries or terminators |
| 181 | MachineBasicBlock *MBB = firstMI->getParent(); |
| 182 | if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator()) |
| 183 | return true; |
| 184 | |
| 185 | MachineBasicBlock::const_iterator E = lastMI; |
| 186 | ++E; |
| 187 | for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) { |
| 188 | const MachineInstr &MI = *I; |
| 189 | |
| 190 | // Allow copies to and from li.reg |
Jakob Stoklund Olesen | 8ea3240 | 2010-07-09 20:55:49 +0000 | [diff] [blame] | 191 | if (MI.isCopy()) |
| 192 | if (MI.getOperand(0).getReg() == li.reg || |
| 193 | MI.getOperand(1).getReg() == li.reg) |
| 194 | continue; |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 195 | |
| 196 | // Check for operands using reg |
| 197 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 198 | const MachineOperand& mop = MI.getOperand(i); |
| 199 | if (!mop.isReg()) |
| 200 | continue; |
| 201 | unsigned PhysReg = mop.getReg(); |
| 202 | if (PhysReg == 0 || PhysReg == li.reg) |
| 203 | continue; |
| 204 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
| 205 | if (!vrm.hasPhys(PhysReg)) |
Bill Wendling | dc492e0 | 2009-12-05 07:30:23 +0000 | [diff] [blame] | 206 | continue; |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 207 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 208 | } |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 209 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
| 210 | return true; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 211 | } |
| 212 | } |
| 213 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 214 | // No conflicts found. |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 215 | return false; |
| 216 | } |
| 217 | |
Jakob Stoklund Olesen | a24986d | 2010-06-24 18:15:01 +0000 | [diff] [blame] | 218 | bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg, |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 219 | SmallPtrSet<MachineInstr*,32> &JoinedCopies) { |
| 220 | for (LiveInterval::Ranges::const_iterator |
| 221 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 222 | for (SlotIndex index = I->start.getBaseIndex(), |
| 223 | end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
| 224 | index != end; |
| 225 | index = index.getNextIndex()) { |
Jakob Stoklund Olesen | f4811a9 | 2009-12-03 20:49:10 +0000 | [diff] [blame] | 226 | MachineInstr *MI = getInstructionFromIndex(index); |
| 227 | if (!MI) |
| 228 | continue; // skip deleted instructions |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 229 | |
| 230 | if (JoinedCopies.count(MI)) |
| 231 | continue; |
| 232 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 233 | MachineOperand& MO = MI->getOperand(i); |
| 234 | if (!MO.isReg()) |
| 235 | continue; |
Jakob Stoklund Olesen | b8ac3b0 | 2010-06-24 00:52:22 +0000 | [diff] [blame] | 236 | unsigned PhysReg = MO.getReg(); |
Jakob Stoklund Olesen | a24986d | 2010-06-24 18:15:01 +0000 | [diff] [blame] | 237 | if (PhysReg == 0 || PhysReg == Reg || |
| 238 | TargetRegisterInfo::isVirtualRegister(PhysReg)) |
Jakob Stoklund Olesen | b8ac3b0 | 2010-06-24 00:52:22 +0000 | [diff] [blame] | 239 | continue; |
Jakob Stoklund Olesen | a24986d | 2010-06-24 18:15:01 +0000 | [diff] [blame] | 240 | if (tri_->regsOverlap(Reg, PhysReg)) |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 241 | return true; |
| 242 | } |
| 243 | } |
| 244 | } |
| 245 | |
| 246 | return false; |
| 247 | } |
| 248 | |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 249 | static |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 250 | bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) { |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 251 | unsigned Reg = MI.getOperand(MOIdx).getReg(); |
| 252 | for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) { |
| 253 | const MachineOperand &MO = MI.getOperand(i); |
| 254 | if (!MO.isReg()) |
| 255 | continue; |
| 256 | if (MO.getReg() == Reg && MO.isDef()) { |
| 257 | assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() && |
| 258 | MI.getOperand(MOIdx).getSubReg() && |
Jakob Stoklund Olesen | ed2185e | 2010-07-06 23:26:25 +0000 | [diff] [blame] | 259 | (MO.getSubReg() || MO.isImplicit())); |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 260 | return true; |
| 261 | } |
| 262 | } |
| 263 | return false; |
| 264 | } |
| 265 | |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 266 | /// isPartialRedef - Return true if the specified def at the specific index is |
| 267 | /// partially re-defining the specified live interval. A common case of this is |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 268 | /// a definition of the sub-register. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 269 | bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO, |
| 270 | LiveInterval &interval) { |
| 271 | if (!MO.getSubReg() || MO.isEarlyClobber()) |
| 272 | return false; |
| 273 | |
| 274 | SlotIndex RedefIndex = MIIdx.getDefIndex(); |
| 275 | const LiveRange *OldLR = |
| 276 | interval.getLiveRangeContaining(RedefIndex.getUseIndex()); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 277 | MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def); |
| 278 | if (DefMI != 0) { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 279 | return DefMI->findRegisterDefOperandIdx(interval.reg) != -1; |
| 280 | } |
| 281 | return false; |
| 282 | } |
| 283 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 284 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 285 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 286 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 287 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 288 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 289 | LiveInterval &interval) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 290 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_)); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 291 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 292 | // Virtual registers may be defined multiple times (due to phi |
| 293 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 294 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 295 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 296 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 297 | if (interval.empty()) { |
| 298 | // Get the Idx of the defining instructions. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 299 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 300 | // Earlyclobbers move back one, so that they overlap the live range |
| 301 | // of inputs. |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 302 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 303 | defIndex = MIIdx.getUseIndex(); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 304 | |
| 305 | // Make sure the first definition is not a partial redefinition. Add an |
| 306 | // <imp-def> of the full register. |
| 307 | if (MO.getSubReg()) |
| 308 | mi->addRegisterDefined(interval.reg); |
| 309 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 310 | MachineInstr *CopyMI = NULL; |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 311 | if (mi->isCopyLike()) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 312 | CopyMI = mi; |
Jakob Stoklund Olesen | 0465bcf | 2010-06-18 22:29:44 +0000 | [diff] [blame] | 313 | } |
| 314 | |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 315 | VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 316 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 317 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 318 | // Loop over all of the blocks that the vreg is defined in. There are |
| 319 | // two cases we have to handle here. The most common case is a vreg |
| 320 | // whose lifetime is contained within a basic block. In this case there |
| 321 | // will be a single kill, in MBB, which comes after the definition. |
| 322 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 323 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 324 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 325 | if (vi.Kills[0] != mi) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 326 | killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 327 | else |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 328 | killIdx = defIndex.getStoreIndex(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 329 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 330 | // If the kill happens after the definition, we have an intra-block |
| 331 | // live range. |
| 332 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 333 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 334 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 335 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 336 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 337 | DEBUG(dbgs() << " +" << LR << "\n"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 338 | return; |
| 339 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 340 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 341 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 342 | // The other case we handle is when a virtual register lives to the end |
| 343 | // of the defining block, potentially live across some blocks, then is |
| 344 | // live into some number of blocks, but gets killed. Start by adding a |
| 345 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 346 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 347 | DEBUG(dbgs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 348 | interval.addRange(NewLR); |
| 349 | |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 350 | bool PHIJoin = lv_->isPHIJoin(interval.reg); |
| 351 | |
| 352 | if (PHIJoin) { |
| 353 | // A phi join register is killed at the end of the MBB and revived as a new |
| 354 | // valno in the killing blocks. |
| 355 | assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks"); |
| 356 | DEBUG(dbgs() << " phi-join"); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 357 | ValNo->setHasPHIKill(true); |
| 358 | } else { |
| 359 | // Iterate over all of the blocks that the variable is completely |
| 360 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 361 | // live interval. |
| 362 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 363 | E = vi.AliveBlocks.end(); I != E; ++I) { |
| 364 | MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I); |
| 365 | LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo); |
| 366 | interval.addRange(LR); |
| 367 | DEBUG(dbgs() << " +" << LR); |
| 368 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 369 | } |
| 370 | |
| 371 | // Finally, this virtual register is live from the start of any killing |
| 372 | // block to the 'use' slot of the killing instruction. |
| 373 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 374 | MachineInstr *Kill = vi.Kills[i]; |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 375 | SlotIndex Start = getMBBStartIdx(Kill->getParent()); |
| 376 | SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex(); |
| 377 | |
| 378 | // Create interval with one of a NEW value number. Note that this value |
| 379 | // number isn't actually defined by an instruction, weird huh? :) |
| 380 | if (PHIJoin) { |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 381 | assert(getInstructionFromIndex(Start) == 0 && |
| 382 | "PHI def index points at actual instruction."); |
| 383 | ValNo = interval.getNextValue(Start, 0, VNInfoAllocator); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 384 | ValNo->setIsPHIDef(true); |
| 385 | } |
| 386 | LiveRange LR(Start, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 387 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 388 | DEBUG(dbgs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 389 | } |
| 390 | |
| 391 | } else { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 392 | if (MultipleDefsBySameMI(*mi, MOIdx)) |
Nick Lewycky | 761fd4c | 2010-05-20 03:30:09 +0000 | [diff] [blame] | 393 | // Multiple defs of the same virtual register by the same instruction. |
| 394 | // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ... |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 395 | // This is likely due to elimination of REG_SEQUENCE instructions. Return |
| 396 | // here since there is nothing to do. |
| 397 | return; |
| 398 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 399 | // If this is the second time we see a virtual register definition, it |
| 400 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 401 | // the result of two address elimination, then the vreg is one of the |
| 402 | // def-and-use register operand. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 403 | |
| 404 | // It may also be partial redef like this: |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 405 | // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0 |
| 406 | // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0 |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 407 | bool PartReDef = isPartialRedef(MIIdx, MO, interval); |
| 408 | if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 409 | // If this is a two-address definition, then we have already processed |
| 410 | // the live range. The only problem is that we didn't realize there |
| 411 | // are actually two values in the live interval. Because of this we |
| 412 | // need to take the LiveRegion that defines this register and split it |
| 413 | // into two values. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 414 | SlotIndex RedefIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 415 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 416 | RedefIndex = MIIdx.getUseIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 417 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 418 | const LiveRange *OldLR = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 419 | interval.getLiveRangeContaining(RedefIndex.getUseIndex()); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 420 | VNInfo *OldValNo = OldLR->valno; |
Jakob Stoklund Olesen | c66d0f2 | 2010-06-16 21:29:40 +0000 | [diff] [blame] | 421 | SlotIndex DefIndex = OldValNo->def.getDefIndex(); |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 422 | |
Jakob Stoklund Olesen | c66d0f2 | 2010-06-16 21:29:40 +0000 | [diff] [blame] | 423 | // Delete the previous value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 424 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 425 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 426 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 427 | // The new value number (#1) is defined by the instruction we claimed |
| 428 | // defined value #0. |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 429 | VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 430 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 431 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 432 | OldValNo->def = RedefIndex; |
Evan Cheng | ad6c5a2 | 2010-05-17 01:47:47 +0000 | [diff] [blame] | 433 | OldValNo->setCopy(0); |
| 434 | |
| 435 | // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ... |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 436 | if (PartReDef && mi->isCopyLike()) |
Evan Cheng | ad6c5a2 | 2010-05-17 01:47:47 +0000 | [diff] [blame] | 437 | OldValNo->setCopy(&*mi); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 438 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 439 | // Add the new live interval which replaces the range for the input copy. |
| 440 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 441 | DEBUG(dbgs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 442 | interval.addRange(LR); |
| 443 | |
| 444 | // If this redefinition is dead, we need to add a dummy unit live |
| 445 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 446 | if (MO.isDead()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 447 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(), |
| 448 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 449 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 450 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 451 | dbgs() << " RESULT: "; |
| 452 | interval.print(dbgs(), tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 453 | }); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 454 | } else if (lv_->isPHIJoin(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 455 | // In the case of PHI elimination, each variable definition is only |
| 456 | // live until the end of the block. We've already taken care of the |
| 457 | // rest of the live range. |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 458 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 459 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 460 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 461 | defIndex = MIIdx.getUseIndex(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 462 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 463 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 464 | MachineInstr *CopyMI = NULL; |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 465 | if (mi->isCopyLike()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 466 | CopyMI = mi; |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 467 | ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 468 | |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 469 | SlotIndex killIndex = getMBBEndIdx(mbb); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 470 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 471 | interval.addRange(LR); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 472 | ValNo->setHasPHIKill(true); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 473 | DEBUG(dbgs() << " phi-join +" << LR); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 474 | } else { |
| 475 | llvm_unreachable("Multiply defined register"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 476 | } |
| 477 | } |
| 478 | |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 479 | DEBUG(dbgs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 480 | } |
| 481 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 482 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 483 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 484 | SlotIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 485 | MachineOperand& MO, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 486 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 487 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 488 | // A physical register cannot be live across basic block, so its |
| 489 | // lifetime must end somewhere in its defining basic block. |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 490 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 491 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 492 | SlotIndex baseIndex = MIIdx; |
| 493 | SlotIndex start = baseIndex.getDefIndex(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 494 | // Earlyclobbers move back one. |
| 495 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 496 | start = MIIdx.getUseIndex(); |
| 497 | SlotIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 498 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 499 | // If it is not used after definition, it is considered dead at |
| 500 | // the instruction defining it. Hence its interval is: |
| 501 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 502 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 503 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 504 | if (MO.isDead()) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 505 | DEBUG(dbgs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 506 | end = start.getStoreIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 507 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 508 | } |
| 509 | |
| 510 | // If it is not dead on definition, it must be killed by a |
| 511 | // subsequent instruction. Hence its interval is: |
| 512 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 513 | baseIndex = baseIndex.getNextIndex(); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 514 | while (++mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 515 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 516 | if (mi->isDebugValue()) |
| 517 | continue; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 518 | if (getInstructionFromIndex(baseIndex) == 0) |
| 519 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 520 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 521 | if (mi->killsRegister(interval.reg, tri_)) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 522 | DEBUG(dbgs() << " killed"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 523 | end = baseIndex.getDefIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 524 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 525 | } else { |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 526 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 527 | if (DefIdx != -1) { |
| 528 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 529 | // Two-address instruction. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 530 | end = baseIndex.getDefIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 531 | } else { |
| 532 | // Another instruction redefines the register before it is ever read. |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 533 | // Then the register is essentially dead at the instruction that |
| 534 | // defines it. Hence its interval is: |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 535 | // [defSlot(def), defSlot(def)+1) |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 536 | DEBUG(dbgs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 537 | end = start.getStoreIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 538 | } |
| 539 | goto exit; |
| 540 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 541 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 542 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 543 | baseIndex = baseIndex.getNextIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 544 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 545 | |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 546 | // The only case we should have a dead physreg here without a killing or |
| 547 | // instruction where we know it's dead is if it is live-in to the function |
Evan Cheng | d521bc9 | 2009-04-27 17:36:47 +0000 | [diff] [blame] | 548 | // and never used. Another possible case is the implicit use of the |
| 549 | // physical register has been deleted by two-address pass. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 550 | end = start.getStoreIndex(); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 551 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 552 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 553 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 554 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 555 | // Already exists? Extend old live interval. |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 556 | VNInfo *ValNo = interval.getVNInfoAt(start); |
| 557 | bool Extend = ValNo != 0; |
| 558 | if (!Extend) |
| 559 | ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator); |
| 560 | if (Extend && MO.isEarlyClobber()) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 561 | ValNo->setHasRedefByEC(true); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 562 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 563 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 564 | DEBUG(dbgs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 565 | } |
| 566 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 567 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 568 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 569 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 570 | MachineOperand& MO, |
| 571 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 572 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 573 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 574 | getOrCreateInterval(MO.getReg())); |
| 575 | else if (allocatableRegs_[MO.getReg()]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 576 | MachineInstr *CopyMI = NULL; |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 577 | if (MI->isCopyLike()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 578 | CopyMI = MI; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 579 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 580 | getOrCreateInterval(MO.getReg()), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 581 | // Def of a register also defines its sub-registers. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 582 | for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 583 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 584 | // more than once. Do not pass in TRI here so it checks for exact match. |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 585 | if (!MI->definesRegister(*AS)) |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 586 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 587 | getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 588 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 589 | } |
| 590 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 591 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 592 | SlotIndex MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 593 | LiveInterval &interval, bool isAlias) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 594 | DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_)); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 595 | |
| 596 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 597 | // be considered a livein. |
| 598 | MachineBasicBlock::iterator mi = MBB->begin(); |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 599 | MachineBasicBlock::iterator E = MBB->end(); |
| 600 | // Skip over DBG_VALUE at the start of the MBB. |
| 601 | if (mi != E && mi->isDebugValue()) { |
| 602 | while (++mi != E && mi->isDebugValue()) |
| 603 | ; |
| 604 | if (mi == E) |
| 605 | // MBB is empty except for DBG_VALUE's. |
| 606 | return; |
| 607 | } |
| 608 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 609 | SlotIndex baseIndex = MIIdx; |
| 610 | SlotIndex start = baseIndex; |
| 611 | if (getInstructionFromIndex(baseIndex) == 0) |
| 612 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 613 | |
| 614 | SlotIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 615 | bool SeenDefUse = false; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 616 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 617 | while (mi != E) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 618 | if (mi->killsRegister(interval.reg, tri_)) { |
| 619 | DEBUG(dbgs() << " killed"); |
| 620 | end = baseIndex.getDefIndex(); |
| 621 | SeenDefUse = true; |
| 622 | break; |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 623 | } else if (mi->definesRegister(interval.reg, tri_)) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 624 | // Another instruction redefines the register before it is ever read. |
| 625 | // Then the register is essentially dead at the instruction that defines |
| 626 | // it. Hence its interval is: |
| 627 | // [defSlot(def), defSlot(def)+1) |
| 628 | DEBUG(dbgs() << " dead"); |
| 629 | end = start.getStoreIndex(); |
| 630 | SeenDefUse = true; |
| 631 | break; |
| 632 | } |
| 633 | |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 634 | while (++mi != E && mi->isDebugValue()) |
| 635 | // Skip over DBG_VALUE. |
| 636 | ; |
| 637 | if (mi != E) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 638 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 639 | } |
| 640 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 641 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 642 | if (!SeenDefUse) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 643 | if (isAlias) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 644 | DEBUG(dbgs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 645 | end = MIIdx.getStoreIndex(); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 646 | } else { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 647 | DEBUG(dbgs() << " live through"); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 648 | end = baseIndex; |
| 649 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 650 | } |
| 651 | |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 652 | SlotIndex defIdx = getMBBStartIdx(MBB); |
| 653 | assert(getInstructionFromIndex(defIdx) == 0 && |
| 654 | "PHI def index points at actual instruction."); |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 655 | VNInfo *vni = |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 656 | interval.getNextValue(defIdx, 0, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 657 | vni->setIsPHIDef(true); |
| 658 | LiveRange LR(start, end, vni); |
Jakob Stoklund Olesen | 3de23e6 | 2009-11-07 01:58:40 +0000 | [diff] [blame] | 659 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 660 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 661 | DEBUG(dbgs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 662 | } |
| 663 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 664 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 665 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 666 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 667 | /// which a variable is live |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 668 | void LiveIntervals::computeIntervals() { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 669 | DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 670 | << "********** Function: " |
| 671 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 672 | |
| 673 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 674 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 675 | MBBI != E; ++MBBI) { |
| 676 | MachineBasicBlock *MBB = MBBI; |
Evan Cheng | 00a99a3 | 2010-02-06 09:07:11 +0000 | [diff] [blame] | 677 | if (MBB->empty()) |
| 678 | continue; |
| 679 | |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 680 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 681 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Bob Wilson | ad98f79 | 2010-05-03 21:38:11 +0000 | [diff] [blame] | 682 | DEBUG(dbgs() << "BB#" << MBB->getNumber() |
| 683 | << ":\t\t# derived from " << MBB->getName() << "\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 684 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 685 | // Create intervals for live-ins to this BB first. |
Dan Gohman | 81bf03e | 2010-04-13 16:57:55 +0000 | [diff] [blame] | 686 | for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(), |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 687 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 688 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 689 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 690 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 691 | if (!hasInterval(*AS)) |
| 692 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 693 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 694 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 695 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 696 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 697 | if (getInstructionFromIndex(MIIndex) == 0) |
| 698 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 699 | |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 700 | for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
| 701 | MI != miEnd; ++MI) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 702 | DEBUG(dbgs() << MIIndex << "\t" << *MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 703 | if (MI->isDebugValue()) |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 704 | continue; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 705 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 706 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 707 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 708 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 709 | if (!MO.isReg() || !MO.getReg()) |
| 710 | continue; |
| 711 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 712 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 713 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 714 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 715 | else if (MO.isUndef()) |
| 716 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 717 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 718 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 719 | // Move to the next instr slot. |
| 720 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 721 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 722 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 723 | |
| 724 | // Create empty intervals for registers defined by implicit_def's (except |
| 725 | // for those implicit_def that define values which are liveout of their |
| 726 | // blocks. |
| 727 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 728 | unsigned UndefReg = UndefUses[i]; |
| 729 | (void)getOrCreateInterval(UndefReg); |
| 730 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 731 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 732 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 733 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 734 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 735 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 736 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 737 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 738 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 739 | /// managing the allocated memory. |
| 740 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 741 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 742 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 743 | return NewLI; |
| 744 | } |
| 745 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 746 | /// shrinkToUses - After removing some uses of a register, shrink its live |
| 747 | /// range to just the remaining uses. This method does not compute reaching |
| 748 | /// defs for new uses, and it doesn't remove dead defs. |
| 749 | void LiveIntervals::shrinkToUses(LiveInterval *li) { |
| 750 | DEBUG(dbgs() << "Shrink: " << *li << '\n'); |
| 751 | assert(TargetRegisterInfo::isVirtualRegister(li->reg) |
| 752 | && "Can't only shrink physical registers"); |
| 753 | // Find all the values used, including PHI kills. |
| 754 | SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList; |
| 755 | |
| 756 | // Visit all instructions reading li->reg. |
| 757 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg); |
| 758 | MachineInstr *UseMI = I.skipInstruction();) { |
| 759 | if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg)) |
| 760 | continue; |
| 761 | SlotIndex Idx = getInstructionIndex(UseMI).getUseIndex(); |
| 762 | VNInfo *VNI = li->getVNInfoAt(Idx); |
| 763 | assert(VNI && "Live interval not live into reading instruction"); |
| 764 | if (VNI->def == Idx) { |
| 765 | // Special case: An early-clobber tied operand reads and writes the |
| 766 | // register one slot early. |
| 767 | Idx = Idx.getPrevSlot(); |
| 768 | VNI = li->getVNInfoAt(Idx); |
| 769 | assert(VNI && "Early-clobber tied value not available"); |
| 770 | } |
| 771 | WorkList.push_back(std::make_pair(Idx, VNI)); |
| 772 | } |
| 773 | |
| 774 | // Create a new live interval with only minimal live segments per def. |
| 775 | LiveInterval NewLI(li->reg, 0); |
| 776 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 777 | I != E; ++I) { |
| 778 | VNInfo *VNI = *I; |
| 779 | if (VNI->isUnused()) |
| 780 | continue; |
| 781 | NewLI.addRange(LiveRange(VNI->def, VNI->def.getNextSlot(), VNI)); |
| 782 | } |
| 783 | |
| 784 | // Extend intervals to reach all uses in WorkList. |
| 785 | while (!WorkList.empty()) { |
| 786 | SlotIndex Idx = WorkList.back().first; |
| 787 | VNInfo *VNI = WorkList.back().second; |
| 788 | WorkList.pop_back(); |
| 789 | |
| 790 | // Extend the live range for VNI to be live at Idx. |
| 791 | LiveInterval::iterator I = NewLI.find(Idx); |
| 792 | |
| 793 | // Already got it? |
| 794 | if (I != NewLI.end() && I->start <= Idx) { |
| 795 | assert(I->valno == VNI && "Unexpected existing value number"); |
| 796 | continue; |
| 797 | } |
| 798 | |
| 799 | // Is there already a live range in the block containing Idx? |
| 800 | const MachineBasicBlock *MBB = getMBBFromIndex(Idx); |
| 801 | SlotIndex BlockStart = getMBBStartIdx(MBB); |
| 802 | DEBUG(dbgs() << "Shrink: Use val#" << VNI->id << " at " << Idx |
| 803 | << " in BB#" << MBB->getNumber() << '@' << BlockStart); |
| 804 | if (I != NewLI.begin() && (--I)->end > BlockStart) { |
| 805 | assert(I->valno == VNI && "Wrong reaching def"); |
| 806 | DEBUG(dbgs() << " extend [" << I->start << ';' << I->end << ")\n"); |
| 807 | // Is this the first use of a PHIDef in its defining block? |
| 808 | if (VNI->isPHIDef() && I->end == VNI->def.getNextSlot()) { |
| 809 | // The PHI is live, make sure the predecessors are live-out. |
| 810 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 811 | PE = MBB->pred_end(); PI != PE; ++PI) { |
| 812 | SlotIndex Stop = getMBBEndIdx(*PI).getPrevSlot(); |
| 813 | VNInfo *PVNI = li->getVNInfoAt(Stop); |
| 814 | // A predecessor is not required to have a live-out value for a PHI. |
| 815 | if (PVNI) { |
| 816 | assert(PVNI->hasPHIKill() && "Missing hasPHIKill flag"); |
| 817 | WorkList.push_back(std::make_pair(Stop, PVNI)); |
| 818 | } |
| 819 | } |
| 820 | } |
| 821 | |
| 822 | // Extend the live range in the block to include Idx. |
| 823 | NewLI.addRange(LiveRange(I->end, Idx.getNextSlot(), VNI)); |
| 824 | continue; |
| 825 | } |
| 826 | |
| 827 | // VNI is live-in to MBB. |
| 828 | DEBUG(dbgs() << " live-in at " << BlockStart << '\n'); |
| 829 | NewLI.addRange(LiveRange(BlockStart, Idx.getNextSlot(), VNI)); |
| 830 | |
| 831 | // Make sure VNI is live-out from the predecessors. |
| 832 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 833 | PE = MBB->pred_end(); PI != PE; ++PI) { |
| 834 | SlotIndex Stop = getMBBEndIdx(*PI).getPrevSlot(); |
| 835 | assert(li->getVNInfoAt(Stop) == VNI && "Wrong value out of predecessor"); |
| 836 | WorkList.push_back(std::make_pair(Stop, VNI)); |
| 837 | } |
| 838 | } |
| 839 | |
| 840 | // Handle dead values. |
| 841 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 842 | I != E; ++I) { |
| 843 | VNInfo *VNI = *I; |
| 844 | if (VNI->isUnused()) |
| 845 | continue; |
| 846 | LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def); |
| 847 | assert(LII != NewLI.end() && "Missing live range for PHI"); |
| 848 | if (LII->end != VNI->def.getNextSlot()) |
| 849 | continue; |
| 850 | if (!VNI->isPHIDef()) { |
| 851 | // This is a dead PHI. Remove it. |
| 852 | VNI->setIsUnused(true); |
| 853 | NewLI.removeRange(*LII); |
| 854 | } else { |
| 855 | // This is a dead def. Make sure the instruction knows. |
| 856 | MachineInstr *MI = getInstructionFromIndex(VNI->def); |
| 857 | assert(MI && "No instruction defining live value"); |
| 858 | MI->addRegisterDead(li->reg, tri_); |
| 859 | } |
| 860 | } |
| 861 | |
| 862 | // Move the trimmed ranges back. |
| 863 | li->ranges.swap(NewLI.ranges); |
| 864 | DEBUG(dbgs() << "Shrink: " << *li << '\n'); |
| 865 | } |
| 866 | |
| 867 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 868 | //===----------------------------------------------------------------------===// |
| 869 | // Register allocator hooks. |
| 870 | // |
| 871 | |
Jakob Stoklund Olesen | cb64047 | 2011-02-04 19:33:11 +0000 | [diff] [blame] | 872 | MachineBasicBlock::iterator |
| 873 | LiveIntervals::getLastSplitPoint(const LiveInterval &li, |
Jakob Stoklund Olesen | f0ac26c | 2011-02-09 22:50:26 +0000 | [diff] [blame] | 874 | MachineBasicBlock *mbb) const { |
Jakob Stoklund Olesen | cb64047 | 2011-02-04 19:33:11 +0000 | [diff] [blame] | 875 | const MachineBasicBlock *lpad = mbb->getLandingPadSuccessor(); |
| 876 | |
| 877 | // If li is not live into a landing pad, we can insert spill code before the |
| 878 | // first terminator. |
| 879 | if (!lpad || !isLiveInToMBB(li, lpad)) |
| 880 | return mbb->getFirstTerminator(); |
| 881 | |
| 882 | // When there is a landing pad, spill code must go before the call instruction |
| 883 | // that can throw. |
| 884 | MachineBasicBlock::iterator I = mbb->end(), B = mbb->begin(); |
| 885 | while (I != B) { |
| 886 | --I; |
| 887 | if (I->getDesc().isCall()) |
| 888 | return I; |
| 889 | } |
Jakob Stoklund Olesen | 45e5397 | 2011-02-04 23:11:13 +0000 | [diff] [blame] | 890 | // The block contains no calls that can throw, so use the first terminator. |
Jakob Stoklund Olesen | cb64047 | 2011-02-04 19:33:11 +0000 | [diff] [blame] | 891 | return mbb->getFirstTerminator(); |
| 892 | } |
| 893 | |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 894 | void LiveIntervals::addKillFlags() { |
| 895 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 896 | unsigned Reg = I->first; |
| 897 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 898 | continue; |
| 899 | if (mri_->reg_nodbg_empty(Reg)) |
| 900 | continue; |
| 901 | LiveInterval *LI = I->second; |
| 902 | |
| 903 | // Every instruction that kills Reg corresponds to a live range end point. |
| 904 | for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE; |
| 905 | ++RI) { |
| 906 | // A LOAD index indicates an MBB edge. |
| 907 | if (RI->end.isLoad()) |
| 908 | continue; |
| 909 | MachineInstr *MI = getInstructionFromIndex(RI->end); |
| 910 | if (!MI) |
| 911 | continue; |
| 912 | MI->addRegisterKilled(Reg, NULL); |
| 913 | } |
| 914 | } |
| 915 | } |
| 916 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 917 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 918 | /// allow one) virtual register operand, then its uses are implicitly using |
| 919 | /// the register. Returns the virtual register. |
| 920 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 921 | MachineInstr *MI) const { |
| 922 | unsigned RegOp = 0; |
| 923 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 924 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 925 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 926 | continue; |
| 927 | unsigned Reg = MO.getReg(); |
| 928 | if (Reg == 0 || Reg == li.reg) |
| 929 | continue; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 930 | |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 931 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 932 | !allocatableRegs_[Reg]) |
| 933 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 934 | // FIXME: For now, only remat MI with at most one register operand. |
| 935 | assert(!RegOp && |
| 936 | "Can't rematerialize instruction with multiple register operand!"); |
| 937 | RegOp = MO.getReg(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 938 | #ifndef NDEBUG |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 939 | break; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 940 | #endif |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 941 | } |
| 942 | return RegOp; |
| 943 | } |
| 944 | |
| 945 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 946 | /// which reaches the given instruction also reaches the specified use index. |
| 947 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 948 | SlotIndex UseIdx) const { |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 949 | VNInfo *UValNo = li.getVNInfoAt(UseIdx); |
| 950 | return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI)); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 951 | } |
| 952 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 953 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 954 | /// val# of the specified interval is re-materializable. |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 955 | bool |
| 956 | LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 957 | const VNInfo *ValNo, MachineInstr *MI, |
| 958 | const SmallVectorImpl<LiveInterval*> &SpillIs, |
| 959 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 960 | if (DisableReMat) |
| 961 | return false; |
| 962 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 963 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 964 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 965 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 966 | // Target-specific code can mark an instruction as being rematerializable |
| 967 | // if it has one virtual reg use, though it had better be something like |
| 968 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 969 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 970 | if (ImpUse) { |
| 971 | const LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 972 | for (MachineRegisterInfo::use_nodbg_iterator |
| 973 | ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end(); |
| 974 | ri != re; ++ri) { |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 975 | MachineInstr *UseMI = &*ri; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 976 | SlotIndex UseIdx = getInstructionIndex(UseMI); |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 977 | if (li.getVNInfoAt(UseIdx) != ValNo) |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 978 | continue; |
| 979 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 980 | return false; |
| 981 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 982 | |
| 983 | // If a register operand of the re-materialized instruction is going to |
| 984 | // be spilled next, then it's not legal to re-materialize this instruction. |
| 985 | for (unsigned i = 0, e = SpillIs.size(); i != e; ++i) |
| 986 | if (ImpUse == SpillIs[i]->reg) |
| 987 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 988 | } |
| 989 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 990 | } |
| 991 | |
Evan Cheng | 0658749 | 2008-10-24 02:05:00 +0000 | [diff] [blame] | 992 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 993 | /// val# of the specified interval is re-materializable. |
| 994 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 995 | const VNInfo *ValNo, MachineInstr *MI) { |
| 996 | SmallVector<LiveInterval*, 4> Dummy1; |
| 997 | bool Dummy2; |
| 998 | return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2); |
| 999 | } |
| 1000 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1001 | /// isReMaterializable - Returns true if every definition of MI of every |
| 1002 | /// val# of the specified interval is re-materializable. |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 1003 | bool |
| 1004 | LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 1005 | const SmallVectorImpl<LiveInterval*> &SpillIs, |
| 1006 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1007 | isLoad = false; |
| 1008 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1009 | i != e; ++i) { |
| 1010 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1011 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1012 | continue; // Dead val#. |
| 1013 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1014 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 1015 | if (!ReMatDefMI) |
| 1016 | return false; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1017 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1018 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1019 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1020 | return false; |
| 1021 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1022 | } |
| 1023 | return true; |
| 1024 | } |
| 1025 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1026 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 1027 | /// true if it finds any issue with the operands that ought to prevent |
| 1028 | /// folding. |
| 1029 | static bool FilterFoldedOps(MachineInstr *MI, |
| 1030 | SmallVector<unsigned, 2> &Ops, |
| 1031 | unsigned &MRInfo, |
| 1032 | SmallVector<unsigned, 2> &FoldOps) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1033 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1034 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 1035 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1036 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1037 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1038 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1039 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1040 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1041 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 1042 | else { |
| 1043 | // Filter out two-address use operand(s). |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1044 | if (MI->isRegTiedToDefOperand(OpIdx)) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1045 | MRInfo = VirtRegMap::isModRef; |
| 1046 | continue; |
| 1047 | } |
| 1048 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 1049 | } |
| 1050 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 1051 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1052 | return false; |
| 1053 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 1054 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1055 | |
| 1056 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 1057 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 1058 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 1059 | /// returns true. |
| 1060 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 1061 | VirtRegMap &vrm, MachineInstr *DefMI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1062 | SlotIndex InstrIdx, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1063 | SmallVector<unsigned, 2> &Ops, |
| 1064 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1065 | // If it is an implicit def instruction, just delete it. |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1066 | if (MI->isImplicitDef()) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1067 | RemoveMachineInstrFromMaps(MI); |
| 1068 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1069 | MI->eraseFromParent(); |
| 1070 | ++numFolds; |
| 1071 | return true; |
| 1072 | } |
| 1073 | |
| 1074 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1075 | // any operand will prevent folding. |
| 1076 | unsigned MRInfo = 0; |
| 1077 | SmallVector<unsigned, 2> FoldOps; |
| 1078 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1079 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 1080 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 1081 | // The only time it's safe to fold into a two address instruction is when |
| 1082 | // it's folding reload and spill from / into a spill stack slot. |
| 1083 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 1084 | return false; |
| 1085 | |
Jakob Stoklund Olesen | e05442d | 2010-07-09 17:29:08 +0000 | [diff] [blame] | 1086 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot) |
| 1087 | : tii_->foldMemoryOperand(MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1088 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1089 | // Remember this instruction uses the spill slot. |
| 1090 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 1091 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1092 | // Attempt to fold the memory reference into the instruction. If |
| 1093 | // we can do this, we don't need to insert spill code. |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 1094 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1095 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1096 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1097 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 1098 | vrm.transferEmergencySpills(MI, fmi); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1099 | ReplaceMachineInstrInMaps(MI, fmi); |
Jakob Stoklund Olesen | e05442d | 2010-07-09 17:29:08 +0000 | [diff] [blame] | 1100 | MI->eraseFromParent(); |
| 1101 | MI = fmi; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1102 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1103 | return true; |
| 1104 | } |
| 1105 | return false; |
| 1106 | } |
| 1107 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1108 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 1109 | /// folding is possible. |
| 1110 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1111 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1112 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1113 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1114 | // any operand will prevent folding. |
| 1115 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1116 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1117 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1118 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1119 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1120 | // It's only legal to remat for a use, not a def. |
| 1121 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1122 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1123 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1124 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 1125 | } |
| 1126 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1127 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1128 | LiveInterval::Ranges::const_iterator itr = li.ranges.begin(); |
| 1129 | |
| 1130 | MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 1131 | |
| 1132 | if (mbb == 0) |
| 1133 | return false; |
| 1134 | |
| 1135 | for (++itr; itr != li.ranges.end(); ++itr) { |
| 1136 | MachineBasicBlock *mbb2 = |
| 1137 | indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 1138 | |
| 1139 | if (mbb2 != mbb) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1140 | return false; |
| 1141 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1142 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1143 | return true; |
| 1144 | } |
| 1145 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1146 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 1147 | /// interval on to-be re-materialized operands of MI) with new register. |
| 1148 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 1149 | MachineInstr *MI, unsigned NewVReg, |
| 1150 | VirtRegMap &vrm) { |
| 1151 | // There is an implicit use. That means one of the other operand is |
| 1152 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 1153 | // use operand. Make sure we rewrite that as well. |
| 1154 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1155 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1156 | if (!MO.isReg()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1157 | continue; |
| 1158 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1159 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1160 | continue; |
| 1161 | if (!vrm.isReMaterialized(Reg)) |
| 1162 | continue; |
| 1163 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1164 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 1165 | if (UseMO) |
| 1166 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1167 | } |
| 1168 | } |
| 1169 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1170 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 1171 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1172 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1173 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 1174 | bool TrySplit, SlotIndex index, SlotIndex end, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1175 | MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1176 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1177 | unsigned Slot, int LdSlot, |
| 1178 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1179 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1180 | const TargetRegisterClass* rc, |
| 1181 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1182 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1183 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1184 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1185 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1186 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1187 | RestartInstruction: |
| 1188 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1189 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1190 | if (!mop.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1191 | continue; |
| 1192 | unsigned Reg = mop.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1193 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1194 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1195 | if (Reg != li.reg) |
| 1196 | continue; |
| 1197 | |
| 1198 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1199 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1200 | int FoldSlot = Slot; |
| 1201 | if (DefIsReMat) { |
| 1202 | // If this is the rematerializable definition MI itself and |
| 1203 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1204 | if (MI == ReMatOrigDefMI && CanDelete) { |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 1205 | DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: " |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 1206 | << *MI << '\n'); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1207 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1208 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1209 | MI->eraseFromParent(); |
| 1210 | break; |
| 1211 | } |
| 1212 | |
| 1213 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1214 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1215 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1216 | if (isLoad) { |
| 1217 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1218 | FoldSS = isLoadSS; |
| 1219 | FoldSlot = LdSlot; |
| 1220 | } |
| 1221 | } |
| 1222 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1223 | // Scan all of the operands of this instruction rewriting operands |
| 1224 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1225 | // two reasons: |
| 1226 | // |
| 1227 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1228 | // want to reuse the NewVReg. |
| 1229 | // 2. If the instr is a two-addr instruction, we are required to |
| 1230 | // keep the src/dst regs pinned. |
| 1231 | // |
| 1232 | // Keep track of whether we replace a use and/or def so that we can |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 1233 | // create the spill interval with the appropriate range. |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1234 | SmallVector<unsigned, 2> Ops; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame] | 1235 | tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1236 | |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1237 | // Create a new virtual register for the spill interval. |
| 1238 | // Create the new register now so we can map the fold instruction |
| 1239 | // to the new register so when it is unfolded we get the correct |
| 1240 | // answer. |
| 1241 | bool CreatedNewVReg = false; |
| 1242 | if (NewVReg == 0) { |
| 1243 | NewVReg = mri_->createVirtualRegister(rc); |
| 1244 | vrm.grow(); |
| 1245 | CreatedNewVReg = true; |
Jakob Stoklund Olesen | ce7a663 | 2009-11-30 22:55:54 +0000 | [diff] [blame] | 1246 | |
| 1247 | // The new virtual register should get the same allocation hints as the |
| 1248 | // old one. |
| 1249 | std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg); |
| 1250 | if (Hint.first || Hint.second) |
| 1251 | mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second); |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1252 | } |
| 1253 | |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1254 | if (!TryFold) |
| 1255 | CanFold = false; |
| 1256 | else { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1257 | // Do not fold load / store here if we are splitting. We'll find an |
| 1258 | // optimal point to insert a load / store later. |
| 1259 | if (!TrySplit) { |
| 1260 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1261 | Ops, FoldSS, FoldSlot, NewVReg)) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1262 | // Folding the load/store can completely change the instruction in |
| 1263 | // unpredictable ways, rescan it from the beginning. |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1264 | |
| 1265 | if (FoldSS) { |
| 1266 | // We need to give the new vreg the same stack slot as the |
| 1267 | // spilled interval. |
| 1268 | vrm.assignVirt2StackSlot(NewVReg, FoldSlot); |
| 1269 | } |
| 1270 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1271 | HasUse = false; |
| 1272 | HasDef = false; |
| 1273 | CanFold = false; |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1274 | if (isNotInMIMap(MI)) |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1275 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1276 | goto RestartInstruction; |
| 1277 | } |
| 1278 | } else { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1279 | // We'll try to fold it later if it's profitable. |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1280 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1281 | } |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1282 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1283 | |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1284 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1285 | if (mop.isImplicit()) |
| 1286 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1287 | |
| 1288 | // Reuse NewVReg for other reads. |
Jakob Stoklund Olesen | 7c2e4a8 | 2010-11-16 00:40:59 +0000 | [diff] [blame] | 1289 | bool HasEarlyClobber = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1290 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1291 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1292 | mopj.setReg(NewVReg); |
| 1293 | if (mopj.isImplicit()) |
| 1294 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Jakob Stoklund Olesen | 7c2e4a8 | 2010-11-16 00:40:59 +0000 | [diff] [blame] | 1295 | if (mopj.isEarlyClobber()) |
| 1296 | HasEarlyClobber = true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1297 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 1298 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1299 | if (CreatedNewVReg) { |
| 1300 | if (DefIsReMat) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1301 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1302 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1303 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1304 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1305 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1306 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1307 | } |
| 1308 | if (!CanDelete || (HasUse && HasDef)) { |
| 1309 | // If this is a two-addr instruction then its use operands are |
| 1310 | // rematerializable but its def is not. It should be assigned a |
| 1311 | // stack slot. |
| 1312 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1313 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1314 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1315 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1316 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1317 | } else if (HasUse && HasDef && |
| 1318 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1319 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1320 | // def is a deleted remat def), do it now. |
| 1321 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1322 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1323 | } |
| 1324 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1325 | // Re-matting an instruction with virtual register use. Add the |
| 1326 | // register as an implicit use on the use MI. |
| 1327 | if (DefIsReMat && ImpUse) |
| 1328 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1329 | |
Evan Cheng | 5b69eba | 2009-04-21 22:46:52 +0000 | [diff] [blame] | 1330 | // Create a new register interval for this spill / remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1331 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1332 | if (CreatedNewVReg) { |
| 1333 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1334 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1335 | if (TrySplit) |
| 1336 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1337 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1338 | |
| 1339 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1340 | if (CreatedNewVReg) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1341 | LiveRange LR(index.getLoadIndex(), index.getDefIndex(), |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 1342 | nI.getNextValue(SlotIndex(), 0, VNInfoAllocator)); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1343 | DEBUG(dbgs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1344 | nI.addRange(LR); |
| 1345 | } else { |
| 1346 | // Extend the split live interval to this def / use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1347 | SlotIndex End = index.getDefIndex(); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1348 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1349 | nI.getValNumInfo(nI.getNumValNums()-1)); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1350 | DEBUG(dbgs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1351 | nI.addRange(LR); |
| 1352 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1353 | } |
| 1354 | if (HasDef) { |
Jakob Stoklund Olesen | 7c2e4a8 | 2010-11-16 00:40:59 +0000 | [diff] [blame] | 1355 | // An early clobber starts at the use slot, except for an early clobber |
| 1356 | // tied to a use operand (yes, that is a thing). |
| 1357 | LiveRange LR(HasEarlyClobber && !HasUse ? |
| 1358 | index.getUseIndex() : index.getDefIndex(), |
| 1359 | index.getStoreIndex(), |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 1360 | nI.getNextValue(SlotIndex(), 0, VNInfoAllocator)); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1361 | DEBUG(dbgs() << " +" << LR); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1362 | nI.addRange(LR); |
| 1363 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1364 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1365 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1366 | dbgs() << "\t\t\t\tAdded new interval: "; |
| 1367 | nI.print(dbgs(), tri_); |
| 1368 | dbgs() << '\n'; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1369 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1370 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1371 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1372 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1373 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1374 | const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1375 | MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1376 | SlotIndex Idx) const { |
Jakob Stoklund Olesen | 15a5714 | 2010-06-25 22:53:05 +0000 | [diff] [blame] | 1377 | return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1378 | } |
| 1379 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1380 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1381 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1382 | namespace { |
| 1383 | struct RewriteInfo { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1384 | SlotIndex Index; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1385 | MachineInstr *MI; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame] | 1386 | RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {} |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1387 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1388 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1389 | struct RewriteInfoCompare { |
| 1390 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1391 | return LHS.Index < RHS.Index; |
| 1392 | } |
| 1393 | }; |
| 1394 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1395 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1396 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1397 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1398 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1399 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1400 | unsigned Slot, int LdSlot, |
| 1401 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1402 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1403 | const TargetRegisterClass* rc, |
| 1404 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1405 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1406 | BitVector &SpillMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1407 | DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1408 | BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1409 | DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1410 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1411 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1412 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1413 | unsigned NewVReg = 0; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1414 | SlotIndex start = I->start.getBaseIndex(); |
| 1415 | SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1416 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1417 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1418 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1419 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1420 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1421 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1422 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1423 | MachineOperand &O = ri.getOperand(); |
| 1424 | ++ri; |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 1425 | if (MI->isDebugValue()) { |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 1426 | // Modify DBG_VALUE now that the value is in a spill slot. |
Evan Cheng | 6691a89 | 2010-04-28 23:52:26 +0000 | [diff] [blame] | 1427 | if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) { |
Evan Cheng | 6fa7636 | 2010-04-26 18:37:21 +0000 | [diff] [blame] | 1428 | uint64_t Offset = MI->getOperand(1).getImm(); |
| 1429 | const MDNode *MDPtr = MI->getOperand(2).getMetadata(); |
| 1430 | DebugLoc DL = MI->getDebugLoc(); |
Evan Cheng | 6691a89 | 2010-04-28 23:52:26 +0000 | [diff] [blame] | 1431 | int FI = isLoadSS ? LdSlot : (int)Slot; |
| 1432 | if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI, |
Evan Cheng | 6fa7636 | 2010-04-26 18:37:21 +0000 | [diff] [blame] | 1433 | Offset, MDPtr, DL)) { |
| 1434 | DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI); |
| 1435 | ReplaceMachineInstrInMaps(MI, NewDV); |
| 1436 | MachineBasicBlock *MBB = MI->getParent(); |
| 1437 | MBB->insert(MBB->erase(MI), NewDV); |
| 1438 | continue; |
| 1439 | } |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 1440 | } |
Evan Cheng | 6fa7636 | 2010-04-26 18:37:21 +0000 | [diff] [blame] | 1441 | |
| 1442 | DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI); |
| 1443 | RemoveMachineInstrFromMaps(MI); |
| 1444 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1445 | MI->eraseFromParent(); |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 1446 | continue; |
| 1447 | } |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1448 | assert(!(O.isImplicit() && O.isUse()) && |
| 1449 | "Spilling register that's used as implicit use?"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1450 | SlotIndex index = getInstructionIndex(MI); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1451 | if (index < start || index >= end) |
| 1452 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1453 | |
| 1454 | if (O.isUndef()) |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1455 | // Must be defined by an implicit def. It should not be spilled. Note, |
| 1456 | // this is for correctness reason. e.g. |
| 1457 | // 8 %reg1024<def> = IMPLICIT_DEF |
| 1458 | // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2 |
| 1459 | // The live range [12, 14) are not part of the r1024 live interval since |
| 1460 | // it's defined by an implicit def. It will not conflicts with live |
| 1461 | // interval of r1025. Now suppose both registers are spilled, you can |
Evan Cheng | b9890ae | 2008-07-12 02:22:07 +0000 | [diff] [blame] | 1462 | // easily see a situation where both registers are reloaded before |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1463 | // the INSERT_SUBREG and both target registers that would overlap. |
| 1464 | continue; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame] | 1465 | RewriteMIs.push_back(RewriteInfo(index, MI)); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1466 | } |
| 1467 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1468 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1469 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1470 | // Now rewrite the defs and uses. |
| 1471 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1472 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1473 | ++i; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1474 | SlotIndex index = rwi.Index; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1475 | MachineInstr *MI = rwi.MI; |
| 1476 | // If MI def and/or use the same register multiple times, then there |
| 1477 | // are multiple entries. |
| 1478 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1479 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1480 | ++i; |
| 1481 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1482 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1483 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1484 | if (ImpUse && MI != ReMatDefMI) { |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1485 | // Re-matting an instruction with virtual register use. Prevent interval |
| 1486 | // from being spilled. |
| 1487 | getInterval(ImpUse).markNotSpillable(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1488 | } |
| 1489 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1490 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1491 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1492 | if (TrySplit) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1493 | DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1494 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1495 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1496 | // One common case: |
| 1497 | // x = use |
| 1498 | // ... |
| 1499 | // ... |
| 1500 | // def = ... |
| 1501 | // = use |
| 1502 | // It's better to start a new interval to avoid artifically |
| 1503 | // extend the new interval. |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame] | 1504 | if (MI->readsWritesVirtualRegister(li.reg) == |
| 1505 | std::make_pair(false,true)) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1506 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1507 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1508 | } |
| 1509 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1510 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1511 | |
| 1512 | bool IsNew = ThisVReg == 0; |
| 1513 | if (IsNew) { |
| 1514 | // This ends the previous live interval. If all of its def / use |
| 1515 | // can be folded, give it a low spill weight. |
| 1516 | if (NewVReg && TrySplit && AllCanFold) { |
| 1517 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1518 | nI.weight /= 10.0F; |
| 1519 | } |
| 1520 | AllCanFold = true; |
| 1521 | } |
| 1522 | NewVReg = ThisVReg; |
| 1523 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1524 | bool HasDef = false; |
| 1525 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1526 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1527 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1528 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
| 1529 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1530 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1531 | if (!HasDef && !HasUse) |
| 1532 | continue; |
| 1533 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1534 | AllCanFold &= CanFold; |
| 1535 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1536 | // Update weight of spill interval. |
| 1537 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1538 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1539 | // The spill weight is now infinity as it cannot be spilled again. |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1540 | nI.markNotSpillable(); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1541 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1542 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1543 | |
| 1544 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1545 | if (HasDef) { |
| 1546 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1547 | bool HasKill = false; |
| 1548 | if (!HasUse) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1549 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1550 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1551 | // If this is a two-address code, then this index starts a new VNInfo. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1552 | const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1553 | if (VNI) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1554 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1555 | } |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1556 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1557 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1558 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1559 | if (SII == SpillIdxes.end()) { |
| 1560 | std::vector<SRInfo> S; |
| 1561 | S.push_back(SRInfo(index, NewVReg, true)); |
| 1562 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 1563 | } else if (SII->second.back().vreg != NewVReg) { |
| 1564 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1565 | } else if (index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1566 | // If there is an earlier def and this is a two-address |
| 1567 | // instruction, then it's not possible to fold the store (which |
| 1568 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1569 | SRInfo &Info = SII->second.back(); |
| 1570 | Info.index = index; |
| 1571 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1572 | } |
| 1573 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1574 | } else if (SII != SpillIdxes.end() && |
| 1575 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1576 | index > SII->second.back().index) { |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1577 | // There is an earlier def that's not killed (must be two-address). |
| 1578 | // The spill is no longer needed. |
| 1579 | SII->second.pop_back(); |
| 1580 | if (SII->second.empty()) { |
| 1581 | SpillIdxes.erase(MBBId); |
| 1582 | SpillMBBs.reset(MBBId); |
| 1583 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1584 | } |
| 1585 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1586 | } |
| 1587 | |
| 1588 | if (HasUse) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1589 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1590 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1591 | if (SII != SpillIdxes.end() && |
| 1592 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1593 | index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1594 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1595 | SII->second.back().canFold = false; |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1596 | DenseMap<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1597 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1598 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1599 | // If we are splitting live intervals, only fold if it's the first |
| 1600 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1601 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1602 | else if (IsNew) { |
| 1603 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1604 | if (RII == RestoreIdxes.end()) { |
| 1605 | std::vector<SRInfo> Infos; |
| 1606 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 1607 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 1608 | } else { |
| 1609 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1610 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1611 | RestoreMBBs.set(MBBId); |
| 1612 | } |
| 1613 | } |
| 1614 | |
| 1615 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1616 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | c341760 | 2008-06-21 06:45:54 +0000 | [diff] [blame] | 1617 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1618 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1619 | |
| 1620 | if (NewVReg && TrySplit && AllCanFold) { |
| 1621 | // If all of its def / use can be folded, give it a low spill weight. |
| 1622 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1623 | nI.weight /= 10.0F; |
| 1624 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1625 | } |
| 1626 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1627 | bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1628 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1629 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1630 | if (!RestoreMBBs[Id]) |
| 1631 | return false; |
| 1632 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1633 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1634 | if (Restores[i].index == index && |
| 1635 | Restores[i].vreg == vr && |
| 1636 | Restores[i].canFold) |
| 1637 | return true; |
| 1638 | return false; |
| 1639 | } |
| 1640 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1641 | void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1642 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1643 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1644 | if (!RestoreMBBs[Id]) |
| 1645 | return; |
| 1646 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1647 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1648 | if (Restores[i].index == index && Restores[i].vreg) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1649 | Restores[i].index = SlotIndex(); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1650 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1651 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1652 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 1653 | /// spilled and create empty intervals for their uses. |
| 1654 | void |
| 1655 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 1656 | const TargetRegisterClass* rc, |
| 1657 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1658 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1659 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1660 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1661 | MachineInstr *MI = &*ri; |
| 1662 | ++ri; |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 1663 | if (MI->isDebugValue()) { |
| 1664 | // Remove debug info for now. |
| 1665 | O.setReg(0U); |
| 1666 | DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI); |
| 1667 | continue; |
| 1668 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1669 | if (O.isDef()) { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1670 | assert(MI->isImplicitDef() && |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1671 | "Register def was not rewritten?"); |
| 1672 | RemoveMachineInstrFromMaps(MI); |
| 1673 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1674 | MI->eraseFromParent(); |
| 1675 | } else { |
| 1676 | // This must be an use of an implicit_def so it's not part of the live |
| 1677 | // interval. Create a new empty live interval for it. |
| 1678 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 1679 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 1680 | vrm.grow(); |
| 1681 | vrm.setIsImplicitlyDefined(NewVReg); |
| 1682 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 1683 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1684 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1685 | if (MO.isReg() && MO.getReg() == li.reg) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1686 | MO.setReg(NewVReg); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1687 | MO.setIsUndef(); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1688 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1689 | } |
| 1690 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1691 | } |
| 1692 | } |
| 1693 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1694 | float |
| 1695 | LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) { |
| 1696 | // Limit the loop depth ridiculousness. |
| 1697 | if (loopDepth > 200) |
| 1698 | loopDepth = 200; |
| 1699 | |
| 1700 | // The loop depth is used to roughly estimate the number of times the |
| 1701 | // instruction is executed. Something like 10^d is simple, but will quickly |
| 1702 | // overflow a float. This expression behaves like 10^d for small d, but is |
| 1703 | // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of |
| 1704 | // headroom before overflow. |
Chris Lattner | 87565c1 | 2010-05-15 17:10:24 +0000 | [diff] [blame] | 1705 | float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1706 | |
| 1707 | return (isDef + isUse) * lc; |
| 1708 | } |
| 1709 | |
Jakob Stoklund Olesen | eb9f040 | 2011-02-14 23:15:38 +0000 | [diff] [blame] | 1710 | static void normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) { |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1711 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) |
Jakob Stoklund Olesen | eb9f040 | 2011-02-14 23:15:38 +0000 | [diff] [blame] | 1712 | NewLIs[i]->weight = |
| 1713 | normalizeSpillWeight(NewLIs[i]->weight, NewLIs[i]->getSize()); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1714 | } |
| 1715 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1716 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1717 | addIntervalsForSpills(const LiveInterval &li, |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 1718 | const SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1719 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1720 | assert(li.isSpillable() && "attempt to spill already spilled interval!"); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1721 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1722 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1723 | dbgs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 1724 | li.print(dbgs(), tri_); |
| 1725 | dbgs() << '\n'; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1726 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1727 | |
Evan Cheng | 72eeb94 | 2008-12-05 17:00:16 +0000 | [diff] [blame] | 1728 | // Each bit specify whether a spill is required in the MBB. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1729 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1730 | DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1731 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1732 | DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 1733 | DenseMap<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1734 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1735 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1736 | |
| 1737 | unsigned NumValNums = li.getNumValNums(); |
| 1738 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 1739 | ReMatDefs.resize(NumValNums, NULL); |
| 1740 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 1741 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 1742 | SmallVector<int, 4> ReMatIds; |
| 1743 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 1744 | BitVector ReMatDelete(NumValNums); |
| 1745 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 1746 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1747 | // Spilling a split live interval. It cannot be split any further. Also, |
| 1748 | // it's also guaranteed to be a single val# / range interval. |
| 1749 | if (vrm.getPreSplitReg(li.reg)) { |
| 1750 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1751 | // Unset the split kill marker on the last use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1752 | SlotIndex KillIdx = vrm.getKillPoint(li.reg); |
| 1753 | if (KillIdx != SlotIndex()) { |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1754 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 1755 | assert(KillMI && "Last use disappeared?"); |
| 1756 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 1757 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 1758 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1759 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1760 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1761 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 1762 | Slot = vrm.getStackSlot(li.reg); |
| 1763 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 1764 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 1765 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 1766 | int LdSlot = 0; |
| 1767 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1768 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1769 | (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1770 | bool IsFirstRange = true; |
| 1771 | for (LiveInterval::Ranges::const_iterator |
| 1772 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1773 | // If this is a split live interval with multiple ranges, it means there |
| 1774 | // are two-address instructions that re-defined the value. Only the |
| 1775 | // first def can be rematerialized! |
| 1776 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1777 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1778 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 1779 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1780 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1781 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1782 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1783 | } else { |
| 1784 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 1785 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1786 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1787 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1788 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1789 | } |
| 1790 | IsFirstRange = false; |
| 1791 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1792 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1793 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1794 | normalizeSpillWeights(NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1795 | return NewLIs; |
| 1796 | } |
| 1797 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1798 | bool TrySplit = !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1799 | if (TrySplit) |
| 1800 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1801 | bool NeedStackSlot = false; |
| 1802 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1803 | i != e; ++i) { |
| 1804 | const VNInfo *VNI = *i; |
| 1805 | unsigned VN = VNI->id; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1806 | if (VNI->isUnused()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1807 | continue; // Dead val#. |
| 1808 | // Is the def for the val# rematerializable? |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 1809 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1810 | bool dummy; |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1811 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1812 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1813 | ReMatOrigDefs[VN] = ReMatDefMI; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 1814 | // Original def may be modified so we have to make a copy here. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1815 | MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1816 | CloneMIs.push_back(Clone); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1817 | ReMatDefs[VN] = Clone; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1818 | |
| 1819 | bool CanDelete = true; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1820 | if (VNI->hasPHIKill()) { |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1821 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1822 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1823 | CanDelete = false; |
| 1824 | // Need a stack slot if there is any live range where uses cannot be |
| 1825 | // rematerialized. |
| 1826 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1827 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1828 | if (CanDelete) |
| 1829 | ReMatDelete.set(VN); |
| 1830 | } else { |
| 1831 | // Need a stack slot if there is any live range where uses cannot be |
| 1832 | // rematerialized. |
| 1833 | NeedStackSlot = true; |
| 1834 | } |
| 1835 | } |
| 1836 | |
| 1837 | // One stack slot per live interval. |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 1838 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) { |
| 1839 | if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT) |
| 1840 | Slot = vrm.assignVirt2StackSlot(li.reg); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 1841 | |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 1842 | // This case only occurs when the prealloc splitter has already assigned |
| 1843 | // a stack slot to this vreg. |
| 1844 | else |
| 1845 | Slot = vrm.getStackSlot(li.reg); |
| 1846 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1847 | |
| 1848 | // Create new intervals and rewrite defs and uses. |
| 1849 | for (LiveInterval::Ranges::const_iterator |
| 1850 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1851 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 1852 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 1853 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1854 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 1855 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1856 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1857 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1858 | (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1859 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1860 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1861 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1862 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1863 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1864 | } |
| 1865 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1866 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1867 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1868 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1869 | normalizeSpillWeights(NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1870 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1871 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1872 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1873 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1874 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1875 | if (NeedStackSlot) { |
| 1876 | int Id = SpillMBBs.find_first(); |
| 1877 | while (Id != -1) { |
| 1878 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 1879 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1880 | SlotIndex index = spills[i].index; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1881 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1882 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1883 | bool isReMat = vrm.isReMaterialized(VReg); |
| 1884 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1885 | bool CanFold = false; |
| 1886 | bool FoundUse = false; |
| 1887 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1888 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1889 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1890 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1891 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1892 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1893 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1894 | |
| 1895 | Ops.push_back(j); |
| 1896 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1897 | continue; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 1898 | if (isReMat || |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1899 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 1900 | RestoreMBBs, RestoreIdxes))) { |
| 1901 | // MI has two-address uses of the same register. If the use |
| 1902 | // isn't the first and only use in the BB, then we can't fold |
| 1903 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 1904 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1905 | break; |
| 1906 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1907 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1908 | } |
| 1909 | } |
| 1910 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1911 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1912 | if (CanFold && !Ops.empty()) { |
| 1913 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1914 | Folded = true; |
Sebastian Redl | 48fe635 | 2009-03-19 23:26:52 +0000 | [diff] [blame] | 1915 | if (FoundUse) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1916 | // Also folded uses, do not issue a load. |
| 1917 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1918 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1919 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1920 | nI.removeRange(index.getDefIndex(), index.getStoreIndex()); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1921 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1922 | } |
| 1923 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1924 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1925 | if (!Folded) { |
| 1926 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1927 | bool isKill = LR->end == index.getStoreIndex(); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 1928 | if (!MI->registerDefIsDead(nI.reg)) |
| 1929 | // No need to spill a dead def. |
| 1930 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1931 | if (isKill) |
| 1932 | AddedKill.insert(&nI); |
| 1933 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1934 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1935 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1936 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1937 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1938 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1939 | int Id = RestoreMBBs.find_first(); |
| 1940 | while (Id != -1) { |
| 1941 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 1942 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1943 | SlotIndex index = restores[i].index; |
| 1944 | if (index == SlotIndex()) |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1945 | continue; |
| 1946 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1947 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1948 | bool isReMat = vrm.isReMaterialized(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1949 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1950 | bool CanFold = false; |
| 1951 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1952 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1953 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1954 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1955 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1956 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1957 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1958 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1959 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1960 | // If this restore were to be folded, it would have been folded |
| 1961 | // already. |
| 1962 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1963 | break; |
| 1964 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1965 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1966 | } |
| 1967 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1968 | |
| 1969 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1970 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1971 | if (CanFold && !Ops.empty()) { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1972 | if (!isReMat) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1973 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 1974 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1975 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 1976 | int LdSlot = 0; |
| 1977 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1978 | // If the rematerializable def is a load, also try to fold it. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1979 | if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1980 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1981 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1982 | if (!Folded) { |
| 1983 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 1984 | if (ImpUse) { |
| 1985 | // Re-matting an instruction with virtual register use. Add the |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1986 | // register as an implicit use on the use MI and mark the register |
| 1987 | // interval as unspillable. |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1988 | LiveInterval &ImpLi = getInterval(ImpUse); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1989 | ImpLi.markNotSpillable(); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1990 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1991 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1992 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1993 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1994 | } |
| 1995 | // If folding is not possible / failed, then tell the spiller to issue a |
| 1996 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1997 | if (Folded) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1998 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1999 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2000 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2001 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2002 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2003 | } |
| 2004 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2005 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 2006 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2007 | std::vector<LiveInterval*> RetNewLIs; |
| 2008 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 2009 | LiveInterval *LI = NewLIs[i]; |
| 2010 | if (!LI->empty()) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2011 | if (!AddedKill.count(LI)) { |
| 2012 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2013 | SlotIndex LastUseIdx = LR->end.getBaseIndex(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2014 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 2015 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2016 | assert(UseIdx != -1); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 2017 | if (!LastUse->isRegTiedToDefOperand(UseIdx)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2018 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2019 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 2020 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2021 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2022 | RetNewLIs.push_back(LI); |
| 2023 | } |
| 2024 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2025 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2026 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 2027 | normalizeSpillWeights(RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2028 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2029 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2030 | |
| 2031 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 2032 | /// any super register that's allocatable. |
| 2033 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 2034 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 2035 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 2036 | return true; |
| 2037 | return false; |
| 2038 | } |
| 2039 | |
| 2040 | /// getRepresentativeReg - Find the largest super register of the specified |
| 2041 | /// physical register. |
| 2042 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 2043 | // Find the largest super-register that is allocatable. |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2044 | unsigned BestReg = Reg; |
| 2045 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 2046 | unsigned SuperReg = *AS; |
| 2047 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 2048 | BestReg = SuperReg; |
| 2049 | break; |
| 2050 | } |
| 2051 | } |
| 2052 | return BestReg; |
| 2053 | } |
| 2054 | |
| 2055 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 2056 | /// specified interval that conflicts with the specified physical register. |
| 2057 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 2058 | unsigned PhysReg) const { |
| 2059 | unsigned NumConflicts = 0; |
| 2060 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 2061 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2062 | E = mri_->reg_end(); I != E; ++I) { |
| 2063 | MachineOperand &O = I.getOperand(); |
| 2064 | MachineInstr *MI = O.getParent(); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 2065 | if (MI->isDebugValue()) |
| 2066 | continue; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2067 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2068 | if (pli.liveAt(Index)) |
| 2069 | ++NumConflicts; |
| 2070 | } |
| 2071 | return NumConflicts; |
| 2072 | } |
| 2073 | |
| 2074 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2075 | /// around all defs and uses of the specified interval. Return true if it |
| 2076 | /// was able to cut its interval. |
| 2077 | bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2078 | unsigned PhysReg, VirtRegMap &vrm) { |
| 2079 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 2080 | |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2081 | DEBUG(dbgs() << "spillPhysRegAroundRegDefsUses " << tri_->getName(PhysReg) |
| 2082 | << " represented by " << tri_->getName(SpillReg) << '\n'); |
| 2083 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2084 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 2085 | // If there are registers which alias PhysReg, but which are not a |
| 2086 | // sub-register of the chosen representative super register. Assert |
| 2087 | // since we can't handle it yet. |
Dan Gohman | 70f2f65 | 2009-04-13 15:22:29 +0000 | [diff] [blame] | 2088 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) || |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2089 | tri_->isSuperRegister(*AS, SpillReg)); |
| 2090 | |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2091 | bool Cut = false; |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2092 | SmallVector<unsigned, 4> PRegs; |
| 2093 | if (hasInterval(SpillReg)) |
| 2094 | PRegs.push_back(SpillReg); |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2095 | for (const unsigned *SR = tri_->getSubRegisters(SpillReg); *SR; ++SR) |
| 2096 | if (hasInterval(*SR)) |
| 2097 | PRegs.push_back(*SR); |
| 2098 | |
| 2099 | DEBUG({ |
| 2100 | dbgs() << "Trying to spill:"; |
| 2101 | for (unsigned i = 0, e = PRegs.size(); i != e; ++i) |
| 2102 | dbgs() << ' ' << tri_->getName(PRegs[i]); |
| 2103 | dbgs() << '\n'; |
| 2104 | }); |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2105 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2106 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 2107 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2108 | E = mri_->reg_end(); I != E; ++I) { |
| 2109 | MachineOperand &O = I.getOperand(); |
| 2110 | MachineInstr *MI = O.getParent(); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 2111 | if (MI->isDebugValue() || SeenMIs.count(MI)) |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2112 | continue; |
| 2113 | SeenMIs.insert(MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2114 | SlotIndex Index = getInstructionIndex(MI); |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2115 | bool LiveReg = false; |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2116 | for (unsigned i = 0, e = PRegs.size(); i != e; ++i) { |
| 2117 | unsigned PReg = PRegs[i]; |
| 2118 | LiveInterval &pli = getInterval(PReg); |
| 2119 | if (!pli.liveAt(Index)) |
| 2120 | continue; |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2121 | LiveReg = true; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2122 | SlotIndex StartIdx = Index.getLoadIndex(); |
| 2123 | SlotIndex EndIdx = Index.getNextIndex().getBaseIndex(); |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2124 | if (!pli.isInOneLiveRange(StartIdx, EndIdx)) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2125 | std::string msg; |
| 2126 | raw_string_ostream Msg(msg); |
| 2127 | Msg << "Ran out of registers during register allocation!"; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 2128 | if (MI->isInlineAsm()) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2129 | Msg << "\nPlease check your inline asm statement for invalid " |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2130 | << "constraints:\n"; |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2131 | MI->print(Msg, tm_); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2132 | } |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2133 | report_fatal_error(Msg.str()); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2134 | } |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2135 | pli.removeRange(StartIdx, EndIdx); |
| 2136 | LiveReg = true; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2137 | } |
Jakob Stoklund Olesen | f4840c0 | 2010-11-16 19:55:14 +0000 | [diff] [blame] | 2138 | if (!LiveReg) |
| 2139 | continue; |
| 2140 | DEBUG(dbgs() << "Emergency spill around " << Index << '\t' << *MI); |
| 2141 | vrm.addEmergencySpill(SpillReg, MI); |
| 2142 | Cut = true; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2143 | } |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2144 | return Cut; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2145 | } |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2146 | |
| 2147 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 2148 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2149 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 2150 | VNInfo* VN = Interval.getNextValue( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2151 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 2152 | startInst, getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2153 | VN->setHasPHIKill(true); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2154 | LiveRange LR( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2155 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 2156 | getMBBEndIdx(startInst->getParent()), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2157 | Interval.addRange(LR); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 2158 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2159 | return LR; |
| 2160 | } |
David Greene | b525766 | 2009-08-03 21:55:09 +0000 | [diff] [blame] | 2161 | |