blob: 9cd9941e56b3c2c7eb9ec28b2a190a0af4bdd748 [file] [log] [blame]
Lang Hames233a60e2009-11-03 23:52:08 +00001//===---------------------- ProcessImplicitDefs.cpp -----------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "processimplicitdefs"
11
12#include "llvm/CodeGen/ProcessImplicitDefs.h"
13
14#include "llvm/ADT/DepthFirstIterator.h"
15#include "llvm/ADT/SmallSet.h"
16#include "llvm/Analysis/AliasAnalysis.h"
17#include "llvm/CodeGen/LiveVariables.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
20#include "llvm/CodeGen/Passes.h"
21#include "llvm/Support/Debug.h"
22#include "llvm/Target/TargetInstrInfo.h"
23#include "llvm/Target/TargetRegisterInfo.h"
24
25
26using namespace llvm;
27
28char ProcessImplicitDefs::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000029INITIALIZE_PASS_BEGIN(ProcessImplicitDefs, "processimpdefs",
Cameron Zwarichdd061b32010-12-29 11:49:10 +000030 "Process Implicit Definitions", false, false)
Owen Anderson2ab36d32010-10-12 19:48:12 +000031INITIALIZE_PASS_DEPENDENCY(LiveVariables)
32INITIALIZE_PASS_END(ProcessImplicitDefs, "processimpdefs",
Cameron Zwarichdd061b32010-12-29 11:49:10 +000033 "Process Implicit Definitions", false, false)
Lang Hames233a60e2009-11-03 23:52:08 +000034
35void ProcessImplicitDefs::getAnalysisUsage(AnalysisUsage &AU) const {
36 AU.setPreservesCFG();
37 AU.addPreserved<AliasAnalysis>();
38 AU.addPreserved<LiveVariables>();
39 AU.addRequired<LiveVariables>();
40 AU.addPreservedID(MachineLoopInfoID);
41 AU.addPreservedID(MachineDominatorsID);
42 AU.addPreservedID(TwoAddressInstructionPassID);
43 AU.addPreservedID(PHIEliminationID);
44 MachineFunctionPass::getAnalysisUsage(AU);
45}
46
Evan Chengdb898092010-07-14 01:22:19 +000047bool
48ProcessImplicitDefs::CanTurnIntoImplicitDef(MachineInstr *MI,
49 unsigned Reg, unsigned OpIdx,
50 const TargetInstrInfo *tii_,
51 SmallSet<unsigned, 8> &ImpDefRegs) {
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +000052 switch(OpIdx) {
Evan Chengdb898092010-07-14 01:22:19 +000053 case 1:
54 return MI->isCopy() && (MI->getOperand(0).getSubReg() == 0 ||
55 ImpDefRegs.count(MI->getOperand(0).getReg()));
56 case 2:
57 return MI->isSubregToReg() && (MI->getOperand(0).getSubReg() == 0 ||
58 ImpDefRegs.count(MI->getOperand(0).getReg()));
59 default: return false;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +000060 }
Lang Hames233a60e2009-11-03 23:52:08 +000061}
62
Evan Chengdb898092010-07-14 01:22:19 +000063static bool isUndefCopy(MachineInstr *MI, unsigned Reg,
64 const TargetInstrInfo *tii_,
65 SmallSet<unsigned, 8> &ImpDefRegs) {
66 if (MI->isCopy()) {
67 MachineOperand &MO0 = MI->getOperand(0);
68 MachineOperand &MO1 = MI->getOperand(1);
69 if (MO1.getReg() != Reg)
70 return false;
71 if (!MO0.getSubReg() || ImpDefRegs.count(MO0.getReg()))
72 return true;
73 return false;
74 }
Evan Chengdb898092010-07-14 01:22:19 +000075 return false;
76}
77
Lang Hames233a60e2009-11-03 23:52:08 +000078/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
79/// there is one implicit_def for each use. Add isUndef marker to
80/// implicit_def defs and their uses.
81bool ProcessImplicitDefs::runOnMachineFunction(MachineFunction &fn) {
82
David Greene7530efb2010-01-05 01:24:28 +000083 DEBUG(dbgs() << "********** PROCESS IMPLICIT DEFS **********\n"
Lang Hames233a60e2009-11-03 23:52:08 +000084 << "********** Function: "
85 << ((Value*)fn.getFunction())->getName() << '\n');
86
87 bool Changed = false;
88
89 const TargetInstrInfo *tii_ = fn.getTarget().getInstrInfo();
90 const TargetRegisterInfo *tri_ = fn.getTarget().getRegisterInfo();
91 MachineRegisterInfo *mri_ = &fn.getRegInfo();
92
93 LiveVariables *lv_ = &getAnalysis<LiveVariables>();
94
95 SmallSet<unsigned, 8> ImpDefRegs;
96 SmallVector<MachineInstr*, 8> ImpDefMIs;
Evan Chenge7c91952009-11-25 21:13:39 +000097 SmallVector<MachineInstr*, 4> RUses;
Lang Hames233a60e2009-11-03 23:52:08 +000098 SmallPtrSet<MachineBasicBlock*,16> Visited;
Evan Cheng285a7d52009-11-16 05:52:06 +000099 SmallPtrSet<MachineInstr*, 8> ModInsts;
Lang Hames233a60e2009-11-03 23:52:08 +0000100
Evan Chenge7c91952009-11-25 21:13:39 +0000101 MachineBasicBlock *Entry = fn.begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000102 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
103 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
104 DFI != E; ++DFI) {
105 MachineBasicBlock *MBB = *DFI;
106 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
107 I != E; ) {
108 MachineInstr *MI = &*I;
109 ++I;
Chris Lattner518bb532010-02-09 19:54:29 +0000110 if (MI->isImplicitDef()) {
Evan Cheng9cc9bfa2010-05-10 21:25:30 +0000111 if (MI->getOperand(0).getSubReg())
112 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000113 unsigned Reg = MI->getOperand(0).getReg();
114 ImpDefRegs.insert(Reg);
115 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
116 for (const unsigned *SS = tri_->getSubRegisters(Reg); *SS; ++SS)
117 ImpDefRegs.insert(*SS);
118 }
119 ImpDefMIs.push_back(MI);
120 continue;
121 }
122
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000123 // Eliminate %reg1032:sub<def> = COPY undef.
124 if (MI->isCopy() && MI->getOperand(0).getSubReg()) {
125 MachineOperand &MO = MI->getOperand(1);
Evan Chengdb898092010-07-14 01:22:19 +0000126 if (MO.isUndef() || ImpDefRegs.count(MO.getReg())) {
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000127 if (MO.isKill()) {
128 LiveVariables::VarInfo& vi = lv_->getVarInfo(MO.getReg());
129 vi.removeKill(MI);
130 }
131 MI->eraseFromParent();
132 Changed = true;
133 continue;
134 }
135 }
136
Lang Hames233a60e2009-11-03 23:52:08 +0000137 bool ChangedToImpDef = false;
138 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
139 MachineOperand& MO = MI->getOperand(i);
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000140 if (!MO.isReg() || (MO.isDef() && !MO.getSubReg()) || MO.isUndef())
Lang Hames233a60e2009-11-03 23:52:08 +0000141 continue;
142 unsigned Reg = MO.getReg();
143 if (!Reg)
144 continue;
145 if (!ImpDefRegs.count(Reg))
146 continue;
147 // Use is a copy, just turn it into an implicit_def.
Evan Chengdb898092010-07-14 01:22:19 +0000148 if (CanTurnIntoImplicitDef(MI, Reg, i, tii_, ImpDefRegs)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000149 bool isKill = MO.isKill();
Chris Lattner518bb532010-02-09 19:54:29 +0000150 MI->setDesc(tii_->get(TargetOpcode::IMPLICIT_DEF));
Lang Hames233a60e2009-11-03 23:52:08 +0000151 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
152 MI->RemoveOperand(j);
153 if (isKill) {
154 ImpDefRegs.erase(Reg);
155 LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
156 vi.removeKill(MI);
157 }
158 ChangedToImpDef = true;
159 Changed = true;
160 break;
161 }
162
163 Changed = true;
164 MO.setIsUndef();
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000165 // This is a partial register redef of an implicit def.
166 // Make sure the whole register is defined by the instruction.
167 if (MO.isDef()) {
168 MI->addRegisterDefined(Reg);
169 continue;
170 }
Lang Hames233a60e2009-11-03 23:52:08 +0000171 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
172 // Make sure other uses of
173 for (unsigned j = i+1; j != e; ++j) {
174 MachineOperand &MOJ = MI->getOperand(j);
175 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
176 MOJ.setIsUndef();
177 }
178 ImpDefRegs.erase(Reg);
179 }
180 }
181
182 if (ChangedToImpDef) {
183 // Backtrack to process this new implicit_def.
184 --I;
185 } else {
186 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
187 MachineOperand& MO = MI->getOperand(i);
188 if (!MO.isReg() || !MO.isDef())
189 continue;
190 ImpDefRegs.erase(MO.getReg());
191 }
192 }
193 }
194
195 // Any outstanding liveout implicit_def's?
196 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
197 MachineInstr *MI = ImpDefMIs[i];
198 unsigned Reg = MI->getOperand(0).getReg();
199 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
200 !ImpDefRegs.count(Reg)) {
201 // Delete all "local" implicit_def's. That include those which define
202 // physical registers since they cannot be liveout.
203 MI->eraseFromParent();
204 Changed = true;
205 continue;
206 }
207
208 // If there are multiple defs of the same register and at least one
209 // is not an implicit_def, do not insert implicit_def's before the
210 // uses.
211 bool Skip = false;
Evan Cheng40ea0e22009-11-26 00:32:36 +0000212 SmallVector<MachineInstr*, 4> DeadImpDefs;
Lang Hames233a60e2009-11-03 23:52:08 +0000213 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
214 DE = mri_->def_end(); DI != DE; ++DI) {
Evan Cheng40ea0e22009-11-26 00:32:36 +0000215 MachineInstr *DeadImpDef = &*DI;
Chris Lattner518bb532010-02-09 19:54:29 +0000216 if (!DeadImpDef->isImplicitDef()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000217 Skip = true;
218 break;
219 }
Evan Cheng40ea0e22009-11-26 00:32:36 +0000220 DeadImpDefs.push_back(DeadImpDef);
Lang Hames233a60e2009-11-03 23:52:08 +0000221 }
222 if (Skip)
223 continue;
224
225 // The only implicit_def which we want to keep are those that are live
226 // out of its block.
Evan Cheng40ea0e22009-11-26 00:32:36 +0000227 for (unsigned j = 0, ee = DeadImpDefs.size(); j != ee; ++j)
228 DeadImpDefs[j]->eraseFromParent();
Lang Hames233a60e2009-11-03 23:52:08 +0000229 Changed = true;
230
Evan Chenge7c91952009-11-25 21:13:39 +0000231 // Process each use instruction once.
Lang Hames233a60e2009-11-03 23:52:08 +0000232 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
Evan Chenge7c91952009-11-25 21:13:39 +0000233 UE = mri_->use_end(); UI != UE; ++UI) {
Jakob Stoklund Olesen8eea48a2010-02-15 22:03:29 +0000234 if (UI.getOperand().isUndef())
Lang Hames233a60e2009-11-03 23:52:08 +0000235 continue;
Jakob Stoklund Olesen8eea48a2010-02-15 22:03:29 +0000236 MachineInstr *RMI = &*UI;
Evan Chenge7c91952009-11-25 21:13:39 +0000237 if (ModInsts.insert(RMI))
238 RUses.push_back(RMI);
239 }
240
241 for (unsigned i = 0, e = RUses.size(); i != e; ++i) {
242 MachineInstr *RMI = RUses[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000243
244 // Turn a copy use into an implicit_def.
Evan Chengdb898092010-07-14 01:22:19 +0000245 if (isUndefCopy(RMI, Reg, tii_, ImpDefRegs)) {
Chris Lattner518bb532010-02-09 19:54:29 +0000246 RMI->setDesc(tii_->get(TargetOpcode::IMPLICIT_DEF));
Evan Chenge7c91952009-11-25 21:13:39 +0000247
248 bool isKill = false;
249 SmallVector<unsigned, 4> Ops;
250 for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
251 MachineOperand &RRMO = RMI->getOperand(j);
252 if (RRMO.isReg() && RRMO.getReg() == Reg) {
253 Ops.push_back(j);
254 if (RRMO.isKill())
255 isKill = true;
256 }
257 }
258 // Leave the other operands along.
259 for (unsigned j = 0, ee = Ops.size(); j != ee; ++j) {
260 unsigned OpIdx = Ops[j];
261 RMI->RemoveOperand(OpIdx-j);
262 }
263
264 // Update LiveVariables varinfo if the instruction is a kill.
265 if (isKill) {
Lang Hames79ac32d2009-11-16 02:07:31 +0000266 LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
267 vi.removeKill(RMI);
268 }
Lang Hames233a60e2009-11-03 23:52:08 +0000269 continue;
270 }
271
Evan Chenge7c91952009-11-25 21:13:39 +0000272 // Replace Reg with a new vreg that's marked implicit.
Lang Hames233a60e2009-11-03 23:52:08 +0000273 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
274 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Chenge7c91952009-11-25 21:13:39 +0000275 bool isKill = true;
276 for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
277 MachineOperand &RRMO = RMI->getOperand(j);
278 if (RRMO.isReg() && RRMO.getReg() == Reg) {
279 RRMO.setReg(NewVReg);
280 RRMO.setIsUndef();
281 if (isKill) {
282 // Only the first operand of NewVReg is marked kill.
283 RRMO.setIsKill();
284 isKill = false;
285 }
286 }
287 }
Lang Hames233a60e2009-11-03 23:52:08 +0000288 }
Evan Chenge7c91952009-11-25 21:13:39 +0000289 RUses.clear();
Jakob Stoklund Olesene4d2d962010-02-04 18:46:28 +0000290 ModInsts.clear();
Lang Hames233a60e2009-11-03 23:52:08 +0000291 }
Lang Hames233a60e2009-11-03 23:52:08 +0000292 ImpDefRegs.clear();
293 ImpDefMIs.clear();
294 }
295
296 return Changed;
297}
298