blob: c5556ed9f259fa787b98d8ba0d33df8d582237f5 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaRegisterInfo.h"
16#include "llvm/Constants.h" // FIXME: REMOVE
17#include "llvm/Function.h"
Andrew Lenharthb69f3422005-06-22 17:19:45 +000018#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
Andrew Lenharth032f2352005-02-22 21:59:48 +000030#include "llvm/Support/Debug.h"
Andrew Lenharth95762122005-03-31 21:24:06 +000031#include "llvm/Support/CommandLine.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000032#include <set>
Andrew Lenharth684f2292005-01-30 00:35:27 +000033#include <algorithm>
Andrew Lenharth304d0f32005-01-22 23:41:55 +000034using namespace llvm;
35
Andrew Lenharth95762122005-03-31 21:24:06 +000036namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000037 cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000038 cl::desc("Use the FP div instruction for integer div when possible"),
Andrew Lenharth95762122005-03-31 21:24:06 +000039 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000040 cl::opt<bool> EnableAlphaFTOI("enable-alpha-FTOI",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000041 cl::desc("Enable use of ftoi* and itof* instructions (ev6 and higher)"),
Andrew Lenharth95762122005-03-31 21:24:06 +000042 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000043 cl::opt<bool> EnableAlphaCT("enable-alpha-CT",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000044 cl::desc("Enable use of the ctpop, ctlz, and cttz instructions"),
Andrew Lenharth59009192005-05-04 19:12:09 +000045 cl::Hidden);
Misha Brukman4633f1c2005-04-21 23:13:11 +000046 cl::opt<bool> EnableAlphaCount("enable-alpha-count",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000047 cl::desc("Print estimates on live ins and outs"),
48 cl::Hidden);
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +000049 cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000050 cl::desc("Emit symbols to correlate Mem ops to LLVM Values"),
51 cl::Hidden);
Andrew Lenharth95762122005-03-31 21:24:06 +000052}
53
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +000054namespace {
55 // Alpha Specific DAG Nodes
56 namespace AlphaISD {
57 enum NodeType {
58 // Start the numbering where the builtin ops leave off.
59 FIRST_NUMBER = ISD::BUILTIN_OP_END,
60
61 //Convert an int bit pattern in an FP reg to a Double or Float
62 //Has a dest type and a source
63 CVTQ,
64 //Move an Ireg to a FPreg
65 ITOF,
66 //Move a FPreg to an Ireg
67 FTOI,
68 };
69 }
70}
71
Andrew Lenharth304d0f32005-01-22 23:41:55 +000072//===----------------------------------------------------------------------===//
73// AlphaTargetLowering - Alpha Implementation of the TargetLowering interface
74namespace {
75 class AlphaTargetLowering : public TargetLowering {
Andrew Lenharth558bc882005-06-18 18:34:52 +000076 int VarArgsOffset; // What is the offset to the first vaarg
77 int VarArgsBase; // What is the base FrameIndex
Andrew Lenharth304d0f32005-01-22 23:41:55 +000078 unsigned GP; //GOT vreg
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +000079 unsigned RA; //Return Address
Andrew Lenharth304d0f32005-01-22 23:41:55 +000080 public:
81 AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
82 // Set up the TargetLowering object.
Andrew Lenharth3d65d312005-01-27 03:49:45 +000083 //I am having problems with shr n ubyte 1
Andrew Lenharth879ef222005-02-02 17:00:21 +000084 setShiftAmountType(MVT::i64);
85 setSetCCResultType(MVT::i64);
Andrew Lenharthd3355e22005-04-07 20:11:32 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Misha Brukman4633f1c2005-04-21 23:13:11 +000087
Andrew Lenharth304d0f32005-01-22 23:41:55 +000088 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
89 addRegisterClass(MVT::f64, Alpha::FPRCRegisterClass);
Andrew Lenharth3d65d312005-01-27 03:49:45 +000090 addRegisterClass(MVT::f32, Alpha::FPRCRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000091
Chris Lattnerda4d4692005-04-09 03:22:37 +000092 setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand);
Andrew Lenharth2f8fb772005-01-25 00:35:34 +000093
Andrew Lenharthec151362005-06-26 22:23:06 +000094 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000095 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
Andrew Lenharth6968bff2005-06-27 23:24:11 +000096
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000097 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Expand);
98 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Andrew Lenharth304d0f32005-01-22 23:41:55 +000099
Andrew Lenharthec151362005-06-26 22:23:06 +0000100 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
101 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
102 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
103
104 setOperationAction(ISD::SREM, MVT::f32, Expand);
105 setOperationAction(ISD::SREM, MVT::f64, Expand);
106
107 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000108
Andrew Lenharth59009192005-05-04 19:12:09 +0000109 if (!EnableAlphaCT) {
110 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
111 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Andrew Lenharthb5884d32005-05-04 19:25:37 +0000112 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharth59009192005-05-04 19:12:09 +0000113 }
Andrew Lenharth691ef2b2005-05-03 17:19:30 +0000114
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000115 //If this didn't legalize into a div....
116 // setOperationAction(ISD::SREM , MVT::i64, Expand);
117 // setOperationAction(ISD::UREM , MVT::i64, Expand);
118
119 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
120 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
121 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
Andrew Lenharth9818c052005-02-05 13:19:12 +0000122
Chris Lattner17234b72005-04-30 04:26:06 +0000123 // We don't support sin/cos/sqrt
124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
127 setOperationAction(ISD::FSIN , MVT::f32, Expand);
128 setOperationAction(ISD::FCOS , MVT::f32, Expand);
129 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
130
Andrew Lenharth33819132005-03-04 20:09:23 +0000131 //Doesn't work yet
Chris Lattner17234b72005-04-30 04:26:06 +0000132 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Andrew Lenharth572af902005-02-14 05:41:43 +0000133
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000134 //Try a couple things with a custom expander
135 //setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
136
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000137 computeRegisterProperties();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000138
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000141 }
142
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000143 /// LowerOperation - Provide custom lowering hooks for some operations.
144 ///
145 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
146
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000147 /// LowerArguments - This hook must be implemented to indicate how we should
148 /// lower the arguments for the specified function, into the specified DAG.
149 virtual std::vector<SDOperand>
150 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000151
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000152 /// LowerCallTo - This hook lowers an abstract call to a function into an
153 /// actual call.
154 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000155 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000156 bool isTailCall, SDOperand Callee, ArgListTy &Args,
157 SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000158
Chris Lattnere0fe2252005-07-05 19:58:54 +0000159 virtual SDOperand LowerVAStart(SDOperand Chain, SDOperand VAListP,
160 Value *VAListV, SelectionDAG &DAG);
161 virtual SDOperand LowerVACopy(SDOperand Chain, SDOperand SrcP, Value *SrcV,
162 SDOperand DestP, Value *DestV,
163 SelectionDAG &DAG);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000164 virtual std::pair<SDOperand,SDOperand>
Chris Lattnere0fe2252005-07-05 19:58:54 +0000165 LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
166 const Type *ArgTy, SelectionDAG &DAG);
167
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000168 void restoreGP(MachineBasicBlock* BB)
169 {
170 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
171 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000172 void restoreRA(MachineBasicBlock* BB)
173 {
174 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
175 }
Andrew Lenharth3b918072005-06-27 15:36:48 +0000176 unsigned getRA()
177 {
178 return RA;
179 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000180
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000181 };
182}
183
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000184/// LowerOperation - Provide custom lowering hooks for some operations.
185///
186SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
187 MachineFunction &MF = DAG.getMachineFunction();
188 switch (Op.getOpcode()) {
189 default: assert(0 && "Should not custom lower this!");
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000190#if 0
191 case ISD::SINT_TO_FP:
192 {
193 assert (Op.getOperand(0).getValueType() == MVT::i64
194 && "only quads can be loaded from");
195 SDOperand SRC;
196 if (EnableAlphaFTOI)
197 {
198 std::vector<MVT::ValueType> RTs;
199 RTs.push_back(Op.getValueType());
200 std::vector<SDOperand> Ops;
201 Ops.push_back(Op.getOperand(0));
202 SRC = DAG.getNode(AlphaISD::ITOF, RTs, Ops);
203 } else {
204 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
205 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000206 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other,
207 DAG.getEntryNode(), Op.getOperand(0),
208 StackSlot, DAG.getSrcValue(NULL));
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000209 SRC = DAG.getLoad(Op.getValueType(), Store.getValue(0), StackSlot,
210 DAG.getSrcValue(NULL));
211 }
212 std::vector<MVT::ValueType> RTs;
213 RTs.push_back(Op.getValueType());
214 std::vector<SDOperand> Ops;
215 Ops.push_back(SRC);
216 return DAG.getNode(AlphaISD::CVTQ, RTs, Ops);
217 }
218#endif
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000219 }
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000220 return SDOperand();
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000221}
222
223
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000224/// AddLiveIn - This helper function adds the specified physical register to the
225/// MachineFunction as a live in value. It also creates a corresponding virtual
226/// register for it.
227static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
228 TargetRegisterClass *RC) {
229 assert(RC->contains(PReg) && "Not the correct regclass!");
230 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
231 MF.addLiveIn(PReg, VReg);
232 return VReg;
233}
234
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000235//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
236
237//For now, just use variable size stack frame format
238
239//In a standard call, the first six items are passed in registers $16
240//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
241//of argument-to-register correspondence.) The remaining items are
242//collected in a memory argument list that is a naturally aligned
243//array of quadwords. In a standard call, this list, if present, must
244//be passed at 0(SP).
Misha Brukman7847fca2005-04-22 17:54:37 +0000245//7 ... n 0(SP) ... (n-7)*8(SP)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000246
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000247// //#define FP $15
248// //#define RA $26
249// //#define PV $27
250// //#define GP $29
251// //#define SP $30
Misha Brukman4633f1c2005-04-21 23:13:11 +0000252
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000253std::vector<SDOperand>
Misha Brukman4633f1c2005-04-21 23:13:11 +0000254AlphaTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000255{
256 std::vector<SDOperand> ArgValues;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000257
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000258 MachineFunction &MF = DAG.getMachineFunction();
Andrew Lenharth05380342005-02-07 05:07:00 +0000259 MachineFrameInfo*MFI = MF.getFrameInfo();
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000260
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000261 MachineBasicBlock& BB = MF.front();
262
Misha Brukman4633f1c2005-04-21 23:13:11 +0000263 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000264 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000265 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000266 Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000267 int count = 0;
Andrew Lenharth2c9e38c2005-02-06 21:07:31 +0000268
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000269 GP = AddLiveIn(MF, Alpha::R29, getRegClassFor(MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000270 RA = AddLiveIn(MF, Alpha::R26, getRegClassFor(MVT::i64));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000271
Chris Lattnere4d5c442005-03-15 04:54:21 +0000272 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000273 {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000274 SDOperand argt;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000275 if (count < 6) {
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000276 unsigned Vreg;
277 MVT::ValueType VT = getValueType(I->getType());
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000278 switch (VT) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000279 default:
280 std::cerr << "Unknown Type " << VT << "\n";
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000281 abort();
282 case MVT::f64:
283 case MVT::f32:
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000284 args_float[count] = AddLiveIn(MF,args_float[count], getRegClassFor(VT));
285 argt = DAG.getCopyFromReg(args_float[count], VT, DAG.getRoot());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000286 break;
287 case MVT::i1:
288 case MVT::i8:
289 case MVT::i16:
290 case MVT::i32:
291 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000292 args_int[count] = AddLiveIn(MF, args_int[count],
293 getRegClassFor(MVT::i64));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000294 argt = DAG.getCopyFromReg(args_int[count], VT, DAG.getRoot());
Andrew Lenharth14f30c92005-05-31 18:37:16 +0000295 if (VT != MVT::i64)
296 argt = DAG.getNode(ISD::TRUNCATE, VT, argt);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000297 break;
Andrew Lenharth40831c52005-01-28 06:57:18 +0000298 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000299 DAG.setRoot(argt.getValue(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000300 } else { //more args
301 // Create the frame index object for this incoming parameter...
302 int FI = MFI->CreateFixedObject(8, 8 * (count - 6));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000303
304 // Create the SelectionDAG nodes corresponding to a load
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000305 //from this parameter
306 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000307 argt = DAG.getLoad(getValueType(I->getType()),
308 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000309 }
Andrew Lenharth032f2352005-02-22 21:59:48 +0000310 ++count;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000311 ArgValues.push_back(argt);
312 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000313
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000314 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000315 if (F.isVarArg()) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000316 VarArgsOffset = count * 8;
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000317 std::vector<SDOperand> LS;
318 for (int i = 0; i < 6; ++i) {
319 if (args_int[i] < 1024)
320 args_int[i] = AddLiveIn(MF,args_int[i], getRegClassFor(MVT::i64));
321 SDOperand argt = DAG.getCopyFromReg(args_int[i], MVT::i64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000322 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
Andrew Lenharth558bc882005-06-18 18:34:52 +0000323 if (i == 0) VarArgsBase = FI;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000324 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000325 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
326 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000327
328 if (args_float[i] < 1024)
329 args_float[i] = AddLiveIn(MF,args_float[i], getRegClassFor(MVT::f64));
330 argt = DAG.getCopyFromReg(args_float[i], MVT::f64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000331 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
332 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000333 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
334 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000335 }
336
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000337 //Set up a token factor with all the stack traffic
338 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, LS));
339 }
Andrew Lenharthe1c5a002005-04-12 17:35:16 +0000340
341 // Finally, inform the code generator which regs we return values in.
342 switch (getValueType(F.getReturnType())) {
343 default: assert(0 && "Unknown type!");
344 case MVT::isVoid: break;
345 case MVT::i1:
346 case MVT::i8:
347 case MVT::i16:
348 case MVT::i32:
349 case MVT::i64:
350 MF.addLiveOut(Alpha::R0);
351 break;
352 case MVT::f32:
353 case MVT::f64:
354 MF.addLiveOut(Alpha::F0);
355 break;
356 }
357
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000358 //return the arguments
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000359 return ArgValues;
360}
361
362std::pair<SDOperand, SDOperand>
363AlphaTargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000364 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000365 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000366 SDOperand Callee, ArgListTy &Args,
367 SelectionDAG &DAG) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000368 int NumBytes = 0;
Andrew Lenharth684f2292005-01-30 00:35:27 +0000369 if (Args.size() > 6)
370 NumBytes = (Args.size() - 6) * 8;
371
Chris Lattner16cd04d2005-05-12 23:24:06 +0000372 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000373 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000374 std::vector<SDOperand> args_to_use;
375 for (unsigned i = 0, e = Args.size(); i != e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000376 {
377 switch (getValueType(Args[i].second)) {
378 default: assert(0 && "Unexpected ValueType for argument!");
379 case MVT::i1:
380 case MVT::i8:
381 case MVT::i16:
382 case MVT::i32:
383 // Promote the integer to 64 bits. If the input type is signed use a
384 // sign extend, otherwise use a zero extend.
385 if (Args[i].second->isSigned())
386 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
387 else
388 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
389 break;
390 case MVT::i64:
391 case MVT::f64:
392 case MVT::f32:
393 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000394 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000395 args_to_use.push_back(Args[i].first);
396 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000397
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000398 std::vector<MVT::ValueType> RetVals;
399 MVT::ValueType RetTyVT = getValueType(RetTy);
400 if (RetTyVT != MVT::isVoid)
401 RetVals.push_back(RetTyVT);
402 RetVals.push_back(MVT::Other);
403
Misha Brukman4633f1c2005-04-21 23:13:11 +0000404 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000405 Chain, Callee, args_to_use), 0);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000406 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000407 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000408 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000409 return std::make_pair(TheCall, Chain);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000410}
411
Chris Lattnere0fe2252005-07-05 19:58:54 +0000412SDOperand AlphaTargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
413 Value *VAListV, SelectionDAG &DAG) {
414 // vastart stores the address of the VarArgsBase and VarArgsOffset
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000415 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000416 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
417 DAG.getSrcValue(VAListV));
418 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000419 DAG.getConstant(8, MVT::i64));
Chris Lattnere0fe2252005-07-05 19:58:54 +0000420 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
421 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
422 DAG.getSrcValue(VAListV, 8), MVT::i32);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000423}
424
425std::pair<SDOperand,SDOperand> AlphaTargetLowering::
Chris Lattnere0fe2252005-07-05 19:58:54 +0000426LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
427 const Type *ArgTy, SelectionDAG &DAG) {
428 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP,
429 DAG.getSrcValue(VAListV));
430 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Andrew Lenharth558bc882005-06-18 18:34:52 +0000431 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000432 SDOperand Offset = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Chris Lattnere0fe2252005-07-05 19:58:54 +0000433 Tmp, DAG.getSrcValue(VAListV, 8), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000434 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000435 if (ArgTy->isFloatingPoint())
436 {
437 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
438 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
Chris Lattnere0fe2252005-07-05 19:58:54 +0000439 DAG.getConstant(8*6, MVT::i64));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000440 SDOperand CC = DAG.getSetCC(ISD::SETLT, MVT::i64,
441 Offset, DAG.getConstant(8*6, MVT::i64));
442 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
443 }
444
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000445 SDOperand Result;
446 if (ArgTy == Type::IntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000447 Result = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000448 DAG.getSrcValue(NULL), MVT::i32);
449 else if (ArgTy == Type::UIntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000450 Result = DAG.getNode(ISD::ZEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000451 DAG.getSrcValue(NULL), MVT::i32);
452 else
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000453 Result = DAG.getLoad(getValueType(ArgTy), Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000454 DAG.getSrcValue(NULL));
455
Andrew Lenharth558bc882005-06-18 18:34:52 +0000456 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
457 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000458 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
459 Result.getValue(1), NewOffset,
Chris Lattnere0fe2252005-07-05 19:58:54 +0000460 Tmp, DAG.getSrcValue(VAListV, 8), MVT::i32);
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000461 Result = DAG.getNode(ISD::TRUNCATE, getValueType(ArgTy), Result);
462
Andrew Lenharth558bc882005-06-18 18:34:52 +0000463 return std::make_pair(Result, Update);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000464}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000465
Chris Lattnere0fe2252005-07-05 19:58:54 +0000466
467SDOperand AlphaTargetLowering::
468LowerVACopy(SDOperand Chain, SDOperand SrcP, Value *SrcV, SDOperand DestP,
469 Value *DestV, SelectionDAG &DAG) {
470 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
471 DAG.getSrcValue(SrcV));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000472 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
Chris Lattnere0fe2252005-07-05 19:58:54 +0000473 Val, DestP, DAG.getSrcValue(DestV));
474 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000475 DAG.getConstant(8, MVT::i64));
Chris Lattnere0fe2252005-07-05 19:58:54 +0000476 Val = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Result, NP,
477 DAG.getSrcValue(SrcV, 8), MVT::i32);
478 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000479 DAG.getConstant(8, MVT::i64));
Chris Lattnere0fe2252005-07-05 19:58:54 +0000480 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
481 Val, NPD, DAG.getSrcValue(DestV, 8), MVT::i32);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000482}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000483
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000484namespace {
485
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000486//===--------------------------------------------------------------------===//
487/// ISel - Alpha specific code to select Alpha machine instructions for
488/// SelectionDAG operations.
489//===--------------------------------------------------------------------===//
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000490class AlphaISel : public SelectionDAGISel {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000491
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000492 /// AlphaLowering - This object fully describes how to lower LLVM code to an
493 /// Alpha-specific SelectionDAG.
494 AlphaTargetLowering AlphaLowering;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000495
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000496 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
497 // for sdiv and udiv until it is put into the future
498 // dag combiner.
499
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000500 /// ExprMap - As shared expressions are codegen'd, we keep track of which
501 /// vreg the value is produced in, so we only emit one copy of each compiled
502 /// tree.
503 static const unsigned notIn = (unsigned)(-1);
504 std::map<SDOperand, unsigned> ExprMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000505
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000506 //CCInvMap sometimes (SetNE) we have the inverse CC code for free
507 std::map<SDOperand, unsigned> CCInvMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000508
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000509 int count_ins;
510 int count_outs;
511 bool has_sym;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000512 int max_depth;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000513
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000514public:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000515 AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering),
516 AlphaLowering(TM)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000517 {}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000518
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000519 /// InstructionSelectBasicBlock - This callback is invoked by
520 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
521 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
Andrew Lenharth032f2352005-02-22 21:59:48 +0000522 DEBUG(BB->dump());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000523 count_ins = 0;
524 count_outs = 0;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000525 max_depth = 0;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000526 has_sym = false;
527
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000528 // Codegen the basic block.
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000529 ISelDAG = &DAG;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000530 max_depth = DAG.getRoot().getNodeDepth();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000531 Select(DAG.getRoot());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000532
533 if(has_sym)
534 ++count_ins;
535 if(EnableAlphaCount)
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000536 std::cerr << "COUNT: "
537 << BB->getParent()->getFunction ()->getName() << " "
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000538 << BB->getNumber() << " "
539 << max_depth << " "
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000540 << count_ins << " "
541 << count_outs << "\n";
Misha Brukman4633f1c2005-04-21 23:13:11 +0000542
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000543 // Clear state used for selection.
544 ExprMap.clear();
545 CCInvMap.clear();
546 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000547
548 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000549
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000550 unsigned SelectExpr(SDOperand N);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000551 void Select(SDOperand N);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000552
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000553 void SelectAddr(SDOperand N, unsigned& Reg, long& offset);
554 void SelectBranchCC(SDOperand N);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000555 void MoveFP2Int(unsigned src, unsigned dst, bool isDouble);
556 void MoveInt2FP(unsigned src, unsigned dst, bool isDouble);
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000557 //returns whether the sense of the comparison was inverted
558 bool SelectFPSetCC(SDOperand N, unsigned dst);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000559
560 // dag -> dag expanders for integer divide by constant
561 SDOperand BuildSDIVSequence(SDOperand N);
562 SDOperand BuildUDIVSequence(SDOperand N);
563
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000564};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000565}
566
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000567void AlphaISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000568 // If this function has live-in values, emit the copies from pregs to vregs at
569 // the top of the function, before anything else.
570 MachineBasicBlock *BB = MF.begin();
571 if (MF.livein_begin() != MF.livein_end()) {
572 SSARegMap *RegMap = MF.getSSARegMap();
573 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
574 E = MF.livein_end(); LI != E; ++LI) {
575 const TargetRegisterClass *RC = RegMap->getRegClass(LI->second);
576 if (RC == Alpha::GPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000577 BuildMI(BB, Alpha::BIS, 2, LI->second).addReg(LI->first)
578 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000579 } else if (RC == Alpha::FPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000580 BuildMI(BB, Alpha::CPYS, 2, LI->second).addReg(LI->first)
581 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000582 } else {
583 assert(0 && "Unknown regclass!");
584 }
585 }
586 }
587}
588
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000589static void getValueInfo(const Value* v, int& type, int& fun, int& offset)
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000590{
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000591 if (v == NULL) {
592 type = 0;
593 fun = 0;
594 offset = 0;
595 } else if (const GlobalValue* GV = dyn_cast<GlobalValue>(v)) {
596 type = 1;
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000597 fun = 0;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000598 const Module* M = GV->getParent();
599 int i = 0;
600 for(Module::const_global_iterator ii = M->global_begin(); &*ii != GV; ++ii)
601 ++i;
602 offset = i;
603 } else if (const Argument* Arg = dyn_cast<Argument>(v)) {
604 type = 2;
605 const Function* F = Arg->getParent();
606 const Module* M = F->getParent();
607 int i = 0;
608 for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii)
609 ++i;
610 fun = i;
611 i = 0;
612 for(Function::const_arg_iterator ii = F->arg_begin(); &*ii != Arg; ++ii)
613 ++i;
614 offset = i;
615 } else if (const Instruction* I = dyn_cast<Instruction>(v)) {
616 type = 3;
617 const BasicBlock* bb = I->getParent();
618 const Function* F = bb->getParent();
619 const Module* M = F->getParent();
620 int i = 0;
621 for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii)
622 ++i;
623 fun = i;
624 i = 0;
625 for(Function::const_iterator ii = F->begin(); &*ii != bb; ++ii)
626 i += ii->size();
627 for(BasicBlock::const_iterator ii = bb->begin(); &*ii != I; ++ii)
628 ++i;
629 offset = i;
630 }
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000631 //type = 4: register spilling
632 //type = 5: global address loading or constant loading
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000633}
634
635static int getUID()
636{
637 static int id = 0;
638 return ++id;
639}
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000640
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000641//Factorize a number using the list of constants
642static bool factorize(int v[], int res[], int size, uint64_t c)
643{
644 bool cont = true;
645 while (c != 1 && cont)
646 {
647 cont = false;
648 for(int i = 0; i < size; ++i)
649 {
650 if (c % v[i] == 0)
651 {
652 c /= v[i];
653 ++res[i];
654 cont=true;
655 }
656 }
657 }
658 return c == 1;
659}
660
661
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000662//Shamelessly adapted from PPC32
Misha Brukman4633f1c2005-04-21 23:13:11 +0000663// Structure used to return the necessary information to codegen an SDIV as
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000664// a multiply.
665struct ms {
666 int64_t m; // magic number
667 int64_t s; // shift amount
668};
669
670struct mu {
671 uint64_t m; // magic number
672 int64_t a; // add indicator
673 int64_t s; // shift amount
674};
675
676/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukman4633f1c2005-04-21 23:13:11 +0000677/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000678/// or -1.
679static struct ms magic(int64_t d) {
680 int64_t p;
681 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
682 const uint64_t two63 = 9223372036854775808ULL; // 2^63
683 struct ms mag;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000684
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000685 ad = abs(d);
686 t = two63 + ((uint64_t)d >> 63);
687 anc = t - 1 - t%ad; // absolute value of nc
Andrew Lenharth320174f2005-04-07 17:19:16 +0000688 p = 63; // initialize p
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000689 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
690 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
691 q2 = two63/ad; // initialize q2 = 2p/abs(d)
692 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
693 do {
694 p = p + 1;
695 q1 = 2*q1; // update q1 = 2p/abs(nc)
696 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
697 if (r1 >= anc) { // must be unsigned comparison
698 q1 = q1 + 1;
699 r1 = r1 - anc;
700 }
701 q2 = 2*q2; // update q2 = 2p/abs(d)
702 r2 = 2*r2; // update r2 = rem(2p/abs(d))
703 if (r2 >= ad) { // must be unsigned comparison
704 q2 = q2 + 1;
705 r2 = r2 - ad;
706 }
707 delta = ad - r2;
708 } while (q1 < delta || (q1 == delta && r1 == 0));
709
710 mag.m = q2 + 1;
711 if (d < 0) mag.m = -mag.m; // resulting magic number
712 mag.s = p - 64; // resulting shift
713 return mag;
714}
715
716/// magicu - calculate the magic numbers required to codegen an integer udiv as
717/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
718static struct mu magicu(uint64_t d)
719{
720 int64_t p;
721 uint64_t nc, delta, q1, r1, q2, r2;
722 struct mu magu;
723 magu.a = 0; // initialize "add" indicator
724 nc = - 1 - (-d)%d;
Andrew Lenharth320174f2005-04-07 17:19:16 +0000725 p = 63; // initialize p
726 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
727 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
728 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
729 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000730 do {
731 p = p + 1;
732 if (r1 >= nc - r1 ) {
733 q1 = 2*q1 + 1; // update q1
734 r1 = 2*r1 - nc; // update r1
735 }
736 else {
737 q1 = 2*q1; // update q1
738 r1 = 2*r1; // update r1
739 }
740 if (r2 + 1 >= d - r2) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000741 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000742 q2 = 2*q2 + 1; // update q2
743 r2 = 2*r2 + 1 - d; // update r2
744 }
745 else {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000746 if (q2 >= 0x8000000000000000ull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000747 q2 = 2*q2; // update q2
748 r2 = 2*r2 + 1; // update r2
749 }
750 delta = d - 1 - r2;
751 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
752 magu.m = q2 + 1; // resulting magic number
Andrew Lenharth320174f2005-04-07 17:19:16 +0000753 magu.s = p - 64; // resulting shift
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000754 return magu;
755}
756
757/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
758/// return a DAG expression to select that will generate the same value by
759/// multiplying by a magic number. See:
760/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000761SDOperand AlphaISel::BuildSDIVSequence(SDOperand N) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000762 int64_t d = (int64_t)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000763 ms magics = magic(d);
764 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000765 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000766 ISelDAG->getConstant(magics.m, MVT::i64));
767 // If d > 0 and m < 0, add the numerator
768 if (d > 0 && magics.m < 0)
769 Q = ISelDAG->getNode(ISD::ADD, MVT::i64, Q, N.getOperand(0));
770 // If d < 0 and m > 0, subtract the numerator.
771 if (d < 0 && magics.m > 0)
772 Q = ISelDAG->getNode(ISD::SUB, MVT::i64, Q, N.getOperand(0));
773 // Shift right algebraic if shift value is nonzero
774 if (magics.s > 0)
Misha Brukman4633f1c2005-04-21 23:13:11 +0000775 Q = ISelDAG->getNode(ISD::SRA, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000776 ISelDAG->getConstant(magics.s, MVT::i64));
777 // Extract the sign bit and add it to the quotient
Misha Brukman4633f1c2005-04-21 23:13:11 +0000778 SDOperand T =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000779 ISelDAG->getNode(ISD::SRL, MVT::i64, Q, ISelDAG->getConstant(63, MVT::i64));
780 return ISelDAG->getNode(ISD::ADD, MVT::i64, Q, T);
781}
782
783/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
784/// return a DAG expression to select that will generate the same value by
785/// multiplying by a magic number. See:
786/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000787SDOperand AlphaISel::BuildUDIVSequence(SDOperand N) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000788 unsigned d =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000789 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
790 mu magics = magicu(d);
791 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000792 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000793 ISelDAG->getConstant(magics.m, MVT::i64));
794 if (magics.a == 0) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000795 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000796 ISelDAG->getConstant(magics.s, MVT::i64));
797 } else {
798 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i64, N.getOperand(0), Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000799 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000800 ISelDAG->getConstant(1, MVT::i64));
801 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i64, NPQ, Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000802 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000803 ISelDAG->getConstant(magics.s-1, MVT::i64));
804 }
805 return Q;
806}
807
Andrew Lenhartha565c272005-04-06 22:03:13 +0000808//From PPC32
809/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
810/// returns zero when the input is not exactly a power of two.
811static unsigned ExactLog2(uint64_t Val) {
812 if (Val == 0 || (Val & (Val-1))) return 0;
813 unsigned Count = 0;
814 while (Val != 1) {
815 Val >>= 1;
816 ++Count;
817 }
818 return Count;
819}
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000820
821
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000822//These describe LDAx
Andrew Lenharthc0513832005-03-29 19:24:04 +0000823static const int IMM_LOW = -32768;
824static const int IMM_HIGH = 32767;
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000825static const int IMM_MULT = 65536;
826
827static long getUpper16(long l)
828{
829 long y = l / IMM_MULT;
830 if (l % IMM_MULT > IMM_HIGH)
831 ++y;
832 return y;
833}
834
835static long getLower16(long l)
836{
837 long h = getUpper16(l);
838 return l - h * IMM_MULT;
839}
840
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000841static unsigned GetRelVersion(unsigned opcode)
842{
843 switch (opcode) {
844 default: assert(0 && "unknown load or store"); return 0;
845 case Alpha::LDQ: return Alpha::LDQr;
846 case Alpha::LDS: return Alpha::LDSr;
847 case Alpha::LDT: return Alpha::LDTr;
848 case Alpha::LDL: return Alpha::LDLr;
849 case Alpha::LDBU: return Alpha::LDBUr;
850 case Alpha::LDWU: return Alpha::LDWUr;
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000851 case Alpha::STB: return Alpha::STBr;
852 case Alpha::STW: return Alpha::STWr;
853 case Alpha::STL: return Alpha::STLr;
854 case Alpha::STQ: return Alpha::STQr;
855 case Alpha::STS: return Alpha::STSr;
856 case Alpha::STT: return Alpha::STTr;
857
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000858 }
859}
Andrew Lenharth65838902005-02-06 16:22:15 +0000860
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000861void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000862{
863 unsigned Opc;
864 if (EnableAlphaFTOI) {
865 Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS;
866 BuildMI(BB, Opc, 1, dst).addReg(src);
867 } else {
868 //The hard way:
869 // Spill the integer to memory and reload it from there.
870 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
871 MachineFunction *F = BB->getParent();
872 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
873
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000874 if (EnableAlphaLSMark)
875 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
876 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000877 Opc = isDouble ? Alpha::STT : Alpha::STS;
878 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000879
880 if (EnableAlphaLSMark)
881 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
882 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000883 Opc = isDouble ? Alpha::LDQ : Alpha::LDL;
884 BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
885 }
886}
887
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000888void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000889{
890 unsigned Opc;
891 if (EnableAlphaFTOI) {
892 Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS;
893 BuildMI(BB, Opc, 1, dst).addReg(src);
894 } else {
895 //The hard way:
896 // Spill the integer to memory and reload it from there.
897 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
898 MachineFunction *F = BB->getParent();
899 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
900
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000901 if (EnableAlphaLSMark)
902 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
903 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000904 Opc = isDouble ? Alpha::STQ : Alpha::STL;
905 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000906
907 if (EnableAlphaLSMark)
908 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
909 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000910 Opc = isDouble ? Alpha::LDT : Alpha::LDS;
911 BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
912 }
913}
914
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000915bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst)
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000916{
917 SDNode *Node = N.Val;
918 unsigned Opc, Tmp1, Tmp2, Tmp3;
919 SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node);
920
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000921 bool rev = false;
922 bool inv = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000923
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000924 switch (SetCC->getCondition()) {
925 default: Node->dump(); assert(0 && "Unknown FP comparison!");
926 case ISD::SETEQ: Opc = Alpha::CMPTEQ; break;
927 case ISD::SETLT: Opc = Alpha::CMPTLT; break;
928 case ISD::SETLE: Opc = Alpha::CMPTLE; break;
929 case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break;
930 case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break;
931 case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break;
932 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000933
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000934 ConstantFPSDNode *CN;
935 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
936 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
937 Tmp1 = Alpha::F31;
938 else
939 Tmp1 = SelectExpr(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000940
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000941 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
942 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
943 Tmp2 = Alpha::F31;
944 else
Chris Lattner9c9183a2005-04-30 04:44:07 +0000945 Tmp2 = SelectExpr(N.getOperand(1));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000946
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000947 //Can only compare doubles, and dag won't promote for me
948 if (SetCC->getOperand(0).getValueType() == MVT::f32)
949 {
950 //assert(0 && "Setcc On float?\n");
951 std::cerr << "Setcc on float!\n";
952 Tmp3 = MakeReg(MVT::f64);
953 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp1);
954 Tmp1 = Tmp3;
955 }
956 if (SetCC->getOperand(1).getValueType() == MVT::f32)
957 {
958 //assert (0 && "Setcc On float?\n");
959 std::cerr << "Setcc on float!\n";
960 Tmp3 = MakeReg(MVT::f64);
961 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp2);
962 Tmp2 = Tmp3;
963 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000964
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000965 if (rev) std::swap(Tmp1, Tmp2);
966 //do the comparison
967 BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2);
968 return inv;
969}
970
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000971//Check to see if the load is a constant offset from a base register
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000972void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset)
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000973{
974 unsigned opcode = N.getOpcode();
Andrew Lenharth694c2982005-06-26 23:01:11 +0000975 if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant &&
976 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767)
977 { //Normal imm add
978 Reg = SelectExpr(N.getOperand(0));
979 offset = cast<ConstantSDNode>(N.getOperand(1))->getValue();
980 return;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000981 }
982 Reg = SelectExpr(N);
983 offset = 0;
984 return;
985}
986
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000987void AlphaISel::SelectBranchCC(SDOperand N)
Andrew Lenharth445171a2005-02-08 00:40:03 +0000988{
989 assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???");
Misha Brukman4633f1c2005-04-21 23:13:11 +0000990 MachineBasicBlock *Dest =
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000991 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
992 unsigned Opc = Alpha::WTF;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000993
Andrew Lenharth445171a2005-02-08 00:40:03 +0000994 Select(N.getOperand(0)); //chain
995 SDOperand CC = N.getOperand(1);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000996
Andrew Lenharth445171a2005-02-08 00:40:03 +0000997 if (CC.getOpcode() == ISD::SETCC)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000998 {
999 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1000 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
1001 //Dropping the CC is only useful if we are comparing to 0
Andrew Lenharth09552bf2005-06-08 18:02:21 +00001002 bool RightZero = SetCC->getOperand(1).getOpcode() == ISD::Constant &&
1003 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001004 bool isNE = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001005
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001006 //Fix up CC
1007 ISD::CondCode cCode= SetCC->getCondition();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001008
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001009 if(cCode == ISD::SETNE)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001010 isNE = true;
Andrew Lenharth445171a2005-02-08 00:40:03 +00001011
Andrew Lenharth694c2982005-06-26 23:01:11 +00001012 if (RightZero) {
Andrew Lenharth09552bf2005-06-08 18:02:21 +00001013 switch (cCode) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001014 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
1015 case ISD::SETEQ: Opc = Alpha::BEQ; break;
1016 case ISD::SETLT: Opc = Alpha::BLT; break;
1017 case ISD::SETLE: Opc = Alpha::BLE; break;
1018 case ISD::SETGT: Opc = Alpha::BGT; break;
1019 case ISD::SETGE: Opc = Alpha::BGE; break;
1020 case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break;
1021 case ISD::SETUGT: Opc = Alpha::BNE; break;
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001022 //Technically you could have this CC
1023 case ISD::SETULE: Opc = Alpha::BEQ; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001024 case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break;
1025 case ISD::SETNE: Opc = Alpha::BNE; break;
1026 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001027 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001028 BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest);
1029 return;
1030 } else {
1031 unsigned Tmp1 = SelectExpr(CC);
1032 if (isNE)
1033 BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest);
1034 else
1035 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001036 return;
1037 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001038 } else { //FP
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001039 //Any comparison between 2 values should be codegened as an folded
1040 //branch, as moving CC to the integer register is very expensive
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001041 //for a cmp b: c = a - b;
1042 //a = b: c = 0
1043 //a < b: c < 0
1044 //a > b: c > 0
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001045
1046 bool invTest = false;
1047 unsigned Tmp3;
1048
1049 ConstantFPSDNode *CN;
1050 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1051 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1052 Tmp3 = SelectExpr(SetCC->getOperand(0));
1053 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1054 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1055 {
1056 Tmp3 = SelectExpr(SetCC->getOperand(1));
1057 invTest = true;
1058 }
1059 else
1060 {
1061 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1062 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1063 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1064 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1065 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1066 .addReg(Tmp1).addReg(Tmp2);
1067 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001068
1069 switch (SetCC->getCondition()) {
1070 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001071 case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break;
1072 case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break;
1073 case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break;
1074 case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break;
1075 case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break;
1076 case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001077 }
1078 BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001079 return;
1080 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001081 abort(); //Should never be reached
1082 } else {
1083 //Giveup and do the stupid thing
1084 unsigned Tmp1 = SelectExpr(CC);
1085 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
1086 return;
1087 }
Andrew Lenharth445171a2005-02-08 00:40:03 +00001088 abort(); //Should never be reached
1089}
1090
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001091unsigned AlphaISel::SelectExpr(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001092 unsigned Result;
Andrew Lenharth2966e842005-04-07 18:15:28 +00001093 unsigned Tmp1, Tmp2 = 0, Tmp3;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001094 unsigned Opc = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001095 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001096
1097 SDNode *Node = N.Val;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001098 MVT::ValueType DestType = N.getValueType();
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001099 bool isFP = DestType == MVT::f64 || DestType == MVT::f32;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001100
1101 unsigned &Reg = ExprMap[N];
1102 if (Reg) return Reg;
1103
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001104 if (N.getOpcode() != ISD::CALL && N.getOpcode() != ISD::TAILCALL)
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001105 Reg = Result = (N.getValueType() != MVT::Other) ?
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001106 MakeReg(N.getValueType()) : notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001107 else {
1108 // If this is a call instruction, make sure to prepare ALL of the result
1109 // values as well as the chain.
1110 if (Node->getNumValues() == 1)
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001111 Reg = Result = notIn; // Void call, just a chain.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001112 else {
1113 Result = MakeReg(Node->getValueType(0));
1114 ExprMap[N.getValue(0)] = Result;
1115 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
1116 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001117 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001118 }
1119 }
1120
Andrew Lenharth40831c52005-01-28 06:57:18 +00001121 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001122 default:
1123 Node->dump();
1124 assert(0 && "Node not handled!\n");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001125
Andrew Lenharth691ef2b2005-05-03 17:19:30 +00001126 case ISD::CTPOP:
1127 case ISD::CTTZ:
1128 case ISD::CTLZ:
1129 Opc = opcode == ISD::CTPOP ? Alpha::CTPOP :
1130 (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ);
1131 Tmp1 = SelectExpr(N.getOperand(0));
1132 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1133 return Result;
1134
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001135 case ISD::MULHU:
1136 Tmp1 = SelectExpr(N.getOperand(0));
1137 Tmp2 = SelectExpr(N.getOperand(1));
1138 BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth706be912005-04-07 13:55:53 +00001139 return Result;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001140 case ISD::MULHS:
1141 {
1142 //MULHU - Ra<63>*Rb - Rb<63>*Ra
1143 Tmp1 = SelectExpr(N.getOperand(0));
1144 Tmp2 = SelectExpr(N.getOperand(1));
1145 Tmp3 = MakeReg(MVT::i64);
1146 BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1147 unsigned V1 = MakeReg(MVT::i64);
1148 unsigned V2 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001149 BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31)
1150 .addReg(Tmp1);
1151 BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31)
1152 .addReg(Tmp2);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001153 unsigned IRes = MakeReg(MVT::i64);
1154 BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1);
1155 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2);
1156 return Result;
1157 }
Andrew Lenharth7332f3e2005-04-02 19:11:07 +00001158 case ISD::UNDEF: {
1159 BuildMI(BB, Alpha::IDEF, 0, Result);
1160 return Result;
1161 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001162
Andrew Lenharth032f2352005-02-22 21:59:48 +00001163 case ISD::DYNAMIC_STACKALLOC:
1164 // Generate both result values.
Andrew Lenharth3a7118d2005-02-23 17:33:42 +00001165 if (Result != notIn)
1166 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth032f2352005-02-22 21:59:48 +00001167 else
1168 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1169
1170 // FIXME: We are currently ignoring the requested alignment for handling
1171 // greater than the stack alignment. This will need to be revisited at some
1172 // point. Align = N.getOperand(2);
1173
1174 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1175 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1176 std::cerr << "Cannot allocate stack object with greater alignment than"
1177 << " the stack alignment yet!";
1178 abort();
1179 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001180
Andrew Lenharth032f2352005-02-22 21:59:48 +00001181 Select(N.getOperand(0));
1182 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
1183 {
1184 if (CN->getValue() < 32000)
1185 {
1186 BuildMI(BB, Alpha::LDA, 2, Alpha::R30)
1187 .addImm(-CN->getValue()).addReg(Alpha::R30);
1188 } else {
1189 Tmp1 = SelectExpr(N.getOperand(1));
1190 // Subtract size from stack pointer, thereby allocating some space.
1191 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1192 }
1193 } else {
1194 Tmp1 = SelectExpr(N.getOperand(1));
1195 // Subtract size from stack pointer, thereby allocating some space.
1196 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1197 }
1198
1199 // Put a pointer to the space into the result register, by copying the stack
1200 // pointer.
Andrew Lenharth7bc47022005-02-22 23:29:25 +00001201 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30);
Andrew Lenharth032f2352005-02-22 21:59:48 +00001202 return Result;
1203
Andrew Lenharth02c318e2005-06-27 21:02:56 +00001204 case ISD::ConstantPool:
1205 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1206 AlphaLowering.restoreGP(BB);
1207 Tmp2 = MakeReg(MVT::i64);
1208 BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1)
1209 .addReg(Alpha::R29);
1210 BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1)
1211 .addReg(Tmp2);
1212 return Result;
Andrew Lenharth2c594352005-01-29 15:42:07 +00001213
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001214 case ISD::FrameIndex:
Andrew Lenharth032f2352005-02-22 21:59:48 +00001215 BuildMI(BB, Alpha::LDA, 2, Result)
1216 .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex())
1217 .addReg(Alpha::F31);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001218 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001219
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001220 case ISD::EXTLOAD:
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001221 case ISD::ZEXTLOAD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001222 case ISD::SEXTLOAD:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001223 case ISD::LOAD:
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001224 {
1225 // Make sure we generate both values.
1226 if (Result != notIn)
1227 ExprMap[N.getValue(1)] = notIn; // Generate the token
1228 else
1229 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001230
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001231 SDOperand Chain = N.getOperand(0);
1232 SDOperand Address = N.getOperand(1);
1233 Select(Chain);
1234
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001235 bool fpext = true;
1236
Andrew Lenharth03824012005-02-07 05:55:55 +00001237 if (opcode == ISD::LOAD)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001238 switch (Node->getValueType(0)) {
1239 default: Node->dump(); assert(0 && "Bad load!");
1240 case MVT::i64: Opc = Alpha::LDQ; break;
1241 case MVT::f64: Opc = Alpha::LDT; break;
1242 case MVT::f32: Opc = Alpha::LDS; break;
1243 }
Andrew Lenharth03824012005-02-07 05:55:55 +00001244 else
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001245 switch (cast<MVTSDNode>(Node)->getExtraValueType()) {
1246 default: Node->dump(); assert(0 && "Bad sign extend!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001247 case MVT::i32: Opc = Alpha::LDL;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001248 assert(opcode != ISD::ZEXTLOAD && "Not sext"); break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001249 case MVT::i16: Opc = Alpha::LDWU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001250 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001251 case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise
Misha Brukman4633f1c2005-04-21 23:13:11 +00001252 case MVT::i8: Opc = Alpha::LDBU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001253 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001254 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001255
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001256 int i, j, k;
1257 if (EnableAlphaLSMark)
1258 getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(2))->getValue(),
1259 i, j, k);
1260
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001261 GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Address);
1262 if (GASD && !GASD->getGlobal()->isExternal()) {
1263 Tmp1 = MakeReg(MVT::i64);
1264 AlphaLowering.restoreGP(BB);
1265 BuildMI(BB, Alpha::LDAHr, 2, Tmp1)
1266 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
1267 if (EnableAlphaLSMark)
1268 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1269 .addImm(getUID());
1270 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1271 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp1);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001272 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001273 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001274 has_sym = true;
Andrew Lenharthfe895e32005-06-27 17:15:36 +00001275 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001276 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CP->getIndex())
1277 .addReg(Alpha::R29);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001278 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001279 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1280 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001281 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1282 .addConstantPoolIndex(CP->getIndex()).addReg(Tmp1);
1283 } else if(Address.getOpcode() == ISD::FrameIndex) {
1284 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001285 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1286 .addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00001287 BuildMI(BB, Opc, 2, Result)
1288 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
1289 .addReg(Alpha::F31);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001290 } else {
1291 long offset;
1292 SelectAddr(Address, Tmp1, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001293 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001294 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1295 .addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001296 BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1);
1297 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001298 return Result;
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001299 }
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001300
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001301 case ISD::GlobalAddress:
1302 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001303 has_sym = true;
Andrew Lenharth2f5bca52005-07-03 20:06:13 +00001304
1305 Reg = Result = MakeReg(MVT::i64);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001306
1307 if (EnableAlphaLSMark)
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001308 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001309 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001310
1311 BuildMI(BB, Alpha::LDQl, 2, Result)
Andrew Lenharthc95d9842005-06-27 21:11:40 +00001312 .addGlobalAddress(cast<GlobalAddressSDNode>(N)->getGlobal())
1313 .addReg(Alpha::R29);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001314 return Result;
1315
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001316 case ISD::ExternalSymbol:
1317 AlphaLowering.restoreGP(BB);
1318 has_sym = true;
1319
Andrew Lenharth2f5bca52005-07-03 20:06:13 +00001320 Reg = Result = MakeReg(MVT::i64);
1321
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001322 if (EnableAlphaLSMark)
1323 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0)
1324 .addImm(getUID());
1325
1326 BuildMI(BB, Alpha::LDQl, 2, Result)
1327 .addExternalSymbol(cast<ExternalSymbolSDNode>(N)->getSymbol())
1328 .addReg(Alpha::R29);
1329 return Result;
1330
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001331 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001332 case ISD::CALL:
1333 {
1334 Select(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001335
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001336 // The chain for this call is now lowered.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001337 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), notIn));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001338
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001339 //grab the arguments
1340 std::vector<unsigned> argvregs;
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001341 //assert(Node->getNumOperands() < 8 && "Only 6 args supported");
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001342 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001343 argvregs.push_back(SelectExpr(N.getOperand(i)));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001344
Andrew Lenharth684f2292005-01-30 00:35:27 +00001345 //in reg args
1346 for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001347 {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001348 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001349 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +00001350 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001351 Alpha::F19, Alpha::F20, Alpha::F21};
1352 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001353 default:
1354 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001355 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001356 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001357 N.getOperand(i+2).getValueType() << "\n";
1358 assert(0 && "Unknown value type for call");
1359 case MVT::i1:
1360 case MVT::i8:
1361 case MVT::i16:
1362 case MVT::i32:
1363 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001364 BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i])
1365 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001366 break;
1367 case MVT::f32:
1368 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001369 BuildMI(BB, Alpha::CPYS, 2, args_float[i]).addReg(argvregs[i])
1370 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001371 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001372 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001373 }
Andrew Lenharth684f2292005-01-30 00:35:27 +00001374 //in mem args
1375 for (int i = 6, e = argvregs.size(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001376 {
1377 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001378 default:
1379 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001380 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001381 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001382 N.getOperand(i+2).getValueType() << "\n";
1383 assert(0 && "Unknown value type for call");
1384 case MVT::i1:
1385 case MVT::i8:
1386 case MVT::i16:
1387 case MVT::i32:
1388 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001389 BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1390 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001391 break;
1392 case MVT::f32:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001393 BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1394 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001395 break;
1396 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001397 BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1398 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001399 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001400 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001401 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001402 //build the right kind of call
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001403 GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(N.getOperand(1));
1404 if (GASD && !GASD->getGlobal()->isExternal()) {
1405 //use PC relative branch call
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001406 AlphaLowering.restoreGP(BB);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001407 BuildMI(BB, Alpha::BSR, 1, Alpha::R26)
1408 .addGlobalAddress(GASD->getGlobal(),true);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001409 } else {
1410 //no need to restore GP as we are doing an indirect call
1411 Tmp1 = SelectExpr(N.getOperand(1));
1412 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1);
1413 BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0);
1414 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001415
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001416 //push the result into a virtual register
Misha Brukman4633f1c2005-04-21 23:13:11 +00001417
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001418 switch (Node->getValueType(0)) {
1419 default: Node->dump(); assert(0 && "Unknown value type for call result!");
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001420 case MVT::Other: return notIn;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001421 case MVT::i1:
1422 case MVT::i8:
1423 case MVT::i16:
1424 case MVT::i32:
1425 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001426 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0);
1427 break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001428 case MVT::f32:
1429 case MVT::f64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001430 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0);
1431 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001432 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001433 return Result+N.ResNo;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001434 }
1435
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001436 case ISD::SIGN_EXTEND_INREG:
1437 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001438 //do SDIV opt for all levels of ints if not dividing by a constant
1439 if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV
1440 && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001441 {
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001442 unsigned Tmp4 = MakeReg(MVT::f64);
1443 unsigned Tmp5 = MakeReg(MVT::f64);
1444 unsigned Tmp6 = MakeReg(MVT::f64);
1445 unsigned Tmp7 = MakeReg(MVT::f64);
1446 unsigned Tmp8 = MakeReg(MVT::f64);
1447 unsigned Tmp9 = MakeReg(MVT::f64);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001448
1449 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1450 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1451 MoveInt2FP(Tmp1, Tmp4, true);
1452 MoveInt2FP(Tmp2, Tmp5, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001453 BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Tmp4);
1454 BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Tmp5);
1455 BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7);
1456 BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Tmp8);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001457 MoveFP2Int(Tmp9, Result, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001458 return Result;
1459 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001460
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001461 //Alpha has instructions for a bunch of signed 32 bit stuff
1462 if( dyn_cast<MVTSDNode>(Node)->getExtraValueType() == MVT::i32)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001463 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001464 switch (N.getOperand(0).getOpcode()) {
1465 case ISD::ADD:
1466 case ISD::SUB:
1467 case ISD::MUL:
1468 {
1469 bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD;
1470 bool isMul = N.getOperand(0).getOpcode() == ISD::MUL;
1471 //FIXME: first check for Scaled Adds and Subs!
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001472 ConstantSDNode* CSD = NULL;
1473 if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL &&
1474 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(0).getOperand(1))) &&
1475 (CSD->getValue() == 2 || CSD->getValue() == 3))
1476 {
1477 bool use4 = CSD->getValue() == 2;
1478 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1479 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1480 BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL),
1481 2,Result).addReg(Tmp1).addReg(Tmp2);
1482 }
1483 else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL &&
1484 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1).getOperand(1))) &&
1485 (CSD->getValue() == 2 || CSD->getValue() == 3))
1486 {
1487 bool use4 = CSD->getValue() == 2;
1488 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1489 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1490 BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2);
1491 }
1492 else if(N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001493 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue() <= 255)
1494 { //Normal imm add/sub
1495 Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi);
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001496 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001497 Tmp2 = cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue();
1498 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001499 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001500 else
1501 { //Normal add/sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001502 Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001503 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001504 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001505 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1506 }
1507 return Result;
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001508 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001509 default: break; //Fall Though;
1510 }
1511 } //Every thing else fall though too, including unhandled opcodes above
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001512 Tmp1 = SelectExpr(N.getOperand(0));
1513 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001514 //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n";
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001515 switch(MVN->getExtraValueType())
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001516 {
1517 default:
1518 Node->dump();
1519 assert(0 && "Sign Extend InReg not there yet");
1520 break;
1521 case MVT::i32:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001522 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001523 BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0);
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001524 break;
1525 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001526 case MVT::i16:
1527 BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Tmp1);
1528 break;
1529 case MVT::i8:
1530 BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Tmp1);
1531 break;
Andrew Lenharthebce5042005-02-12 19:35:12 +00001532 case MVT::i1:
1533 Tmp2 = MakeReg(MVT::i64);
1534 BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001535 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2);
Andrew Lenharthebce5042005-02-12 19:35:12 +00001536 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001537 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001538 return Result;
1539 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001540
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001541 case ISD::SETCC:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001542 {
1543 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1544 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
Andrew Lenharth694c2982005-06-26 23:01:11 +00001545 bool isConst = false;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001546 int dir;
Misha Brukman7847fca2005-04-22 17:54:37 +00001547
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001548 //Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001549 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001550 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth694c2982005-06-26 23:01:11 +00001551 isConst = true;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001552
1553 switch (SetCC->getCondition()) {
1554 default: Node->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharth694c2982005-06-26 23:01:11 +00001555 case ISD::SETEQ:
1556 Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001557 case ISD::SETLT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001558 Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001559 case ISD::SETLE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001560 Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break;
1561 case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break;
1562 case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001563 case ISD::SETULT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001564 Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break;
1565 case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001566 case ISD::SETULE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001567 Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break;
1568 case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001569 case ISD::SETNE: {//Handle this one special
1570 //std::cerr << "Alpha does not have a setne.\n";
1571 //abort();
1572 Tmp1 = SelectExpr(N.getOperand(0));
1573 Tmp2 = SelectExpr(N.getOperand(1));
1574 Tmp3 = MakeReg(MVT::i64);
1575 BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001576 //Remeber we have the Inv for this CC
1577 CCInvMap[N] = Tmp3;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001578 //and invert
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001579 BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3);
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001580 return Result;
1581 }
1582 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001583 if (dir == 1) {
1584 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001585 if (isConst) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001586 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1587 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1588 } else {
1589 Tmp2 = SelectExpr(N.getOperand(1));
1590 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1591 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001592 } else { //if (dir == 2) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001593 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001594 Tmp2 = SelectExpr(N.getOperand(0));
1595 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001596 }
1597 } else {
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001598 //do the comparison
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001599 Tmp1 = MakeReg(MVT::f64);
1600 bool inv = SelectFPSetCC(N, Tmp1);
1601
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001602 //now arrange for Result (int) to have a 1 or 0
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001603 Tmp2 = MakeReg(MVT::i64);
1604 BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001605 Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001606 BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001607 }
Andrew Lenharth9818c052005-02-05 13:19:12 +00001608 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001609 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001610 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001611
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001612 case ISD::CopyFromReg:
1613 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001614 ++count_ins;
1615
Andrew Lenharth40831c52005-01-28 06:57:18 +00001616 // Make sure we generate both values.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001617 if (Result != notIn)
Misha Brukman7847fca2005-04-22 17:54:37 +00001618 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth40831c52005-01-28 06:57:18 +00001619 else
Misha Brukman7847fca2005-04-22 17:54:37 +00001620 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001621
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001622 SDOperand Chain = N.getOperand(0);
1623
1624 Select(Chain);
1625 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
1626 //std::cerr << "CopyFromReg " << Result << " = " << r << "\n";
Andrew Lenharth619fb522005-07-04 20:07:21 +00001627 if (MVT::isFloatingPoint(N.getValue(0).getValueType()))
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001628 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(r).addReg(r);
1629 else
1630 BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001631 return Result;
1632 }
1633
Misha Brukman4633f1c2005-04-21 23:13:11 +00001634 //Most of the plain arithmetic and logic share the same form, and the same
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001635 //constant immediate test
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001636 case ISD::XOR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001637 //Match Not
1638 if (N.getOperand(1).getOpcode() == ISD::Constant &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001639 cast<ConstantSDNode>(N.getOperand(1))->getSignExtended() == -1)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001640 {
Misha Brukman7847fca2005-04-22 17:54:37 +00001641 Tmp1 = SelectExpr(N.getOperand(0));
1642 BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1);
1643 return Result;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001644 }
1645 //Fall through
1646 case ISD::AND:
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001647 //handle zap
1648 if (opcode == ISD::AND && N.getOperand(1).getOpcode() == ISD::Constant)
1649 {
1650 uint64_t k = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1651 unsigned int build = 0;
1652 for(int i = 0; i < 8; ++i)
1653 {
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001654 if ((k & 0x00FF) == 0x00FF)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001655 build |= 1 << i;
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001656 else if ((k & 0x00FF) != 0)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001657 { build = 0; break; }
1658 k >>= 8;
1659 }
1660 if (build)
1661 {
1662 Tmp1 = SelectExpr(N.getOperand(0));
1663 BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build);
1664 return Result;
1665 }
1666 }
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001667 case ISD::OR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001668 //Check operand(0) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001669 if (N.getOperand(0).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001670 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001671 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getSignExtended()
1672 == -1) {
1673 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001674 case ISD::AND: Opc = Alpha::BIC; break;
1675 case ISD::OR: Opc = Alpha::ORNOT; break;
1676 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001677 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001678 Tmp1 = SelectExpr(N.getOperand(1));
1679 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1680 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1681 return Result;
1682 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001683 //Check operand(1) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001684 if (N.getOperand(1).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001685 N.getOperand(1).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001686 cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getSignExtended()
1687 == -1) {
1688 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001689 case ISD::AND: Opc = Alpha::BIC; break;
1690 case ISD::OR: Opc = Alpha::ORNOT; break;
1691 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001692 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001693 Tmp1 = SelectExpr(N.getOperand(0));
1694 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1695 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1696 return Result;
1697 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001698 //Fall through
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001699 case ISD::SHL:
1700 case ISD::SRL:
Andrew Lenharth2c594352005-01-29 15:42:07 +00001701 case ISD::SRA:
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001702 case ISD::MUL:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001703 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth40831c52005-01-28 06:57:18 +00001704 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001705 {
1706 switch(opcode) {
1707 case ISD::AND: Opc = Alpha::ANDi; break;
1708 case ISD::OR: Opc = Alpha::BISi; break;
1709 case ISD::XOR: Opc = Alpha::XORi; break;
1710 case ISD::SHL: Opc = Alpha::SLi; break;
1711 case ISD::SRL: Opc = Alpha::SRLi; break;
1712 case ISD::SRA: Opc = Alpha::SRAi; break;
1713 case ISD::MUL: Opc = Alpha::MULQi; break;
1714 };
1715 Tmp1 = SelectExpr(N.getOperand(0));
1716 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1717 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1718 } else {
1719 switch(opcode) {
1720 case ISD::AND: Opc = Alpha::AND; break;
1721 case ISD::OR: Opc = Alpha::BIS; break;
1722 case ISD::XOR: Opc = Alpha::XOR; break;
1723 case ISD::SHL: Opc = Alpha::SL; break;
1724 case ISD::SRL: Opc = Alpha::SRL; break;
1725 case ISD::SRA: Opc = Alpha::SRA; break;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001726 case ISD::MUL:
1727 Opc = isFP ? (DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS)
1728 : Alpha::MULQ;
1729 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001730 };
1731 Tmp1 = SelectExpr(N.getOperand(0));
1732 Tmp2 = SelectExpr(N.getOperand(1));
1733 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1734 }
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001735 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001736
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001737 case ISD::ADD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001738 case ISD::SUB:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001739 if (isFP) {
1740 ConstantFPSDNode *CN;
1741 if (opcode == ISD::ADD)
1742 Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS;
1743 else
1744 Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS;
1745 if (opcode == ISD::SUB
1746 && (CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0)))
1747 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1748 {
1749 Tmp2 = SelectExpr(N.getOperand(1));
1750 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp2).addReg(Tmp2);
1751 } else {
1752 Tmp1 = SelectExpr(N.getOperand(0));
1753 Tmp2 = SelectExpr(N.getOperand(1));
1754 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1755 }
1756 return Result;
1757 } else {
Andrew Lenharth40831c52005-01-28 06:57:18 +00001758 bool isAdd = opcode == ISD::ADD;
1759
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001760 //first check for Scaled Adds and Subs!
1761 //Valid for add and sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001762 ConstantSDNode* CSD = NULL;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001763 if(N.getOperand(0).getOpcode() == ISD::SHL &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001764 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) &&
1765 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001766 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001767 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001768 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001769 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && CSD->getValue() <= 255)
1770 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1771 2, Result).addReg(Tmp2).addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001772 else {
1773 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001774 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1775 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001776 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001777 }
1778 //Position prevents subs
Andrew Lenharth273a1f92005-04-07 14:18:13 +00001779 else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001780 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) &&
1781 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001782 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001783 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001784 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001785 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0))) && CSD->getValue() <= 255)
1786 BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2)
1787 .addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001788 else {
1789 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001790 BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001791 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001792 }
1793 //small addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001794 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1795 CSD->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001796 { //Normal imm add/sub
1797 Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi;
1798 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001799 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CSD->getValue());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001800 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001801 //larger addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001802 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1803 CSD->getSignExtended() <= 32767 &&
1804 CSD->getSignExtended() >= -32767)
Andrew Lenharth74d00d82005-03-02 17:23:03 +00001805 { //LDA
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001806 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001807 Tmp2 = (long)CSD->getSignExtended();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001808 if (!isAdd)
1809 Tmp2 = -Tmp2;
1810 BuildMI(BB, Alpha::LDA, 2, Result).addImm(Tmp2).addReg(Tmp1);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001811 }
1812 //give up and do the operation
1813 else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001814 //Normal add/sub
1815 Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ;
1816 Tmp1 = SelectExpr(N.getOperand(0));
1817 Tmp2 = SelectExpr(N.getOperand(1));
1818 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1819 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001820 return Result;
1821 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001822
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001823 case ISD::SDIV:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001824 if (isFP) {
1825 Tmp1 = SelectExpr(N.getOperand(0));
1826 Tmp2 = SelectExpr(N.getOperand(1));
1827 BuildMI(BB, DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS, 2, Result)
1828 .addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth0cab3752005-06-29 13:35:05 +00001829 return Result;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001830 } else {
Andrew Lenhartha565c272005-04-06 22:03:13 +00001831 ConstantSDNode* CSD;
1832 //check if we can convert into a shift!
1833 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1834 (int64_t)CSD->getSignExtended() != 0 &&
1835 ExactLog2(abs((int64_t)CSD->getSignExtended())) != 0)
1836 {
1837 unsigned k = ExactLog2(abs(CSD->getSignExtended()));
1838 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenhartha565c272005-04-06 22:03:13 +00001839 if (k == 1)
1840 Tmp2 = Tmp1;
1841 else
1842 {
1843 Tmp2 = MakeReg(MVT::i64);
1844 BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1);
1845 }
1846 Tmp3 = MakeReg(MVT::i64);
1847 BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k);
1848 unsigned Tmp4 = MakeReg(MVT::i64);
1849 BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1);
1850 if ((int64_t)CSD->getSignExtended() > 0)
1851 BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k);
1852 else
1853 {
1854 unsigned Tmp5 = MakeReg(MVT::i64);
1855 BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k);
1856 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5);
1857 }
1858 return Result;
1859 }
1860 }
1861 //Else fall through
1862
1863 case ISD::UDIV:
1864 {
1865 ConstantSDNode* CSD;
1866 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1867 ((int64_t)CSD->getSignExtended() >= 2 ||
1868 (int64_t)CSD->getSignExtended() <= -2))
1869 {
1870 // If this is a divide by constant, we can emit code using some magic
1871 // constants to implement it as a multiply instead.
1872 ExprMap.erase(N);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001873 if (opcode == ISD::SDIV)
Andrew Lenhartha565c272005-04-06 22:03:13 +00001874 return SelectExpr(BuildSDIVSequence(N));
1875 else
1876 return SelectExpr(BuildUDIVSequence(N));
1877 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001878 }
1879 //else fall though
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001880 case ISD::UREM:
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001881 case ISD::SREM: {
1882 const char* opstr = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001883 switch(opcode) {
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001884 case ISD::UREM: opstr = "__remqu"; break;
1885 case ISD::SREM: opstr = "__remq"; break;
1886 case ISD::UDIV: opstr = "__divqu"; break;
1887 case ISD::SDIV: opstr = "__divq"; break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001888 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001889 Tmp1 = SelectExpr(N.getOperand(0));
1890 Tmp2 = SelectExpr(N.getOperand(1));
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001891 SDOperand Addr =
1892 ISelDAG->getExternalSymbol(opstr, AlphaLowering.getPointerTy());
1893 Tmp3 = SelectExpr(Addr);
Andrew Lenharth33819132005-03-04 20:09:23 +00001894 //set up regs explicitly (helps Reg alloc)
1895 BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001896 BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001897 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp3).addReg(Tmp3);
1898 BuildMI(BB, Alpha::JSRs, 2, Alpha::R23).addReg(Alpha::R27).addImm(0);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001899 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001900 return Result;
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001901 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001902
Andrew Lenharthe76797c2005-02-01 20:40:27 +00001903 case ISD::FP_TO_UINT:
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001904 case ISD::FP_TO_SINT:
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001905 {
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001906 assert (DestType == MVT::i64 && "only quads can be loaded to");
1907 MVT::ValueType SrcType = N.getOperand(0).getValueType();
Andrew Lenharth03824012005-02-07 05:55:55 +00001908 assert (SrcType == MVT::f32 || SrcType == MVT::f64);
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001909 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001910 if (SrcType == MVT::f32)
Misha Brukman7847fca2005-04-22 17:54:37 +00001911 {
1912 Tmp2 = MakeReg(MVT::f64);
1913 BuildMI(BB, Alpha::CVTST, 1, Tmp2).addReg(Tmp1);
1914 Tmp1 = Tmp2;
1915 }
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001916 Tmp2 = MakeReg(MVT::f64);
1917 BuildMI(BB, Alpha::CVTTQ, 1, Tmp2).addReg(Tmp1);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001918 MoveFP2Int(Tmp2, Result, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001919
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001920 return Result;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001921 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001922
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001923 case ISD::SELECT:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001924 if (isFP) {
1925 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1926 unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE
1927 unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE
1928
1929 SDOperand CC = N.getOperand(0);
1930 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1931
1932 if (CC.getOpcode() == ISD::SETCC &&
1933 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
1934 { //FP Setcc -> Select yay!
1935
1936
1937 //for a cmp b: c = a - b;
1938 //a = b: c = 0
1939 //a < b: c < 0
1940 //a > b: c > 0
1941
1942 bool invTest = false;
1943 unsigned Tmp3;
1944
1945 ConstantFPSDNode *CN;
1946 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1947 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1948 Tmp3 = SelectExpr(SetCC->getOperand(0));
1949 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1950 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1951 {
1952 Tmp3 = SelectExpr(SetCC->getOperand(1));
1953 invTest = true;
1954 }
1955 else
1956 {
1957 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1958 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1959 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1960 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1961 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1962 .addReg(Tmp1).addReg(Tmp2);
1963 }
1964
1965 switch (SetCC->getCondition()) {
1966 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
1967 case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNE : Alpha::FCMOVEQ; break;
1968 case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGT : Alpha::FCMOVLT; break;
1969 case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGE : Alpha::FCMOVLE; break;
1970 case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLT : Alpha::FCMOVGT; break;
1971 case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLE : Alpha::FCMOVGE; break;
1972 case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQ : Alpha::FCMOVNE; break;
1973 }
1974 BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3);
1975 return Result;
1976 }
1977 else
1978 {
1979 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1980 BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV)
1981 .addReg(Tmp1);
1982// // Spill the cond to memory and reload it from there.
1983// unsigned Tmp4 = MakeReg(MVT::f64);
1984// MoveIntFP(Tmp1, Tmp4, true);
1985// //now ideally, we don't have to do anything to the flag...
1986// // Get the condition into the zero flag.
1987// BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4);
1988 return Result;
1989 }
1990 } else {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001991 //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP)
1992 //and can save stack use
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001993 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001994 //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
1995 //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001996 // Get the condition into the zero flag.
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001997 //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001998
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001999 SDOperand CC = N.getOperand(0);
2000 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
2001
Misha Brukman4633f1c2005-04-21 23:13:11 +00002002 if (CC.getOpcode() == ISD::SETCC &&
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002003 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
2004 { //FP Setcc -> Int Select
Misha Brukman7847fca2005-04-22 17:54:37 +00002005 Tmp1 = MakeReg(MVT::f64);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002006 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2007 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Misha Brukman7847fca2005-04-22 17:54:37 +00002008 bool inv = SelectFPSetCC(CC, Tmp1);
2009 BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result)
2010 .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
2011 return Result;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002012 }
2013 if (CC.getOpcode() == ISD::SETCC) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002014 //Int SetCC -> Select
2015 //Dropping the CC is only useful if we are comparing to 0
2016 if((SetCC->getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth694c2982005-06-26 23:01:11 +00002017 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0))
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002018 {
2019 //figure out a few things
Andrew Lenharth694c2982005-06-26 23:01:11 +00002020 bool useImm = N.getOperand(2).getOpcode() == ISD::Constant &&
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002021 cast<ConstantSDNode>(N.getOperand(2))->getValue() <= 255;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002022
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002023 //Fix up CC
2024 ISD::CondCode cCode= SetCC->getCondition();
Andrew Lenharth694c2982005-06-26 23:01:11 +00002025 if (useImm) //Invert sense to get Imm field right
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002026 cCode = ISD::getSetCCInverse(cCode, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002027
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002028 //Choose the CMOV
2029 switch (cCode) {
2030 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002031 case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2032 case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break;
2033 case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break;
2034 case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break;
2035 case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break;
2036 case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break;
2037 case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
2038 //Technically you could have this CC
2039 case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2040 case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break;
2041 case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002042 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00002043 Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002044
Andrew Lenharth694c2982005-06-26 23:01:11 +00002045 if (useImm) {
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002046 Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE
2047 BuildMI(BB, Opc, 2, Result).addReg(Tmp3)
Misha Brukman7847fca2005-04-22 17:54:37 +00002048 .addImm(cast<ConstantSDNode>(N.getOperand(2))->getValue())
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002049 .addReg(Tmp1);
2050 } else {
2051 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2052 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
2053 BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1);
2054 }
2055 return Result;
2056 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002057 //Otherwise, fall though
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002058 }
2059 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002060 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2061 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002062 BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3)
2063 .addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002064
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002065 return Result;
2066 }
2067
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002068 case ISD::Constant:
2069 {
Andrew Lenharthc0513832005-03-29 19:24:04 +00002070 int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue();
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002071 if (val <= IMM_HIGH && val >= IMM_LOW) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002072 BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002073 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002074 else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT &&
2075 val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) {
2076 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002077 BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val))
2078 .addReg(Alpha::R31);
Misha Brukman7847fca2005-04-22 17:54:37 +00002079 BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002080 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002081 else {
2082 MachineConstantPool *CP = BB->getParent()->getConstantPool();
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002083 ConstantUInt *C =
2084 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002085 unsigned CPI = CP->getConstantPoolIndex(C);
2086 AlphaLowering.restoreGP(BB);
Andrew Lenharthfe895e32005-06-27 17:15:36 +00002087 has_sym = true;
2088 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002089 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI)
2090 .addReg(Alpha::R29);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00002091 if (EnableAlphaLSMark)
2092 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0)
2093 .addImm(getUID());
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002094 BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI)
2095 .addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002096 }
2097 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002098 }
Andrew Lenharthf4da9452005-06-29 12:49:51 +00002099 case ISD::FNEG:
2100 if(ISD::FABS == N.getOperand(0).getOpcode())
2101 {
2102 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2103 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2104 } else {
2105 Tmp1 = SelectExpr(N.getOperand(0));
2106 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp1).addReg(Tmp1);
2107 }
2108 return Result;
2109
2110 case ISD::FABS:
2111 Tmp1 = SelectExpr(N.getOperand(0));
2112 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2113 return Result;
2114
2115 case ISD::FP_ROUND:
2116 assert (DestType == MVT::f32 &&
2117 N.getOperand(0).getValueType() == MVT::f64 &&
2118 "only f64 to f32 conversion supported here");
2119 Tmp1 = SelectExpr(N.getOperand(0));
2120 BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1);
2121 return Result;
2122
2123 case ISD::FP_EXTEND:
2124 assert (DestType == MVT::f64 &&
2125 N.getOperand(0).getValueType() == MVT::f32 &&
2126 "only f32 to f64 conversion supported here");
2127 Tmp1 = SelectExpr(N.getOperand(0));
2128 BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1);
2129 return Result;
2130
2131 case ISD::ConstantFP:
2132 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) {
2133 if (CN->isExactlyValue(+0.0)) {
2134 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31)
2135 .addReg(Alpha::F31);
2136 } else if ( CN->isExactlyValue(-0.0)) {
2137 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31)
2138 .addReg(Alpha::F31);
2139 } else {
2140 abort();
2141 }
2142 }
2143 return Result;
2144
2145 case ISD::SINT_TO_FP:
2146 {
2147 assert (N.getOperand(0).getValueType() == MVT::i64
2148 && "only quads can be loaded from");
2149 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2150 Tmp2 = MakeReg(MVT::f64);
2151 MoveInt2FP(Tmp1, Tmp2, true);
2152 Opc = DestType == MVT::f64 ? Alpha::CVTQT : Alpha::CVTQS;
2153 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
2154 return Result;
2155 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002156 }
2157
2158 return 0;
2159}
2160
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002161void AlphaISel::Select(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002162 unsigned Tmp1, Tmp2, Opc;
Andrew Lenharth760270d2005-02-07 23:02:23 +00002163 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002164
Nate Begeman85fdeb22005-03-24 04:39:54 +00002165 if (!ExprMap.insert(std::make_pair(N, notIn)).second)
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002166 return; // Already selected.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002167
2168 SDNode *Node = N.Val;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002169
Andrew Lenharth760270d2005-02-07 23:02:23 +00002170 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002171
2172 default:
2173 Node->dump(); std::cerr << "\n";
2174 assert(0 && "Node not handled yet!");
2175
2176 case ISD::BRCOND: {
Andrew Lenharth445171a2005-02-08 00:40:03 +00002177 SelectBranchCC(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002178 return;
2179 }
2180
2181 case ISD::BR: {
2182 MachineBasicBlock *Dest =
2183 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
2184
2185 Select(N.getOperand(0));
2186 BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest);
2187 return;
2188 }
2189
2190 case ISD::ImplicitDef:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002191 ++count_ins;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002192 Select(N.getOperand(0));
2193 BuildMI(BB, Alpha::IDEF, 0, cast<RegSDNode>(N)->getReg());
2194 return;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002195
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002196 case ISD::EntryToken: return; // Noop
2197
2198 case ISD::TokenFactor:
2199 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2200 Select(Node->getOperand(i));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002201
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002202 //N.Val->dump(); std::cerr << "\n";
2203 //assert(0 && "Node not handled yet!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00002204
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002205 return;
2206
2207 case ISD::CopyToReg:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002208 ++count_outs;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002209 Select(N.getOperand(0));
2210 Tmp1 = SelectExpr(N.getOperand(1));
2211 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002212
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002213 if (Tmp1 != Tmp2) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002214 if (N.getOperand(1).getValueType() == MVT::f64 ||
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002215 N.getOperand(1).getValueType() == MVT::f32)
Andrew Lenharth29219162005-02-07 06:31:44 +00002216 BuildMI(BB, Alpha::CPYS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2217 else
2218 BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002219 }
2220 return;
2221
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002222 case ISD::RET:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002223 ++count_outs;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002224 switch (N.getNumOperands()) {
2225 default:
2226 std::cerr << N.getNumOperands() << "\n";
2227 for (unsigned i = 0; i < N.getNumOperands(); ++i)
2228 std::cerr << N.getOperand(i).getValueType() << "\n";
2229 Node->dump();
2230 assert(0 && "Unknown return instruction!");
2231 case 2:
2232 Select(N.getOperand(0));
2233 Tmp1 = SelectExpr(N.getOperand(1));
2234 switch (N.getOperand(1).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002235 default: Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002236 assert(0 && "All other types should have been promoted!!");
2237 case MVT::f64:
2238 case MVT::f32:
2239 BuildMI(BB, Alpha::CPYS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1);
2240 break;
2241 case MVT::i32:
2242 case MVT::i64:
2243 BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1);
2244 break;
2245 }
2246 break;
2247 case 1:
2248 Select(N.getOperand(0));
2249 break;
2250 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002251 // Just emit a 'ret' instruction
Andrew Lenharth6968bff2005-06-27 23:24:11 +00002252 AlphaLowering.restoreRA(BB);
2253 BuildMI(BB, Alpha::RET, 1, Alpha::R31).addReg(Alpha::R26);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002254 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002255
Misha Brukman4633f1c2005-04-21 23:13:11 +00002256 case ISD::TRUNCSTORE:
2257 case ISD::STORE:
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002258 {
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00002259 SDOperand Chain = N.getOperand(0);
2260 SDOperand Value = N.getOperand(1);
2261 SDOperand Address = N.getOperand(2);
2262 Select(Chain);
2263
2264 Tmp1 = SelectExpr(Value); //value
Andrew Lenharth760270d2005-02-07 23:02:23 +00002265
2266 if (opcode == ISD::STORE) {
2267 switch(Value.getValueType()) {
2268 default: assert(0 && "unknown Type in store");
2269 case MVT::i64: Opc = Alpha::STQ; break;
2270 case MVT::f64: Opc = Alpha::STT; break;
2271 case MVT::f32: Opc = Alpha::STS; break;
2272 }
2273 } else { //ISD::TRUNCSTORE
2274 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
2275 default: assert(0 && "unknown Type in store");
2276 case MVT::i1: //FIXME: DAG does not promote this load
2277 case MVT::i8: Opc = Alpha::STB; break;
2278 case MVT::i16: Opc = Alpha::STW; break;
2279 case MVT::i32: Opc = Alpha::STL; break;
2280 }
Andrew Lenharth65838902005-02-06 16:22:15 +00002281 }
Andrew Lenharth760270d2005-02-07 23:02:23 +00002282
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002283 int i, j, k;
2284 if (EnableAlphaLSMark)
2285 getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(3))->getValue(),
2286 i, j, k);
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002287
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00002288 GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Address);
2289 if (GASD && !GASD->getGlobal()->isExternal()) {
2290 Tmp2 = MakeReg(MVT::i64);
2291 AlphaLowering.restoreGP(BB);
2292 BuildMI(BB, Alpha::LDAHr, 2, Tmp2)
2293 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
2294 if (EnableAlphaLSMark)
2295 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2296 .addImm(getUID());
2297 BuildMI(BB, GetRelVersion(Opc), 3).addReg(Tmp1)
2298 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp2);
Andrew Lenharthfce587e2005-06-29 00:39:17 +00002299 } else if(Address.getOpcode() == ISD::FrameIndex) {
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002300 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002301 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2302 .addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00002303 BuildMI(BB, Opc, 3).addReg(Tmp1)
2304 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
2305 .addReg(Alpha::F31);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002306 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002307 long offset;
2308 SelectAddr(Address, Tmp2, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002309 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002310 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2311 .addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002312 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2313 }
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002314 return;
2315 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002316
2317 case ISD::EXTLOAD:
2318 case ISD::SEXTLOAD:
2319 case ISD::ZEXTLOAD:
2320 case ISD::LOAD:
2321 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002322 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002323 case ISD::CALL:
Andrew Lenharth032f2352005-02-22 21:59:48 +00002324 case ISD::DYNAMIC_STACKALLOC:
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002325 ExprMap.erase(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002326 SelectExpr(N);
2327 return;
2328
Chris Lattner16cd04d2005-05-12 23:24:06 +00002329 case ISD::CALLSEQ_START:
2330 case ISD::CALLSEQ_END:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002331 Select(N.getOperand(0));
2332 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002333
Chris Lattner16cd04d2005-05-12 23:24:06 +00002334 Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN :
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002335 Alpha::ADJUSTSTACKUP;
2336 BuildMI(BB, Opc, 1).addImm(Tmp1);
2337 return;
Andrew Lenharth95762122005-03-31 21:24:06 +00002338
2339 case ISD::PCMARKER:
2340 Select(N.getOperand(0)); //Chain
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002341 BuildMI(BB, Alpha::PCLABEL, 2)
2342 .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue());
Andrew Lenharth95762122005-03-31 21:24:06 +00002343 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002344 }
2345 assert(0 && "Should not be reached!");
2346}
2347
2348
2349/// createAlphaPatternInstructionSelector - This pass converts an LLVM function
2350/// into a machine code representation using pattern matching and a machine
2351/// description file.
2352///
2353FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) {
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002354 return new AlphaISel(TM);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002355}
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00002356