blob: a5c1a359c3fee3c6a0300dfa87461b716b512203 [file] [log] [blame]
Vikram S. Adve243dd452001-09-18 13:03:13 +00001// $Id$
Chris Lattner20b1ea02001-09-14 03:47:57 +00002//***************************************************************************
3// File:
4// SparcInstrSelection.cpp
5//
6// Purpose:
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00007// BURS instruction selection for SPARC V9 architecture.
Chris Lattner20b1ea02001-09-14 03:47:57 +00008//
9// History:
10// 7/02/01 - Vikram Adve - Created
11//**************************************************************************/
12
13#include "SparcInternals.h"
Vikram S. Adve7fe27872001-10-18 00:26:20 +000014#include "SparcInstrSelectionSupport.h"
Vikram S. Adve74825322002-03-18 03:15:35 +000015#include "SparcRegClassInfo.h"
Vikram S. Adve8557b222001-10-10 20:56:33 +000016#include "llvm/CodeGen/InstrSelectionSupport.h"
Chris Lattner20b1ea02001-09-14 03:47:57 +000017#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/InstrForest.h"
19#include "llvm/CodeGen/InstrSelection.h"
Chris Lattner9c461082002-02-03 07:50:56 +000020#include "llvm/CodeGen/MachineCodeForMethod.h"
21#include "llvm/CodeGen/MachineCodeForInstruction.h"
Chris Lattner20b1ea02001-09-14 03:47:57 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/iTerminators.h"
24#include "llvm/iMemory.h"
25#include "llvm/iOther.h"
26#include "llvm/BasicBlock.h"
Chris Lattner2fbfdcf2002-04-07 20:49:59 +000027#include "llvm/Function.h"
Chris Lattnere9bb2df2001-12-03 22:26:30 +000028#include "llvm/ConstantVals.h"
Chris Lattnercee8f9a2001-11-27 00:03:19 +000029#include "Support/MathExtras.h"
Chris Lattner749655f2001-10-13 06:54:30 +000030#include <math.h>
Chris Lattner697954c2002-01-20 22:54:45 +000031using std::vector;
Chris Lattner20b1ea02001-09-14 03:47:57 +000032
33//************************* Forward Declarations ***************************/
34
35
Vikram S. Adve74825322002-03-18 03:15:35 +000036static void SetMemOperands_Internal (vector<MachineInstr*>& mvec,
37 vector<MachineInstr*>::iterator mvecI,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000038 const InstructionNode* vmInstrNode,
39 Value* ptrVal,
Vikram S. Advefd3900a2002-03-24 03:33:02 +000040 std::vector<Value*>& idxVec,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000041 const TargetMachine& target);
Chris Lattner20b1ea02001-09-14 03:47:57 +000042
43
44//************************ Internal Functions ******************************/
45
Chris Lattner20b1ea02001-09-14 03:47:57 +000046
Chris Lattner20b1ea02001-09-14 03:47:57 +000047static inline MachineOpCode
48ChooseBprInstruction(const InstructionNode* instrNode)
49{
50 MachineOpCode opCode;
51
52 Instruction* setCCInstr =
53 ((InstructionNode*) instrNode->leftChild())->getInstruction();
54
55 switch(setCCInstr->getOpcode())
56 {
57 case Instruction::SetEQ: opCode = BRZ; break;
58 case Instruction::SetNE: opCode = BRNZ; break;
59 case Instruction::SetLE: opCode = BRLEZ; break;
60 case Instruction::SetGE: opCode = BRGEZ; break;
61 case Instruction::SetLT: opCode = BRLZ; break;
62 case Instruction::SetGT: opCode = BRGZ; break;
63 default:
64 assert(0 && "Unrecognized VM instruction!");
65 opCode = INVALID_OPCODE;
66 break;
67 }
68
69 return opCode;
70}
71
72
73static inline MachineOpCode
Chris Lattner20b1ea02001-09-14 03:47:57 +000074ChooseBpccInstruction(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000075 const BinaryOperator* setCCInstr)
Chris Lattner20b1ea02001-09-14 03:47:57 +000076{
77 MachineOpCode opCode = INVALID_OPCODE;
78
79 bool isSigned = setCCInstr->getOperand(0)->getType()->isSigned();
80
81 if (isSigned)
82 {
83 switch(setCCInstr->getOpcode())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000084 {
85 case Instruction::SetEQ: opCode = BE; break;
86 case Instruction::SetNE: opCode = BNE; break;
87 case Instruction::SetLE: opCode = BLE; break;
88 case Instruction::SetGE: opCode = BGE; break;
89 case Instruction::SetLT: opCode = BL; break;
90 case Instruction::SetGT: opCode = BG; break;
91 default:
92 assert(0 && "Unrecognized VM instruction!");
93 break;
94 }
Chris Lattner20b1ea02001-09-14 03:47:57 +000095 }
96 else
97 {
98 switch(setCCInstr->getOpcode())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000099 {
100 case Instruction::SetEQ: opCode = BE; break;
101 case Instruction::SetNE: opCode = BNE; break;
102 case Instruction::SetLE: opCode = BLEU; break;
103 case Instruction::SetGE: opCode = BCC; break;
104 case Instruction::SetLT: opCode = BCS; break;
105 case Instruction::SetGT: opCode = BGU; break;
106 default:
107 assert(0 && "Unrecognized VM instruction!");
108 break;
109 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000110 }
111
112 return opCode;
113}
114
115static inline MachineOpCode
116ChooseBFpccInstruction(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000117 const BinaryOperator* setCCInstr)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000118{
119 MachineOpCode opCode = INVALID_OPCODE;
120
121 switch(setCCInstr->getOpcode())
122 {
123 case Instruction::SetEQ: opCode = FBE; break;
124 case Instruction::SetNE: opCode = FBNE; break;
125 case Instruction::SetLE: opCode = FBLE; break;
126 case Instruction::SetGE: opCode = FBGE; break;
127 case Instruction::SetLT: opCode = FBL; break;
128 case Instruction::SetGT: opCode = FBG; break;
129 default:
130 assert(0 && "Unrecognized VM instruction!");
131 break;
132 }
133
134 return opCode;
135}
136
137
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000138// Create a unique TmpInstruction for a boolean value,
139// representing the CC register used by a branch on that value.
140// For now, hack this using a little static cache of TmpInstructions.
141// Eventually the entire BURG instruction selection should be put
142// into a separate class that can hold such information.
Vikram S. Adveff5a09e2001-11-08 05:04:09 +0000143// The static cache is not too bad because the memory for these
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000144// TmpInstructions will be freed along with the rest of the Function anyway.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000145//
146static TmpInstruction*
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000147GetTmpForCC(Value* boolVal, const Function *F, const Type* ccType)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000148{
Chris Lattner697954c2002-01-20 22:54:45 +0000149 typedef std::hash_map<const Value*, TmpInstruction*> BoolTmpCache;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000150 static BoolTmpCache boolToTmpCache; // Map boolVal -> TmpInstruction*
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000151 static const Function *lastFunction = 0;// Use to flush cache between funcs
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000152
153 assert(boolVal->getType() == Type::BoolTy && "Weird but ok! Delete assert");
154
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000155 if (lastFunction != F)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000156 {
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000157 lastFunction = F;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000158 boolToTmpCache.clear();
159 }
160
Vikram S. Adveff5a09e2001-11-08 05:04:09 +0000161 // Look for tmpI and create a new one otherwise. The new value is
162 // directly written to map using the ref returned by operator[].
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000163 TmpInstruction*& tmpI = boolToTmpCache[boolVal];
164 if (tmpI == NULL)
Chris Lattner9c461082002-02-03 07:50:56 +0000165 tmpI = new TmpInstruction(ccType, boolVal);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000166
167 return tmpI;
168}
169
170
Chris Lattner20b1ea02001-09-14 03:47:57 +0000171static inline MachineOpCode
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000172ChooseBccInstruction(const InstructionNode* instrNode,
173 bool& isFPBranch)
174{
175 InstructionNode* setCCNode = (InstructionNode*) instrNode->leftChild();
176 BinaryOperator* setCCInstr = (BinaryOperator*) setCCNode->getInstruction();
177 const Type* setCCType = setCCInstr->getOperand(0)->getType();
178
179 isFPBranch = (setCCType == Type::FloatTy || setCCType == Type::DoubleTy);
180
181 if (isFPBranch)
182 return ChooseBFpccInstruction(instrNode, setCCInstr);
183 else
184 return ChooseBpccInstruction(instrNode, setCCInstr);
185}
186
187
188static inline MachineOpCode
Chris Lattner20b1ea02001-09-14 03:47:57 +0000189ChooseMovFpccInstruction(const InstructionNode* instrNode)
190{
191 MachineOpCode opCode = INVALID_OPCODE;
192
193 switch(instrNode->getInstruction()->getOpcode())
194 {
195 case Instruction::SetEQ: opCode = MOVFE; break;
196 case Instruction::SetNE: opCode = MOVFNE; break;
197 case Instruction::SetLE: opCode = MOVFLE; break;
198 case Instruction::SetGE: opCode = MOVFGE; break;
199 case Instruction::SetLT: opCode = MOVFL; break;
200 case Instruction::SetGT: opCode = MOVFG; break;
201 default:
202 assert(0 && "Unrecognized VM instruction!");
203 break;
204 }
205
206 return opCode;
207}
208
209
210// Assumes that SUBcc v1, v2 -> v3 has been executed.
211// In most cases, we want to clear v3 and then follow it by instruction
212// MOVcc 1 -> v3.
213// Set mustClearReg=false if v3 need not be cleared before conditional move.
214// Set valueToMove=0 if we want to conditionally move 0 instead of 1
215// (i.e., we want to test inverse of a condition)
Vikram S. Adve243dd452001-09-18 13:03:13 +0000216// (The latter two cases do not seem to arise because SetNE needs nothing.)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000217//
218static MachineOpCode
219ChooseMovpccAfterSub(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000220 bool& mustClearReg,
221 int& valueToMove)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000222{
223 MachineOpCode opCode = INVALID_OPCODE;
224 mustClearReg = true;
225 valueToMove = 1;
226
227 switch(instrNode->getInstruction()->getOpcode())
228 {
Vikram S. Adve243dd452001-09-18 13:03:13 +0000229 case Instruction::SetEQ: opCode = MOVE; break;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000230 case Instruction::SetLE: opCode = MOVLE; break;
231 case Instruction::SetGE: opCode = MOVGE; break;
232 case Instruction::SetLT: opCode = MOVL; break;
233 case Instruction::SetGT: opCode = MOVG; break;
Vikram S. Adve243dd452001-09-18 13:03:13 +0000234 case Instruction::SetNE: assert(0 && "No move required!"); break;
235 default: assert(0 && "Unrecognized VM instr!"); break;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000236 }
237
238 return opCode;
239}
240
Chris Lattner20b1ea02001-09-14 03:47:57 +0000241static inline MachineOpCode
242ChooseConvertToFloatInstr(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000243 const Type* opType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000244{
245 MachineOpCode opCode = INVALID_OPCODE;
246
247 switch(instrNode->getOpLabel())
248 {
249 case ToFloatTy:
250 if (opType == Type::SByteTy || opType == Type::ShortTy || opType == Type::IntTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000251 opCode = FITOS;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000252 else if (opType == Type::LongTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000253 opCode = FXTOS;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000254 else if (opType == Type::DoubleTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000255 opCode = FDTOS;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000256 else if (opType == Type::FloatTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000257 ;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000258 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000259 assert(0 && "Cannot convert this type to FLOAT on SPARC");
Chris Lattner20b1ea02001-09-14 03:47:57 +0000260 break;
261
262 case ToDoubleTy:
Vikram S. Adve74825322002-03-18 03:15:35 +0000263 // This is usually used in conjunction with CreateCodeToCopyIntToFloat().
264 // Both functions should treat the integer as a 32-bit value for types
265 // of 4 bytes or less, and as a 64-bit value otherwise.
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000266 if (opType == Type::SByteTy || opType == Type::UByteTy ||
267 opType == Type::ShortTy || opType == Type::UShortTy ||
268 opType == Type::IntTy || opType == Type::UIntTy)
Vikram S. Adve74825322002-03-18 03:15:35 +0000269 opCode = FITOD;
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000270 else if (opType == Type::LongTy || opType == Type::ULongTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000271 opCode = FXTOD;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000272 else if (opType == Type::FloatTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000273 opCode = FSTOD;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000274 else if (opType == Type::DoubleTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000275 ;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000276 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000277 assert(0 && "Cannot convert this type to DOUBLE on SPARC");
Chris Lattner20b1ea02001-09-14 03:47:57 +0000278 break;
279
280 default:
281 break;
282 }
283
284 return opCode;
285}
286
287static inline MachineOpCode
288ChooseConvertToIntInstr(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000289 const Type* opType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000290{
291 MachineOpCode opCode = INVALID_OPCODE;;
292
293 int instrType = (int) instrNode->getOpLabel();
294
295 if (instrType == ToSByteTy || instrType == ToShortTy || instrType == ToIntTy)
296 {
297 switch (opType->getPrimitiveID())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000298 {
Chris Lattner20b1ea02001-09-14 03:47:57 +0000299 case Type::FloatTyID: opCode = FSTOI; break;
300 case Type::DoubleTyID: opCode = FDTOI; break;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000301 default:
302 assert(0 && "Non-numeric non-bool type cannot be converted to Int");
303 break;
304 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000305 }
306 else if (instrType == ToLongTy)
307 {
308 switch (opType->getPrimitiveID())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000309 {
Chris Lattner20b1ea02001-09-14 03:47:57 +0000310 case Type::FloatTyID: opCode = FSTOX; break;
311 case Type::DoubleTyID: opCode = FDTOX; break;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000312 default:
313 assert(0 && "Non-numeric non-bool type cannot be converted to Long");
314 break;
315 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000316 }
317 else
318 assert(0 && "Should not get here, Mo!");
319
320 return opCode;
321}
322
323
324static inline MachineOpCode
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000325ChooseAddInstructionByType(const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000326{
327 MachineOpCode opCode = INVALID_OPCODE;
328
Chris Lattner20b1ea02001-09-14 03:47:57 +0000329 if (resultType->isIntegral() ||
Chris Lattner2aac6bf2002-04-04 22:19:18 +0000330 isa<PointerType>(resultType) ||
331 isa<FunctionType>(resultType) ||
332 resultType == Type::LabelTy ||
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000333 resultType == Type::BoolTy)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000334 {
335 opCode = ADD;
336 }
337 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000338 switch(resultType->getPrimitiveID())
339 {
340 case Type::FloatTyID: opCode = FADDS; break;
341 case Type::DoubleTyID: opCode = FADDD; break;
342 default: assert(0 && "Invalid type for ADD instruction"); break;
343 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000344
345 return opCode;
346}
347
348
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000349static inline MachineOpCode
350ChooseAddInstruction(const InstructionNode* instrNode)
351{
352 return ChooseAddInstructionByType(instrNode->getInstruction()->getType());
353}
354
355
Chris Lattner20b1ea02001-09-14 03:47:57 +0000356static inline MachineInstr*
357CreateMovFloatInstruction(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000358 const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000359{
360 MachineInstr* minstr = new MachineInstr((resultType == Type::FloatTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000361 ? FMOVS : FMOVD);
Vikram S. Adve74825322002-03-18 03:15:35 +0000362 minstr->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
363 instrNode->leftChild()->getValue());
364 minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
365 instrNode->getValue());
Chris Lattner20b1ea02001-09-14 03:47:57 +0000366 return minstr;
367}
368
369static inline MachineInstr*
370CreateAddConstInstruction(const InstructionNode* instrNode)
371{
372 MachineInstr* minstr = NULL;
373
374 Value* constOp = ((InstrTreeNode*) instrNode->rightChild())->getValue();
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000375 assert(isa<Constant>(constOp));
Chris Lattner20b1ea02001-09-14 03:47:57 +0000376
377 // Cases worth optimizing are:
378 // (1) Add with 0 for float or double: use an FMOV of appropriate type,
379 // instead of an FADD (1 vs 3 cycles). There is no integer MOV.
380 //
381 const Type* resultType = instrNode->getInstruction()->getType();
382
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000383 if (resultType == Type::FloatTy ||
384 resultType == Type::DoubleTy)
385 {
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000386 double dval = cast<ConstantFP>(constOp)->getValue();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000387 if (dval == 0.0)
388 minstr = CreateMovFloatInstruction(instrNode, resultType);
389 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000390
391 return minstr;
392}
393
394
395static inline MachineOpCode
Vikram S. Adve510eec72001-11-04 21:59:14 +0000396ChooseSubInstructionByType(const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000397{
398 MachineOpCode opCode = INVALID_OPCODE;
399
Chris Lattner20b1ea02001-09-14 03:47:57 +0000400 if (resultType->isIntegral() ||
401 resultType->isPointerType())
402 {
403 opCode = SUB;
404 }
405 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000406 switch(resultType->getPrimitiveID())
407 {
408 case Type::FloatTyID: opCode = FSUBS; break;
409 case Type::DoubleTyID: opCode = FSUBD; break;
410 default: assert(0 && "Invalid type for SUB instruction"); break;
411 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000412
413 return opCode;
414}
415
416
417static inline MachineInstr*
418CreateSubConstInstruction(const InstructionNode* instrNode)
419{
420 MachineInstr* minstr = NULL;
421
422 Value* constOp = ((InstrTreeNode*) instrNode->rightChild())->getValue();
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000423 assert(isa<Constant>(constOp));
Chris Lattner20b1ea02001-09-14 03:47:57 +0000424
425 // Cases worth optimizing are:
426 // (1) Sub with 0 for float or double: use an FMOV of appropriate type,
427 // instead of an FSUB (1 vs 3 cycles). There is no integer MOV.
428 //
429 const Type* resultType = instrNode->getInstruction()->getType();
430
431 if (resultType == Type::FloatTy ||
432 resultType == Type::DoubleTy)
433 {
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000434 double dval = cast<ConstantFP>(constOp)->getValue();
Chris Lattner20b1ea02001-09-14 03:47:57 +0000435 if (dval == 0.0)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000436 minstr = CreateMovFloatInstruction(instrNode, resultType);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000437 }
438
439 return minstr;
440}
441
442
443static inline MachineOpCode
444ChooseFcmpInstruction(const InstructionNode* instrNode)
445{
446 MachineOpCode opCode = INVALID_OPCODE;
447
448 Value* operand = ((InstrTreeNode*) instrNode->leftChild())->getValue();
449 switch(operand->getType()->getPrimitiveID()) {
450 case Type::FloatTyID: opCode = FCMPS; break;
451 case Type::DoubleTyID: opCode = FCMPD; break;
452 default: assert(0 && "Invalid type for FCMP instruction"); break;
453 }
454
455 return opCode;
456}
457
458
459// Assumes that leftArg and rightArg are both cast instructions.
460//
461static inline bool
462BothFloatToDouble(const InstructionNode* instrNode)
463{
464 InstrTreeNode* leftArg = instrNode->leftChild();
465 InstrTreeNode* rightArg = instrNode->rightChild();
466 InstrTreeNode* leftArgArg = leftArg->leftChild();
467 InstrTreeNode* rightArgArg = rightArg->leftChild();
468 assert(leftArg->getValue()->getType() == rightArg->getValue()->getType());
469
470 // Check if both arguments are floats cast to double
471 return (leftArg->getValue()->getType() == Type::DoubleTy &&
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000472 leftArgArg->getValue()->getType() == Type::FloatTy &&
473 rightArgArg->getValue()->getType() == Type::FloatTy);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000474}
475
476
477static inline MachineOpCode
Vikram S. Adve510eec72001-11-04 21:59:14 +0000478ChooseMulInstructionByType(const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000479{
480 MachineOpCode opCode = INVALID_OPCODE;
481
Chris Lattner20b1ea02001-09-14 03:47:57 +0000482 if (resultType->isIntegral())
Vikram S. Adve510eec72001-11-04 21:59:14 +0000483 opCode = MULX;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000484 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000485 switch(resultType->getPrimitiveID())
486 {
487 case Type::FloatTyID: opCode = FMULS; break;
488 case Type::DoubleTyID: opCode = FMULD; break;
489 default: assert(0 && "Invalid type for MUL instruction"); break;
490 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000491
492 return opCode;
493}
494
495
Vikram S. Adve510eec72001-11-04 21:59:14 +0000496
Chris Lattner20b1ea02001-09-14 03:47:57 +0000497static inline MachineInstr*
Vikram S. Adve74825322002-03-18 03:15:35 +0000498CreateIntNegInstruction(const TargetMachine& target,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000499 Value* vreg)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000500{
501 MachineInstr* minstr = new MachineInstr(SUB);
Vikram S. Adve74825322002-03-18 03:15:35 +0000502 minstr->SetMachineOperandReg(0, target.getRegInfo().getZeroRegNum());
503 minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, vreg);
504 minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, vreg);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000505 return minstr;
506}
507
508
Vikram S. Adve74825322002-03-18 03:15:35 +0000509// Does not create any instructions if we cannot exploit constant to
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000510// create a cheaper instruction.
511// This returns the approximate cost of the instructions generated,
512// which is used to pick the cheapest when both operands are constant.
513static inline unsigned int
Vikram S. Adve74825322002-03-18 03:15:35 +0000514CreateMulConstInstruction(const TargetMachine &target,
515 Value* lval, Value* rval, Value* destVal,
516 vector<MachineInstr*>& mvec)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000517{
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000518 /* An integer multiply is generally more costly than FP multiply */
519 unsigned int cost = target.getInstrInfo().minLatency(MULX);
Vikram S. Adve74825322002-03-18 03:15:35 +0000520 MachineInstr* minstr1 = NULL;
521 MachineInstr* minstr2 = NULL;
522
523 Value* constOp = rval;
524 if (! isa<Constant>(constOp))
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000525 return cost;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000526
527 // Cases worth optimizing are:
528 // (1) Multiply by 0 or 1 for any type: replace with copy (ADD or FMOV)
529 // (2) Multiply by 2^x for integer types: replace with Shift
530 //
Vikram S. Adve74825322002-03-18 03:15:35 +0000531 const Type* resultType = destVal->getType();
Chris Lattner20b1ea02001-09-14 03:47:57 +0000532
Vikram S. Adve243dd452001-09-18 13:03:13 +0000533 if (resultType->isIntegral() || resultType->isPointerType())
Chris Lattner20b1ea02001-09-14 03:47:57 +0000534 {
535 unsigned pow;
536 bool isValidConst;
537 int64_t C = GetConstantValueAsSignedInt(constOp, isValidConst);
538 if (isValidConst)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000539 {
540 bool needNeg = false;
541 if (C < 0)
542 {
543 needNeg = true;
544 C = -C;
545 }
546
547 if (C == 0 || C == 1)
548 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000549 cost = target.getInstrInfo().minLatency(ADD);
Vikram S. Adve74825322002-03-18 03:15:35 +0000550 minstr1 = new MachineInstr(ADD);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000551 if (C == 0)
Vikram S. Adve74825322002-03-18 03:15:35 +0000552 minstr1->SetMachineOperandReg(0,
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000553 target.getRegInfo().getZeroRegNum());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000554 else
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000555 minstr1->SetMachineOperandVal(0,
556 MachineOperand::MO_VirtualRegister, lval);
557 minstr1->SetMachineOperandReg(1,
558 target.getRegInfo().getZeroRegNum());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000559 }
560 else if (IsPowerOf2(C, pow))
561 {
Vikram S. Adve74825322002-03-18 03:15:35 +0000562 minstr1 = new MachineInstr((resultType == Type::LongTy)
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000563 ? SLLX : SLL);
564 minstr1->SetMachineOperandVal(0,
565 MachineOperand::MO_VirtualRegister, lval);
566 minstr1->SetMachineOperandConst(1,
567 MachineOperand::MO_UnextendedImmed, pow);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000568 }
569
Vikram S. Adve74825322002-03-18 03:15:35 +0000570 if (minstr1 && needNeg)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000571 { // insert <reg = SUB 0, reg> after the instr to flip the sign
Vikram S. Adve74825322002-03-18 03:15:35 +0000572 minstr2 = CreateIntNegInstruction(target, destVal);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000573 cost += target.getInstrInfo().minLatency(minstr2->getOpCode());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000574 }
575 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000576 }
577 else
578 {
579 if (resultType == Type::FloatTy ||
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000580 resultType == Type::DoubleTy)
581 {
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000582 double dval = cast<ConstantFP>(constOp)->getValue();
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000583 if (fabs(dval) == 1)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000584 {
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000585 bool needNeg = (dval < 0);
586
587 MachineOpCode opCode = needNeg
588 ? (resultType == Type::FloatTy? FNEGS : FNEGD)
589 : (resultType == Type::FloatTy? FMOVS : FMOVD);
590
Vikram S. Adve74825322002-03-18 03:15:35 +0000591 minstr1 = new MachineInstr(opCode);
592 minstr1->SetMachineOperandVal(0,
593 MachineOperand::MO_VirtualRegister,
594 lval);
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000595 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000596 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000597 }
598
Vikram S. Adve74825322002-03-18 03:15:35 +0000599 if (minstr1 != NULL)
600 minstr1->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
601 destVal);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000602
Vikram S. Adve74825322002-03-18 03:15:35 +0000603 if (minstr1)
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000604 {
605 mvec.push_back(minstr1);
606 cost = target.getInstrInfo().minLatency(minstr1->getOpCode());
607 }
Vikram S. Adve74825322002-03-18 03:15:35 +0000608 if (minstr2)
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000609 {
610 assert(minstr1 && "Otherwise cost needs to be initialized to 0");
611 cost += target.getInstrInfo().minLatency(minstr2->getOpCode());
612 mvec.push_back(minstr2);
613 }
614
615 return cost;
Vikram S. Adve74825322002-03-18 03:15:35 +0000616}
617
618
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000619// Does not create any instructions if we cannot exploit constant to
620// create a cheaper instruction.
621//
622static inline void
623CreateCheapestMulConstInstruction(const TargetMachine &target,
624 Value* lval, Value* rval, Value* destVal,
625 vector<MachineInstr*>& mvec)
626{
627 Value* constOp;
628 if (isa<Constant>(lval) && isa<Constant>(rval))
629 { // both operands are constant: try both orders!
630 vector<MachineInstr*> mvec1, mvec2;
631 unsigned int lcost = CreateMulConstInstruction(target, lval, rval,
632 destVal, mvec1);
633 unsigned int rcost = CreateMulConstInstruction(target, rval, lval,
634 destVal, mvec2);
635 vector<MachineInstr*>& mincostMvec = (lcost <= rcost)? mvec1 : mvec2;
636 vector<MachineInstr*>& maxcostMvec = (lcost <= rcost)? mvec2 : mvec1;
637 mvec.insert(mvec.end(), mincostMvec.begin(), mincostMvec.end());
638
639 for (unsigned int i=0; i < maxcostMvec.size(); ++i)
640 delete maxcostMvec[i];
641 }
642 else if (isa<Constant>(rval)) // rval is constant, but not lval
643 CreateMulConstInstruction(target, lval, rval, destVal, mvec);
644 else if (isa<Constant>(lval)) // lval is constant, but not rval
645 CreateMulConstInstruction(target, lval, rval, destVal, mvec);
646
647 // else neither is constant
648 return;
649}
650
Vikram S. Adve74825322002-03-18 03:15:35 +0000651// Return NULL if we cannot exploit constant to create a cheaper instruction
652static inline void
653CreateMulInstruction(const TargetMachine &target,
654 Value* lval, Value* rval, Value* destVal,
655 vector<MachineInstr*>& mvec,
656 MachineOpCode forceMulOp = INVALID_MACHINE_OPCODE)
657{
658 unsigned int L = mvec.size();
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000659 CreateCheapestMulConstInstruction(target, lval, rval, destVal, mvec);
Vikram S. Adve74825322002-03-18 03:15:35 +0000660 if (mvec.size() == L)
661 { // no instructions were added so create MUL reg, reg, reg.
662 // Use FSMULD if both operands are actually floats cast to doubles.
663 // Otherwise, use the default opcode for the appropriate type.
664 MachineOpCode mulOp = ((forceMulOp != INVALID_MACHINE_OPCODE)
665 ? forceMulOp
666 : ChooseMulInstructionByType(destVal->getType()));
667 MachineInstr* M = new MachineInstr(mulOp);
668 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, lval);
669 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, rval);
670 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, destVal);
671 mvec.push_back(M);
672 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000673}
674
675
Vikram S. Adve510eec72001-11-04 21:59:14 +0000676// Generate a divide instruction for Div or Rem.
677// For Rem, this assumes that the operand type will be signed if the result
678// type is signed. This is correct because they must have the same sign.
679//
Chris Lattner20b1ea02001-09-14 03:47:57 +0000680static inline MachineOpCode
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000681ChooseDivInstruction(TargetMachine &target,
682 const InstructionNode* instrNode)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000683{
684 MachineOpCode opCode = INVALID_OPCODE;
685
686 const Type* resultType = instrNode->getInstruction()->getType();
687
688 if (resultType->isIntegral())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000689 opCode = resultType->isSigned()? SDIVX : UDIVX;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000690 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000691 switch(resultType->getPrimitiveID())
692 {
693 case Type::FloatTyID: opCode = FDIVS; break;
694 case Type::DoubleTyID: opCode = FDIVD; break;
695 default: assert(0 && "Invalid type for DIV instruction"); break;
696 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000697
698 return opCode;
699}
700
701
Vikram S. Adve74825322002-03-18 03:15:35 +0000702// Return NULL if we cannot exploit constant to create a cheaper instruction
703static inline void
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000704CreateDivConstInstruction(TargetMachine &target,
705 const InstructionNode* instrNode,
Vikram S. Adve74825322002-03-18 03:15:35 +0000706 vector<MachineInstr*>& mvec)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000707{
Vikram S. Adve74825322002-03-18 03:15:35 +0000708 MachineInstr* minstr1 = NULL;
709 MachineInstr* minstr2 = NULL;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000710
711 Value* constOp = ((InstrTreeNode*) instrNode->rightChild())->getValue();
Vikram S. Adve74825322002-03-18 03:15:35 +0000712 if (! isa<Constant>(constOp))
713 return;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000714
715 // Cases worth optimizing are:
716 // (1) Divide by 1 for any type: replace with copy (ADD or FMOV)
717 // (2) Divide by 2^x for integer types: replace with SR[L or A]{X}
718 //
719 const Type* resultType = instrNode->getInstruction()->getType();
720
721 if (resultType->isIntegral())
722 {
723 unsigned pow;
724 bool isValidConst;
725 int64_t C = GetConstantValueAsSignedInt(constOp, isValidConst);
726 if (isValidConst)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000727 {
728 bool needNeg = false;
729 if (C < 0)
730 {
731 needNeg = true;
732 C = -C;
733 }
734
735 if (C == 1)
736 {
Vikram S. Adve74825322002-03-18 03:15:35 +0000737 minstr1 = new MachineInstr(ADD);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000738 minstr1->SetMachineOperandVal(0,
739 MachineOperand::MO_VirtualRegister,
740 instrNode->leftChild()->getValue());
741 minstr1->SetMachineOperandReg(1,
742 target.getRegInfo().getZeroRegNum());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000743 }
744 else if (IsPowerOf2(C, pow))
745 {
746 MachineOpCode opCode= ((resultType->isSigned())
747 ? (resultType==Type::LongTy)? SRAX : SRA
748 : (resultType==Type::LongTy)? SRLX : SRL);
Vikram S. Adve74825322002-03-18 03:15:35 +0000749 minstr1 = new MachineInstr(opCode);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000750 minstr1->SetMachineOperandVal(0,
751 MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000752 instrNode->leftChild()->getValue());
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000753 minstr1->SetMachineOperandConst(1,
754 MachineOperand::MO_UnextendedImmed,
755 pow);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000756 }
757
Vikram S. Adve74825322002-03-18 03:15:35 +0000758 if (minstr1 && needNeg)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000759 { // insert <reg = SUB 0, reg> after the instr to flip the sign
Vikram S. Adve74825322002-03-18 03:15:35 +0000760 minstr2 = CreateIntNegInstruction(target,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000761 instrNode->getValue());
762 }
763 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000764 }
765 else
766 {
767 if (resultType == Type::FloatTy ||
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000768 resultType == Type::DoubleTy)
769 {
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000770 double dval = cast<ConstantFP>(constOp)->getValue();
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000771 if (fabs(dval) == 1)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000772 {
773 bool needNeg = (dval < 0);
774
775 MachineOpCode opCode = needNeg
776 ? (resultType == Type::FloatTy? FNEGS : FNEGD)
777 : (resultType == Type::FloatTy? FMOVS : FMOVD);
778
Vikram S. Adve74825322002-03-18 03:15:35 +0000779 minstr1 = new MachineInstr(opCode);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000780 minstr1->SetMachineOperandVal(0,
781 MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000782 instrNode->leftChild()->getValue());
783 }
784 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000785 }
786
Vikram S. Adve74825322002-03-18 03:15:35 +0000787 if (minstr1 != NULL)
788 minstr1->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
789 instrNode->getValue());
Chris Lattner20b1ea02001-09-14 03:47:57 +0000790
Vikram S. Adve74825322002-03-18 03:15:35 +0000791 if (minstr1)
792 mvec.push_back(minstr1);
793 if (minstr2)
794 mvec.push_back(minstr2);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000795}
796
797
Vikram S. Adve74825322002-03-18 03:15:35 +0000798static void
799CreateCodeForVariableSizeAlloca(const TargetMachine& target,
800 Instruction* result,
801 unsigned int tsize,
802 Value* numElementsVal,
803 vector<MachineInstr*>& getMvec)
804{
805 MachineInstr* M;
806
807 // Create a Value to hold the (constant) element size
808 Value* tsizeVal = ConstantSInt::get(Type::IntTy, tsize);
809
810 // Get the constant offset from SP for dynamically allocated storage
811 // and create a temporary Value to hold it.
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000812 assert(result && result->getParent() && "Result value is not part of a fn?");
813 Function *F = result->getParent()->getParent();
814 MachineCodeForMethod& mcInfo = MachineCodeForMethod::get(F);
Vikram S. Adve74825322002-03-18 03:15:35 +0000815 bool growUp;
816 ConstantSInt* dynamicAreaOffset =
817 ConstantSInt::get(Type::IntTy,
818 target.getFrameInfo().getDynamicAreaOffset(mcInfo,growUp));
819 assert(! growUp && "Has SPARC v9 stack frame convention changed?");
820
821 // Create a temporary value to hold the result of MUL
822 TmpInstruction* tmpProd = new TmpInstruction(numElementsVal, tsizeVal);
823 MachineCodeForInstruction::get(result).addTemp(tmpProd);
824
825 // Instruction 1: mul numElements, typeSize -> tmpProd
826 M = new MachineInstr(MULX);
827 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, numElementsVal);
828 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, tsizeVal);
829 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, tmpProd);
830 getMvec.push_back(M);
831
832 // Instruction 2: sub %sp, tmpProd -> %sp
833 M = new MachineInstr(SUB);
834 M->SetMachineOperandReg(0, target.getRegInfo().getStackPointer());
835 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, tmpProd);
836 M->SetMachineOperandReg(2, target.getRegInfo().getStackPointer());
837 getMvec.push_back(M);
838
839 // Instruction 3: add %sp, frameSizeBelowDynamicArea -> result
840 M = new MachineInstr(ADD);
841 M->SetMachineOperandReg(0, target.getRegInfo().getStackPointer());
842 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, dynamicAreaOffset);
843 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, result);
844 getMvec.push_back(M);
845}
846
847
848static void
849CreateCodeForFixedSizeAlloca(const TargetMachine& target,
850 Instruction* result,
851 unsigned int tsize,
852 unsigned int numElements,
853 vector<MachineInstr*>& getMvec)
854{
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000855 assert(result && result->getParent() &&
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000856 "Result value is not part of a function?");
857 Function *F = result->getParent()->getParent();
858 MachineCodeForMethod &mcInfo = MachineCodeForMethod::get(F);
Vikram S. Adve74825322002-03-18 03:15:35 +0000859
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000860 // Check if the offset would small enough to use as an immediate in
861 // load/stores (check LDX because all load/stores have the same-size immediate
862 // field). If not, put the variable in the dynamically sized area of the
863 // frame.
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000864 unsigned int paddedSizeIgnored;
Vikram S. Adve74825322002-03-18 03:15:35 +0000865 int offsetFromFP = mcInfo.computeOffsetforLocalVar(target, result,
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000866 paddedSizeIgnored,
Vikram S. Adve74825322002-03-18 03:15:35 +0000867 tsize * numElements);
868 if (! target.getInstrInfo().constantFitsInImmedField(LDX, offsetFromFP))
869 {
870 CreateCodeForVariableSizeAlloca(target, result, tsize,
871 ConstantSInt::get(Type::IntTy,numElements),
872 getMvec);
873 return;
874 }
875
876 // else offset fits in immediate field so go ahead and allocate it.
877 offsetFromFP = mcInfo.allocateLocalVar(target, result, tsize * numElements);
878
879 // Create a temporary Value to hold the constant offset.
880 // This is needed because it may not fit in the immediate field.
881 ConstantSInt* offsetVal = ConstantSInt::get(Type::IntTy, offsetFromFP);
882
883 // Instruction 1: add %fp, offsetFromFP -> result
884 MachineInstr* M = new MachineInstr(ADD);
885 M->SetMachineOperandReg(0, target.getRegInfo().getFramePointer());
886 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, offsetVal);
887 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, result);
888
889 getMvec.push_back(M);
890}
891
892
893
Chris Lattner20b1ea02001-09-14 03:47:57 +0000894//------------------------------------------------------------------------
895// Function SetOperandsForMemInstr
896//
897// Choose addressing mode for the given load or store instruction.
898// Use [reg+reg] if it is an indexed reference, and the index offset is
899// not a constant or if it cannot fit in the offset field.
900// Use [reg+offset] in all other cases.
901//
902// This assumes that all array refs are "lowered" to one of these forms:
903// %x = load (subarray*) ptr, constant ; single constant offset
904// %x = load (subarray*) ptr, offsetVal ; single non-constant offset
905// Generally, this should happen via strength reduction + LICM.
906// Also, strength reduction should take care of using the same register for
907// the loop index variable and an array index, when that is profitable.
908//------------------------------------------------------------------------
909
910static void
Vikram S. Adve74825322002-03-18 03:15:35 +0000911SetOperandsForMemInstr(vector<MachineInstr*>& mvec,
912 vector<MachineInstr*>::iterator mvecI,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000913 const InstructionNode* vmInstrNode,
914 const TargetMachine& target)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000915{
916 MemAccessInst* memInst = (MemAccessInst*) vmInstrNode->getInstruction();
917
918 // Variables to hold the index vector, ptr value, and offset value.
919 // The major work here is to extract these for all 3 instruction types
920 // and then call the common function SetMemOperands_Internal().
921 //
Vikram S. Adve74825322002-03-18 03:15:35 +0000922 Value* ptrVal = memInst->getPointerOperand();
Chris Lattner20b1ea02001-09-14 03:47:57 +0000923
Vikram S. Advea10d1a72002-03-31 19:07:35 +0000924 // Start with the index vector of this instruction, if any.
925 vector<Value*> idxVec;
926 idxVec.insert(idxVec.end(), memInst->idx_begin(), memInst->idx_end());
927
928 // If there is a GetElemPtr instruction to fold in to this instr,
929 // it must be in the left child for Load and GetElemPtr, and in the
930 // right child for Store instructions.
Chris Lattner20b1ea02001-09-14 03:47:57 +0000931 InstrTreeNode* ptrChild = (vmInstrNode->getOpLabel() == Instruction::Store
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000932 ? vmInstrNode->rightChild()
933 : vmInstrNode->leftChild());
Chris Lattner20b1ea02001-09-14 03:47:57 +0000934
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000935 // Fold chains of GetElemPtr instructions for structure references.
Vikram S. Adve74825322002-03-18 03:15:35 +0000936 if (isa<StructType>(cast<PointerType>(ptrVal->getType())->getElementType())
937 && (ptrChild->getOpLabel() == Instruction::GetElementPtr ||
938 ptrChild->getOpLabel() == GetElemPtrIdx))
Chris Lattner20b1ea02001-09-14 03:47:57 +0000939 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000940 Value* newPtr = FoldGetElemChain((InstructionNode*) ptrChild, idxVec);
941 if (newPtr)
942 ptrVal = newPtr;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000943 }
944
Vikram S. Adve74825322002-03-18 03:15:35 +0000945 SetMemOperands_Internal(mvec, mvecI, vmInstrNode, ptrVal, idxVec, target);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000946}
947
948
Vikram S. Adve74825322002-03-18 03:15:35 +0000949// Generate the correct operands (and additional instructions if needed)
950// for the given pointer and given index vector.
951//
Chris Lattner20b1ea02001-09-14 03:47:57 +0000952static void
Vikram S. Adve74825322002-03-18 03:15:35 +0000953SetMemOperands_Internal(vector<MachineInstr*>& mvec,
954 vector<MachineInstr*>::iterator mvecI,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000955 const InstructionNode* vmInstrNode,
956 Value* ptrVal,
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000957 vector<Value*>& idxVec,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000958 const TargetMachine& target)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000959{
960 MemAccessInst* memInst = (MemAccessInst*) vmInstrNode->getInstruction();
961
962 // Initialize so we default to storing the offset in a register.
Chris Lattner8e5c0b42001-11-07 14:01:59 +0000963 int64_t smallConstOffset = 0;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000964 Value* valueForRegOffset = NULL;
965 MachineOperand::MachineOperandType offsetOpType =MachineOperand::MO_VirtualRegister;
966
Vikram S. Adve74825322002-03-18 03:15:35 +0000967 // Check if there is an index vector and if so, compute the
968 // right offset for structures and for arrays
Chris Lattner20b1ea02001-09-14 03:47:57 +0000969 //
970 if (idxVec.size() > 0)
971 {
Chris Lattner8e5c0b42001-11-07 14:01:59 +0000972 unsigned offset = 0;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000973
Vikram S. Adve74825322002-03-18 03:15:35 +0000974 const PointerType* ptrType = cast<PointerType>(ptrVal->getType());
Chris Lattner20b1ea02001-09-14 03:47:57 +0000975
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000976 // Handle special common case of leading [0] index.
977 bool firstIndexIsZero =
978 bool(isa<ConstantUInt>(idxVec.front()) &&
979 cast<ConstantUInt>(idxVec.front())->getValue() == 0);
980
981 // This is a real structure reference if the ptr target is a
982 // structure type, and the first offset is [0] (eliminate that offset).
983 if (firstIndexIsZero && ptrType->getElementType()->isStructType())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000984 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000985 // Compute the offset value using the index vector. Create a
986 // virtual reg. for it since it may not fit in the immed field.
987 assert(idxVec.size() >= 2);
988 idxVec.erase(idxVec.begin());
Vikram S. Adve74825322002-03-18 03:15:35 +0000989 unsigned offset = target.DataLayout.getIndexedOffset(ptrType,idxVec);
990 valueForRegOffset = ConstantSInt::get(Type::IntTy, offset);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000991 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000992 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000993 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000994 // It is an array ref, and must have been lowered to a single offset.
Vikram S. Adve74825322002-03-18 03:15:35 +0000995 assert((memInst->getNumOperands()
996 == (unsigned) 1 + memInst->getFirstIndexOperandNumber())
997 && "Array refs must be lowered before Instruction Selection");
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000998
Vikram S. Adve74825322002-03-18 03:15:35 +0000999 Value* arrayOffsetVal = * memInst->idx_begin();
1000
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001001 // If index is 0, the offset value is just 0. Otherwise,
1002 // generate a MUL instruction to compute address from index.
1003 // The call to getTypeSize() will fail if size is not constant.
1004 // CreateMulInstruction() folds constants intelligently enough.
1005 //
1006 if (firstIndexIsZero)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001007 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001008 offsetOpType = MachineOperand::MO_SignExtendedImmed;
1009 smallConstOffset = 0;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001010 }
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001011 else
1012 {
1013 vector<MachineInstr*> mulVec;
1014 Instruction* addr = new TmpInstruction(Type::UIntTy, memInst);
1015 MachineCodeForInstruction::get(memInst).addTemp(addr);
1016
1017 unsigned int eltSize =
1018 target.DataLayout.getTypeSize(ptrType->getElementType());
1019 assert(eltSize > 0 && "Invalid or non-const array element size");
1020 ConstantUInt* eltVal = ConstantUInt::get(Type::UIntTy, eltSize);
1021
1022 CreateMulInstruction(target,
1023 arrayOffsetVal, /* lval, not likely const */
1024 eltVal, /* rval, likely constant */
1025 addr, /* result*/
1026 mulVec, INVALID_MACHINE_OPCODE);
1027 assert(mulVec.size() > 0 && "No multiply instruction created?");
1028 for (vector<MachineInstr*>::const_iterator I = mulVec.begin();
1029 I != mulVec.end(); ++I)
1030 {
1031 mvecI = mvec.insert(mvecI, *I); // ptr to inserted value
1032 ++mvecI; // ptr to mem. instr.
1033 }
1034
1035 valueForRegOffset = addr;
1036 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001037 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001038 }
1039 else
1040 {
1041 offsetOpType = MachineOperand::MO_SignExtendedImmed;
1042 smallConstOffset = 0;
1043 }
1044
Vikram S. Advea10d1a72002-03-31 19:07:35 +00001045 // For STORE:
1046 // Operand 0 is value, operand 1 is ptr, operand 2 is offset
1047 // For LOAD or GET_ELEMENT_PTR,
1048 // Operand 0 is ptr, operand 1 is offset, operand 2 is result.
1049 //
1050 unsigned offsetOpNum, ptrOpNum;
1051 if (memInst->getOpcode() == Instruction::Store)
1052 {
1053 (*mvecI)->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1054 vmInstrNode->leftChild()->getValue());
1055 ptrOpNum = 1;
1056 offsetOpNum = 2;
1057 }
1058 else
1059 {
1060 ptrOpNum = 0;
1061 offsetOpNum = 1;
1062 (*mvecI)->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
1063 memInst);
1064 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001065
Vikram S. Advea10d1a72002-03-31 19:07:35 +00001066 (*mvecI)->SetMachineOperandVal(ptrOpNum, MachineOperand::MO_VirtualRegister,
1067 ptrVal);
1068
Chris Lattner20b1ea02001-09-14 03:47:57 +00001069 if (offsetOpType == MachineOperand::MO_VirtualRegister)
1070 {
1071 assert(valueForRegOffset != NULL);
Vikram S. Adve74825322002-03-18 03:15:35 +00001072 (*mvecI)->SetMachineOperandVal(offsetOpNum, offsetOpType,
1073 valueForRegOffset);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001074 }
1075 else
Vikram S. Adve74825322002-03-18 03:15:35 +00001076 (*mvecI)->SetMachineOperandConst(offsetOpNum, offsetOpType,
1077 smallConstOffset);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001078}
1079
1080
Chris Lattner20b1ea02001-09-14 03:47:57 +00001081//
1082// Substitute operand `operandNum' of the instruction in node `treeNode'
Vikram S. Advec025fc12001-10-14 23:28:43 +00001083// in place of the use(s) of that instruction in node `parent'.
1084// Check both explicit and implicit operands!
Vikram S. Adve74825322002-03-18 03:15:35 +00001085// Also make sure to skip over a parent who:
1086// (1) is a list node in the Burg tree, or
1087// (2) itself had its results forwarded to its parent
Chris Lattner20b1ea02001-09-14 03:47:57 +00001088//
1089static void
1090ForwardOperand(InstructionNode* treeNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001091 InstrTreeNode* parent,
1092 int operandNum)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001093{
Vikram S. Adve243dd452001-09-18 13:03:13 +00001094 assert(treeNode && parent && "Invalid invocation of ForwardOperand");
1095
Chris Lattner20b1ea02001-09-14 03:47:57 +00001096 Instruction* unusedOp = treeNode->getInstruction();
1097 Value* fwdOp = unusedOp->getOperand(operandNum);
Vikram S. Adve243dd452001-09-18 13:03:13 +00001098
1099 // The parent itself may be a list node, so find the real parent instruction
1100 while (parent->getNodeType() != InstrTreeNode::NTInstructionNode)
1101 {
1102 parent = parent->parent();
1103 assert(parent && "ERROR: Non-instruction node has no parent in tree.");
1104 }
1105 InstructionNode* parentInstrNode = (InstructionNode*) parent;
1106
1107 Instruction* userInstr = parentInstrNode->getInstruction();
Chris Lattner9c461082002-02-03 07:50:56 +00001108 MachineCodeForInstruction &mvec = MachineCodeForInstruction::get(userInstr);
Vikram S. Adve74825322002-03-18 03:15:35 +00001109
1110 // The parent's mvec would be empty if it was itself forwarded.
1111 // Recursively call ForwardOperand in that case...
1112 //
1113 if (mvec.size() == 0)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001114 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001115 assert(parent->parent() != NULL &&
1116 "Parent could not have been forwarded, yet has no instructions?");
1117 ForwardOperand(treeNode, parent->parent(), operandNum);
1118 }
1119 else
1120 {
1121 bool fwdSuccessful = false;
1122 for (unsigned i=0, N=mvec.size(); i < N; i++)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001123 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001124 MachineInstr* minstr = mvec[i];
1125 for (unsigned i=0, numOps=minstr->getNumOperands(); i < numOps; ++i)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001126 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001127 const MachineOperand& mop = minstr->getOperand(i);
1128 if (mop.getOperandType() == MachineOperand::MO_VirtualRegister &&
1129 mop.getVRegValue() == unusedOp)
1130 {
1131 minstr->SetMachineOperandVal(i,
1132 MachineOperand::MO_VirtualRegister, fwdOp);
1133 fwdSuccessful = true;
1134 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001135 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001136
1137 for (unsigned i=0,numOps=minstr->getNumImplicitRefs(); i<numOps; ++i)
1138 if (minstr->getImplicitRef(i) == unusedOp)
1139 {
1140 minstr->setImplicitRef(i, fwdOp,
1141 minstr->implicitRefIsDefined(i));
1142 fwdSuccessful = true;
1143 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001144 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001145 assert(fwdSuccessful && "Value to be forwarded is never used!");
Chris Lattner20b1ea02001-09-14 03:47:57 +00001146 }
1147}
1148
1149
Ruchira Sasanka67a463a2001-11-12 14:45:33 +00001150void UltraSparcInstrInfo::
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001151CreateCopyInstructionsByType(const TargetMachine& target,
Chris Lattner2fbfdcf2002-04-07 20:49:59 +00001152 Function *F,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001153 Value* src,
1154 Instruction* dest,
Ruchira Sasanka67a463a2001-11-12 14:45:33 +00001155 vector<MachineInstr*>& minstrVec) const
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001156{
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001157 bool loadConstantToReg = false;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001158
1159 const Type* resultType = dest->getType();
1160
1161 MachineOpCode opCode = ChooseAddInstructionByType(resultType);
1162 if (opCode == INVALID_OPCODE)
1163 {
1164 assert(0 && "Unsupported result type in CreateCopyInstructionsByType()");
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001165 return;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001166 }
1167
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001168 // if `src' is a constant that doesn't fit in the immed field or if it is
1169 // a global variable (i.e., a constant address), generate a load
1170 // instruction instead of an add
1171 //
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001172 if (isa<Constant>(src))
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001173 {
1174 unsigned int machineRegNum;
1175 int64_t immedValue;
1176 MachineOperand::MachineOperandType opType =
1177 ChooseRegOrImmed(src, opCode, target, /*canUseImmed*/ true,
1178 machineRegNum, immedValue);
1179
1180 if (opType == MachineOperand::MO_VirtualRegister)
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001181 loadConstantToReg = true;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001182 }
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001183 else if (isa<GlobalValue>(src))
1184 loadConstantToReg = true;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001185
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001186 if (loadConstantToReg)
1187 { // `src' is constant and cannot fit in immed field for the ADD
1188 // Insert instructions to "load" the constant into a register
1189 vector<TmpInstruction*> tempVec;
Chris Lattner2fbfdcf2002-04-07 20:49:59 +00001190 target.getInstrInfo().CreateCodeToLoadConst(F, src, dest,
1191 minstrVec, tempVec);
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001192 for (unsigned i=0; i < tempVec.size(); i++)
Chris Lattner9c461082002-02-03 07:50:56 +00001193 MachineCodeForInstruction::get(dest).addTemp(tempVec[i]);
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001194 }
1195 else
Vikram S. Adve74825322002-03-18 03:15:35 +00001196 { // Create an add-with-0 instruction of the appropriate type.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001197 // Make `src' the second operand, in case it is a constant
1198 // Use (unsigned long) 0 for a NULL pointer value.
1199 //
Vikram S. Adve74825322002-03-18 03:15:35 +00001200 const Type* zeroValueType =
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001201 (resultType->getPrimitiveID() == Type::PointerTyID)? Type::ULongTy
1202 : resultType;
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001203 MachineInstr* minstr = new MachineInstr(opCode);
Vikram S. Adve74825322002-03-18 03:15:35 +00001204 minstr->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1205 Constant::getNullConstant(zeroValueType));
1206 minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, src);
1207 minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,dest);
Vikram S. Adve7fe27872001-10-18 00:26:20 +00001208 minstrVec.push_back(minstr);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001209 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001210}
1211
1212
Ruchira Sasanka67a463a2001-11-12 14:45:33 +00001213
Vikram S. Advefb361122001-10-22 13:36:31 +00001214//******************* Externally Visible Functions *************************/
1215
1216
Vikram S. Advefb361122001-10-22 13:36:31 +00001217
1218//------------------------------------------------------------------------
1219// External Function: ThisIsAChainRule
1220//
1221// Purpose:
1222// Check if a given BURG rule is a chain rule.
1223//------------------------------------------------------------------------
1224
1225extern bool
1226ThisIsAChainRule(int eruleno)
1227{
1228 switch(eruleno)
1229 {
1230 case 111: // stmt: reg
1231 case 113: // stmt: bool
1232 case 123:
1233 case 124:
1234 case 125:
1235 case 126:
1236 case 127:
1237 case 128:
1238 case 129:
1239 case 130:
1240 case 131:
1241 case 132:
1242 case 133:
1243 case 155:
1244 case 221:
1245 case 222:
1246 case 241:
1247 case 242:
1248 case 243:
1249 case 244:
Vikram S. Adve85e1e9c2002-04-01 20:28:48 +00001250 case 321:
Vikram S. Advefb361122001-10-22 13:36:31 +00001251 return true; break;
1252
1253 default:
1254 return false; break;
1255 }
1256}
Chris Lattner20b1ea02001-09-14 03:47:57 +00001257
1258
1259//------------------------------------------------------------------------
1260// External Function: GetInstructionsByRule
1261//
1262// Purpose:
1263// Choose machine instructions for the SPARC according to the
1264// patterns chosen by the BURG-generated parser.
1265//------------------------------------------------------------------------
1266
Vikram S. Adve74825322002-03-18 03:15:35 +00001267void
Chris Lattner20b1ea02001-09-14 03:47:57 +00001268GetInstructionsByRule(InstructionNode* subtreeRoot,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001269 int ruleForNode,
1270 short* nts,
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001271 TargetMachine &target,
Vikram S. Adve74825322002-03-18 03:15:35 +00001272 vector<MachineInstr*>& mvec)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001273{
Chris Lattner20b1ea02001-09-14 03:47:57 +00001274 bool checkCast = false; // initialize here to use fall-through
Chris Lattner20b1ea02001-09-14 03:47:57 +00001275 int nextRule;
1276 int forwardOperandNum = -1;
Vikram S. Adve74825322002-03-18 03:15:35 +00001277 unsigned int allocaSize = 0;
1278 MachineInstr* M, *M2;
1279 unsigned int L;
1280
1281 mvec.clear();
Chris Lattner20b1ea02001-09-14 03:47:57 +00001282
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001283 // If the code for this instruction was folded into the parent (user),
1284 // then do nothing!
1285 if (subtreeRoot->isFoldedIntoParent())
1286 return;
1287
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001288 //
1289 // Let's check for chain rules outside the switch so that we don't have
1290 // to duplicate the list of chain rule production numbers here again
1291 //
1292 if (ThisIsAChainRule(ruleForNode))
Chris Lattner20b1ea02001-09-14 03:47:57 +00001293 {
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001294 // Chain rules have a single nonterminal on the RHS.
1295 // Get the rule that matches the RHS non-terminal and use that instead.
1296 //
1297 assert(nts[0] && ! nts[1]
1298 && "A chain rule should have only one RHS non-terminal!");
1299 nextRule = burm_rule(subtreeRoot->state, nts[0]);
1300 nts = burm_nts[nextRule];
Vikram S. Adve74825322002-03-18 03:15:35 +00001301 GetInstructionsByRule(subtreeRoot, nextRule, nts, target, mvec);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001302 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001303 else
Chris Lattner20b1ea02001-09-14 03:47:57 +00001304 {
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001305 switch(ruleForNode) {
1306 case 1: // stmt: Ret
1307 case 2: // stmt: RetValue(reg)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001308 { // NOTE: Prepass of register allocation is responsible
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001309 // for moving return value to appropriate register.
1310 // Mark the return-address register as a hidden virtual reg.
Vikram S. Advea995e602001-10-11 04:23:19 +00001311 // Mark the return value register as an implicit ref of
1312 // the machine instruction.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001313 // Finally put a NOP in the delay slot.
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001314 ReturnInst *returnInstr =
1315 cast<ReturnInst>(subtreeRoot->getInstruction());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001316 assert(returnInstr->getOpcode() == Instruction::Ret);
1317
Chris Lattner9c461082002-02-03 07:50:56 +00001318 Instruction* returnReg = new TmpInstruction(returnInstr);
1319 MachineCodeForInstruction::get(returnInstr).addTemp(returnReg);
Vikram S. Advefb361122001-10-22 13:36:31 +00001320
Vikram S. Adve74825322002-03-18 03:15:35 +00001321 M = new MachineInstr(JMPLRET);
1322 M->SetMachineOperandReg(0, MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001323 returnReg);
Vikram S. Adve74825322002-03-18 03:15:35 +00001324 M->SetMachineOperandConst(1,MachineOperand::MO_SignExtendedImmed,
Chris Lattner697954c2002-01-20 22:54:45 +00001325 (int64_t)8);
Vikram S. Adve74825322002-03-18 03:15:35 +00001326 M->SetMachineOperandReg(2, target.getRegInfo().getZeroRegNum());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001327
Vikram S. Advea995e602001-10-11 04:23:19 +00001328 if (returnInstr->getReturnValue() != NULL)
Vikram S. Adve74825322002-03-18 03:15:35 +00001329 M->addImplicitRef(returnInstr->getReturnValue());
Vikram S. Advea995e602001-10-11 04:23:19 +00001330
Vikram S. Adve74825322002-03-18 03:15:35 +00001331 mvec.push_back(M);
1332 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001333
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001334 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001335 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001336
1337 case 3: // stmt: Store(reg,reg)
1338 case 4: // stmt: Store(reg,ptrreg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001339 mvec.push_back(new MachineInstr(
1340 ChooseStoreInstruction(
1341 subtreeRoot->leftChild()->getValue()->getType())));
1342 SetOperandsForMemInstr(mvec, mvec.end()-1, subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001343 break;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001344
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001345 case 5: // stmt: BrUncond
Vikram S. Adve74825322002-03-18 03:15:35 +00001346 M = new MachineInstr(BA);
1347 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001348 (Value*)NULL);
Vikram S. Adve74825322002-03-18 03:15:35 +00001349 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001350 cast<BranchInst>(subtreeRoot->getInstruction())->getSuccessor(0));
Vikram S. Adve74825322002-03-18 03:15:35 +00001351 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001352
1353 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001354 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001355 break;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001356
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001357 case 206: // stmt: BrCond(setCCconst)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001358 { // setCCconst => boolean was computed with `%b = setCC type reg1 const'
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001359 // If the constant is ZERO, we can use the branch-on-integer-register
1360 // instructions and avoid the SUBcc instruction entirely.
1361 // Otherwise this is just the same as case 5, so just fall through.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001362 //
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001363 InstrTreeNode* constNode = subtreeRoot->leftChild()->rightChild();
1364 assert(constNode &&
1365 constNode->getNodeType() ==InstrTreeNode::NTConstNode);
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001366 Constant *constVal = cast<Constant>(constNode->getValue());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001367 bool isValidConst;
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001368
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001369 if ((constVal->getType()->isIntegral()
1370 || constVal->getType()->isPointerType())
1371 && GetConstantValueAsSignedInt(constVal, isValidConst) == 0
1372 && isValidConst)
1373 {
1374 // That constant is a zero after all...
1375 // Use the left child of setCC as the first argument!
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001376 // Mark the setCC node so that no code is generated for it.
1377 InstructionNode* setCCNode = (InstructionNode*)
1378 subtreeRoot->leftChild();
1379 assert(setCCNode->getOpLabel() == SetCCOp);
1380 setCCNode->markFoldedIntoParent();
1381
1382 BranchInst* brInst=cast<BranchInst>(subtreeRoot->getInstruction());
1383
Vikram S. Adve74825322002-03-18 03:15:35 +00001384 M = new MachineInstr(ChooseBprInstruction(subtreeRoot));
1385 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001386 setCCNode->leftChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001387 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
1388 brInst->getSuccessor(0));
1389 mvec.push_back(M);
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001390
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001391 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001392 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001393
1394 // false branch
Vikram S. Adve74825322002-03-18 03:15:35 +00001395 M = new MachineInstr(BA);
1396 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
1397 (Value*) NULL);
1398 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001399 brInst->getSuccessor(1));
Vikram S. Adve74825322002-03-18 03:15:35 +00001400 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001401
1402 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001403 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001404
1405 break;
1406 }
1407 // ELSE FALL THROUGH
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001408 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001409
1410 case 6: // stmt: BrCond(bool)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001411 { // bool => boolean was computed with some boolean operator
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001412 // (SetCC, Not, ...). We need to check whether the type was a FP,
1413 // signed int or unsigned int, and check the branching condition in
1414 // order to choose the branch to use.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001415 // If it is an integer CC, we also need to find the unique
1416 // TmpInstruction representing that CC.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001417 //
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001418 BranchInst* brInst = cast<BranchInst>(subtreeRoot->getInstruction());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001419 bool isFPBranch;
Vikram S. Adve74825322002-03-18 03:15:35 +00001420 M = new MachineInstr(ChooseBccInstruction(subtreeRoot, isFPBranch));
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001421
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001422 Value* ccValue = GetTmpForCC(subtreeRoot->leftChild()->getValue(),
1423 brInst->getParent()->getParent(),
1424 isFPBranch? Type::FloatTy : Type::IntTy);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001425
Vikram S. Adve74825322002-03-18 03:15:35 +00001426 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister, ccValue);
1427 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
1428 brInst->getSuccessor(0));
1429 mvec.push_back(M);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001430
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001431 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001432 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001433
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001434 // false branch
Vikram S. Adve74825322002-03-18 03:15:35 +00001435 M = new MachineInstr(BA);
1436 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
1437 (Value*) NULL);
1438 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
1439 brInst->getSuccessor(1));
1440 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001441
1442 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001443 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001444 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001445 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001446
1447 case 208: // stmt: BrCond(boolconst)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001448 {
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001449 // boolconst => boolean is a constant; use BA to first or second label
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001450 Constant* constVal =
1451 cast<Constant>(subtreeRoot->leftChild()->getValue());
1452 unsigned dest = cast<ConstantBool>(constVal)->getValue()? 0 : 1;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001453
Vikram S. Adve74825322002-03-18 03:15:35 +00001454 M = new MachineInstr(BA);
1455 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
1456 (Value*) NULL);
1457 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001458 ((BranchInst*) subtreeRoot->getInstruction())->getSuccessor(dest));
Vikram S. Adve74825322002-03-18 03:15:35 +00001459 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001460
1461 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001462 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001463 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001464 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001465
1466 case 8: // stmt: BrCond(boolreg)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001467 { // boolreg => boolean is stored in an existing register.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001468 // Just use the branch-on-integer-register instruction!
1469 //
Vikram S. Adve74825322002-03-18 03:15:35 +00001470 M = new MachineInstr(BRNZ);
1471 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001472 subtreeRoot->leftChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001473 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001474 ((BranchInst*) subtreeRoot->getInstruction())->getSuccessor(0));
Vikram S. Adve74825322002-03-18 03:15:35 +00001475 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001476
1477 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001478 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001479
1480 // false branch
Vikram S. Adve74825322002-03-18 03:15:35 +00001481 M = new MachineInstr(BA);
1482 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
1483 (Value*) NULL);
1484 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001485 ((BranchInst*) subtreeRoot->getInstruction())->getSuccessor(1));
Vikram S. Adve74825322002-03-18 03:15:35 +00001486 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001487
1488 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001489 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001490 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001491 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001492
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001493 case 9: // stmt: Switch(reg)
1494 assert(0 && "*** SWITCH instruction is not implemented yet.");
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001495 break;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001496
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001497 case 10: // reg: VRegList(reg, reg)
1498 assert(0 && "VRegList should never be the topmost non-chain rule");
1499 break;
1500
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001501 case 21: // bool: Not(bool): Both these are implemented as:
Vikram S. Adve85e1e9c2002-04-01 20:28:48 +00001502 case 421: // reg: BNot(reg) : reg = reg XOR-NOT 0
Vikram S. Adve74825322002-03-18 03:15:35 +00001503 M = new MachineInstr(XNOR);
1504 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1505 subtreeRoot->leftChild()->getValue());
1506 M->SetMachineOperandReg(1, target.getRegInfo().getZeroRegNum());
1507 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
1508 subtreeRoot->getValue());
1509 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001510 break;
1511
1512 case 322: // reg: ToBoolTy(bool):
1513 case 22: // reg: ToBoolTy(reg):
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001514 {
1515 const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
1516 assert(opType->isIntegral() || opType->isPointerType()
1517 || opType == Type::BoolTy);
Vikram S. Adve74825322002-03-18 03:15:35 +00001518 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001519 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001520 }
1521
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001522 case 23: // reg: ToUByteTy(reg)
1523 case 25: // reg: ToUShortTy(reg)
1524 case 27: // reg: ToUIntTy(reg)
1525 case 29: // reg: ToULongTy(reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001526 {
1527 const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001528 assert(opType->isIntegral() ||
1529 opType->isPointerType() ||
1530 opType == Type::BoolTy && "Cast is illegal for other types");
Vikram S. Adve74825322002-03-18 03:15:35 +00001531 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001532 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001533 }
1534
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001535 case 24: // reg: ToSByteTy(reg)
1536 case 26: // reg: ToShortTy(reg)
1537 case 28: // reg: ToIntTy(reg)
1538 case 30: // reg: ToLongTy(reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001539 {
1540 const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
1541 if (opType->isIntegral()
1542 || opType->isPointerType()
1543 || opType == Type::BoolTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001544 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001545 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001546 }
1547 else
1548 {
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001549 // If the source operand is an FP type, the int result must be
1550 // copied from float to int register via memory!
1551 Instruction *dest = subtreeRoot->getInstruction();
1552 Value* leftVal = subtreeRoot->leftChild()->getValue();
1553 Value* destForCast;
1554 vector<MachineInstr*> minstrVec;
1555
1556 if (opType == Type::FloatTy || opType == Type::DoubleTy)
1557 {
1558 // Create a temporary to represent the INT register
1559 // into which the FP value will be copied via memory.
1560 // The type of this temporary will determine the FP
1561 // register used: single-prec for a 32-bit int or smaller,
1562 // double-prec for a 64-bit int.
1563 //
1564 const Type* destTypeToUse =
1565 (dest->getType() == Type::LongTy)? Type::DoubleTy
1566 : Type::FloatTy;
Chris Lattner9c461082002-02-03 07:50:56 +00001567 destForCast = new TmpInstruction(destTypeToUse, leftVal);
1568 MachineCodeForInstruction &MCFI =
1569 MachineCodeForInstruction::get(dest);
1570 MCFI.addTemp(destForCast);
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001571
1572 vector<TmpInstruction*> tempVec;
1573 target.getInstrInfo().CreateCodeToCopyFloatToInt(
1574 dest->getParent()->getParent(),
1575 (TmpInstruction*) destForCast, dest,
1576 minstrVec, tempVec, target);
1577
1578 for (unsigned i=0; i < tempVec.size(); ++i)
Chris Lattner9c461082002-02-03 07:50:56 +00001579 MCFI.addTemp(tempVec[i]);
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001580 }
1581 else
1582 destForCast = leftVal;
1583
1584 MachineOpCode opCode=ChooseConvertToIntInstr(subtreeRoot, opType);
1585 assert(opCode != INVALID_OPCODE && "Expected to need conversion!");
1586
Vikram S. Adve74825322002-03-18 03:15:35 +00001587 M = new MachineInstr(opCode);
1588 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1589 leftVal);
1590 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
1591 destForCast);
1592 mvec.push_back(M);
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001593
Vikram S. Adve74825322002-03-18 03:15:35 +00001594 // Append the copy code, if any, after the conversion instr.
1595 mvec.insert(mvec.end(), minstrVec.begin(), minstrVec.end());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001596 }
1597 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001598 }
1599
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001600 case 31: // reg: ToFloatTy(reg):
1601 case 32: // reg: ToDoubleTy(reg):
1602 case 232: // reg: ToDoubleTy(Constant):
1603
1604 // If this instruction has a parent (a user) in the tree
1605 // and the user is translated as an FsMULd instruction,
1606 // then the cast is unnecessary. So check that first.
1607 // In the future, we'll want to do the same for the FdMULq instruction,
1608 // so do the check here instead of only for ToFloatTy(reg).
1609 //
1610 if (subtreeRoot->parent() != NULL &&
Chris Lattner9c461082002-02-03 07:50:56 +00001611 MachineCodeForInstruction::get(((InstructionNode*)subtreeRoot->parent())->getInstruction())[0]->getOpCode() == FSMULD)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001612 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001613 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001614 }
1615 else
1616 {
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001617 Value* leftVal = subtreeRoot->leftChild()->getValue();
1618 const Type* opType = leftVal->getType();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001619 MachineOpCode opCode=ChooseConvertToFloatInstr(subtreeRoot,opType);
1620 if (opCode == INVALID_OPCODE) // no conversion needed
1621 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001622 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001623 }
1624 else
1625 {
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001626 // If the source operand is a non-FP type it must be
1627 // first copied from int to float register via memory!
1628 Instruction *dest = subtreeRoot->getInstruction();
1629 Value* srcForCast;
1630 int n = 0;
1631 if (opType != Type::FloatTy && opType != Type::DoubleTy)
1632 {
1633 // Create a temporary to represent the FP register
1634 // into which the integer will be copied via memory.
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001635 // The type of this temporary will determine the FP
1636 // register used: single-prec for a 32-bit int or smaller,
1637 // double-prec for a 64-bit int.
1638 //
1639 const Type* srcTypeToUse =
1640 (leftVal->getType() == Type::LongTy)? Type::DoubleTy
1641 : Type::FloatTy;
1642
Chris Lattner9c461082002-02-03 07:50:56 +00001643 srcForCast = new TmpInstruction(srcTypeToUse, dest);
1644 MachineCodeForInstruction &DestMCFI =
1645 MachineCodeForInstruction::get(dest);
1646 DestMCFI.addTemp(srcForCast);
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001647
1648 vector<MachineInstr*> minstrVec;
1649 vector<TmpInstruction*> tempVec;
1650 target.getInstrInfo().CreateCodeToCopyIntToFloat(
1651 dest->getParent()->getParent(),
1652 leftVal, (TmpInstruction*) srcForCast,
1653 minstrVec, tempVec, target);
1654
Vikram S. Adve74825322002-03-18 03:15:35 +00001655 mvec.insert(mvec.end(), minstrVec.begin(),minstrVec.end());
1656
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001657 for (unsigned i=0; i < tempVec.size(); ++i)
Chris Lattner9c461082002-02-03 07:50:56 +00001658 DestMCFI.addTemp(tempVec[i]);
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001659 }
1660 else
1661 srcForCast = leftVal;
1662
Vikram S. Adve74825322002-03-18 03:15:35 +00001663 M = new MachineInstr(opCode);
1664 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1665 srcForCast);
1666 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
1667 dest);
1668 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001669 }
1670 }
1671 break;
1672
1673 case 19: // reg: ToArrayTy(reg):
1674 case 20: // reg: ToPointerTy(reg):
Vikram S. Adve74825322002-03-18 03:15:35 +00001675 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001676 break;
1677
1678 case 233: // reg: Add(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001679 M = CreateAddConstInstruction(subtreeRoot);
1680 if (M != NULL)
1681 {
1682 mvec.push_back(M);
1683 break;
1684 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001685 // ELSE FALL THROUGH
Vikram S. Adve74825322002-03-18 03:15:35 +00001686
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001687 case 33: // reg: Add(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001688 mvec.push_back(new MachineInstr(ChooseAddInstruction(subtreeRoot)));
1689 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001690 break;
1691
1692 case 234: // reg: Sub(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001693 M = CreateSubConstInstruction(subtreeRoot);
1694 if (M != NULL)
1695 {
1696 mvec.push_back(M);
1697 break;
1698 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001699 // ELSE FALL THROUGH
Vikram S. Adve74825322002-03-18 03:15:35 +00001700
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001701 case 34: // reg: Sub(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001702 mvec.push_back(new MachineInstr(ChooseSubInstructionByType(
1703 subtreeRoot->getInstruction()->getType())));
1704 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001705 break;
1706
1707 case 135: // reg: Mul(todouble, todouble)
1708 checkCast = true;
1709 // FALL THROUGH
1710
1711 case 35: // reg: Mul(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001712 {
1713 MachineOpCode forceOp = ((checkCast && BothFloatToDouble(subtreeRoot))
1714 ? FSMULD
1715 : INVALID_MACHINE_OPCODE);
1716 CreateMulInstruction(target,
1717 subtreeRoot->leftChild()->getValue(),
1718 subtreeRoot->rightChild()->getValue(),
1719 subtreeRoot->getInstruction(),
1720 mvec, forceOp);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001721 break;
Vikram S. Adve74825322002-03-18 03:15:35 +00001722 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001723 case 335: // reg: Mul(todouble, todoubleConst)
1724 checkCast = true;
1725 // FALL THROUGH
1726
1727 case 235: // reg: Mul(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001728 {
1729 MachineOpCode forceOp = ((checkCast && BothFloatToDouble(subtreeRoot))
1730 ? FSMULD
1731 : INVALID_MACHINE_OPCODE);
1732 CreateMulInstruction(target,
1733 subtreeRoot->leftChild()->getValue(),
1734 subtreeRoot->rightChild()->getValue(),
1735 subtreeRoot->getInstruction(),
1736 mvec, forceOp);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001737 break;
Vikram S. Adve74825322002-03-18 03:15:35 +00001738 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001739 case 236: // reg: Div(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001740 L = mvec.size();
1741 CreateDivConstInstruction(target, subtreeRoot, mvec);
1742 if (mvec.size() > L)
1743 break;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001744 // ELSE FALL THROUGH
Vikram S. Adve74825322002-03-18 03:15:35 +00001745
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001746 case 36: // reg: Div(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001747 mvec.push_back(new MachineInstr(ChooseDivInstruction(target, subtreeRoot)));
1748 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001749 break;
1750
1751 case 37: // reg: Rem(reg, reg)
1752 case 237: // reg: Rem(reg, Constant)
Vikram S. Adve510eec72001-11-04 21:59:14 +00001753 {
1754 Instruction* remInstr = subtreeRoot->getInstruction();
1755
Chris Lattner9c461082002-02-03 07:50:56 +00001756 TmpInstruction* quot = new TmpInstruction(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001757 subtreeRoot->leftChild()->getValue(),
1758 subtreeRoot->rightChild()->getValue());
Chris Lattner9c461082002-02-03 07:50:56 +00001759 TmpInstruction* prod = new TmpInstruction(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001760 quot,
1761 subtreeRoot->rightChild()->getValue());
Chris Lattner9c461082002-02-03 07:50:56 +00001762 MachineCodeForInstruction::get(remInstr).addTemp(quot).addTemp(prod);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001763
Vikram S. Adve74825322002-03-18 03:15:35 +00001764 M = new MachineInstr(ChooseDivInstruction(target, subtreeRoot));
1765 Set3OperandsFromInstr(M, subtreeRoot, target);
1766 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,quot);
1767 mvec.push_back(M);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001768
Vikram S. Adve74825322002-03-18 03:15:35 +00001769 M = new MachineInstr(ChooseMulInstructionByType(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001770 subtreeRoot->getInstruction()->getType()));
Vikram S. Adve74825322002-03-18 03:15:35 +00001771 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,quot);
1772 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
Vikram S. Adve510eec72001-11-04 21:59:14 +00001773 subtreeRoot->rightChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001774 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,prod);
1775 mvec.push_back(M);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001776
Vikram S. Adve74825322002-03-18 03:15:35 +00001777 M = new MachineInstr(ChooseSubInstructionByType(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001778 subtreeRoot->getInstruction()->getType()));
Vikram S. Adve74825322002-03-18 03:15:35 +00001779 Set3OperandsFromInstr(M, subtreeRoot, target);
1780 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,prod);
1781 mvec.push_back(M);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001782
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001783 break;
Vikram S. Adve510eec72001-11-04 21:59:14 +00001784 }
1785
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001786 case 38: // bool: And(bool, bool)
1787 case 238: // bool: And(bool, boolconst)
1788 case 338: // reg : BAnd(reg, reg)
1789 case 538: // reg : BAnd(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001790 mvec.push_back(new MachineInstr(AND));
1791 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001792 break;
1793
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001794 case 138: // bool: And(bool, not)
1795 case 438: // bool: BAnd(bool, not)
Vikram S. Adve74825322002-03-18 03:15:35 +00001796 mvec.push_back(new MachineInstr(ANDN));
1797 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001798 break;
1799
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001800 case 39: // bool: Or(bool, bool)
1801 case 239: // bool: Or(bool, boolconst)
1802 case 339: // reg : BOr(reg, reg)
1803 case 539: // reg : BOr(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001804 mvec.push_back(new MachineInstr(ORN));
1805 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001806 break;
1807
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001808 case 139: // bool: Or(bool, not)
1809 case 439: // bool: BOr(bool, not)
Vikram S. Adve74825322002-03-18 03:15:35 +00001810 mvec.push_back(new MachineInstr(ORN));
1811 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001812 break;
1813
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001814 case 40: // bool: Xor(bool, bool)
1815 case 240: // bool: Xor(bool, boolconst)
1816 case 340: // reg : BXor(reg, reg)
1817 case 540: // reg : BXor(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001818 mvec.push_back(new MachineInstr(XOR));
1819 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001820 break;
1821
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001822 case 140: // bool: Xor(bool, not)
1823 case 440: // bool: BXor(bool, not)
Vikram S. Adve74825322002-03-18 03:15:35 +00001824 mvec.push_back(new MachineInstr(XNOR));
1825 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001826 break;
1827
1828 case 41: // boolconst: SetCC(reg, Constant)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001829 //
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001830 // If the SetCC was folded into the user (parent), it will be
1831 // caught above. All other cases are the same as case 42,
1832 // so just fall through.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001833 //
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001834 case 42: // bool: SetCC(reg, reg):
1835 {
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001836 // This generates a SUBCC instruction, putting the difference in
1837 // a result register, and setting a condition code.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001838 //
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001839 // If the boolean result of the SetCC is used by anything other
1840 // than a single branch instruction, the boolean must be
1841 // computed and stored in the result register. Otherwise, discard
1842 // the difference (by using %g0) and keep only the condition code.
1843 //
1844 // To compute the boolean result in a register we use a conditional
1845 // move, unless the result of the SUBCC instruction can be used as
1846 // the bool! This assumes that zero is FALSE and any non-zero
1847 // integer is TRUE.
1848 //
1849 InstructionNode* parentNode = (InstructionNode*) subtreeRoot->parent();
1850 Instruction* setCCInstr = subtreeRoot->getInstruction();
1851 bool keepBoolVal = (parentNode == NULL ||
1852 parentNode->getInstruction()->getOpcode()
1853 != Instruction::Br);
1854 bool subValIsBoolVal = setCCInstr->getOpcode() == Instruction::SetNE;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001855 bool keepSubVal = keepBoolVal && subValIsBoolVal;
1856 bool computeBoolVal = keepBoolVal && ! subValIsBoolVal;
1857
1858 bool mustClearReg;
1859 int valueToMove;
Chris Lattner8e5c0b42001-11-07 14:01:59 +00001860 MachineOpCode movOpCode = 0;
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001861
1862 // Mark the 4th operand as being a CC register, and as a def
1863 // A TmpInstruction is created to represent the CC "result".
1864 // Unlike other instances of TmpInstruction, this one is used
1865 // by machine code of multiple LLVM instructions, viz.,
1866 // the SetCC and the branch. Make sure to get the same one!
1867 // Note that we do this even for FP CC registers even though they
1868 // are explicit operands, because the type of the operand
1869 // needs to be a floating point condition code, not an integer
1870 // condition code. Think of this as casting the bool result to
1871 // a FP condition code register.
1872 //
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001873 Value* leftVal = subtreeRoot->leftChild()->getValue();
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001874 bool isFPCompare = (leftVal->getType() == Type::FloatTy ||
1875 leftVal->getType() == Type::DoubleTy);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001876
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001877 TmpInstruction* tmpForCC = GetTmpForCC(setCCInstr,
1878 setCCInstr->getParent()->getParent(),
1879 isFPCompare? Type::FloatTy : Type::IntTy);
Chris Lattner9c461082002-02-03 07:50:56 +00001880 MachineCodeForInstruction::get(setCCInstr).addTemp(tmpForCC);
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001881
1882 if (! isFPCompare)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001883 {
1884 // Integer condition: dest. should be %g0 or an integer register.
1885 // If result must be saved but condition is not SetEQ then we need
1886 // a separate instruction to compute the bool result, so discard
1887 // result of SUBcc instruction anyway.
1888 //
Vikram S. Adve74825322002-03-18 03:15:35 +00001889 M = new MachineInstr(SUBcc);
1890 Set3OperandsFromInstr(M, subtreeRoot, target, ! keepSubVal);
1891 M->SetMachineOperandVal(3, MachineOperand::MO_CCRegister,
1892 tmpForCC, /*def*/true);
1893 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001894
1895 if (computeBoolVal)
1896 { // recompute bool using the integer condition codes
1897 movOpCode =
1898 ChooseMovpccAfterSub(subtreeRoot,mustClearReg,valueToMove);
1899 }
1900 }
1901 else
1902 {
1903 // FP condition: dest of FCMP should be some FCCn register
Vikram S. Adve74825322002-03-18 03:15:35 +00001904 M = new MachineInstr(ChooseFcmpInstruction(subtreeRoot));
1905 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001906 tmpForCC);
Vikram S. Adve74825322002-03-18 03:15:35 +00001907 M->SetMachineOperandVal(1,MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001908 subtreeRoot->leftChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001909 M->SetMachineOperandVal(2,MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001910 subtreeRoot->rightChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001911 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001912
1913 if (computeBoolVal)
1914 {// recompute bool using the FP condition codes
1915 mustClearReg = true;
1916 valueToMove = 1;
1917 movOpCode = ChooseMovFpccInstruction(subtreeRoot);
1918 }
1919 }
1920
1921 if (computeBoolVal)
1922 {
1923 if (mustClearReg)
1924 {// Unconditionally set register to 0
Vikram S. Adve74825322002-03-18 03:15:35 +00001925 M = new MachineInstr(SETHI);
1926 M->SetMachineOperandConst(0,MachineOperand::MO_UnextendedImmed,
1927 (int64_t)0);
1928 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
1929 setCCInstr);
1930 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001931 }
1932
1933 // Now conditionally move `valueToMove' (0 or 1) into the register
Vikram S. Adve74825322002-03-18 03:15:35 +00001934 M = new MachineInstr(movOpCode);
1935 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
1936 tmpForCC);
1937 M->SetMachineOperandConst(1, MachineOperand::MO_UnextendedImmed,
1938 valueToMove);
1939 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
1940 setCCInstr);
1941 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001942 }
1943 break;
1944 }
1945
1946 case 43: // boolreg: VReg
1947 case 44: // boolreg: Constant
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001948 break;
1949
1950 case 51: // reg: Load(reg)
1951 case 52: // reg: Load(ptrreg)
1952 case 53: // reg: LoadIdx(reg,reg)
1953 case 54: // reg: LoadIdx(ptrreg,reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001954 mvec.push_back(new MachineInstr(ChooseLoadInstruction(
1955 subtreeRoot->getValue()->getType())));
1956 SetOperandsForMemInstr(mvec, mvec.end()-1, subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001957 break;
1958
1959 case 55: // reg: GetElemPtr(reg)
1960 case 56: // reg: GetElemPtrIdx(reg,reg)
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001961 // If the GetElemPtr was folded into the user (parent), it will be
1962 // caught above. For other cases, we have to compute the address.
Vikram S. Adve74825322002-03-18 03:15:35 +00001963 mvec.push_back(new MachineInstr(ADD));
1964 SetOperandsForMemInstr(mvec, mvec.end()-1, subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001965 break;
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001966
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001967 case 57: // reg: Alloca: Implement as 1 instruction:
1968 { // add %fp, offsetFromFP -> result
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001969 AllocationInst* instr =
1970 cast<AllocationInst>(subtreeRoot->getInstruction());
1971 unsigned int tsize =
1972 target.findOptimalStorageSize(instr->getAllocatedType());
Vikram S. Adve74825322002-03-18 03:15:35 +00001973 assert(tsize != 0);
1974 CreateCodeForFixedSizeAlloca(target, instr, tsize, 1, mvec);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001975 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001976 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001977
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001978 case 58: // reg: Alloca(reg): Implement as 3 instructions:
1979 // mul num, typeSz -> tmp
1980 // sub %sp, tmp -> %sp
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001981 { // add %sp, frameSizeBelowDynamicArea -> result
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001982 AllocationInst* instr =
1983 cast<AllocationInst>(subtreeRoot->getInstruction());
Vikram S. Adve74825322002-03-18 03:15:35 +00001984 const Type* eltType = instr->getAllocatedType();
1985
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001986 // If #elements is constant, use simpler code for fixed-size allocas
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001987 int tsize = (int) target.findOptimalStorageSize(eltType);
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001988 Value* numElementsVal = NULL;
1989 bool isArray = instr->isArrayAllocation();
1990
1991 if (!isArray ||
1992 isa<Constant>(numElementsVal = instr->getArraySize()))
1993 { // total size is constant: generate code for fixed-size alloca
1994 unsigned int numElements = isArray?
1995 cast<ConstantUInt>(numElementsVal)->getValue() : 1;
1996 CreateCodeForFixedSizeAlloca(target, instr, tsize,
1997 numElements, mvec);
1998 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001999 else // total size is not constant.
2000 CreateCodeForVariableSizeAlloca(target, instr, tsize,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00002001 numElementsVal, mvec);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002002 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00002003 }
Vikram S. Adve74825322002-03-18 03:15:35 +00002004
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002005 case 61: // reg: Call
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00002006 { // Generate a call-indirect (i.e., jmpl) for now to expose
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002007 // the potential need for registers. If an absolute address
2008 // is available, replace this with a CALL instruction.
2009 // Mark both the indirection register and the return-address
2010 // register as hidden virtual registers.
Vikram S. Advea995e602001-10-11 04:23:19 +00002011 // Also, mark the operands of the Call and return value (if
2012 // any) as implicit operands of the CALL machine instruction.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00002013 //
Chris Lattnerb00c5822001-10-02 03:41:24 +00002014 CallInst *callInstr = cast<CallInst>(subtreeRoot->getInstruction());
Chris Lattner749655f2001-10-13 06:54:30 +00002015 Value *callee = callInstr->getCalledValue();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002016
Vikram S. Advea10d1a72002-03-31 19:07:35 +00002017 // Create hidden virtual register for return address, with type void*.
2018 Instruction* retAddrReg =
2019 new TmpInstruction(PointerType::get(Type::VoidTy), callInstr);
Chris Lattner9c461082002-02-03 07:50:56 +00002020 MachineCodeForInstruction::get(callInstr).addTemp(retAddrReg);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002021
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002022 // Generate the machine instruction and its operands.
2023 // Use CALL for direct function calls; this optimistically assumes
2024 // the PC-relative address fits in the CALL address field (22 bits).
2025 // Use JMPL for indirect calls.
2026 //
Chris Lattnerb0d04722002-03-26 17:58:12 +00002027 if (isa<Function>(callee))
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002028 { // direct function call
Vikram S. Adve74825322002-03-18 03:15:35 +00002029 M = new MachineInstr(CALL);
2030 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
2031 callee);
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002032 }
2033 else
2034 { // indirect function call
Vikram S. Adve74825322002-03-18 03:15:35 +00002035 M = new MachineInstr(JMPLCALL);
2036 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
2037 callee);
2038 M->SetMachineOperandConst(1, MachineOperand::MO_SignExtendedImmed,
2039 (int64_t) 0);
2040 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
2041 retAddrReg);
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002042 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002043
Vikram S. Adve74825322002-03-18 03:15:35 +00002044 mvec.push_back(M);
Vikram S. Advea10d1a72002-03-31 19:07:35 +00002045
2046 // WARNING: Operands 0..N-1 must go in slots 0..N-1 of implicitUses.
2047 // The result value must go in slot N. This is assumed
2048 // in register allocation.
2049 //
Vikram S. Advea995e602001-10-11 04:23:19 +00002050 // Add the call operands and return value as implicit refs
2051 for (unsigned i=0, N=callInstr->getNumOperands(); i < N; ++i)
2052 if (callInstr->getOperand(i) != callee)
Vikram S. Adve74825322002-03-18 03:15:35 +00002053 mvec.back()->addImplicitRef(callInstr->getOperand(i));
Vikram S. Advea995e602001-10-11 04:23:19 +00002054
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002055 if (callInstr->getType() != Type::VoidTy)
Vikram S. Adve74825322002-03-18 03:15:35 +00002056 mvec.back()->addImplicitRef(callInstr, /*isDef*/ true);
Vikram S. Advea995e602001-10-11 04:23:19 +00002057
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002058 // For the CALL instruction, the ret. addr. reg. is also implicit
Chris Lattnerb0d04722002-03-26 17:58:12 +00002059 if (isa<Function>(callee))
Vikram S. Adve74825322002-03-18 03:15:35 +00002060 mvec.back()->addImplicitRef(retAddrReg, /*isDef*/ true);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002061
Vikram S. Adve74825322002-03-18 03:15:35 +00002062 // delay slot
2063 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002064 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00002065 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002066
2067 case 62: // reg: Shl(reg, reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002068 { const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002069 assert(opType->isIntegral()
2070 || opType == Type::BoolTy
2071 || opType->isPointerType()&& "Shl unsupported for other types");
Vikram S. Adve74825322002-03-18 03:15:35 +00002072 mvec.push_back(new MachineInstr((opType == Type::LongTy)? SLLX : SLL));
2073 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002074 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002075 }
2076
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002077 case 63: // reg: Shr(reg, reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002078 { const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002079 assert(opType->isIntegral()
2080 || opType == Type::BoolTy
2081 || opType->isPointerType() &&"Shr unsupported for other types");
Vikram S. Adve74825322002-03-18 03:15:35 +00002082 mvec.push_back(new MachineInstr((opType->isSigned()
2083 ? ((opType == Type::LongTy)? SRAX : SRA)
2084 : ((opType == Type::LongTy)? SRLX : SRL))));
2085 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002086 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002087 }
2088
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002089 case 64: // reg: Phi(reg,reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00002090 break; // don't forward the value
2091
Vikram S. Adve3438b212001-11-12 18:54:11 +00002092#undef NEED_PHI_MACHINE_INSTRS
2093#ifdef NEED_PHI_MACHINE_INSTRS
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002094 { // This instruction has variable #operands, so resultPos is 0.
2095 Instruction* phi = subtreeRoot->getInstruction();
Vikram S. Adve74825322002-03-18 03:15:35 +00002096 M = new MachineInstr(PHI, 1 + phi->getNumOperands());
2097 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002098 subtreeRoot->getValue());
2099 for (unsigned i=0, N=phi->getNumOperands(); i < N; i++)
Vikram S. Adve74825322002-03-18 03:15:35 +00002100 M->SetMachineOperandVal(i+1, MachineOperand::MO_VirtualRegister,
2101 phi->getOperand(i));
2102 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002103 break;
2104 }
Chris Lattner697954c2002-01-20 22:54:45 +00002105#endif // NEED_PHI_MACHINE_INSTRS
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002106
Vikram S. Adve74825322002-03-18 03:15:35 +00002107
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002108 case 71: // reg: VReg
2109 case 72: // reg: Constant
Vikram S. Adve74825322002-03-18 03:15:35 +00002110 break; // don't forward the value
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002111
2112 default:
2113 assert(0 && "Unrecognized BURG rule");
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002114 break;
2115 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002116 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002117
2118 if (forwardOperandNum >= 0)
2119 { // We did not generate a machine instruction but need to use operand.
2120 // If user is in the same tree, replace Value in its machine operand.
2121 // If not, insert a copy instruction which should get coalesced away
2122 // by register allocation.
2123 if (subtreeRoot->parent() != NULL)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002124 ForwardOperand(subtreeRoot, subtreeRoot->parent(), forwardOperandNum);
Chris Lattner20b1ea02001-09-14 03:47:57 +00002125 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002126 {
Vikram S. Adve7fe27872001-10-18 00:26:20 +00002127 vector<MachineInstr*> minstrVec;
Vikram S. Adve74825322002-03-18 03:15:35 +00002128 target.getInstrInfo().CreateCopyInstructionsByType(target,
2129 subtreeRoot->getInstruction()->getParent()->getParent(),
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002130 subtreeRoot->getInstruction()->getOperand(forwardOperandNum),
Vikram S. Adve7fe27872001-10-18 00:26:20 +00002131 subtreeRoot->getInstruction(), minstrVec);
2132 assert(minstrVec.size() > 0);
Vikram S. Adve74825322002-03-18 03:15:35 +00002133 mvec.insert(mvec.end(), minstrVec.begin(), minstrVec.end());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002134 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002135 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002136}
2137
2138