blob: 39b7fb507f8b1335b0a6d2e8c2898fc2a1588d98 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
105 Contents.Reg.RegNo = Reg;
106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
111 Contents.Reg.RegNo = Reg;
112}
113
114/// ChangeToImmediate - Replace this operand with a new immediate operand of
115/// the specified value. If an operand is known to be an immediate already,
116/// the setImm method should be used.
117void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
118 // If this operand is currently a register operand, and if this is in a
119 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000120 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000121 getParent()->getParent()->getParent())
122 RemoveRegOperandFromRegInfo();
123
124 OpKind = MO_Immediate;
125 Contents.ImmVal = ImmVal;
126}
127
128/// ChangeToRegister - Replace this operand with a new register operand of
129/// the specified value. If an operand is known to be an register already,
130/// the setReg method should be used.
131void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000132 bool isKill, bool isDead, bool isUndef,
133 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000134 // If this operand is already a register operand, use setReg to update the
135 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000136 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000137 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138 setReg(Reg);
139 } else {
140 // Otherwise, change this to a register and set the reg#.
141 OpKind = MO_Register;
142 Contents.Reg.RegNo = Reg;
143
144 // If this operand is embedded in a function, add the operand to the
145 // register's use/def list.
146 if (MachineInstr *MI = getParent())
147 if (MachineBasicBlock *MBB = MI->getParent())
148 if (MachineFunction *MF = MBB->getParent())
149 AddRegOperandToRegInfo(&MF->getRegInfo());
150 }
151
152 IsDef = isDef;
153 IsImp = isImp;
154 IsKill = isKill;
155 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000156 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000157 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000158 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 SubReg = 0;
160}
161
Chris Lattnerf7382302007-12-30 21:56:09 +0000162/// isIdenticalTo - Return true if this operand is identical to the specified
163/// operand.
164bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000165 if (getType() != Other.getType() ||
166 getTargetFlags() != Other.getTargetFlags())
167 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000168
169 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000170 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 case MachineOperand::MO_Register:
172 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
173 getSubReg() == Other.getSubReg();
174 case MachineOperand::MO_Immediate:
175 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000176 case MachineOperand::MO_FPImmediate:
177 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000178 case MachineOperand::MO_MachineBasicBlock:
179 return getMBB() == Other.getMBB();
180 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000181 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000182 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000183 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000184 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000185 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_GlobalAddress:
187 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
188 case MachineOperand::MO_ExternalSymbol:
189 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
190 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000191 case MachineOperand::MO_BlockAddress:
192 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000193 case MachineOperand::MO_MCSymbol:
194 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 }
196}
197
198/// print - Print the specified machine operand.
199///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000200void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000201 // If the instruction is embedded into a basic block, we can find the
202 // target info for the instruction.
203 if (!TM)
204 if (const MachineInstr *MI = getParent())
205 if (const MachineBasicBlock *MBB = MI->getParent())
206 if (const MachineFunction *MF = MBB->getParent())
207 TM = &MF->getTarget();
208
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 switch (getType()) {
210 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000211 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 OS << "%reg" << getReg();
213 } else {
Chris Lattnerf7382302007-12-30 21:56:09 +0000214 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000215 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000216 else
Dan Gohman0ba90f32009-10-31 20:19:03 +0000217 OS << "%physreg" << getReg();
Chris Lattnerf7382302007-12-30 21:56:09 +0000218 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000219
Evan Cheng4784f1f2009-06-30 08:49:04 +0000220 if (getSubReg() != 0)
Chris Lattner31530612009-06-24 17:54:48 +0000221 OS << ':' << getSubReg();
Dan Gohman2ccc8392008-12-18 21:51:27 +0000222
Evan Cheng4784f1f2009-06-30 08:49:04 +0000223 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
224 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000225 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000226 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000227 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000228 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000229 if (isEarlyClobber())
230 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000231 if (isImplicit())
232 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000233 OS << "def";
234 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000235 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000236 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000237 NeedComma = true;
238 }
Evan Cheng07897072009-10-14 23:37:31 +0000239
Evan Cheng4784f1f2009-06-30 08:49:04 +0000240 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000241 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000242 if (isKill()) OS << "kill";
243 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000244 if (isUndef()) {
245 if (isKill() || isDead())
246 OS << ',';
247 OS << "undef";
248 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000249 }
Chris Lattner31530612009-06-24 17:54:48 +0000250 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000251 }
252 break;
253 case MachineOperand::MO_Immediate:
254 OS << getImm();
255 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000256 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000257 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000258 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000259 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000260 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000261 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000262 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000263 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000264 break;
265 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000266 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000267 break;
268 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000269 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000270 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000271 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000272 break;
273 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000274 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000275 break;
276 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000277 OS << "<ga:";
278 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000279 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000280 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 break;
282 case MachineOperand::MO_ExternalSymbol:
283 OS << "<es:" << getSymbolName();
284 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000285 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000287 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000288 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000289 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000290 OS << '>';
291 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000292 case MachineOperand::MO_Metadata:
293 OS << '<';
294 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
295 OS << '>';
296 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000297 case MachineOperand::MO_MCSymbol:
298 OS << "<MCSym=" << *getMCSymbol() << '>';
299 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000300 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000301 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 }
Chris Lattner31530612009-06-24 17:54:48 +0000303
304 if (unsigned TF = getTargetFlags())
305 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000306}
307
308//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000309// MachineMemOperand Implementation
310//===----------------------------------------------------------------------===//
311
312MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
313 int64_t o, uint64_t s, unsigned int a)
314 : Offset(o), Size(s), V(v),
David Greeneba2b2972010-02-15 16:48:31 +0000315 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)) {
Dan Gohman28f02fd2009-09-21 19:47:04 +0000316 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000317 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000318}
319
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000320/// Profile - Gather unique data for the object.
321///
322void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
323 ID.AddInteger(Offset);
324 ID.AddInteger(Size);
325 ID.AddPointer(V);
326 ID.AddInteger(Flags);
327}
328
Dan Gohmanc76909a2009-09-25 20:36:54 +0000329void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
330 // The Value and Offset may differ due to CSE. But the flags and size
331 // should be the same.
332 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
333 assert(MMO->getSize() == getSize() && "Size mismatch!");
334
335 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
336 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000337 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
338 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000339 // Also update the base and offset, because the new alignment may
340 // not be applicable with the old ones.
341 V = MMO->getValue();
342 Offset = MMO->getOffset();
343 }
344}
345
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000346/// getAlignment - Return the minimum known alignment in bytes of the
347/// actual memory reference.
348uint64_t MachineMemOperand::getAlignment() const {
349 return MinAlign(getBaseAlignment(), getOffset());
350}
351
Dan Gohmanc76909a2009-09-25 20:36:54 +0000352raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
353 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000354 "SV has to be a load, store or both.");
355
Dan Gohmanc76909a2009-09-25 20:36:54 +0000356 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000357 OS << "Volatile ";
358
Dan Gohmanc76909a2009-09-25 20:36:54 +0000359 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000360 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000361 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000362 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000363 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000364
365 // Print the address information.
366 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000367 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000368 OS << "<unknown>";
369 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000370 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000371
372 // If the alignment of the memory reference itself differs from the alignment
373 // of the base pointer, print the base alignment explicitly, next to the base
374 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000375 if (MMO.getBaseAlignment() != MMO.getAlignment())
376 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000377
Dan Gohmanc76909a2009-09-25 20:36:54 +0000378 if (MMO.getOffset() != 0)
379 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000380 OS << "]";
381
382 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000383 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
384 MMO.getBaseAlignment() != MMO.getSize())
385 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000386
387 return OS;
388}
389
Dan Gohmance42e402008-07-07 20:32:02 +0000390//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000391// MachineInstr Implementation
392//===----------------------------------------------------------------------===//
393
Evan Chengc0f64ff2006-11-27 23:37:22 +0000394/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000395/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000396MachineInstr::MachineInstr()
Dan Gohman834651c2009-11-16 22:49:38 +0000397 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000398 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000399 // Make sure that we get added to a machine basicblock
400 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000401}
402
Evan Cheng67f660c2006-11-30 07:08:44 +0000403void MachineInstr::addImplicitDefUseOperands() {
404 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000405 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000406 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000407 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000408 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000409 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000410}
411
412/// MachineInstr ctor - This constructor create a MachineInstr and add the
Evan Chengc0f64ff2006-11-27 23:37:22 +0000413/// implicit operands. It reserves space for number of operands specified by
Chris Lattner749c6f62008-01-07 07:27:27 +0000414/// TargetInstrDesc or the numOperands if it is not zero. (for
Evan Chengc0f64ff2006-11-27 23:37:22 +0000415/// instructions with variable number of operands).
Chris Lattner749c6f62008-01-07 07:27:27 +0000416MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000417 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000418 MemRefs(0), MemRefsEnd(0), Parent(0) {
Chris Lattner349c4952008-01-07 03:13:06 +0000419 if (!NoImp && TID->getImplicitDefs())
420 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000421 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000422 if (!NoImp && TID->getImplicitUses())
423 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000424 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000425 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000426 if (!NoImp)
427 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000428 // Make sure that we get added to a machine basicblock
429 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000430}
431
Dale Johannesen06efc022009-01-27 23:20:29 +0000432/// MachineInstr ctor - As above, but with a DebugLoc.
433MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
434 bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000435 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000436 Parent(0), debugLoc(dl) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000437 if (!NoImp && TID->getImplicitDefs())
438 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
439 NumImplicitOps++;
440 if (!NoImp && TID->getImplicitUses())
441 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
442 NumImplicitOps++;
443 Operands.reserve(NumImplicitOps + TID->getNumOperands());
444 if (!NoImp)
445 addImplicitDefUseOperands();
446 // Make sure that we get added to a machine basicblock
447 LeakDetector::addGarbageObject(this);
448}
449
450/// MachineInstr ctor - Work exactly the same as the ctor two above, except
451/// that the MachineInstr is created and added to the end of the specified
452/// basic block.
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000453///
Dale Johannesen06efc022009-01-27 23:20:29 +0000454MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000455 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000456 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000457 assert(MBB && "Cannot use inserting ctor with null basic block!");
458 if (TID->ImplicitDefs)
459 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
460 NumImplicitOps++;
461 if (TID->ImplicitUses)
462 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
463 NumImplicitOps++;
464 Operands.reserve(NumImplicitOps + TID->getNumOperands());
465 addImplicitDefUseOperands();
466 // Make sure that we get added to a machine basicblock
467 LeakDetector::addGarbageObject(this);
468 MBB->push_back(this); // Add instruction to end of basic block!
469}
470
471/// MachineInstr ctor - As above, but with a DebugLoc.
472///
473MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000474 const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000475 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000476 Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000477 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Cheng67f660c2006-11-30 07:08:44 +0000478 if (TID->ImplicitDefs)
Chris Lattner349c4952008-01-07 03:13:06 +0000479 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000480 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +0000481 if (TID->ImplicitUses)
Chris Lattner349c4952008-01-07 03:13:06 +0000482 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000483 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000484 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000485 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000486 // Make sure that we get added to a machine basicblock
487 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000488 MBB->push_back(this); // Add instruction to end of basic block!
489}
490
Misha Brukmance22e762004-07-09 14:45:17 +0000491/// MachineInstr ctor - Copies MachineInstr arg exactly
492///
Evan Cheng1ed99222008-07-19 00:37:25 +0000493MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman834651c2009-11-16 22:49:38 +0000494 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000495 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
496 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000497 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000498
Misha Brukmance22e762004-07-09 14:45:17 +0000499 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000500 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
501 addOperand(MI.getOperand(i));
502 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000503
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000504 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000505 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000506
507 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000508}
509
Misha Brukmance22e762004-07-09 14:45:17 +0000510MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000511 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000512#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000513 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000514 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000515 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000516 "Reg operand def/use list corrupted");
517 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000518#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000519}
520
Chris Lattner62ed6b92008-01-01 01:12:31 +0000521/// getRegInfo - If this instruction is embedded into a MachineFunction,
522/// return the MachineRegisterInfo object for the current function, otherwise
523/// return null.
524MachineRegisterInfo *MachineInstr::getRegInfo() {
525 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000526 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000527 return 0;
528}
529
530/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
531/// this instruction from their respective use lists. This requires that the
532/// operands already be on their use lists.
533void MachineInstr::RemoveRegOperandsFromUseLists() {
534 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000535 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000536 Operands[i].RemoveRegOperandFromRegInfo();
537 }
538}
539
540/// AddRegOperandsToUseLists - Add all of the register operands in
541/// this instruction from their respective use lists. This requires that the
542/// operands not be on their use lists yet.
543void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
544 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000545 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000546 Operands[i].AddRegOperandToRegInfo(&RegInfo);
547 }
548}
549
550
551/// addOperand - Add the specified operand to the instruction. If it is an
552/// implicit operand, it is added to the end of the operand list. If it is
553/// an explicit operand it is added at the end of the explicit operand list
554/// (before the first implicit operand).
555void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000556 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000557 assert((isImpReg || !OperandsComplete()) &&
558 "Trying to add an operand to a machine instr that is already done!");
559
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000560 MachineRegisterInfo *RegInfo = getRegInfo();
561
Chris Lattner62ed6b92008-01-01 01:12:31 +0000562 // If we are adding the operand to the end of the list, our job is simpler.
563 // This is true most of the time, so this is a reasonable optimization.
564 if (isImpReg || NumImplicitOps == 0) {
565 // We can only do this optimization if we know that the operand list won't
566 // reallocate.
567 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
568 Operands.push_back(Op);
569
570 // Set the parent of the operand.
571 Operands.back().ParentMI = this;
572
573 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000574 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000575 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000576 // If the register operand is flagged as early, mark the operand as such
577 unsigned OpNo = Operands.size() - 1;
578 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
579 Operands[OpNo].setIsEarlyClobber(true);
580 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000581 return;
582 }
583 }
584
585 // Otherwise, we have to insert a real operand before any implicit ones.
586 unsigned OpNo = Operands.size()-NumImplicitOps;
587
Chris Lattner62ed6b92008-01-01 01:12:31 +0000588 // If this instruction isn't embedded into a function, then we don't need to
589 // update any operand lists.
590 if (RegInfo == 0) {
591 // Simple insertion, no reginfo update needed for other register operands.
592 Operands.insert(Operands.begin()+OpNo, Op);
593 Operands[OpNo].ParentMI = this;
594
595 // Do explicitly set the reginfo for this operand though, to ensure the
596 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000597 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000598 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000599 // If the register operand is flagged as early, mark the operand as such
600 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
601 Operands[OpNo].setIsEarlyClobber(true);
602 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000603
604 } else if (Operands.size()+1 <= Operands.capacity()) {
605 // Otherwise, we have to remove register operands from their register use
606 // list, add the operand, then add the register operands back to their use
607 // list. This also must handle the case when the operand list reallocates
608 // to somewhere else.
609
610 // If insertion of this operand won't cause reallocation of the operand
611 // list, just remove the implicit operands, add the operand, then re-add all
612 // the rest of the operands.
613 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000614 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000615 Operands[i].RemoveRegOperandFromRegInfo();
616 }
617
618 // Add the operand. If it is a register, add it to the reg list.
619 Operands.insert(Operands.begin()+OpNo, Op);
620 Operands[OpNo].ParentMI = this;
621
Jim Grosbach06801722009-12-16 19:43:02 +0000622 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000623 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000624 // If the register operand is flagged as early, mark the operand as such
625 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
626 Operands[OpNo].setIsEarlyClobber(true);
627 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000628
629 // Re-add all the implicit ops.
630 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000631 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000632 Operands[i].AddRegOperandToRegInfo(RegInfo);
633 }
634 } else {
635 // Otherwise, we will be reallocating the operand list. Remove all reg
636 // operands from their list, then readd them after the operand list is
637 // reallocated.
638 RemoveRegOperandsFromUseLists();
639
640 Operands.insert(Operands.begin()+OpNo, Op);
641 Operands[OpNo].ParentMI = this;
642
643 // Re-add all the operands.
644 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000645
646 // If the register operand is flagged as early, mark the operand as such
647 if (Operands[OpNo].isReg()
648 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
649 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000650 }
651}
652
653/// RemoveOperand - Erase an operand from an instruction, leaving it with one
654/// fewer operand than it started with.
655///
656void MachineInstr::RemoveOperand(unsigned OpNo) {
657 assert(OpNo < Operands.size() && "Invalid operand number");
658
659 // Special case removing the last one.
660 if (OpNo == Operands.size()-1) {
661 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000662 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000663 Operands.back().RemoveRegOperandFromRegInfo();
664
665 Operands.pop_back();
666 return;
667 }
668
669 // Otherwise, we are removing an interior operand. If we have reginfo to
670 // update, remove all operands that will be shifted down from their reg lists,
671 // move everything down, then re-add them.
672 MachineRegisterInfo *RegInfo = getRegInfo();
673 if (RegInfo) {
674 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000675 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000676 Operands[i].RemoveRegOperandFromRegInfo();
677 }
678 }
679
680 Operands.erase(Operands.begin()+OpNo);
681
682 if (RegInfo) {
683 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000684 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000685 Operands[i].AddRegOperandToRegInfo(RegInfo);
686 }
687 }
688}
689
Dan Gohmanc76909a2009-09-25 20:36:54 +0000690/// addMemOperand - Add a MachineMemOperand to the machine instruction.
691/// This function should be used only occasionally. The setMemRefs function
692/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000693void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000694 MachineMemOperand *MO) {
695 mmo_iterator OldMemRefs = MemRefs;
696 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000697
Dan Gohmanc76909a2009-09-25 20:36:54 +0000698 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
699 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
700 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000701
Dan Gohmanc76909a2009-09-25 20:36:54 +0000702 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
703 NewMemRefs[NewNum - 1] = MO;
704
705 MemRefs = NewMemRefs;
706 MemRefsEnd = NewMemRefsEnd;
707}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000708
Evan Cheng506049f2010-03-03 01:44:33 +0000709bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
710 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000711 // If opcodes or number of operands are not the same then the two
712 // instructions are obviously not identical.
713 if (Other->getOpcode() != getOpcode() ||
714 Other->getNumOperands() != getNumOperands())
715 return false;
716
717 // Check operands to make sure they match.
718 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
719 const MachineOperand &MO = getOperand(i);
720 const MachineOperand &OMO = Other->getOperand(i);
721 // Clients may or may not want to ignore defs when testing for equality.
722 // For example, machine CSE pass only cares about finding common
723 // subexpressions, so it's safe to ignore virtual register defs.
724 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
725 if (Check == IgnoreDefs)
726 continue;
727 // Check == IgnoreVRegDefs
728 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
729 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
730 if (MO.getReg() != OMO.getReg())
731 return false;
732 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng506049f2010-03-03 01:44:33 +0000733 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000734 }
735 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000736}
737
Chris Lattner48d7c062006-04-17 21:35:41 +0000738/// removeFromParent - This method unlinks 'this' from the containing basic
739/// block, and returns it, but does not delete it.
740MachineInstr *MachineInstr::removeFromParent() {
741 assert(getParent() && "Not embedded in a basic block!");
742 getParent()->remove(this);
743 return this;
744}
745
746
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747/// eraseFromParent - This method unlinks 'this' from the containing basic
748/// block, and deletes it.
749void MachineInstr::eraseFromParent() {
750 assert(getParent() && "Not embedded in a basic block!");
751 getParent()->erase(this);
752}
753
754
Brian Gaeke21326fc2004-02-13 04:39:32 +0000755/// OperandComplete - Return true if it's illegal to add a new operand
756///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000757bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000758 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000759 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000760 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000761 return false;
762}
763
Evan Cheng19e3f312007-05-15 01:26:09 +0000764/// getNumExplicitOperands - Returns the number of non-implicit operands.
765///
766unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000767 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000768 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000769 return NumOperands;
770
Dan Gohman9407cd42009-04-15 17:59:11 +0000771 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
772 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000773 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000774 NumOperands++;
775 }
776 return NumOperands;
777}
778
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000779
Evan Chengfaa51072007-04-26 19:00:32 +0000780/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000781/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000782/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000783int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
784 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000785 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000786 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000787 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000788 continue;
789 unsigned MOReg = MO.getReg();
790 if (!MOReg)
791 continue;
792 if (MOReg == Reg ||
793 (TRI &&
794 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
795 TargetRegisterInfo::isPhysicalRegister(Reg) &&
796 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000797 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000798 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000799 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000800 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000801}
802
Evan Cheng6130f662008-03-05 00:59:57 +0000803/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000804/// the specified register or -1 if it is not found. If isDead is true, defs
805/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
806/// also checks if there is a def of a super-register.
Evan Cheng6130f662008-03-05 00:59:57 +0000807int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
808 const TargetRegisterInfo *TRI) const {
Evan Chengb371f452007-02-19 21:49:54 +0000809 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000810 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000811 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000812 continue;
813 unsigned MOReg = MO.getReg();
814 if (MOReg == Reg ||
815 (TRI &&
816 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
817 TargetRegisterInfo::isPhysicalRegister(Reg) &&
818 TRI->isSubRegister(MOReg, Reg)))
819 if (!isDead || MO.isDead())
820 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000821 }
Evan Cheng6130f662008-03-05 00:59:57 +0000822 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000823}
Evan Cheng19e3f312007-05-15 01:26:09 +0000824
Evan Chengf277ee42007-05-29 18:35:22 +0000825/// findFirstPredOperandIdx() - Find the index of the first operand in the
826/// operand list that is used to represent the predicate. It returns -1 if
827/// none is found.
828int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000829 const TargetInstrDesc &TID = getDesc();
830 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000831 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000832 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000833 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000834 }
835
Evan Chengf277ee42007-05-29 18:35:22 +0000836 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000837}
Evan Chengb371f452007-02-19 21:49:54 +0000838
Bob Wilsond9df5012009-04-09 17:16:43 +0000839/// isRegTiedToUseOperand - Given the index of a register def operand,
840/// check if the register def is tied to a source operand, due to either
841/// two-address elimination or inline assembly constraints. Returns the
842/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000843bool MachineInstr::
844isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000845 if (isInlineAsm()) {
Bob Wilsond9df5012009-04-09 17:16:43 +0000846 assert(DefOpIdx >= 2);
847 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000848 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000849 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000850 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000851 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000852 unsigned DefPart = 0;
Evan Chengfb112882009-03-23 08:01:15 +0000853 for (unsigned i = 1, e = getNumOperands(); i < e; ) {
854 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000855 // After the normal asm operands there may be additional imp-def regs.
856 if (!FMO.isImm())
857 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000858 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000859 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
860 unsigned PrevDef = i + 1;
861 i = PrevDef + NumOps;
862 if (i > DefOpIdx) {
863 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000864 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000865 }
Evan Chengfb112882009-03-23 08:01:15 +0000866 ++DefNo;
867 }
Evan Chengef5d0702009-06-24 02:05:51 +0000868 for (unsigned i = 1, e = getNumOperands(); i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000869 const MachineOperand &FMO = getOperand(i);
870 if (!FMO.isImm())
871 continue;
872 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
873 continue;
874 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000875 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000876 Idx == DefNo) {
877 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000878 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000879 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000880 }
Evan Chengfb112882009-03-23 08:01:15 +0000881 }
Evan Chengef5d0702009-06-24 02:05:51 +0000882 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000883 }
884
Bob Wilsond9df5012009-04-09 17:16:43 +0000885 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000886 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000887 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
888 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000889 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000890 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
891 if (UseOpIdx)
892 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000893 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000894 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000895 }
896 return false;
897}
898
Evan Chenga24752f2009-03-19 20:30:06 +0000899/// isRegTiedToDefOperand - Return true if the operand of the specified index
900/// is a register use and it is tied to an def operand. It also returns the def
901/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000902bool MachineInstr::
903isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000904 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000905 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000906 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000907 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000908
909 // Find the flag operand corresponding to UseOpIdx
910 unsigned FlagIdx, NumOps=0;
911 for (FlagIdx = 1; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
912 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000913 // After the normal asm operands there may be additional imp-def regs.
914 if (!UFMO.isImm())
915 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000916 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
917 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
918 if (UseOpIdx < FlagIdx+NumOps+1)
919 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000920 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000921 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000922 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000923 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000924 unsigned DefNo;
925 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
926 if (!DefOpIdx)
927 return true;
928
929 unsigned DefIdx = 1;
930 // Remember to adjust the index. First operand is asm string, then there
931 // is a flag for each.
932 while (DefNo) {
933 const MachineOperand &FMO = getOperand(DefIdx);
934 assert(FMO.isImm());
935 // Skip over this def.
936 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
937 --DefNo;
938 }
Evan Chengef5d0702009-06-24 02:05:51 +0000939 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +0000940 return true;
941 }
942 return false;
943 }
944
Evan Chenga24752f2009-03-19 20:30:06 +0000945 const TargetInstrDesc &TID = getDesc();
946 if (UseOpIdx >= TID.getNumOperands())
947 return false;
948 const MachineOperand &MO = getOperand(UseOpIdx);
949 if (!MO.isReg() || !MO.isUse())
950 return false;
951 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
952 if (DefIdx == -1)
953 return false;
954 if (DefOpIdx)
955 *DefOpIdx = (unsigned)DefIdx;
956 return true;
957}
958
Evan Cheng576d1232006-12-06 08:27:42 +0000959/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
960///
961void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
962 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
963 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000964 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000965 continue;
966 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
967 MachineOperand &MOp = getOperand(j);
968 if (!MOp.isIdenticalTo(MO))
969 continue;
970 if (MO.isKill())
971 MOp.setIsKill();
972 else
973 MOp.setIsDead();
974 break;
975 }
976 }
977}
978
Evan Cheng19e3f312007-05-15 01:26:09 +0000979/// copyPredicates - Copies predicate operand(s) from MI.
980void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000981 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +0000982 if (!TID.isPredicable())
983 return;
984 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
985 if (TID.OpInfo[i].isPredicate()) {
986 // Predicated operands must be last operands.
987 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +0000988 }
989 }
990}
991
Evan Cheng9f1c8312008-07-03 09:09:37 +0000992/// isSafeToMove - Return true if it is safe to move this instruction. If
993/// SawStore is set to true, it means that there is a store (or call) between
994/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +0000995bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +0000996 AliasAnalysis *AA,
997 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +0000998 // Ignore stuff that we obviously can't move.
999 if (TID->mayStore() || TID->isCall()) {
1000 SawStore = true;
1001 return false;
1002 }
Dan Gohman237dee12008-12-23 17:28:50 +00001003 if (TID->isTerminator() || TID->hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001004 return false;
1005
1006 // See if this instruction does a load. If so, we have to guarantee that the
1007 // loaded value doesn't change between the load and the its intended
1008 // destination. The check for isInvariantLoad gives the targe the chance to
1009 // classify the load as always returning a constant, e.g. a constant pool
1010 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +00001011 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001012 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001013 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001014 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001015
Evan Chengb27087f2008-03-13 00:44:09 +00001016 return true;
1017}
1018
Evan Chengdf3b9932008-08-27 20:33:50 +00001019/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1020/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001021bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001022 AliasAnalysis *AA,
1023 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001024 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001025 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001026 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001027 return false;
1028 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001029 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001030 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001031 continue;
1032 // FIXME: For now, do not remat any instruction with register operands.
1033 // Later on, we can loosen the restriction is the register operands have
1034 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001035 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001036 // partially).
1037 if (MO.isUse())
1038 return false;
1039 else if (!MO.isDead() && MO.getReg() != DstReg)
1040 return false;
1041 }
1042 return true;
1043}
1044
Dan Gohman3e4fb702008-09-24 00:06:15 +00001045/// hasVolatileMemoryRef - Return true if this instruction may have a
1046/// volatile memory reference, or if the information describing the
1047/// memory reference is not available. Return false if it is known to
1048/// have no volatile memory references.
1049bool MachineInstr::hasVolatileMemoryRef() const {
1050 // An instruction known never to access memory won't have a volatile access.
1051 if (!TID->mayStore() &&
1052 !TID->mayLoad() &&
1053 !TID->isCall() &&
1054 !TID->hasUnmodeledSideEffects())
1055 return false;
1056
1057 // Otherwise, if the instruction has no memory reference information,
1058 // conservatively assume it wasn't preserved.
1059 if (memoperands_empty())
1060 return true;
1061
1062 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001063 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1064 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001065 return true;
1066
1067 return false;
1068}
1069
Dan Gohmane33f44c2009-10-07 17:38:06 +00001070/// isInvariantLoad - Return true if this instruction is loading from a
1071/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001072/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001073/// of a function if it does not change. This should only return true of
1074/// *all* loads the instruction does are invariant (if it does multiple loads).
1075bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1076 // If the instruction doesn't load at all, it isn't an invariant load.
1077 if (!TID->mayLoad())
1078 return false;
1079
1080 // If the instruction has lost its memoperands, conservatively assume that
1081 // it may not be an invariant load.
1082 if (memoperands_empty())
1083 return false;
1084
1085 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1086
1087 for (mmo_iterator I = memoperands_begin(),
1088 E = memoperands_end(); I != E; ++I) {
1089 if ((*I)->isVolatile()) return false;
1090 if ((*I)->isStore()) return false;
1091
1092 if (const Value *V = (*I)->getValue()) {
1093 // A load from a constant PseudoSourceValue is invariant.
1094 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1095 if (PSV->isConstant(MFI))
1096 continue;
1097 // If we have an AliasAnalysis, ask it whether the memory is constant.
1098 if (AA && AA->pointsToConstantMemory(V))
1099 continue;
1100 }
1101
1102 // Otherwise assume conservatively.
1103 return false;
1104 }
1105
1106 // Everything checks out.
1107 return true;
1108}
1109
Evan Cheng229694f2009-12-03 02:31:43 +00001110/// isConstantValuePHI - If the specified instruction is a PHI that always
1111/// merges together the same virtual register, return the register, otherwise
1112/// return 0.
1113unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001114 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001115 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001116 assert(getNumOperands() >= 3 &&
1117 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001118
1119 unsigned Reg = getOperand(1).getReg();
1120 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1121 if (getOperand(i).getReg() != Reg)
1122 return 0;
1123 return Reg;
1124}
1125
Brian Gaeke21326fc2004-02-13 04:39:32 +00001126void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001127 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001128}
1129
1130void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001131 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1132 const MachineFunction *MF = 0;
1133 if (const MachineBasicBlock *MBB = getParent()) {
1134 MF = MBB->getParent();
1135 if (!TM && MF)
1136 TM = &MF->getTarget();
1137 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001138
1139 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001140 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001141 for (; StartOp < e && getOperand(StartOp).isReg() &&
1142 getOperand(StartOp).isDef() &&
1143 !getOperand(StartOp).isImplicit();
1144 ++StartOp) {
1145 if (StartOp != 0) OS << ", ";
1146 getOperand(StartOp).print(OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +00001147 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001148
Dan Gohman0ba90f32009-10-31 20:19:03 +00001149 if (StartOp != 0)
1150 OS << " = ";
1151
1152 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001153 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001154
Dan Gohman0ba90f32009-10-31 20:19:03 +00001155 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001156 bool OmittedAnyCallClobbers = false;
1157 bool FirstOp = true;
Chris Lattner6a592272002-10-30 01:55:38 +00001158 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001159 const MachineOperand &MO = getOperand(i);
1160
1161 // Omit call-clobbered registers which aren't used anywhere. This makes
1162 // call instructions much less noisy on targets where calls clobber lots
1163 // of registers. Don't rely on MO.isDead() because we may be called before
1164 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1165 if (MF && getDesc().isCall() &&
1166 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1167 unsigned Reg = MO.getReg();
1168 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1169 const MachineRegisterInfo &MRI = MF->getRegInfo();
1170 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1171 bool HasAliasLive = false;
1172 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1173 unsigned AliasReg = *Alias; ++Alias)
1174 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1175 HasAliasLive = true;
1176 break;
1177 }
1178 if (!HasAliasLive) {
1179 OmittedAnyCallClobbers = true;
1180 continue;
1181 }
1182 }
1183 }
1184 }
1185
1186 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001187 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001188 if (i < getDesc().NumOperands) {
1189 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1190 if (TOI.isPredicate())
1191 OS << "pred:";
1192 if (TOI.isOptionalDef())
1193 OS << "opt:";
1194 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001195 MO.print(OS, TM);
1196 }
1197
1198 // Briefly indicate whether any call clobbers were omitted.
1199 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001200 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001201 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001202 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001203
Dan Gohman0ba90f32009-10-31 20:19:03 +00001204 bool HaveSemi = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001205 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001206 if (!HaveSemi) OS << ";"; HaveSemi = true;
1207
1208 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001209 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1210 i != e; ++i) {
1211 OS << **i;
Dan Gohmancd26ec52009-09-23 01:33:16 +00001212 if (next(i) != e)
1213 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001214 }
1215 }
1216
Dan Gohman80f6c582009-11-09 19:38:45 +00001217 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingad2cf9d2009-12-25 13:44:36 +00001218 if (!HaveSemi) OS << ";";
Dan Gohman0ba90f32009-10-31 20:19:03 +00001219
1220 // TODO: print InlinedAtLoc information
1221
Chris Lattnerde4845c2010-04-02 19:42:39 +00001222 DIScope Scope(debugLoc.getScope(MF->getFunction()->getContext()));
Dan Gohman75ae5932009-11-23 21:29:08 +00001223 OS << " dbg:";
Dan Gohman4b808b02009-12-05 00:20:51 +00001224 // Omit the directory, since it's usually long and uninteresting.
Devang Patel3c91b052010-03-08 20:52:55 +00001225 if (Scope.Verify())
Dan Gohman4b808b02009-12-05 00:20:51 +00001226 OS << Scope.getFilename();
1227 else
1228 OS << "<unknown>";
Chris Lattnerde4845c2010-04-02 19:42:39 +00001229 OS << ':' << debugLoc.getLine();
1230 if (debugLoc.getCol() != 0)
1231 OS << ':' << debugLoc.getCol();
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001232 }
1233
Chris Lattner10491642002-10-30 00:48:05 +00001234 OS << "\n";
1235}
1236
Owen Andersonb487e722008-01-24 01:10:07 +00001237bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001238 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001239 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001240 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001241 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001242 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001243 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001244 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1245 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001246 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001247 continue;
1248 unsigned Reg = MO.getReg();
1249 if (!Reg)
1250 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001251
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001252 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001253 if (!Found) {
1254 if (MO.isKill())
1255 // The register is already marked kill.
1256 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001257 if (isPhysReg && isRegTiedToDefOperand(i))
1258 // Two-address uses of physregs must not be marked kill.
1259 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001260 MO.setIsKill();
1261 Found = true;
1262 }
1263 } else if (hasAliases && MO.isKill() &&
1264 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001265 // A super-register kill already exists.
1266 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001267 return true;
1268 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001269 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001270 }
1271 }
1272
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001273 // Trim unneeded kill operands.
1274 while (!DeadOps.empty()) {
1275 unsigned OpIdx = DeadOps.back();
1276 if (getOperand(OpIdx).isImplicit())
1277 RemoveOperand(OpIdx);
1278 else
1279 getOperand(OpIdx).setIsKill(false);
1280 DeadOps.pop_back();
1281 }
1282
Bill Wendling4a23d722008-03-03 22:14:33 +00001283 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001284 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001285 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001286 addOperand(MachineOperand::CreateReg(IncomingReg,
1287 false /*IsDef*/,
1288 true /*IsImp*/,
1289 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001290 return true;
1291 }
Dan Gohman3f629402008-09-03 15:56:16 +00001292 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001293}
1294
1295bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001296 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001297 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001298 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001299 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001300 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001301 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001302 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1303 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001304 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001305 continue;
1306 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001307 if (!Reg)
1308 continue;
1309
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001310 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001311 if (!Found) {
1312 if (MO.isDead())
1313 // The register is already marked dead.
1314 return true;
1315 MO.setIsDead();
1316 Found = true;
1317 }
1318 } else if (hasAliases && MO.isDead() &&
1319 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001320 // There exists a super-register that's marked dead.
1321 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001322 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001323 if (RegInfo->getSubRegisters(IncomingReg) &&
1324 RegInfo->getSuperRegisters(Reg) &&
1325 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001326 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001327 }
1328 }
1329
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001330 // Trim unneeded dead operands.
1331 while (!DeadOps.empty()) {
1332 unsigned OpIdx = DeadOps.back();
1333 if (getOperand(OpIdx).isImplicit())
1334 RemoveOperand(OpIdx);
1335 else
1336 getOperand(OpIdx).setIsDead(false);
1337 DeadOps.pop_back();
1338 }
1339
Dan Gohman3f629402008-09-03 15:56:16 +00001340 // If not found, this means an alias of one of the operands is dead. Add a
1341 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001342 if (Found || !AddIfNotFound)
1343 return Found;
1344
1345 addOperand(MachineOperand::CreateReg(IncomingReg,
1346 true /*IsDef*/,
1347 true /*IsImp*/,
1348 false /*IsKill*/,
1349 true /*IsDead*/));
1350 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001351}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001352
1353void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1354 const TargetRegisterInfo *RegInfo) {
1355 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1356 if (!MO || MO->getSubReg())
1357 addOperand(MachineOperand::CreateReg(IncomingReg,
1358 true /*IsDef*/,
1359 true /*IsImp*/));
1360}
Evan Cheng67eaa082010-03-03 23:37:30 +00001361
1362unsigned
1363MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1364 unsigned Hash = MI->getOpcode() * 37;
1365 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1366 const MachineOperand &MO = MI->getOperand(i);
1367 uint64_t Key = (uint64_t)MO.getType() << 32;
1368 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001369 default: break;
1370 case MachineOperand::MO_Register:
1371 if (MO.isDef() && MO.getReg() &&
1372 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1373 continue; // Skip virtual register defs.
1374 Key |= MO.getReg();
1375 break;
1376 case MachineOperand::MO_Immediate:
1377 Key |= MO.getImm();
1378 break;
1379 case MachineOperand::MO_FrameIndex:
1380 case MachineOperand::MO_ConstantPoolIndex:
1381 case MachineOperand::MO_JumpTableIndex:
1382 Key |= MO.getIndex();
1383 break;
1384 case MachineOperand::MO_MachineBasicBlock:
1385 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1386 break;
1387 case MachineOperand::MO_GlobalAddress:
1388 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1389 break;
1390 case MachineOperand::MO_BlockAddress:
1391 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1392 break;
1393 case MachineOperand::MO_MCSymbol:
1394 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1395 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001396 }
1397 Key += ~(Key << 32);
1398 Key ^= (Key >> 22);
1399 Key += ~(Key << 13);
1400 Key ^= (Key >> 8);
1401 Key += (Key << 3);
1402 Key ^= (Key >> 15);
1403 Key += ~(Key << 27);
1404 Key ^= (Key >> 31);
1405 Hash = (unsigned)Key + Hash * 37;
1406 }
1407 return Hash;
1408}