blob: cc137a8982d053cd8ae25991b857d03d6fbc0422 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000068def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
79def t2_so_imm_not : Operand<i32>,
80 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000081 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
82}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000083
84// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
85def t2_so_imm_neg : Operand<i32>,
86 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000087 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000088}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000089
90/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000091def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000092 ImmLeaf<i32, [{
93 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000094}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000095
Jim Grosbach64171712010-02-16 21:07:46 +000096def imm0_4095_neg : PatLeaf<(i32 imm), [{
97 return (uint32_t)(-N->getZExtValue()) < 4096;
98}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000099
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000100def imm0_255_neg : PatLeaf<(i32 imm), [{
101 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000102}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000103
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000104def imm0_255_not : PatLeaf<(i32 imm), [{
105 return (uint32_t)(~N->getZExtValue()) < 255;
106}], imm_comp_XFORM>;
107
Andrew Trickd49ffe82011-04-29 14:18:15 +0000108def lo5AllOne : PatLeaf<(i32 imm), [{
109 // Returns true if all low 5-bits are 1.
110 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
111}]>;
112
Evan Cheng055b0312009-06-29 07:51:04 +0000113// Define Thumb2 specific addressing modes.
114
115// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000116def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000117def t2addrmode_imm12 : Operand<i32>,
118 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000119 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000120 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000122 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000123 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
124}
125
Owen Andersonc9bd4962011-03-18 17:42:55 +0000126// t2ldrlabel := imm12
127def t2ldrlabel : Operand<i32> {
128 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000129 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000130}
131
132
Owen Andersona838a252010-12-14 00:36:49 +0000133// ADR instruction labels.
134def t2adrlabel : Operand<i32> {
135 let EncoderMethod = "getT2AdrLabelOpValue";
136}
137
138
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000139// t2addrmode_posimm8 := reg + imm8
140def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
141def t2addrmode_posimm8 : Operand<i32> {
142 let PrintMethod = "printT2AddrModeImm8Operand";
143 let EncoderMethod = "getT2AddrModeImm8OpValue";
144 let DecoderMethod = "DecodeT2AddrModeImm8";
145 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
146 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
147}
148
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000149// t2addrmode_negimm8 := reg - imm8
150def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
151def t2addrmode_negimm8 : Operand<i32>,
152 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
153 let PrintMethod = "printT2AddrModeImm8Operand";
154 let EncoderMethod = "getT2AddrModeImm8OpValue";
155 let DecoderMethod = "DecodeT2AddrModeImm8";
156 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
157 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
158}
159
Johnny Chen0635fc52010-03-04 17:40:44 +0000160// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000161def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000162def t2addrmode_imm8 : Operand<i32>,
163 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
164 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000165 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000166 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000167 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000168 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
169}
170
Evan Cheng6d94f112009-07-03 00:06:39 +0000171def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000172 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
173 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000174 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000175 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000177}
178
Evan Cheng5c874172009-07-09 22:21:59 +0000179// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000180def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000181def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000182 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000183 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000185 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000186 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
187}
188
Jim Grosbacha77295d2011-09-08 22:07:06 +0000189def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000190def t2am_imm8s4_offset : Operand<i32> {
191 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000192 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000193 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000194}
195
Jim Grosbachb6aed502011-09-09 18:37:27 +0000196// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
197def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
198 let Name = "MemImm0_1020s4Offset";
199}
200def t2addrmode_imm0_1020s4 : Operand<i32> {
201 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
202 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
203 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
204 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
205 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
206}
207
Evan Chengcba962d2009-07-09 20:40:44 +0000208// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000209def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000210def t2addrmode_so_reg : Operand<i32>,
211 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
212 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000213 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000215 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000216 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000217}
218
Jim Grosbach7f739be2011-09-19 22:21:13 +0000219// Addresses for the TBB/TBH instructions.
220def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
221def addrmode_tbb : Operand<i32> {
222 let PrintMethod = "printAddrModeTBB";
223 let ParserMatchClass = addrmode_tbb_asmoperand;
224 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
225}
226def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
227def addrmode_tbh : Operand<i32> {
228 let PrintMethod = "printAddrModeTBH";
229 let ParserMatchClass = addrmode_tbh_asmoperand;
230 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
231}
232
Anton Korobeynikov52237112009-06-17 18:13:58 +0000233//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000234// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000235//
236
Owen Andersona99e7782010-11-15 18:45:17 +0000237
238class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000239 string opc, string asm, list<dag> pattern>
240 : T2I<oops, iops, itin, opc, asm, pattern> {
241 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000242 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000243
Jim Grosbach86386922010-12-08 22:10:43 +0000244 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000245 let Inst{26} = imm{11};
246 let Inst{14-12} = imm{10-8};
247 let Inst{7-0} = imm{7-0};
248}
249
Owen Andersonbb6315d2010-11-15 19:58:36 +0000250
Owen Andersona99e7782010-11-15 18:45:17 +0000251class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
253 : T2sI<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000255 bits<4> Rn;
256 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000259 let Inst{26} = imm{11};
260 let Inst{14-12} = imm{10-8};
261 let Inst{7-0} = imm{7-0};
262}
263
Owen Andersonbb6315d2010-11-15 19:58:36 +0000264class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
266 : T2I<oops, iops, itin, opc, asm, pattern> {
267 bits<4> Rn;
268 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000271 let Inst{26} = imm{11};
272 let Inst{14-12} = imm{10-8};
273 let Inst{7-0} = imm{7-0};
274}
275
276
Owen Andersona99e7782010-11-15 18:45:17 +0000277class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
279 : T2I<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rd;
281 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000284 let Inst{3-0} = ShiftedRm{3-0};
285 let Inst{5-4} = ShiftedRm{6-5};
286 let Inst{14-12} = ShiftedRm{11-9};
287 let Inst{7-6} = ShiftedRm{8-7};
288}
289
290class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000292 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000293 bits<4> Rd;
294 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000297 let Inst{3-0} = ShiftedRm{3-0};
298 let Inst{5-4} = ShiftedRm{6-5};
299 let Inst{14-12} = ShiftedRm{11-9};
300 let Inst{7-6} = ShiftedRm{8-7};
301}
302
Owen Andersonbb6315d2010-11-15 19:58:36 +0000303class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
305 : T2I<oops, iops, itin, opc, asm, pattern> {
306 bits<4> Rn;
307 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000310 let Inst{3-0} = ShiftedRm{3-0};
311 let Inst{5-4} = ShiftedRm{6-5};
312 let Inst{14-12} = ShiftedRm{11-9};
313 let Inst{7-6} = ShiftedRm{8-7};
314}
315
Owen Andersona99e7782010-11-15 18:45:17 +0000316class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
317 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000318 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000319 bits<4> Rd;
320 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000321
Jim Grosbach86386922010-12-08 22:10:43 +0000322 let Inst{11-8} = Rd;
323 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000324}
325
326class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000328 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000329 bits<4> Rd;
330 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000331
Jim Grosbach86386922010-12-08 22:10:43 +0000332 let Inst{11-8} = Rd;
333 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000334}
335
Owen Andersonbb6315d2010-11-15 19:58:36 +0000336class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
337 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000338 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000339 bits<4> Rn;
340 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{19-16} = Rn;
343 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000344}
345
Owen Andersona99e7782010-11-15 18:45:17 +0000346
347class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
349 : T2I<oops, iops, itin, opc, asm, pattern> {
350 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000351 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000352 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000355 let Inst{19-16} = Rn;
356 let Inst{26} = imm{11};
357 let Inst{14-12} = imm{10-8};
358 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000359}
360
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000362 string opc, string asm, list<dag> pattern>
363 : T2sI<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
365 bits<4> Rn;
366 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000370 let Inst{26} = imm{11};
371 let Inst{14-12} = imm{10-8};
372 let Inst{7-0} = imm{7-0};
373}
374
Owen Andersonbb6315d2010-11-15 19:58:36 +0000375class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : T2I<oops, iops, itin, opc, asm, pattern> {
378 bits<4> Rd;
379 bits<4> Rm;
380 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000381
Jim Grosbach86386922010-12-08 22:10:43 +0000382 let Inst{11-8} = Rd;
383 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000384 let Inst{14-12} = imm{4-2};
385 let Inst{7-6} = imm{1-0};
386}
387
388class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
390 : T2sI<oops, iops, itin, opc, asm, pattern> {
391 bits<4> Rd;
392 bits<4> Rm;
393 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000397 let Inst{14-12} = imm{4-2};
398 let Inst{7-6} = imm{1-0};
399}
400
Owen Anderson5de6d842010-11-12 21:12:40 +0000401class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000403 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000404 bits<4> Rd;
405 bits<4> Rn;
406 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000407
Jim Grosbach86386922010-12-08 22:10:43 +0000408 let Inst{11-8} = Rd;
409 let Inst{19-16} = Rn;
410 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000411}
412
413class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000415 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000416 bits<4> Rd;
417 bits<4> Rn;
418 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000419
Jim Grosbach86386922010-12-08 22:10:43 +0000420 let Inst{11-8} = Rd;
421 let Inst{19-16} = Rn;
422 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000423}
424
425class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
426 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000427 : T2I<oops, iops, itin, opc, asm, pattern> {
428 bits<4> Rd;
429 bits<4> Rn;
430 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000431
Jim Grosbach86386922010-12-08 22:10:43 +0000432 let Inst{11-8} = Rd;
433 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000434 let Inst{3-0} = ShiftedRm{3-0};
435 let Inst{5-4} = ShiftedRm{6-5};
436 let Inst{14-12} = ShiftedRm{11-9};
437 let Inst{7-6} = ShiftedRm{8-7};
438}
439
440class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
441 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000442 : T2sI<oops, iops, itin, opc, asm, pattern> {
443 bits<4> Rd;
444 bits<4> Rn;
445 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000446
Jim Grosbach86386922010-12-08 22:10:43 +0000447 let Inst{11-8} = Rd;
448 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000449 let Inst{3-0} = ShiftedRm{3-0};
450 let Inst{5-4} = ShiftedRm{6-5};
451 let Inst{14-12} = ShiftedRm{11-9};
452 let Inst{7-6} = ShiftedRm{8-7};
453}
454
Owen Anderson35141a92010-11-18 01:08:42 +0000455class T2FourReg<dag oops, dag iops, InstrItinClass itin,
456 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000457 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000458 bits<4> Rd;
459 bits<4> Rn;
460 bits<4> Rm;
461 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000462
Jim Grosbach86386922010-12-08 22:10:43 +0000463 let Inst{19-16} = Rn;
464 let Inst{15-12} = Ra;
465 let Inst{11-8} = Rd;
466 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000467}
468
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000469class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
470 dag oops, dag iops, InstrItinClass itin,
471 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000472 : T2I<oops, iops, itin, opc, asm, pattern> {
473 bits<4> RdLo;
474 bits<4> RdHi;
475 bits<4> Rn;
476 bits<4> Rm;
477
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000478 let Inst{31-23} = 0b111110111;
479 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000480 let Inst{19-16} = Rn;
481 let Inst{15-12} = RdLo;
482 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000483 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000484 let Inst{3-0} = Rm;
485}
486
Owen Anderson35141a92010-11-18 01:08:42 +0000487
Evan Chenga67efd12009-06-23 19:39:13 +0000488/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000489/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000490/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000491multiclass T2I_bin_irs<bits<4> opcod, string opc,
492 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000493 PatFrag opnode, string baseOpc, bit Commutable = 0,
494 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000495 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000496 def ri : T2sTwoRegImm<
497 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
498 opc, "\t$Rd, $Rn, $imm",
499 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{31-27} = 0b11110;
501 let Inst{25} = 0;
502 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000503 let Inst{15} = 0;
504 }
Evan Chenga67efd12009-06-23 19:39:13 +0000505 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000506 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
507 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
508 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000509 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-25} = 0b01;
512 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000513 let Inst{14-12} = 0b000; // imm3
514 let Inst{7-6} = 0b00; // imm2
515 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000516 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000517 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000518 def rs : T2sTwoRegShiftedReg<
519 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
520 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
521 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000522 let Inst{31-27} = 0b11101;
523 let Inst{26-25} = 0b01;
524 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000525 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000526 // Assembly aliases for optional destination operand when it's the same
527 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000528 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000529 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
530 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000531 cc_out:$s)>;
532 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000533 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
534 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000535 cc_out:$s)>;
536 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000537 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
538 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000539 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000540}
541
David Goodwin1f096272009-07-27 23:34:12 +0000542/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000543// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000544multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
545 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000546 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000547 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
548 // Assembler aliases w/o the ".w" suffix.
549 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
550 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
551 rGPR:$Rm, pred:$p,
552 cc_out:$s)>;
553 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
554 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
555 t2_so_reg:$shift, pred:$p,
556 cc_out:$s)>;
557
558 // and with the optional destination operand, too.
559 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
560 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
561 rGPR:$Rm, pred:$p,
562 cc_out:$s)>;
563 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
564 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
565 t2_so_reg:$shift, pred:$p,
566 cc_out:$s)>;
567}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000568
Evan Cheng1e249e32009-06-25 20:59:23 +0000569/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000570/// reversed. The 'rr' form is only defined for the disassembler; for codegen
571/// it is equivalent to the T2I_bin_irs counterpart.
572multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000573 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000574 def ri : T2sTwoRegImm<
575 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
576 opc, ".w\t$Rd, $Rn, $imm",
577 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000578 let Inst{31-27} = 0b11110;
579 let Inst{25} = 0;
580 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000581 let Inst{15} = 0;
582 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000583 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000584 def rr : T2sThreeReg<
585 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
586 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000587 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000588 let Inst{31-27} = 0b11101;
589 let Inst{26-25} = 0b01;
590 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000591 let Inst{14-12} = 0b000; // imm3
592 let Inst{7-6} = 0b00; // imm2
593 let Inst{5-4} = 0b00; // type
594 }
Evan Chengf49810c2009-06-23 17:48:47 +0000595 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def rs : T2sTwoRegShiftedReg<
597 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
598 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
599 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11101;
601 let Inst{26-25} = 0b01;
602 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000603 }
Evan Chengf49810c2009-06-23 17:48:47 +0000604}
605
Evan Chenga67efd12009-06-23 19:39:13 +0000606/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000607/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000608///
609/// These opcodes will be converted to the real non-S opcodes by
610/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000611let hasPostISelHook = 1, Defs = [CPSR] in {
612multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
613 InstrItinClass iis, PatFrag opnode,
614 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000615 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000616 def ri : t2PseudoInst<(outs rGPR:$Rd),
617 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
618 4, iii,
619 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
620 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000621 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000622 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
623 4, iir,
624 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
625 rGPR:$Rm))]> {
626 let isCommutable = Commutable;
627 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000628 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000629 def rs : t2PseudoInst<(outs rGPR:$Rd),
630 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
631 4, iis,
632 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
633 t2_so_reg:$ShiftedRm))]>;
634}
635}
636
637/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
638/// operands are reversed.
639let hasPostISelHook = 1, Defs = [CPSR] in {
640multiclass T2I_rbin_s_is<PatFrag opnode> {
641 // shifted imm
642 def ri : t2PseudoInst<(outs rGPR:$Rd),
643 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
644 4, IIC_iALUi,
645 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
646 GPRnopc:$Rn))]>;
647 // shifted register
648 def rs : t2PseudoInst<(outs rGPR:$Rd),
649 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
650 4, IIC_iALUsi,
651 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
652 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000653}
654}
655
Evan Chenga67efd12009-06-23 19:39:13 +0000656/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
657/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000658multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
659 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000660 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000661 // The register-immediate version is re-materializable. This is useful
662 // in particular for taking the address of a local.
663 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000664 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000665 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
666 opc, ".w\t$Rd, $Rn, $imm",
667 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000668 let Inst{31-27} = 0b11110;
669 let Inst{25} = 0;
670 let Inst{24} = 1;
671 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000672 let Inst{15} = 0;
673 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000674 }
Evan Chengf49810c2009-06-23 17:48:47 +0000675 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000676 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000677 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000679 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000680 bits<4> Rd;
681 bits<4> Rn;
682 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000683 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000684 let Inst{26} = imm{11};
685 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{23-21} = op23_21;
687 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000688 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000689 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000690 let Inst{14-12} = imm{10-8};
691 let Inst{11-8} = Rd;
692 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000693 }
Evan Chenga67efd12009-06-23 19:39:13 +0000694 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000695 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
696 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
697 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000698 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000699 let Inst{31-27} = 0b11101;
700 let Inst{26-25} = 0b01;
701 let Inst{24} = 1;
702 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000703 let Inst{14-12} = 0b000; // imm3
704 let Inst{7-6} = 0b00; // imm2
705 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000706 }
Evan Chengf49810c2009-06-23 17:48:47 +0000707 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000708 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000709 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000710 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000711 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000713 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000714 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000715 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000716 }
Evan Chengf49810c2009-06-23 17:48:47 +0000717}
718
Jim Grosbach6935efc2009-11-24 00:20:27 +0000719/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000720/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000721/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000722let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000723multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
724 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000725 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000726 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000727 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000728 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000729 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000730 let Inst{31-27} = 0b11110;
731 let Inst{25} = 0;
732 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000733 let Inst{15} = 0;
734 }
Evan Chenga67efd12009-06-23 19:39:13 +0000735 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000736 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000737 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000738 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000739 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000740 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000741 let Inst{31-27} = 0b11101;
742 let Inst{26-25} = 0b01;
743 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{14-12} = 0b000; // imm3
745 let Inst{7-6} = 0b00; // imm2
746 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000747 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000748 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000749 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000750 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000751 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000752 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000753 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000754 let Inst{31-27} = 0b11101;
755 let Inst{26-25} = 0b01;
756 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000757 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000758}
Andrew Trick1c3af772011-04-23 03:55:32 +0000759}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000760
Evan Chenga67efd12009-06-23 19:39:13 +0000761/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
762// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000763multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
764 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000765 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000766 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000767 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000768 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000769 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000770 let Inst{31-27} = 0b11101;
771 let Inst{26-21} = 0b010010;
772 let Inst{19-16} = 0b1111; // Rn
773 let Inst{5-4} = opcod;
774 }
Evan Chenga67efd12009-06-23 19:39:13 +0000775 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000776 def rr : T2sThreeReg<
777 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
778 opc, ".w\t$Rd, $Rn, $Rm",
779 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000780 let Inst{31-27} = 0b11111;
781 let Inst{26-23} = 0b0100;
782 let Inst{22-21} = opcod;
783 let Inst{15-12} = 0b1111;
784 let Inst{7-4} = 0b0000;
785 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000786
787 // Optional destination register
788 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
789 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
790 ty:$imm, pred:$p,
791 cc_out:$s)>;
792 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
793 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
794 rGPR:$Rm, pred:$p,
795 cc_out:$s)>;
796
797 // Assembler aliases w/o the ".w" suffix.
798 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
799 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
800 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000801 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000802 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
803 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
804 rGPR:$Rm, pred:$p,
805 cc_out:$s)>;
806
807 // and with the optional destination operand, too.
808 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
809 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
810 ty:$imm, pred:$p,
811 cc_out:$s)>;
812 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
813 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
814 rGPR:$Rm, pred:$p,
815 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000816}
Evan Chengf49810c2009-06-23 17:48:47 +0000817
Johnny Chend68e1192009-12-15 17:24:14 +0000818/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000819/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000820/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000821multiclass T2I_cmp_irs<bits<4> opcod, string opc,
822 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000823 PatFrag opnode, string baseOpc> {
824let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000825 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000826 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000827 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000828 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000829 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000830 let Inst{31-27} = 0b11110;
831 let Inst{25} = 0;
832 let Inst{24-21} = opcod;
833 let Inst{20} = 1; // The S bit.
834 let Inst{15} = 0;
835 let Inst{11-8} = 0b1111; // Rd
836 }
Evan Chenga67efd12009-06-23 19:39:13 +0000837 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000838 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000839 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000840 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000841 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000842 let Inst{31-27} = 0b11101;
843 let Inst{26-25} = 0b01;
844 let Inst{24-21} = opcod;
845 let Inst{20} = 1; // The S bit.
846 let Inst{14-12} = 0b000; // imm3
847 let Inst{11-8} = 0b1111; // Rd
848 let Inst{7-6} = 0b00; // imm2
849 let Inst{5-4} = 0b00; // type
850 }
Evan Chengf49810c2009-06-23 17:48:47 +0000851 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000852 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000853 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000854 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000855 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000856 let Inst{31-27} = 0b11101;
857 let Inst{26-25} = 0b01;
858 let Inst{24-21} = opcod;
859 let Inst{20} = 1; // The S bit.
860 let Inst{11-8} = 0b1111; // Rd
861 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000862}
Jim Grosbachef88a922011-09-06 21:44:58 +0000863
864 // Assembler aliases w/o the ".w" suffix.
865 // No alias here for 'rr' version as not all instantiations of this
866 // multiclass want one (CMP in particular, does not).
867 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
868 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
869 t2_so_imm:$imm, pred:$p)>;
870 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
871 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
872 t2_so_reg:$shift,
873 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000874}
875
Evan Chengf3c21b82009-06-30 02:15:48 +0000876/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000877multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000878 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
879 PatFrag opnode> {
880 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000881 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000882 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000883 bits<4> Rt;
884 bits<17> addr;
885 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000886 let Inst{24} = signed;
887 let Inst{23} = 1;
888 let Inst{22-21} = opcod;
889 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000890 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000891 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000892 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000893 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000894 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000895 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000896 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
897 bits<4> Rt;
898 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{31-27} = 0b11111;
900 let Inst{26-25} = 0b00;
901 let Inst{24} = signed;
902 let Inst{23} = 0;
903 let Inst{22-21} = opcod;
904 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000905 let Inst{19-16} = addr{12-9}; // Rn
906 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000907 let Inst{11} = 1;
908 // Offset: index==TRUE, wback==FALSE
909 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000910 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000911 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000912 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000913 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000914 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000915 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000916 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{31-27} = 0b11111;
918 let Inst{26-25} = 0b00;
919 let Inst{24} = signed;
920 let Inst{23} = 0;
921 let Inst{22-21} = opcod;
922 let Inst{20} = 1; // load
923 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000924
Owen Anderson75579f72010-11-29 22:44:32 +0000925 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000926 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000927
Owen Anderson75579f72010-11-29 22:44:32 +0000928 bits<10> addr;
929 let Inst{19-16} = addr{9-6}; // Rn
930 let Inst{3-0} = addr{5-2}; // Rm
931 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000932
933 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000934 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000935
Owen Anderson971b83b2011-02-08 22:39:40 +0000936 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000937 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000938 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000939 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000940 let isReMaterializable = 1;
941 let Inst{31-27} = 0b11111;
942 let Inst{26-25} = 0b00;
943 let Inst{24} = signed;
944 let Inst{23} = ?; // add = (U == '1')
945 let Inst{22-21} = opcod;
946 let Inst{20} = 1; // load
947 let Inst{19-16} = 0b1111; // Rn
948 bits<4> Rt;
949 bits<12> addr;
950 let Inst{15-12} = Rt{3-0};
951 let Inst{11-0} = addr{11-0};
952 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000953}
954
David Goodwin73b8f162009-06-30 22:11:34 +0000955/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000956multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000957 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
958 PatFrag opnode> {
959 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000960 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000961 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = 0b11111;
963 let Inst{26-23} = 0b0001;
964 let Inst{22-21} = opcod;
965 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000966
Owen Anderson75579f72010-11-29 22:44:32 +0000967 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000968 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000969
Owen Anderson80dd3e02010-11-30 22:45:47 +0000970 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000971 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000972 let Inst{19-16} = addr{16-13}; // Rn
973 let Inst{23} = addr{12}; // U
974 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000975 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000976 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000977 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000978 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000979 let Inst{31-27} = 0b11111;
980 let Inst{26-23} = 0b0000;
981 let Inst{22-21} = opcod;
982 let Inst{20} = 0; // !load
983 let Inst{11} = 1;
984 // Offset: index==TRUE, wback==FALSE
985 let Inst{10} = 1; // The P bit.
986 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000987
Owen Anderson75579f72010-11-29 22:44:32 +0000988 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000989 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000990
Owen Anderson75579f72010-11-29 22:44:32 +0000991 bits<13> addr;
992 let Inst{19-16} = addr{12-9}; // Rn
993 let Inst{9} = addr{8}; // U
994 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000995 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000996 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000997 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000998 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000999 let Inst{31-27} = 0b11111;
1000 let Inst{26-23} = 0b0000;
1001 let Inst{22-21} = opcod;
1002 let Inst{20} = 0; // !load
1003 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001004
Owen Anderson75579f72010-11-29 22:44:32 +00001005 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001006 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001007
Owen Anderson75579f72010-11-29 22:44:32 +00001008 bits<10> addr;
1009 let Inst{19-16} = addr{9-6}; // Rn
1010 let Inst{3-0} = addr{5-2}; // Rm
1011 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001012 }
David Goodwin73b8f162009-06-30 22:11:34 +00001013}
1014
Evan Cheng0e55fd62010-09-30 01:08:25 +00001015/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001016/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001017class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1018 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1019 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001020 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1021 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001022 let Inst{31-27} = 0b11111;
1023 let Inst{26-23} = 0b0100;
1024 let Inst{22-20} = opcod;
1025 let Inst{19-16} = 0b1111; // Rn
1026 let Inst{15-12} = 0b1111;
1027 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001028
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001029 bits<2> rot;
1030 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001031}
1032
Eli Friedman761fa7a2010-06-24 18:20:04 +00001033// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001034class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001035 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1036 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1037 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001038 Requires<[HasT2ExtractPack, IsThumb2]> {
1039 bits<2> rot;
1040 let Inst{31-27} = 0b11111;
1041 let Inst{26-23} = 0b0100;
1042 let Inst{22-20} = opcod;
1043 let Inst{19-16} = 0b1111; // Rn
1044 let Inst{15-12} = 0b1111;
1045 let Inst{7} = 1;
1046 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001047}
1048
Eli Friedman761fa7a2010-06-24 18:20:04 +00001049// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1050// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001051class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1052 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1053 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001054 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001055 bits<2> rot;
1056 let Inst{31-27} = 0b11111;
1057 let Inst{26-23} = 0b0100;
1058 let Inst{22-20} = opcod;
1059 let Inst{19-16} = 0b1111; // Rn
1060 let Inst{15-12} = 0b1111;
1061 let Inst{7} = 1;
1062 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001063}
1064
Evan Cheng0e55fd62010-09-30 01:08:25 +00001065/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001066/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001067class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1068 : T2ThreeReg<(outs rGPR:$Rd),
1069 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1070 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1071 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1072 Requires<[HasT2ExtractPack, IsThumb2]> {
1073 bits<2> rot;
1074 let Inst{31-27} = 0b11111;
1075 let Inst{26-23} = 0b0100;
1076 let Inst{22-20} = opcod;
1077 let Inst{15-12} = 0b1111;
1078 let Inst{7} = 1;
1079 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001080}
1081
Jim Grosbach70327412011-07-27 17:48:13 +00001082class T2I_exta_rrot_np<bits<3> opcod, string opc>
1083 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1084 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1085 bits<2> rot;
1086 let Inst{31-27} = 0b11111;
1087 let Inst{26-23} = 0b0100;
1088 let Inst{22-20} = opcod;
1089 let Inst{15-12} = 0b1111;
1090 let Inst{7} = 1;
1091 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001092}
1093
Anton Korobeynikov52237112009-06-17 18:13:58 +00001094//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001095// Instructions
1096//===----------------------------------------------------------------------===//
1097
1098//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001099// Miscellaneous Instructions.
1100//
1101
Owen Andersonda663f72010-11-15 21:30:39 +00001102class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1103 string asm, list<dag> pattern>
1104 : T2XI<oops, iops, itin, asm, pattern> {
1105 bits<4> Rd;
1106 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001107
Jim Grosbach86386922010-12-08 22:10:43 +00001108 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001109 let Inst{26} = label{11};
1110 let Inst{14-12} = label{10-8};
1111 let Inst{7-0} = label{7-0};
1112}
1113
Evan Chenga09b9ca2009-06-24 23:47:58 +00001114// LEApcrel - Load a pc-relative address into a register without offending the
1115// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001116def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1117 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001118 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001119 let Inst{31-27} = 0b11110;
1120 let Inst{25-24} = 0b10;
1121 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1122 let Inst{22} = 0;
1123 let Inst{20} = 0;
1124 let Inst{19-16} = 0b1111; // Rn
1125 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001126
Owen Andersona838a252010-12-14 00:36:49 +00001127 bits<4> Rd;
1128 bits<13> addr;
1129 let Inst{11-8} = Rd;
1130 let Inst{23} = addr{12};
1131 let Inst{21} = addr{12};
1132 let Inst{26} = addr{11};
1133 let Inst{14-12} = addr{10-8};
1134 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001135
1136 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001137}
Owen Andersona838a252010-12-14 00:36:49 +00001138
1139let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001140def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001141 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001142def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1143 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001144 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001145 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001146
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001147
Evan Chenga09b9ca2009-06-24 23:47:58 +00001148//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001149// Load / store Instructions.
1150//
1151
Evan Cheng055b0312009-06-29 07:51:04 +00001152// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001153let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001154defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001155 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001156
Evan Chengf3c21b82009-06-30 02:15:48 +00001157// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001158defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001159 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001160defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001161 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001162
Evan Chengf3c21b82009-06-30 02:15:48 +00001163// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001164defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001165 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001166defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001167 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001168
Owen Anderson9d63d902010-12-01 19:18:46 +00001169let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001170// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001171def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001172 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001173 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001174} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001175
1176// zextload i1 -> zextload i8
1177def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1178 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001179def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1180 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001181def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1182 (t2LDRBs t2addrmode_so_reg:$addr)>;
1183def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1184 (t2LDRBpci tconstpool:$addr)>;
1185
1186// extload -> zextload
1187// FIXME: Reduce the number of patterns by legalizing extload to zextload
1188// earlier?
1189def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1190 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001191def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1192 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001193def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1194 (t2LDRBs t2addrmode_so_reg:$addr)>;
1195def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1196 (t2LDRBpci tconstpool:$addr)>;
1197
1198def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1199 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001200def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1201 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001202def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1203 (t2LDRBs t2addrmode_so_reg:$addr)>;
1204def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1205 (t2LDRBpci tconstpool:$addr)>;
1206
1207def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1208 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001209def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1210 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001211def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1212 (t2LDRHs t2addrmode_so_reg:$addr)>;
1213def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1214 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001215
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001216// FIXME: The destination register of the loads and stores can't be PC, but
1217// can be SP. We need another regclass (similar to rGPR) to represent
1218// that. Not a pressing issue since these are selected manually,
1219// not via pattern.
1220
Evan Chenge88d5ce2009-07-02 07:28:31 +00001221// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001222
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001223let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001224def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001225 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001226 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001227 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1228 []> {
1229 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1230}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001231
Jim Grosbacheeec0252011-09-08 00:39:19 +00001232def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001233 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1234 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001235 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001236
Jim Grosbacheeec0252011-09-08 00:39:19 +00001237def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001238 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001239 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001240 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1241 []> {
1242 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1243}
1244def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001245 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1246 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001247 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001248
Jim Grosbacheeec0252011-09-08 00:39:19 +00001249def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001250 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001251 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001252 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1253 []> {
1254 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1255}
1256def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001257 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1258 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001259 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001260
Jim Grosbacheeec0252011-09-08 00:39:19 +00001261def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001262 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001264 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1265 []> {
1266 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1267}
1268def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001269 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1270 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001271 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001272
Jim Grosbacheeec0252011-09-08 00:39:19 +00001273def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001274 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001276 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1277 []> {
1278 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1279}
1280def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001281 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1282 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001283 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001284} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001285
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001286// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001287// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001288class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001289 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001290 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001291 bits<4> Rt;
1292 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001293 let Inst{31-27} = 0b11111;
1294 let Inst{26-25} = 0b00;
1295 let Inst{24} = signed;
1296 let Inst{23} = 0;
1297 let Inst{22-21} = type;
1298 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001299 let Inst{19-16} = addr{12-9};
1300 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001301 let Inst{11} = 1;
1302 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001303 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001304}
1305
Evan Cheng0e55fd62010-09-30 01:08:25 +00001306def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1307def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1308def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1309def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1310def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001311
David Goodwin73b8f162009-06-30 22:11:34 +00001312// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001313defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001315defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001316 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001317defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001318 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001319
David Goodwin6647cea2009-06-30 22:50:01 +00001320// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001321let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001322def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001323 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001324 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001325
Evan Cheng6d94f112009-07-03 00:06:39 +00001326// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001327
1328let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001329def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001330 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001332 "str", "\t$Rt, $addr!",
1333 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1334 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1335}
1336def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1337 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1338 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1339 "strh", "\t$Rt, $addr!",
1340 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1341 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1342}
1343
1344def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1345 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1346 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1347 "strb", "\t$Rt, $addr!",
1348 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1349 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1350}
Eli Friedman0851a292011-10-18 03:17:34 +00001351} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001352
Jim Grosbacheeec0252011-09-08 00:39:19 +00001353def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001354 (ins rGPR:$Rt, addr_offset_none:$Rn,
1355 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001356 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001357 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001358 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1359 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001360 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1361 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001362
Jim Grosbacheeec0252011-09-08 00:39:19 +00001363def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001364 (ins rGPR:$Rt, addr_offset_none:$Rn,
1365 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001367 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001368 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1369 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001370 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1371 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001372
Jim Grosbacheeec0252011-09-08 00:39:19 +00001373def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001374 (ins rGPR:$Rt, addr_offset_none:$Rn,
1375 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001377 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001378 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1379 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001380 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1381 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001382
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001383// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1384// put the patterns on the instruction definitions directly as ISel wants
1385// the address base and offset to be separate operands, not a single
1386// complex operand like we represent the instructions themselves. The
1387// pseudos map between the two.
1388let usesCustomInserter = 1,
1389 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1390def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1391 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1392 4, IIC_iStore_ru,
1393 [(set GPRnopc:$Rn_wb,
1394 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1395def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1396 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1397 4, IIC_iStore_ru,
1398 [(set GPRnopc:$Rn_wb,
1399 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1400def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1401 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1402 4, IIC_iStore_ru,
1403 [(set GPRnopc:$Rn_wb,
1404 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1405}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001406
Johnny Chene54a3ef2010-03-03 18:45:36 +00001407// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1408// only.
1409// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001410class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001411 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001412 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001413 let Inst{31-27} = 0b11111;
1414 let Inst{26-25} = 0b00;
1415 let Inst{24} = 0; // not signed
1416 let Inst{23} = 0;
1417 let Inst{22-21} = type;
1418 let Inst{20} = 0; // store
1419 let Inst{11} = 1;
1420 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001421
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001422 bits<4> Rt;
1423 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001424 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001425 let Inst{19-16} = addr{12-9};
1426 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001427}
1428
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1430def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1431def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001432
Johnny Chenae1757b2010-03-11 01:13:36 +00001433// ldrd / strd pre / post variants
1434// For disassembly only.
1435
Jim Grosbacha77295d2011-09-08 22:07:06 +00001436def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1437 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1438 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1439 let AsmMatchConverter = "cvtT2LdrdPre";
1440 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1441}
Johnny Chenae1757b2010-03-11 01:13:36 +00001442
Jim Grosbacha77295d2011-09-08 22:07:06 +00001443def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1444 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001445 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001446 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001447
Jim Grosbacha77295d2011-09-08 22:07:06 +00001448def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1449 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1450 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1451 "$addr.base = $wb", []> {
1452 let AsmMatchConverter = "cvtT2StrdPre";
1453 let DecoderMethod = "DecodeT2STRDPreInstruction";
1454}
Johnny Chenae1757b2010-03-11 01:13:36 +00001455
Jim Grosbacha77295d2011-09-08 22:07:06 +00001456def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1457 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1458 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001459 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001460 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001461
Johnny Chen0635fc52010-03-04 17:40:44 +00001462// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001463// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001464// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1465// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001466multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001467
Evan Chengdfed19f2010-11-03 06:34:55 +00001468 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001469 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001470 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001471 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001472 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001473 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001474 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001475 let Inst{20} = 1;
1476 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001477
Owen Anderson80dd3e02010-11-30 22:45:47 +00001478 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001479 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001480 let Inst{19-16} = addr{16-13}; // Rn
1481 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001482 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001483 }
1484
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001485 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001486 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001487 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001488 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001489 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001490 let Inst{23} = 0; // U = 0
1491 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001492 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001493 let Inst{20} = 1;
1494 let Inst{15-12} = 0b1111;
1495 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001496
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001497 bits<13> addr;
1498 let Inst{19-16} = addr{12-9}; // Rn
1499 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001500 }
1501
Evan Chengdfed19f2010-11-03 06:34:55 +00001502 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001503 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001504 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001505 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001506 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001507 let Inst{23} = 0; // add = TRUE for T1
1508 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001509 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001510 let Inst{20} = 1;
1511 let Inst{15-12} = 0b1111;
1512 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001513
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001514 bits<10> addr;
1515 let Inst{19-16} = addr{9-6}; // Rn
1516 let Inst{3-0} = addr{5-2}; // Rm
1517 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001518
1519 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001520 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001521 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1522 // it via the i12 variant, which it's related to, but that means we can
1523 // represent negative immediates, which aren't legal for anything except
1524 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001525}
1526
Evan Cheng416941d2010-11-04 05:19:35 +00001527defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1528defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1529defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001530
Evan Cheng2889cce2009-07-03 00:18:36 +00001531//===----------------------------------------------------------------------===//
1532// Load / store multiple Instructions.
1533//
1534
Owen Andersoncd00dc62011-09-12 21:28:46 +00001535multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001536 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001537 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001538 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001539 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001540 bits<4> Rn;
1541 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001542
Bill Wendling6c470b82010-11-13 09:09:38 +00001543 let Inst{31-27} = 0b11101;
1544 let Inst{26-25} = 0b00;
1545 let Inst{24-23} = 0b01; // Increment After
1546 let Inst{22} = 0;
1547 let Inst{21} = 0; // No writeback
1548 let Inst{20} = L_bit;
1549 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001550 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001551 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001552 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001553 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001554 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001555 bits<4> Rn;
1556 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001557
Bill Wendling6c470b82010-11-13 09:09:38 +00001558 let Inst{31-27} = 0b11101;
1559 let Inst{26-25} = 0b00;
1560 let Inst{24-23} = 0b01; // Increment After
1561 let Inst{22} = 0;
1562 let Inst{21} = 1; // Writeback
1563 let Inst{20} = L_bit;
1564 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001565 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001566 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001567 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001568 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001569 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 bits<4> Rn;
1571 bits<16> regs;
1572
1573 let Inst{31-27} = 0b11101;
1574 let Inst{26-25} = 0b00;
1575 let Inst{24-23} = 0b10; // Decrement Before
1576 let Inst{22} = 0;
1577 let Inst{21} = 0; // No writeback
1578 let Inst{20} = L_bit;
1579 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001580 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001581 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001582 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001583 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001584 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001585 bits<4> Rn;
1586 bits<16> regs;
1587
1588 let Inst{31-27} = 0b11101;
1589 let Inst{26-25} = 0b00;
1590 let Inst{24-23} = 0b10; // Decrement Before
1591 let Inst{22} = 0;
1592 let Inst{21} = 1; // Writeback
1593 let Inst{20} = L_bit;
1594 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001595 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001596 }
1597}
1598
Bill Wendlingc93989a2010-11-13 11:20:05 +00001599let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001600
1601let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001602defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1603
1604multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1605 InstrItinClass itin_upd, bit L_bit> {
1606 def IA :
1607 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1608 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1609 bits<4> Rn;
1610 bits<16> regs;
1611
1612 let Inst{31-27} = 0b11101;
1613 let Inst{26-25} = 0b00;
1614 let Inst{24-23} = 0b01; // Increment After
1615 let Inst{22} = 0;
1616 let Inst{21} = 0; // No writeback
1617 let Inst{20} = L_bit;
1618 let Inst{19-16} = Rn;
1619 let Inst{15} = 0;
1620 let Inst{14} = regs{14};
1621 let Inst{13} = 0;
1622 let Inst{12-0} = regs{12-0};
1623 }
1624 def IA_UPD :
1625 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1626 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1627 bits<4> Rn;
1628 bits<16> regs;
1629
1630 let Inst{31-27} = 0b11101;
1631 let Inst{26-25} = 0b00;
1632 let Inst{24-23} = 0b01; // Increment After
1633 let Inst{22} = 0;
1634 let Inst{21} = 1; // Writeback
1635 let Inst{20} = L_bit;
1636 let Inst{19-16} = Rn;
1637 let Inst{15} = 0;
1638 let Inst{14} = regs{14};
1639 let Inst{13} = 0;
1640 let Inst{12-0} = regs{12-0};
1641 }
1642 def DB :
1643 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1644 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1645 bits<4> Rn;
1646 bits<16> regs;
1647
1648 let Inst{31-27} = 0b11101;
1649 let Inst{26-25} = 0b00;
1650 let Inst{24-23} = 0b10; // Decrement Before
1651 let Inst{22} = 0;
1652 let Inst{21} = 0; // No writeback
1653 let Inst{20} = L_bit;
1654 let Inst{19-16} = Rn;
1655 let Inst{15} = 0;
1656 let Inst{14} = regs{14};
1657 let Inst{13} = 0;
1658 let Inst{12-0} = regs{12-0};
1659 }
1660 def DB_UPD :
1661 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1662 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1663 bits<4> Rn;
1664 bits<16> regs;
1665
1666 let Inst{31-27} = 0b11101;
1667 let Inst{26-25} = 0b00;
1668 let Inst{24-23} = 0b10; // Decrement Before
1669 let Inst{22} = 0;
1670 let Inst{21} = 1; // Writeback
1671 let Inst{20} = L_bit;
1672 let Inst{19-16} = Rn;
1673 let Inst{15} = 0;
1674 let Inst{14} = regs{14};
1675 let Inst{13} = 0;
1676 let Inst{12-0} = regs{12-0};
1677 }
1678}
1679
Bill Wendlingddc918b2010-11-13 10:57:02 +00001680
1681let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001682defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001683
1684} // neverHasSideEffects
1685
Bob Wilson815baeb2010-03-13 01:08:20 +00001686
Evan Cheng9cb9e672009-06-27 02:26:13 +00001687//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001688// Move Instructions.
1689//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001690
Evan Chengf49810c2009-06-23 17:48:47 +00001691let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001692def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001693 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001694 let Inst{31-27} = 0b11101;
1695 let Inst{26-25} = 0b01;
1696 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001697 let Inst{19-16} = 0b1111; // Rn
1698 let Inst{14-12} = 0b000;
1699 let Inst{7-4} = 0b0000;
1700}
Jim Grosbach9858a482011-10-18 17:09:35 +00001701def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1702 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001703def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1704 pred:$p, CPSR)>;
1705def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1706 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001707
Evan Cheng5adb66a2009-09-28 09:14:39 +00001708// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001709let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1710 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001711def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1712 "mov", ".w\t$Rd, $imm",
1713 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001714 let Inst{31-27} = 0b11110;
1715 let Inst{25} = 0;
1716 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001717 let Inst{19-16} = 0b1111; // Rn
1718 let Inst{15} = 0;
1719}
David Goodwin83b35932009-06-26 16:10:07 +00001720
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001721// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1722// Use aliases to get that to play nice here.
1723def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1724 pred:$p, CPSR)>;
1725def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1726 pred:$p, CPSR)>;
1727
1728def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1729 pred:$p, zero_reg)>;
1730def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1731 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001732
Evan Chengc4af4632010-11-17 20:13:28 +00001733let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001734def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001735 "movw", "\t$Rd, $imm",
1736 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001737 let Inst{31-27} = 0b11110;
1738 let Inst{25} = 1;
1739 let Inst{24-21} = 0b0010;
1740 let Inst{20} = 0; // The S bit.
1741 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001742
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001743 bits<4> Rd;
1744 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001745
Jim Grosbach86386922010-12-08 22:10:43 +00001746 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001747 let Inst{19-16} = imm{15-12};
1748 let Inst{26} = imm{11};
1749 let Inst{14-12} = imm{10-8};
1750 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001751 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001752}
Evan Chengf49810c2009-06-23 17:48:47 +00001753
Evan Cheng53519f02011-01-21 18:55:51 +00001754def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001755 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1756
1757let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001758def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001759 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001760 "movt", "\t$Rd, $imm",
1761 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001762 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001763 let Inst{31-27} = 0b11110;
1764 let Inst{25} = 1;
1765 let Inst{24-21} = 0b0110;
1766 let Inst{20} = 0; // The S bit.
1767 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001768
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001769 bits<4> Rd;
1770 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001771
Jim Grosbach86386922010-12-08 22:10:43 +00001772 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001773 let Inst{19-16} = imm{15-12};
1774 let Inst{26} = imm{11};
1775 let Inst{14-12} = imm{10-8};
1776 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001777 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001778}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001779
Evan Cheng53519f02011-01-21 18:55:51 +00001780def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001781 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1782} // Constraints
1783
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001784def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001785
Anton Korobeynikov52237112009-06-17 18:13:58 +00001786//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001787// Extend Instructions.
1788//
1789
1790// Sign extenders
1791
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001792def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001793 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001794def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001795 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001796def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001797
Jim Grosbach70327412011-07-27 17:48:13 +00001798def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001799 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001800def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001801 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001802def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001803
Evan Chengd27c9fc2009-07-03 01:43:10 +00001804// Zero extenders
1805
1806let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001807def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001808 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001809def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001810 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001811def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001812 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001813
Jim Grosbach79464942010-07-28 23:17:45 +00001814// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1815// The transformation should probably be done as a combiner action
1816// instead so we can include a check for masking back in the upper
1817// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001818//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001819// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001820// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001821def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001822 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001823 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001824
Jim Grosbach70327412011-07-27 17:48:13 +00001825def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001826 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001827def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001828 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001829def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001830}
1831
1832//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001833// Arithmetic Instructions.
1834//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001835
Johnny Chend68e1192009-12-15 17:24:14 +00001836defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1837 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1838defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1839 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001840
Evan Chengf49810c2009-06-23 17:48:47 +00001841// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001842//
1843// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1844// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1845// AdjustInstrPostInstrSelection where we determine whether or not to
1846// set the "s" bit based on CPSR liveness.
1847//
1848// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1849// support for an optional CPSR definition that corresponds to the DAG
1850// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001851defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001852 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001853defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001854 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001855
Andrew Trick83a80312011-09-20 18:22:31 +00001856let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001857defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001858 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001859defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001860 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001861}
Evan Chengf49810c2009-06-23 17:48:47 +00001862
David Goodwin752aa7d2009-07-27 16:39:05 +00001863// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001864defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001865 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001866
1867// FIXME: Eliminate them if we can write def : Pat patterns which defines
1868// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001869defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001870
1871// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001872// The assume-no-carry-in form uses the negation of the input since add/sub
1873// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1874// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1875// details.
1876// The AddedComplexity preferences the first variant over the others since
1877// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001878let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001879def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1880 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1881def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1882 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1883def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1884 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1885let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001886def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001887 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001888def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001889 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001890// The with-carry-in form matches bitwise not instead of the negation.
1891// Effectively, the inverse interpretation of the carry flag already accounts
1892// for part of the negation.
1893let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001894def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001895 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001896def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001897 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001898
Johnny Chen93042d12010-03-02 18:14:57 +00001899// Select Bytes -- for disassembly only
1900
Owen Andersonc7373f82010-11-30 20:00:01 +00001901def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001902 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1903 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001904 let Inst{31-27} = 0b11111;
1905 let Inst{26-24} = 0b010;
1906 let Inst{23} = 0b1;
1907 let Inst{22-20} = 0b010;
1908 let Inst{15-12} = 0b1111;
1909 let Inst{7} = 0b1;
1910 let Inst{6-4} = 0b000;
1911}
1912
Johnny Chenadc77332010-02-26 22:04:29 +00001913// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1914// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001915class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001916 list<dag> pat = [/* For disassembly only; pattern left blank */],
1917 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1918 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001919 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1920 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001921 let Inst{31-27} = 0b11111;
1922 let Inst{26-23} = 0b0101;
1923 let Inst{22-20} = op22_20;
1924 let Inst{15-12} = 0b1111;
1925 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001926
Owen Anderson46c478e2010-11-17 19:57:38 +00001927 bits<4> Rd;
1928 bits<4> Rn;
1929 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001930
Jim Grosbach86386922010-12-08 22:10:43 +00001931 let Inst{11-8} = Rd;
1932 let Inst{19-16} = Rn;
1933 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001934}
1935
1936// Saturating add/subtract -- for disassembly only
1937
Nate Begeman692433b2010-07-29 17:56:55 +00001938def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001939 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1940 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001941def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1942def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1943def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001944def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1945 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1946def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1947 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001948def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001949def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001950 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1951 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001952def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1953def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1954def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1955def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1956def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1957def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1958def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1959def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1960
1961// Signed/Unsigned add/subtract -- for disassembly only
1962
1963def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1964def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1965def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1966def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1967def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1968def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1969def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1970def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1971def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1972def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1973def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1974def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1975
1976// Signed/Unsigned halving add/subtract -- for disassembly only
1977
1978def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1979def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1980def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1981def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1982def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1983def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1984def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1985def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1986def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1987def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1988def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1989def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1990
Owen Anderson821752e2010-11-18 20:32:18 +00001991// Helper class for disassembly only
1992// A6.3.16 & A6.3.17
1993// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1994class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1995 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1996 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1997 let Inst{31-27} = 0b11111;
1998 let Inst{26-24} = 0b011;
1999 let Inst{23} = long;
2000 let Inst{22-20} = op22_20;
2001 let Inst{7-4} = op7_4;
2002}
2003
2004class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2005 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2006 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2007 let Inst{31-27} = 0b11111;
2008 let Inst{26-24} = 0b011;
2009 let Inst{23} = long;
2010 let Inst{22-20} = op22_20;
2011 let Inst{7-4} = op7_4;
2012}
2013
Jim Grosbach8c989842011-09-20 00:26:34 +00002014// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002015def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2016 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002017 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2018 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002019 let Inst{15-12} = 0b1111;
2020}
Owen Anderson821752e2010-11-18 20:32:18 +00002021def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002022 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002023 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2024 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002025
Jim Grosbach8c989842011-09-20 00:26:34 +00002026// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002027class T2SatI<dag oops, dag iops, InstrItinClass itin,
2028 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002029 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002030 bits<4> Rd;
2031 bits<4> Rn;
2032 bits<5> sat_imm;
2033 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002034
Jim Grosbach86386922010-12-08 22:10:43 +00002035 let Inst{11-8} = Rd;
2036 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002037 let Inst{4-0} = sat_imm;
2038 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002039 let Inst{14-12} = sh{4-2};
2040 let Inst{7-6} = sh{1-0};
2041}
2042
Owen Andersonc7373f82010-11-30 20:00:01 +00002043def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002044 (outs rGPR:$Rd),
2045 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002046 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002047 let Inst{31-27} = 0b11110;
2048 let Inst{25-22} = 0b1100;
2049 let Inst{20} = 0;
2050 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002051 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002052}
2053
Owen Andersonc7373f82010-11-30 20:00:01 +00002054def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002055 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002056 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002057 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002058 let Inst{31-27} = 0b11110;
2059 let Inst{25-22} = 0b1100;
2060 let Inst{20} = 0;
2061 let Inst{15} = 0;
2062 let Inst{21} = 1; // sh = '1'
2063 let Inst{14-12} = 0b000; // imm3 = '000'
2064 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002065 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002066}
2067
Owen Andersonc7373f82010-11-30 20:00:01 +00002068def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002069 (outs rGPR:$Rd),
2070 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002071 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002072 let Inst{31-27} = 0b11110;
2073 let Inst{25-22} = 0b1110;
2074 let Inst{20} = 0;
2075 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002076}
2077
Jim Grosbachb105b992011-09-16 18:32:30 +00002078def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002079 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002080 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002081 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002082 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002083 let Inst{20} = 0;
2084 let Inst{15} = 0;
2085 let Inst{21} = 1; // sh = '1'
2086 let Inst{14-12} = 0b000; // imm3 = '000'
2087 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002088 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002089}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002090
Bob Wilson38aa2872010-08-13 21:48:10 +00002091def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2092def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002093
Evan Chengf49810c2009-06-23 17:48:47 +00002094//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002095// Shift and rotate Instructions.
2096//
2097
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002098defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2099 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002100defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002101 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002102defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002103 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2104defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2105 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002106
Andrew Trickd49ffe82011-04-29 14:18:15 +00002107// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2108def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2109 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2110
David Goodwinca01a8d2009-09-01 18:32:09 +00002111let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002112def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2113 "rrx", "\t$Rd, $Rm",
2114 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002115 let Inst{31-27} = 0b11101;
2116 let Inst{26-25} = 0b01;
2117 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002118 let Inst{19-16} = 0b1111; // Rn
2119 let Inst{14-12} = 0b000;
2120 let Inst{7-4} = 0b0011;
2121}
David Goodwinca01a8d2009-09-01 18:32:09 +00002122}
Evan Chenga67efd12009-06-23 19:39:13 +00002123
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002124let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002125def t2MOVsrl_flag : T2TwoRegShiftImm<
2126 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2127 "lsrs", ".w\t$Rd, $Rm, #1",
2128 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{31-27} = 0b11101;
2130 let Inst{26-25} = 0b01;
2131 let Inst{24-21} = 0b0010;
2132 let Inst{20} = 1; // The S bit.
2133 let Inst{19-16} = 0b1111; // Rn
2134 let Inst{5-4} = 0b01; // Shift type.
2135 // Shift amount = Inst{14-12:7-6} = 1.
2136 let Inst{14-12} = 0b000;
2137 let Inst{7-6} = 0b01;
2138}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002139def t2MOVsra_flag : T2TwoRegShiftImm<
2140 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2141 "asrs", ".w\t$Rd, $Rm, #1",
2142 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002143 let Inst{31-27} = 0b11101;
2144 let Inst{26-25} = 0b01;
2145 let Inst{24-21} = 0b0010;
2146 let Inst{20} = 1; // The S bit.
2147 let Inst{19-16} = 0b1111; // Rn
2148 let Inst{5-4} = 0b10; // Shift type.
2149 // Shift amount = Inst{14-12:7-6} = 1.
2150 let Inst{14-12} = 0b000;
2151 let Inst{7-6} = 0b01;
2152}
David Goodwin3583df72009-07-28 17:06:49 +00002153}
2154
Evan Chenga67efd12009-06-23 19:39:13 +00002155//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002156// Bitwise Instructions.
2157//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002158
Johnny Chend68e1192009-12-15 17:24:14 +00002159defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002160 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002161 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002162defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002163 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002164 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002165defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002166 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002167 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002168
Johnny Chend68e1192009-12-15 17:24:14 +00002169defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002170 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002171 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2172 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002173
Owen Anderson2f7aed32010-11-17 22:16:31 +00002174class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2175 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002176 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002177 bits<4> Rd;
2178 bits<5> msb;
2179 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002180
Jim Grosbach86386922010-12-08 22:10:43 +00002181 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002182 let Inst{4-0} = msb{4-0};
2183 let Inst{14-12} = lsb{4-2};
2184 let Inst{7-6} = lsb{1-0};
2185}
2186
2187class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2188 string opc, string asm, list<dag> pattern>
2189 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2190 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002191
Jim Grosbach86386922010-12-08 22:10:43 +00002192 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002193}
2194
2195let Constraints = "$src = $Rd" in
2196def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2197 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2198 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002199 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002200 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{25} = 1;
2202 let Inst{24-20} = 0b10110;
2203 let Inst{19-16} = 0b1111; // Rn
2204 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002205 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002206
Owen Anderson2f7aed32010-11-17 22:16:31 +00002207 bits<10> imm;
2208 let msb{4-0} = imm{9-5};
2209 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002210}
Evan Chengf49810c2009-06-23 17:48:47 +00002211
Owen Anderson2f7aed32010-11-17 22:16:31 +00002212def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002213 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002214 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{31-27} = 0b11110;
2216 let Inst{25} = 1;
2217 let Inst{24-20} = 0b10100;
2218 let Inst{15} = 0;
2219}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002220
Owen Anderson2f7aed32010-11-17 22:16:31 +00002221def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002222 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002223 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002224 let Inst{31-27} = 0b11110;
2225 let Inst{25} = 1;
2226 let Inst{24-20} = 0b11100;
2227 let Inst{15} = 0;
2228}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002229
Johnny Chen9474d552010-02-02 19:31:58 +00002230// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002231let Constraints = "$src = $Rd" in {
2232 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2233 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2234 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2235 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2236 bf_inv_mask_imm:$imm))]> {
2237 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002238 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002239 let Inst{25} = 1;
2240 let Inst{24-20} = 0b10110;
2241 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002242 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002243
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002244 bits<10> imm;
2245 let msb{4-0} = imm{9-5};
2246 let lsb{4-0} = imm{4-0};
2247 }
Johnny Chen9474d552010-02-02 19:31:58 +00002248}
Evan Chengf49810c2009-06-23 17:48:47 +00002249
Evan Cheng7e1bf302010-09-29 00:27:46 +00002250defm t2ORN : T2I_bin_irs<0b0011, "orn",
2251 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002252 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2253 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002254
Jim Grosbachd32872f2011-09-14 21:24:41 +00002255/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2256/// unary operation that produces a value. These are predicable and can be
2257/// changed to modify CPSR.
2258multiclass T2I_un_irs<bits<4> opcod, string opc,
2259 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2260 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2261 // shifted imm
2262 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2263 opc, "\t$Rd, $imm",
2264 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2265 let isAsCheapAsAMove = Cheap;
2266 let isReMaterializable = ReMat;
2267 let Inst{31-27} = 0b11110;
2268 let Inst{25} = 0;
2269 let Inst{24-21} = opcod;
2270 let Inst{19-16} = 0b1111; // Rn
2271 let Inst{15} = 0;
2272 }
2273 // register
2274 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2275 opc, ".w\t$Rd, $Rm",
2276 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2277 let Inst{31-27} = 0b11101;
2278 let Inst{26-25} = 0b01;
2279 let Inst{24-21} = opcod;
2280 let Inst{19-16} = 0b1111; // Rn
2281 let Inst{14-12} = 0b000; // imm3
2282 let Inst{7-6} = 0b00; // imm2
2283 let Inst{5-4} = 0b00; // type
2284 }
2285 // shifted register
2286 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2287 opc, ".w\t$Rd, $ShiftedRm",
2288 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2289 let Inst{31-27} = 0b11101;
2290 let Inst{26-25} = 0b01;
2291 let Inst{24-21} = opcod;
2292 let Inst{19-16} = 0b1111; // Rn
2293 }
2294}
2295
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002296// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2297let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002298defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002299 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002300 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002301
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002302let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002303def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2304 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002305
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002306// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002307def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2308 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002309 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002310
2311def : T2Pat<(t2_so_imm_not:$src),
2312 (t2MVNi t2_so_imm_not:$src)>;
2313
Evan Chengf49810c2009-06-23 17:48:47 +00002314//===----------------------------------------------------------------------===//
2315// Multiply Instructions.
2316//
Evan Cheng8de898a2009-06-26 00:19:44 +00002317let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002318def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2319 "mul", "\t$Rd, $Rn, $Rm",
2320 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b000;
2324 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2325 let Inst{7-4} = 0b0000; // Multiply
2326}
Evan Chengf49810c2009-06-23 17:48:47 +00002327
Owen Anderson35141a92010-11-18 01:08:42 +00002328def t2MLA: T2FourReg<
2329 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2330 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2331 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002332 let Inst{31-27} = 0b11111;
2333 let Inst{26-23} = 0b0110;
2334 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002335 let Inst{7-4} = 0b0000; // Multiply
2336}
Evan Chengf49810c2009-06-23 17:48:47 +00002337
Owen Anderson35141a92010-11-18 01:08:42 +00002338def t2MLS: T2FourReg<
2339 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2340 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2341 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002342 let Inst{31-27} = 0b11111;
2343 let Inst{26-23} = 0b0110;
2344 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{7-4} = 0b0001; // Multiply and Subtract
2346}
Evan Chengf49810c2009-06-23 17:48:47 +00002347
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002348// Extra precision multiplies with low / high results
2349let neverHasSideEffects = 1 in {
2350let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002351def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002352 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002353 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002354 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002355
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002356def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002357 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002358 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002359 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002360} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361
2362// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002363def t2SMLAL : T2MulLong<0b100, 0b0000,
2364 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002365 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002366 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002367
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002368def t2UMLAL : T2MulLong<0b110, 0b0000,
2369 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002370 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002371 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002372
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002373def t2UMAAL : T2MulLong<0b110, 0b0110,
2374 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002375 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002376 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2377 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002378} // neverHasSideEffects
2379
Johnny Chen93042d12010-03-02 18:14:57 +00002380// Rounding variants of the below included for disassembly only
2381
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002382// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002383def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2384 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002385 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2386 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{31-27} = 0b11111;
2388 let Inst{26-23} = 0b0110;
2389 let Inst{22-20} = 0b101;
2390 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2391 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2392}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002393
Owen Anderson821752e2010-11-18 20:32:18 +00002394def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002395 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2396 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002397 let Inst{31-27} = 0b11111;
2398 let Inst{26-23} = 0b0110;
2399 let Inst{22-20} = 0b101;
2400 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2401 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2402}
2403
Owen Anderson821752e2010-11-18 20:32:18 +00002404def t2SMMLA : T2FourReg<
2405 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2406 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002407 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2408 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{31-27} = 0b11111;
2410 let Inst{26-23} = 0b0110;
2411 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2413}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002414
Owen Anderson821752e2010-11-18 20:32:18 +00002415def t2SMMLAR: T2FourReg<
2416 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002417 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2418 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002419 let Inst{31-27} = 0b11111;
2420 let Inst{26-23} = 0b0110;
2421 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002422 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2423}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002424
Owen Anderson821752e2010-11-18 20:32:18 +00002425def t2SMMLS: T2FourReg<
2426 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2427 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002428 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2429 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002430 let Inst{31-27} = 0b11111;
2431 let Inst{26-23} = 0b0110;
2432 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2434}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002435
Owen Anderson821752e2010-11-18 20:32:18 +00002436def t2SMMLSR:T2FourReg<
2437 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002438 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2439 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002440 let Inst{31-27} = 0b11111;
2441 let Inst{26-23} = 0b0110;
2442 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002443 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2444}
2445
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002446multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002447 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2448 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2449 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002450 (sext_inreg rGPR:$Rm, i16)))]>,
2451 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{31-27} = 0b11111;
2453 let Inst{26-23} = 0b0110;
2454 let Inst{22-20} = 0b001;
2455 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2456 let Inst{7-6} = 0b00;
2457 let Inst{5-4} = 0b00;
2458 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002459
Owen Anderson821752e2010-11-18 20:32:18 +00002460 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2461 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2462 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002463 (sra rGPR:$Rm, (i32 16))))]>,
2464 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002465 let Inst{31-27} = 0b11111;
2466 let Inst{26-23} = 0b0110;
2467 let Inst{22-20} = 0b001;
2468 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2469 let Inst{7-6} = 0b00;
2470 let Inst{5-4} = 0b01;
2471 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002472
Owen Anderson821752e2010-11-18 20:32:18 +00002473 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2474 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2475 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002476 (sext_inreg rGPR:$Rm, i16)))]>,
2477 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002478 let Inst{31-27} = 0b11111;
2479 let Inst{26-23} = 0b0110;
2480 let Inst{22-20} = 0b001;
2481 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2482 let Inst{7-6} = 0b00;
2483 let Inst{5-4} = 0b10;
2484 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002485
Owen Anderson821752e2010-11-18 20:32:18 +00002486 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2487 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2488 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002489 (sra rGPR:$Rm, (i32 16))))]>,
2490 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002491 let Inst{31-27} = 0b11111;
2492 let Inst{26-23} = 0b0110;
2493 let Inst{22-20} = 0b001;
2494 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2495 let Inst{7-6} = 0b00;
2496 let Inst{5-4} = 0b11;
2497 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002498
Owen Anderson821752e2010-11-18 20:32:18 +00002499 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2500 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2501 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002502 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2503 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002504 let Inst{31-27} = 0b11111;
2505 let Inst{26-23} = 0b0110;
2506 let Inst{22-20} = 0b011;
2507 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2508 let Inst{7-6} = 0b00;
2509 let Inst{5-4} = 0b00;
2510 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002511
Owen Anderson821752e2010-11-18 20:32:18 +00002512 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2513 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2514 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002515 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2516 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002517 let Inst{31-27} = 0b11111;
2518 let Inst{26-23} = 0b0110;
2519 let Inst{22-20} = 0b011;
2520 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2521 let Inst{7-6} = 0b00;
2522 let Inst{5-4} = 0b01;
2523 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002524}
2525
2526
2527multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002528 def BB : T2FourReg<
2529 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2530 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2531 [(set rGPR:$Rd, (add rGPR:$Ra,
2532 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002533 (sext_inreg rGPR:$Rm, i16))))]>,
2534 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002535 let Inst{31-27} = 0b11111;
2536 let Inst{26-23} = 0b0110;
2537 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002538 let Inst{7-6} = 0b00;
2539 let Inst{5-4} = 0b00;
2540 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002541
Owen Anderson821752e2010-11-18 20:32:18 +00002542 def BT : T2FourReg<
2543 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2544 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2545 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002546 (sra rGPR:$Rm, (i32 16)))))]>,
2547 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002548 let Inst{31-27} = 0b11111;
2549 let Inst{26-23} = 0b0110;
2550 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002551 let Inst{7-6} = 0b00;
2552 let Inst{5-4} = 0b01;
2553 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002554
Owen Anderson821752e2010-11-18 20:32:18 +00002555 def TB : T2FourReg<
2556 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2557 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2558 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002559 (sext_inreg rGPR:$Rm, i16))))]>,
2560 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002561 let Inst{31-27} = 0b11111;
2562 let Inst{26-23} = 0b0110;
2563 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002564 let Inst{7-6} = 0b00;
2565 let Inst{5-4} = 0b10;
2566 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002567
Owen Anderson821752e2010-11-18 20:32:18 +00002568 def TT : T2FourReg<
2569 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2570 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2571 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002572 (sra rGPR:$Rm, (i32 16)))))]>,
2573 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002574 let Inst{31-27} = 0b11111;
2575 let Inst{26-23} = 0b0110;
2576 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002577 let Inst{7-6} = 0b00;
2578 let Inst{5-4} = 0b11;
2579 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002580
Owen Anderson821752e2010-11-18 20:32:18 +00002581 def WB : T2FourReg<
2582 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2583 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2584 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002585 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2586 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002587 let Inst{31-27} = 0b11111;
2588 let Inst{26-23} = 0b0110;
2589 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002590 let Inst{7-6} = 0b00;
2591 let Inst{5-4} = 0b00;
2592 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002593
Owen Anderson821752e2010-11-18 20:32:18 +00002594 def WT : T2FourReg<
2595 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2596 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2597 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002598 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2599 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002600 let Inst{31-27} = 0b11111;
2601 let Inst{26-23} = 0b0110;
2602 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002603 let Inst{7-6} = 0b00;
2604 let Inst{5-4} = 0b01;
2605 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002606}
2607
2608defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2609defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2610
Jim Grosbacheeca7582011-09-15 23:45:50 +00002611// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002612def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2613 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002614 [/* For disassembly only; pattern left blank */]>,
2615 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002616def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2617 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002618 [/* For disassembly only; pattern left blank */]>,
2619 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002620def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2621 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002622 [/* For disassembly only; pattern left blank */]>,
2623 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002624def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2625 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002626 [/* For disassembly only; pattern left blank */]>,
2627 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002628
Johnny Chenadc77332010-02-26 22:04:29 +00002629// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002630def t2SMUAD: T2ThreeReg_mac<
2631 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002632 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2633 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002634 let Inst{15-12} = 0b1111;
2635}
Owen Anderson821752e2010-11-18 20:32:18 +00002636def t2SMUADX:T2ThreeReg_mac<
2637 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002638 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2639 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002640 let Inst{15-12} = 0b1111;
2641}
Owen Anderson821752e2010-11-18 20:32:18 +00002642def t2SMUSD: T2ThreeReg_mac<
2643 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002644 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2645 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002646 let Inst{15-12} = 0b1111;
2647}
Owen Anderson821752e2010-11-18 20:32:18 +00002648def t2SMUSDX:T2ThreeReg_mac<
2649 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002650 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2651 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002652 let Inst{15-12} = 0b1111;
2653}
Owen Andersonc6788c82011-08-22 23:31:45 +00002654def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002655 0, 0b010, 0b0000, (outs rGPR:$Rd),
2656 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002657 "\t$Rd, $Rn, $Rm, $Ra", []>,
2658 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002659def t2SMLADX : T2FourReg_mac<
2660 0, 0b010, 0b0001, (outs rGPR:$Rd),
2661 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002662 "\t$Rd, $Rn, $Rm, $Ra", []>,
2663 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002664def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2665 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002666 "\t$Rd, $Rn, $Rm, $Ra", []>,
2667 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002668def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2669 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002670 "\t$Rd, $Rn, $Rm, $Ra", []>,
2671 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002672def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002673 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2674 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002675 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002676def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002677 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2678 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002679 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002680def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002681 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2682 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002683 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002684def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2685 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002686 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002687 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002688
2689//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002690// Division Instructions.
2691// Signed and unsigned division on v7-M
2692//
2693def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2694 "sdiv", "\t$Rd, $Rn, $Rm",
2695 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2696 Requires<[HasDivide, IsThumb2]> {
2697 let Inst{31-27} = 0b11111;
2698 let Inst{26-21} = 0b011100;
2699 let Inst{20} = 0b1;
2700 let Inst{15-12} = 0b1111;
2701 let Inst{7-4} = 0b1111;
2702}
2703
2704def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2705 "udiv", "\t$Rd, $Rn, $Rm",
2706 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2707 Requires<[HasDivide, IsThumb2]> {
2708 let Inst{31-27} = 0b11111;
2709 let Inst{26-21} = 0b011101;
2710 let Inst{20} = 0b1;
2711 let Inst{15-12} = 0b1111;
2712 let Inst{7-4} = 0b1111;
2713}
2714
2715//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002716// Misc. Arithmetic Instructions.
2717//
2718
Jim Grosbach80dc1162010-02-16 21:23:02 +00002719class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2720 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002721 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002722 let Inst{31-27} = 0b11111;
2723 let Inst{26-22} = 0b01010;
2724 let Inst{21-20} = op1;
2725 let Inst{15-12} = 0b1111;
2726 let Inst{7-6} = 0b10;
2727 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002728 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002729}
Evan Chengf49810c2009-06-23 17:48:47 +00002730
Owen Anderson612fb5b2010-11-18 21:15:19 +00002731def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2732 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002733
Owen Anderson612fb5b2010-11-18 21:15:19 +00002734def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2735 "rbit", "\t$Rd, $Rm",
2736 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002737
Owen Anderson612fb5b2010-11-18 21:15:19 +00002738def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2739 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002740
Owen Anderson612fb5b2010-11-18 21:15:19 +00002741def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2742 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002743 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002744
Owen Anderson612fb5b2010-11-18 21:15:19 +00002745def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2746 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002747 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002748
Evan Chengf60ceac2011-06-15 17:17:48 +00002749def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002750 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002751 (t2REVSH rGPR:$Rm)>;
2752
Owen Anderson612fb5b2010-11-18 21:15:19 +00002753def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002754 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2755 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002756 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002757 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002758 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002759 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002760 let Inst{31-27} = 0b11101;
2761 let Inst{26-25} = 0b01;
2762 let Inst{24-20} = 0b01100;
2763 let Inst{5} = 0; // BT form
2764 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002765
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002766 bits<5> sh;
2767 let Inst{14-12} = sh{4-2};
2768 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002769}
Evan Cheng40289b02009-07-07 05:35:52 +00002770
2771// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002772def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2773 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002774 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002775def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002776 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002777 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002778
Bob Wilsondc66eda2010-08-16 22:26:55 +00002779// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2780// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002781def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002782 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2783 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002784 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002785 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002786 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002787 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002788 let Inst{31-27} = 0b11101;
2789 let Inst{26-25} = 0b01;
2790 let Inst{24-20} = 0b01100;
2791 let Inst{5} = 1; // TB form
2792 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002793
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002794 bits<5> sh;
2795 let Inst{14-12} = sh{4-2};
2796 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002797}
Evan Cheng40289b02009-07-07 05:35:52 +00002798
2799// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2800// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002801def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002802 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002803 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002804def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002805 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002806 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002807 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002808
2809//===----------------------------------------------------------------------===//
2810// Comparison Instructions...
2811//
Johnny Chend68e1192009-12-15 17:24:14 +00002812defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002813 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002814 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002815
Jim Grosbachef88a922011-09-06 21:44:58 +00002816def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2817 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2818def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2819 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2820def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2821 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002822
Dan Gohman4b7dff92010-08-26 15:50:25 +00002823//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2824// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002825//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2826// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002827defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002828 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002829 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2830 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002831
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002832//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2833// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002834
Jim Grosbachef88a922011-09-06 21:44:58 +00002835def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2836 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002837
Johnny Chend68e1192009-12-15 17:24:14 +00002838defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002839 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002840 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2841 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002842defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002843 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002844 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2845 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002846
Evan Chenge253c952009-07-07 20:39:03 +00002847// Conditional moves
2848// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002849// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002850let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002851def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2852 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002853 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002854 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002855 RegConstraint<"$false = $Rd">;
2856
2857let isMoveImm = 1 in
2858def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2859 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002860 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002861[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2862 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002863
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002864// FIXME: Pseudo-ize these. For now, just mark codegen only.
2865let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002866let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002867def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002868 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002869 "movw", "\t$Rd, $imm", []>,
2870 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002871 let Inst{31-27} = 0b11110;
2872 let Inst{25} = 1;
2873 let Inst{24-21} = 0b0010;
2874 let Inst{20} = 0; // The S bit.
2875 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002876
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002877 bits<4> Rd;
2878 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002879
Jim Grosbach86386922010-12-08 22:10:43 +00002880 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002881 let Inst{19-16} = imm{15-12};
2882 let Inst{26} = imm{11};
2883 let Inst{14-12} = imm{10-8};
2884 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002885}
2886
Evan Chengc4af4632010-11-17 20:13:28 +00002887let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002888def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2889 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002890 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002891
Evan Chengc4af4632010-11-17 20:13:28 +00002892let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002893def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002894 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002895[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002896 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002897 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002898 let Inst{31-27} = 0b11110;
2899 let Inst{25} = 0;
2900 let Inst{24-21} = 0b0011;
2901 let Inst{20} = 0; // The S bit.
2902 let Inst{19-16} = 0b1111; // Rn
2903 let Inst{15} = 0;
2904}
2905
Johnny Chend68e1192009-12-15 17:24:14 +00002906class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2907 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002908 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002909 let Inst{31-27} = 0b11101;
2910 let Inst{26-25} = 0b01;
2911 let Inst{24-21} = 0b0010;
2912 let Inst{20} = 0; // The S bit.
2913 let Inst{19-16} = 0b1111; // Rn
2914 let Inst{5-4} = opcod; // Shift type.
2915}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002916def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2917 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2918 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2919 RegConstraint<"$false = $Rd">;
2920def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2921 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2922 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2923 RegConstraint<"$false = $Rd">;
2924def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2925 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2926 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2927 RegConstraint<"$false = $Rd">;
2928def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2929 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2930 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2931 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002932} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002933} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002934
David Goodwin5e47a9a2009-06-30 18:04:13 +00002935//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002936// Atomic operations intrinsics
2937//
2938
2939// memory barriers protect the atomic sequences
2940let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002941def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2942 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2943 Requires<[IsThumb, HasDB]> {
2944 bits<4> opt;
2945 let Inst{31-4} = 0xf3bf8f5;
2946 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002947}
2948}
2949
Bob Wilsonf74a4292010-10-30 00:54:37 +00002950def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002951 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002952 Requires<[IsThumb, HasDB]> {
2953 bits<4> opt;
2954 let Inst{31-4} = 0xf3bf8f4;
2955 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002956}
2957
Jim Grosbachaa833e52011-09-06 22:53:27 +00002958def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2959 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002960 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002961 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002962 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002963 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002964}
2965
Owen Anderson16884412011-07-13 23:22:26 +00002966class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002967 InstrItinClass itin, string opc, string asm, string cstr,
2968 list<dag> pattern, bits<4> rt2 = 0b1111>
2969 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2970 let Inst{31-27} = 0b11101;
2971 let Inst{26-20} = 0b0001101;
2972 let Inst{11-8} = rt2;
2973 let Inst{7-6} = 0b01;
2974 let Inst{5-4} = opcod;
2975 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002976
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002977 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002978 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002979 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002980 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002981}
Owen Anderson16884412011-07-13 23:22:26 +00002982class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002983 InstrItinClass itin, string opc, string asm, string cstr,
2984 list<dag> pattern, bits<4> rt2 = 0b1111>
2985 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2986 let Inst{31-27} = 0b11101;
2987 let Inst{26-20} = 0b0001100;
2988 let Inst{11-8} = rt2;
2989 let Inst{7-6} = 0b01;
2990 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002991
Owen Anderson91a7c592010-11-19 00:28:38 +00002992 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002993 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002994 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002995 let Inst{3-0} = Rd;
2996 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002997 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002998}
2999
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003000let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003001def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003002 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003003 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003004def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003005 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003006 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003007def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003008 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003009 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003010 bits<4> Rt;
3011 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003012 let Inst{31-27} = 0b11101;
3013 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003014 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003015 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003016 let Inst{11-8} = 0b1111;
3017 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003018}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003019let hasExtraDefRegAllocReq = 1 in
3020def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003021 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003022 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003023 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003024 [], {?, ?, ?, ?}> {
3025 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003026 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003027}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003028}
3029
Owen Anderson91a7c592010-11-19 00:28:38 +00003030let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003031def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003032 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003033 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003034 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3035def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003036 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003037 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003038 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003039def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3040 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003041 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003042 "strex", "\t$Rd, $Rt, $addr", "",
3043 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003044 bits<4> Rd;
3045 bits<4> Rt;
3046 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003047 let Inst{31-27} = 0b11101;
3048 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003049 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003050 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003051 let Inst{11-8} = Rd;
3052 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003053}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003054}
3055
3056let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003057def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003058 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003059 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003060 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003061 {?, ?, ?, ?}> {
3062 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003063 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003064}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003065
Jim Grosbachad2dad92011-09-06 20:27:04 +00003066def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003067 Requires<[IsThumb2, HasV7]> {
3068 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003069 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003070 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003071 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003072 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003073 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003074 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003075}
3076
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003077//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003078// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003079// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003080// address and save #0 in R0 for the non-longjmp case.
3081// Since by its nature we may be coming from some other function to get
3082// here, and we're using the stack frame for the containing function to
3083// save/restore registers, we can't keep anything live in regs across
3084// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003085// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003086// except for our own input by listing the relevant registers in Defs. By
3087// doing so, we also cause the prologue/epilogue code to actively preserve
3088// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003089// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003090let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003091 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003092 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
Bill Wendling13a71212011-10-17 22:26:23 +00003093 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3094 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003095 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003096 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003097 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003098 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003099}
3100
Bob Wilsonec80e262010-04-09 20:41:18 +00003101let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003102 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003103 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3104 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003105 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003106 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003107 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003108 Requires<[IsThumb2, NoVFP]>;
3109}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003110
3111
3112//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003113// Control-Flow Instructions
3114//
3115
Evan Chengc50a1cb2009-07-09 22:58:39 +00003116// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003117// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003118let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003119 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003120def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003121 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003122 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003123 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003124 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003125
David Goodwin5e47a9a2009-06-30 18:04:13 +00003126let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3127let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003128def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3129 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003130 [(br bb:$target)]> {
3131 let Inst{31-27} = 0b11110;
3132 let Inst{15-14} = 0b10;
3133 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003134
3135 bits<20> target;
3136 let Inst{26} = target{19};
3137 let Inst{11} = target{18};
3138 let Inst{13} = target{17};
3139 let Inst{21-16} = target{16-11};
3140 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003141}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003142
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003143let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003144def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003145 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003146 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003147 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003148
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003149// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003150def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003151 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003152
Jim Grosbachd4811102010-12-15 19:03:16 +00003153def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003154 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003155
Jim Grosbach7f739be2011-09-19 22:21:13 +00003156def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3157 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003158 bits<4> Rn;
3159 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003160 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003161 let Inst{19-16} = Rn;
3162 let Inst{15-5} = 0b11110000000;
3163 let Inst{4} = 0; // B form
3164 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003165
3166 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003167}
Evan Cheng5657c012009-07-29 02:18:14 +00003168
Jim Grosbach7f739be2011-09-19 22:21:13 +00003169def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3170 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003171 bits<4> Rn;
3172 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003173 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003174 let Inst{19-16} = Rn;
3175 let Inst{15-5} = 0b11110000000;
3176 let Inst{4} = 1; // H form
3177 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003178
3179 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003180}
Evan Cheng5657c012009-07-29 02:18:14 +00003181} // isNotDuplicable, isIndirectBranch
3182
David Goodwinc9a59b52009-06-30 19:50:22 +00003183} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003184
3185// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003186// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003187let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003188def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003189 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003190 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3191 let Inst{31-27} = 0b11110;
3192 let Inst{15-14} = 0b10;
3193 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003194
Owen Andersonfb20d892010-12-09 00:27:41 +00003195 bits<4> p;
3196 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003197
Owen Andersonfb20d892010-12-09 00:27:41 +00003198 bits<21> target;
3199 let Inst{26} = target{20};
3200 let Inst{11} = target{19};
3201 let Inst{13} = target{18};
3202 let Inst{21-16} = target{17-12};
3203 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003204
3205 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003206}
Evan Chengf49810c2009-06-23 17:48:47 +00003207
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003208// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3209// it goes here.
3210let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3211 // Darwin version.
3212 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3213 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003214 def tTAILJMPd: tPseudoExpand<(outs),
3215 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003216 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003217 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003218 Requires<[IsThumb2, IsDarwin]>;
3219}
Evan Cheng06e16582009-07-10 01:54:42 +00003220
3221// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003222let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003223def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003224 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003225 "it$mask\t$cc", "", []> {
3226 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003227 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003228 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003229
3230 bits<4> cc;
3231 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003232 let Inst{7-4} = cc;
3233 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003234
3235 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003236}
Evan Cheng06e16582009-07-10 01:54:42 +00003237
Johnny Chence6275f2010-02-25 19:05:29 +00003238// Branch and Exchange Jazelle -- for disassembly only
3239// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003240def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3241 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003242 let Inst{31-27} = 0b11110;
3243 let Inst{26} = 0;
3244 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003245 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003246 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003247}
3248
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003249// Compare and branch on zero / non-zero
3250let isBranch = 1, isTerminator = 1 in {
3251 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3252 "cbz\t$Rn, $target", []>,
3253 T1Misc<{0,0,?,1,?,?,?}>,
3254 Requires<[IsThumb2]> {
3255 // A8.6.27
3256 bits<6> target;
3257 bits<3> Rn;
3258 let Inst{9} = target{5};
3259 let Inst{7-3} = target{4-0};
3260 let Inst{2-0} = Rn;
3261 }
3262
3263 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3264 "cbnz\t$Rn, $target", []>,
3265 T1Misc<{1,0,?,1,?,?,?}>,
3266 Requires<[IsThumb2]> {
3267 // A8.6.27
3268 bits<6> target;
3269 bits<3> Rn;
3270 let Inst{9} = target{5};
3271 let Inst{7-3} = target{4-0};
3272 let Inst{2-0} = Rn;
3273 }
3274}
3275
3276
Jim Grosbach32f36892011-09-19 23:38:34 +00003277// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003278// FIXME: Since the asm parser has currently no clean way to handle optional
3279// operands, create 3 versions of the same instruction. Once there's a clean
3280// framework to represent optional operands, change this behavior.
3281class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003282 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003283 bits<2> imod;
3284 bits<3> iflags;
3285 bits<5> mode;
3286 bit M;
3287
Johnny Chen93042d12010-03-02 18:14:57 +00003288 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003289 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003290 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003291 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003292 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003293 let Inst{12} = 0;
3294 let Inst{10-9} = imod;
3295 let Inst{8} = M;
3296 let Inst{7-5} = iflags;
3297 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003298 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003299}
3300
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003301let M = 1 in
3302 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3303 "$imod.w\t$iflags, $mode">;
3304let mode = 0, M = 0 in
3305 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3306 "$imod.w\t$iflags">;
3307let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003308 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003309
Johnny Chen0f7866e2010-03-03 02:09:43 +00003310// A6.3.4 Branches and miscellaneous control
3311// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003312class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003313 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003314 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003315 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003316 let Inst{15-14} = 0b10;
3317 let Inst{12} = 0;
3318 let Inst{10-8} = 0b000;
3319 let Inst{7-0} = op7_0;
3320}
3321
3322def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3323def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3324def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3325def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3326def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3327
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003328def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003329 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003330 let Inst{31-20} = 0b111100111010;
3331 let Inst{19-16} = 0b1111;
3332 let Inst{15-8} = 0b10000000;
3333 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003334 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003335}
3336
Jim Grosbach32f36892011-09-19 23:38:34 +00003337// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003338// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003339def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003340 let Inst{31-27} = 0b11110;
3341 let Inst{26-20} = 0b1111111;
3342 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003343
Owen Andersond18a9c92010-11-29 19:22:08 +00003344 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003345 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003346}
3347
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003348class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3349 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003350 : T2I<oops, iops, itin, opc, asm, pattern> {
3351 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003352 let Inst{31-25} = 0b1110100;
3353 let Inst{24-23} = Op;
3354 let Inst{22} = 0;
3355 let Inst{21} = W;
3356 let Inst{20-16} = 0b01101;
3357 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003358 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003359}
3360
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003361// Store Return State is a system instruction.
3362def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3363 "srsdb", "\tsp!, $mode", []>;
3364def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3365 "srsdb","\tsp, $mode", []>;
3366def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3367 "srsia","\tsp!, $mode", []>;
3368def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3369 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003370
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003371// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003372class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003373 string opc, string asm, list<dag> pattern>
3374 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003375 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003376
Owen Andersond18a9c92010-11-29 19:22:08 +00003377 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003378 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003379 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003380}
3381
Owen Anderson5404c2b2010-11-29 20:38:48 +00003382def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003383 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003384 [/* For disassembly only; pattern left blank */]>;
3385def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003386 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003387 [/* For disassembly only; pattern left blank */]>;
3388def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003389 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003390 [/* For disassembly only; pattern left blank */]>;
3391def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003392 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003393 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003394
Evan Chengf49810c2009-06-23 17:48:47 +00003395//===----------------------------------------------------------------------===//
3396// Non-Instruction Patterns
3397//
3398
Evan Cheng5adb66a2009-09-28 09:14:39 +00003399// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003400// This is a single pseudo instruction to make it re-materializable.
3401// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003402let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003403def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003404 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003405 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003406
Evan Cheng53519f02011-01-21 18:55:51 +00003407// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003408// It also makes it possible to rematerialize the instructions.
3409// FIXME: Remove this when we can do generalized remat and when machine licm
3410// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003411let isReMaterializable = 1 in {
3412def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3413 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003414 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3415 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003416
Evan Cheng53519f02011-01-21 18:55:51 +00003417def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3418 IIC_iMOVix2,
3419 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3420 Requires<[IsThumb2, UseMovt]>;
3421}
3422
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003423// ConstantPool, GlobalAddress, and JumpTable
3424def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3425 Requires<[IsThumb2, DontUseMovt]>;
3426def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3427def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3428 Requires<[IsThumb2, UseMovt]>;
3429
3430def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3431 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3432
Evan Chengb9803a82009-11-06 23:52:48 +00003433// Pseudo instruction that combines ldr from constpool and add pc. This should
3434// be expanded into two instructions late to allow if-conversion and
3435// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003436let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003437def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003438 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003439 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003440 imm:$cp))]>,
3441 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003442
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003443// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003444// to implement integer ABS
3445let usesCustomInserter = 1, Defs = [CPSR] in {
3446def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3447 NoItinerary, []>, Requires<[IsThumb2]>;
3448}
3449
Owen Anderson8a83f712011-09-07 21:10:42 +00003450//===----------------------------------------------------------------------===//
3451// Coprocessor load/store -- for disassembly only
3452//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003453class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003454 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003455 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003456 let Inst{27-25} = 0b110;
3457}
3458
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003459multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3460 def _OFFSET : T2CI<op31_28,
3461 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3462 asm, "\t$cop, $CRd, $addr"> {
3463 bits<13> addr;
3464 bits<4> cop;
3465 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003466 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003467 let Inst{23} = addr{8};
3468 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003469 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003470 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003471 let Inst{19-16} = addr{12-9};
3472 let Inst{15-12} = CRd;
3473 let Inst{11-8} = cop;
3474 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003475 let DecoderMethod = "DecodeCopMemInstruction";
3476 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003477 def _PRE : T2CI<op31_28,
3478 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3479 asm, "\t$cop, $CRd, $addr!"> {
3480 bits<13> addr;
3481 bits<4> cop;
3482 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003483 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003484 let Inst{23} = addr{8};
3485 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003486 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003487 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003488 let Inst{19-16} = addr{12-9};
3489 let Inst{15-12} = CRd;
3490 let Inst{11-8} = cop;
3491 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003492 let DecoderMethod = "DecodeCopMemInstruction";
3493 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003494 def _POST: T2CI<op31_28,
3495 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3496 postidx_imm8s4:$offset),
3497 asm, "\t$cop, $CRd, $addr, $offset"> {
3498 bits<9> offset;
3499 bits<4> addr;
3500 bits<4> cop;
3501 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003502 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003503 let Inst{23} = offset{8};
3504 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003505 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003506 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003507 let Inst{19-16} = addr;
3508 let Inst{15-12} = CRd;
3509 let Inst{11-8} = cop;
3510 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003511 let DecoderMethod = "DecodeCopMemInstruction";
3512 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003513 def _OPTION : T2CI<op31_28, (outs),
3514 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3515 coproc_option_imm:$option),
3516 asm, "\t$cop, $CRd, $addr, $option"> {
3517 bits<8> option;
3518 bits<4> addr;
3519 bits<4> cop;
3520 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003521 let Inst{24} = 0; // P = 0
3522 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003523 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003524 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003525 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003526 let Inst{19-16} = addr;
3527 let Inst{15-12} = CRd;
3528 let Inst{11-8} = cop;
3529 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003530 let DecoderMethod = "DecodeCopMemInstruction";
3531 }
3532}
3533
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003534defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3535defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3536defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3537defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3538defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3539defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3540defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3541defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003542
Johnny Chen23336552010-02-25 18:46:43 +00003543
3544//===----------------------------------------------------------------------===//
3545// Move between special register and ARM core register -- for disassembly only
3546//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003547// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003548
3549// A/R class MRS.
3550//
3551// A/R class can only move from CPSR or SPSR.
3552def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3553 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003554 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003555 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003556 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003557 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003558}
3559
James Molloyacad68d2011-09-28 14:21:38 +00003560def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003561
James Molloyacad68d2011-09-28 14:21:38 +00003562def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3563 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003564 bits<4> Rd;
3565 let Inst{31-12} = 0b11110011111111111000;
3566 let Inst{11-8} = Rd;
3567 let Inst{7-0} = 0b0000;
3568}
Johnny Chen23336552010-02-25 18:46:43 +00003569
James Molloyacad68d2011-09-28 14:21:38 +00003570// M class MRS.
3571//
3572// This MRS has a mask field in bits 7-0 and can take more values than
3573// the A/R class (a full msr_mask).
3574def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3575 "mrs", "\t$Rd, $mask", []>,
3576 Requires<[IsThumb2,IsMClass]> {
3577 bits<4> Rd;
3578 bits<8> mask;
3579 let Inst{31-12} = 0b11110011111011111000;
3580 let Inst{11-8} = Rd;
3581 let Inst{19-16} = 0b1111;
3582 let Inst{7-0} = mask;
3583}
3584
3585
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003586// Move from ARM core register to Special Register
3587//
James Molloyacad68d2011-09-28 14:21:38 +00003588// A/R class MSR.
3589//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003590// No need to have both system and application versions, the encodings are the
3591// same and the assembly parser has no way to distinguish between them. The mask
3592// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3593// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003594def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3595 NoItinerary, "msr", "\t$mask, $Rn", []>,
3596 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003597 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003598 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003599 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003600 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003601 let Inst{19-16} = Rn;
3602 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003603 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003604 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003605}
3606
James Molloyacad68d2011-09-28 14:21:38 +00003607// M class MSR.
3608//
3609// Move from ARM core register to Special Register
3610def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3611 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3612 Requires<[IsThumb2,IsMClass]> {
3613 bits<8> SYSm;
3614 bits<4> Rn;
3615 let Inst{31-21} = 0b11110011100;
3616 let Inst{20} = 0b0;
3617 let Inst{19-16} = Rn;
3618 let Inst{15-12} = 0b1000;
3619 let Inst{7-0} = SYSm;
3620}
3621
3622
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003623//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003624// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003625//
3626
Jim Grosbache35c5e02011-07-13 21:35:10 +00003627class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3628 list<dag> pattern>
3629 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003630 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003631 pattern> {
3632 let Inst{27-24} = 0b1110;
3633 let Inst{20} = direction;
3634 let Inst{4} = 1;
3635
3636 bits<4> Rt;
3637 bits<4> cop;
3638 bits<3> opc1;
3639 bits<3> opc2;
3640 bits<4> CRm;
3641 bits<4> CRn;
3642
3643 let Inst{15-12} = Rt;
3644 let Inst{11-8} = cop;
3645 let Inst{23-21} = opc1;
3646 let Inst{7-5} = opc2;
3647 let Inst{3-0} = CRm;
3648 let Inst{19-16} = CRn;
3649}
3650
Jim Grosbache35c5e02011-07-13 21:35:10 +00003651class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3652 list<dag> pattern = []>
3653 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003654 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003655 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3656 let Inst{27-24} = 0b1100;
3657 let Inst{23-21} = 0b010;
3658 let Inst{20} = direction;
3659
3660 bits<4> Rt;
3661 bits<4> Rt2;
3662 bits<4> cop;
3663 bits<4> opc1;
3664 bits<4> CRm;
3665
3666 let Inst{15-12} = Rt;
3667 let Inst{19-16} = Rt2;
3668 let Inst{11-8} = cop;
3669 let Inst{7-4} = opc1;
3670 let Inst{3-0} = CRm;
3671}
3672
3673/* from ARM core register to coprocessor */
3674def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003675 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003676 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3677 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003678 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3679 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003680def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003681 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3682 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003683 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3684 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003685
3686/* from coprocessor to ARM core register */
3687def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003688 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3689 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003690
3691def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003692 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3693 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003694
Jim Grosbache35c5e02011-07-13 21:35:10 +00003695def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3696 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3697
3698def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003699 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3700
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003701
Jim Grosbache35c5e02011-07-13 21:35:10 +00003702/* from ARM core register to coprocessor */
3703def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3704 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3705 imm:$CRm)]>;
3706def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003707 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3708 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003709/* from coprocessor to ARM core register */
3710def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3711
3712def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003713
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003714//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003715// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003716//
3717
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003718def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003719 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003720 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3721 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3722 imm:$CRm, imm:$opc2)]> {
3723 let Inst{27-24} = 0b1110;
3724
3725 bits<4> opc1;
3726 bits<4> CRn;
3727 bits<4> CRd;
3728 bits<4> cop;
3729 bits<3> opc2;
3730 bits<4> CRm;
3731
3732 let Inst{3-0} = CRm;
3733 let Inst{4} = 0;
3734 let Inst{7-5} = opc2;
3735 let Inst{11-8} = cop;
3736 let Inst{15-12} = CRd;
3737 let Inst{19-16} = CRn;
3738 let Inst{23-20} = opc1;
3739}
3740
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003741def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003742 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003743 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003744 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3745 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003746 let Inst{27-24} = 0b1110;
3747
3748 bits<4> opc1;
3749 bits<4> CRn;
3750 bits<4> CRd;
3751 bits<4> cop;
3752 bits<3> opc2;
3753 bits<4> CRm;
3754
3755 let Inst{3-0} = CRm;
3756 let Inst{4} = 0;
3757 let Inst{7-5} = opc2;
3758 let Inst{11-8} = cop;
3759 let Inst{15-12} = CRd;
3760 let Inst{19-16} = CRn;
3761 let Inst{23-20} = opc1;
3762}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003763
3764
3765
3766//===----------------------------------------------------------------------===//
3767// Non-Instruction Patterns
3768//
3769
3770// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003771let AddedComplexity = 16 in {
3772def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003773 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003774def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003775 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003776def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3777 Requires<[HasT2ExtractPack, IsThumb2]>;
3778def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3779 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3780 Requires<[HasT2ExtractPack, IsThumb2]>;
3781def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3782 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3783 Requires<[HasT2ExtractPack, IsThumb2]>;
3784}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003785
Jim Grosbach70327412011-07-27 17:48:13 +00003786def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003787 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003788def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003789 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003790def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3791 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3792 Requires<[HasT2ExtractPack, IsThumb2]>;
3793def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3794 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3795 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003796
3797// Atomic load/store patterns
3798def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3799 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003800def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3801 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003802def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3803 (t2LDRBs t2addrmode_so_reg:$addr)>;
3804def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3805 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003806def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3807 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003808def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3809 (t2LDRHs t2addrmode_so_reg:$addr)>;
3810def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3811 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003812def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3813 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003814def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3815 (t2LDRs t2addrmode_so_reg:$addr)>;
3816def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3817 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003818def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3819 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003820def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3821 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3822def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3823 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003824def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3825 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003826def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3827 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3828def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3829 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003830def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3831 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003832def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3833 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003834
3835
3836//===----------------------------------------------------------------------===//
3837// Assembler aliases
3838//
3839
3840// Aliases for ADC without the ".w" optional width specifier.
3841def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3842 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3843def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3844 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3845 pred:$p, cc_out:$s)>;
3846
3847// Aliases for SBC without the ".w" optional width specifier.
3848def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3849 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3850def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3851 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3852 pred:$p, cc_out:$s)>;
3853
Jim Grosbachf0851e52011-09-02 18:14:46 +00003854// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003855def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003856 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003857def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003858 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003859def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003860 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003861def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003862 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003863 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003864
Jim Grosbachf67e8552011-09-16 22:58:42 +00003865// Aliases for SUB without the ".w" optional width specifier.
3866def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003867 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003868def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003869 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003870def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003871 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003872def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003873 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003874 pred:$p, cc_out:$s)>;
3875
Jim Grosbachef88a922011-09-06 21:44:58 +00003876// Alias for compares without the ".w" optional width specifier.
3877def : t2InstAlias<"cmn${p} $Rn, $Rm",
3878 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3879def : t2InstAlias<"teq${p} $Rn, $Rm",
3880 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3881def : t2InstAlias<"tst${p} $Rn, $Rm",
3882 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3883
Jim Grosbach06c1a512011-09-06 22:14:58 +00003884// Memory barriers
3885def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3886def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003887def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003888
Jim Grosbach0811fe12011-09-09 19:42:40 +00003889// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3890// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003891def : t2InstAlias<"ldr${p} $Rt, $addr",
3892 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3893def : t2InstAlias<"ldrb${p} $Rt, $addr",
3894 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3895def : t2InstAlias<"ldrh${p} $Rt, $addr",
3896 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003897def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3898 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3899def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3900 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3901
Jim Grosbachab899c12011-09-07 23:10:15 +00003902def : t2InstAlias<"ldr${p} $Rt, $addr",
3903 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3904def : t2InstAlias<"ldrb${p} $Rt, $addr",
3905 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3906def : t2InstAlias<"ldrh${p} $Rt, $addr",
3907 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003908def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3909 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3910def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3911 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003912
Jim Grosbacha5813282011-10-26 22:22:01 +00003913def : t2InstAlias<"ldr${p} $Rt, $addr",
3914 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3915def : t2InstAlias<"ldrb${p} $Rt, $addr",
3916 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3917def : t2InstAlias<"ldrh${p} $Rt, $addr",
3918 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3919def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3920 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3921def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3922 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3923
Jim Grosbachd32872f2011-09-14 21:24:41 +00003924// Alias for MVN without the ".w" optional width specifier.
3925def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3926 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3927def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3928 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003929
3930// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3931// shift amount is zero (i.e., unspecified).
3932def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3933 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3934 Requires<[HasT2ExtractPack, IsThumb2]>;
3935def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3936 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3937 Requires<[HasT2ExtractPack, IsThumb2]>;
3938
Jim Grosbach57b21e42011-09-15 15:55:04 +00003939// PUSH/POP aliases for STM/LDM
3940def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3941def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3942def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3943def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3944
Jim Grosbach689b86e2011-09-15 19:46:13 +00003945// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003946def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003947def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3948def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003949
3950
3951// Alias for RSB without the ".w" optional width specifier, and with optional
3952// implied destination register.
3953def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3954 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3955def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3956 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3957def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3958 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3959def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
3960 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
3961 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00003962
3963// SSAT/USAT optional shift operand.
3964def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
3965 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3966def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
3967 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3968
Jim Grosbach8213c962011-09-16 20:50:13 +00003969// STM w/o the .w suffix.
3970def : t2InstAlias<"stm${p} $Rn, $regs",
3971 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00003972
3973// Alias for STR, STRB, and STRH without the ".w" optional
3974// width specifier.
3975def : t2InstAlias<"str${p} $Rt, $addr",
3976 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3977def : t2InstAlias<"strb${p} $Rt, $addr",
3978 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3979def : t2InstAlias<"strh${p} $Rt, $addr",
3980 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3981
3982def : t2InstAlias<"str${p} $Rt, $addr",
3983 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3984def : t2InstAlias<"strb${p} $Rt, $addr",
3985 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3986def : t2InstAlias<"strh${p} $Rt, $addr",
3987 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00003988
3989// Extend instruction optional rotate operand.
3990def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
3991 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3992def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
3993 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3994def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
3995 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00003996
Jim Grosbach326efe52011-09-19 20:29:33 +00003997def : t2InstAlias<"sxtb${p} $Rd, $Rm",
3998 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3999def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4000 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4001def : t2InstAlias<"sxth${p} $Rd, $Rm",
4002 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004003def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4004 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4005def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4006 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004007
Jim Grosbach50f1c372011-09-20 00:46:54 +00004008def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4009 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4010def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4011 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4012def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4013 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4014def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4015 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4016def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4017 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4018def : t2InstAlias<"uxth${p} $Rd, $Rm",
4019 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4020
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004021def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4022 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4023def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4024 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4025
Jim Grosbach326efe52011-09-19 20:29:33 +00004026// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004027def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4028 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4029def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4030 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4031def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4032 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4033
Jim Grosbach326efe52011-09-19 20:29:33 +00004034def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4035 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4036def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4037 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4038def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4039 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;