blob: 77e8d65f590ce7a6bf4c46546d80af77d5daa590 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000023#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000024#include "llvm/Target/TargetInstrInfo.h"
25#include "llvm/Target/TargetMachine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/Compiler.h"
28using namespace llvm;
29
30namespace {
31 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
32 : public MachineFunctionPass {
33 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000034 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000035
36 const char *getPassName() const {
37 return "Subregister lowering instruction pass";
38 }
39
Evan Chengbbeeb2a2008-09-22 20:58:04 +000040 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Evan Cheng8b56a902008-09-22 22:21:38 +000041 AU.addPreservedID(MachineLoopInfoID);
42 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000043 MachineFunctionPass::getAnalysisUsage(AU);
44 }
45
Christopher Lambbab24742007-07-26 08:18:32 +000046 /// runOnMachineFunction - pass entry point
47 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000048
49 bool LowerExtract(MachineInstr *MI);
50 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000051 bool LowerSubregToReg(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000052 };
53
54 char LowerSubregsInstructionPass::ID = 0;
55}
56
57FunctionPass *llvm::createLowerSubregsPass() {
58 return new LowerSubregsInstructionPass();
59}
60
Christopher Lamb98363222007-08-06 16:33:56 +000061bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +000062 MachineBasicBlock *MBB = MI->getParent();
63 MachineFunction &MF = *MBB->getParent();
64 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
65 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
66
67 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
68 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
69 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000070
Dan Gohman07af7652008-12-18 22:06:01 +000071 unsigned DstReg = MI->getOperand(0).getReg();
72 unsigned SuperReg = MI->getOperand(1).getReg();
73 unsigned SubIdx = MI->getOperand(2).getImm();
74 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000075
Dan Gohman07af7652008-12-18 22:06:01 +000076 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
77 "Extract supperg source must be a physical register");
78 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +000079 "Extract destination must be in a physical register");
Dan Gohman07af7652008-12-18 22:06:01 +000080
81 DOUT << "subreg: CONVERTING: " << *MI;
Christopher Lamb98363222007-08-06 16:33:56 +000082
Dan Gohman98c20692008-12-18 22:11:34 +000083 if (SrcReg == DstReg) {
84 // No need to insert an identify copy instruction.
85 DOUT << "subreg: eliminated!";
86 } else {
87 // Insert copy
Dan Gohman07af7652008-12-18 22:06:01 +000088 const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg);
89 assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) &&
90 "Extract subreg and Dst must be of same register class");
91 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
92
Christopher Lambc9298232008-03-16 03:12:01 +000093#ifndef NDEBUG
Dan Gohman07af7652008-12-18 22:06:01 +000094 MachineBasicBlock::iterator dMI = MI;
95 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +000096#endif
Dan Gohman07af7652008-12-18 22:06:01 +000097 }
Christopher Lamb98363222007-08-06 16:33:56 +000098
Dan Gohman07af7652008-12-18 22:06:01 +000099 DOUT << "\n";
100 MBB->erase(MI);
101 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000102}
103
Christopher Lambc9298232008-03-16 03:12:01 +0000104bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
105 MachineBasicBlock *MBB = MI->getParent();
106 MachineFunction &MF = *MBB->getParent();
107 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
108 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000109 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
110 MI->getOperand(1).isImm() &&
111 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
112 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Christopher Lambc9298232008-03-16 03:12:01 +0000113
114 unsigned DstReg = MI->getOperand(0).getReg();
115 unsigned InsReg = MI->getOperand(2).getReg();
116 unsigned SubIdx = MI->getOperand(3).getImm();
117
118 assert(SubIdx != 0 && "Invalid index for insert_subreg");
119 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
120
121 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
122 "Insert destination must be in a physical register");
123 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
124 "Inserted value must be in a physical register");
125
126 DOUT << "subreg: CONVERTING: " << *MI;
127
Dan Gohmane3d92062008-08-07 02:54:50 +0000128 if (DstSubReg == InsReg) {
129 // No need to insert an identify copy instruction.
130 DOUT << "subreg: eliminated!";
131 } else {
132 // Insert sub-register copy
133 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
134 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
135 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lambc9298232008-03-16 03:12:01 +0000136
137#ifndef NDEBUG
Dan Gohman08293f62008-08-20 13:50:12 +0000138 MachineBasicBlock::iterator dMI = MI;
139 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +0000140#endif
Dan Gohmane3d92062008-08-07 02:54:50 +0000141 }
Christopher Lambc9298232008-03-16 03:12:01 +0000142
143 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000144 MBB->erase(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000145 return true;
146}
Christopher Lamb98363222007-08-06 16:33:56 +0000147
148bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
149 MachineBasicBlock *MBB = MI->getParent();
150 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000151 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000152 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000153 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
154 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
155 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
156 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000157
158 unsigned DstReg = MI->getOperand(0).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000159#ifndef NDEBUG
Christopher Lambc9298232008-03-16 03:12:01 +0000160 unsigned SrcReg = MI->getOperand(1).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000161#endif
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000162 unsigned InsReg = MI->getOperand(2).getReg();
163 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000164
Christopher Lambc9298232008-03-16 03:12:01 +0000165 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
166 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000167 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lambc9298232008-03-16 03:12:01 +0000168
Dan Gohman6f0d0242008-02-10 18:45:23 +0000169 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000170 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000171 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000172 "Inserted value must be in a physical register");
173
174 DOUT << "subreg: CONVERTING: " << *MI;
Christopher Lambc9298232008-03-16 03:12:01 +0000175
Evan Chengc3de8022008-06-16 22:52:53 +0000176 if (DstSubReg == InsReg) {
177 // No need to insert an identify copy instruction.
178 DOUT << "subreg: eliminated!";
179 } else {
180 // Insert sub-register copy
181 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
182 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
183 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Dan Gohman98c20692008-12-18 22:11:34 +0000184
Christopher Lamb8b165732007-08-10 21:11:55 +0000185#ifndef NDEBUG
Evan Chengc3de8022008-06-16 22:52:53 +0000186 MachineBasicBlock::iterator dMI = MI;
187 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000188#endif
Evan Chengc3de8022008-06-16 22:52:53 +0000189 }
Christopher Lamb98363222007-08-06 16:33:56 +0000190
191 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000192 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000193 return true;
194}
Christopher Lambbab24742007-07-26 08:18:32 +0000195
196/// runOnMachineFunction - Reduce subregister inserts and extracts to register
197/// copies.
198///
199bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
200 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000201
202 bool MadeChange = false;
203
204 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
205 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
206
207 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
208 mbbi != mbbe; ++mbbi) {
209 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000210 mi != me;) {
211 MachineInstr *MI = mi++;
212
213 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
214 MadeChange |= LowerExtract(MI);
215 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
216 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000217 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
218 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000219 }
220 }
221 }
222
223 return MadeChange;
224}