blob: a4dd5f9640e7f92b6d9e28cb9428d59f14a228dc [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000046#include "llvm/Operator.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000047#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000048#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000050#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000051#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000052#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000053#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000055#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000056#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000057#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000058#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000059#include "llvm/Support/Debug.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000060using namespace llvm;
61
Dan Gohman84023e02010-07-10 09:00:22 +000062/// startNewBlock - Set the current block to which generated machine
63/// instructions will be appended, and clear the local CSE map.
64///
65void FastISel::startNewBlock() {
66 LocalValueMap.clear();
67
68 // Start out as null, meaining no local-value instructions have
69 // been emitted.
70 LastLocalValue = 0;
71
72 // Advance the last local value past any EH_LABEL instructions.
73 MachineBasicBlock::iterator
74 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
75 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
76 LastLocalValue = I;
77 ++I;
78 }
79}
80
Dan Gohmana6cb6412010-05-11 23:54:07 +000081bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000082 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000083 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000084 if (!I)
85 return false;
86
87 // No-op casts are trivially coalesced by fast-isel.
88 if (const CastInst *Cast = dyn_cast<CastInst>(I))
89 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
90 !hasTrivialKill(Cast->getOperand(0)))
91 return false;
92
93 // Only instructions with a single use in the same basic block are considered
94 // to have trivial kills.
95 return I->hasOneUse() &&
96 !(I->getOpcode() == Instruction::BitCast ||
97 I->getOpcode() == Instruction::PtrToInt ||
98 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +000099 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000100}
101
Dan Gohman46510a72010-04-15 01:51:59 +0000102unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000104 // Don't handle non-simple values in FastISel.
105 if (!RealVT.isSimple())
106 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000107
108 // Ignore illegal types. We must do this before looking up the value
109 // in ValueMap because Arguments are given virtual registers regardless
110 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000112 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 // Promote MVT::i1 to a legal type though, because it's common and easy.
114 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000115 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000116 else
117 return 0;
118 }
119
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 // Look up the value to see if we already have a register for it. We
121 // cache values defined by Instructions across blocks, and other values
122 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000123 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000124 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Chris Lattnerfff65b32011-04-17 01:16:47 +0000125 if (I != FuncInfo.ValueMap.end())
126 return I->second;
127
Dan Gohman104e4ce2008-09-03 23:32:19 +0000128 unsigned Reg = LocalValueMap[V];
129 if (Reg != 0)
130 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000131
Dan Gohman97c94b82010-05-06 00:02:14 +0000132 // In bottom-up mode, just create the virtual register which will be used
133 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000134 if (isa<Instruction>(V) &&
135 (!isa<AllocaInst>(V) ||
136 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
137 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000138
Dan Gohmana10b8492010-07-14 01:07:44 +0000139 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000140
141 // Materialize the value in a register. Emit any instructions in the
142 // local value area.
143 Reg = materializeRegForValue(V, VT);
144
145 leaveLocalValueArea(SaveInsertPt);
146
147 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000148}
149
Eric Christopher44a2c342010-08-17 01:30:33 +0000150/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000151/// called when the value isn't already available in a register and must
152/// be materialized with new instructions.
153unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
154 unsigned Reg = 0;
155
Dan Gohman46510a72010-04-15 01:51:59 +0000156 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000157 if (CI->getValue().getActiveBits() <= 64)
158 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000159 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000160 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000161 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000162 // Translate this as an integer zero so that it can be
163 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000164 Reg =
165 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000166 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +0000167 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +0000168 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000169
170 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000171 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000172 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000173 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000174
175 uint64_t x[2];
176 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000177 bool isExact;
178 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
179 APFloat::rmTowardZero, &isExact);
180 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000181 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000182
Owen Andersone922c022009-07-22 00:24:57 +0000183 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000184 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000185 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000186 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
187 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000188 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000189 }
Dan Gohman46510a72010-04-15 01:51:59 +0000190 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000191 if (!SelectOperator(Op, Op->getOpcode()))
192 if (!isa<Instruction>(Op) ||
193 !TargetSelectInstruction(cast<Instruction>(Op)))
194 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000195 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000196 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000197 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000198 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
199 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000200 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000201
Dan Gohmandceffe62008-09-25 01:28:51 +0000202 // If target-independent code couldn't handle the value, give target-specific
203 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000204 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000205 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000207 // Don't cache constant materializations in the general ValueMap.
208 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000209 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000210 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000211 LastLocalValue = MRI.getVRegDef(Reg);
212 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000213 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000214}
215
Dan Gohman46510a72010-04-15 01:51:59 +0000216unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000217 // Look up the value to see if we already have a register for it. We
218 // cache values defined by Instructions across blocks, and other values
219 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000220 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000221 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
222 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000223 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000224 return LocalValueMap[V];
225}
226
Owen Andersoncc54e762008-08-30 00:38:46 +0000227/// UpdateValueMap - Update the value map to include the new mapping for this
228/// instruction, or insert an extra copy to get the result in a previous
229/// determined register.
230/// NOTE: This is only necessary because we might select a block that uses
231/// a value before we select the block that defines the value. It might be
232/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000233unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000234 if (!isa<Instruction>(I)) {
235 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000236 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000238
Dan Gohmana4160c32010-07-07 16:29:44 +0000239 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000240 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000241 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000242 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000243 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000244 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
245 FuncInfo.RegFixups[AssignedReg] = Reg;
246
247 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000248 }
Dan Gohman84023e02010-07-10 09:00:22 +0000249
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000250 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000251}
252
Dan Gohmana6cb6412010-05-11 23:54:07 +0000253std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000254 unsigned IdxN = getRegForValue(Idx);
255 if (IdxN == 0)
256 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000257 return std::pair<unsigned, bool>(0, false);
258
259 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000260
261 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000262 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000263 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000264 if (IdxVT.bitsLT(PtrVT)) {
265 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
266 IdxN, IdxNIsKill);
267 IdxNIsKill = true;
268 }
269 else if (IdxVT.bitsGT(PtrVT)) {
270 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
271 IdxN, IdxNIsKill);
272 IdxNIsKill = true;
273 }
274 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000275}
276
Dan Gohman84023e02010-07-10 09:00:22 +0000277void FastISel::recomputeInsertPt() {
278 if (getLastLocalValue()) {
279 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000280 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000281 ++FuncInfo.InsertPt;
282 } else
283 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
284
285 // Now skip past any EH_LABELs, which must remain at the beginning.
286 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
287 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
288 ++FuncInfo.InsertPt;
289}
290
Dan Gohmana10b8492010-07-14 01:07:44 +0000291FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000292 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000293 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000294 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000295 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000296 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000297 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000298}
299
Dan Gohmana10b8492010-07-14 01:07:44 +0000300void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000301 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
302 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
303
304 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000305 FuncInfo.InsertPt = OldInsertPt.InsertPt;
306 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000307}
308
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309/// SelectBinaryOp - Select and emit code for a binary operator instruction,
310/// which has an opcode which directly corresponds to the given ISD opcode.
311///
Dan Gohman46510a72010-04-15 01:51:59 +0000312bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000313 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000315 // Unhandled type. Halt "fast" selection and bail.
316 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000317
Dan Gohmanb71fea22008-08-26 20:52:40 +0000318 // We only handle legal types. For example, on x86-32 the instruction
319 // selector contains all of the 64-bit instructions from x86-64,
320 // under the assumption that i64 won't be used if the target doesn't
321 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000322 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000324 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000326 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
327 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000328 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000329 else
330 return false;
331 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000332
Chris Lattnerfff65b32011-04-17 01:16:47 +0000333 // Check if the first operand is a constant, and handle it as "ri". At -O0,
334 // we don't have anything that canonicalizes operand order.
335 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
336 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
337 unsigned Op1 = getRegForValue(I->getOperand(1));
338 if (Op1 == 0) return false;
339
340 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000341
Chris Lattner602fc062011-04-17 20:23:29 +0000342 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
343 Op1IsKill, CI->getZExtValue(),
344 VT.getSimpleVT());
345 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000346
Chris Lattner602fc062011-04-17 20:23:29 +0000347 // We successfully emitted code for the given LLVM Instruction.
348 UpdateValueMap(I, ResultReg);
349 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000350 }
Owen Andersond74ea772011-04-22 23:38:06 +0000351
352
Dan Gohman3df24e62008-09-03 23:12:08 +0000353 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000354 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000355 return false;
356
Dan Gohmana6cb6412010-05-11 23:54:07 +0000357 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
358
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000359 // Check if the second operand is a constant and handle it appropriately.
360 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000361 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000362
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000363 // Transform "sdiv exact X, 8" -> "sra X, 3".
364 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
365 cast<BinaryOperator>(I)->isExact() &&
366 isPowerOf2_64(Imm)) {
367 Imm = Log2_64(Imm);
368 ISDOpcode = ISD::SRA;
369 }
Owen Andersond74ea772011-04-22 23:38:06 +0000370
Chris Lattner602fc062011-04-17 20:23:29 +0000371 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
372 Op0IsKill, Imm, VT.getSimpleVT());
373 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000374
Chris Lattner602fc062011-04-17 20:23:29 +0000375 // We successfully emitted code for the given LLVM Instruction.
376 UpdateValueMap(I, ResultReg);
377 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000378 }
379
Dan Gohman10df0fa2008-08-27 01:09:54 +0000380 // Check if the second operand is a constant float.
381 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000382 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000383 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000384 if (ResultReg != 0) {
385 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000386 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000387 return true;
388 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000389 }
390
Dan Gohman3df24e62008-09-03 23:12:08 +0000391 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000392 if (Op1 == 0)
393 // Unhandled operand. Halt "fast" selection and bail.
394 return false;
395
Dan Gohmana6cb6412010-05-11 23:54:07 +0000396 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
397
Dan Gohmanad368ac2008-08-27 18:10:19 +0000398 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000399 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000400 ISDOpcode,
401 Op0, Op0IsKill,
402 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000403 if (ResultReg == 0)
404 // Target-specific code wasn't able to find a machine opcode for
405 // the given ISD opcode and type. Halt "fast" selection and bail.
406 return false;
407
Dan Gohman8014e862008-08-20 00:23:20 +0000408 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000409 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000410 return true;
411}
412
Dan Gohman46510a72010-04-15 01:51:59 +0000413bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000414 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000415 if (N == 0)
416 // Unhandled operand. Halt "fast" selection and bail.
417 return false;
418
Dan Gohmana6cb6412010-05-11 23:54:07 +0000419 bool NIsKill = hasTrivialKill(I->getOperand(0));
420
Evan Cheng83785c82008-08-20 22:45:34 +0000421 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000423 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
424 E = I->op_end(); OI != E; ++OI) {
425 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000426 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
427 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
428 if (Field) {
429 // N = N + Offset
430 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
431 // FIXME: This can be optimized by combining the add with a
432 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000433 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000434 if (N == 0)
435 // Unhandled operand. Halt "fast" selection and bail.
436 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000437 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000438 }
439 Ty = StTy->getElementType(Field);
440 } else {
441 Ty = cast<SequentialType>(Ty)->getElementType();
442
443 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000444 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000445 if (CI->isZero()) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000446 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000447 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000448 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000449 if (N == 0)
450 // Unhandled operand. Halt "fast" selection and bail.
451 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000452 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000453 continue;
454 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000455
Evan Cheng83785c82008-08-20 22:45:34 +0000456 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000457 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000458 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
459 unsigned IdxN = Pair.first;
460 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000461 if (IdxN == 0)
462 // Unhandled operand. Halt "fast" selection and bail.
463 return false;
464
Dan Gohman80bc6e22008-08-26 20:57:08 +0000465 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000466 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000467 if (IdxN == 0)
468 // Unhandled operand. Halt "fast" selection and bail.
469 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000470 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000471 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000472 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000473 if (N == 0)
474 // Unhandled operand. Halt "fast" selection and bail.
475 return false;
476 }
477 }
478
479 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000480 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000481 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000482}
483
Dan Gohman46510a72010-04-15 01:51:59 +0000484bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000485 const CallInst *Call = cast<CallInst>(I);
486
487 // Handle simple inline asms.
488 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getArgOperand(0))) {
489 // Don't attempt to handle constraints.
490 if (!IA->getConstraintString().empty())
491 return false;
492
493 unsigned ExtraInfo = 0;
494 if (IA->hasSideEffects())
495 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
496 if (IA->isAlignStack())
497 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
498
499 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
500 TII.get(TargetOpcode::INLINEASM))
501 .addExternalSymbol(IA->getAsmString().c_str())
502 .addImm(ExtraInfo);
503 return true;
504 }
505
506 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000507 if (!F) return false;
508
Dan Gohman4183e312010-04-13 17:07:06 +0000509 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000510 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000511 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000512 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000513 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000514 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000515 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000516 return true;
517
Dan Gohman46510a72010-04-15 01:51:59 +0000518 const Value *Address = DI->getAddress();
Devang Patel6fe75aa2010-09-14 20:29:31 +0000519 if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address))
Dale Johannesendc918562010-02-06 02:26:02 +0000520 return true;
Devang Patel6fe75aa2010-09-14 20:29:31 +0000521
522 unsigned Reg = 0;
523 unsigned Offset = 0;
524 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
525 if (Arg->hasByValAttr()) {
526 // Byval arguments' frame index is recorded during argument lowering.
527 // Use this info directly.
528 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
529 if (Offset)
530 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000531 }
Devang Patel4bafda92010-09-10 20:32:09 +0000532 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000533 if (!Reg)
534 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000535
Devang Patel6fe75aa2010-09-14 20:29:31 +0000536 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000537 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000538 TII.get(TargetOpcode::DBG_VALUE))
539 .addReg(Reg, RegState::Debug).addImm(Offset)
540 .addMetadata(DI->getVariable());
Dan Gohman33134c42008-09-25 17:05:24 +0000541 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000542 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000543 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000544 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000545 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Dale Johannesen45df7612010-02-26 20:01:55 +0000546 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000547 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000548 if (!V) {
549 // Currently the optimizer can produce this; insert an undef to
550 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000551 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
552 .addReg(0U).addImm(DI->getOffset())
553 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000554 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000555 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
556 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
557 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000558 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000559 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
560 .addFPImm(CF).addImm(DI->getOffset())
561 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000562 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
564 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
565 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000566 } else {
567 // We can't yet handle anything else here because it would require
568 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000569 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000570 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000571 return true;
572 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000573 case Intrinsic::eh_exception: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000574 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000575 if (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)!=TargetLowering::Expand)
576 break;
Owen Andersond74ea772011-04-22 23:38:06 +0000577
Chris Lattner832e4942011-04-19 05:52:03 +0000578 assert(FuncInfo.MBB->isLandingPad() &&
579 "Call to eh.exception not in landing pad!");
580 unsigned Reg = TLI.getExceptionAddressRegister();
581 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
582 unsigned ResultReg = createResultReg(RC);
583 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
584 ResultReg).addReg(Reg);
Dan Gohmana61e73b2011-04-26 17:18:34 +0000585 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000586 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000587 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000588 case Intrinsic::eh_selector: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000589 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000590 if (TLI.getOperationAction(ISD::EHSELECTION, VT) != TargetLowering::Expand)
591 break;
592 if (FuncInfo.MBB->isLandingPad())
Dan Gohmana61e73b2011-04-26 17:18:34 +0000593 AddCatchInfo(*Call, &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattner832e4942011-04-19 05:52:03 +0000594 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000595#ifndef NDEBUG
Dan Gohmana61e73b2011-04-26 17:18:34 +0000596 FuncInfo.CatchInfoLost.insert(Call);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000597#endif
Chris Lattner832e4942011-04-19 05:52:03 +0000598 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Chris Lattnered3a8062010-04-05 06:05:26 +0000599 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattner832e4942011-04-19 05:52:03 +0000600 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000601 }
Chris Lattner832e4942011-04-19 05:52:03 +0000602
603 unsigned Reg = TLI.getExceptionSelectorRegister();
604 EVT SrcVT = TLI.getPointerTy();
605 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
606 unsigned ResultReg = createResultReg(RC);
607 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
608 ResultReg).addReg(Reg);
609
Dan Gohmana61e73b2011-04-26 17:18:34 +0000610 bool ResultRegIsKill = hasTrivialKill(Call);
Chris Lattner832e4942011-04-19 05:52:03 +0000611
612 // Cast the register to the type of the selector.
613 if (SrcVT.bitsGT(MVT::i32))
614 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
615 ResultReg, ResultRegIsKill);
616 else if (SrcVT.bitsLT(MVT::i32))
617 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
618 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
619 if (ResultReg == 0)
620 // Unhandled operand. Halt "fast" selection and bail.
621 return false;
622
Dan Gohmana61e73b2011-04-26 17:18:34 +0000623 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000624
625 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000626 }
Dan Gohman33134c42008-09-25 17:05:24 +0000627 }
Dan Gohman4183e312010-04-13 17:07:06 +0000628
629 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000630 return false;
631}
632
Dan Gohman46510a72010-04-15 01:51:59 +0000633bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000634 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
635 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
638 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000639 // Unhandled type. Halt "fast" selection and bail.
640 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000641
Dan Gohman474d3b32009-03-13 23:53:06 +0000642 // Check if the destination type is legal. Or as a special case,
643 // it may be i1 if we're doing a truncate because that's
644 // easy and somewhat common.
645 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000647 // Unhandled type. Halt "fast" selection and bail.
648 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000649
650 // Check if the source operand is legal. Or as a special case,
651 // it may be i1 if we're doing zero-extension because that's
652 // easy and somewhat common.
653 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000655 // Unhandled type. Halt "fast" selection and bail.
656 return false;
657
Dan Gohman3df24e62008-09-03 23:12:08 +0000658 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000659 if (!InputReg)
660 // Unhandled operand. Halt "fast" selection and bail.
661 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000662
Dan Gohmana6cb6412010-05-11 23:54:07 +0000663 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
664
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000665 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000667 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000668 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000669 if (!InputReg)
670 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000671 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000672 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000673 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000675 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000676
Owen Andersond0533c92008-08-26 23:46:32 +0000677 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
678 DstVT.getSimpleVT(),
679 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000680 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000681 if (!ResultReg)
682 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683
Dan Gohman3df24e62008-09-03 23:12:08 +0000684 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000685 return true;
686}
687
Dan Gohman46510a72010-04-15 01:51:59 +0000688bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000689 // If the bitcast doesn't change the type, just use the operand value.
690 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000691 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000692 if (Reg == 0)
693 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000694 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000695 return true;
696 }
697
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000698 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000699 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
700 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
703 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000704 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
705 // Unhandled type. Halt "fast" selection and bail.
706 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000707
Dan Gohman3df24e62008-09-03 23:12:08 +0000708 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000709 if (Op0 == 0)
710 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000711 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000712
713 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714
Dan Gohmanad368ac2008-08-27 18:10:19 +0000715 // First, try to perform the bitcast by inserting a reg-reg copy.
716 unsigned ResultReg = 0;
717 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
718 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
719 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000720 // Don't attempt a cross-class copy. It will likely fail.
721 if (SrcClass == DstClass) {
722 ResultReg = createResultReg(DstClass);
723 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
724 ResultReg).addReg(Op0);
725 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000726 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000727
728 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000729 if (!ResultReg)
730 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000731 ISD::BITCAST, Op0, Op0IsKill);
732
Dan Gohmanad368ac2008-08-27 18:10:19 +0000733 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000734 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000735
Dan Gohman3df24e62008-09-03 23:12:08 +0000736 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000737 return true;
738}
739
Dan Gohman3df24e62008-09-03 23:12:08 +0000740bool
Dan Gohman46510a72010-04-15 01:51:59 +0000741FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000742 // Just before the terminator instruction, insert instructions to
743 // feed PHI nodes in successor blocks.
744 if (isa<TerminatorInst>(I))
745 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
746 return false;
747
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000748 DL = I->getDebugLoc();
749
Dan Gohman6e3ff372009-12-05 01:27:58 +0000750 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000751 if (SelectOperator(I, I->getOpcode())) {
752 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000753 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000754 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000755
756 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000757 if (TargetSelectInstruction(I)) {
758 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000759 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000760 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000761
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000762 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000763 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000764}
765
Dan Gohmand98d6202008-10-02 22:15:21 +0000766/// FastEmitBranch - Emit an unconditional branch to the given block,
767/// unless it is the immediate (fall-through) successor, and update
768/// the CFG.
769void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000770FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000771 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000772 // The unconditional fall-through case, which needs no instructions.
773 } else {
774 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000775 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
776 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000777 }
Dan Gohman84023e02010-07-10 09:00:22 +0000778 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000779}
780
Dan Gohman3d45a852009-09-03 22:53:57 +0000781/// SelectFNeg - Emit an FNeg operation.
782///
783bool
Dan Gohman46510a72010-04-15 01:51:59 +0000784FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000785 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
786 if (OpReg == 0) return false;
787
Dan Gohmana6cb6412010-05-11 23:54:07 +0000788 bool OpRegIsKill = hasTrivialKill(I);
789
Dan Gohman4a215a12009-09-11 00:36:43 +0000790 // If the target has ISD::FNEG, use it.
791 EVT VT = TLI.getValueType(I->getType());
792 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000793 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000794 if (ResultReg != 0) {
795 UpdateValueMap(I, ResultReg);
796 return true;
797 }
798
Dan Gohman5e5abb72009-09-11 00:34:46 +0000799 // Bitcast the value to integer, twiddle the sign bit with xor,
800 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000801 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000802 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
803 if (!TLI.isTypeLegal(IntVT))
804 return false;
805
806 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000807 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000808 if (IntReg == 0)
809 return false;
810
Dan Gohmana6cb6412010-05-11 23:54:07 +0000811 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
812 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000813 UINT64_C(1) << (VT.getSizeInBits()-1),
814 IntVT.getSimpleVT());
815 if (IntResultReg == 0)
816 return false;
817
818 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000819 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000820 if (ResultReg == 0)
821 return false;
822
823 UpdateValueMap(I, ResultReg);
824 return true;
825}
826
Dan Gohman40b189e2008-09-05 18:18:20 +0000827bool
Dan Gohman46510a72010-04-15 01:51:59 +0000828FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000829 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000830 case Instruction::Add:
831 return SelectBinaryOp(I, ISD::ADD);
832 case Instruction::FAdd:
833 return SelectBinaryOp(I, ISD::FADD);
834 case Instruction::Sub:
835 return SelectBinaryOp(I, ISD::SUB);
836 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000837 // FNeg is currently represented in LLVM IR as a special case of FSub.
838 if (BinaryOperator::isFNeg(I))
839 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000840 return SelectBinaryOp(I, ISD::FSUB);
841 case Instruction::Mul:
842 return SelectBinaryOp(I, ISD::MUL);
843 case Instruction::FMul:
844 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000845 case Instruction::SDiv:
846 return SelectBinaryOp(I, ISD::SDIV);
847 case Instruction::UDiv:
848 return SelectBinaryOp(I, ISD::UDIV);
849 case Instruction::FDiv:
850 return SelectBinaryOp(I, ISD::FDIV);
851 case Instruction::SRem:
852 return SelectBinaryOp(I, ISD::SREM);
853 case Instruction::URem:
854 return SelectBinaryOp(I, ISD::UREM);
855 case Instruction::FRem:
856 return SelectBinaryOp(I, ISD::FREM);
857 case Instruction::Shl:
858 return SelectBinaryOp(I, ISD::SHL);
859 case Instruction::LShr:
860 return SelectBinaryOp(I, ISD::SRL);
861 case Instruction::AShr:
862 return SelectBinaryOp(I, ISD::SRA);
863 case Instruction::And:
864 return SelectBinaryOp(I, ISD::AND);
865 case Instruction::Or:
866 return SelectBinaryOp(I, ISD::OR);
867 case Instruction::Xor:
868 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000869
Dan Gohman3df24e62008-09-03 23:12:08 +0000870 case Instruction::GetElementPtr:
871 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000872
Dan Gohman3df24e62008-09-03 23:12:08 +0000873 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000874 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000875
Dan Gohman3df24e62008-09-03 23:12:08 +0000876 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000877 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000878 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000879 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000880 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000881 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000882
883 // Conditional branches are not handed yet.
884 // Halt "fast" selection and bail.
885 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000886 }
887
Dan Gohman087c8502008-09-05 01:08:41 +0000888 case Instruction::Unreachable:
889 // Nothing to emit.
890 return true;
891
Dan Gohman0586d912008-09-10 20:11:02 +0000892 case Instruction::Alloca:
893 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000894 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000895 return true;
896
897 // Dynamic-sized alloca is not handled yet.
898 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000899
Dan Gohman33134c42008-09-25 17:05:24 +0000900 case Instruction::Call:
901 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902
Dan Gohman3df24e62008-09-03 23:12:08 +0000903 case Instruction::BitCast:
904 return SelectBitCast(I);
905
906 case Instruction::FPToSI:
907 return SelectCast(I, ISD::FP_TO_SINT);
908 case Instruction::ZExt:
909 return SelectCast(I, ISD::ZERO_EXTEND);
910 case Instruction::SExt:
911 return SelectCast(I, ISD::SIGN_EXTEND);
912 case Instruction::Trunc:
913 return SelectCast(I, ISD::TRUNCATE);
914 case Instruction::SIToFP:
915 return SelectCast(I, ISD::SINT_TO_FP);
916
917 case Instruction::IntToPtr: // Deliberate fall-through.
918 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000919 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
920 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000921 if (DstVT.bitsGT(SrcVT))
922 return SelectCast(I, ISD::ZERO_EXTEND);
923 if (DstVT.bitsLT(SrcVT))
924 return SelectCast(I, ISD::TRUNCATE);
925 unsigned Reg = getRegForValue(I->getOperand(0));
926 if (Reg == 0) return false;
927 UpdateValueMap(I, Reg);
928 return true;
929 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000930
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000931 case Instruction::PHI:
932 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
933
Dan Gohman3df24e62008-09-03 23:12:08 +0000934 default:
935 // Unhandled instruction. Halt "fast" selection and bail.
936 return false;
937 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000938}
939
Dan Gohmana4160c32010-07-07 16:29:44 +0000940FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000941 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000942 MRI(FuncInfo.MF->getRegInfo()),
943 MFI(*FuncInfo.MF->getFrameInfo()),
944 MCP(*FuncInfo.MF->getConstantPool()),
945 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000946 TD(*TM.getTargetData()),
947 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +0000948 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +0000949 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000950}
951
Dan Gohmane285a742008-08-14 21:51:29 +0000952FastISel::~FastISel() {}
953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000955 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000956 return 0;
957}
958
Owen Anderson825b72b2009-08-11 20:47:22 +0000959unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000960 unsigned,
961 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000962 return 0;
963}
964
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000965unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000966 unsigned,
967 unsigned /*Op0*/, bool /*Op0IsKill*/,
968 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000969 return 0;
970}
971
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000972unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000973 return 0;
974}
975
Owen Anderson825b72b2009-08-11 20:47:22 +0000976unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000977 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000978 return 0;
979}
980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000982 unsigned,
983 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000984 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000985 return 0;
986}
987
Owen Anderson825b72b2009-08-11 20:47:22 +0000988unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000989 unsigned,
990 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000991 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000992 return 0;
993}
994
Owen Anderson825b72b2009-08-11 20:47:22 +0000995unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000996 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000997 unsigned /*Op0*/, bool /*Op0IsKill*/,
998 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000999 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001000 return 0;
1001}
1002
1003/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1004/// to emit an instruction with an immediate operand using FastEmit_ri.
1005/// If that fails, it materializes the immediate into a register and try
1006/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001007unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001008 unsigned Op0, bool Op0IsKill,
1009 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001010 // If this is a multiply by a power of two, emit this as a shift left.
1011 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1012 Opcode = ISD::SHL;
1013 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001014 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1015 // div x, 8 -> srl x, 3
1016 Opcode = ISD::SRL;
1017 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001018 }
Owen Andersond74ea772011-04-22 23:38:06 +00001019
Chris Lattner602fc062011-04-17 20:23:29 +00001020 // Horrible hack (to be removed), check to make sure shift amounts are
1021 // in-range.
1022 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1023 Imm >= VT.getSizeInBits())
1024 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001025
Evan Cheng83785c82008-08-20 22:45:34 +00001026 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001027 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001028 if (ResultReg != 0)
1029 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001030 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001031 if (MaterialReg == 0)
1032 return 0;
Dan Gohmana6cb6412010-05-11 23:54:07 +00001033 return FastEmit_rr(VT, VT, Opcode,
1034 Op0, Op0IsKill,
1035 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001036}
1037
Dan Gohman10df0fa2008-08-27 01:09:54 +00001038/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
1039/// to emit an instruction with a floating-point immediate operand using
1040/// FastEmit_rf. If that fails, it materializes the immediate into a register
1041/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001042unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001043 unsigned Op0, bool Op0IsKill,
1044 const ConstantFP *FPImm, MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001045 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001046 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, Op0IsKill, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001047 if (ResultReg != 0)
1048 return ResultReg;
1049
1050 // Materialize the constant in a register.
1051 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
1052 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +00001053 // If the target doesn't have a way to directly enter a floating-point
1054 // value into a register, use an alternate approach.
1055 // TODO: The current approach only supports floating-point constants
1056 // that can be constructed by conversion from integer values. This should
1057 // be replaced by code that creates a load from a constant-pool entry,
1058 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +00001059 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +00001060 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +00001061
1062 uint64_t x[2];
1063 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +00001064 bool isExact;
1065 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
1066 APFloat::rmTowardZero, &isExact);
1067 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +00001068 return 0;
1069 APInt IntVal(IntBitWidth, 2, x);
1070
1071 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
1072 ISD::Constant, IntVal.getZExtValue());
1073 if (IntegerReg == 0)
1074 return 0;
1075 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001076 ISD::SINT_TO_FP, IntegerReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001077 if (MaterialReg == 0)
1078 return 0;
1079 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001080 return FastEmit_rr(VT, VT, Opcode,
1081 Op0, Op0IsKill,
1082 MaterialReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001083}
1084
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001085unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1086 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001087}
1088
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001089unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001090 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001091 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001092 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001093
Dan Gohman84023e02010-07-10 09:00:22 +00001094 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001095 return ResultReg;
1096}
1097
1098unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1099 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001100 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001101 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001102 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001103
Evan Cheng5960e4e2008-09-08 08:38:20 +00001104 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001105 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1106 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001107 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001108 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1109 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001110 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1111 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001112 }
1113
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001114 return ResultReg;
1115}
1116
1117unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1118 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001119 unsigned Op0, bool Op0IsKill,
1120 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001121 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001122 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001123
Evan Cheng5960e4e2008-09-08 08:38:20 +00001124 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001125 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001126 .addReg(Op0, Op0IsKill * RegState::Kill)
1127 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001128 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001129 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001130 .addReg(Op0, Op0IsKill * RegState::Kill)
1131 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001132 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1133 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001134 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001135 return ResultReg;
1136}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001137
1138unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1139 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001140 unsigned Op0, bool Op0IsKill,
1141 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001142 unsigned ResultReg = createResultReg(RC);
1143 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1144
Evan Cheng5960e4e2008-09-08 08:38:20 +00001145 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001146 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001147 .addReg(Op0, Op0IsKill * RegState::Kill)
1148 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001149 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001150 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001151 .addReg(Op0, Op0IsKill * RegState::Kill)
1152 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001153 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1154 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001155 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001156 return ResultReg;
1157}
1158
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001159unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1160 const TargetRegisterClass *RC,
1161 unsigned Op0, bool Op0IsKill,
1162 uint64_t Imm1, uint64_t Imm2) {
1163 unsigned ResultReg = createResultReg(RC);
1164 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1165
1166 if (II.getNumDefs() >= 1)
1167 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1168 .addReg(Op0, Op0IsKill * RegState::Kill)
1169 .addImm(Imm1)
1170 .addImm(Imm2);
1171 else {
1172 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1173 .addReg(Op0, Op0IsKill * RegState::Kill)
1174 .addImm(Imm1)
1175 .addImm(Imm2);
1176 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1177 ResultReg).addReg(II.ImplicitDefs[0]);
1178 }
1179 return ResultReg;
1180}
1181
Dan Gohman10df0fa2008-08-27 01:09:54 +00001182unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1183 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001184 unsigned Op0, bool Op0IsKill,
1185 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001186 unsigned ResultReg = createResultReg(RC);
1187 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1188
Evan Cheng5960e4e2008-09-08 08:38:20 +00001189 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001190 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001191 .addReg(Op0, Op0IsKill * RegState::Kill)
1192 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001193 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001194 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001195 .addReg(Op0, Op0IsKill * RegState::Kill)
1196 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001197 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1198 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001199 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001200 return ResultReg;
1201}
1202
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001203unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1204 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001205 unsigned Op0, bool Op0IsKill,
1206 unsigned Op1, bool Op1IsKill,
1207 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001208 unsigned ResultReg = createResultReg(RC);
1209 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1210
Evan Cheng5960e4e2008-09-08 08:38:20 +00001211 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001212 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001213 .addReg(Op0, Op0IsKill * RegState::Kill)
1214 .addReg(Op1, Op1IsKill * RegState::Kill)
1215 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001216 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001217 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001218 .addReg(Op0, Op0IsKill * RegState::Kill)
1219 .addReg(Op1, Op1IsKill * RegState::Kill)
1220 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001221 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1222 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001223 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001224 return ResultReg;
1225}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001226
1227unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1228 const TargetRegisterClass *RC,
1229 uint64_t Imm) {
1230 unsigned ResultReg = createResultReg(RC);
1231 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001232
Evan Cheng5960e4e2008-09-08 08:38:20 +00001233 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001234 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001235 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001236 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001237 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1238 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001239 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001240 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001241}
Owen Anderson8970f002008-08-27 22:30:02 +00001242
Owen Andersond74ea772011-04-22 23:38:06 +00001243unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1244 const TargetRegisterClass *RC,
1245 uint64_t Imm1, uint64_t Imm2) {
1246 unsigned ResultReg = createResultReg(RC);
1247 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1248
1249 if (II.getNumDefs() >= 1)
1250 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1251 .addImm(Imm1).addImm(Imm2);
1252 else {
1253 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1254 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1255 ResultReg).addReg(II.ImplicitDefs[0]);
1256 }
1257 return ResultReg;
1258}
1259
Owen Anderson825b72b2009-08-11 20:47:22 +00001260unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001261 unsigned Op0, bool Op0IsKill,
1262 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001263 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001264 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1265 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001266 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1267 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001268 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001269 return ResultReg;
1270}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001271
1272/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1273/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001274unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1275 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001276}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001277
1278/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1279/// Emit code to ensure constants are copied into registers when needed.
1280/// Remember the virtual registers that need to be added to the Machine PHI
1281/// nodes as input. We cannot just directly add them, because expansion
1282/// might result in multiple MBB's for one BB. As such, the start of the
1283/// BB might correspond to a different MBB than the end.
1284bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1285 const TerminatorInst *TI = LLVMBB->getTerminator();
1286
1287 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001288 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001289
1290 // Check successor nodes' PHI nodes that expect a constant to be available
1291 // from this block.
1292 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1293 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1294 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001295 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001296
1297 // If this terminator has multiple identical successors (common for
1298 // switches), only handle each succ once.
1299 if (!SuccsHandled.insert(SuccMBB)) continue;
1300
1301 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1302
1303 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1304 // nodes and Machine PHI nodes, but the incoming operands have not been
1305 // emitted yet.
1306 for (BasicBlock::const_iterator I = SuccBB->begin();
1307 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001308
Dan Gohmanf81eca02010-04-22 20:46:50 +00001309 // Ignore dead phi's.
1310 if (PN->use_empty()) continue;
1311
1312 // Only handle legal types. Two interesting things to note here. First,
1313 // by bailing out early, we may leave behind some dead instructions,
1314 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001315 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001316 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001317 // exactly one register for each non-void instruction.
1318 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1319 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1320 // Promote MVT::i1.
1321 if (VT == MVT::i1)
1322 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1323 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001324 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001325 return false;
1326 }
1327 }
1328
1329 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1330
Dan Gohmanfb95f892010-05-07 01:10:20 +00001331 // Set the DebugLoc for the copy. Prefer the location of the operand
1332 // if there is one; use the location of the PHI otherwise.
1333 DL = PN->getDebugLoc();
1334 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1335 DL = Inst->getDebugLoc();
1336
Dan Gohmanf81eca02010-04-22 20:46:50 +00001337 unsigned Reg = getRegForValue(PHIOp);
1338 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001339 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001340 return false;
1341 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001342 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001343 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001344 }
1345 }
1346
1347 return true;
1348}