blob: fc3f5943d71ff0753f6dc9338e032433ac3789c8 [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000025#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Debug.h"
28
29using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000033STATISTIC(NumPhysCSEs,
34 "Number of physreg referencing common subexpr eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000035STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000036
Evan Chengc6fe3332010-03-02 02:38:24 +000037namespace {
38 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000039 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000040 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000041 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000042 MachineDominatorTree *DT;
43 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000044 public:
45 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000046 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
47 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
48 }
Evan Chengc6fe3332010-03-02 02:38:24 +000049
50 virtual bool runOnMachineFunction(MachineFunction &MF);
51
52 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
53 AU.setPreservesCFG();
54 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000055 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000056 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000057 AU.addRequired<MachineDominatorTree>();
58 AU.addPreserved<MachineDominatorTree>();
59 }
60
Evan Chengc2b768f2010-09-17 21:59:42 +000061 virtual void releaseMemory() {
62 ScopeMap.clear();
63 Exps.clear();
64 }
65
Evan Chengc6fe3332010-03-02 02:38:24 +000066 private:
Evan Cheng835810b2010-05-21 21:22:19 +000067 const unsigned LookAheadLimit;
Evan Cheng31156982010-04-21 00:21:07 +000068 typedef ScopedHashTableScope<MachineInstr*, unsigned,
69 MachineInstrExpressionTrait> ScopeType;
70 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Evan Cheng05bdcbb2010-03-03 23:27:36 +000071 ScopedHashTable<MachineInstr*, unsigned, MachineInstrExpressionTrait> VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000072 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000073 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000074
Evan Chenga5f32cb2010-03-04 21:18:08 +000075 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000076 bool isPhysDefTriviallyDead(unsigned Reg,
77 MachineBasicBlock::const_iterator I,
Evan Cheng835810b2010-05-21 21:22:19 +000078 MachineBasicBlock::const_iterator E) const ;
Evan Cheng189c1ec2010-10-29 23:36:03 +000079 bool hasLivePhysRegDefUses(const MachineInstr *MI,
80 const MachineBasicBlock *MBB,
81 SmallSet<unsigned,8> &PhysRefs) const;
82 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
83 SmallSet<unsigned,8> &PhysRefs) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000084 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000085 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
86 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000087 void EnterScope(MachineBasicBlock *MBB);
88 void ExitScope(MachineBasicBlock *MBB);
89 bool ProcessBlock(MachineBasicBlock *MBB);
90 void ExitScopeIfDone(MachineDomTreeNode *Node,
91 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
92 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
93 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +000094 };
95} // end anonymous namespace
96
97char MachineCSE::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000098INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
99 "Machine Common Subexpression Elimination", false, false)
100INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
101INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
102INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000103 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000104
105FunctionPass *llvm::createMachineCSEPass() { return new MachineCSE(); }
106
Evan Cheng6ba95542010-03-03 02:48:20 +0000107bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
108 MachineBasicBlock *MBB) {
109 bool Changed = false;
110 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
111 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000112 if (!MO.isReg() || !MO.isUse())
113 continue;
114 unsigned Reg = MO.getReg();
115 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg))
116 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000117 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000118 // Only coalesce single use copies. This ensure the copy will be
119 // deleted.
120 continue;
121 MachineInstr *DefMI = MRI->getVRegDef(Reg);
122 if (DefMI->getParent() != MBB)
123 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000124 if (!DefMI->isCopy())
125 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000126 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000127 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
128 continue;
129 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
130 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000131 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000132 continue;
133 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000134 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000135 MO.setReg(SrcReg);
136 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000137 DefMI->eraseFromParent();
138 ++NumCoalesces;
139 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000140 }
141
142 return Changed;
143}
144
Evan Cheng835810b2010-05-21 21:22:19 +0000145bool
146MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
147 MachineBasicBlock::const_iterator I,
148 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000149 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000150 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000151 // Skip over dbg_value's.
152 while (I != E && I->isDebugValue())
153 ++I;
154
Evan Chengb3958e82010-03-04 01:33:55 +0000155 if (I == E)
156 // Reached end of block, register is obviously dead.
157 return true;
158
Evan Chengb3958e82010-03-04 01:33:55 +0000159 bool SeenDef = false;
160 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
161 const MachineOperand &MO = I->getOperand(i);
162 if (!MO.isReg() || !MO.getReg())
163 continue;
164 if (!TRI->regsOverlap(MO.getReg(), Reg))
165 continue;
166 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000167 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000168 return false;
169 SeenDef = true;
170 }
171 if (SeenDef)
172 // See a def of Reg (or an alias) before encountering any use, it's
173 // trivially dead.
174 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000175
176 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000177 ++I;
178 }
179 return false;
180}
181
Evan Cheng189c1ec2010-10-29 23:36:03 +0000182/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000183/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000184/// returns the physical register def by reference if it's the only one and the
185/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000186bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
187 const MachineBasicBlock *MBB,
188 SmallSet<unsigned,8> &PhysRefs) const {
189 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Cheng6ba95542010-03-03 02:48:20 +0000190 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000191 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000192 if (!MO.isReg())
193 continue;
194 unsigned Reg = MO.getReg();
195 if (!Reg)
196 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000197 if (TargetRegisterInfo::isVirtualRegister(Reg))
198 continue;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000199 // If the def is dead, it's ok. But the def may not marked "dead". That's
Evan Cheng835810b2010-05-21 21:22:19 +0000200 // common since this pass is run before livevariables. We can scan
201 // forward a few instructions and check if it is obviously dead.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000202 if (MO.isDef() &&
203 (MO.isDead() || isPhysDefTriviallyDead(Reg, I, MBB->end())))
204 continue;
205 PhysRefs.insert(Reg);
206 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias)
207 PhysRefs.insert(*Alias);
Evan Chengb3958e82010-03-04 01:33:55 +0000208 }
209
Evan Cheng189c1ec2010-10-29 23:36:03 +0000210 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000211}
212
Evan Cheng189c1ec2010-10-29 23:36:03 +0000213bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
214 SmallSet<unsigned,8> &PhysRefs) const {
Evan Cheng835810b2010-05-21 21:22:19 +0000215 // For now conservatively returns false if the common subexpression is
216 // not in the same basic block as the given instruction.
217 MachineBasicBlock *MBB = MI->getParent();
218 if (CSMI->getParent() != MBB)
219 return false;
220 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
221 MachineBasicBlock::const_iterator E = MI;
222 unsigned LookAheadLeft = LookAheadLimit;
223 while (LookAheadLeft) {
224 // Skip over dbg_value's.
225 while (I != E && I->isDebugValue())
226 ++I;
227
228 if (I == E)
229 return true;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000230
231 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
232 const MachineOperand &MO = I->getOperand(i);
233 if (!MO.isReg() || !MO.isDef())
234 continue;
235 unsigned MOReg = MO.getReg();
236 if (TargetRegisterInfo::isVirtualRegister(MOReg))
237 continue;
238 if (PhysRefs.count(MOReg))
239 return false;
240 }
Evan Cheng835810b2010-05-21 21:22:19 +0000241
242 --LookAheadLeft;
243 ++I;
244 }
245
246 return false;
247}
248
Evan Chenga5f32cb2010-03-04 21:18:08 +0000249bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000250 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000251 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000252 return false;
253
Evan Cheng2938a002010-03-10 02:12:03 +0000254 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000255 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000256 return false;
257
258 // Ignore stuff that we obviously can't move.
259 const TargetInstrDesc &TID = MI->getDesc();
260 if (TID.mayStore() || TID.isCall() || TID.isTerminator() ||
261 TID.hasUnmodeledSideEffects())
262 return false;
263
264 if (TID.mayLoad()) {
265 // Okay, this instruction does a load. As a refinement, we allow the target
266 // to decide whether the loaded value is actually a constant. If so, we can
267 // actually use it as a load.
268 if (!MI->isInvariantLoad(AA))
269 // FIXME: we should be able to hoist loads with no other side effects if
270 // there are no other instructions which can change memory in this loop.
271 // This is a trivial form of alias analysis.
272 return false;
273 }
274 return true;
275}
276
Evan Cheng31f94c72010-03-09 03:21:12 +0000277/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
278/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000279bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
280 MachineInstr *CSMI, MachineInstr *MI) {
281 // FIXME: Heuristics that works around the lack the live range splitting.
282
283 // Heuristics #1: Don't cse "cheap" computating if the def is not local or in an
284 // immediate predecessor. We don't want to increase register pressure and end up
285 // causing other computation to be spilled.
286 if (MI->getDesc().isAsCheapAsAMove()) {
287 MachineBasicBlock *CSBB = CSMI->getParent();
288 MachineBasicBlock *BB = MI->getParent();
289 if (CSBB != BB &&
290 find(CSBB->succ_begin(), CSBB->succ_end(), BB) == CSBB->succ_end())
291 return false;
292 }
293
294 // Heuristics #2: If the expression doesn't not use a vr and the only use
295 // of the redundant computation are copies, do not cse.
296 bool HasVRegUse = false;
297 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
298 const MachineOperand &MO = MI->getOperand(i);
299 if (MO.isReg() && MO.isUse() && MO.getReg() &&
300 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
301 HasVRegUse = true;
302 break;
303 }
304 }
305 if (!HasVRegUse) {
306 bool HasNonCopyUse = false;
307 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
308 E = MRI->use_nodbg_end(); I != E; ++I) {
309 MachineInstr *Use = &*I;
310 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000311 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000312 HasNonCopyUse = true;
313 break;
314 }
315 }
316 if (!HasNonCopyUse)
317 return false;
318 }
319
320 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
321 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000322 bool HasPHI = false;
323 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000324 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000325 E = MRI->use_nodbg_end(); I != E; ++I) {
326 MachineInstr *Use = &*I;
327 HasPHI |= Use->isPHI();
328 CSBBs.insert(Use->getParent());
329 }
330
331 if (!HasPHI)
332 return true;
333 return CSBBs.count(MI->getParent());
334}
335
Evan Cheng31156982010-04-21 00:21:07 +0000336void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
337 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
338 ScopeType *Scope = new ScopeType(VNT);
339 ScopeMap[MBB] = Scope;
340}
341
342void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
343 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
344 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
345 assert(SI != ScopeMap.end());
346 ScopeMap.erase(SI);
347 delete SI->second;
348}
349
350bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000351 bool Changed = false;
352
Evan Cheng31f94c72010-03-09 03:21:12 +0000353 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Evan Cheng16b48b82010-03-03 21:20:05 +0000354 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000355 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000356 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000357
358 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000359 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000360
361 bool FoundCSE = VNT.count(MI);
362 if (!FoundCSE) {
363 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000364 if (PerformTrivialCoalescing(MI, MBB)) {
365 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000366 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000367 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000368 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000369 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000370 }
Evan Chenga63cde22010-12-15 22:16:21 +0000371
372 // Commute commutable instructions.
373 bool Commuted = false;
374 if (!FoundCSE && MI->getDesc().isCommutable()) {
375 MachineInstr *NewMI = TII->commuteInstruction(MI);
376 if (NewMI) {
377 Commuted = true;
378 FoundCSE = VNT.count(NewMI);
379 if (NewMI != MI)
380 // New instruction. It doesn't need to be kept.
381 NewMI->eraseFromParent();
382 else if (!FoundCSE)
383 // MI was changed but it didn't help, commute it back!
384 (void)TII->commuteInstruction(MI);
385 }
386 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000387
Evan Cheng189c1ec2010-10-29 23:36:03 +0000388 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000389 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000390 // It's also not safe if the instruction uses physical registers.
391 SmallSet<unsigned,8> PhysRefs;
392 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000393 FoundCSE = false;
394
Evan Cheng835810b2010-05-21 21:22:19 +0000395 // ... Unless the CS is local and it also defines the physical register
Evan Cheng189c1ec2010-10-29 23:36:03 +0000396 // which is not clobbered in between and the physical register uses
397 // were not clobbered.
398 unsigned CSVN = VNT.lookup(MI);
399 MachineInstr *CSMI = Exps[CSVN];
400 if (PhysRegDefsReach(CSMI, MI, PhysRefs))
401 FoundCSE = true;
Evan Cheng835810b2010-05-21 21:22:19 +0000402 }
403
Evan Cheng16b48b82010-03-03 21:20:05 +0000404 if (!FoundCSE) {
405 VNT.insert(MI, CurrVN++);
406 Exps.push_back(MI);
407 continue;
408 }
409
410 // Found a common subexpression, eliminate it.
411 unsigned CSVN = VNT.lookup(MI);
412 MachineInstr *CSMI = Exps[CSVN];
413 DEBUG(dbgs() << "Examining: " << *MI);
414 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000415
416 // Check if it's profitable to perform this CSE.
417 bool DoCSE = true;
Evan Cheng16b48b82010-03-03 21:20:05 +0000418 unsigned NumDefs = MI->getDesc().getNumDefs();
419 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
420 MachineOperand &MO = MI->getOperand(i);
421 if (!MO.isReg() || !MO.isDef())
422 continue;
423 unsigned OldReg = MO.getReg();
424 unsigned NewReg = CSMI->getOperand(i).getReg();
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000425 if (OldReg == NewReg)
426 continue;
427 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000428 TargetRegisterInfo::isVirtualRegister(NewReg) &&
429 "Do not CSE physical register defs!");
Evan Cheng2938a002010-03-10 02:12:03 +0000430 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000431 DoCSE = false;
432 break;
433 }
434 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000435 --NumDefs;
436 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000437
438 // Actually perform the elimination.
439 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000440 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000441 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000442 MRI->clearKillFlags(CSEPairs[i].second);
443 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000444 MI->eraseFromParent();
445 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000446 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000447 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000448 if (Commuted)
449 ++NumCommutes;
Evan Cheng31f94c72010-03-09 03:21:12 +0000450 } else {
451 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
452 VNT.insert(MI, CurrVN++);
453 Exps.push_back(MI);
454 }
455 CSEPairs.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000456 }
457
Evan Cheng31156982010-04-21 00:21:07 +0000458 return Changed;
459}
460
461/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
462/// dominator tree node if its a leaf or all of its children are done. Walk
463/// up the dominator tree to destroy ancestors which are now done.
464void
465MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
466 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
467 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
468 if (OpenChildren[Node])
469 return;
470
471 // Pop scope.
472 ExitScope(Node->getBlock());
473
474 // Now traverse upwards to pop ancestors whose offsprings are all done.
475 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
476 unsigned Left = --OpenChildren[Parent];
477 if (Left != 0)
478 break;
479 ExitScope(Parent->getBlock());
480 Node = Parent;
481 }
482}
483
484bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
485 SmallVector<MachineDomTreeNode*, 32> Scopes;
486 SmallVector<MachineDomTreeNode*, 8> WorkList;
487 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
488 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
489
Evan Chengc2b768f2010-09-17 21:59:42 +0000490 CurrVN = 0;
491
Evan Cheng31156982010-04-21 00:21:07 +0000492 // Perform a DFS walk to determine the order of visit.
493 WorkList.push_back(Node);
494 do {
495 Node = WorkList.pop_back_val();
496 Scopes.push_back(Node);
497 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
498 unsigned NumChildren = Children.size();
499 OpenChildren[Node] = NumChildren;
500 for (unsigned i = 0; i != NumChildren; ++i) {
501 MachineDomTreeNode *Child = Children[i];
502 ParentMap[Child] = Node;
503 WorkList.push_back(Child);
504 }
505 } while (!WorkList.empty());
506
507 // Now perform CSE.
508 bool Changed = false;
509 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
510 MachineDomTreeNode *Node = Scopes[i];
511 MachineBasicBlock *MBB = Node->getBlock();
512 EnterScope(MBB);
513 Changed |= ProcessBlock(MBB);
514 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
515 ExitScopeIfDone(Node, OpenChildren, ParentMap);
516 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000517
518 return Changed;
519}
520
Evan Chengc6fe3332010-03-02 02:38:24 +0000521bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000522 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000523 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000524 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000525 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000526 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000527 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000528}