blob: c0ebade2dcdc8ad3a710c196d99b3e75ccb43660 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman61a92132008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 }
1594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patel578efa92009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001648
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
Dan Gohmanface41a2009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001709 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Evan Cheng25caf632006-05-23 21:06:34 +00001720
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001738 }
Dale Johannesenace16102009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001741}
1742
Bill Wendling64e87322009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
1781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng0c439eb2010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
1794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00001795 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001813 ++NumTailCalls;
1814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1818 FPDiff = NumBytesCallerPushed - NumBytes;
1819
1820 // Set the delta of movement of the returnaddr stackslot.
1821 // But only set if delta is greater than previous delta.
1822 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1823 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1824 }
1825
Chris Lattnere563bbc2008-10-11 22:08:30 +00001826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001831 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001832
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1834 SmallVector<SDValue, 8> MemOpChains;
1835 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001836
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 // Walk the register/memloc assignments, inserting copies/loads. In the case
1838 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001841 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 SDValue Arg = Outs[i].Val;
1843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001844 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 // Promote the value if needed.
1847 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001849 case CCValAssign::Full: break;
1850 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 break;
1853 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 break;
1856 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1858 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1860 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1861 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 } else
1863 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1864 break;
1865 case CCValAssign::BCvt:
1866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 case CCValAssign::Indirect: {
1869 // Store the argument.
1870 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001871 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001873 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 Arg = SpillSlot;
1875 break;
1876 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Chris Lattner423c5f42007-02-28 05:31:48 +00001879 if (VA.isRegLoc()) {
1880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1881 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001883 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Evan Cheng32fe1032006-05-25 00:59:30 +00001893 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001895 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896
Evan Cheng347d5f72006-04-28 21:29:37 +00001897 // Build a sequence of copy-to-reg nodes chained together with token chain
1898 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001900 // Tail call byval lowering might overwrite argument registers so in case of
1901 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001905 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 InFlag = Chain.getValue(1);
1907 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001908
Eric Christopherfd179292009-08-27 18:07:15 +00001909
Chris Lattner88e1fd52009-07-09 04:24:46 +00001910 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1912 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001914 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1915 DAG.getNode(X86ISD::GlobalBaseReg,
1916 DebugLoc::getUnknownLoc(),
1917 getPointerTy()),
1918 InFlag);
1919 InFlag = Chain.getValue(1);
1920 } else {
1921 // If we are tail calling and generating PIC/GOT style code load the
1922 // address of the callee into ECX. The value in ecx is used as target of
1923 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1924 // for tail calls on PIC/GOT architectures. Normally we would just put the
1925 // address of GOT into ebx and then call target@PLT. But for tail calls
1926 // ebx would be restored (since ebx is callee saved) before jumping to the
1927 // target@PLT.
1928
1929 // Note: The actual moving to ECX is done further down.
1930 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1931 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1932 !G->getGlobal()->hasProtectedVisibility())
1933 Callee = LowerGlobalAddress(Callee, DAG);
1934 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001935 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 if (Is64Bit && isVarArg) {
1940 // From AMD64 ABI document:
1941 // For calls that may call functions that use varargs or stdargs
1942 // (prototype-less calls or calls to functions containing ellipsis (...) in
1943 // the declaration) %al is used as hidden argument to specify the number
1944 // of SSE registers used. The contents of %al do not need to match exactly
1945 // the number of registers, but must be an ubound on the number of SSE
1946 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947
1948 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Count the number of XMM registers allocated.
1950 static const unsigned XMMArgRegs[] = {
1951 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1952 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1953 };
1954 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001955 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Dale Johannesendd64c412009-02-04 00:33:20 +00001958 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
1961 }
1962
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001964 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 if (isTailCall) {
1966 // Force all the incoming stack arguments to be loaded from the stack
1967 // before any new outgoing arguments are stored to the stack, because the
1968 // outgoing stack slots may alias the incoming argument stack slots, and
1969 // the alias isn't otherwise explicit. This is slightly more conservative
1970 // than necessary, because it means that each store effectively depends
1971 // on every argument instead of just those arguments it would clobber.
1972 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1973
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> MemOpChains2;
1975 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001977 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001978 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1980 CCValAssign &VA = ArgLocs[i];
1981 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990
Duncan Sands276dcbd2008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002006 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009 }
2010
2011 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002013 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 // Copy arguments to their registers.
2016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002018 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 InFlag = Chain.getValue(1);
2020 }
Dan Gohman475871a2008-07-27 21:46:04 +00002021 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002022
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002025 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
2027
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002028 bool WasGlobalOrExternal = false;
2029 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2030 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2031 // In the 64-bit large code model, we have to make all calls
2032 // through a register, since the call instruction's 32-bit
2033 // pc-relative offset may not be large enough to hold the whole
2034 // address.
2035 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2036 WasGlobalOrExternal = true;
2037 // If the callee is a GlobalAddress node (quite common, every direct call
2038 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2039 // it.
2040
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002041 // We should use extra load for direct calls to dllimported functions in
2042 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002043 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002044 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002045 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002046
Chris Lattner48a7d022009-07-09 05:02:21 +00002047 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2048 // external symbols most go through the PLT in PIC mode. If the symbol
2049 // has hidden or protected visibility, or if it is static or local, then
2050 // we don't need to use the PLT - we can directly call it.
2051 if (Subtarget->isTargetELF() &&
2052 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002055 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002056 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2057 Subtarget->getDarwinVers() < 9) {
2058 // PC-relative references to external symbols should go through $stub,
2059 // unless we're building with the leopard linker or later, which
2060 // automatically synthesizes these stubs.
2061 OpFlags = X86II::MO_DARWIN_STUB;
2062 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002063
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 G->getOffset(), OpFlags);
2066 }
Bill Wendling056292f2008-09-16 21:48:12 +00002067 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
2070
2071 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2072 // symbols should go through the PLT.
2073 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002076 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Eric Christopherfd179292009-08-27 18:07:15 +00002083
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2085 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 }
2087
2088 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002089 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 Callee,InFlag);
2094 Callee = DAG.getRegister(Opc, getPointerTy());
2095 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002096 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Chris Lattnerd96d0722007-02-25 06:40:16 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002114
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002128
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002130 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 assert(((Callee.getOpcode() == ISD::Register &&
2146 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002147 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2149 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002150 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151
2152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002164 // If this is is a call to a struct-return function, the callee
2165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002172 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002176 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002177 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002178
Chris Lattner3085e152007-02-25 08:59:22 +00002179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002183}
2184
Evan Cheng25ab6902006-09-08 06:48:29 +00002185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237}
2238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2240/// for tail call optimization. Targets which want to do tail call
2241/// optimization should implement this function.
2242bool
2243X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002244 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002246 const SmallVectorImpl<ISD::OutputArg> &Outs,
2247 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002249 if (CalleeCC != CallingConv::Fast &&
2250 CalleeCC != CallingConv::C)
2251 return false;
2252
Evan Cheng7096ae42010-01-29 06:45:59 +00002253 // If -tailcallopt is specified, make fastcc functions tail-callable.
2254 const Function *CallerF = DAG.getMachineFunction().getFunction();
2255 if (PerformTailCallOpt &&
2256 CalleeCC == CallingConv::Fast &&
2257 CallerF->getCallingConv() == CalleeCC)
2258 return true;
2259
Evan Chengb1712452010-01-27 06:25:16 +00002260 // Look for obvious safe cases to perform tail call optimization.
Evan Chenga6bff982010-01-30 01:22:00 +00002261 // If the callee takes no arguments then go on to check the results of the
2262 // call.
2263 if (!Outs.empty()) {
2264 // Check if stack adjustment is needed. For now, do not do this if any
2265 // argument is passed on the stack.
2266 SmallVector<CCValAssign, 16> ArgLocs;
2267 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2268 ArgLocs, *DAG.getContext());
2269 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
2270 if (CCInfo.getNextStackOffset())
2271 return false;
2272 }
Evan Chengb1712452010-01-27 06:25:16 +00002273
Evan Cheng7096ae42010-01-29 06:45:59 +00002274 // If the caller does not return a value, then this is obviously safe.
2275 // This is one case where it's safe to perform this optimization even
2276 // if the return types do not match.
2277 const Type *CallerRetTy = CallerF->getReturnType();
2278 if (CallerRetTy->isVoidTy())
2279 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002280
Evan Cheng7096ae42010-01-29 06:45:59 +00002281 // If the return types match, then it's safe.
2282 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2283 if (!G) return false; // FIXME: common external symbols?
2284 Function *CalleeF = cast<Function>(G->getGlobal());
2285 const Type *CalleeRetTy = CalleeF->getReturnType();
2286 return CallerRetTy == CalleeRetTy;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002287}
2288
Dan Gohman3df24e62008-09-03 23:12:08 +00002289FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002290X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2291 DwarfWriter *dw,
2292 DenseMap<const Value *, unsigned> &vm,
2293 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2294 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002295#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002296 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002297#endif
2298 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002299 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002300#ifndef NDEBUG
2301 , cil
2302#endif
2303 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002304}
2305
2306
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002307//===----------------------------------------------------------------------===//
2308// Other Lowering Hooks
2309//===----------------------------------------------------------------------===//
2310
2311
Dan Gohman475871a2008-07-27 21:46:04 +00002312SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002313 MachineFunction &MF = DAG.getMachineFunction();
2314 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2315 int ReturnAddrIndex = FuncInfo->getRAIndex();
2316
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002317 if (ReturnAddrIndex == 0) {
2318 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002319 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002320 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2321 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002322 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002323 }
2324
Evan Cheng25ab6902006-09-08 06:48:29 +00002325 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002326}
2327
2328
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002329bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2330 bool hasSymbolicDisplacement) {
2331 // Offset should fit into 32 bit immediate field.
2332 if (!isInt32(Offset))
2333 return false;
2334
2335 // If we don't have a symbolic displacement - we don't have any extra
2336 // restrictions.
2337 if (!hasSymbolicDisplacement)
2338 return true;
2339
2340 // FIXME: Some tweaks might be needed for medium code model.
2341 if (M != CodeModel::Small && M != CodeModel::Kernel)
2342 return false;
2343
2344 // For small code model we assume that latest object is 16MB before end of 31
2345 // bits boundary. We may also accept pretty large negative constants knowing
2346 // that all objects are in the positive half of address space.
2347 if (M == CodeModel::Small && Offset < 16*1024*1024)
2348 return true;
2349
2350 // For kernel code model we know that all object resist in the negative half
2351 // of 32bits address space. We may not accept negative offsets, since they may
2352 // be just off and we may accept pretty large positive ones.
2353 if (M == CodeModel::Kernel && Offset > 0)
2354 return true;
2355
2356 return false;
2357}
2358
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002359/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2360/// specific condition code, returning the condition code and the LHS/RHS of the
2361/// comparison to make.
2362static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2363 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002364 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002365 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2366 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2367 // X > -1 -> X == 0, jump !sign.
2368 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002369 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002370 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2371 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002372 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002373 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002374 // X < 1 -> X <= 0
2375 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002376 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002377 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002378 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002379
Evan Chengd9558e02006-01-06 00:43:03 +00002380 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002381 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002382 case ISD::SETEQ: return X86::COND_E;
2383 case ISD::SETGT: return X86::COND_G;
2384 case ISD::SETGE: return X86::COND_GE;
2385 case ISD::SETLT: return X86::COND_L;
2386 case ISD::SETLE: return X86::COND_LE;
2387 case ISD::SETNE: return X86::COND_NE;
2388 case ISD::SETULT: return X86::COND_B;
2389 case ISD::SETUGT: return X86::COND_A;
2390 case ISD::SETULE: return X86::COND_BE;
2391 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002392 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002394
Chris Lattner4c78e022008-12-23 23:42:27 +00002395 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002396
Chris Lattner4c78e022008-12-23 23:42:27 +00002397 // If LHS is a foldable load, but RHS is not, flip the condition.
2398 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2399 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2400 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2401 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002402 }
2403
Chris Lattner4c78e022008-12-23 23:42:27 +00002404 switch (SetCCOpcode) {
2405 default: break;
2406 case ISD::SETOLT:
2407 case ISD::SETOLE:
2408 case ISD::SETUGT:
2409 case ISD::SETUGE:
2410 std::swap(LHS, RHS);
2411 break;
2412 }
2413
2414 // On a floating point condition, the flags are set as follows:
2415 // ZF PF CF op
2416 // 0 | 0 | 0 | X > Y
2417 // 0 | 0 | 1 | X < Y
2418 // 1 | 0 | 0 | X == Y
2419 // 1 | 1 | 1 | unordered
2420 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002421 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002422 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002423 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002424 case ISD::SETOLT: // flipped
2425 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002426 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002427 case ISD::SETOLE: // flipped
2428 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002429 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002430 case ISD::SETUGT: // flipped
2431 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002432 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002433 case ISD::SETUGE: // flipped
2434 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002436 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002437 case ISD::SETNE: return X86::COND_NE;
2438 case ISD::SETUO: return X86::COND_P;
2439 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002440 case ISD::SETOEQ:
2441 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002442 }
Evan Chengd9558e02006-01-06 00:43:03 +00002443}
2444
Evan Cheng4a460802006-01-11 00:33:36 +00002445/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2446/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002447/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002448static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002449 switch (X86CC) {
2450 default:
2451 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002452 case X86::COND_B:
2453 case X86::COND_BE:
2454 case X86::COND_E:
2455 case X86::COND_P:
2456 case X86::COND_A:
2457 case X86::COND_AE:
2458 case X86::COND_NE:
2459 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002460 return true;
2461 }
2462}
2463
Evan Chengeb2f9692009-10-27 19:56:55 +00002464/// isFPImmLegal - Returns true if the target can instruction select the
2465/// specified FP immediate natively. If false, the legalizer will
2466/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002467bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002468 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2469 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2470 return true;
2471 }
2472 return false;
2473}
2474
Nate Begeman9008ca62009-04-27 18:41:29 +00002475/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2476/// the specified range (L, H].
2477static bool isUndefOrInRange(int Val, int Low, int Hi) {
2478 return (Val < 0) || (Val >= Low && Val < Hi);
2479}
2480
2481/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2482/// specified value.
2483static bool isUndefOrEqual(int Val, int CmpVal) {
2484 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002485 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002486 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002487}
2488
Nate Begeman9008ca62009-04-27 18:41:29 +00002489/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2490/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2491/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002492static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002494 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002496 return (Mask[0] < 2 && Mask[1] < 2);
2497 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002498}
2499
Nate Begeman9008ca62009-04-27 18:41:29 +00002500bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002501 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002502 N->getMask(M);
2503 return ::isPSHUFDMask(M, N->getValueType(0));
2504}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002505
Nate Begeman9008ca62009-04-27 18:41:29 +00002506/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2507/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002508static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002510 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002511
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 // Lower quadword copied in order or undef.
2513 for (int i = 0; i != 4; ++i)
2514 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002515 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002516
Evan Cheng506d3df2006-03-29 23:07:14 +00002517 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002518 for (int i = 4; i != 8; ++i)
2519 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002520 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002521
Evan Cheng506d3df2006-03-29 23:07:14 +00002522 return true;
2523}
2524
Nate Begeman9008ca62009-04-27 18:41:29 +00002525bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002526 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 N->getMask(M);
2528 return ::isPSHUFHWMask(M, N->getValueType(0));
2529}
Evan Cheng506d3df2006-03-29 23:07:14 +00002530
Nate Begeman9008ca62009-04-27 18:41:29 +00002531/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2532/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002533static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002535 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002536
Rafael Espindola15684b22009-04-24 12:40:33 +00002537 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 for (int i = 4; i != 8; ++i)
2539 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002540 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002541
Rafael Espindola15684b22009-04-24 12:40:33 +00002542 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 for (int i = 0; i != 4; ++i)
2544 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002546
Rafael Espindola15684b22009-04-24 12:40:33 +00002547 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002548}
2549
Nate Begeman9008ca62009-04-27 18:41:29 +00002550bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002551 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 N->getMask(M);
2553 return ::isPSHUFLWMask(M, N->getValueType(0));
2554}
2555
Nate Begemana09008b2009-10-19 02:17:23 +00002556/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2557/// is suitable for input to PALIGNR.
2558static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2559 bool hasSSSE3) {
2560 int i, e = VT.getVectorNumElements();
2561
2562 // Do not handle v2i64 / v2f64 shuffles with palignr.
2563 if (e < 4 || !hasSSSE3)
2564 return false;
2565
2566 for (i = 0; i != e; ++i)
2567 if (Mask[i] >= 0)
2568 break;
2569
2570 // All undef, not a palignr.
2571 if (i == e)
2572 return false;
2573
2574 // Determine if it's ok to perform a palignr with only the LHS, since we
2575 // don't have access to the actual shuffle elements to see if RHS is undef.
2576 bool Unary = Mask[i] < (int)e;
2577 bool NeedsUnary = false;
2578
2579 int s = Mask[i] - i;
2580
2581 // Check the rest of the elements to see if they are consecutive.
2582 for (++i; i != e; ++i) {
2583 int m = Mask[i];
2584 if (m < 0)
2585 continue;
2586
2587 Unary = Unary && (m < (int)e);
2588 NeedsUnary = NeedsUnary || (m < s);
2589
2590 if (NeedsUnary && !Unary)
2591 return false;
2592 if (Unary && m != ((s+i) & (e-1)))
2593 return false;
2594 if (!Unary && m != (s+i))
2595 return false;
2596 }
2597 return true;
2598}
2599
2600bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2601 SmallVector<int, 8> M;
2602 N->getMask(M);
2603 return ::isPALIGNRMask(M, N->getValueType(0), true);
2604}
2605
Evan Cheng14aed5e2006-03-24 01:18:28 +00002606/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2607/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002608static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 int NumElems = VT.getVectorNumElements();
2610 if (NumElems != 2 && NumElems != 4)
2611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 int Half = NumElems / 2;
2614 for (int i = 0; i < Half; ++i)
2615 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002616 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 for (int i = Half; i < NumElems; ++i)
2618 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002619 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002620
Evan Cheng14aed5e2006-03-24 01:18:28 +00002621 return true;
2622}
2623
Nate Begeman9008ca62009-04-27 18:41:29 +00002624bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2625 SmallVector<int, 8> M;
2626 N->getMask(M);
2627 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002628}
2629
Evan Cheng213d2cf2007-05-17 18:45:50 +00002630/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002631/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2632/// half elements to come from vector 1 (which would equal the dest.) and
2633/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002634static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002636
2637 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002639
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 int Half = NumElems / 2;
2641 for (int i = 0; i < Half; ++i)
2642 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002643 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 for (int i = Half; i < NumElems; ++i)
2645 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002646 return false;
2647 return true;
2648}
2649
Nate Begeman9008ca62009-04-27 18:41:29 +00002650static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2651 SmallVector<int, 8> M;
2652 N->getMask(M);
2653 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002654}
2655
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002656/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2657/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002658bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2659 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002660 return false;
2661
Evan Cheng2064a2b2006-03-28 06:50:32 +00002662 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2664 isUndefOrEqual(N->getMaskElt(1), 7) &&
2665 isUndefOrEqual(N->getMaskElt(2), 2) &&
2666 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002667}
2668
Nate Begeman0b10b912009-11-07 23:17:15 +00002669/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2670/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2671/// <2, 3, 2, 3>
2672bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2673 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2674
2675 if (NumElems != 4)
2676 return false;
2677
2678 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2679 isUndefOrEqual(N->getMaskElt(1), 3) &&
2680 isUndefOrEqual(N->getMaskElt(2), 2) &&
2681 isUndefOrEqual(N->getMaskElt(3), 3);
2682}
2683
Evan Cheng5ced1d82006-04-06 23:23:56 +00002684/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2685/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002686bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2687 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002688
Evan Cheng5ced1d82006-04-06 23:23:56 +00002689 if (NumElems != 2 && NumElems != 4)
2690 return false;
2691
Evan Chengc5cdff22006-04-07 21:53:05 +00002692 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002694 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002695
Evan Chengc5cdff22006-04-07 21:53:05 +00002696 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002698 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002699
2700 return true;
2701}
2702
Nate Begeman0b10b912009-11-07 23:17:15 +00002703/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2704/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2705bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002707
Evan Cheng5ced1d82006-04-06 23:23:56 +00002708 if (NumElems != 2 && NumElems != 4)
2709 return false;
2710
Evan Chengc5cdff22006-04-07 21:53:05 +00002711 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002713 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002714
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 for (unsigned i = 0; i < NumElems/2; ++i)
2716 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002717 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002718
2719 return true;
2720}
2721
Evan Cheng0038e592006-03-28 00:39:58 +00002722/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2723/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002724static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002725 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002727 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2731 int BitI = Mask[i];
2732 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002733 if (!isUndefOrEqual(BitI, j))
2734 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002735 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002736 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002737 return false;
2738 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002739 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002740 return false;
2741 }
Evan Cheng0038e592006-03-28 00:39:58 +00002742 }
Evan Cheng0038e592006-03-28 00:39:58 +00002743 return true;
2744}
2745
Nate Begeman9008ca62009-04-27 18:41:29 +00002746bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2747 SmallVector<int, 8> M;
2748 N->getMask(M);
2749 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002750}
2751
Evan Cheng4fcb9222006-03-28 02:43:26 +00002752/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2753/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002754static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002755 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002757 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002758 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002759
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2761 int BitI = Mask[i];
2762 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002763 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002764 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002765 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002766 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002767 return false;
2768 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002769 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002770 return false;
2771 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002772 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002773 return true;
2774}
2775
Nate Begeman9008ca62009-04-27 18:41:29 +00002776bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2777 SmallVector<int, 8> M;
2778 N->getMask(M);
2779 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002780}
2781
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002782/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2783/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2784/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002785static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002787 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002788 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002789
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2791 int BitI = Mask[i];
2792 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002793 if (!isUndefOrEqual(BitI, j))
2794 return false;
2795 if (!isUndefOrEqual(BitI1, j))
2796 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002797 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002798 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002799}
2800
Nate Begeman9008ca62009-04-27 18:41:29 +00002801bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2802 SmallVector<int, 8> M;
2803 N->getMask(M);
2804 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2805}
2806
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002807/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2808/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2809/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002810static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002812 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2813 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002814
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2816 int BitI = Mask[i];
2817 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002818 if (!isUndefOrEqual(BitI, j))
2819 return false;
2820 if (!isUndefOrEqual(BitI1, j))
2821 return false;
2822 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002823 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002824}
2825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2827 SmallVector<int, 8> M;
2828 N->getMask(M);
2829 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2830}
2831
Evan Cheng017dcc62006-04-21 01:05:10 +00002832/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2833/// specifies a shuffle of elements that is suitable for input to MOVSS,
2834/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002835static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002836 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002837 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002838
2839 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002842 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002843
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 for (int i = 1; i < NumElts; ++i)
2845 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002846 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002847
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002848 return true;
2849}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002850
Nate Begeman9008ca62009-04-27 18:41:29 +00002851bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2852 SmallVector<int, 8> M;
2853 N->getMask(M);
2854 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002855}
2856
Evan Cheng017dcc62006-04-21 01:05:10 +00002857/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2858/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002859/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002860static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 bool V2IsSplat = false, bool V2IsUndef = false) {
2862 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002863 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002864 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002868
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 for (int i = 1; i < NumOps; ++i)
2870 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2871 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2872 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002873 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002874
Evan Cheng39623da2006-04-20 08:58:49 +00002875 return true;
2876}
2877
Nate Begeman9008ca62009-04-27 18:41:29 +00002878static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002879 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 SmallVector<int, 8> M;
2881 N->getMask(M);
2882 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002883}
2884
Evan Chengd9539472006-04-14 21:59:03 +00002885/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2886/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002887bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2888 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002889 return false;
2890
2891 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002892 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 int Elt = N->getMaskElt(i);
2894 if (Elt >= 0 && Elt != 1)
2895 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002896 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002897
2898 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002899 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 int Elt = N->getMaskElt(i);
2901 if (Elt >= 0 && Elt != 3)
2902 return false;
2903 if (Elt == 3)
2904 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002905 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002906 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002908 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002909}
2910
2911/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2912/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002913bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2914 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002915 return false;
2916
2917 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 for (unsigned i = 0; i < 2; ++i)
2919 if (N->getMaskElt(i) > 0)
2920 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002921
2922 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002923 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 int Elt = N->getMaskElt(i);
2925 if (Elt >= 0 && Elt != 2)
2926 return false;
2927 if (Elt == 2)
2928 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002929 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002931 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002932}
2933
Evan Cheng0b457f02008-09-25 20:50:48 +00002934/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2935/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2937 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002938
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 for (int i = 0; i < e; ++i)
2940 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002941 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 for (int i = 0; i < e; ++i)
2943 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002944 return false;
2945 return true;
2946}
2947
Evan Cheng63d33002006-03-22 08:01:21 +00002948/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002949/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002950unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2952 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2953
Evan Chengb9df0ca2006-03-22 02:53:00 +00002954 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2955 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 for (int i = 0; i < NumOperands; ++i) {
2957 int Val = SVOp->getMaskElt(NumOperands-i-1);
2958 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002959 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002960 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002961 if (i != NumOperands - 1)
2962 Mask <<= Shift;
2963 }
Evan Cheng63d33002006-03-22 08:01:21 +00002964 return Mask;
2965}
2966
Evan Cheng506d3df2006-03-29 23:07:14 +00002967/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002968/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002969unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002971 unsigned Mask = 0;
2972 // 8 nodes, but we only care about the last 4.
2973 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 int Val = SVOp->getMaskElt(i);
2975 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002976 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002977 if (i != 4)
2978 Mask <<= 2;
2979 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002980 return Mask;
2981}
2982
2983/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002984/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002985unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002987 unsigned Mask = 0;
2988 // 8 nodes, but we only care about the first 4.
2989 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 int Val = SVOp->getMaskElt(i);
2991 if (Val >= 0)
2992 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002993 if (i != 0)
2994 Mask <<= 2;
2995 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002996 return Mask;
2997}
2998
Nate Begemana09008b2009-10-19 02:17:23 +00002999/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3000/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3001unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3002 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3003 EVT VVT = N->getValueType(0);
3004 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3005 int Val = 0;
3006
3007 unsigned i, e;
3008 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3009 Val = SVOp->getMaskElt(i);
3010 if (Val >= 0)
3011 break;
3012 }
3013 return (Val - i) * EltSize;
3014}
3015
Evan Cheng37b73872009-07-30 08:33:02 +00003016/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3017/// constant +0.0.
3018bool X86::isZeroNode(SDValue Elt) {
3019 return ((isa<ConstantSDNode>(Elt) &&
3020 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3021 (isa<ConstantFPSDNode>(Elt) &&
3022 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3023}
3024
Nate Begeman9008ca62009-04-27 18:41:29 +00003025/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3026/// their permute mask.
3027static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3028 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003029 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003030 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003032
Nate Begeman5a5ca152009-04-29 05:20:52 +00003033 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 int idx = SVOp->getMaskElt(i);
3035 if (idx < 0)
3036 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003037 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003039 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003041 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3043 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003044}
3045
Evan Cheng779ccea2007-12-07 21:30:01 +00003046/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3047/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003048static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003049 unsigned NumElems = VT.getVectorNumElements();
3050 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 int idx = Mask[i];
3052 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003053 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003054 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003056 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003058 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003059}
3060
Evan Cheng533a0aa2006-04-19 20:35:22 +00003061/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3062/// match movhlps. The lower half elements should come from upper half of
3063/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003064/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003065static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3066 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003067 return false;
3068 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003070 return false;
3071 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003073 return false;
3074 return true;
3075}
3076
Evan Cheng5ced1d82006-04-06 23:23:56 +00003077/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003078/// is promoted to a vector. It also returns the LoadSDNode by reference if
3079/// required.
3080static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003081 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3082 return false;
3083 N = N->getOperand(0).getNode();
3084 if (!ISD::isNON_EXTLoad(N))
3085 return false;
3086 if (LD)
3087 *LD = cast<LoadSDNode>(N);
3088 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003089}
3090
Evan Cheng533a0aa2006-04-19 20:35:22 +00003091/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3092/// match movlp{s|d}. The lower half elements should come from lower half of
3093/// V1 (and in order), and the upper half elements should come from the upper
3094/// half of V2 (and in order). And since V1 will become the source of the
3095/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003096static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3097 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003098 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003099 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003100 // Is V2 is a vector load, don't do this transformation. We will try to use
3101 // load folding shufps op.
3102 if (ISD::isNON_EXTLoad(V2))
3103 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003104
Nate Begeman5a5ca152009-04-29 05:20:52 +00003105 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003106
Evan Cheng533a0aa2006-04-19 20:35:22 +00003107 if (NumElems != 2 && NumElems != 4)
3108 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003109 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003111 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003112 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003114 return false;
3115 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003116}
3117
Evan Cheng39623da2006-04-20 08:58:49 +00003118/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3119/// all the same.
3120static bool isSplatVector(SDNode *N) {
3121 if (N->getOpcode() != ISD::BUILD_VECTOR)
3122 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003123
Dan Gohman475871a2008-07-27 21:46:04 +00003124 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003125 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3126 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003127 return false;
3128 return true;
3129}
3130
Evan Cheng213d2cf2007-05-17 18:45:50 +00003131/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003132/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003133/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003134static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003135 SDValue V1 = N->getOperand(0);
3136 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003137 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3138 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003140 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003142 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3143 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003144 if (Opc != ISD::BUILD_VECTOR ||
3145 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 return false;
3147 } else if (Idx >= 0) {
3148 unsigned Opc = V1.getOpcode();
3149 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3150 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003151 if (Opc != ISD::BUILD_VECTOR ||
3152 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003153 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003154 }
3155 }
3156 return true;
3157}
3158
3159/// getZeroVector - Returns a vector of specified type with all zero elements.
3160///
Owen Andersone50ed302009-08-10 22:56:29 +00003161static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003162 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003163 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003164
Chris Lattner8a594482007-11-25 00:24:49 +00003165 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3166 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003167 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003168 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3170 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003171 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3173 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003174 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3176 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003177 }
Dale Johannesenace16102009-02-03 19:33:06 +00003178 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003179}
3180
Chris Lattner8a594482007-11-25 00:24:49 +00003181/// getOnesVector - Returns a vector of specified type with all bits set.
3182///
Owen Andersone50ed302009-08-10 22:56:29 +00003183static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003184 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003185
Chris Lattner8a594482007-11-25 00:24:49 +00003186 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3187 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003190 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003192 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003194 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003195}
3196
3197
Evan Cheng39623da2006-04-20 08:58:49 +00003198/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3199/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003200static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003201 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003202 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Evan Cheng39623da2006-04-20 08:58:49 +00003204 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 SmallVector<int, 8> MaskVec;
3206 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Nate Begeman5a5ca152009-04-29 05:20:52 +00003208 for (unsigned i = 0; i != NumElems; ++i) {
3209 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 MaskVec[i] = NumElems;
3211 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003212 }
Evan Cheng39623da2006-04-20 08:58:49 +00003213 }
Evan Cheng39623da2006-04-20 08:58:49 +00003214 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3216 SVOp->getOperand(1), &MaskVec[0]);
3217 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003218}
3219
Evan Cheng017dcc62006-04-21 01:05:10 +00003220/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3221/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003222static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 SDValue V2) {
3224 unsigned NumElems = VT.getVectorNumElements();
3225 SmallVector<int, 8> Mask;
3226 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003227 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 Mask.push_back(i);
3229 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003230}
3231
Nate Begeman9008ca62009-04-27 18:41:29 +00003232/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003233static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 SDValue V2) {
3235 unsigned NumElems = VT.getVectorNumElements();
3236 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003237 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 Mask.push_back(i);
3239 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003240 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003242}
3243
Nate Begeman9008ca62009-04-27 18:41:29 +00003244/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003245static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 SDValue V2) {
3247 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003248 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003250 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 Mask.push_back(i + Half);
3252 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003253 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003255}
3256
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003257/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003258static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 bool HasSSE2) {
3260 if (SV->getValueType(0).getVectorNumElements() <= 4)
3261 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003262
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003264 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 DebugLoc dl = SV->getDebugLoc();
3266 SDValue V1 = SV->getOperand(0);
3267 int NumElems = VT.getVectorNumElements();
3268 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003269
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 // unpack elements to the correct location
3271 while (NumElems > 4) {
3272 if (EltNo < NumElems/2) {
3273 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3274 } else {
3275 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3276 EltNo -= NumElems/2;
3277 }
3278 NumElems >>= 1;
3279 }
Eric Christopherfd179292009-08-27 18:07:15 +00003280
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 // Perform the splat.
3282 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003283 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3285 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003286}
3287
Evan Chengba05f722006-04-21 23:03:30 +00003288/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003289/// vector of zero or undef vector. This produces a shuffle where the low
3290/// element of V2 is swizzled into the zero/undef vector, landing at element
3291/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003292static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003293 bool isZero, bool HasSSE2,
3294 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003295 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003296 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3298 unsigned NumElems = VT.getVectorNumElements();
3299 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003300 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 // If this is the insertion idx, put the low elt of V2 here.
3302 MaskVec.push_back(i == Idx ? NumElems : i);
3303 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003304}
3305
Evan Chengf26ffe92008-05-29 08:22:04 +00003306/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3307/// a shuffle that is zero.
3308static
Nate Begeman9008ca62009-04-27 18:41:29 +00003309unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3310 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003311 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003313 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 int Idx = SVOp->getMaskElt(Index);
3315 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003316 ++NumZeros;
3317 continue;
3318 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003320 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003321 ++NumZeros;
3322 else
3323 break;
3324 }
3325 return NumZeros;
3326}
3327
3328/// isVectorShift - Returns true if the shuffle can be implemented as a
3329/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003330/// FIXME: split into pslldqi, psrldqi, palignr variants.
3331static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003332 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003334
3335 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003337 if (!NumZeros) {
3338 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003340 if (!NumZeros)
3341 return false;
3342 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003343 bool SeenV1 = false;
3344 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 for (int i = NumZeros; i < NumElems; ++i) {
3346 int Val = isLeft ? (i - NumZeros) : i;
3347 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3348 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003349 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003351 SeenV1 = true;
3352 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003354 SeenV2 = true;
3355 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003357 return false;
3358 }
3359 if (SeenV1 && SeenV2)
3360 return false;
3361
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003363 ShAmt = NumZeros;
3364 return true;
3365}
3366
3367
Evan Chengc78d3b42006-04-24 18:01:45 +00003368/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3369///
Dan Gohman475871a2008-07-27 21:46:04 +00003370static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003371 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003372 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003373 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003374 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003375
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003376 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003377 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003378 bool First = true;
3379 for (unsigned i = 0; i < 16; ++i) {
3380 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3381 if (ThisIsNonZero && First) {
3382 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003384 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003386 First = false;
3387 }
3388
3389 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003390 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003391 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3392 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003393 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003395 }
3396 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3398 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3399 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003400 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003402 } else
3403 ThisElt = LastElt;
3404
Gabor Greifba36cb52008-08-28 21:40:38 +00003405 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003407 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003408 }
3409 }
3410
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003412}
3413
Bill Wendlinga348c562007-03-22 18:42:45 +00003414/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003415///
Dan Gohman475871a2008-07-27 21:46:04 +00003416static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003417 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003418 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003419 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003420 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003421
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003422 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003423 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003424 bool First = true;
3425 for (unsigned i = 0; i < 8; ++i) {
3426 bool isNonZero = (NonZeros & (1 << i)) != 0;
3427 if (isNonZero) {
3428 if (First) {
3429 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003431 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003433 First = false;
3434 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003435 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003437 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003438 }
3439 }
3440
3441 return V;
3442}
3443
Evan Chengf26ffe92008-05-29 08:22:04 +00003444/// getVShift - Return a vector logical shift node.
3445///
Owen Andersone50ed302009-08-10 22:56:29 +00003446static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 unsigned NumBits, SelectionDAG &DAG,
3448 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003449 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003451 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003452 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3453 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3454 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003455 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003456}
3457
Dan Gohman475871a2008-07-27 21:46:04 +00003458SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003459X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3460 SelectionDAG &DAG) {
3461
3462 // Check if the scalar load can be widened into a vector load. And if
3463 // the address is "base + cst" see if the cst can be "absorbed" into
3464 // the shuffle mask.
3465 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3466 SDValue Ptr = LD->getBasePtr();
3467 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3468 return SDValue();
3469 EVT PVT = LD->getValueType(0);
3470 if (PVT != MVT::i32 && PVT != MVT::f32)
3471 return SDValue();
3472
3473 int FI = -1;
3474 int64_t Offset = 0;
3475 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3476 FI = FINode->getIndex();
3477 Offset = 0;
3478 } else if (Ptr.getOpcode() == ISD::ADD &&
3479 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3480 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3481 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3482 Offset = Ptr.getConstantOperandVal(1);
3483 Ptr = Ptr.getOperand(0);
3484 } else {
3485 return SDValue();
3486 }
3487
3488 SDValue Chain = LD->getChain();
3489 // Make sure the stack object alignment is at least 16.
3490 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3491 if (DAG.InferPtrAlignment(Ptr) < 16) {
3492 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003493 // Can't change the alignment. FIXME: It's possible to compute
3494 // the exact stack offset and reference FI + adjust offset instead.
3495 // If someone *really* cares about this. That's the way to implement it.
3496 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003497 } else {
3498 MFI->setObjectAlignment(FI, 16);
3499 }
3500 }
3501
3502 // (Offset % 16) must be multiple of 4. Then address is then
3503 // Ptr + (Offset & ~15).
3504 if (Offset < 0)
3505 return SDValue();
3506 if ((Offset % 16) & 3)
3507 return SDValue();
3508 int64_t StartOffset = Offset & ~15;
3509 if (StartOffset)
3510 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3511 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3512
3513 int EltNo = (Offset - StartOffset) >> 2;
3514 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3515 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3516 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3517 // Canonicalize it to a v4i32 shuffle.
3518 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3519 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3520 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3521 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3522 }
3523
3524 return SDValue();
3525}
3526
3527SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003528X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003529 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003530 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003531 if (ISD::isBuildVectorAllZeros(Op.getNode())
3532 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003533 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3534 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3535 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003537 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003538
Gabor Greifba36cb52008-08-28 21:40:38 +00003539 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003540 return getOnesVector(Op.getValueType(), DAG, dl);
3541 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003542 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003543
Owen Andersone50ed302009-08-10 22:56:29 +00003544 EVT VT = Op.getValueType();
3545 EVT ExtVT = VT.getVectorElementType();
3546 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547
3548 unsigned NumElems = Op.getNumOperands();
3549 unsigned NumZero = 0;
3550 unsigned NumNonZero = 0;
3551 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003552 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003553 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003554 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003555 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003556 if (Elt.getOpcode() == ISD::UNDEF)
3557 continue;
3558 Values.insert(Elt);
3559 if (Elt.getOpcode() != ISD::Constant &&
3560 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003561 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003562 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003563 NumZero++;
3564 else {
3565 NonZeros |= (1 << i);
3566 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003567 }
3568 }
3569
Dan Gohman7f321562007-06-25 16:23:39 +00003570 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003571 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003572 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003573 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003574
Chris Lattner67f453a2008-03-09 05:42:06 +00003575 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003576 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003577 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003578 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Chris Lattner62098042008-03-09 01:05:04 +00003580 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3581 // the value are obviously zero, truncate the value to i32 and do the
3582 // insertion that way. Only do this if the value is non-constant or if the
3583 // value is a constant being inserted into element 0. It is cheaper to do
3584 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003586 (!IsAllConstants || Idx == 0)) {
3587 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3588 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3590 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003591
Chris Lattner62098042008-03-09 01:05:04 +00003592 // Truncate the value (which may itself be a constant) to i32, and
3593 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003595 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003596 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3597 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003598
Chris Lattner62098042008-03-09 01:05:04 +00003599 // Now we have our 32-bit value zero extended in the low element of
3600 // a vector. If Idx != 0, swizzle it into place.
3601 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 SmallVector<int, 4> Mask;
3603 Mask.push_back(Idx);
3604 for (unsigned i = 1; i != VecElts; ++i)
3605 Mask.push_back(i);
3606 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003607 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003609 }
Dale Johannesenace16102009-02-03 19:33:06 +00003610 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003611 }
3612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003613
Chris Lattner19f79692008-03-08 22:59:52 +00003614 // If we have a constant or non-constant insertion into the low element of
3615 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3616 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003617 // depending on what the source datatype is.
3618 if (Idx == 0) {
3619 if (NumZero == 0) {
3620 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3622 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003623 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3624 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3625 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3626 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3628 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3629 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003630 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3631 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3632 Subtarget->hasSSE2(), DAG);
3633 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3634 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003635 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003636
3637 // Is it a vector logical left shift?
3638 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003639 X86::isZeroNode(Op.getOperand(0)) &&
3640 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003641 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003642 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003643 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003644 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003645 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003646 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003647
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003648 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003649 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003650
Chris Lattner19f79692008-03-08 22:59:52 +00003651 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3652 // is a non-constant being inserted into an element other than the low one,
3653 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3654 // movd/movss) to move this into the low element, then shuffle it into
3655 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003656 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003657 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Evan Cheng0db9fe62006-04-25 20:13:52 +00003659 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003660 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3661 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003663 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 MaskVec.push_back(i == Idx ? 0 : 1);
3665 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003666 }
3667 }
3668
Chris Lattner67f453a2008-03-09 05:42:06 +00003669 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003670 if (Values.size() == 1) {
3671 if (EVTBits == 32) {
3672 // Instead of a shuffle like this:
3673 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3674 // Check if it's possible to issue this instead.
3675 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3676 unsigned Idx = CountTrailingZeros_32(NonZeros);
3677 SDValue Item = Op.getOperand(Idx);
3678 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3679 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3680 }
Dan Gohman475871a2008-07-27 21:46:04 +00003681 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003682 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003683
Dan Gohmana3941172007-07-24 22:55:08 +00003684 // A vector full of immediates; various special cases are already
3685 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003686 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003687 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003688
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003689 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003690 if (EVTBits == 64) {
3691 if (NumNonZero == 1) {
3692 // One half is zero or undef.
3693 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003694 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003695 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003696 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3697 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003698 }
Dan Gohman475871a2008-07-27 21:46:04 +00003699 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003700 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003701
3702 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003703 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003704 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003705 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003706 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003707 }
3708
Bill Wendling826f36f2007-03-28 00:57:11 +00003709 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003710 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003711 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003712 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003713 }
3714
3715 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003716 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003717 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003718 if (NumElems == 4 && NumZero > 0) {
3719 for (unsigned i = 0; i < 4; ++i) {
3720 bool isZero = !(NonZeros & (1 << i));
3721 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003722 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003723 else
Dale Johannesenace16102009-02-03 19:33:06 +00003724 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003725 }
3726
3727 for (unsigned i = 0; i < 2; ++i) {
3728 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3729 default: break;
3730 case 0:
3731 V[i] = V[i*2]; // Must be a zero vector.
3732 break;
3733 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003735 break;
3736 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003737 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003738 break;
3739 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003740 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003741 break;
3742 }
3743 }
3744
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003746 bool Reverse = (NonZeros & 0x3) == 2;
3747 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3750 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003751 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3752 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003753 }
3754
3755 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003756 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3757 // values to be inserted is equal to the number of elements, in which case
3758 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003759 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003761 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003762 getSubtarget()->hasSSE41()) {
3763 V[0] = DAG.getUNDEF(VT);
3764 for (unsigned i = 0; i < NumElems; ++i)
3765 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3766 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3767 Op.getOperand(i), DAG.getIntPtrConstant(i));
3768 return V[0];
3769 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003770 // Expand into a number of unpckl*.
3771 // e.g. for v4f32
3772 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3773 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3774 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003775 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003776 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777 NumElems >>= 1;
3778 while (NumElems != 0) {
3779 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 NumElems >>= 1;
3782 }
3783 return V[0];
3784 }
3785
Dan Gohman475871a2008-07-27 21:46:04 +00003786 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003787}
3788
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003789SDValue
3790X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3791 // We support concatenate two MMX registers and place them in a MMX
3792 // register. This is better than doing a stack convert.
3793 DebugLoc dl = Op.getDebugLoc();
3794 EVT ResVT = Op.getValueType();
3795 assert(Op.getNumOperands() == 2);
3796 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3797 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3798 int Mask[2];
3799 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3800 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3801 InVec = Op.getOperand(1);
3802 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3803 unsigned NumElts = ResVT.getVectorNumElements();
3804 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3805 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3806 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3807 } else {
3808 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3809 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3810 Mask[0] = 0; Mask[1] = 2;
3811 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3812 }
3813 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3814}
3815
Nate Begemanb9a47b82009-02-23 08:49:38 +00003816// v8i16 shuffles - Prefer shuffles in the following order:
3817// 1. [all] pshuflw, pshufhw, optional move
3818// 2. [ssse3] 1 x pshufb
3819// 3. [ssse3] 2 x pshufb + 1 x por
3820// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003821static
Nate Begeman9008ca62009-04-27 18:41:29 +00003822SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3823 SelectionDAG &DAG, X86TargetLowering &TLI) {
3824 SDValue V1 = SVOp->getOperand(0);
3825 SDValue V2 = SVOp->getOperand(1);
3826 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003827 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003828
Nate Begemanb9a47b82009-02-23 08:49:38 +00003829 // Determine if more than 1 of the words in each of the low and high quadwords
3830 // of the result come from the same quadword of one of the two inputs. Undef
3831 // mask values count as coming from any quadword, for better codegen.
3832 SmallVector<unsigned, 4> LoQuad(4);
3833 SmallVector<unsigned, 4> HiQuad(4);
3834 BitVector InputQuads(4);
3835 for (unsigned i = 0; i < 8; ++i) {
3836 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 MaskVals.push_back(EltIdx);
3839 if (EltIdx < 0) {
3840 ++Quad[0];
3841 ++Quad[1];
3842 ++Quad[2];
3843 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003844 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003845 }
3846 ++Quad[EltIdx / 4];
3847 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003848 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003849
Nate Begemanb9a47b82009-02-23 08:49:38 +00003850 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003851 unsigned MaxQuad = 1;
3852 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003853 if (LoQuad[i] > MaxQuad) {
3854 BestLoQuad = i;
3855 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003856 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003857 }
3858
Nate Begemanb9a47b82009-02-23 08:49:38 +00003859 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003860 MaxQuad = 1;
3861 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003862 if (HiQuad[i] > MaxQuad) {
3863 BestHiQuad = i;
3864 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003865 }
3866 }
3867
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003869 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 // single pshufb instruction is necessary. If There are more than 2 input
3871 // quads, disable the next transformation since it does not help SSSE3.
3872 bool V1Used = InputQuads[0] || InputQuads[1];
3873 bool V2Used = InputQuads[2] || InputQuads[3];
3874 if (TLI.getSubtarget()->hasSSSE3()) {
3875 if (InputQuads.count() == 2 && V1Used && V2Used) {
3876 BestLoQuad = InputQuads.find_first();
3877 BestHiQuad = InputQuads.find_next(BestLoQuad);
3878 }
3879 if (InputQuads.count() > 2) {
3880 BestLoQuad = -1;
3881 BestHiQuad = -1;
3882 }
3883 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003884
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3886 // the shuffle mask. If a quad is scored as -1, that means that it contains
3887 // words from all 4 input quadwords.
3888 SDValue NewV;
3889 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 SmallVector<int, 8> MaskV;
3891 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3892 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003893 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3895 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3896 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003897
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3899 // source words for the shuffle, to aid later transformations.
3900 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003901 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003902 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003904 if (idx != (int)i)
3905 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003907 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003908 AllWordsInNewV = false;
3909 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003910 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003911
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3913 if (AllWordsInNewV) {
3914 for (int i = 0; i != 8; ++i) {
3915 int idx = MaskVals[i];
3916 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003917 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003918 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 if ((idx != i) && idx < 4)
3920 pshufhw = false;
3921 if ((idx != i) && idx > 3)
3922 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003923 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 V1 = NewV;
3925 V2Used = false;
3926 BestLoQuad = 0;
3927 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003928 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003929
Nate Begemanb9a47b82009-02-23 08:49:38 +00003930 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3931 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003932 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003933 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003935 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003936 }
Eric Christopherfd179292009-08-27 18:07:15 +00003937
Nate Begemanb9a47b82009-02-23 08:49:38 +00003938 // If we have SSSE3, and all words of the result are from 1 input vector,
3939 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3940 // is present, fall back to case 4.
3941 if (TLI.getSubtarget()->hasSSSE3()) {
3942 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003943
Nate Begemanb9a47b82009-02-23 08:49:38 +00003944 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003945 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 // mask, and elements that come from V1 in the V2 mask, so that the two
3947 // results can be OR'd together.
3948 bool TwoInputs = V1Used && V2Used;
3949 for (unsigned i = 0; i != 8; ++i) {
3950 int EltIdx = MaskVals[i] * 2;
3951 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3953 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 continue;
3955 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3957 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003960 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003961 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003965
Nate Begemanb9a47b82009-02-23 08:49:38 +00003966 // Calculate the shuffle mask for the second input, shuffle it, and
3967 // OR it with the first shuffled input.
3968 pshufbMask.clear();
3969 for (unsigned i = 0; i != 8; ++i) {
3970 int EltIdx = MaskVals[i] * 2;
3971 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3973 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003974 continue;
3975 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3977 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003978 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003980 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003981 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 MVT::v16i8, &pshufbMask[0], 16));
3983 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3984 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 }
3986
3987 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3988 // and update MaskVals with new element order.
3989 BitVector InOrder(8);
3990 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003992 for (int i = 0; i != 4; ++i) {
3993 int idx = MaskVals[i];
3994 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 InOrder.set(i);
3997 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003999 InOrder.set(i);
4000 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 }
4003 }
4004 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004007 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 }
Eric Christopherfd179292009-08-27 18:07:15 +00004009
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4011 // and update MaskVals with the new element order.
4012 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 for (unsigned i = 4; i != 8; ++i) {
4017 int idx = MaskVals[i];
4018 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 InOrder.set(i);
4021 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 InOrder.set(i);
4024 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 }
4027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 }
Eric Christopherfd179292009-08-27 18:07:15 +00004031
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 // In case BestHi & BestLo were both -1, which means each quadword has a word
4033 // from each of the four input quadwords, calculate the InOrder bitvector now
4034 // before falling through to the insert/extract cleanup.
4035 if (BestLoQuad == -1 && BestHiQuad == -1) {
4036 NewV = V1;
4037 for (int i = 0; i != 8; ++i)
4038 if (MaskVals[i] < 0 || MaskVals[i] == i)
4039 InOrder.set(i);
4040 }
Eric Christopherfd179292009-08-27 18:07:15 +00004041
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 // The other elements are put in the right place using pextrw and pinsrw.
4043 for (unsigned i = 0; i != 8; ++i) {
4044 if (InOrder[i])
4045 continue;
4046 int EltIdx = MaskVals[i];
4047 if (EltIdx < 0)
4048 continue;
4049 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 DAG.getIntPtrConstant(i));
4056 }
4057 return NewV;
4058}
4059
4060// v16i8 shuffles - Prefer shuffles in the following order:
4061// 1. [ssse3] 1 x pshufb
4062// 2. [ssse3] 2 x pshufb + 1 x por
4063// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4064static
Nate Begeman9008ca62009-04-27 18:41:29 +00004065SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4066 SelectionDAG &DAG, X86TargetLowering &TLI) {
4067 SDValue V1 = SVOp->getOperand(0);
4068 SDValue V2 = SVOp->getOperand(1);
4069 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004072
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004074 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 // present, fall back to case 3.
4076 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4077 bool V1Only = true;
4078 bool V2Only = true;
4079 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 if (EltIdx < 0)
4082 continue;
4083 if (EltIdx < 16)
4084 V2Only = false;
4085 else
4086 V1Only = false;
4087 }
Eric Christopherfd179292009-08-27 18:07:15 +00004088
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4090 if (TLI.getSubtarget()->hasSSSE3()) {
4091 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004092
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004094 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 //
4096 // Otherwise, we have elements from both input vectors, and must zero out
4097 // elements that come from V2 in the first mask, and V1 in the second mask
4098 // so that we can OR them together.
4099 bool TwoInputs = !(V1Only || V2Only);
4100 for (unsigned i = 0; i != 16; ++i) {
4101 int EltIdx = MaskVals[i];
4102 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 continue;
4105 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 }
4108 // If all the elements are from V2, assign it to V1 and return after
4109 // building the first pshufb.
4110 if (V2Only)
4111 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004113 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 if (!TwoInputs)
4116 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004117
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 // Calculate the shuffle mask for the second input, shuffle it, and
4119 // OR it with the first shuffled input.
4120 pshufbMask.clear();
4121 for (unsigned i = 0; i != 16; ++i) {
4122 int EltIdx = MaskVals[i];
4123 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 continue;
4126 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004130 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 MVT::v16i8, &pshufbMask[0], 16));
4132 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 }
Eric Christopherfd179292009-08-27 18:07:15 +00004134
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 // No SSSE3 - Calculate in place words and then fix all out of place words
4136 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4137 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4139 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 SDValue NewV = V2Only ? V2 : V1;
4141 for (int i = 0; i != 8; ++i) {
4142 int Elt0 = MaskVals[i*2];
4143 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // This word of the result is all undef, skip it.
4146 if (Elt0 < 0 && Elt1 < 0)
4147 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // This word of the result is already in the correct place, skip it.
4150 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4151 continue;
4152 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4153 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004154
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4156 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4157 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004158
4159 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4160 // using a single extract together, load it and store it.
4161 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004163 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004165 DAG.getIntPtrConstant(i));
4166 continue;
4167 }
4168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004170 // source byte is not also odd, shift the extracted word left 8 bits
4171 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 DAG.getIntPtrConstant(Elt1 / 2));
4175 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004178 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4180 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 }
4182 // If Elt0 is defined, extract it from the appropriate source. If the
4183 // source byte is not also even, shift the extracted word right 8 bits. If
4184 // Elt1 was also defined, OR the extracted values together before
4185 // inserting them in the result.
4186 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4189 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004192 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4194 DAG.getConstant(0x00FF, MVT::i16));
4195 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 : InsElt0;
4197 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 DAG.getIntPtrConstant(i));
4200 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004202}
4203
Evan Cheng7a831ce2007-12-15 03:00:47 +00004204/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4205/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4206/// done when every pair / quad of shuffle mask elements point to elements in
4207/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004208/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4209static
Nate Begeman9008ca62009-04-27 18:41:29 +00004210SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4211 SelectionDAG &DAG,
4212 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004213 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SDValue V1 = SVOp->getOperand(0);
4215 SDValue V2 = SVOp->getOperand(1);
4216 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004217 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004219 EVT MaskEltVT = MaskVT.getVectorElementType();
4220 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004222 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 case MVT::v4f32: NewVT = MVT::v2f64; break;
4224 case MVT::v4i32: NewVT = MVT::v2i64; break;
4225 case MVT::v8i16: NewVT = MVT::v4i32; break;
4226 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004227 }
4228
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004229 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004230 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004232 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004234 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 int Scale = NumElems / NewWidth;
4236 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004237 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 int StartIdx = -1;
4239 for (int j = 0; j < Scale; ++j) {
4240 int EltIdx = SVOp->getMaskElt(i+j);
4241 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004242 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004244 StartIdx = EltIdx - (EltIdx % Scale);
4245 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004246 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004247 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 if (StartIdx == -1)
4249 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004250 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004252 }
4253
Dale Johannesenace16102009-02-03 19:33:06 +00004254 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4255 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004257}
4258
Evan Chengd880b972008-05-09 21:53:03 +00004259/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004260///
Owen Andersone50ed302009-08-10 22:56:29 +00004261static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 SDValue SrcOp, SelectionDAG &DAG,
4263 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004265 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004266 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004267 LD = dyn_cast<LoadSDNode>(SrcOp);
4268 if (!LD) {
4269 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4270 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004271 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4272 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004273 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4274 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004275 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004276 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004278 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4279 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4280 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4281 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004282 SrcOp.getOperand(0)
4283 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004284 }
4285 }
4286 }
4287
Dale Johannesenace16102009-02-03 19:33:06 +00004288 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4289 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004290 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004291 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004292}
4293
Evan Chengace3c172008-07-22 21:13:36 +00004294/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4295/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004296static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004297LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4298 SDValue V1 = SVOp->getOperand(0);
4299 SDValue V2 = SVOp->getOperand(1);
4300 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004301 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004302
Evan Chengace3c172008-07-22 21:13:36 +00004303 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004304 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 SmallVector<int, 8> Mask1(4U, -1);
4306 SmallVector<int, 8> PermMask;
4307 SVOp->getMask(PermMask);
4308
Evan Chengace3c172008-07-22 21:13:36 +00004309 unsigned NumHi = 0;
4310 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004311 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 int Idx = PermMask[i];
4313 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004314 Locs[i] = std::make_pair(-1, -1);
4315 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4317 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004318 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004320 NumLo++;
4321 } else {
4322 Locs[i] = std::make_pair(1, NumHi);
4323 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004325 NumHi++;
4326 }
4327 }
4328 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004329
Evan Chengace3c172008-07-22 21:13:36 +00004330 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004331 // If no more than two elements come from either vector. This can be
4332 // implemented with two shuffles. First shuffle gather the elements.
4333 // The second shuffle, which takes the first shuffle as both of its
4334 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004336
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004338
Evan Chengace3c172008-07-22 21:13:36 +00004339 for (unsigned i = 0; i != 4; ++i) {
4340 if (Locs[i].first == -1)
4341 continue;
4342 else {
4343 unsigned Idx = (i < 2) ? 0 : 4;
4344 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004346 }
4347 }
4348
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004350 } else if (NumLo == 3 || NumHi == 3) {
4351 // Otherwise, we must have three elements from one vector, call it X, and
4352 // one element from the other, call it Y. First, use a shufps to build an
4353 // intermediate vector with the one element from Y and the element from X
4354 // that will be in the same half in the final destination (the indexes don't
4355 // matter). Then, use a shufps to build the final vector, taking the half
4356 // containing the element from Y from the intermediate, and the other half
4357 // from X.
4358 if (NumHi == 3) {
4359 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004361 std::swap(V1, V2);
4362 }
4363
4364 // Find the element from V2.
4365 unsigned HiIndex;
4366 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 int Val = PermMask[HiIndex];
4368 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004369 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004370 if (Val >= 4)
4371 break;
4372 }
4373
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 Mask1[0] = PermMask[HiIndex];
4375 Mask1[1] = -1;
4376 Mask1[2] = PermMask[HiIndex^1];
4377 Mask1[3] = -1;
4378 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004379
4380 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 Mask1[0] = PermMask[0];
4382 Mask1[1] = PermMask[1];
4383 Mask1[2] = HiIndex & 1 ? 6 : 4;
4384 Mask1[3] = HiIndex & 1 ? 4 : 6;
4385 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004386 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 Mask1[0] = HiIndex & 1 ? 2 : 0;
4388 Mask1[1] = HiIndex & 1 ? 0 : 2;
4389 Mask1[2] = PermMask[2];
4390 Mask1[3] = PermMask[3];
4391 if (Mask1[2] >= 0)
4392 Mask1[2] += 4;
4393 if (Mask1[3] >= 0)
4394 Mask1[3] += 4;
4395 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004396 }
Evan Chengace3c172008-07-22 21:13:36 +00004397 }
4398
4399 // Break it into (shuffle shuffle_hi, shuffle_lo).
4400 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 SmallVector<int,8> LoMask(4U, -1);
4402 SmallVector<int,8> HiMask(4U, -1);
4403
4404 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004405 unsigned MaskIdx = 0;
4406 unsigned LoIdx = 0;
4407 unsigned HiIdx = 2;
4408 for (unsigned i = 0; i != 4; ++i) {
4409 if (i == 2) {
4410 MaskPtr = &HiMask;
4411 MaskIdx = 1;
4412 LoIdx = 0;
4413 HiIdx = 2;
4414 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 int Idx = PermMask[i];
4416 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004417 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004419 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004421 LoIdx++;
4422 } else {
4423 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004425 HiIdx++;
4426 }
4427 }
4428
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4430 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4431 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004432 for (unsigned i = 0; i != 4; ++i) {
4433 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004435 } else {
4436 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004438 }
4439 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004441}
4442
Dan Gohman475871a2008-07-27 21:46:04 +00004443SDValue
4444X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004446 SDValue V1 = Op.getOperand(0);
4447 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004448 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004449 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004450 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004451 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4453 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004454 bool V1IsSplat = false;
4455 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004456
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004458 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004459
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 // Promote splats to v4f32.
4461 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004462 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 return Op;
4464 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465 }
4466
Evan Cheng7a831ce2007-12-15 03:00:47 +00004467 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4468 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004471 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004472 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004473 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004475 // FIXME: Figure out a cleaner way to do this.
4476 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004477 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004479 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4481 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4482 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004483 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004484 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4486 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004487 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004489 }
4490 }
Eric Christopherfd179292009-08-27 18:07:15 +00004491
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 if (X86::isPSHUFDMask(SVOp))
4493 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004494
Evan Chengf26ffe92008-05-29 08:22:04 +00004495 // Check if this can be converted into a logical shift.
4496 bool isLeft = false;
4497 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004498 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004500 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004501 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004502 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004503 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004504 EVT EltVT = VT.getVectorElementType();
4505 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004506 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004507 }
Eric Christopherfd179292009-08-27 18:07:15 +00004508
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004510 if (V1IsUndef)
4511 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004512 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004513 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004514 if (!isMMX)
4515 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004516 }
Eric Christopherfd179292009-08-27 18:07:15 +00004517
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 // FIXME: fold these into legal mask.
4519 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4520 X86::isMOVSLDUPMask(SVOp) ||
4521 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004522 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004524 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004525
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 if (ShouldXformToMOVHLPS(SVOp) ||
4527 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4528 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004529
Evan Chengf26ffe92008-05-29 08:22:04 +00004530 if (isShift) {
4531 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004532 EVT EltVT = VT.getVectorElementType();
4533 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004534 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004535 }
Eric Christopherfd179292009-08-27 18:07:15 +00004536
Evan Cheng9eca5e82006-10-25 21:49:50 +00004537 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004538 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4539 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004540 V1IsSplat = isSplatVector(V1.getNode());
4541 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004542
Chris Lattner8a594482007-11-25 00:24:49 +00004543 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004544 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 Op = CommuteVectorShuffle(SVOp, DAG);
4546 SVOp = cast<ShuffleVectorSDNode>(Op);
4547 V1 = SVOp->getOperand(0);
4548 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004549 std::swap(V1IsSplat, V2IsSplat);
4550 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004551 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004552 }
4553
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4555 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004556 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 return V1;
4558 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4559 // the instruction selector will not match, so get a canonical MOVL with
4560 // swapped operands to undo the commute.
4561 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004562 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004563
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4565 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4566 X86::isUNPCKLMask(SVOp) ||
4567 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004568 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004569
Evan Cheng9bbbb982006-10-25 20:48:19 +00004570 if (V2IsSplat) {
4571 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004572 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004573 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 SDValue NewMask = NormalizeMask(SVOp, DAG);
4575 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4576 if (NSVOp != SVOp) {
4577 if (X86::isUNPCKLMask(NSVOp, true)) {
4578 return NewMask;
4579 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4580 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004581 }
4582 }
4583 }
4584
Evan Cheng9eca5e82006-10-25 21:49:50 +00004585 if (Commuted) {
4586 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 // FIXME: this seems wrong.
4588 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4589 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4590 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4591 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4592 X86::isUNPCKLMask(NewSVOp) ||
4593 X86::isUNPCKHMask(NewSVOp))
4594 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004595 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004596
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004598
4599 // Normalize the node to match x86 shuffle ops if needed
4600 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4601 return CommuteVectorShuffle(SVOp, DAG);
4602
4603 // Check for legal shuffle and return?
4604 SmallVector<int, 16> PermMask;
4605 SVOp->getMask(PermMask);
4606 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004607 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004608
Evan Cheng14b32e12007-12-11 01:46:18 +00004609 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004611 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004612 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004613 return NewOp;
4614 }
4615
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 if (NewOp.getNode())
4619 return NewOp;
4620 }
Eric Christopherfd179292009-08-27 18:07:15 +00004621
Evan Chengace3c172008-07-22 21:13:36 +00004622 // Handle all 4 wide cases with a number of shuffles except for MMX.
4623 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004625
Dan Gohman475871a2008-07-27 21:46:04 +00004626 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004627}
4628
Dan Gohman475871a2008-07-27 21:46:04 +00004629SDValue
4630X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004631 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004632 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004633 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004634 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004636 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004638 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004639 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004640 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004641 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4642 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4643 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4645 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004646 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004648 Op.getOperand(0)),
4649 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004651 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004653 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004654 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004656 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4657 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004658 // result has a single use which is a store or a bitcast to i32. And in
4659 // the case of a store, it's not worth it if the index is a constant 0,
4660 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004661 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004662 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004663 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004664 if ((User->getOpcode() != ISD::STORE ||
4665 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4666 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004667 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004669 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4671 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004672 Op.getOperand(0)),
4673 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4675 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004676 // ExtractPS works with constant index.
4677 if (isa<ConstantSDNode>(Op.getOperand(1)))
4678 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004679 }
Dan Gohman475871a2008-07-27 21:46:04 +00004680 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004681}
4682
4683
Dan Gohman475871a2008-07-27 21:46:04 +00004684SDValue
4685X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004686 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004687 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004688
Evan Cheng62a3f152008-03-24 21:52:23 +00004689 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004690 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004691 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004692 return Res;
4693 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004694
Owen Andersone50ed302009-08-10 22:56:29 +00004695 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004696 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004697 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004698 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004699 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004700 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004701 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4703 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004704 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004706 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004707 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004708 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004709 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004710 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004711 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004712 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004713 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004714 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004715 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 if (Idx == 0)
4717 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004718
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004721 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004722 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004724 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004725 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004726 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004727 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4728 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4729 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004730 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004731 if (Idx == 0)
4732 return Op;
4733
4734 // UNPCKHPD the element to the lowest double word, then movsd.
4735 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4736 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004738 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004739 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004740 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004741 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004742 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004743 }
4744
Dan Gohman475871a2008-07-27 21:46:04 +00004745 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746}
4747
Dan Gohman475871a2008-07-27 21:46:04 +00004748SDValue
4749X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004750 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004751 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004752 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004753
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue N0 = Op.getOperand(0);
4755 SDValue N1 = Op.getOperand(1);
4756 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004757
Dan Gohman8a55ce42009-09-23 21:02:20 +00004758 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004759 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004760 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4761 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004762 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4763 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 if (N1.getValueType() != MVT::i32)
4765 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4766 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004767 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004768 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004769 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004770 // Bits [7:6] of the constant are the source select. This will always be
4771 // zero here. The DAG Combiner may combine an extract_elt index into these
4772 // bits. For example (insert (extract, 3), 2) could be matched by putting
4773 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004774 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004775 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004776 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004777 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004778 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004779 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004781 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004782 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004783 // PINSR* works with constant index.
4784 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004785 }
Dan Gohman475871a2008-07-27 21:46:04 +00004786 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004787}
4788
Dan Gohman475871a2008-07-27 21:46:04 +00004789SDValue
4790X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004791 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004792 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004793
4794 if (Subtarget->hasSSE41())
4795 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4796
Dan Gohman8a55ce42009-09-23 21:02:20 +00004797 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004798 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004799
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004800 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004801 SDValue N0 = Op.getOperand(0);
4802 SDValue N1 = Op.getOperand(1);
4803 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004804
Dan Gohman8a55ce42009-09-23 21:02:20 +00004805 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004806 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4807 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 if (N1.getValueType() != MVT::i32)
4809 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4810 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004811 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004812 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813 }
Dan Gohman475871a2008-07-27 21:46:04 +00004814 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815}
4816
Dan Gohman475871a2008-07-27 21:46:04 +00004817SDValue
4818X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004819 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 if (Op.getValueType() == MVT::v2f32)
4821 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4822 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4823 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004824 Op.getOperand(0))));
4825
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4827 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004828
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4830 EVT VT = MVT::v2i32;
4831 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004832 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 case MVT::v16i8:
4834 case MVT::v8i16:
4835 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004836 break;
4837 }
Dale Johannesenace16102009-02-03 19:33:06 +00004838 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4839 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004840}
4841
Bill Wendling056292f2008-09-16 21:48:12 +00004842// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4843// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4844// one of the above mentioned nodes. It has to be wrapped because otherwise
4845// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4846// be used to form addressing mode. These wrapped nodes will be selected
4847// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004848SDValue
4849X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004851
Chris Lattner41621a22009-06-26 19:22:52 +00004852 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4853 // global base reg.
4854 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004855 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004856 CodeModel::Model M = getTargetMachine().getCodeModel();
4857
Chris Lattner4f066492009-07-11 20:29:19 +00004858 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004859 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004860 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004861 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004862 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004863 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004864 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004865
Evan Cheng1606e8e2009-03-13 07:51:59 +00004866 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004867 CP->getAlignment(),
4868 CP->getOffset(), OpFlag);
4869 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004870 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004871 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004872 if (OpFlag) {
4873 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004874 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004875 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004876 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877 }
4878
4879 return Result;
4880}
4881
Chris Lattner18c59872009-06-27 04:16:01 +00004882SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4883 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004884
Chris Lattner18c59872009-06-27 04:16:01 +00004885 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4886 // global base reg.
4887 unsigned char OpFlag = 0;
4888 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004889 CodeModel::Model M = getTargetMachine().getCodeModel();
4890
Chris Lattner4f066492009-07-11 20:29:19 +00004891 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004892 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004893 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004894 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004895 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004896 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004897 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004898
Chris Lattner18c59872009-06-27 04:16:01 +00004899 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4900 OpFlag);
4901 DebugLoc DL = JT->getDebugLoc();
4902 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004903
Chris Lattner18c59872009-06-27 04:16:01 +00004904 // With PIC, the address is actually $g + Offset.
4905 if (OpFlag) {
4906 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4907 DAG.getNode(X86ISD::GlobalBaseReg,
4908 DebugLoc::getUnknownLoc(), getPointerTy()),
4909 Result);
4910 }
Eric Christopherfd179292009-08-27 18:07:15 +00004911
Chris Lattner18c59872009-06-27 04:16:01 +00004912 return Result;
4913}
4914
4915SDValue
4916X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4917 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004918
Chris Lattner18c59872009-06-27 04:16:01 +00004919 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4920 // global base reg.
4921 unsigned char OpFlag = 0;
4922 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004923 CodeModel::Model M = getTargetMachine().getCodeModel();
4924
Chris Lattner4f066492009-07-11 20:29:19 +00004925 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004926 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004927 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004928 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004929 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004930 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004931 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004932
Chris Lattner18c59872009-06-27 04:16:01 +00004933 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004934
Chris Lattner18c59872009-06-27 04:16:01 +00004935 DebugLoc DL = Op.getDebugLoc();
4936 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004937
4938
Chris Lattner18c59872009-06-27 04:16:01 +00004939 // With PIC, the address is actually $g + Offset.
4940 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004941 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004942 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4943 DAG.getNode(X86ISD::GlobalBaseReg,
4944 DebugLoc::getUnknownLoc(),
4945 getPointerTy()),
4946 Result);
4947 }
Eric Christopherfd179292009-08-27 18:07:15 +00004948
Chris Lattner18c59872009-06-27 04:16:01 +00004949 return Result;
4950}
4951
Dan Gohman475871a2008-07-27 21:46:04 +00004952SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004953X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004954 // Create the TargetBlockAddressAddress node.
4955 unsigned char OpFlags =
4956 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004957 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004958 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4959 DebugLoc dl = Op.getDebugLoc();
4960 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4961 /*isTarget=*/true, OpFlags);
4962
Dan Gohmanf705adb2009-10-30 01:28:02 +00004963 if (Subtarget->isPICStyleRIPRel() &&
4964 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004965 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4966 else
4967 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004968
Dan Gohman29cbade2009-11-20 23:18:13 +00004969 // With PIC, the address is actually $g + Offset.
4970 if (isGlobalRelativeToPICBase(OpFlags)) {
4971 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4972 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4973 Result);
4974 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004975
4976 return Result;
4977}
4978
4979SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004980X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004981 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004982 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004983 // Create the TargetGlobalAddress node, folding in the constant
4984 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004985 unsigned char OpFlags =
4986 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004987 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004988 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004989 if (OpFlags == X86II::MO_NO_FLAG &&
4990 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004991 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004992 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004993 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004994 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004995 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004996 }
Eric Christopherfd179292009-08-27 18:07:15 +00004997
Chris Lattner4f066492009-07-11 20:29:19 +00004998 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004999 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005000 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5001 else
5002 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005003
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005004 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005005 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005006 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5007 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005008 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Chris Lattner36c25012009-07-10 07:34:39 +00005011 // For globals that require a load from a stub to get the address, emit the
5012 // load.
5013 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005014 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005015 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016
Dan Gohman6520e202008-10-18 02:06:02 +00005017 // If there was a non-zero offset that we didn't fold, create an explicit
5018 // addition for it.
5019 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005020 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005021 DAG.getConstant(Offset, getPointerTy()));
5022
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023 return Result;
5024}
5025
Evan Chengda43bcf2008-09-24 00:05:32 +00005026SDValue
5027X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5028 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005029 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005030 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005031}
5032
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005033static SDValue
5034GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005035 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005036 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005037 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005038 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005039 DebugLoc dl = GA->getDebugLoc();
5040 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5041 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005042 GA->getOffset(),
5043 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005044 if (InFlag) {
5045 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005046 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005047 } else {
5048 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005049 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005050 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005051
5052 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5053 MFI->setHasCalls(true);
5054
Rafael Espindola15f1b662009-04-24 12:59:40 +00005055 SDValue Flag = Chain.getValue(1);
5056 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005057}
5058
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005059// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005060static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005061LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005062 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005063 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005064 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5065 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005066 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005067 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005068 PtrVT), InFlag);
5069 InFlag = Chain.getValue(1);
5070
Chris Lattnerb903bed2009-06-26 21:20:29 +00005071 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005072}
5073
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005074// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005075static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005076LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005077 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005078 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5079 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005080}
5081
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005082// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5083// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005084static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005085 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005086 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005087 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005088 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005089 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5090 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005091 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005093
5094 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5095 NULL, 0);
5096
Chris Lattnerb903bed2009-06-26 21:20:29 +00005097 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005098 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5099 // initialexec.
5100 unsigned WrapperKind = X86ISD::Wrapper;
5101 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005102 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005103 } else if (is64Bit) {
5104 assert(model == TLSModel::InitialExec);
5105 OperandFlags = X86II::MO_GOTTPOFF;
5106 WrapperKind = X86ISD::WrapperRIP;
5107 } else {
5108 assert(model == TLSModel::InitialExec);
5109 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005110 }
Eric Christopherfd179292009-08-27 18:07:15 +00005111
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005112 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5113 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005114 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005115 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005116 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005117
Rafael Espindola9a580232009-02-27 13:37:18 +00005118 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005119 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005120 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005121
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005122 // The address of the thread local variable is the add of the thread
5123 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005124 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005125}
5126
Dan Gohman475871a2008-07-27 21:46:04 +00005127SDValue
5128X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005129 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005130 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005131 assert(Subtarget->isTargetELF() &&
5132 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005133 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005134 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005135
Chris Lattnerb903bed2009-06-26 21:20:29 +00005136 // If GV is an alias then use the aliasee for determining
5137 // thread-localness.
5138 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5139 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005140
Chris Lattnerb903bed2009-06-26 21:20:29 +00005141 TLSModel::Model model = getTLSModel(GV,
5142 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005143
Chris Lattnerb903bed2009-06-26 21:20:29 +00005144 switch (model) {
5145 case TLSModel::GeneralDynamic:
5146 case TLSModel::LocalDynamic: // not implemented
5147 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005148 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005149 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005150
Chris Lattnerb903bed2009-06-26 21:20:29 +00005151 case TLSModel::InitialExec:
5152 case TLSModel::LocalExec:
5153 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5154 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005155 }
Eric Christopherfd179292009-08-27 18:07:15 +00005156
Torok Edwinc23197a2009-07-14 16:55:14 +00005157 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005158 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005159}
5160
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005162/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005163/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005164SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005165 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005166 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005167 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005168 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005169 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005170 SDValue ShOpLo = Op.getOperand(0);
5171 SDValue ShOpHi = Op.getOperand(1);
5172 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005173 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005175 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005176
Dan Gohman475871a2008-07-27 21:46:04 +00005177 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005178 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005179 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5180 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005181 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005182 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5183 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005184 }
Evan Chenge3413162006-01-09 18:33:28 +00005185
Owen Anderson825b72b2009-08-11 20:47:22 +00005186 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5187 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005188 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005190
Dan Gohman475871a2008-07-27 21:46:04 +00005191 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005192 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005193 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5194 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005195
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005196 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005197 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5198 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005199 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005200 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5201 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005202 }
5203
Dan Gohman475871a2008-07-27 21:46:04 +00005204 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005205 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206}
Evan Chenga3195e82006-01-12 22:54:21 +00005207
Dan Gohman475871a2008-07-27 21:46:04 +00005208SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005209 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005210
5211 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005213 return Op;
5214 }
5215 return SDValue();
5216 }
5217
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005219 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005220
Eli Friedman36df4992009-05-27 00:47:34 +00005221 // These are really Legal; return the operand so the caller accepts it as
5222 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005224 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005226 Subtarget->is64Bit()) {
5227 return Op;
5228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005230 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005231 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005233 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005234 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005235 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005236 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005237 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005238 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5239}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240
Owen Andersone50ed302009-08-10 22:56:29 +00005241SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005242 SDValue StackSlot,
5243 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005244 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005245 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005246 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005247 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005248 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005250 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005252 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005253 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005254 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005255
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005256 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259
5260 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5261 // shouldn't be necessary except that RFP cannot be live across
5262 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005263 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005264 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005265 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005267 SDValue Ops[] = {
5268 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5269 };
5270 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005271 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005272 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005273 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005274
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 return Result;
5276}
5277
Bill Wendling8b8a6362009-01-17 03:56:04 +00005278// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5279SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5280 // This algorithm is not obvious. Here it is in C code, more or less:
5281 /*
5282 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5283 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5284 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005285
Bill Wendling8b8a6362009-01-17 03:56:04 +00005286 // Copy ints to xmm registers.
5287 __m128i xh = _mm_cvtsi32_si128( hi );
5288 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005289
Bill Wendling8b8a6362009-01-17 03:56:04 +00005290 // Combine into low half of a single xmm register.
5291 __m128i x = _mm_unpacklo_epi32( xh, xl );
5292 __m128d d;
5293 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005294
Bill Wendling8b8a6362009-01-17 03:56:04 +00005295 // Merge in appropriate exponents to give the integer bits the right
5296 // magnitude.
5297 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005298
Bill Wendling8b8a6362009-01-17 03:56:04 +00005299 // Subtract away the biases to deal with the IEEE-754 double precision
5300 // implicit 1.
5301 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005302
Bill Wendling8b8a6362009-01-17 03:56:04 +00005303 // All conversions up to here are exact. The correctly rounded result is
5304 // calculated using the current rounding mode using the following
5305 // horizontal add.
5306 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5307 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5308 // store doesn't really need to be here (except
5309 // maybe to zero the other double)
5310 return sd;
5311 }
5312 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005313
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005314 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005315 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005316
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005317 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005318 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005319 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5320 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5321 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5322 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005323 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005324 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005325
Bill Wendling8b8a6362009-01-17 03:56:04 +00005326 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005327 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005328 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005329 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005330 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005331 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005332 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005333
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5335 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005336 Op.getOperand(0),
5337 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5339 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005340 Op.getOperand(0),
5341 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5343 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005344 PseudoSourceValue::getConstantPool(), 0,
5345 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005346 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5347 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5348 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005349 PseudoSourceValue::getConstantPool(), 0,
5350 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005352
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005353 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5356 DAG.getUNDEF(MVT::v2f64), ShufMask);
5357 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5358 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005359 DAG.getIntPtrConstant(0));
5360}
5361
Bill Wendling8b8a6362009-01-17 03:56:04 +00005362// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5363SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005364 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005365 // FP constant to bias correct the final result.
5366 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005368
5369 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5371 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005372 Op.getOperand(0),
5373 DAG.getIntPtrConstant(0)));
5374
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5376 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005377 DAG.getIntPtrConstant(0));
5378
5379 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5381 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005382 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005383 MVT::v2f64, Load)),
5384 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005385 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 MVT::v2f64, Bias)));
5387 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5388 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005389 DAG.getIntPtrConstant(0));
5390
5391 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005393
5394 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005395 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005396
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005398 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005399 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005401 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005402 }
5403
5404 // Handle final rounding.
5405 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005406}
5407
5408SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005409 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005410 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005411
Evan Chenga06ec9e2009-01-19 08:08:22 +00005412 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5413 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5414 // the optimization here.
5415 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005416 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005417
Owen Andersone50ed302009-08-10 22:56:29 +00005418 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005420 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005422 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005423
Bill Wendling8b8a6362009-01-17 03:56:04 +00005424 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005426 return LowerUINT_TO_FP_i32(Op, DAG);
5427 }
5428
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005430
5431 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005433 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5434 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5435 getPointerTy(), StackSlot, WordOff);
5436 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5437 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005439 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005441}
5442
Dan Gohman475871a2008-07-27 21:46:04 +00005443std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005444FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005445 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005446
Owen Andersone50ed302009-08-10 22:56:29 +00005447 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005448
5449 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5451 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005452 }
5453
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5455 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005456 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005457
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005458 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005460 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005461 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005462 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005464 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005465 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005466
Evan Cheng87c89352007-10-15 20:11:21 +00005467 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5468 // stack slot.
5469 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005470 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005471 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005473
Evan Cheng0db9fe62006-04-25 20:13:52 +00005474 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005476 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5478 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5479 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005481
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue Chain = DAG.getEntryNode();
5483 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005484 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005486 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005487 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005489 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005490 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5491 };
Dale Johannesenace16102009-02-03 19:33:06 +00005492 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005493 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005494 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005495 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5496 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005497
Evan Cheng0db9fe62006-04-25 20:13:52 +00005498 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005499 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005501
Chris Lattner27a6c732007-11-24 07:07:01 +00005502 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005503}
5504
Dan Gohman475871a2008-07-27 21:46:04 +00005505SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005506 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 if (Op.getValueType() == MVT::v2i32 &&
5508 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005509 return Op;
5510 }
5511 return SDValue();
5512 }
5513
Eli Friedman948e95a2009-05-23 09:59:16 +00005514 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005516 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5517 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
Chris Lattner27a6c732007-11-24 07:07:01 +00005519 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005520 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005521 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005522}
5523
Eli Friedman948e95a2009-05-23 09:59:16 +00005524SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5525 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5526 SDValue FIST = Vals.first, StackSlot = Vals.second;
5527 assert(FIST.getNode() && "Unexpected failure");
5528
5529 // Load the result.
5530 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5531 FIST, StackSlot, NULL, 0);
5532}
5533
Dan Gohman475871a2008-07-27 21:46:04 +00005534SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005535 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005536 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005537 EVT VT = Op.getValueType();
5538 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005539 if (VT.isVector())
5540 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005541 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005543 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005544 CV.push_back(C);
5545 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005547 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005548 CV.push_back(C);
5549 CV.push_back(C);
5550 CV.push_back(C);
5551 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005552 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005553 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005554 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005555 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005556 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005557 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005558 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005559}
5560
Dan Gohman475871a2008-07-27 21:46:04 +00005561SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005562 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005563 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005564 EVT VT = Op.getValueType();
5565 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005566 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005567 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005568 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005570 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005571 CV.push_back(C);
5572 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005573 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005574 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005575 CV.push_back(C);
5576 CV.push_back(C);
5577 CV.push_back(C);
5578 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005579 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005580 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005581 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005582 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005583 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005584 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005585 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005586 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5588 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005589 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005591 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005592 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005593 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005594}
5595
Dan Gohman475871a2008-07-27 21:46:04 +00005596SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005597 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005598 SDValue Op0 = Op.getOperand(0);
5599 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005600 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005601 EVT VT = Op.getValueType();
5602 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005603
5604 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005605 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005606 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005607 SrcVT = VT;
5608 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005609 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005610 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005611 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005612 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005613 }
5614
5615 // At this point the operands and the result should have the same
5616 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005617
Evan Cheng68c47cb2007-01-05 07:55:56 +00005618 // First get the sign bit of second operand.
5619 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005621 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5622 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005623 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005624 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5625 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5626 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5627 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005628 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005629 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005630 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005631 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005632 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005633 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005634 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005635
5636 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005637 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 // Op0 is MVT::f32, Op1 is MVT::f64.
5639 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5640 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5641 DAG.getConstant(32, MVT::i32));
5642 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5643 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005644 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005645 }
5646
Evan Cheng73d6cf12007-01-05 21:37:56 +00005647 // Clear first operand sign bit.
5648 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005650 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5651 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005652 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005653 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5654 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5655 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5656 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005657 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005658 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005659 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005660 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005661 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005662 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005663 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005664
5665 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005666 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005667}
5668
Dan Gohman076aee32009-03-04 19:44:21 +00005669/// Emit nodes that will be selected as "test Op0,Op0", or something
5670/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005671SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5672 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005673 DebugLoc dl = Op.getDebugLoc();
5674
Dan Gohman31125812009-03-07 01:58:32 +00005675 // CF and OF aren't always set the way we want. Determine which
5676 // of these we need.
5677 bool NeedCF = false;
5678 bool NeedOF = false;
5679 switch (X86CC) {
5680 case X86::COND_A: case X86::COND_AE:
5681 case X86::COND_B: case X86::COND_BE:
5682 NeedCF = true;
5683 break;
5684 case X86::COND_G: case X86::COND_GE:
5685 case X86::COND_L: case X86::COND_LE:
5686 case X86::COND_O: case X86::COND_NO:
5687 NeedOF = true;
5688 break;
5689 default: break;
5690 }
5691
Dan Gohman076aee32009-03-04 19:44:21 +00005692 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005693 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5694 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5695 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005696 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005697 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005698 switch (Op.getNode()->getOpcode()) {
5699 case ISD::ADD:
5700 // Due to an isel shortcoming, be conservative if this add is likely to
5701 // be selected as part of a load-modify-store instruction. When the root
5702 // node in a match is a store, isel doesn't know how to remap non-chain
5703 // non-flag uses of other nodes in the match, such as the ADD in this
5704 // case. This leads to the ADD being left around and reselected, with
5705 // the result being two adds in the output.
5706 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5707 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5708 if (UI->getOpcode() == ISD::STORE)
5709 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005710 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005711 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5712 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005713 if (C->getAPIntValue() == 1) {
5714 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005715 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005716 break;
5717 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005718 // An add of negative one (subtract of one) will be selected as a DEC.
5719 if (C->getAPIntValue().isAllOnesValue()) {
5720 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005721 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005722 break;
5723 }
5724 }
Dan Gohman076aee32009-03-04 19:44:21 +00005725 // Otherwise use a regular EFLAGS-setting add.
5726 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005727 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005728 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005729 case ISD::AND: {
5730 // If the primary and result isn't used, don't bother using X86ISD::AND,
5731 // because a TEST instruction will be better.
5732 bool NonFlagUse = false;
5733 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005734 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5735 SDNode *User = *UI;
5736 unsigned UOpNo = UI.getOperandNo();
5737 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5738 // Look pass truncate.
5739 UOpNo = User->use_begin().getOperandNo();
5740 User = *User->use_begin();
5741 }
5742 if (User->getOpcode() != ISD::BRCOND &&
5743 User->getOpcode() != ISD::SETCC &&
5744 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005745 NonFlagUse = true;
5746 break;
5747 }
Evan Cheng17751da2010-01-07 00:54:06 +00005748 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005749 if (!NonFlagUse)
5750 break;
5751 }
5752 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005753 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005754 case ISD::OR:
5755 case ISD::XOR:
5756 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005757 // likely to be selected as part of a load-modify-store instruction.
5758 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5759 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5760 if (UI->getOpcode() == ISD::STORE)
5761 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005762 // Otherwise use a regular EFLAGS-setting instruction.
5763 switch (Op.getNode()->getOpcode()) {
5764 case ISD::SUB: Opcode = X86ISD::SUB; break;
5765 case ISD::OR: Opcode = X86ISD::OR; break;
5766 case ISD::XOR: Opcode = X86ISD::XOR; break;
5767 case ISD::AND: Opcode = X86ISD::AND; break;
5768 default: llvm_unreachable("unexpected operator!");
5769 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005770 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005771 break;
5772 case X86ISD::ADD:
5773 case X86ISD::SUB:
5774 case X86ISD::INC:
5775 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005776 case X86ISD::OR:
5777 case X86ISD::XOR:
5778 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005779 return SDValue(Op.getNode(), 1);
5780 default:
5781 default_case:
5782 break;
5783 }
5784 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005785 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005786 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005787 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005788 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005789 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005790 DAG.ReplaceAllUsesWith(Op, New);
5791 return SDValue(New.getNode(), 1);
5792 }
5793 }
5794
5795 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005797 DAG.getConstant(0, Op.getValueType()));
5798}
5799
5800/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5801/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005802SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5803 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005804 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5805 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005806 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005807
5808 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005810}
5811
Evan Chengd40d03e2010-01-06 19:38:29 +00005812/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5813/// if it's possible.
5814static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005815 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005816 SDValue LHS, RHS;
5817 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5818 if (ConstantSDNode *Op010C =
5819 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5820 if (Op010C->getZExtValue() == 1) {
5821 LHS = Op0.getOperand(0);
5822 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005823 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005824 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5825 if (ConstantSDNode *Op000C =
5826 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5827 if (Op000C->getZExtValue() == 1) {
5828 LHS = Op0.getOperand(1);
5829 RHS = Op0.getOperand(0).getOperand(1);
5830 }
5831 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5832 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5833 SDValue AndLHS = Op0.getOperand(0);
5834 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5835 LHS = AndLHS.getOperand(0);
5836 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005837 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005838 }
Evan Cheng0488db92007-09-25 01:57:46 +00005839
Evan Chengd40d03e2010-01-06 19:38:29 +00005840 if (LHS.getNode()) {
5841 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5842 // instruction. Since the shift amount is in-range-or-undefined, we know
5843 // that doing a bittest on the i16 value is ok. We extend to i32 because
5844 // the encoding for the i16 version is larger than the i32 version.
5845 if (LHS.getValueType() == MVT::i8)
5846 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005847
Evan Chengd40d03e2010-01-06 19:38:29 +00005848 // If the operand types disagree, extend the shift amount to match. Since
5849 // BT ignores high bits (like shifts) we can use anyextend.
5850 if (LHS.getValueType() != RHS.getValueType())
5851 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005852
Evan Chengd40d03e2010-01-06 19:38:29 +00005853 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5854 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5855 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5856 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005857 }
5858
Evan Cheng54de3ea2010-01-05 06:52:31 +00005859 return SDValue();
5860}
5861
5862SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5863 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5864 SDValue Op0 = Op.getOperand(0);
5865 SDValue Op1 = Op.getOperand(1);
5866 DebugLoc dl = Op.getDebugLoc();
5867 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5868
5869 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005870 // Lower (X & (1 << N)) == 0 to BT(X, N).
5871 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5872 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5873 if (Op0.getOpcode() == ISD::AND &&
5874 Op0.hasOneUse() &&
5875 Op1.getOpcode() == ISD::Constant &&
5876 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5877 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5878 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5879 if (NewSetCC.getNode())
5880 return NewSetCC;
5881 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005882
Chris Lattnere55484e2008-12-25 05:34:37 +00005883 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5884 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005885 if (X86CC == X86::COND_INVALID)
5886 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005887
Dan Gohman31125812009-03-07 01:58:32 +00005888 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005889
5890 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005891 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005892 return DAG.getNode(ISD::AND, dl, MVT::i8,
5893 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5894 DAG.getConstant(X86CC, MVT::i8), Cond),
5895 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005896
Owen Anderson825b72b2009-08-11 20:47:22 +00005897 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5898 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005899}
5900
Dan Gohman475871a2008-07-27 21:46:04 +00005901SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5902 SDValue Cond;
5903 SDValue Op0 = Op.getOperand(0);
5904 SDValue Op1 = Op.getOperand(1);
5905 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005906 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005907 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5908 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005909 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005910
5911 if (isFP) {
5912 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005913 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5915 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005916 bool Swap = false;
5917
5918 switch (SetCCOpcode) {
5919 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005920 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005921 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005922 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005923 case ISD::SETGT: Swap = true; // Fallthrough
5924 case ISD::SETLT:
5925 case ISD::SETOLT: SSECC = 1; break;
5926 case ISD::SETOGE:
5927 case ISD::SETGE: Swap = true; // Fallthrough
5928 case ISD::SETLE:
5929 case ISD::SETOLE: SSECC = 2; break;
5930 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005931 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005932 case ISD::SETNE: SSECC = 4; break;
5933 case ISD::SETULE: Swap = true;
5934 case ISD::SETUGE: SSECC = 5; break;
5935 case ISD::SETULT: Swap = true;
5936 case ISD::SETUGT: SSECC = 6; break;
5937 case ISD::SETO: SSECC = 7; break;
5938 }
5939 if (Swap)
5940 std::swap(Op0, Op1);
5941
Nate Begemanfb8ead02008-07-25 19:05:58 +00005942 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005943 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005944 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005945 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5947 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005948 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005949 }
5950 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005951 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5953 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005954 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005955 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005956 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005957 }
5958 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005959 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005960 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005961
Nate Begeman30a0de92008-07-17 16:51:19 +00005962 // We are handling one of the integer comparisons here. Since SSE only has
5963 // GT and EQ comparisons for integer, swapping operands and multiple
5964 // operations may be required for some comparisons.
5965 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5966 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005967
Owen Anderson825b72b2009-08-11 20:47:22 +00005968 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005969 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 case MVT::v8i8:
5971 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5972 case MVT::v4i16:
5973 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5974 case MVT::v2i32:
5975 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5976 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005977 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005978
Nate Begeman30a0de92008-07-17 16:51:19 +00005979 switch (SetCCOpcode) {
5980 default: break;
5981 case ISD::SETNE: Invert = true;
5982 case ISD::SETEQ: Opc = EQOpc; break;
5983 case ISD::SETLT: Swap = true;
5984 case ISD::SETGT: Opc = GTOpc; break;
5985 case ISD::SETGE: Swap = true;
5986 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5987 case ISD::SETULT: Swap = true;
5988 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5989 case ISD::SETUGE: Swap = true;
5990 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5991 }
5992 if (Swap)
5993 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005994
Nate Begeman30a0de92008-07-17 16:51:19 +00005995 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5996 // bits of the inputs before performing those operations.
5997 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005998 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005999 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6000 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006001 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006002 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6003 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006004 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6005 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006007
Dale Johannesenace16102009-02-03 19:33:06 +00006008 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006009
6010 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006011 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006012 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006013
Nate Begeman30a0de92008-07-17 16:51:19 +00006014 return Result;
6015}
Evan Cheng0488db92007-09-25 01:57:46 +00006016
Evan Cheng370e5342008-12-03 08:38:43 +00006017// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006018static bool isX86LogicalCmp(SDValue Op) {
6019 unsigned Opc = Op.getNode()->getOpcode();
6020 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6021 return true;
6022 if (Op.getResNo() == 1 &&
6023 (Opc == X86ISD::ADD ||
6024 Opc == X86ISD::SUB ||
6025 Opc == X86ISD::SMUL ||
6026 Opc == X86ISD::UMUL ||
6027 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006028 Opc == X86ISD::DEC ||
6029 Opc == X86ISD::OR ||
6030 Opc == X86ISD::XOR ||
6031 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006032 return true;
6033
6034 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006035}
6036
Dan Gohman475871a2008-07-27 21:46:04 +00006037SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006038 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006039 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006040 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006041 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006042
Dan Gohman1a492952009-10-20 16:22:37 +00006043 if (Cond.getOpcode() == ISD::SETCC) {
6044 SDValue NewCond = LowerSETCC(Cond, DAG);
6045 if (NewCond.getNode())
6046 Cond = NewCond;
6047 }
Evan Cheng734503b2006-09-11 02:19:56 +00006048
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006049 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6050 SDValue Op1 = Op.getOperand(1);
6051 SDValue Op2 = Op.getOperand(2);
6052 if (Cond.getOpcode() == X86ISD::SETCC &&
6053 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6054 SDValue Cmp = Cond.getOperand(1);
6055 if (Cmp.getOpcode() == X86ISD::CMP) {
6056 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6057 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6058 ConstantSDNode *RHSC =
6059 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6060 if (N1C && N1C->isAllOnesValue() &&
6061 N2C && N2C->isNullValue() &&
6062 RHSC && RHSC->isNullValue()) {
6063 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006064 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006065 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6066 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6067 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6068 }
6069 }
6070 }
6071
Evan Chengad9c0a32009-12-15 00:53:42 +00006072 // Look pass (and (setcc_carry (cmp ...)), 1).
6073 if (Cond.getOpcode() == ISD::AND &&
6074 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6075 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6076 if (C && C->getAPIntValue() == 1)
6077 Cond = Cond.getOperand(0);
6078 }
6079
Evan Cheng3f41d662007-10-08 22:16:29 +00006080 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6081 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006082 if (Cond.getOpcode() == X86ISD::SETCC ||
6083 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006084 CC = Cond.getOperand(0);
6085
Dan Gohman475871a2008-07-27 21:46:04 +00006086 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006087 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006088 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006089
Evan Cheng3f41d662007-10-08 22:16:29 +00006090 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006091 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006092 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006093 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006094
Chris Lattnerd1980a52009-03-12 06:52:53 +00006095 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6096 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006097 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006098 addTest = false;
6099 }
6100 }
6101
6102 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006103 // Look pass the truncate.
6104 if (Cond.getOpcode() == ISD::TRUNCATE)
6105 Cond = Cond.getOperand(0);
6106
6107 // We know the result of AND is compared against zero. Try to match
6108 // it to BT.
6109 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6110 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6111 if (NewSetCC.getNode()) {
6112 CC = NewSetCC.getOperand(0);
6113 Cond = NewSetCC.getOperand(1);
6114 addTest = false;
6115 }
6116 }
6117 }
6118
6119 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006120 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006121 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006122 }
6123
Evan Cheng0488db92007-09-25 01:57:46 +00006124 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6125 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006126 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6127 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006128 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006129}
6130
Evan Cheng370e5342008-12-03 08:38:43 +00006131// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6132// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6133// from the AND / OR.
6134static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6135 Opc = Op.getOpcode();
6136 if (Opc != ISD::OR && Opc != ISD::AND)
6137 return false;
6138 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6139 Op.getOperand(0).hasOneUse() &&
6140 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6141 Op.getOperand(1).hasOneUse());
6142}
6143
Evan Cheng961d6d42009-02-02 08:19:07 +00006144// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6145// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006146static bool isXor1OfSetCC(SDValue Op) {
6147 if (Op.getOpcode() != ISD::XOR)
6148 return false;
6149 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6150 if (N1C && N1C->getAPIntValue() == 1) {
6151 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6152 Op.getOperand(0).hasOneUse();
6153 }
6154 return false;
6155}
6156
Dan Gohman475871a2008-07-27 21:46:04 +00006157SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006158 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006159 SDValue Chain = Op.getOperand(0);
6160 SDValue Cond = Op.getOperand(1);
6161 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006162 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006163 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006164
Dan Gohman1a492952009-10-20 16:22:37 +00006165 if (Cond.getOpcode() == ISD::SETCC) {
6166 SDValue NewCond = LowerSETCC(Cond, DAG);
6167 if (NewCond.getNode())
6168 Cond = NewCond;
6169 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006170#if 0
6171 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006172 else if (Cond.getOpcode() == X86ISD::ADD ||
6173 Cond.getOpcode() == X86ISD::SUB ||
6174 Cond.getOpcode() == X86ISD::SMUL ||
6175 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006176 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006177#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006178
Evan Chengad9c0a32009-12-15 00:53:42 +00006179 // Look pass (and (setcc_carry (cmp ...)), 1).
6180 if (Cond.getOpcode() == ISD::AND &&
6181 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6182 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6183 if (C && C->getAPIntValue() == 1)
6184 Cond = Cond.getOperand(0);
6185 }
6186
Evan Cheng3f41d662007-10-08 22:16:29 +00006187 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6188 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006189 if (Cond.getOpcode() == X86ISD::SETCC ||
6190 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006191 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006192
Dan Gohman475871a2008-07-27 21:46:04 +00006193 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006194 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006195 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006196 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006197 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006198 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006199 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006200 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006201 default: break;
6202 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006203 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006204 // These can only come from an arithmetic instruction with overflow,
6205 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006206 Cond = Cond.getNode()->getOperand(1);
6207 addTest = false;
6208 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006209 }
Evan Cheng0488db92007-09-25 01:57:46 +00006210 }
Evan Cheng370e5342008-12-03 08:38:43 +00006211 } else {
6212 unsigned CondOpc;
6213 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6214 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006215 if (CondOpc == ISD::OR) {
6216 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6217 // two branches instead of an explicit OR instruction with a
6218 // separate test.
6219 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006220 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006221 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006222 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006223 Chain, Dest, CC, Cmp);
6224 CC = Cond.getOperand(1).getOperand(0);
6225 Cond = Cmp;
6226 addTest = false;
6227 }
6228 } else { // ISD::AND
6229 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6230 // two branches instead of an explicit AND instruction with a
6231 // separate test. However, we only do this if this block doesn't
6232 // have a fall-through edge, because this requires an explicit
6233 // jmp when the condition is false.
6234 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006235 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006236 Op.getNode()->hasOneUse()) {
6237 X86::CondCode CCode =
6238 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6239 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006241 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6242 // Look for an unconditional branch following this conditional branch.
6243 // We need this because we need to reverse the successors in order
6244 // to implement FCMP_OEQ.
6245 if (User.getOpcode() == ISD::BR) {
6246 SDValue FalseBB = User.getOperand(1);
6247 SDValue NewBR =
6248 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6249 assert(NewBR == User);
6250 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006251
Dale Johannesene4d209d2009-02-03 20:21:25 +00006252 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006253 Chain, Dest, CC, Cmp);
6254 X86::CondCode CCode =
6255 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6256 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006257 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006258 Cond = Cmp;
6259 addTest = false;
6260 }
6261 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006262 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006263 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6264 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6265 // It should be transformed during dag combiner except when the condition
6266 // is set by a arithmetics with overflow node.
6267 X86::CondCode CCode =
6268 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6269 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006270 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006271 Cond = Cond.getOperand(0).getOperand(1);
6272 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006273 }
Evan Cheng0488db92007-09-25 01:57:46 +00006274 }
6275
6276 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006277 // Look pass the truncate.
6278 if (Cond.getOpcode() == ISD::TRUNCATE)
6279 Cond = Cond.getOperand(0);
6280
6281 // We know the result of AND is compared against zero. Try to match
6282 // it to BT.
6283 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6284 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6285 if (NewSetCC.getNode()) {
6286 CC = NewSetCC.getOperand(0);
6287 Cond = NewSetCC.getOperand(1);
6288 addTest = false;
6289 }
6290 }
6291 }
6292
6293 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006294 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006295 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006296 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006297 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006298 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006299}
6300
Anton Korobeynikove060b532007-04-17 19:34:00 +00006301
6302// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6303// Calls to _alloca is needed to probe the stack when allocating more than 4k
6304// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6305// that the guard pages used by the OS virtual memory manager are allocated in
6306// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006307SDValue
6308X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006309 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006310 assert(Subtarget->isTargetCygMing() &&
6311 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006312 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006313
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006314 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SDValue Chain = Op.getOperand(0);
6316 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006317 // FIXME: Ensure alignment here
6318
Dan Gohman475871a2008-07-27 21:46:04 +00006319 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006320
Owen Andersone50ed302009-08-10 22:56:29 +00006321 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006322 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006323
Chris Lattnere563bbc2008-10-11 22:08:30 +00006324 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006325
Dale Johannesendd64c412009-02-04 00:33:20 +00006326 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006327 Flag = Chain.getValue(1);
6328
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006330 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006331 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006332 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006333 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006334 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006335 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006336 Flag = Chain.getValue(1);
6337
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006338 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006339 DAG.getIntPtrConstant(0, true),
6340 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006341 Flag);
6342
Dale Johannesendd64c412009-02-04 00:33:20 +00006343 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006344
Dan Gohman475871a2008-07-27 21:46:04 +00006345 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006346 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006347}
6348
Dan Gohman475871a2008-07-27 21:46:04 +00006349SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006350X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006351 SDValue Chain,
6352 SDValue Dst, SDValue Src,
6353 SDValue Size, unsigned Align,
6354 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006355 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006356 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006357
Bill Wendling6f287b22008-09-30 21:22:07 +00006358 // If not DWORD aligned or size is more than the threshold, call the library.
6359 // The libc version is likely to be faster for these cases. It can use the
6360 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006361 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006362 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006363 ConstantSize->getZExtValue() >
6364 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006365 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006366
6367 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006368 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006369
Bill Wendling6158d842008-10-01 00:59:58 +00006370 if (const char *bzeroEntry = V &&
6371 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006372 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006373 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006374 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006375 TargetLowering::ArgListEntry Entry;
6376 Entry.Node = Dst;
6377 Entry.Ty = IntPtrTy;
6378 Args.push_back(Entry);
6379 Entry.Node = Size;
6380 Args.push_back(Entry);
6381 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006382 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6383 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006384 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006385 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6386 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006387 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006388 }
6389
Dan Gohman707e0182008-04-12 04:36:06 +00006390 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006391 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006392 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006393
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006394 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006395 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006396 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006398 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006399 unsigned BytesLeft = 0;
6400 bool TwoRepStos = false;
6401 if (ValC) {
6402 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006403 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006404
Evan Cheng0db9fe62006-04-25 20:13:52 +00006405 // If the value is a constant, then we can potentially use larger sets.
6406 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006407 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006408 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006409 ValReg = X86::AX;
6410 Val = (Val << 8) | Val;
6411 break;
6412 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006414 ValReg = X86::EAX;
6415 Val = (Val << 8) | Val;
6416 Val = (Val << 16) | Val;
6417 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006418 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006419 ValReg = X86::RAX;
6420 Val = (Val << 32) | Val;
6421 }
6422 break;
6423 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006424 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006425 ValReg = X86::AL;
6426 Count = DAG.getIntPtrConstant(SizeVal);
6427 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006428 }
6429
Owen Anderson825b72b2009-08-11 20:47:22 +00006430 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006431 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006432 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6433 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006434 }
6435
Dale Johannesen0f502f62009-02-03 22:26:09 +00006436 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006437 InFlag);
6438 InFlag = Chain.getValue(1);
6439 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006440 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006441 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006442 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006444 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006445
Scott Michelfdc40a02009-02-17 22:15:04 +00006446 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006447 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006448 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006449 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006450 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006451 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006452 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006453 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006454
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006456 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6457 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006458
Evan Cheng0db9fe62006-04-25 20:13:52 +00006459 if (TwoRepStos) {
6460 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006461 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006462 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006463 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6465 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006466 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006467 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006468 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006470 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6471 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006472 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006473 // Handle the last 1 - 7 bytes.
6474 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006475 EVT AddrVT = Dst.getValueType();
6476 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006477
Dale Johannesen0f502f62009-02-03 22:26:09 +00006478 Chain = DAG.getMemset(Chain, dl,
6479 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006480 DAG.getConstant(Offset, AddrVT)),
6481 Src,
6482 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006483 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006484 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006485
Dan Gohman707e0182008-04-12 04:36:06 +00006486 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006487 return Chain;
6488}
Evan Cheng11e15b32006-04-03 20:53:28 +00006489
Dan Gohman475871a2008-07-27 21:46:04 +00006490SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006491X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006492 SDValue Chain, SDValue Dst, SDValue Src,
6493 SDValue Size, unsigned Align,
6494 bool AlwaysInline,
6495 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006496 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006497 // This requires the copy size to be a constant, preferrably
6498 // within a subtarget-specific limit.
6499 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6500 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006501 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006502 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006503 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006504 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006505
Evan Cheng1887c1c2008-08-21 21:00:15 +00006506 /// If not DWORD aligned, call the library.
6507 if ((Align & 3) != 0)
6508 return SDValue();
6509
6510 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006512 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006514
Duncan Sands83ec4b62008-06-06 12:08:01 +00006515 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006516 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006517 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006518 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006519
Dan Gohman475871a2008-07-27 21:46:04 +00006520 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006521 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006522 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006523 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006525 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006526 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006527 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006528 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006529 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006530 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006531 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006532 InFlag = Chain.getValue(1);
6533
Owen Anderson825b72b2009-08-11 20:47:22 +00006534 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006535 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6536 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6537 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006538
Dan Gohman475871a2008-07-27 21:46:04 +00006539 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006540 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006541 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006542 // Handle the last 1 - 7 bytes.
6543 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006544 EVT DstVT = Dst.getValueType();
6545 EVT SrcVT = Src.getValueType();
6546 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006547 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006548 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006549 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006550 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006551 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006552 DAG.getConstant(BytesLeft, SizeVT),
6553 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006554 DstSV, DstSVOff + Offset,
6555 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006556 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006557
Owen Anderson825b72b2009-08-11 20:47:22 +00006558 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006559 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006560}
6561
Dan Gohman475871a2008-07-27 21:46:04 +00006562SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006563 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006564 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006565
Evan Cheng25ab6902006-09-08 06:48:29 +00006566 if (!Subtarget->is64Bit()) {
6567 // vastart just stores the address of the VarArgsFrameIndex slot into the
6568 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006569 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006570 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006571 }
6572
6573 // __va_list_tag:
6574 // gp_offset (0 - 6 * 8)
6575 // fp_offset (48 - 48 + 8 * 16)
6576 // overflow_arg_area (point to parameters coming in memory).
6577 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SmallVector<SDValue, 8> MemOps;
6579 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006580 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006581 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006583 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006584 MemOps.push_back(Store);
6585
6586 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006587 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 FIN, DAG.getIntPtrConstant(4));
6589 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006590 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006591 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006592 MemOps.push_back(Store);
6593
6594 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006595 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006596 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006598 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006599 MemOps.push_back(Store);
6600
6601 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006602 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006603 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006604 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006605 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006606 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006608 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609}
6610
Dan Gohman475871a2008-07-27 21:46:04 +00006611SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006612 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6613 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006614 SDValue Chain = Op.getOperand(0);
6615 SDValue SrcPtr = Op.getOperand(1);
6616 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006617
Torok Edwindac237e2009-07-08 20:53:28 +00006618 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006619 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006620}
6621
Dan Gohman475871a2008-07-27 21:46:04 +00006622SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006623 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006624 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006625 SDValue Chain = Op.getOperand(0);
6626 SDValue DstPtr = Op.getOperand(1);
6627 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006628 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6629 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006630 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006631
Dale Johannesendd64c412009-02-04 00:33:20 +00006632 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006633 DAG.getIntPtrConstant(24), 8, false,
6634 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006635}
6636
Dan Gohman475871a2008-07-27 21:46:04 +00006637SDValue
6638X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006639 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006640 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006642 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006643 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644 case Intrinsic::x86_sse_comieq_ss:
6645 case Intrinsic::x86_sse_comilt_ss:
6646 case Intrinsic::x86_sse_comile_ss:
6647 case Intrinsic::x86_sse_comigt_ss:
6648 case Intrinsic::x86_sse_comige_ss:
6649 case Intrinsic::x86_sse_comineq_ss:
6650 case Intrinsic::x86_sse_ucomieq_ss:
6651 case Intrinsic::x86_sse_ucomilt_ss:
6652 case Intrinsic::x86_sse_ucomile_ss:
6653 case Intrinsic::x86_sse_ucomigt_ss:
6654 case Intrinsic::x86_sse_ucomige_ss:
6655 case Intrinsic::x86_sse_ucomineq_ss:
6656 case Intrinsic::x86_sse2_comieq_sd:
6657 case Intrinsic::x86_sse2_comilt_sd:
6658 case Intrinsic::x86_sse2_comile_sd:
6659 case Intrinsic::x86_sse2_comigt_sd:
6660 case Intrinsic::x86_sse2_comige_sd:
6661 case Intrinsic::x86_sse2_comineq_sd:
6662 case Intrinsic::x86_sse2_ucomieq_sd:
6663 case Intrinsic::x86_sse2_ucomilt_sd:
6664 case Intrinsic::x86_sse2_ucomile_sd:
6665 case Intrinsic::x86_sse2_ucomigt_sd:
6666 case Intrinsic::x86_sse2_ucomige_sd:
6667 case Intrinsic::x86_sse2_ucomineq_sd: {
6668 unsigned Opc = 0;
6669 ISD::CondCode CC = ISD::SETCC_INVALID;
6670 switch (IntNo) {
6671 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006672 case Intrinsic::x86_sse_comieq_ss:
6673 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006674 Opc = X86ISD::COMI;
6675 CC = ISD::SETEQ;
6676 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006677 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006678 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006679 Opc = X86ISD::COMI;
6680 CC = ISD::SETLT;
6681 break;
6682 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006683 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 Opc = X86ISD::COMI;
6685 CC = ISD::SETLE;
6686 break;
6687 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006688 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006689 Opc = X86ISD::COMI;
6690 CC = ISD::SETGT;
6691 break;
6692 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006693 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006694 Opc = X86ISD::COMI;
6695 CC = ISD::SETGE;
6696 break;
6697 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006698 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699 Opc = X86ISD::COMI;
6700 CC = ISD::SETNE;
6701 break;
6702 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006703 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006704 Opc = X86ISD::UCOMI;
6705 CC = ISD::SETEQ;
6706 break;
6707 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006708 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709 Opc = X86ISD::UCOMI;
6710 CC = ISD::SETLT;
6711 break;
6712 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006713 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006714 Opc = X86ISD::UCOMI;
6715 CC = ISD::SETLE;
6716 break;
6717 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006718 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719 Opc = X86ISD::UCOMI;
6720 CC = ISD::SETGT;
6721 break;
6722 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006723 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006724 Opc = X86ISD::UCOMI;
6725 CC = ISD::SETGE;
6726 break;
6727 case Intrinsic::x86_sse_ucomineq_ss:
6728 case Intrinsic::x86_sse2_ucomineq_sd:
6729 Opc = X86ISD::UCOMI;
6730 CC = ISD::SETNE;
6731 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006732 }
Evan Cheng734503b2006-09-11 02:19:56 +00006733
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue LHS = Op.getOperand(1);
6735 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006736 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006737 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6739 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6740 DAG.getConstant(X86CC, MVT::i8), Cond);
6741 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006742 }
Eric Christopher71c67532009-07-29 00:28:05 +00006743 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006744 // an integer value, not just an instruction so lower it to the ptest
6745 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006746 case Intrinsic::x86_sse41_ptestz:
6747 case Intrinsic::x86_sse41_ptestc:
6748 case Intrinsic::x86_sse41_ptestnzc:{
6749 unsigned X86CC = 0;
6750 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006751 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006752 case Intrinsic::x86_sse41_ptestz:
6753 // ZF = 1
6754 X86CC = X86::COND_E;
6755 break;
6756 case Intrinsic::x86_sse41_ptestc:
6757 // CF = 1
6758 X86CC = X86::COND_B;
6759 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006760 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006761 // ZF and CF = 0
6762 X86CC = X86::COND_A;
6763 break;
6764 }
Eric Christopherfd179292009-08-27 18:07:15 +00006765
Eric Christopher71c67532009-07-29 00:28:05 +00006766 SDValue LHS = Op.getOperand(1);
6767 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6769 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6770 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6771 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006772 }
Evan Cheng5759f972008-05-04 09:15:50 +00006773
6774 // Fix vector shift instructions where the last operand is a non-immediate
6775 // i32 value.
6776 case Intrinsic::x86_sse2_pslli_w:
6777 case Intrinsic::x86_sse2_pslli_d:
6778 case Intrinsic::x86_sse2_pslli_q:
6779 case Intrinsic::x86_sse2_psrli_w:
6780 case Intrinsic::x86_sse2_psrli_d:
6781 case Intrinsic::x86_sse2_psrli_q:
6782 case Intrinsic::x86_sse2_psrai_w:
6783 case Intrinsic::x86_sse2_psrai_d:
6784 case Intrinsic::x86_mmx_pslli_w:
6785 case Intrinsic::x86_mmx_pslli_d:
6786 case Intrinsic::x86_mmx_pslli_q:
6787 case Intrinsic::x86_mmx_psrli_w:
6788 case Intrinsic::x86_mmx_psrli_d:
6789 case Intrinsic::x86_mmx_psrli_q:
6790 case Intrinsic::x86_mmx_psrai_w:
6791 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006792 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006793 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006794 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006795
6796 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006798 switch (IntNo) {
6799 case Intrinsic::x86_sse2_pslli_w:
6800 NewIntNo = Intrinsic::x86_sse2_psll_w;
6801 break;
6802 case Intrinsic::x86_sse2_pslli_d:
6803 NewIntNo = Intrinsic::x86_sse2_psll_d;
6804 break;
6805 case Intrinsic::x86_sse2_pslli_q:
6806 NewIntNo = Intrinsic::x86_sse2_psll_q;
6807 break;
6808 case Intrinsic::x86_sse2_psrli_w:
6809 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6810 break;
6811 case Intrinsic::x86_sse2_psrli_d:
6812 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6813 break;
6814 case Intrinsic::x86_sse2_psrli_q:
6815 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6816 break;
6817 case Intrinsic::x86_sse2_psrai_w:
6818 NewIntNo = Intrinsic::x86_sse2_psra_w;
6819 break;
6820 case Intrinsic::x86_sse2_psrai_d:
6821 NewIntNo = Intrinsic::x86_sse2_psra_d;
6822 break;
6823 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006825 switch (IntNo) {
6826 case Intrinsic::x86_mmx_pslli_w:
6827 NewIntNo = Intrinsic::x86_mmx_psll_w;
6828 break;
6829 case Intrinsic::x86_mmx_pslli_d:
6830 NewIntNo = Intrinsic::x86_mmx_psll_d;
6831 break;
6832 case Intrinsic::x86_mmx_pslli_q:
6833 NewIntNo = Intrinsic::x86_mmx_psll_q;
6834 break;
6835 case Intrinsic::x86_mmx_psrli_w:
6836 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6837 break;
6838 case Intrinsic::x86_mmx_psrli_d:
6839 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6840 break;
6841 case Intrinsic::x86_mmx_psrli_q:
6842 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6843 break;
6844 case Intrinsic::x86_mmx_psrai_w:
6845 NewIntNo = Intrinsic::x86_mmx_psra_w;
6846 break;
6847 case Intrinsic::x86_mmx_psrai_d:
6848 NewIntNo = Intrinsic::x86_mmx_psra_d;
6849 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006850 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006851 }
6852 break;
6853 }
6854 }
Mon P Wangefa42202009-09-03 19:56:25 +00006855
6856 // The vector shift intrinsics with scalars uses 32b shift amounts but
6857 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6858 // to be zero.
6859 SDValue ShOps[4];
6860 ShOps[0] = ShAmt;
6861 ShOps[1] = DAG.getConstant(0, MVT::i32);
6862 if (ShAmtVT == MVT::v4i32) {
6863 ShOps[2] = DAG.getUNDEF(MVT::i32);
6864 ShOps[3] = DAG.getUNDEF(MVT::i32);
6865 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6866 } else {
6867 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6868 }
6869
Owen Andersone50ed302009-08-10 22:56:29 +00006870 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006871 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006872 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006874 Op.getOperand(1), ShAmt);
6875 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006876 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006877}
Evan Cheng72261582005-12-20 06:22:03 +00006878
Dan Gohman475871a2008-07-27 21:46:04 +00006879SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006880 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006881 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006882
6883 if (Depth > 0) {
6884 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6885 SDValue Offset =
6886 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006889 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006890 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006891 NULL, 0);
6892 }
6893
6894 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006895 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006896 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006898}
6899
Dan Gohman475871a2008-07-27 21:46:04 +00006900SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006901 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6902 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006903 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006904 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006905 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6906 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006907 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006908 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006909 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006910 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006911}
6912
Dan Gohman475871a2008-07-27 21:46:04 +00006913SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006914 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006915 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006916}
6917
Dan Gohman475871a2008-07-27 21:46:04 +00006918SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006919{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006920 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006921 SDValue Chain = Op.getOperand(0);
6922 SDValue Offset = Op.getOperand(1);
6923 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006924 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006925
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006926 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6927 getPointerTy());
6928 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006929
Dale Johannesene4d209d2009-02-03 20:21:25 +00006930 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006931 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006932 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6933 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006934 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006935 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006936
Dale Johannesene4d209d2009-02-03 20:21:25 +00006937 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006939 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006940}
6941
Dan Gohman475871a2008-07-27 21:46:04 +00006942SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006943 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006944 SDValue Root = Op.getOperand(0);
6945 SDValue Trmp = Op.getOperand(1); // trampoline
6946 SDValue FPtr = Op.getOperand(2); // nested function
6947 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006948 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006949
Dan Gohman69de1932008-02-06 22:27:42 +00006950 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006951
Duncan Sands339e14f2008-01-16 22:55:25 +00006952 const X86InstrInfo *TII =
6953 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6954
Duncan Sandsb116fac2007-07-27 20:02:49 +00006955 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006956 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006957
6958 // Large code-model.
6959
6960 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6961 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6962
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006963 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6964 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006965
6966 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6967
6968 // Load the pointer to the nested function into R11.
6969 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006970 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006973
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6975 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006976 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006977
6978 // Load the 'nest' parameter value into R10.
6979 // R10 is specified in X86CallingConv.td
6980 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6982 DAG.getConstant(10, MVT::i64));
6983 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006984 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006985
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6987 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006989
6990 // Jump to the nested function.
6991 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6993 DAG.getConstant(20, MVT::i64));
6994 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006995 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006996
6997 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6999 DAG.getConstant(22, MVT::i64));
7000 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007001 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007002
Dan Gohman475871a2008-07-27 21:46:04 +00007003 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007004 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007005 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007006 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007007 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007008 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007009 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007010 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007011
7012 switch (CC) {
7013 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007014 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007015 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007016 case CallingConv::X86_StdCall: {
7017 // Pass 'nest' parameter in ECX.
7018 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007019 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007020
7021 // Check that ECX wasn't needed by an 'inreg' parameter.
7022 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007023 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007024
Chris Lattner58d74912008-03-12 17:45:29 +00007025 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007026 unsigned InRegCount = 0;
7027 unsigned Idx = 1;
7028
7029 for (FunctionType::param_iterator I = FTy->param_begin(),
7030 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007031 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007032 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007033 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007034
7035 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007036 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007037 }
7038 }
7039 break;
7040 }
7041 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007042 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007043 // Pass 'nest' parameter in EAX.
7044 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007045 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007046 break;
7047 }
7048
Dan Gohman475871a2008-07-27 21:46:04 +00007049 SDValue OutChains[4];
7050 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007051
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7053 DAG.getConstant(10, MVT::i32));
7054 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055
Duncan Sands339e14f2008-01-16 22:55:25 +00007056 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007057 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007058 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007060 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007061
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7063 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007064 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007065
Duncan Sands339e14f2008-01-16 22:55:25 +00007066 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7068 DAG.getConstant(5, MVT::i32));
7069 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007070 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007071
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7073 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007074 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007075
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007078 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007079 }
7080}
7081
Dan Gohman475871a2008-07-27 21:46:04 +00007082SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007083 /*
7084 The rounding mode is in bits 11:10 of FPSR, and has the following
7085 settings:
7086 00 Round to nearest
7087 01 Round to -inf
7088 10 Round to +inf
7089 11 Round to 0
7090
7091 FLT_ROUNDS, on the other hand, expects the following:
7092 -1 Undefined
7093 0 Round to 0
7094 1 Round to nearest
7095 2 Round to +inf
7096 3 Round to -inf
7097
7098 To perform the conversion, we do:
7099 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7100 */
7101
7102 MachineFunction &MF = DAG.getMachineFunction();
7103 const TargetMachine &TM = MF.getTarget();
7104 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7105 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007106 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007107 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007108
7109 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007110 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007111 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007112
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007114 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007115
7116 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007118
7119 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007120 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 DAG.getNode(ISD::SRL, dl, MVT::i16,
7122 DAG.getNode(ISD::AND, dl, MVT::i16,
7123 CWD, DAG.getConstant(0x800, MVT::i16)),
7124 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 DAG.getNode(ISD::SRL, dl, MVT::i16,
7127 DAG.getNode(ISD::AND, dl, MVT::i16,
7128 CWD, DAG.getConstant(0x400, MVT::i16)),
7129 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007130
Dan Gohman475871a2008-07-27 21:46:04 +00007131 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 DAG.getNode(ISD::AND, dl, MVT::i16,
7133 DAG.getNode(ISD::ADD, dl, MVT::i16,
7134 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7135 DAG.getConstant(1, MVT::i16)),
7136 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007137
7138
Duncan Sands83ec4b62008-06-06 12:08:01 +00007139 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007140 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007141}
7142
Dan Gohman475871a2008-07-27 21:46:04 +00007143SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007144 EVT VT = Op.getValueType();
7145 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007146 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007147 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007148
7149 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007151 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007153 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007154 }
Evan Cheng18efe262007-12-14 02:13:44 +00007155
Evan Cheng152804e2007-12-14 08:30:15 +00007156 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007158 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007159
7160 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007161 SDValue Ops[] = {
7162 Op,
7163 DAG.getConstant(NumBits+NumBits-1, OpVT),
7164 DAG.getConstant(X86::COND_E, MVT::i8),
7165 Op.getValue(1)
7166 };
7167 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007168
7169 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007170 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007171
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 if (VT == MVT::i8)
7173 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007174 return Op;
7175}
7176
Dan Gohman475871a2008-07-27 21:46:04 +00007177SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007178 EVT VT = Op.getValueType();
7179 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007180 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007181 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007182
7183 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 if (VT == MVT::i8) {
7185 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007186 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007187 }
Evan Cheng152804e2007-12-14 08:30:15 +00007188
7189 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007191 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007192
7193 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007194 SDValue Ops[] = {
7195 Op,
7196 DAG.getConstant(NumBits, OpVT),
7197 DAG.getConstant(X86::COND_E, MVT::i8),
7198 Op.getValue(1)
7199 };
7200 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007201
Owen Anderson825b72b2009-08-11 20:47:22 +00007202 if (VT == MVT::i8)
7203 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007204 return Op;
7205}
7206
Mon P Wangaf9b9522008-12-18 21:42:19 +00007207SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007208 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007209 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007210 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007211
Mon P Wangaf9b9522008-12-18 21:42:19 +00007212 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7213 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7214 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7215 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7216 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7217 //
7218 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7219 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7220 // return AloBlo + AloBhi + AhiBlo;
7221
7222 SDValue A = Op.getOperand(0);
7223 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007224
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7227 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007228 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7230 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007231 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007233 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007236 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007237 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007239 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007240 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7242 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007243 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7245 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7247 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007248 return Res;
7249}
7250
7251
Bill Wendling74c37652008-12-09 22:08:41 +00007252SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7253 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7254 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007255 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7256 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007257 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007258 SDValue LHS = N->getOperand(0);
7259 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007260 unsigned BaseOp = 0;
7261 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007262 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007263
7264 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007265 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007266 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007267 // A subtract of one will be selected as a INC. Note that INC doesn't
7268 // set CF, so we can't do this for UADDO.
7269 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7270 if (C->getAPIntValue() == 1) {
7271 BaseOp = X86ISD::INC;
7272 Cond = X86::COND_O;
7273 break;
7274 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007275 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007276 Cond = X86::COND_O;
7277 break;
7278 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007279 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007280 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007281 break;
7282 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007283 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7284 // set CF, so we can't do this for USUBO.
7285 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7286 if (C->getAPIntValue() == 1) {
7287 BaseOp = X86ISD::DEC;
7288 Cond = X86::COND_O;
7289 break;
7290 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007291 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007292 Cond = X86::COND_O;
7293 break;
7294 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007295 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007296 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007297 break;
7298 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007299 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007300 Cond = X86::COND_O;
7301 break;
7302 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007303 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007304 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007305 break;
7306 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007307
Bill Wendling61edeb52008-12-02 01:06:39 +00007308 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007311
Bill Wendling61edeb52008-12-02 01:06:39 +00007312 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007313 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007315
Bill Wendling61edeb52008-12-02 01:06:39 +00007316 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7317 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007318}
7319
Dan Gohman475871a2008-07-27 21:46:04 +00007320SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007321 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007322 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007323 unsigned Reg = 0;
7324 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007326 default:
7327 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 case MVT::i8: Reg = X86::AL; size = 1; break;
7329 case MVT::i16: Reg = X86::AX; size = 2; break;
7330 case MVT::i32: Reg = X86::EAX; size = 4; break;
7331 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007332 assert(Subtarget->is64Bit() && "Node not type legal!");
7333 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007334 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007335 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007336 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007337 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007338 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007339 Op.getOperand(1),
7340 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007341 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007342 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007345 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007346 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007347 return cpOut;
7348}
7349
Duncan Sands1607f052008-12-01 11:39:25 +00007350SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007351 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007352 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007354 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007355 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7358 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007359 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007360 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7361 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007362 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007364 rdx.getValue(1)
7365 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007367}
7368
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007369SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7370 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007371 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007372 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007374 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007376 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007377 Node->getOperand(0),
7378 Node->getOperand(1), negOp,
7379 cast<AtomicSDNode>(Node)->getSrcValue(),
7380 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007381}
7382
Evan Cheng0db9fe62006-04-25 20:13:52 +00007383/// LowerOperation - Provide custom lowering hooks for some operations.
7384///
Dan Gohman475871a2008-07-27 21:46:04 +00007385SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007386 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007387 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007388 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7389 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007390 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007391 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007392 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7393 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7394 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7395 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7396 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7397 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007398 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007399 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007400 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007401 case ISD::SHL_PARTS:
7402 case ISD::SRA_PARTS:
7403 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7404 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007405 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007406 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007407 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007408 case ISD::FABS: return LowerFABS(Op, DAG);
7409 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007410 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007411 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007412 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007413 case ISD::SELECT: return LowerSELECT(Op, DAG);
7414 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007415 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007416 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007417 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007418 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007419 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007420 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7421 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007422 case ISD::FRAME_TO_ARGS_OFFSET:
7423 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007424 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007425 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007426 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007427 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007428 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7429 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007430 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007431 case ISD::SADDO:
7432 case ISD::UADDO:
7433 case ISD::SSUBO:
7434 case ISD::USUBO:
7435 case ISD::SMULO:
7436 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007437 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007438 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007439}
7440
Duncan Sands1607f052008-12-01 11:39:25 +00007441void X86TargetLowering::
7442ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7443 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007444 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007445 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007447
7448 SDValue Chain = Node->getOperand(0);
7449 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007451 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007453 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007454 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007456 SDValue Result =
7457 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7458 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007459 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007461 Results.push_back(Result.getValue(2));
7462}
7463
Duncan Sands126d9072008-07-04 11:47:58 +00007464/// ReplaceNodeResults - Replace a node with an illegal result type
7465/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007466void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7467 SmallVectorImpl<SDValue>&Results,
7468 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007470 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007471 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007472 assert(false && "Do not know how to custom type legalize this operation!");
7473 return;
7474 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007475 std::pair<SDValue,SDValue> Vals =
7476 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007477 SDValue FIST = Vals.first, StackSlot = Vals.second;
7478 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007479 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007480 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007482 }
7483 return;
7484 }
7485 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007487 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007488 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007490 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007492 eax.getValue(2));
7493 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7494 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007496 Results.push_back(edx.getValue(1));
7497 return;
7498 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007499 case ISD::SDIV:
7500 case ISD::UDIV:
7501 case ISD::SREM:
7502 case ISD::UREM: {
7503 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7504 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7505 return;
7506 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007507 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007508 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007510 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7512 DAG.getConstant(0, MVT::i32));
7513 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7514 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007515 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7516 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007517 cpInL.getValue(1));
7518 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7520 DAG.getConstant(0, MVT::i32));
7521 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7522 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007523 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007524 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007525 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007526 swapInL.getValue(1));
7527 SDValue Ops[] = { swapInH.getValue(0),
7528 N->getOperand(1),
7529 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007531 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007532 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007534 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007536 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007538 Results.push_back(cpOutH.getValue(1));
7539 return;
7540 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007541 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007542 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7543 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007544 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007545 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7546 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007547 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007548 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7549 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007550 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007551 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7552 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007553 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007554 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7555 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007556 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007557 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7558 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007559 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007560 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7561 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007562 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563}
7564
Evan Cheng72261582005-12-20 06:22:03 +00007565const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7566 switch (Opcode) {
7567 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007568 case X86ISD::BSF: return "X86ISD::BSF";
7569 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007570 case X86ISD::SHLD: return "X86ISD::SHLD";
7571 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007572 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007573 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007574 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007575 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007576 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007577 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007578 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7579 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7580 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007581 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007582 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007583 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007584 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007585 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007586 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007587 case X86ISD::COMI: return "X86ISD::COMI";
7588 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007589 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007590 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007591 case X86ISD::CMOV: return "X86ISD::CMOV";
7592 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007593 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007594 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7595 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007596 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007597 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007598 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007599 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007600 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007601 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7602 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007603 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007604 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007605 case X86ISD::FMAX: return "X86ISD::FMAX";
7606 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007607 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7608 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007609 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007610 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007611 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007612 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007613 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007614 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7615 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007616 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7617 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7618 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7619 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7620 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7621 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007622 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7623 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007624 case X86ISD::VSHL: return "X86ISD::VSHL";
7625 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007626 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7627 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7628 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7629 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7630 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7631 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7632 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7633 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7634 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7635 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007636 case X86ISD::ADD: return "X86ISD::ADD";
7637 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007638 case X86ISD::SMUL: return "X86ISD::SMUL";
7639 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007640 case X86ISD::INC: return "X86ISD::INC";
7641 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007642 case X86ISD::OR: return "X86ISD::OR";
7643 case X86ISD::XOR: return "X86ISD::XOR";
7644 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007645 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007646 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007647 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007648 }
7649}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007650
Chris Lattnerc9addb72007-03-30 23:15:24 +00007651// isLegalAddressingMode - Return true if the addressing mode represented
7652// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007653bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007654 const Type *Ty) const {
7655 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007656 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007657
Chris Lattnerc9addb72007-03-30 23:15:24 +00007658 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007659 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007660 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007661
Chris Lattnerc9addb72007-03-30 23:15:24 +00007662 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007663 unsigned GVFlags =
7664 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007665
Chris Lattnerdfed4132009-07-10 07:38:24 +00007666 // If a reference to this global requires an extra load, we can't fold it.
7667 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007668 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007669
Chris Lattnerdfed4132009-07-10 07:38:24 +00007670 // If BaseGV requires a register for the PIC base, we cannot also have a
7671 // BaseReg specified.
7672 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007673 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007674
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007675 // If lower 4G is not available, then we must use rip-relative addressing.
7676 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7677 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007679
Chris Lattnerc9addb72007-03-30 23:15:24 +00007680 switch (AM.Scale) {
7681 case 0:
7682 case 1:
7683 case 2:
7684 case 4:
7685 case 8:
7686 // These scales always work.
7687 break;
7688 case 3:
7689 case 5:
7690 case 9:
7691 // These scales are formed with basereg+scalereg. Only accept if there is
7692 // no basereg yet.
7693 if (AM.HasBaseReg)
7694 return false;
7695 break;
7696 default: // Other stuff never works.
7697 return false;
7698 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007699
Chris Lattnerc9addb72007-03-30 23:15:24 +00007700 return true;
7701}
7702
7703
Evan Cheng2bd122c2007-10-26 01:56:11 +00007704bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7705 if (!Ty1->isInteger() || !Ty2->isInteger())
7706 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007707 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7708 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007709 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007710 return false;
7711 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007712}
7713
Owen Andersone50ed302009-08-10 22:56:29 +00007714bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007715 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007716 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007717 unsigned NumBits1 = VT1.getSizeInBits();
7718 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007719 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007720 return false;
7721 return Subtarget->is64Bit() || NumBits1 < 64;
7722}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007723
Dan Gohman97121ba2009-04-08 00:15:30 +00007724bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007725 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007726 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007727}
7728
Owen Andersone50ed302009-08-10 22:56:29 +00007729bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007730 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007732}
7733
Owen Andersone50ed302009-08-10 22:56:29 +00007734bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007735 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007737}
7738
Evan Cheng60c07e12006-07-05 22:17:51 +00007739/// isShuffleMaskLegal - Targets can use this to indicate that they only
7740/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7741/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7742/// are assumed to be legal.
7743bool
Eric Christopherfd179292009-08-27 18:07:15 +00007744X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007745 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007746 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007747 if (VT.getSizeInBits() == 64)
7748 return false;
7749
Nate Begemana09008b2009-10-19 02:17:23 +00007750 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007751 return (VT.getVectorNumElements() == 2 ||
7752 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7753 isMOVLMask(M, VT) ||
7754 isSHUFPMask(M, VT) ||
7755 isPSHUFDMask(M, VT) ||
7756 isPSHUFHWMask(M, VT) ||
7757 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007758 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007759 isUNPCKLMask(M, VT) ||
7760 isUNPCKHMask(M, VT) ||
7761 isUNPCKL_v_undef_Mask(M, VT) ||
7762 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007763}
7764
Dan Gohman7d8143f2008-04-09 20:09:42 +00007765bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007766X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007767 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007768 unsigned NumElts = VT.getVectorNumElements();
7769 // FIXME: This collection of masks seems suspect.
7770 if (NumElts == 2)
7771 return true;
7772 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7773 return (isMOVLMask(Mask, VT) ||
7774 isCommutedMOVLMask(Mask, VT, true) ||
7775 isSHUFPMask(Mask, VT) ||
7776 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007777 }
7778 return false;
7779}
7780
7781//===----------------------------------------------------------------------===//
7782// X86 Scheduler Hooks
7783//===----------------------------------------------------------------------===//
7784
Mon P Wang63307c32008-05-05 19:05:59 +00007785// private utility function
7786MachineBasicBlock *
7787X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7788 MachineBasicBlock *MBB,
7789 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007790 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007791 unsigned LoadOpc,
7792 unsigned CXchgOpc,
7793 unsigned copyOpc,
7794 unsigned notOpc,
7795 unsigned EAXreg,
7796 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007797 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007798 // For the atomic bitwise operator, we generate
7799 // thisMBB:
7800 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007801 // ld t1 = [bitinstr.addr]
7802 // op t2 = t1, [bitinstr.val]
7803 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007804 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7805 // bz newMBB
7806 // fallthrough -->nextMBB
7807 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7808 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007809 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007810 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007811
Mon P Wang63307c32008-05-05 19:05:59 +00007812 /// First build the CFG
7813 MachineFunction *F = MBB->getParent();
7814 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007815 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7816 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7817 F->insert(MBBIter, newMBB);
7818 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007819
Mon P Wang63307c32008-05-05 19:05:59 +00007820 // Move all successors to thisMBB to nextMBB
7821 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007822
Mon P Wang63307c32008-05-05 19:05:59 +00007823 // Update thisMBB to fall through to newMBB
7824 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007825
Mon P Wang63307c32008-05-05 19:05:59 +00007826 // newMBB jumps to itself and fall through to nextMBB
7827 newMBB->addSuccessor(nextMBB);
7828 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007829
Mon P Wang63307c32008-05-05 19:05:59 +00007830 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007831 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007832 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007833 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007834 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007835 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007836 int numArgs = bInstr->getNumOperands() - 1;
7837 for (int i=0; i < numArgs; ++i)
7838 argOpers[i] = &bInstr->getOperand(i+1);
7839
7840 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007841 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7842 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007843
Dale Johannesen140be2d2008-08-19 18:47:28 +00007844 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007845 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007846 for (int i=0; i <= lastAddrIndx; ++i)
7847 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007848
Dale Johannesen140be2d2008-08-19 18:47:28 +00007849 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007850 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007851 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007852 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007853 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007854 tt = t1;
7855
Dale Johannesen140be2d2008-08-19 18:47:28 +00007856 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007857 assert((argOpers[valArgIndx]->isReg() ||
7858 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007859 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007860 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007861 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007862 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007863 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007864 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007865 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007866
Dale Johannesene4d209d2009-02-03 20:21:25 +00007867 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007868 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007869
Dale Johannesene4d209d2009-02-03 20:21:25 +00007870 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007871 for (int i=0; i <= lastAddrIndx; ++i)
7872 (*MIB).addOperand(*argOpers[i]);
7873 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007874 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007875 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7876 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007877
Dale Johannesene4d209d2009-02-03 20:21:25 +00007878 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007879 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007880
Mon P Wang63307c32008-05-05 19:05:59 +00007881 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007882 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007883
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007884 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007885 return nextMBB;
7886}
7887
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007888// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007889MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007890X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7891 MachineBasicBlock *MBB,
7892 unsigned regOpcL,
7893 unsigned regOpcH,
7894 unsigned immOpcL,
7895 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007896 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007897 // For the atomic bitwise operator, we generate
7898 // thisMBB (instructions are in pairs, except cmpxchg8b)
7899 // ld t1,t2 = [bitinstr.addr]
7900 // newMBB:
7901 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7902 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007903 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007904 // mov ECX, EBX <- t5, t6
7905 // mov EAX, EDX <- t1, t2
7906 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7907 // mov t3, t4 <- EAX, EDX
7908 // bz newMBB
7909 // result in out1, out2
7910 // fallthrough -->nextMBB
7911
7912 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7913 const unsigned LoadOpc = X86::MOV32rm;
7914 const unsigned copyOpc = X86::MOV32rr;
7915 const unsigned NotOpc = X86::NOT32r;
7916 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7917 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7918 MachineFunction::iterator MBBIter = MBB;
7919 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007920
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007921 /// First build the CFG
7922 MachineFunction *F = MBB->getParent();
7923 MachineBasicBlock *thisMBB = MBB;
7924 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7925 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7926 F->insert(MBBIter, newMBB);
7927 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007928
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007929 // Move all successors to thisMBB to nextMBB
7930 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007931
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007932 // Update thisMBB to fall through to newMBB
7933 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007934
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007935 // newMBB jumps to itself and fall through to nextMBB
7936 newMBB->addSuccessor(nextMBB);
7937 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007938
Dale Johannesene4d209d2009-02-03 20:21:25 +00007939 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007940 // Insert instructions into newMBB based on incoming instruction
7941 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007942 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007943 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007944 MachineOperand& dest1Oper = bInstr->getOperand(0);
7945 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007946 MachineOperand* argOpers[2 + X86AddrNumOperands];
7947 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007948 argOpers[i] = &bInstr->getOperand(i+2);
7949
Evan Chengad5b52f2010-01-08 19:14:57 +00007950 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007951 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007952
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007953 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007955 for (int i=0; i <= lastAddrIndx; ++i)
7956 (*MIB).addOperand(*argOpers[i]);
7957 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007959 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007960 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007961 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007962 MachineOperand newOp3 = *(argOpers[3]);
7963 if (newOp3.isImm())
7964 newOp3.setImm(newOp3.getImm()+4);
7965 else
7966 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007967 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007968 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007969
7970 // t3/4 are defined later, at the bottom of the loop
7971 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7972 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007973 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007974 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007975 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007976 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7977
Evan Cheng306b4ca2010-01-08 23:41:50 +00007978 // The subsequent operations should be using the destination registers of
7979 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00007980 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007981 t1 = F->getRegInfo().createVirtualRegister(RC);
7982 t2 = F->getRegInfo().createVirtualRegister(RC);
7983 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
7984 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007985 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007986 t1 = dest1Oper.getReg();
7987 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007988 }
7989
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007990 int valArgIndx = lastAddrIndx + 1;
7991 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007992 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007993 "invalid operand");
7994 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7995 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007996 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007998 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007999 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008000 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008001 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008002 (*MIB).addOperand(*argOpers[valArgIndx]);
8003 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008004 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008005 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008006 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008007 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008008 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008010 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008011 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008012 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008013 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008014
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008018 MIB.addReg(t2);
8019
Dale Johannesene4d209d2009-02-03 20:21:25 +00008020 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008021 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Dale Johannesene4d209d2009-02-03 20:21:25 +00008025 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008026 for (int i=0; i <= lastAddrIndx; ++i)
8027 (*MIB).addOperand(*argOpers[i]);
8028
8029 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008030 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8031 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032
Dale Johannesene4d209d2009-02-03 20:21:25 +00008033 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008034 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008035 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008037
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008038 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040
8041 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8042 return nextMBB;
8043}
8044
8045// private utility function
8046MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008047X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8048 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008049 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008050 // For the atomic min/max operator, we generate
8051 // thisMBB:
8052 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008053 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008054 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008055 // cmp t1, t2
8056 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008057 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008058 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8059 // bz newMBB
8060 // fallthrough -->nextMBB
8061 //
8062 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8063 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008064 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008065 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008066
Mon P Wang63307c32008-05-05 19:05:59 +00008067 /// First build the CFG
8068 MachineFunction *F = MBB->getParent();
8069 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008070 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8071 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8072 F->insert(MBBIter, newMBB);
8073 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008074
Dan Gohmand6708ea2009-08-15 01:38:56 +00008075 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008076 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008077
Mon P Wang63307c32008-05-05 19:05:59 +00008078 // Update thisMBB to fall through to newMBB
8079 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Mon P Wang63307c32008-05-05 19:05:59 +00008081 // newMBB jumps to newMBB and fall through to nextMBB
8082 newMBB->addSuccessor(nextMBB);
8083 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008084
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008086 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008087 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008088 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008089 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008090 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008091 int numArgs = mInstr->getNumOperands() - 1;
8092 for (int i=0; i < numArgs; ++i)
8093 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008094
Mon P Wang63307c32008-05-05 19:05:59 +00008095 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008096 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8097 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008098
Mon P Wangab3e7472008-05-05 22:56:23 +00008099 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008100 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008101 for (int i=0; i <= lastAddrIndx; ++i)
8102 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008103
Mon P Wang63307c32008-05-05 19:05:59 +00008104 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008105 assert((argOpers[valArgIndx]->isReg() ||
8106 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008107 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008108
8109 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008110 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008111 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008112 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008114 (*MIB).addOperand(*argOpers[valArgIndx]);
8115
Dale Johannesene4d209d2009-02-03 20:21:25 +00008116 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008117 MIB.addReg(t1);
8118
Dale Johannesene4d209d2009-02-03 20:21:25 +00008119 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008120 MIB.addReg(t1);
8121 MIB.addReg(t2);
8122
8123 // Generate movc
8124 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008126 MIB.addReg(t2);
8127 MIB.addReg(t1);
8128
8129 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008130 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008131 for (int i=0; i <= lastAddrIndx; ++i)
8132 (*MIB).addOperand(*argOpers[i]);
8133 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008134 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008135 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8136 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Dale Johannesene4d209d2009-02-03 20:21:25 +00008138 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008139 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Mon P Wang63307c32008-05-05 19:05:59 +00008141 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008142 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008143
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008144 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008145 return nextMBB;
8146}
8147
Eric Christopherf83a5de2009-08-27 18:08:16 +00008148// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8149// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008150MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008151X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008152 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008153
8154 MachineFunction *F = BB->getParent();
8155 DebugLoc dl = MI->getDebugLoc();
8156 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8157
8158 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008159 if (memArg)
8160 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8161 else
8162 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008163
8164 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8165
8166 for (unsigned i = 0; i < numArgs; ++i) {
8167 MachineOperand &Op = MI->getOperand(i+1);
8168
8169 if (!(Op.isReg() && Op.isImplicit()))
8170 MIB.addOperand(Op);
8171 }
8172
8173 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8174 .addReg(X86::XMM0);
8175
8176 F->DeleteMachineInstr(MI);
8177
8178 return BB;
8179}
8180
8181MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008182X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8183 MachineInstr *MI,
8184 MachineBasicBlock *MBB) const {
8185 // Emit code to save XMM registers to the stack. The ABI says that the
8186 // number of registers to save is given in %al, so it's theoretically
8187 // possible to do an indirect jump trick to avoid saving all of them,
8188 // however this code takes a simpler approach and just executes all
8189 // of the stores if %al is non-zero. It's less code, and it's probably
8190 // easier on the hardware branch predictor, and stores aren't all that
8191 // expensive anyway.
8192
8193 // Create the new basic blocks. One block contains all the XMM stores,
8194 // and one block is the final destination regardless of whether any
8195 // stores were performed.
8196 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8197 MachineFunction *F = MBB->getParent();
8198 MachineFunction::iterator MBBIter = MBB;
8199 ++MBBIter;
8200 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8201 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8202 F->insert(MBBIter, XMMSaveMBB);
8203 F->insert(MBBIter, EndMBB);
8204
8205 // Set up the CFG.
8206 // Move any original successors of MBB to the end block.
8207 EndMBB->transferSuccessors(MBB);
8208 // The original block will now fall through to the XMM save block.
8209 MBB->addSuccessor(XMMSaveMBB);
8210 // The XMMSaveMBB will fall through to the end block.
8211 XMMSaveMBB->addSuccessor(EndMBB);
8212
8213 // Now add the instructions.
8214 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8215 DebugLoc DL = MI->getDebugLoc();
8216
8217 unsigned CountReg = MI->getOperand(0).getReg();
8218 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8219 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8220
8221 if (!Subtarget->isTargetWin64()) {
8222 // If %al is 0, branch around the XMM save block.
8223 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8224 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8225 MBB->addSuccessor(EndMBB);
8226 }
8227
8228 // In the XMM save block, save all the XMM argument registers.
8229 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8230 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008231 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008232 F->getMachineMemOperand(
8233 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8234 MachineMemOperand::MOStore, Offset,
8235 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008236 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8237 .addFrameIndex(RegSaveFrameIndex)
8238 .addImm(/*Scale=*/1)
8239 .addReg(/*IndexReg=*/0)
8240 .addImm(/*Disp=*/Offset)
8241 .addReg(/*Segment=*/0)
8242 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008243 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008244 }
8245
8246 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8247
8248 return EndMBB;
8249}
Mon P Wang63307c32008-05-05 19:05:59 +00008250
Evan Cheng60c07e12006-07-05 22:17:51 +00008251MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008252X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008253 MachineBasicBlock *BB,
8254 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008255 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8256 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008257
Chris Lattner52600972009-09-02 05:57:00 +00008258 // To "insert" a SELECT_CC instruction, we actually have to insert the
8259 // diamond control-flow pattern. The incoming instruction knows the
8260 // destination vreg to set, the condition code register to branch on, the
8261 // true/false values to select between, and a branch opcode to use.
8262 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8263 MachineFunction::iterator It = BB;
8264 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008265
Chris Lattner52600972009-09-02 05:57:00 +00008266 // thisMBB:
8267 // ...
8268 // TrueVal = ...
8269 // cmpTY ccX, r1, r2
8270 // bCC copy1MBB
8271 // fallthrough --> copy0MBB
8272 MachineBasicBlock *thisMBB = BB;
8273 MachineFunction *F = BB->getParent();
8274 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8275 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8276 unsigned Opc =
8277 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8278 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8279 F->insert(It, copy0MBB);
8280 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008281 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008282 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008283 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008284 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008285 E = BB->succ_end(); I != E; ++I) {
8286 EM->insert(std::make_pair(*I, sinkMBB));
8287 sinkMBB->addSuccessor(*I);
8288 }
8289 // Next, remove all successors of the current block, and add the true
8290 // and fallthrough blocks as its successors.
8291 while (!BB->succ_empty())
8292 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008293 // Add the true and fallthrough blocks as its successors.
8294 BB->addSuccessor(copy0MBB);
8295 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008296
Chris Lattner52600972009-09-02 05:57:00 +00008297 // copy0MBB:
8298 // %FalseValue = ...
8299 // # fallthrough to sinkMBB
8300 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008301
Chris Lattner52600972009-09-02 05:57:00 +00008302 // Update machine-CFG edges
8303 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008304
Chris Lattner52600972009-09-02 05:57:00 +00008305 // sinkMBB:
8306 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8307 // ...
8308 BB = sinkMBB;
8309 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8310 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8311 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8312
8313 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8314 return BB;
8315}
8316
8317
8318MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008319X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008320 MachineBasicBlock *BB,
8321 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008322 switch (MI->getOpcode()) {
8323 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008324 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008325 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008326 case X86::CMOV_FR32:
8327 case X86::CMOV_FR64:
8328 case X86::CMOV_V4F32:
8329 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008330 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008331 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008332
Dale Johannesen849f2142007-07-03 00:53:03 +00008333 case X86::FP32_TO_INT16_IN_MEM:
8334 case X86::FP32_TO_INT32_IN_MEM:
8335 case X86::FP32_TO_INT64_IN_MEM:
8336 case X86::FP64_TO_INT16_IN_MEM:
8337 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008338 case X86::FP64_TO_INT64_IN_MEM:
8339 case X86::FP80_TO_INT16_IN_MEM:
8340 case X86::FP80_TO_INT32_IN_MEM:
8341 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008342 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8343 DebugLoc DL = MI->getDebugLoc();
8344
Evan Cheng60c07e12006-07-05 22:17:51 +00008345 // Change the floating point control register to use "round towards zero"
8346 // mode when truncating to an integer value.
8347 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008348 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008349 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008350
8351 // Load the old value of the high byte of the control word...
8352 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008353 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008354 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008355 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008356
8357 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008358 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008359 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008360
8361 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008362 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008363
8364 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008365 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008366 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008367
8368 // Get the X86 opcode to use.
8369 unsigned Opc;
8370 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008371 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008372 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8373 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8374 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8375 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8376 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8377 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008378 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8379 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8380 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008381 }
8382
8383 X86AddressMode AM;
8384 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008385 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008386 AM.BaseType = X86AddressMode::RegBase;
8387 AM.Base.Reg = Op.getReg();
8388 } else {
8389 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008390 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008391 }
8392 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008393 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008394 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008395 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008396 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008397 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008398 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008399 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008400 AM.GV = Op.getGlobal();
8401 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008402 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008403 }
Chris Lattner52600972009-09-02 05:57:00 +00008404 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008405 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008406
8407 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008408 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008409
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008410 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008411 return BB;
8412 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008413 // String/text processing lowering.
8414 case X86::PCMPISTRM128REG:
8415 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8416 case X86::PCMPISTRM128MEM:
8417 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8418 case X86::PCMPESTRM128REG:
8419 return EmitPCMP(MI, BB, 5, false /* in mem */);
8420 case X86::PCMPESTRM128MEM:
8421 return EmitPCMP(MI, BB, 5, true /* in mem */);
8422
8423 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008424 case X86::ATOMAND32:
8425 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008426 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008427 X86::LCMPXCHG32, X86::MOV32rr,
8428 X86::NOT32r, X86::EAX,
8429 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008430 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008431 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8432 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008433 X86::LCMPXCHG32, X86::MOV32rr,
8434 X86::NOT32r, X86::EAX,
8435 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008436 case X86::ATOMXOR32:
8437 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008438 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008439 X86::LCMPXCHG32, X86::MOV32rr,
8440 X86::NOT32r, X86::EAX,
8441 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008442 case X86::ATOMNAND32:
8443 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008444 X86::AND32ri, X86::MOV32rm,
8445 X86::LCMPXCHG32, X86::MOV32rr,
8446 X86::NOT32r, X86::EAX,
8447 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008448 case X86::ATOMMIN32:
8449 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8450 case X86::ATOMMAX32:
8451 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8452 case X86::ATOMUMIN32:
8453 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8454 case X86::ATOMUMAX32:
8455 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008456
8457 case X86::ATOMAND16:
8458 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8459 X86::AND16ri, X86::MOV16rm,
8460 X86::LCMPXCHG16, X86::MOV16rr,
8461 X86::NOT16r, X86::AX,
8462 X86::GR16RegisterClass);
8463 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008464 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008465 X86::OR16ri, X86::MOV16rm,
8466 X86::LCMPXCHG16, X86::MOV16rr,
8467 X86::NOT16r, X86::AX,
8468 X86::GR16RegisterClass);
8469 case X86::ATOMXOR16:
8470 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8471 X86::XOR16ri, X86::MOV16rm,
8472 X86::LCMPXCHG16, X86::MOV16rr,
8473 X86::NOT16r, X86::AX,
8474 X86::GR16RegisterClass);
8475 case X86::ATOMNAND16:
8476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8477 X86::AND16ri, X86::MOV16rm,
8478 X86::LCMPXCHG16, X86::MOV16rr,
8479 X86::NOT16r, X86::AX,
8480 X86::GR16RegisterClass, true);
8481 case X86::ATOMMIN16:
8482 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8483 case X86::ATOMMAX16:
8484 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8485 case X86::ATOMUMIN16:
8486 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8487 case X86::ATOMUMAX16:
8488 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8489
8490 case X86::ATOMAND8:
8491 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8492 X86::AND8ri, X86::MOV8rm,
8493 X86::LCMPXCHG8, X86::MOV8rr,
8494 X86::NOT8r, X86::AL,
8495 X86::GR8RegisterClass);
8496 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008498 X86::OR8ri, X86::MOV8rm,
8499 X86::LCMPXCHG8, X86::MOV8rr,
8500 X86::NOT8r, X86::AL,
8501 X86::GR8RegisterClass);
8502 case X86::ATOMXOR8:
8503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8504 X86::XOR8ri, X86::MOV8rm,
8505 X86::LCMPXCHG8, X86::MOV8rr,
8506 X86::NOT8r, X86::AL,
8507 X86::GR8RegisterClass);
8508 case X86::ATOMNAND8:
8509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8510 X86::AND8ri, X86::MOV8rm,
8511 X86::LCMPXCHG8, X86::MOV8rr,
8512 X86::NOT8r, X86::AL,
8513 X86::GR8RegisterClass, true);
8514 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008515 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008516 case X86::ATOMAND64:
8517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008518 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008519 X86::LCMPXCHG64, X86::MOV64rr,
8520 X86::NOT64r, X86::RAX,
8521 X86::GR64RegisterClass);
8522 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008523 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8524 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008525 X86::LCMPXCHG64, X86::MOV64rr,
8526 X86::NOT64r, X86::RAX,
8527 X86::GR64RegisterClass);
8528 case X86::ATOMXOR64:
8529 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008530 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008531 X86::LCMPXCHG64, X86::MOV64rr,
8532 X86::NOT64r, X86::RAX,
8533 X86::GR64RegisterClass);
8534 case X86::ATOMNAND64:
8535 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8536 X86::AND64ri32, X86::MOV64rm,
8537 X86::LCMPXCHG64, X86::MOV64rr,
8538 X86::NOT64r, X86::RAX,
8539 X86::GR64RegisterClass, true);
8540 case X86::ATOMMIN64:
8541 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8542 case X86::ATOMMAX64:
8543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8544 case X86::ATOMUMIN64:
8545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8546 case X86::ATOMUMAX64:
8547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008548
8549 // This group does 64-bit operations on a 32-bit host.
8550 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008551 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008552 X86::AND32rr, X86::AND32rr,
8553 X86::AND32ri, X86::AND32ri,
8554 false);
8555 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008556 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008557 X86::OR32rr, X86::OR32rr,
8558 X86::OR32ri, X86::OR32ri,
8559 false);
8560 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008561 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008562 X86::XOR32rr, X86::XOR32rr,
8563 X86::XOR32ri, X86::XOR32ri,
8564 false);
8565 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008566 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008567 X86::AND32rr, X86::AND32rr,
8568 X86::AND32ri, X86::AND32ri,
8569 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008570 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008571 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008572 X86::ADD32rr, X86::ADC32rr,
8573 X86::ADD32ri, X86::ADC32ri,
8574 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008575 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008576 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008577 X86::SUB32rr, X86::SBB32rr,
8578 X86::SUB32ri, X86::SBB32ri,
8579 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008580 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008581 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008582 X86::MOV32rr, X86::MOV32rr,
8583 X86::MOV32ri, X86::MOV32ri,
8584 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008585 case X86::VASTART_SAVE_XMM_REGS:
8586 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008587 }
8588}
8589
8590//===----------------------------------------------------------------------===//
8591// X86 Optimization Hooks
8592//===----------------------------------------------------------------------===//
8593
Dan Gohman475871a2008-07-27 21:46:04 +00008594void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008595 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008596 APInt &KnownZero,
8597 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008598 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008599 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008600 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008601 assert((Opc >= ISD::BUILTIN_OP_END ||
8602 Opc == ISD::INTRINSIC_WO_CHAIN ||
8603 Opc == ISD::INTRINSIC_W_CHAIN ||
8604 Opc == ISD::INTRINSIC_VOID) &&
8605 "Should use MaskedValueIsZero if you don't know whether Op"
8606 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008607
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008608 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008609 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008610 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008611 case X86ISD::ADD:
8612 case X86ISD::SUB:
8613 case X86ISD::SMUL:
8614 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008615 case X86ISD::INC:
8616 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008617 case X86ISD::OR:
8618 case X86ISD::XOR:
8619 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008620 // These nodes' second result is a boolean.
8621 if (Op.getResNo() == 0)
8622 break;
8623 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008624 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008625 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8626 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008627 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008628 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008629}
Chris Lattner259e97c2006-01-31 19:43:35 +00008630
Evan Cheng206ee9d2006-07-07 08:33:52 +00008631/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008632/// node is a GlobalAddress + offset.
8633bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8634 GlobalValue* &GA, int64_t &Offset) const{
8635 if (N->getOpcode() == X86ISD::Wrapper) {
8636 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008637 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008638 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008639 return true;
8640 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008641 }
Evan Chengad4196b2008-05-12 19:56:52 +00008642 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008643}
8644
Nate Begeman9008ca62009-04-27 18:41:29 +00008645static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008646 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008647 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008648 SelectionDAG &DAG, MachineFrameInfo *MFI,
8649 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008650 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008651 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008652 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008653 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008654 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008655 return false;
8656 continue;
8657 }
8658
Dan Gohman475871a2008-07-27 21:46:04 +00008659 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008660 if (!Elt.getNode() ||
8661 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008662 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008663 if (!LDBase) {
8664 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008665 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008666 LDBase = cast<LoadSDNode>(Elt.getNode());
8667 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008668 continue;
8669 }
8670 if (Elt.getOpcode() == ISD::UNDEF)
8671 continue;
8672
Nate Begemanabc01992009-06-05 21:37:30 +00008673 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008674 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008675 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008676 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008677 }
8678 return true;
8679}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008680
8681/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8682/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8683/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008684/// order. In the case of v2i64, it will see if it can rewrite the
8685/// shuffle to be an appropriate build vector so it can take advantage of
8686// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008687static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008688 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008689 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008690 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008691 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008692 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8693 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008694
Eli Friedman7a5e5552009-06-07 06:52:44 +00008695 if (VT.getSizeInBits() != 128)
8696 return SDValue();
8697
Mon P Wang1e955802009-04-03 02:43:30 +00008698 // Try to combine a vector_shuffle into a 128-bit load.
8699 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008700 LoadSDNode *LD = NULL;
8701 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008702 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008703 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008704 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008705
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008707 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008708 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8709 LD->getSrcValue(), LD->getSrcValueOffset(),
8710 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008711 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008712 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008713 LD->isVolatile(), LD->getAlignment());
8714 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008715 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008716 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8717 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008718 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8719 }
8720 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008721}
Evan Chengd880b972008-05-09 21:53:03 +00008722
Chris Lattner83e6c992006-10-04 06:57:07 +00008723/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008724static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008725 const X86Subtarget *Subtarget) {
8726 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008727 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008728 // Get the LHS/RHS of the select.
8729 SDValue LHS = N->getOperand(1);
8730 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008731
Dan Gohman670e5392009-09-21 18:03:22 +00008732 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8733 // instructions have the peculiarity that if either operand is a NaN,
8734 // they chose what we call the RHS operand (and as such are not symmetric).
8735 // It happens that this matches the semantics of the common C idiom
8736 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008737 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008738 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008739 Cond.getOpcode() == ISD::SETCC) {
8740 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008741
Chris Lattner47b4ce82009-03-11 05:48:52 +00008742 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008743 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008744 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8745 switch (CC) {
8746 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008747 case ISD::SETULT:
8748 // This can be a min if we can prove that at least one of the operands
8749 // is not a nan.
8750 if (!FiniteOnlyFPMath()) {
8751 if (DAG.isKnownNeverNaN(RHS)) {
8752 // Put the potential NaN in the RHS so that SSE will preserve it.
8753 std::swap(LHS, RHS);
8754 } else if (!DAG.isKnownNeverNaN(LHS))
8755 break;
8756 }
8757 Opcode = X86ISD::FMIN;
8758 break;
8759 case ISD::SETOLE:
8760 // This can be a min if we can prove that at least one of the operands
8761 // is not a nan.
8762 if (!FiniteOnlyFPMath()) {
8763 if (DAG.isKnownNeverNaN(LHS)) {
8764 // Put the potential NaN in the RHS so that SSE will preserve it.
8765 std::swap(LHS, RHS);
8766 } else if (!DAG.isKnownNeverNaN(RHS))
8767 break;
8768 }
8769 Opcode = X86ISD::FMIN;
8770 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008771 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008772 // This can be a min, but if either operand is a NaN we need it to
8773 // preserve the original LHS.
8774 std::swap(LHS, RHS);
8775 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008776 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008777 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008778 Opcode = X86ISD::FMIN;
8779 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008780
Dan Gohman670e5392009-09-21 18:03:22 +00008781 case ISD::SETOGE:
8782 // This can be a max if we can prove that at least one of the operands
8783 // is not a nan.
8784 if (!FiniteOnlyFPMath()) {
8785 if (DAG.isKnownNeverNaN(LHS)) {
8786 // Put the potential NaN in the RHS so that SSE will preserve it.
8787 std::swap(LHS, RHS);
8788 } else if (!DAG.isKnownNeverNaN(RHS))
8789 break;
8790 }
8791 Opcode = X86ISD::FMAX;
8792 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008793 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008794 // This can be a max if we can prove that at least one of the operands
8795 // is not a nan.
8796 if (!FiniteOnlyFPMath()) {
8797 if (DAG.isKnownNeverNaN(RHS)) {
8798 // Put the potential NaN in the RHS so that SSE will preserve it.
8799 std::swap(LHS, RHS);
8800 } else if (!DAG.isKnownNeverNaN(LHS))
8801 break;
8802 }
8803 Opcode = X86ISD::FMAX;
8804 break;
8805 case ISD::SETUGE:
8806 // This can be a max, but if either operand is a NaN we need it to
8807 // preserve the original LHS.
8808 std::swap(LHS, RHS);
8809 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008810 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008811 case ISD::SETGE:
8812 Opcode = X86ISD::FMAX;
8813 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008814 }
Dan Gohman670e5392009-09-21 18:03:22 +00008815 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008816 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8817 switch (CC) {
8818 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008819 case ISD::SETOGE:
8820 // This can be a min if we can prove that at least one of the operands
8821 // is not a nan.
8822 if (!FiniteOnlyFPMath()) {
8823 if (DAG.isKnownNeverNaN(RHS)) {
8824 // Put the potential NaN in the RHS so that SSE will preserve it.
8825 std::swap(LHS, RHS);
8826 } else if (!DAG.isKnownNeverNaN(LHS))
8827 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008828 }
Dan Gohman670e5392009-09-21 18:03:22 +00008829 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008830 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008831 case ISD::SETUGT:
8832 // This can be a min if we can prove that at least one of the operands
8833 // is not a nan.
8834 if (!FiniteOnlyFPMath()) {
8835 if (DAG.isKnownNeverNaN(LHS)) {
8836 // Put the potential NaN in the RHS so that SSE will preserve it.
8837 std::swap(LHS, RHS);
8838 } else if (!DAG.isKnownNeverNaN(RHS))
8839 break;
8840 }
8841 Opcode = X86ISD::FMIN;
8842 break;
8843 case ISD::SETUGE:
8844 // This can be a min, but if either operand is a NaN we need it to
8845 // preserve the original LHS.
8846 std::swap(LHS, RHS);
8847 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008848 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008849 case ISD::SETGE:
8850 Opcode = X86ISD::FMIN;
8851 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008852
Dan Gohman670e5392009-09-21 18:03:22 +00008853 case ISD::SETULT:
8854 // This can be a max if we can prove that at least one of the operands
8855 // is not a nan.
8856 if (!FiniteOnlyFPMath()) {
8857 if (DAG.isKnownNeverNaN(LHS)) {
8858 // Put the potential NaN in the RHS so that SSE will preserve it.
8859 std::swap(LHS, RHS);
8860 } else if (!DAG.isKnownNeverNaN(RHS))
8861 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008862 }
Dan Gohman670e5392009-09-21 18:03:22 +00008863 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008864 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008865 case ISD::SETOLE:
8866 // This can be a max if we can prove that at least one of the operands
8867 // is not a nan.
8868 if (!FiniteOnlyFPMath()) {
8869 if (DAG.isKnownNeverNaN(RHS)) {
8870 // Put the potential NaN in the RHS so that SSE will preserve it.
8871 std::swap(LHS, RHS);
8872 } else if (!DAG.isKnownNeverNaN(LHS))
8873 break;
8874 }
8875 Opcode = X86ISD::FMAX;
8876 break;
8877 case ISD::SETULE:
8878 // This can be a max, but if either operand is a NaN we need it to
8879 // preserve the original LHS.
8880 std::swap(LHS, RHS);
8881 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008882 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008883 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008884 Opcode = X86ISD::FMAX;
8885 break;
8886 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008887 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008888
Chris Lattner47b4ce82009-03-11 05:48:52 +00008889 if (Opcode)
8890 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008891 }
Eric Christopherfd179292009-08-27 18:07:15 +00008892
Chris Lattnerd1980a52009-03-12 06:52:53 +00008893 // If this is a select between two integer constants, try to do some
8894 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008895 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8896 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008897 // Don't do this for crazy integer types.
8898 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8899 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008900 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008901 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008902
Chris Lattnercee56e72009-03-13 05:53:31 +00008903 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008904 // Efficiently invertible.
8905 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8906 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8907 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8908 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008909 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008910 }
Eric Christopherfd179292009-08-27 18:07:15 +00008911
Chris Lattnerd1980a52009-03-12 06:52:53 +00008912 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008913 if (FalseC->getAPIntValue() == 0 &&
8914 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008915 if (NeedsCondInvert) // Invert the condition if needed.
8916 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8917 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008918
Chris Lattnerd1980a52009-03-12 06:52:53 +00008919 // Zero extend the condition if needed.
8920 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008921
Chris Lattnercee56e72009-03-13 05:53:31 +00008922 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008923 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008924 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008925 }
Eric Christopherfd179292009-08-27 18:07:15 +00008926
Chris Lattner97a29a52009-03-13 05:22:11 +00008927 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008928 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008929 if (NeedsCondInvert) // Invert the condition if needed.
8930 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8931 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008932
Chris Lattner97a29a52009-03-13 05:22:11 +00008933 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008934 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8935 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008936 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008937 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008938 }
Eric Christopherfd179292009-08-27 18:07:15 +00008939
Chris Lattnercee56e72009-03-13 05:53:31 +00008940 // Optimize cases that will turn into an LEA instruction. This requires
8941 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008942 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008943 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008944 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008945
Chris Lattnercee56e72009-03-13 05:53:31 +00008946 bool isFastMultiplier = false;
8947 if (Diff < 10) {
8948 switch ((unsigned char)Diff) {
8949 default: break;
8950 case 1: // result = add base, cond
8951 case 2: // result = lea base( , cond*2)
8952 case 3: // result = lea base(cond, cond*2)
8953 case 4: // result = lea base( , cond*4)
8954 case 5: // result = lea base(cond, cond*4)
8955 case 8: // result = lea base( , cond*8)
8956 case 9: // result = lea base(cond, cond*8)
8957 isFastMultiplier = true;
8958 break;
8959 }
8960 }
Eric Christopherfd179292009-08-27 18:07:15 +00008961
Chris Lattnercee56e72009-03-13 05:53:31 +00008962 if (isFastMultiplier) {
8963 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8964 if (NeedsCondInvert) // Invert the condition if needed.
8965 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8966 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008967
Chris Lattnercee56e72009-03-13 05:53:31 +00008968 // Zero extend the condition if needed.
8969 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8970 Cond);
8971 // Scale the condition by the difference.
8972 if (Diff != 1)
8973 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8974 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008975
Chris Lattnercee56e72009-03-13 05:53:31 +00008976 // Add the base if non-zero.
8977 if (FalseC->getAPIntValue() != 0)
8978 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8979 SDValue(FalseC, 0));
8980 return Cond;
8981 }
Eric Christopherfd179292009-08-27 18:07:15 +00008982 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008983 }
8984 }
Eric Christopherfd179292009-08-27 18:07:15 +00008985
Dan Gohman475871a2008-07-27 21:46:04 +00008986 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008987}
8988
Chris Lattnerd1980a52009-03-12 06:52:53 +00008989/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8990static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8991 TargetLowering::DAGCombinerInfo &DCI) {
8992 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008993
Chris Lattnerd1980a52009-03-12 06:52:53 +00008994 // If the flag operand isn't dead, don't touch this CMOV.
8995 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8996 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008997
Chris Lattnerd1980a52009-03-12 06:52:53 +00008998 // If this is a select between two integer constants, try to do some
8999 // optimizations. Note that the operands are ordered the opposite of SELECT
9000 // operands.
9001 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9002 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9003 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9004 // larger than FalseC (the false value).
9005 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009006
Chris Lattnerd1980a52009-03-12 06:52:53 +00009007 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9008 CC = X86::GetOppositeBranchCondition(CC);
9009 std::swap(TrueC, FalseC);
9010 }
Eric Christopherfd179292009-08-27 18:07:15 +00009011
Chris Lattnerd1980a52009-03-12 06:52:53 +00009012 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009013 // This is efficient for any integer data type (including i8/i16) and
9014 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009015 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9016 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009017 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9018 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009019
Chris Lattnerd1980a52009-03-12 06:52:53 +00009020 // Zero extend the condition if needed.
9021 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009022
Chris Lattnerd1980a52009-03-12 06:52:53 +00009023 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9024 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009025 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009026 if (N->getNumValues() == 2) // Dead flag value?
9027 return DCI.CombineTo(N, Cond, SDValue());
9028 return Cond;
9029 }
Eric Christopherfd179292009-08-27 18:07:15 +00009030
Chris Lattnercee56e72009-03-13 05:53:31 +00009031 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9032 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009033 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9034 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009035 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9036 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattner97a29a52009-03-13 05:22:11 +00009038 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009039 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9040 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009041 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9042 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009043
Chris Lattner97a29a52009-03-13 05:22:11 +00009044 if (N->getNumValues() == 2) // Dead flag value?
9045 return DCI.CombineTo(N, Cond, SDValue());
9046 return Cond;
9047 }
Eric Christopherfd179292009-08-27 18:07:15 +00009048
Chris Lattnercee56e72009-03-13 05:53:31 +00009049 // Optimize cases that will turn into an LEA instruction. This requires
9050 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009051 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009052 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009053 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009054
Chris Lattnercee56e72009-03-13 05:53:31 +00009055 bool isFastMultiplier = false;
9056 if (Diff < 10) {
9057 switch ((unsigned char)Diff) {
9058 default: break;
9059 case 1: // result = add base, cond
9060 case 2: // result = lea base( , cond*2)
9061 case 3: // result = lea base(cond, cond*2)
9062 case 4: // result = lea base( , cond*4)
9063 case 5: // result = lea base(cond, cond*4)
9064 case 8: // result = lea base( , cond*8)
9065 case 9: // result = lea base(cond, cond*8)
9066 isFastMultiplier = true;
9067 break;
9068 }
9069 }
Eric Christopherfd179292009-08-27 18:07:15 +00009070
Chris Lattnercee56e72009-03-13 05:53:31 +00009071 if (isFastMultiplier) {
9072 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9073 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009074 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9075 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009076 // Zero extend the condition if needed.
9077 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9078 Cond);
9079 // Scale the condition by the difference.
9080 if (Diff != 1)
9081 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9082 DAG.getConstant(Diff, Cond.getValueType()));
9083
9084 // Add the base if non-zero.
9085 if (FalseC->getAPIntValue() != 0)
9086 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9087 SDValue(FalseC, 0));
9088 if (N->getNumValues() == 2) // Dead flag value?
9089 return DCI.CombineTo(N, Cond, SDValue());
9090 return Cond;
9091 }
Eric Christopherfd179292009-08-27 18:07:15 +00009092 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009093 }
9094 }
9095 return SDValue();
9096}
9097
9098
Evan Cheng0b0cd912009-03-28 05:57:29 +00009099/// PerformMulCombine - Optimize a single multiply with constant into two
9100/// in order to implement it with two cheaper instructions, e.g.
9101/// LEA + SHL, LEA + LEA.
9102static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9103 TargetLowering::DAGCombinerInfo &DCI) {
9104 if (DAG.getMachineFunction().
9105 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9106 return SDValue();
9107
9108 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9109 return SDValue();
9110
Owen Andersone50ed302009-08-10 22:56:29 +00009111 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009113 return SDValue();
9114
9115 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9116 if (!C)
9117 return SDValue();
9118 uint64_t MulAmt = C->getZExtValue();
9119 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9120 return SDValue();
9121
9122 uint64_t MulAmt1 = 0;
9123 uint64_t MulAmt2 = 0;
9124 if ((MulAmt % 9) == 0) {
9125 MulAmt1 = 9;
9126 MulAmt2 = MulAmt / 9;
9127 } else if ((MulAmt % 5) == 0) {
9128 MulAmt1 = 5;
9129 MulAmt2 = MulAmt / 5;
9130 } else if ((MulAmt % 3) == 0) {
9131 MulAmt1 = 3;
9132 MulAmt2 = MulAmt / 3;
9133 }
9134 if (MulAmt2 &&
9135 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9136 DebugLoc DL = N->getDebugLoc();
9137
9138 if (isPowerOf2_64(MulAmt2) &&
9139 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9140 // If second multiplifer is pow2, issue it first. We want the multiply by
9141 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9142 // is an add.
9143 std::swap(MulAmt1, MulAmt2);
9144
9145 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009146 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009147 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009148 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009149 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009150 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009151 DAG.getConstant(MulAmt1, VT));
9152
Eric Christopherfd179292009-08-27 18:07:15 +00009153 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009154 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009155 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009156 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009157 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009158 DAG.getConstant(MulAmt2, VT));
9159
9160 // Do not add new nodes to DAG combiner worklist.
9161 DCI.CombineTo(N, NewMul, false);
9162 }
9163 return SDValue();
9164}
9165
Evan Chengad9c0a32009-12-15 00:53:42 +00009166static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9167 SDValue N0 = N->getOperand(0);
9168 SDValue N1 = N->getOperand(1);
9169 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9170 EVT VT = N0.getValueType();
9171
9172 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9173 // since the result of setcc_c is all zero's or all ones.
9174 if (N1C && N0.getOpcode() == ISD::AND &&
9175 N0.getOperand(1).getOpcode() == ISD::Constant) {
9176 SDValue N00 = N0.getOperand(0);
9177 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9178 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9179 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9180 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9181 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9182 APInt ShAmt = N1C->getAPIntValue();
9183 Mask = Mask.shl(ShAmt);
9184 if (Mask != 0)
9185 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9186 N00, DAG.getConstant(Mask, VT));
9187 }
9188 }
9189
9190 return SDValue();
9191}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009192
Nate Begeman740ab032009-01-26 00:52:55 +00009193/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9194/// when possible.
9195static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9196 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009197 EVT VT = N->getValueType(0);
9198 if (!VT.isVector() && VT.isInteger() &&
9199 N->getOpcode() == ISD::SHL)
9200 return PerformSHLCombine(N, DAG);
9201
Nate Begeman740ab032009-01-26 00:52:55 +00009202 // On X86 with SSE2 support, we can transform this to a vector shift if
9203 // all elements are shifted by the same amount. We can't do this in legalize
9204 // because the a constant vector is typically transformed to a constant pool
9205 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009206 if (!Subtarget->hasSSE2())
9207 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009208
Owen Anderson825b72b2009-08-11 20:47:22 +00009209 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009210 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009211
Mon P Wang3becd092009-01-28 08:12:05 +00009212 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009213 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009214 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009215 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009216 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9217 unsigned NumElts = VT.getVectorNumElements();
9218 unsigned i = 0;
9219 for (; i != NumElts; ++i) {
9220 SDValue Arg = ShAmtOp.getOperand(i);
9221 if (Arg.getOpcode() == ISD::UNDEF) continue;
9222 BaseShAmt = Arg;
9223 break;
9224 }
9225 for (; i != NumElts; ++i) {
9226 SDValue Arg = ShAmtOp.getOperand(i);
9227 if (Arg.getOpcode() == ISD::UNDEF) continue;
9228 if (Arg != BaseShAmt) {
9229 return SDValue();
9230 }
9231 }
9232 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009233 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009234 SDValue InVec = ShAmtOp.getOperand(0);
9235 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9236 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9237 unsigned i = 0;
9238 for (; i != NumElts; ++i) {
9239 SDValue Arg = InVec.getOperand(i);
9240 if (Arg.getOpcode() == ISD::UNDEF) continue;
9241 BaseShAmt = Arg;
9242 break;
9243 }
9244 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9245 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9246 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9247 if (C->getZExtValue() == SplatIdx)
9248 BaseShAmt = InVec.getOperand(1);
9249 }
9250 }
9251 if (BaseShAmt.getNode() == 0)
9252 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9253 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009254 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009255 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009256
Mon P Wangefa42202009-09-03 19:56:25 +00009257 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009258 if (EltVT.bitsGT(MVT::i32))
9259 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9260 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009261 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009262
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009263 // The shift amount is identical so we can do a vector shift.
9264 SDValue ValOp = N->getOperand(0);
9265 switch (N->getOpcode()) {
9266 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009267 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009268 break;
9269 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009271 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009272 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009273 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009274 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009275 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009276 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009277 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009279 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009280 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009281 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009282 break;
9283 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009285 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009286 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009287 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009288 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009289 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009290 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009291 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009292 break;
9293 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009294 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009295 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009296 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009297 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009299 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009300 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009301 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009302 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009303 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009305 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009306 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009307 }
9308 return SDValue();
9309}
9310
Evan Cheng760d1942010-01-04 21:22:48 +00009311static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9312 const X86Subtarget *Subtarget) {
9313 EVT VT = N->getValueType(0);
9314 if (VT != MVT::i64 || !Subtarget->is64Bit())
9315 return SDValue();
9316
9317 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9318 SDValue N0 = N->getOperand(0);
9319 SDValue N1 = N->getOperand(1);
9320 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9321 std::swap(N0, N1);
9322 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9323 return SDValue();
9324
9325 SDValue ShAmt0 = N0.getOperand(1);
9326 if (ShAmt0.getValueType() != MVT::i8)
9327 return SDValue();
9328 SDValue ShAmt1 = N1.getOperand(1);
9329 if (ShAmt1.getValueType() != MVT::i8)
9330 return SDValue();
9331 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9332 ShAmt0 = ShAmt0.getOperand(0);
9333 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9334 ShAmt1 = ShAmt1.getOperand(0);
9335
9336 DebugLoc DL = N->getDebugLoc();
9337 unsigned Opc = X86ISD::SHLD;
9338 SDValue Op0 = N0.getOperand(0);
9339 SDValue Op1 = N1.getOperand(0);
9340 if (ShAmt0.getOpcode() == ISD::SUB) {
9341 Opc = X86ISD::SHRD;
9342 std::swap(Op0, Op1);
9343 std::swap(ShAmt0, ShAmt1);
9344 }
9345
9346 if (ShAmt1.getOpcode() == ISD::SUB) {
9347 SDValue Sum = ShAmt1.getOperand(0);
9348 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9349 if (SumC->getSExtValue() == 64 &&
9350 ShAmt1.getOperand(1) == ShAmt0)
9351 return DAG.getNode(Opc, DL, VT,
9352 Op0, Op1,
9353 DAG.getNode(ISD::TRUNCATE, DL,
9354 MVT::i8, ShAmt0));
9355 }
9356 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9357 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9358 if (ShAmt0C &&
9359 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9360 return DAG.getNode(Opc, DL, VT,
9361 N0.getOperand(0), N1.getOperand(0),
9362 DAG.getNode(ISD::TRUNCATE, DL,
9363 MVT::i8, ShAmt0));
9364 }
9365
9366 return SDValue();
9367}
9368
Chris Lattner149a4e52008-02-22 02:09:43 +00009369/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009370static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009371 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009372 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9373 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009374 // A preferable solution to the general problem is to figure out the right
9375 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009376
9377 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009378 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009379 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009380 if (VT.getSizeInBits() != 64)
9381 return SDValue();
9382
Devang Patel578efa92009-06-05 21:57:13 +00009383 const Function *F = DAG.getMachineFunction().getFunction();
9384 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009385 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009386 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009387 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009388 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009389 isa<LoadSDNode>(St->getValue()) &&
9390 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9391 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009392 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009393 LoadSDNode *Ld = 0;
9394 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009395 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009396 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009397 // Must be a store of a load. We currently handle two cases: the load
9398 // is a direct child, and it's under an intervening TokenFactor. It is
9399 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009400 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009401 Ld = cast<LoadSDNode>(St->getChain());
9402 else if (St->getValue().hasOneUse() &&
9403 ChainVal->getOpcode() == ISD::TokenFactor) {
9404 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009405 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009406 TokenFactorIndex = i;
9407 Ld = cast<LoadSDNode>(St->getValue());
9408 } else
9409 Ops.push_back(ChainVal->getOperand(i));
9410 }
9411 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009412
Evan Cheng536e6672009-03-12 05:59:15 +00009413 if (!Ld || !ISD::isNormalLoad(Ld))
9414 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009415
Evan Cheng536e6672009-03-12 05:59:15 +00009416 // If this is not the MMX case, i.e. we are just turning i64 load/store
9417 // into f64 load/store, avoid the transformation if there are multiple
9418 // uses of the loaded value.
9419 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9420 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009421
Evan Cheng536e6672009-03-12 05:59:15 +00009422 DebugLoc LdDL = Ld->getDebugLoc();
9423 DebugLoc StDL = N->getDebugLoc();
9424 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9425 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9426 // pair instead.
9427 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009429 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9430 Ld->getBasePtr(), Ld->getSrcValue(),
9431 Ld->getSrcValueOffset(), Ld->isVolatile(),
9432 Ld->getAlignment());
9433 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009434 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009435 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009437 Ops.size());
9438 }
Evan Cheng536e6672009-03-12 05:59:15 +00009439 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009440 St->getSrcValue(), St->getSrcValueOffset(),
9441 St->isVolatile(), St->getAlignment());
9442 }
Evan Cheng536e6672009-03-12 05:59:15 +00009443
9444 // Otherwise, lower to two pairs of 32-bit loads / stores.
9445 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9447 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009448
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009450 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9451 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009452 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009453 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9454 Ld->isVolatile(),
9455 MinAlign(Ld->getAlignment(), 4));
9456
9457 SDValue NewChain = LoLd.getValue(1);
9458 if (TokenFactorIndex != -1) {
9459 Ops.push_back(LoLd);
9460 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009461 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009462 Ops.size());
9463 }
9464
9465 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9467 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009468
9469 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9470 St->getSrcValue(), St->getSrcValueOffset(),
9471 St->isVolatile(), St->getAlignment());
9472 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9473 St->getSrcValue(),
9474 St->getSrcValueOffset() + 4,
9475 St->isVolatile(),
9476 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009477 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009478 }
Dan Gohman475871a2008-07-27 21:46:04 +00009479 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009480}
9481
Chris Lattner6cf73262008-01-25 06:14:17 +00009482/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9483/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009484static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009485 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9486 // F[X]OR(0.0, x) -> x
9487 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009488 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9489 if (C->getValueAPF().isPosZero())
9490 return N->getOperand(1);
9491 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9492 if (C->getValueAPF().isPosZero())
9493 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009494 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009495}
9496
9497/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009498static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009499 // FAND(0.0, x) -> 0.0
9500 // FAND(x, 0.0) -> 0.0
9501 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9502 if (C->getValueAPF().isPosZero())
9503 return N->getOperand(0);
9504 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9505 if (C->getValueAPF().isPosZero())
9506 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009507 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009508}
9509
Dan Gohmane5af2d32009-01-29 01:59:02 +00009510static SDValue PerformBTCombine(SDNode *N,
9511 SelectionDAG &DAG,
9512 TargetLowering::DAGCombinerInfo &DCI) {
9513 // BT ignores high bits in the bit index operand.
9514 SDValue Op1 = N->getOperand(1);
9515 if (Op1.hasOneUse()) {
9516 unsigned BitWidth = Op1.getValueSizeInBits();
9517 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9518 APInt KnownZero, KnownOne;
9519 TargetLowering::TargetLoweringOpt TLO(DAG);
9520 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9521 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9522 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9523 DCI.CommitTargetLoweringOpt(TLO);
9524 }
9525 return SDValue();
9526}
Chris Lattner83e6c992006-10-04 06:57:07 +00009527
Eli Friedman7a5e5552009-06-07 06:52:44 +00009528static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9529 SDValue Op = N->getOperand(0);
9530 if (Op.getOpcode() == ISD::BIT_CONVERT)
9531 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009532 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009533 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009534 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009535 OpVT.getVectorElementType().getSizeInBits()) {
9536 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9537 }
9538 return SDValue();
9539}
9540
Owen Anderson99177002009-06-29 18:04:45 +00009541// On X86 and X86-64, atomic operations are lowered to locked instructions.
9542// Locked instructions, in turn, have implicit fence semantics (all memory
9543// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009544// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009545// fence-atomic-fence.
9546static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9547 SDValue atomic = N->getOperand(0);
9548 switch (atomic.getOpcode()) {
9549 case ISD::ATOMIC_CMP_SWAP:
9550 case ISD::ATOMIC_SWAP:
9551 case ISD::ATOMIC_LOAD_ADD:
9552 case ISD::ATOMIC_LOAD_SUB:
9553 case ISD::ATOMIC_LOAD_AND:
9554 case ISD::ATOMIC_LOAD_OR:
9555 case ISD::ATOMIC_LOAD_XOR:
9556 case ISD::ATOMIC_LOAD_NAND:
9557 case ISD::ATOMIC_LOAD_MIN:
9558 case ISD::ATOMIC_LOAD_MAX:
9559 case ISD::ATOMIC_LOAD_UMIN:
9560 case ISD::ATOMIC_LOAD_UMAX:
9561 break;
9562 default:
9563 return SDValue();
9564 }
Eric Christopherfd179292009-08-27 18:07:15 +00009565
Owen Anderson99177002009-06-29 18:04:45 +00009566 SDValue fence = atomic.getOperand(0);
9567 if (fence.getOpcode() != ISD::MEMBARRIER)
9568 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009569
Owen Anderson99177002009-06-29 18:04:45 +00009570 switch (atomic.getOpcode()) {
9571 case ISD::ATOMIC_CMP_SWAP:
9572 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9573 atomic.getOperand(1), atomic.getOperand(2),
9574 atomic.getOperand(3));
9575 case ISD::ATOMIC_SWAP:
9576 case ISD::ATOMIC_LOAD_ADD:
9577 case ISD::ATOMIC_LOAD_SUB:
9578 case ISD::ATOMIC_LOAD_AND:
9579 case ISD::ATOMIC_LOAD_OR:
9580 case ISD::ATOMIC_LOAD_XOR:
9581 case ISD::ATOMIC_LOAD_NAND:
9582 case ISD::ATOMIC_LOAD_MIN:
9583 case ISD::ATOMIC_LOAD_MAX:
9584 case ISD::ATOMIC_LOAD_UMIN:
9585 case ISD::ATOMIC_LOAD_UMAX:
9586 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9587 atomic.getOperand(1), atomic.getOperand(2));
9588 default:
9589 return SDValue();
9590 }
9591}
9592
Evan Cheng2e489c42009-12-16 00:53:11 +00009593static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9594 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9595 // (and (i32 x86isd::setcc_carry), 1)
9596 // This eliminates the zext. This transformation is necessary because
9597 // ISD::SETCC is always legalized to i8.
9598 DebugLoc dl = N->getDebugLoc();
9599 SDValue N0 = N->getOperand(0);
9600 EVT VT = N->getValueType(0);
9601 if (N0.getOpcode() == ISD::AND &&
9602 N0.hasOneUse() &&
9603 N0.getOperand(0).hasOneUse()) {
9604 SDValue N00 = N0.getOperand(0);
9605 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9606 return SDValue();
9607 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9608 if (!C || C->getZExtValue() != 1)
9609 return SDValue();
9610 return DAG.getNode(ISD::AND, dl, VT,
9611 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9612 N00.getOperand(0), N00.getOperand(1)),
9613 DAG.getConstant(1, VT));
9614 }
9615
9616 return SDValue();
9617}
9618
Dan Gohman475871a2008-07-27 21:46:04 +00009619SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009620 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009621 SelectionDAG &DAG = DCI.DAG;
9622 switch (N->getOpcode()) {
9623 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009624 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009625 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009626 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009627 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009628 case ISD::SHL:
9629 case ISD::SRA:
9630 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009631 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009632 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009633 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009634 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9635 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009636 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009637 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009638 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009639 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009640 }
9641
Dan Gohman475871a2008-07-27 21:46:04 +00009642 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009643}
9644
Evan Cheng60c07e12006-07-05 22:17:51 +00009645//===----------------------------------------------------------------------===//
9646// X86 Inline Assembly Support
9647//===----------------------------------------------------------------------===//
9648
Chris Lattnerb8105652009-07-20 17:51:36 +00009649static bool LowerToBSwap(CallInst *CI) {
9650 // FIXME: this should verify that we are targetting a 486 or better. If not,
9651 // we will turn this bswap into something that will be lowered to logical ops
9652 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9653 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009654
Chris Lattnerb8105652009-07-20 17:51:36 +00009655 // Verify this is a simple bswap.
9656 if (CI->getNumOperands() != 2 ||
9657 CI->getType() != CI->getOperand(1)->getType() ||
9658 !CI->getType()->isInteger())
9659 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009660
Chris Lattnerb8105652009-07-20 17:51:36 +00009661 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9662 if (!Ty || Ty->getBitWidth() % 16 != 0)
9663 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009664
Chris Lattnerb8105652009-07-20 17:51:36 +00009665 // Okay, we can do this xform, do so now.
9666 const Type *Tys[] = { Ty };
9667 Module *M = CI->getParent()->getParent()->getParent();
9668 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009669
Chris Lattnerb8105652009-07-20 17:51:36 +00009670 Value *Op = CI->getOperand(1);
9671 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009672
Chris Lattnerb8105652009-07-20 17:51:36 +00009673 CI->replaceAllUsesWith(Op);
9674 CI->eraseFromParent();
9675 return true;
9676}
9677
9678bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9679 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9680 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9681
9682 std::string AsmStr = IA->getAsmString();
9683
9684 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009685 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009686 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9687
9688 switch (AsmPieces.size()) {
9689 default: return false;
9690 case 1:
9691 AsmStr = AsmPieces[0];
9692 AsmPieces.clear();
9693 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9694
9695 // bswap $0
9696 if (AsmPieces.size() == 2 &&
9697 (AsmPieces[0] == "bswap" ||
9698 AsmPieces[0] == "bswapq" ||
9699 AsmPieces[0] == "bswapl") &&
9700 (AsmPieces[1] == "$0" ||
9701 AsmPieces[1] == "${0:q}")) {
9702 // No need to check constraints, nothing other than the equivalent of
9703 // "=r,0" would be valid here.
9704 return LowerToBSwap(CI);
9705 }
9706 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009707 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009708 AsmPieces.size() == 3 &&
9709 AsmPieces[0] == "rorw" &&
9710 AsmPieces[1] == "$$8," &&
9711 AsmPieces[2] == "${0:w}" &&
9712 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9713 return LowerToBSwap(CI);
9714 }
9715 break;
9716 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009717 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009718 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009719 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9720 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9721 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009722 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009723 SplitString(AsmPieces[0], Words, " \t");
9724 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9725 Words.clear();
9726 SplitString(AsmPieces[1], Words, " \t");
9727 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9728 Words.clear();
9729 SplitString(AsmPieces[2], Words, " \t,");
9730 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9731 Words[2] == "%edx") {
9732 return LowerToBSwap(CI);
9733 }
9734 }
9735 }
9736 }
9737 break;
9738 }
9739 return false;
9740}
9741
9742
9743
Chris Lattnerf4dff842006-07-11 02:54:03 +00009744/// getConstraintType - Given a constraint letter, return the type of
9745/// constraint it is for this target.
9746X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009747X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9748 if (Constraint.size() == 1) {
9749 switch (Constraint[0]) {
9750 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009751 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009752 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009753 case 'r':
9754 case 'R':
9755 case 'l':
9756 case 'q':
9757 case 'Q':
9758 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009759 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009760 case 'Y':
9761 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009762 case 'e':
9763 case 'Z':
9764 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009765 default:
9766 break;
9767 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009768 }
Chris Lattner4234f572007-03-25 02:14:49 +00009769 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009770}
9771
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009772/// LowerXConstraint - try to replace an X constraint, which matches anything,
9773/// with another that has more specific requirements based on the type of the
9774/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009775const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009776LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009777 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9778 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009779 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009780 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009781 return "Y";
9782 if (Subtarget->hasSSE1())
9783 return "x";
9784 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009785
Chris Lattner5e764232008-04-26 23:02:14 +00009786 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009787}
9788
Chris Lattner48884cd2007-08-25 00:47:38 +00009789/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9790/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009791void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009792 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009793 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009794 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009795 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009796 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009797
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009798 switch (Constraint) {
9799 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009800 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009801 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009802 if (C->getZExtValue() <= 31) {
9803 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009804 break;
9805 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009806 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009807 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009808 case 'J':
9809 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009810 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009811 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9812 break;
9813 }
9814 }
9815 return;
9816 case 'K':
9817 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009818 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009819 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9820 break;
9821 }
9822 }
9823 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009824 case 'N':
9825 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009826 if (C->getZExtValue() <= 255) {
9827 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009828 break;
9829 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009830 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009831 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009832 case 'e': {
9833 // 32-bit signed value
9834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9835 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009836 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9837 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009838 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009840 break;
9841 }
9842 // FIXME gcc accepts some relocatable values here too, but only in certain
9843 // memory models; it's complicated.
9844 }
9845 return;
9846 }
9847 case 'Z': {
9848 // 32-bit unsigned value
9849 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9850 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009851 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9852 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009853 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9854 break;
9855 }
9856 }
9857 // FIXME gcc accepts some relocatable values here too, but only in certain
9858 // memory models; it's complicated.
9859 return;
9860 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009861 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009862 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009863 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009864 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009865 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009866 break;
9867 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009868
Chris Lattnerdc43a882007-05-03 16:52:29 +00009869 // If we are in non-pic codegen mode, we allow the address of a global (with
9870 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009871 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009872 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009873
Chris Lattner49921962009-05-08 18:23:14 +00009874 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9875 while (1) {
9876 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9877 Offset += GA->getOffset();
9878 break;
9879 } else if (Op.getOpcode() == ISD::ADD) {
9880 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9881 Offset += C->getZExtValue();
9882 Op = Op.getOperand(0);
9883 continue;
9884 }
9885 } else if (Op.getOpcode() == ISD::SUB) {
9886 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9887 Offset += -C->getZExtValue();
9888 Op = Op.getOperand(0);
9889 continue;
9890 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009891 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009892
Chris Lattner49921962009-05-08 18:23:14 +00009893 // Otherwise, this isn't something we can handle, reject it.
9894 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009895 }
Eric Christopherfd179292009-08-27 18:07:15 +00009896
Chris Lattner36c25012009-07-10 07:34:39 +00009897 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009898 // If we require an extra load to get this address, as in PIC mode, we
9899 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009900 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9901 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009902 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009903
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009904 if (hasMemory)
9905 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9906 else
9907 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009908 Result = Op;
9909 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009910 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Gabor Greifba36cb52008-08-28 21:40:38 +00009913 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009914 Ops.push_back(Result);
9915 return;
9916 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009917 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9918 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009919}
9920
Chris Lattner259e97c2006-01-31 19:43:35 +00009921std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009922getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009923 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009924 if (Constraint.size() == 1) {
9925 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009926 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009927 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009928 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9929 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009930 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009931 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9932 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9933 X86::R10D,X86::R11D,X86::R12D,
9934 X86::R13D,X86::R14D,X86::R15D,
9935 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009936 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009937 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9938 X86::SI, X86::DI, X86::R8W,X86::R9W,
9939 X86::R10W,X86::R11W,X86::R12W,
9940 X86::R13W,X86::R14W,X86::R15W,
9941 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009943 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9944 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9945 X86::R10B,X86::R11B,X86::R12B,
9946 X86::R13B,X86::R14B,X86::R15B,
9947 X86::BPL, X86::SPL, 0);
9948
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009950 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9951 X86::RSI, X86::RDI, X86::R8, X86::R9,
9952 X86::R10, X86::R11, X86::R12,
9953 X86::R13, X86::R14, X86::R15,
9954 X86::RBP, X86::RSP, 0);
9955
9956 break;
9957 }
Eric Christopherfd179292009-08-27 18:07:15 +00009958 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009959 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009960 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009961 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009962 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009963 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009965 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009966 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009967 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9968 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009969 }
9970 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009971
Chris Lattner1efa40f2006-02-22 00:56:39 +00009972 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009973}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009974
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009975std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009976X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009977 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009978 // First, see if this is a constraint that directly corresponds to an LLVM
9979 // register class.
9980 if (Constraint.size() == 1) {
9981 // GCC Constraint Letters
9982 switch (Constraint[0]) {
9983 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009984 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009985 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009987 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009988 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009989 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009991 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009992 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009993 case 'R': // LEGACY_REGS
9994 if (VT == MVT::i8)
9995 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9996 if (VT == MVT::i16)
9997 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9998 if (VT == MVT::i32 || !Subtarget->is64Bit())
9999 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10000 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010001 case 'f': // FP Stack registers.
10002 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10003 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010005 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010007 return std::make_pair(0U, X86::RFP64RegisterClass);
10008 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010009 case 'y': // MMX_REGS if MMX allowed.
10010 if (!Subtarget->hasMMX()) break;
10011 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010012 case 'Y': // SSE_REGS if SSE2 allowed
10013 if (!Subtarget->hasSSE2()) break;
10014 // FALL THROUGH.
10015 case 'x': // SSE_REGS if SSE1 allowed
10016 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010017
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010019 default: break;
10020 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010021 case MVT::f32:
10022 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010023 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 case MVT::f64:
10025 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010026 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010027 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 case MVT::v16i8:
10029 case MVT::v8i16:
10030 case MVT::v4i32:
10031 case MVT::v2i64:
10032 case MVT::v4f32:
10033 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010034 return std::make_pair(0U, X86::VR128RegisterClass);
10035 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010036 break;
10037 }
10038 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010039
Chris Lattnerf76d1802006-07-31 23:26:50 +000010040 // Use the default implementation in TargetLowering to convert the register
10041 // constraint into a member of a register class.
10042 std::pair<unsigned, const TargetRegisterClass*> Res;
10043 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010044
10045 // Not found as a standard register?
10046 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010047 // Map st(0) -> st(7) -> ST0
10048 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10049 tolower(Constraint[1]) == 's' &&
10050 tolower(Constraint[2]) == 't' &&
10051 Constraint[3] == '(' &&
10052 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10053 Constraint[5] == ')' &&
10054 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010055
Chris Lattner56d77c72009-09-13 22:41:48 +000010056 Res.first = X86::ST0+Constraint[4]-'0';
10057 Res.second = X86::RFP80RegisterClass;
10058 return Res;
10059 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010060
Chris Lattner56d77c72009-09-13 22:41:48 +000010061 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010062 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010063 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010064 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010065 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010066 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010067
10068 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010069 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010070 Res.first = X86::EFLAGS;
10071 Res.second = X86::CCRRegisterClass;
10072 return Res;
10073 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010074
Dale Johannesen330169f2008-11-13 21:52:36 +000010075 // 'A' means EAX + EDX.
10076 if (Constraint == "A") {
10077 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010078 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010079 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010080 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010081 return Res;
10082 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010083
Chris Lattnerf76d1802006-07-31 23:26:50 +000010084 // Otherwise, check to see if this is a register class of the wrong value
10085 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10086 // turn into {ax},{dx}.
10087 if (Res.second->hasType(VT))
10088 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010089
Chris Lattnerf76d1802006-07-31 23:26:50 +000010090 // All of the single-register GCC register classes map their values onto
10091 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10092 // really want an 8-bit or 32-bit register, map to the appropriate register
10093 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010094 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010095 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010096 unsigned DestReg = 0;
10097 switch (Res.first) {
10098 default: break;
10099 case X86::AX: DestReg = X86::AL; break;
10100 case X86::DX: DestReg = X86::DL; break;
10101 case X86::CX: DestReg = X86::CL; break;
10102 case X86::BX: DestReg = X86::BL; break;
10103 }
10104 if (DestReg) {
10105 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010106 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010107 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010108 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010109 unsigned DestReg = 0;
10110 switch (Res.first) {
10111 default: break;
10112 case X86::AX: DestReg = X86::EAX; break;
10113 case X86::DX: DestReg = X86::EDX; break;
10114 case X86::CX: DestReg = X86::ECX; break;
10115 case X86::BX: DestReg = X86::EBX; break;
10116 case X86::SI: DestReg = X86::ESI; break;
10117 case X86::DI: DestReg = X86::EDI; break;
10118 case X86::BP: DestReg = X86::EBP; break;
10119 case X86::SP: DestReg = X86::ESP; break;
10120 }
10121 if (DestReg) {
10122 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010123 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010124 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010125 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010126 unsigned DestReg = 0;
10127 switch (Res.first) {
10128 default: break;
10129 case X86::AX: DestReg = X86::RAX; break;
10130 case X86::DX: DestReg = X86::RDX; break;
10131 case X86::CX: DestReg = X86::RCX; break;
10132 case X86::BX: DestReg = X86::RBX; break;
10133 case X86::SI: DestReg = X86::RSI; break;
10134 case X86::DI: DestReg = X86::RDI; break;
10135 case X86::BP: DestReg = X86::RBP; break;
10136 case X86::SP: DestReg = X86::RSP; break;
10137 }
10138 if (DestReg) {
10139 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010140 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010141 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010142 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010143 } else if (Res.second == X86::FR32RegisterClass ||
10144 Res.second == X86::FR64RegisterClass ||
10145 Res.second == X86::VR128RegisterClass) {
10146 // Handle references to XMM physical registers that got mapped into the
10147 // wrong class. This can happen with constraints like {xmm0} where the
10148 // target independent register mapper will just pick the first match it can
10149 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010151 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010152 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010153 Res.second = X86::FR64RegisterClass;
10154 else if (X86::VR128RegisterClass->hasType(VT))
10155 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010156 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010157
Chris Lattnerf76d1802006-07-31 23:26:50 +000010158 return Res;
10159}
Mon P Wang0c397192008-10-30 08:01:45 +000010160
10161//===----------------------------------------------------------------------===//
10162// X86 Widen vector type
10163//===----------------------------------------------------------------------===//
10164
10165/// getWidenVectorType: given a vector type, returns the type to widen
10166/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010167/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010168/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010169/// scalarizing vs using the wider vector type.
10170
Owen Andersone50ed302009-08-10 22:56:29 +000010171EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010172 assert(VT.isVector());
10173 if (isTypeLegal(VT))
10174 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010175
Mon P Wang0c397192008-10-30 08:01:45 +000010176 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10177 // type based on element type. This would speed up our search (though
10178 // it may not be worth it since the size of the list is relatively
10179 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010180 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010181 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010182
Mon P Wang0c397192008-10-30 08:01:45 +000010183 // On X86, it make sense to widen any vector wider than 1
10184 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010185 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010186
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10188 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10189 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010190
10191 if (isTypeLegal(SVT) &&
10192 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010193 SVT.getVectorNumElements() > NElts)
10194 return SVT;
10195 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010196 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010197}