blob: ecf12e96616bd250e4cbe24c3d3b58a0d7987699 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000152// ...with half-word lane subscripting.
153def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
154 let Name = "VecListOneDHWordIndexed";
155 let ParserMethod = "parseVectorList";
156 let RenderMethod = "addVecListIndexedOperands";
157}
158def VecListOneDHWordIndexed : Operand<i32> {
159 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
160 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
161}
162// ...with word lane subscripting.
163def VecListOneDWordIndexAsmOperand : AsmOperandClass {
164 let Name = "VecListOneDWordIndexed";
165 let ParserMethod = "parseVectorList";
166 let RenderMethod = "addVecListIndexedOperands";
167}
168def VecListOneDWordIndexed : Operand<i32> {
169 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
170 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
171}
172// Register list of two D registers, with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000173def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
174 let Name = "VecListTwoDByteIndexed";
175 let ParserMethod = "parseVectorList";
176 let RenderMethod = "addVecListIndexedOperands";
177}
178def VecListTwoDByteIndexed : Operand<i32> {
179 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
180 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
181}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000182// ...with half-word lane subscripting.
183def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
184 let Name = "VecListTwoDHWordIndexed";
185 let ParserMethod = "parseVectorList";
186 let RenderMethod = "addVecListIndexedOperands";
187}
188def VecListTwoDHWordIndexed : Operand<i32> {
189 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
190 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
191}
192// ...with word lane subscripting.
193def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
194 let Name = "VecListTwoDWordIndexed";
195 let ParserMethod = "parseVectorList";
196 let RenderMethod = "addVecListIndexedOperands";
197}
198def VecListTwoDWordIndexed : Operand<i32> {
199 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
200 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
201}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000202
Bob Wilson5bafff32009-06-22 23:27:02 +0000203//===----------------------------------------------------------------------===//
204// NEON-specific DAG Nodes.
205//===----------------------------------------------------------------------===//
206
207def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000208def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000209
210def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000211def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000212def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000213def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
214def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000215def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
216def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000217def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
218def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000219def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
220def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
221
222// Types for vector shift by immediates. The "SHX" version is for long and
223// narrow operations where the source and destination vectors have different
224// types. The "SHINS" version is for shift and insert operations.
225def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
226 SDTCisVT<2, i32>]>;
227def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
228 SDTCisVT<2, i32>]>;
229def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
230 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
231
232def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
233def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
234def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
235def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
236def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
237def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
238def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
239
240def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
241def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
242def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
243
244def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
245def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
246def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
247def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
248def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
249def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
250
251def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
252def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
253def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
254
255def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
256def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
257
258def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
259 SDTCisVT<2, i32>]>;
260def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
261def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
262
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000263def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
264def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
265def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000266def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000267
Owen Andersond9668172010-11-03 22:44:51 +0000268def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
269 SDTCisVT<2, i32>]>;
270def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000271def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000272
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000273def NEONvbsl : SDNode<"ARMISD::VBSL",
274 SDTypeProfile<1, 3, [SDTCisVec<0>,
275 SDTCisSameAs<0, 1>,
276 SDTCisSameAs<0, 2>,
277 SDTCisSameAs<0, 3>]>>;
278
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000279def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
280
Bob Wilson0ce37102009-08-14 05:08:32 +0000281// VDUPLANE can produce a quad-register result from a double-register source,
282// so the result is not constrained to match the source.
283def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
284 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
285 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000286
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000287def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
288 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
289def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
290
Bob Wilsond8e17572009-08-12 22:31:50 +0000291def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
292def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
293def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
294def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
295
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000296def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000297 SDTCisSameAs<0, 2>,
298 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000299def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
300def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
301def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000302
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000303def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
304 SDTCisSameAs<1, 2>]>;
305def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
306def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
307
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000308def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
309 SDTCisSameAs<0, 2>]>;
310def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
311def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
312
Bob Wilsoncba270d2010-07-13 21:16:48 +0000313def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
314 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000315 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000316 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
317 return (EltBits == 32 && EltVal == 0);
318}]>;
319
320def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
321 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000322 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000323 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
324 return (EltBits == 8 && EltVal == 0xff);
325}]>;
326
Bob Wilson5bafff32009-06-22 23:27:02 +0000327//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000328// NEON load / store instructions
329//===----------------------------------------------------------------------===//
330
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000331// Use VLDM to load a Q register as a D register pair.
332// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000333def VLDMQIA
334 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
335 IIC_fpLoad_m, "",
336 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000337
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000338// Use VSTM to store a Q register as a D register pair.
339// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000340def VSTMQIA
341 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
342 IIC_fpStore_m, "",
343 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000344
Bob Wilsonffde0802010-09-02 16:00:54 +0000345// Classes for VLD* pseudo-instructions with multi-register operands.
346// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000347class VLDQPseudo<InstrItinClass itin>
348 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
349class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000350 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000351 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000352 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000353class VLDQWBfixedPseudo<InstrItinClass itin>
354 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
355 (ins addrmode6:$addr), itin,
356 "$addr.addr = $wb">;
357class VLDQWBregisterPseudo<InstrItinClass itin>
358 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
359 (ins addrmode6:$addr, rGPR:$offset), itin,
360 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000361
Bob Wilson9d84fb32010-09-14 20:59:49 +0000362class VLDQQPseudo<InstrItinClass itin>
363 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
364class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000365 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000366 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000367 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000368class VLDQQWBfixedPseudo<InstrItinClass itin>
369 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
370 (ins addrmode6:$addr), itin,
371 "$addr.addr = $wb">;
372class VLDQQWBregisterPseudo<InstrItinClass itin>
373 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
374 (ins addrmode6:$addr, rGPR:$offset), itin,
375 "$addr.addr = $wb">;
376
377
Bob Wilson7de68142011-02-07 17:43:15 +0000378class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000379 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
380 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000381class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000382 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000383 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000384 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000385
Bob Wilson2a0e9742010-11-27 06:35:16 +0000386let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
387
Bob Wilson205a5ca2009-07-08 18:11:30 +0000388// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000389class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000390 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000391 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000392 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000393 let Rm = 0b1111;
394 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000395 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000396}
Bob Wilson621f1952010-03-23 05:25:43 +0000397class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000398 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000399 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000400 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 let Rm = 0b1111;
402 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000404}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000405
Owen Andersond9aa7d32010-11-02 00:05:05 +0000406def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
407def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
408def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
409def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000410
Owen Andersond9aa7d32010-11-02 00:05:05 +0000411def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
412def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
413def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
414def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000415
Evan Chengd2ca8132010-10-09 01:03:04 +0000416def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
417def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
418def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
419def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Bob Wilson99493b22010-03-20 17:59:03 +0000421// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000422multiclass VLD1DWB<bits<4> op7_4, string Dt> {
423 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
424 (ins addrmode6:$Rn), IIC_VLD1u,
425 "vld1", Dt, "$Vd, $Rn!",
426 "$Rn.addr = $wb", []> {
427 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
428 let Inst{4} = Rn{4};
429 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000430 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000431 }
432 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
433 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
434 "vld1", Dt, "$Vd, $Rn, $Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{4} = Rn{4};
437 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000438 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000439 }
Owen Andersone85bd772010-11-02 00:24:52 +0000440}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000441multiclass VLD1QWB<bits<4> op7_4, string Dt> {
442 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
443 (ins addrmode6:$Rn), IIC_VLD1x2u,
444 "vld1", Dt, "$Vd, $Rn!",
445 "$Rn.addr = $wb", []> {
446 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
447 let Inst{5-4} = Rn{5-4};
448 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000449 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000450 }
451 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
452 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
453 "vld1", Dt, "$Vd, $Rn, $Rm",
454 "$Rn.addr = $wb", []> {
455 let Inst{5-4} = Rn{5-4};
456 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000457 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000458 }
Owen Andersone85bd772010-11-02 00:24:52 +0000459}
Bob Wilson99493b22010-03-20 17:59:03 +0000460
Jim Grosbach10b90a92011-10-24 21:45:13 +0000461defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
462defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
463defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
464defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
465defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
466defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
467defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
468defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000469
Jim Grosbach10b90a92011-10-24 21:45:13 +0000470def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
471def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
472def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
473def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
474def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
475def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
476def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
477def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000478
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000479// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000480class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000481 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000482 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000483 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000484 let Rm = 0b1111;
485 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000486 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000487}
Jim Grosbach59216752011-10-24 23:26:05 +0000488multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
489 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
490 (ins addrmode6:$Rn), IIC_VLD1x2u,
491 "vld1", Dt, "$Vd, $Rn!",
492 "$Rn.addr = $wb", []> {
493 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000494 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000495 let DecoderMethod = "DecodeVLDInstruction";
496 let AsmMatchConverter = "cvtVLDwbFixed";
497 }
498 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
499 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
500 "vld1", Dt, "$Vd, $Rn, $Rm",
501 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000502 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000503 let DecoderMethod = "DecodeVLDInstruction";
504 let AsmMatchConverter = "cvtVLDwbRegister";
505 }
Owen Andersone85bd772010-11-02 00:24:52 +0000506}
Bob Wilson052ba452010-03-22 18:22:06 +0000507
Owen Andersone85bd772010-11-02 00:24:52 +0000508def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
509def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
510def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
511def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000512
Jim Grosbach59216752011-10-24 23:26:05 +0000513defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
514defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
515defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
516defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000517
Jim Grosbach59216752011-10-24 23:26:05 +0000518def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000519
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000520// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000521class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000522 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000523 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000524 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000525 let Rm = 0b1111;
526 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000528}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000529multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
530 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
531 (ins addrmode6:$Rn), IIC_VLD1x2u,
532 "vld1", Dt, "$Vd, $Rn!",
533 "$Rn.addr = $wb", []> {
534 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
535 let Inst{5-4} = Rn{5-4};
536 let DecoderMethod = "DecodeVLDInstruction";
537 let AsmMatchConverter = "cvtVLDwbFixed";
538 }
539 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
540 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
541 "vld1", Dt, "$Vd, $Rn, $Rm",
542 "$Rn.addr = $wb", []> {
543 let Inst{5-4} = Rn{5-4};
544 let DecoderMethod = "DecodeVLDInstruction";
545 let AsmMatchConverter = "cvtVLDwbRegister";
546 }
Owen Andersone85bd772010-11-02 00:24:52 +0000547}
Johnny Chend7283d92010-02-23 20:51:23 +0000548
Owen Andersone85bd772010-11-02 00:24:52 +0000549def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
550def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
551def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
552def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000553
Jim Grosbach399cdca2011-10-25 00:14:01 +0000554defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
555defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
556defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
557defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000558
Jim Grosbach399cdca2011-10-25 00:14:01 +0000559def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000560
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000561// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000562class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
563 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000564 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000565 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000566 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000567 let Rm = 0b1111;
568 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000569 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000570}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000571
Jim Grosbach2af50d92011-12-09 19:07:20 +0000572def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
573def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
574def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000575
Jim Grosbach2af50d92011-12-09 19:07:20 +0000576def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
577def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
578def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000579
Bob Wilson9d84fb32010-09-14 20:59:49 +0000580def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
581def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
582def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000583
Evan Chengd2ca8132010-10-09 01:03:04 +0000584def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
585def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
586def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000587
Bob Wilson92cb9322010-03-20 20:10:51 +0000588// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000589multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
590 RegisterOperand VdTy, InstrItinClass itin> {
591 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
592 (ins addrmode6:$Rn), itin,
593 "vld2", Dt, "$Vd, $Rn!",
594 "$Rn.addr = $wb", []> {
595 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
596 let Inst{5-4} = Rn{5-4};
597 let DecoderMethod = "DecodeVLDInstruction";
598 let AsmMatchConverter = "cvtVLDwbFixed";
599 }
600 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
601 (ins addrmode6:$Rn, rGPR:$Rm), itin,
602 "vld2", Dt, "$Vd, $Rn, $Rm",
603 "$Rn.addr = $wb", []> {
604 let Inst{5-4} = Rn{5-4};
605 let DecoderMethod = "DecodeVLDInstruction";
606 let AsmMatchConverter = "cvtVLDwbRegister";
607 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000608}
Bob Wilson92cb9322010-03-20 20:10:51 +0000609
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000610defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
611defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
612defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000613
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000614defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
615defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
616defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000617
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000618def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
619def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
620def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
621def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
622def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
623def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000624
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000625def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
626def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
627def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
628def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
629def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
630def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000631
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000632// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000633def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
634def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
635def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
636defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
637defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
638defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000639
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000640// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000641class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000642 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000643 (ins addrmode6:$Rn), IIC_VLD3,
644 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
645 let Rm = 0b1111;
646 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000647 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000648}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000649
Owen Andersoncf667be2010-11-02 01:24:55 +0000650def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
651def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
652def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000653
Bob Wilson9d84fb32010-09-14 20:59:49 +0000654def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
655def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
656def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000657
Bob Wilson92cb9322010-03-20 20:10:51 +0000658// ...with address register writeback:
659class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
660 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000661 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000662 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
663 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
664 "$Rn.addr = $wb", []> {
665 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000666 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000667}
Bob Wilson92cb9322010-03-20 20:10:51 +0000668
Owen Andersoncf667be2010-11-02 01:24:55 +0000669def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
670def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
671def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000672
Evan Cheng84f69e82010-10-09 01:45:34 +0000673def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
674def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
675def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000676
Bob Wilson7de68142011-02-07 17:43:15 +0000677// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000678def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
679def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
680def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
681def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
682def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
683def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000684
Evan Cheng84f69e82010-10-09 01:45:34 +0000685def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
686def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
687def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000688
Bob Wilson92cb9322010-03-20 20:10:51 +0000689// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000690def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
691def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
692def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
693
Evan Cheng84f69e82010-10-09 01:45:34 +0000694def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
695def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
696def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000697
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000698// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000699class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
700 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000701 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 (ins addrmode6:$Rn), IIC_VLD4,
703 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
704 let Rm = 0b1111;
705 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000707}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000708
Owen Andersoncf667be2010-11-02 01:24:55 +0000709def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
710def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
711def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000712
Bob Wilson9d84fb32010-09-14 20:59:49 +0000713def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
714def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
715def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000716
Bob Wilson92cb9322010-03-20 20:10:51 +0000717// ...with address register writeback:
718class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
719 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000720 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000721 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000722 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
723 "$Rn.addr = $wb", []> {
724 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000726}
Bob Wilson92cb9322010-03-20 20:10:51 +0000727
Owen Andersoncf667be2010-11-02 01:24:55 +0000728def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
729def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
730def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000731
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000732def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
733def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
734def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000735
Bob Wilson7de68142011-02-07 17:43:15 +0000736// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000737def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
738def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
739def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
740def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
741def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
742def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000743
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000744def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
745def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
746def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000747
Bob Wilson92cb9322010-03-20 20:10:51 +0000748// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000749def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
750def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
751def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
752
753def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
754def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
755def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000756
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000757} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
758
Bob Wilson8466fa12010-09-13 23:01:35 +0000759// Classes for VLD*LN pseudo-instructions with multi-register operands.
760// These are expanded to real instructions after register allocation.
761class VLDQLNPseudo<InstrItinClass itin>
762 : PseudoNLdSt<(outs QPR:$dst),
763 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
764 itin, "$src = $dst">;
765class VLDQLNWBPseudo<InstrItinClass itin>
766 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
767 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
768 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
769class VLDQQLNPseudo<InstrItinClass itin>
770 : PseudoNLdSt<(outs QQPR:$dst),
771 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
772 itin, "$src = $dst">;
773class VLDQQLNWBPseudo<InstrItinClass itin>
774 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
775 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
776 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
777class VLDQQQQLNPseudo<InstrItinClass itin>
778 : PseudoNLdSt<(outs QQQQPR:$dst),
779 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
780 itin, "$src = $dst">;
781class VLDQQQQLNWBPseudo<InstrItinClass itin>
782 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
783 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
784 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
785
Bob Wilsonb07c1712009-10-07 21:53:04 +0000786// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000787class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
788 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000789 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000790 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
791 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000792 "$src = $Vd",
793 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000794 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000797 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000798}
Mon P Wang183c6272011-05-09 17:47:27 +0000799class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
800 PatFrag LoadOp>
801 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
802 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
803 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
804 "$src = $Vd",
805 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
806 (i32 (LoadOp addrmode6oneL32:$Rn)),
807 imm:$lane))]> {
808 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000809 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000810}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000811class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
812 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
813 (i32 (LoadOp addrmode6:$addr)),
814 imm:$lane))];
815}
816
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
818 let Inst{7-5} = lane{2-0};
819}
820def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
821 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000822 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000823}
Mon P Wang183c6272011-05-09 17:47:27 +0000824def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000826 let Inst{5} = Rn{4};
827 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000828}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000829
830def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
831def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
832def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
833
Bob Wilson746fa172010-12-10 22:13:32 +0000834def : Pat<(vector_insert (v2f32 DPR:$src),
835 (f32 (load addrmode6:$addr)), imm:$lane),
836 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
837def : Pat<(vector_insert (v4f32 QPR:$src),
838 (f32 (load addrmode6:$addr)), imm:$lane),
839 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
840
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000841let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
842
843// ...with address register writeback:
844class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000845 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000847 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000848 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000849 "$src = $Vd, $Rn.addr = $wb", []> {
850 let DecoderMethod = "DecodeVLD1LN";
851}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000852
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000853def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
854 let Inst{7-5} = lane{2-0};
855}
856def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
857 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000858 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000859}
860def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
861 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000862 let Inst{5} = Rn{4};
863 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000864}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000865
866def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
867def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
868def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000869
Bob Wilson243fcc52009-09-01 04:26:28 +0000870// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000871class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000872 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000873 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
874 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000875 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 let Rm = 0b1111;
877 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000878 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000879}
Bob Wilson243fcc52009-09-01 04:26:28 +0000880
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000881def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
882 let Inst{7-5} = lane{2-0};
883}
884def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
885 let Inst{7-6} = lane{1-0};
886}
887def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
888 let Inst{7} = lane{0};
889}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000890
Evan Chengd2ca8132010-10-09 01:03:04 +0000891def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
892def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
893def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000894
Bob Wilson41315282010-03-20 20:39:53 +0000895// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000896def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
897 let Inst{7-6} = lane{1-0};
898}
899def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
900 let Inst{7} = lane{0};
901}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000902
Evan Chengd2ca8132010-10-09 01:03:04 +0000903def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
904def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000905
Bob Wilsona1023642010-03-20 20:47:18 +0000906// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000907class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000908 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000909 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000910 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000911 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
912 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
913 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000914 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000915}
Bob Wilsona1023642010-03-20 20:47:18 +0000916
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000917def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
918 let Inst{7-5} = lane{2-0};
919}
920def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
921 let Inst{7-6} = lane{1-0};
922}
923def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
924 let Inst{7} = lane{0};
925}
Bob Wilsona1023642010-03-20 20:47:18 +0000926
Evan Chengd2ca8132010-10-09 01:03:04 +0000927def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
928def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
929def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000930
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000931def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
932 let Inst{7-6} = lane{1-0};
933}
934def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
935 let Inst{7} = lane{0};
936}
Bob Wilsona1023642010-03-20 20:47:18 +0000937
Evan Chengd2ca8132010-10-09 01:03:04 +0000938def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
939def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000940
Bob Wilson243fcc52009-09-01 04:26:28 +0000941// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000942class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000943 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000944 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000945 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000946 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000947 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000948 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000949 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000950}
Bob Wilson243fcc52009-09-01 04:26:28 +0000951
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000952def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
953 let Inst{7-5} = lane{2-0};
954}
955def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
956 let Inst{7-6} = lane{1-0};
957}
958def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
959 let Inst{7} = lane{0};
960}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000961
Evan Cheng84f69e82010-10-09 01:45:34 +0000962def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
963def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
964def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000965
Bob Wilson41315282010-03-20 20:39:53 +0000966// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000967def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
968 let Inst{7-6} = lane{1-0};
969}
970def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
971 let Inst{7} = lane{0};
972}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000973
Evan Cheng84f69e82010-10-09 01:45:34 +0000974def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
975def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000976
Bob Wilsona1023642010-03-20 20:47:18 +0000977// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000978class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000979 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000980 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000981 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000982 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000983 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000984 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
985 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000986 []> {
987 let DecoderMethod = "DecodeVLD3LN";
988}
Bob Wilsona1023642010-03-20 20:47:18 +0000989
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000990def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
991 let Inst{7-5} = lane{2-0};
992}
993def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
994 let Inst{7-6} = lane{1-0};
995}
996def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
997 let Inst{7} = lane{0};
998}
Bob Wilsona1023642010-03-20 20:47:18 +0000999
Evan Cheng84f69e82010-10-09 01:45:34 +00001000def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1001def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1002def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001003
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001004def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1005 let Inst{7-6} = lane{1-0};
1006}
1007def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
1008 let Inst{7} = lane{0};
1009}
Bob Wilsona1023642010-03-20 20:47:18 +00001010
Evan Cheng84f69e82010-10-09 01:45:34 +00001011def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1012def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001013
Bob Wilson243fcc52009-09-01 04:26:28 +00001014// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001015class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001016 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001017 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001018 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001019 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001020 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001021 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001022 let Rm = 0b1111;
1023 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001024 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001025}
Bob Wilson243fcc52009-09-01 04:26:28 +00001026
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001027def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1028 let Inst{7-5} = lane{2-0};
1029}
1030def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1031 let Inst{7-6} = lane{1-0};
1032}
1033def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
1034 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001035 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001036}
Bob Wilson62e053e2009-10-08 22:53:57 +00001037
Evan Cheng10dc63f2010-10-09 04:07:58 +00001038def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1039def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1040def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001041
Bob Wilson41315282010-03-20 20:39:53 +00001042// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001043def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1044 let Inst{7-6} = lane{1-0};
1045}
1046def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
1047 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001048 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001049}
Bob Wilson62e053e2009-10-08 22:53:57 +00001050
Evan Cheng10dc63f2010-10-09 04:07:58 +00001051def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1052def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001053
Bob Wilsona1023642010-03-20 20:47:18 +00001054// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001055class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001056 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001057 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001058 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001059 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001060 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001061"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1062"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001063 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001064 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001065 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001066}
Bob Wilsona1023642010-03-20 20:47:18 +00001067
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001068def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1069 let Inst{7-5} = lane{2-0};
1070}
1071def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1072 let Inst{7-6} = lane{1-0};
1073}
1074def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1075 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001076 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001077}
Bob Wilsona1023642010-03-20 20:47:18 +00001078
Evan Cheng10dc63f2010-10-09 04:07:58 +00001079def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1080def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1081def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001082
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001083def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1084 let Inst{7-6} = lane{1-0};
1085}
1086def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1087 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001088 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001089}
Bob Wilsona1023642010-03-20 20:47:18 +00001090
Evan Cheng10dc63f2010-10-09 04:07:58 +00001091def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1092def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001093
Bob Wilson2a0e9742010-11-27 06:35:16 +00001094} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1095
Bob Wilsonb07c1712009-10-07 21:53:04 +00001096// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001097class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001098 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1099 (ins addrmode6dup:$Rn),
1100 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1101 [(set VecListOneDAllLanes:$Vd,
1102 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001103 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001104 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001105 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001106}
1107class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1108 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001109 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001110}
1111
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001112def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1113def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1114def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001115
1116def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1117def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1118def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1119
Bob Wilson746fa172010-12-10 22:13:32 +00001120def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1121 (VLD1DUPd32 addrmode6:$addr)>;
1122def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1123 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1124
Bob Wilson2a0e9742010-11-27 06:35:16 +00001125let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1126
Bob Wilson20d55152010-12-10 22:13:24 +00001127class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001128 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001129 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001130 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001131 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001132 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001133 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001134}
1135
Bob Wilson20d55152010-12-10 22:13:24 +00001136def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1137def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1138def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001139
1140// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001141multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1142 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1143 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1144 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1145 "vld1", Dt, "$Vd, $Rn!",
1146 "$Rn.addr = $wb", []> {
1147 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1148 let Inst{4} = Rn{4};
1149 let DecoderMethod = "DecodeVLD1DupInstruction";
1150 let AsmMatchConverter = "cvtVLDwbFixed";
1151 }
1152 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1153 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1154 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1155 "vld1", Dt, "$Vd, $Rn, $Rm",
1156 "$Rn.addr = $wb", []> {
1157 let Inst{4} = Rn{4};
1158 let DecoderMethod = "DecodeVLD1DupInstruction";
1159 let AsmMatchConverter = "cvtVLDwbRegister";
1160 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001161}
Jim Grosbach096334e2011-11-30 19:35:44 +00001162multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1163 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1164 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1165 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1166 "vld1", Dt, "$Vd, $Rn!",
1167 "$Rn.addr = $wb", []> {
1168 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1169 let Inst{4} = Rn{4};
1170 let DecoderMethod = "DecodeVLD1DupInstruction";
1171 let AsmMatchConverter = "cvtVLDwbFixed";
1172 }
1173 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1174 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1175 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1176 "vld1", Dt, "$Vd, $Rn, $Rm",
1177 "$Rn.addr = $wb", []> {
1178 let Inst{4} = Rn{4};
1179 let DecoderMethod = "DecodeVLD1DupInstruction";
1180 let AsmMatchConverter = "cvtVLDwbRegister";
1181 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001182}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001183
Jim Grosbach096334e2011-11-30 19:35:44 +00001184defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1185defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1186defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001187
Jim Grosbach096334e2011-11-30 19:35:44 +00001188defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1189defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1190defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001191
Jim Grosbach096334e2011-11-30 19:35:44 +00001192def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1193def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1194def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1195def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1196def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1197def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001198
Bob Wilsonb07c1712009-10-07 21:53:04 +00001199// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001200class VLD2DUP<bits<4> op7_4, string Dt>
1201 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001202 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001203 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1204 let Rm = 0b1111;
1205 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001206 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001207}
1208
1209def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1210def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1211def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1212
1213def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1214def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1215def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1216
1217// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001218def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1219def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1220def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001221
1222// ...with address register writeback:
1223class VLD2DUPWB<bits<4> op7_4, string Dt>
1224 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001225 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001226 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1227 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001228 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001229}
1230
1231def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1232def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1233def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1234
Bob Wilson173fb142010-11-30 00:00:38 +00001235def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1236def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1237def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001238
1239def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1240def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1241def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1242
Bob Wilsonb07c1712009-10-07 21:53:04 +00001243// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001244class VLD3DUP<bits<4> op7_4, string Dt>
1245 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001246 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001247 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1248 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001249 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001250 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001251}
1252
1253def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1254def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1255def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1256
1257def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1258def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1259def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1260
1261// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001262def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1263def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1264def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001265
1266// ...with address register writeback:
1267class VLD3DUPWB<bits<4> op7_4, string Dt>
1268 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001269 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001270 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1271 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001272 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001273 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001274}
1275
1276def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1277def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1278def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1279
Bob Wilson173fb142010-11-30 00:00:38 +00001280def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1281def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1282def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001283
1284def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1285def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1286def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1287
Bob Wilsonb07c1712009-10-07 21:53:04 +00001288// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001289class VLD4DUP<bits<4> op7_4, string Dt>
1290 : NLdSt<1, 0b10, 0b1111, op7_4,
1291 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001292 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001293 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1294 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001295 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001297}
1298
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001299def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1300def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1301def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001302
1303def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1304def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1305def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1306
1307// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001308def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1309def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1310def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001311
1312// ...with address register writeback:
1313class VLD4DUPWB<bits<4> op7_4, string Dt>
1314 : NLdSt<1, 0b10, 0b1111, op7_4,
1315 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001316 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001317 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001318 "$Rn.addr = $wb", []> {
1319 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001320 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001321}
1322
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001323def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1324def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1325def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1326
1327def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1328def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1329def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001330
1331def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1332def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1333def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1334
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001335} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001336
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001337let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001338
Bob Wilson709d5922010-08-25 23:27:42 +00001339// Classes for VST* pseudo-instructions with multi-register operands.
1340// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001341class VSTQPseudo<InstrItinClass itin>
1342 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1343class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001344 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001345 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001346 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001347class VSTQWBfixedPseudo<InstrItinClass itin>
1348 : PseudoNLdSt<(outs GPR:$wb),
1349 (ins addrmode6:$addr, QPR:$src), itin,
1350 "$addr.addr = $wb">;
1351class VSTQWBregisterPseudo<InstrItinClass itin>
1352 : PseudoNLdSt<(outs GPR:$wb),
1353 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1354 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001355class VSTQQPseudo<InstrItinClass itin>
1356 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1357class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001358 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001359 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001360 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001361class VSTQQQQPseudo<InstrItinClass itin>
1362 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001363class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001364 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001365 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001366 "$addr.addr = $wb">;
1367
Bob Wilson11d98992010-03-23 06:20:33 +00001368// VST1 : Vector Store (multiple single elements)
1369class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001370 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1371 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001372 let Rm = 0b1111;
1373 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001374 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001375}
Bob Wilson11d98992010-03-23 06:20:33 +00001376class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001377 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1378 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001379 let Rm = 0b1111;
1380 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001381 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001382}
Bob Wilson11d98992010-03-23 06:20:33 +00001383
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001384def VST1d8 : VST1D<{0,0,0,?}, "8">;
1385def VST1d16 : VST1D<{0,1,0,?}, "16">;
1386def VST1d32 : VST1D<{1,0,0,?}, "32">;
1387def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001388
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001389def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1390def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1391def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1392def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001393
Evan Cheng60ff8792010-10-11 22:03:18 +00001394def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1395def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1396def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1397def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001398
Bob Wilson25eb5012010-03-20 20:54:36 +00001399// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001400multiclass VST1DWB<bits<4> op7_4, string Dt> {
1401 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1402 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1403 "vst1", Dt, "$Vd, $Rn!",
1404 "$Rn.addr = $wb", []> {
1405 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1406 let Inst{4} = Rn{4};
1407 let DecoderMethod = "DecodeVSTInstruction";
1408 let AsmMatchConverter = "cvtVSTwbFixed";
1409 }
1410 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1411 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1412 IIC_VLD1u,
1413 "vst1", Dt, "$Vd, $Rn, $Rm",
1414 "$Rn.addr = $wb", []> {
1415 let Inst{4} = Rn{4};
1416 let DecoderMethod = "DecodeVSTInstruction";
1417 let AsmMatchConverter = "cvtVSTwbRegister";
1418 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001419}
Jim Grosbach4334e032011-10-31 21:50:31 +00001420multiclass VST1QWB<bits<4> op7_4, string Dt> {
1421 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1422 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1423 "vst1", Dt, "$Vd, $Rn!",
1424 "$Rn.addr = $wb", []> {
1425 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1426 let Inst{5-4} = Rn{5-4};
1427 let DecoderMethod = "DecodeVSTInstruction";
1428 let AsmMatchConverter = "cvtVSTwbFixed";
1429 }
1430 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1431 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1432 IIC_VLD1x2u,
1433 "vst1", Dt, "$Vd, $Rn, $Rm",
1434 "$Rn.addr = $wb", []> {
1435 let Inst{5-4} = Rn{5-4};
1436 let DecoderMethod = "DecodeVSTInstruction";
1437 let AsmMatchConverter = "cvtVSTwbRegister";
1438 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001439}
Bob Wilson25eb5012010-03-20 20:54:36 +00001440
Jim Grosbach4334e032011-10-31 21:50:31 +00001441defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1442defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1443defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1444defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001445
Jim Grosbach4334e032011-10-31 21:50:31 +00001446defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1447defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1448defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1449defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001450
Jim Grosbach4334e032011-10-31 21:50:31 +00001451def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1452def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1453def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1454def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1455def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1456def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1457def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1458def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001459
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001460// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001461class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001462 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001463 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1464 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001465 let Rm = 0b1111;
1466 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001467 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001468}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001469multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1470 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1471 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1472 "vst1", Dt, "$Vd, $Rn!",
1473 "$Rn.addr = $wb", []> {
1474 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1475 let Inst{5-4} = Rn{5-4};
1476 let DecoderMethod = "DecodeVSTInstruction";
1477 let AsmMatchConverter = "cvtVSTwbFixed";
1478 }
1479 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1480 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1481 IIC_VLD1x3u,
1482 "vst1", Dt, "$Vd, $Rn, $Rm",
1483 "$Rn.addr = $wb", []> {
1484 let Inst{5-4} = Rn{5-4};
1485 let DecoderMethod = "DecodeVSTInstruction";
1486 let AsmMatchConverter = "cvtVSTwbRegister";
1487 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001488}
Bob Wilson052ba452010-03-22 18:22:06 +00001489
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001490def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1491def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1492def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1493def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001494
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001495defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1496defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1497defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1498defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001499
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001500def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1501def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1502def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001503
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001504// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001505class VST1D4<bits<4> op7_4, string Dt>
1506 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001507 (ins addrmode6:$Rn, VecListFourD:$Vd),
1508 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001509 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001510 let Rm = 0b1111;
1511 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001512 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001513}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001514multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1515 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1516 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1517 "vst1", Dt, "$Vd, $Rn!",
1518 "$Rn.addr = $wb", []> {
1519 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1520 let Inst{5-4} = Rn{5-4};
1521 let DecoderMethod = "DecodeVSTInstruction";
1522 let AsmMatchConverter = "cvtVSTwbFixed";
1523 }
1524 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1525 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1526 IIC_VLD1x4u,
1527 "vst1", Dt, "$Vd, $Rn, $Rm",
1528 "$Rn.addr = $wb", []> {
1529 let Inst{5-4} = Rn{5-4};
1530 let DecoderMethod = "DecodeVSTInstruction";
1531 let AsmMatchConverter = "cvtVSTwbRegister";
1532 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001533}
Bob Wilson25eb5012010-03-20 20:54:36 +00001534
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001535def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1536def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1537def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1538def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001539
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001540defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1541defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1542defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1543defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001544
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001545def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1546def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1547def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001548
Bob Wilsonb36ec862009-08-06 18:47:44 +00001549// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001550class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1551 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001552 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001553 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001554 let Rm = 0b1111;
1555 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001556 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001557}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001558
Jim Grosbach20accfc2011-12-14 20:59:15 +00001559def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1560def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1561def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001562
Jim Grosbach20accfc2011-12-14 20:59:15 +00001563def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1564def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1565def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001566
Evan Cheng60ff8792010-10-11 22:03:18 +00001567def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1568def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1569def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001570
Evan Cheng60ff8792010-10-11 22:03:18 +00001571def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1572def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1573def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001574
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001575// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001576multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1577 RegisterOperand VdTy> {
1578 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1579 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1580 "vst2", Dt, "$Vd, $Rn!",
1581 "$Rn.addr = $wb", []> {
1582 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001583 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001584 let DecoderMethod = "DecodeVSTInstruction";
1585 let AsmMatchConverter = "cvtVSTwbFixed";
1586 }
1587 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1588 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1589 "vst2", Dt, "$Vd, $Rn, $Rm",
1590 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001591 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001592 let DecoderMethod = "DecodeVSTInstruction";
1593 let AsmMatchConverter = "cvtVSTwbRegister";
1594 }
Owen Andersond2f37942010-11-02 21:16:58 +00001595}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001596multiclass VST2QWB<bits<4> op7_4, string Dt> {
1597 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1598 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1599 "vst2", Dt, "$Vd, $Rn!",
1600 "$Rn.addr = $wb", []> {
1601 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001602 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001603 let DecoderMethod = "DecodeVSTInstruction";
1604 let AsmMatchConverter = "cvtVSTwbFixed";
1605 }
1606 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1607 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1608 IIC_VLD1u,
1609 "vst2", Dt, "$Vd, $Rn, $Rm",
1610 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001611 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001612 let DecoderMethod = "DecodeVSTInstruction";
1613 let AsmMatchConverter = "cvtVSTwbRegister";
1614 }
Owen Andersond2f37942010-11-02 21:16:58 +00001615}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001616
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001617defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1618defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1619defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001620
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001621defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1622defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1623defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001624
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001625def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1626def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1627def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1628def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1629def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1630def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001631
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001632def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1633def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1634def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1635def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1636def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1637def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001638
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001639// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001640def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1641def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1642def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001643defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1644defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1645defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001646
Bob Wilsonb36ec862009-08-06 18:47:44 +00001647// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001648class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1649 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001650 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1651 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1652 let Rm = 0b1111;
1653 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001654 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001655}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001656
Owen Andersona1a45fd2010-11-02 21:47:03 +00001657def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1658def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1659def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001660
Evan Cheng60ff8792010-10-11 22:03:18 +00001661def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1662def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1663def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001664
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001665// ...with address register writeback:
1666class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1667 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001668 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001669 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001670 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1671 "$Rn.addr = $wb", []> {
1672 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001673 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001674}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001675
Owen Andersona1a45fd2010-11-02 21:47:03 +00001676def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1677def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1678def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001679
Evan Cheng60ff8792010-10-11 22:03:18 +00001680def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1681def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1682def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001683
Bob Wilson7de68142011-02-07 17:43:15 +00001684// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001685def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1686def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1687def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1688def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1689def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1690def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001691
Evan Cheng60ff8792010-10-11 22:03:18 +00001692def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1693def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1694def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001695
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001696// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001697def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1698def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1699def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1700
Evan Cheng60ff8792010-10-11 22:03:18 +00001701def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1702def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1703def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001704
Bob Wilsonb36ec862009-08-06 18:47:44 +00001705// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001706class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1707 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001708 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1709 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001710 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001711 let Rm = 0b1111;
1712 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001713 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001714}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001715
Owen Andersona1a45fd2010-11-02 21:47:03 +00001716def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1717def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1718def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001719
Evan Cheng60ff8792010-10-11 22:03:18 +00001720def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1721def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1722def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001723
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001724// ...with address register writeback:
1725class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1726 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001727 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001728 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001729 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1730 "$Rn.addr = $wb", []> {
1731 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001732 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001733}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001734
Owen Andersona1a45fd2010-11-02 21:47:03 +00001735def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1736def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1737def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001738
Evan Cheng60ff8792010-10-11 22:03:18 +00001739def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1740def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1741def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001742
Bob Wilson7de68142011-02-07 17:43:15 +00001743// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001744def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1745def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1746def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1747def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1748def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1749def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001750
Evan Cheng60ff8792010-10-11 22:03:18 +00001751def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1752def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1753def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001754
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001755// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001756def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1757def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1758def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1759
Evan Cheng60ff8792010-10-11 22:03:18 +00001760def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1761def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1762def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001763
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001764} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1765
Bob Wilson8466fa12010-09-13 23:01:35 +00001766// Classes for VST*LN pseudo-instructions with multi-register operands.
1767// These are expanded to real instructions after register allocation.
1768class VSTQLNPseudo<InstrItinClass itin>
1769 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1770 itin, "">;
1771class VSTQLNWBPseudo<InstrItinClass itin>
1772 : PseudoNLdSt<(outs GPR:$wb),
1773 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1774 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1775class VSTQQLNPseudo<InstrItinClass itin>
1776 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1777 itin, "">;
1778class VSTQQLNWBPseudo<InstrItinClass itin>
1779 : PseudoNLdSt<(outs GPR:$wb),
1780 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1781 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1782class VSTQQQQLNPseudo<InstrItinClass itin>
1783 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1784 itin, "">;
1785class VSTQQQQLNWBPseudo<InstrItinClass itin>
1786 : PseudoNLdSt<(outs GPR:$wb),
1787 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1788 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1789
Bob Wilsonb07c1712009-10-07 21:53:04 +00001790// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001791class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1792 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001793 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001794 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001795 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1796 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001797 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001798 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001799}
Mon P Wang183c6272011-05-09 17:47:27 +00001800class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1801 PatFrag StoreOp, SDNode ExtractOp>
1802 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1803 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1804 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001805 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001806 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001807 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001808}
Bob Wilsond168cef2010-11-03 16:24:53 +00001809class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1810 : VSTQLNPseudo<IIC_VST1ln> {
1811 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1812 addrmode6:$addr)];
1813}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001814
Bob Wilsond168cef2010-11-03 16:24:53 +00001815def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1816 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001817 let Inst{7-5} = lane{2-0};
1818}
Bob Wilsond168cef2010-11-03 16:24:53 +00001819def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1820 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001821 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001822 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001823}
Mon P Wang183c6272011-05-09 17:47:27 +00001824
1825def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001826 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001827 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001828}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001829
Bob Wilsond168cef2010-11-03 16:24:53 +00001830def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1831def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1832def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001833
Bob Wilson746fa172010-12-10 22:13:32 +00001834def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1835 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1836def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1837 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1838
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001839// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001840class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1841 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001842 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001843 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001844 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001845 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001846 "$Rn.addr = $wb",
1847 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001848 addrmode6:$Rn, am6offset:$Rm))]> {
1849 let DecoderMethod = "DecodeVST1LN";
1850}
Bob Wilsonda525062011-02-25 06:42:42 +00001851class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1852 : VSTQLNWBPseudo<IIC_VST1lnu> {
1853 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1854 addrmode6:$addr, am6offset:$offset))];
1855}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001856
Bob Wilsonda525062011-02-25 06:42:42 +00001857def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1858 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001859 let Inst{7-5} = lane{2-0};
1860}
Bob Wilsonda525062011-02-25 06:42:42 +00001861def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1862 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001863 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001864 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001865}
Bob Wilsonda525062011-02-25 06:42:42 +00001866def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1867 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001868 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001869 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001870}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001871
Bob Wilsonda525062011-02-25 06:42:42 +00001872def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1873def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1874def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1875
1876let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001877
Bob Wilson8a3198b2009-09-01 18:51:56 +00001878// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001879class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001880 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001881 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1882 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001883 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001884 let Rm = 0b1111;
1885 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001886 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001887}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001888
Owen Andersonb20594f2010-11-02 22:18:18 +00001889def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1890 let Inst{7-5} = lane{2-0};
1891}
1892def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1893 let Inst{7-6} = lane{1-0};
1894}
1895def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1896 let Inst{7} = lane{0};
1897}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001898
Evan Cheng60ff8792010-10-11 22:03:18 +00001899def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1900def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1901def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001902
Bob Wilson41315282010-03-20 20:39:53 +00001903// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001904def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1905 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001906 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001907}
1908def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1909 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001910 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001911}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001912
Evan Cheng60ff8792010-10-11 22:03:18 +00001913def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1914def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001915
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001916// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001917class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001918 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001919 (ins addrmode6:$Rn, am6offset:$Rm,
1920 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1921 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1922 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001923 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001924 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001925}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001926
Owen Andersonb20594f2010-11-02 22:18:18 +00001927def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1928 let Inst{7-5} = lane{2-0};
1929}
1930def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1931 let Inst{7-6} = lane{1-0};
1932}
1933def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1934 let Inst{7} = lane{0};
1935}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001936
Evan Cheng60ff8792010-10-11 22:03:18 +00001937def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1938def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1939def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001940
Owen Andersonb20594f2010-11-02 22:18:18 +00001941def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1942 let Inst{7-6} = lane{1-0};
1943}
1944def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1945 let Inst{7} = lane{0};
1946}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001947
Evan Cheng60ff8792010-10-11 22:03:18 +00001948def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1949def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001950
Bob Wilson8a3198b2009-09-01 18:51:56 +00001951// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001952class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001953 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001954 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001955 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001956 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1957 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001958 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001959}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001960
Owen Andersonb20594f2010-11-02 22:18:18 +00001961def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1962 let Inst{7-5} = lane{2-0};
1963}
1964def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1965 let Inst{7-6} = lane{1-0};
1966}
1967def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1968 let Inst{7} = lane{0};
1969}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001970
Evan Cheng60ff8792010-10-11 22:03:18 +00001971def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1972def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1973def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001974
Bob Wilson41315282010-03-20 20:39:53 +00001975// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001976def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1977 let Inst{7-6} = lane{1-0};
1978}
1979def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1980 let Inst{7} = lane{0};
1981}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001982
Evan Cheng60ff8792010-10-11 22:03:18 +00001983def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1984def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001985
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001986// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001987class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001988 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001989 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001990 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001991 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001992 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001993 "$Rn.addr = $wb", []> {
1994 let DecoderMethod = "DecodeVST3LN";
1995}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001996
Owen Andersonb20594f2010-11-02 22:18:18 +00001997def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1998 let Inst{7-5} = lane{2-0};
1999}
2000def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2001 let Inst{7-6} = lane{1-0};
2002}
2003def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2004 let Inst{7} = lane{0};
2005}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002006
Evan Cheng60ff8792010-10-11 22:03:18 +00002007def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2008def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2009def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002010
Owen Andersonb20594f2010-11-02 22:18:18 +00002011def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2012 let Inst{7-6} = lane{1-0};
2013}
2014def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2015 let Inst{7} = lane{0};
2016}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002017
Evan Cheng60ff8792010-10-11 22:03:18 +00002018def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2019def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002020
Bob Wilson8a3198b2009-09-01 18:51:56 +00002021// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002022class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002023 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002024 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002025 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002026 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002027 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002028 let Rm = 0b1111;
2029 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002030 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002031}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002032
Owen Andersonb20594f2010-11-02 22:18:18 +00002033def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2034 let Inst{7-5} = lane{2-0};
2035}
2036def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2037 let Inst{7-6} = lane{1-0};
2038}
2039def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2040 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002041 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002042}
Bob Wilson56311392009-10-09 00:01:36 +00002043
Evan Cheng60ff8792010-10-11 22:03:18 +00002044def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2045def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2046def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002047
Bob Wilson41315282010-03-20 20:39:53 +00002048// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002049def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2050 let Inst{7-6} = lane{1-0};
2051}
2052def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2053 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002054 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002055}
Bob Wilson56311392009-10-09 00:01:36 +00002056
Evan Cheng60ff8792010-10-11 22:03:18 +00002057def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2058def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002059
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002060// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002061class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002062 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002063 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002064 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002065 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002066 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2067 "$Rn.addr = $wb", []> {
2068 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002069 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002070}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002071
Owen Andersonb20594f2010-11-02 22:18:18 +00002072def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2073 let Inst{7-5} = lane{2-0};
2074}
2075def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2076 let Inst{7-6} = lane{1-0};
2077}
2078def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2079 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002080 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002081}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002082
Evan Cheng60ff8792010-10-11 22:03:18 +00002083def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2084def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2085def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002086
Owen Andersonb20594f2010-11-02 22:18:18 +00002087def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2088 let Inst{7-6} = lane{1-0};
2089}
2090def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2091 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002092 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002093}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002094
Evan Cheng60ff8792010-10-11 22:03:18 +00002095def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2096def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002097
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002098} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002099
Bob Wilson205a5ca2009-07-08 18:11:30 +00002100
Bob Wilson5bafff32009-06-22 23:27:02 +00002101//===----------------------------------------------------------------------===//
2102// NEON pattern fragments
2103//===----------------------------------------------------------------------===//
2104
2105// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002106def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002107 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2108 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002109}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002110def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002111 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2112 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002113}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002114def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002115 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2116 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002117}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002118def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002119 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2120 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002121}]>;
2122
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002123// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002124def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002125 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2126 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002127}]>;
2128
Bob Wilson5bafff32009-06-22 23:27:02 +00002129// Translate lane numbers from Q registers to D subregs.
2130def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002132}]>;
2133def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002135}]>;
2136def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002138}]>;
2139
2140//===----------------------------------------------------------------------===//
2141// Instruction Classes
2142//===----------------------------------------------------------------------===//
2143
Bob Wilson4711d5c2010-12-13 23:02:37 +00002144// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002145class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002146 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2147 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2149 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2150 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002151class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002152 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2153 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002154 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2155 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2156 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002157
Bob Wilson69bfbd62010-02-17 22:42:54 +00002158// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002159class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002160 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002163 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2164 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2165 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002167 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002169 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002170 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2171 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2172 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002173
Bob Wilson973a0742010-08-30 20:02:30 +00002174// Narrow 2-register operations.
2175class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2176 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2177 InstrItinClass itin, string OpcodeStr, string Dt,
2178 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002179 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2180 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2181 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002182
Bob Wilson5bafff32009-06-22 23:27:02 +00002183// Narrow 2-register intrinsics.
2184class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2185 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002186 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002187 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002188 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2189 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2190 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002191
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002192// Long 2-register operations (currently only used for VMOVL).
2193class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2194 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2195 InstrItinClass itin, string OpcodeStr, string Dt,
2196 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2198 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2199 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200
Bob Wilson04063562010-12-15 22:14:12 +00002201// Long 2-register intrinsics.
2202class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2203 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2204 InstrItinClass itin, string OpcodeStr, string Dt,
2205 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2206 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2207 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2208 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2209
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002210// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002211class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002212 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002213 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 OpcodeStr, Dt, "$Vd, $Vm",
2215 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002216class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002217 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2219 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2220 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002221
Bob Wilson4711d5c2010-12-13 23:02:37 +00002222// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002223class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002224 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002225 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002227 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2228 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2229 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002230 let isCommutable = Commutable;
2231}
2232// Same as N3VD but no data type.
2233class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2234 InstrItinClass itin, string OpcodeStr,
2235 ValueType ResTy, ValueType OpTy,
2236 SDNode OpNode, bit Commutable>
2237 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002238 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2239 OpcodeStr, "$Vd, $Vn, $Vm", "",
2240 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002241 let isCommutable = Commutable;
2242}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002243
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002244class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 InstrItinClass itin, string OpcodeStr, string Dt,
2246 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002247 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002248 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2249 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002250 [(set (Ty DPR:$Vd),
2251 (Ty (ShOp (Ty DPR:$Vn),
2252 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002253 let isCommutable = 0;
2254}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002255class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002257 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002258 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2259 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002260 [(set (Ty DPR:$Vd),
2261 (Ty (ShOp (Ty DPR:$Vn),
2262 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002263 let isCommutable = 0;
2264}
2265
Bob Wilson5bafff32009-06-22 23:27:02 +00002266class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002268 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002270 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2271 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2272 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002273 let isCommutable = Commutable;
2274}
2275class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2276 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002277 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002278 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002279 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2280 OpcodeStr, "$Vd, $Vn, $Vm", "",
2281 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 let isCommutable = Commutable;
2283}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002284class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002285 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002286 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002287 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002288 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2289 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002290 [(set (ResTy QPR:$Vd),
2291 (ResTy (ShOp (ResTy QPR:$Vn),
2292 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002293 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002294 let isCommutable = 0;
2295}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002296class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002298 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002299 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2300 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002301 [(set (ResTy QPR:$Vd),
2302 (ResTy (ShOp (ResTy QPR:$Vn),
2303 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002304 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002305 let isCommutable = 0;
2306}
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308// Basic 3-register intrinsics, both double- and quad-register.
2309class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002310 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002311 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002312 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002313 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2314 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2315 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 let isCommutable = Commutable;
2317}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002318class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002320 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002321 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2322 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002323 [(set (Ty DPR:$Vd),
2324 (Ty (IntOp (Ty DPR:$Vn),
2325 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002326 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002327 let isCommutable = 0;
2328}
David Goodwin658ea602009-09-25 18:38:29 +00002329class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002331 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002332 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2333 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002334 [(set (Ty DPR:$Vd),
2335 (Ty (IntOp (Ty DPR:$Vn),
2336 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002337 let isCommutable = 0;
2338}
Owen Anderson3557d002010-10-26 20:56:57 +00002339class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2340 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002341 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002342 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2343 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2344 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2345 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002346 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002347}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002348
Bob Wilson5bafff32009-06-22 23:27:02 +00002349class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002350 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002351 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002352 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002353 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2354 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2355 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002356 let isCommutable = Commutable;
2357}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002358class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 string OpcodeStr, string Dt,
2360 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002361 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002362 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2363 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002364 [(set (ResTy QPR:$Vd),
2365 (ResTy (IntOp (ResTy QPR:$Vn),
2366 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002367 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002368 let isCommutable = 0;
2369}
David Goodwin658ea602009-09-25 18:38:29 +00002370class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002371 string OpcodeStr, string Dt,
2372 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002373 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002374 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2375 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002376 [(set (ResTy QPR:$Vd),
2377 (ResTy (IntOp (ResTy QPR:$Vn),
2378 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002379 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002380 let isCommutable = 0;
2381}
Owen Anderson3557d002010-10-26 20:56:57 +00002382class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2383 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002384 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002385 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2386 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2387 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2388 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002389 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002390}
Bob Wilson5bafff32009-06-22 23:27:02 +00002391
Bob Wilson4711d5c2010-12-13 23:02:37 +00002392// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002393class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002395 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002397 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2398 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2399 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2400 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2401
David Goodwin658ea602009-09-25 18:38:29 +00002402class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002404 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002405 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002406 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002407 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002408 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002409 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002410 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002411 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002412 (Ty (MulOp DPR:$Vn,
2413 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002414 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002415class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 string OpcodeStr, string Dt,
2417 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002418 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002419 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002420 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002421 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002422 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002423 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002424 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002425 (Ty (MulOp DPR:$Vn,
2426 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002427 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002428
Bob Wilson5bafff32009-06-22 23:27:02 +00002429class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002431 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002433 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2434 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2435 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2436 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002437class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002439 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002440 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002441 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002442 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002443 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002444 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002445 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002446 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002447 (ResTy (MulOp QPR:$Vn,
2448 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002449 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002450class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 string OpcodeStr, string Dt,
2452 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002453 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002454 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002455 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002456 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002457 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002458 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002459 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002460 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002461 (ResTy (MulOp QPR:$Vn,
2462 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002463 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002464
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002465// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2466class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2467 InstrItinClass itin, string OpcodeStr, string Dt,
2468 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2469 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002470 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2471 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2472 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2473 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002474class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2475 InstrItinClass itin, string OpcodeStr, string Dt,
2476 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2477 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002478 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2479 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2480 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2481 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002482
Bob Wilson5bafff32009-06-22 23:27:02 +00002483// Neon 3-argument intrinsics, both double- and quad-register.
2484// The destination register is also used as the first source operand register.
2485class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002487 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002488 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002489 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2490 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2491 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2492 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002493class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002494 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002495 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002497 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2498 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2499 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2500 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002501
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002502// Long Multiply-Add/Sub operations.
2503class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2504 InstrItinClass itin, string OpcodeStr, string Dt,
2505 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2506 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002507 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2508 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2509 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2510 (TyQ (MulOp (TyD DPR:$Vn),
2511 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002512class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2513 InstrItinClass itin, string OpcodeStr, string Dt,
2514 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002515 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002516 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002517 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002518 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002519 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002520 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 (TyQ (MulOp (TyD DPR:$Vn),
2522 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002523 imm:$lane))))))]>;
2524class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2525 InstrItinClass itin, string OpcodeStr, string Dt,
2526 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002527 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002528 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002529 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002530 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002532 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002533 (TyQ (MulOp (TyD DPR:$Vn),
2534 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002535 imm:$lane))))))]>;
2536
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002537// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2538class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2539 InstrItinClass itin, string OpcodeStr, string Dt,
2540 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2541 SDNode OpNode>
2542 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002543 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2544 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2545 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2546 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2547 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002548
Bob Wilson5bafff32009-06-22 23:27:02 +00002549// Neon Long 3-argument intrinsic. The destination register is
2550// a quad-register and is also used as the first source operand register.
2551class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002553 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002554 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002555 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2556 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2557 [(set QPR:$Vd,
2558 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002559class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 string OpcodeStr, string Dt,
2561 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002562 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002564 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002565 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002566 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002567 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002568 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002569 (OpTy DPR:$Vn),
2570 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002571 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002572class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2573 InstrItinClass itin, string OpcodeStr, string Dt,
2574 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002575 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002576 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002577 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002578 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002579 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002580 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002581 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 (OpTy DPR:$Vn),
2583 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002584 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002585
Bob Wilson5bafff32009-06-22 23:27:02 +00002586// Narrowing 3-register intrinsics.
2587class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002589 Intrinsic IntOp, bit Commutable>
2590 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002591 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2592 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2593 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 let isCommutable = Commutable;
2595}
2596
Bob Wilson04d6c282010-08-29 05:57:34 +00002597// Long 3-register operations.
2598class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2599 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002600 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2601 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002602 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2603 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2604 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002605 let isCommutable = Commutable;
2606}
2607class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2608 InstrItinClass itin, string OpcodeStr, string Dt,
2609 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002610 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002611 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2612 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002613 [(set QPR:$Vd,
2614 (TyQ (OpNode (TyD DPR:$Vn),
2615 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002616class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2617 InstrItinClass itin, string OpcodeStr, string Dt,
2618 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002619 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002620 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2621 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002622 [(set QPR:$Vd,
2623 (TyQ (OpNode (TyD DPR:$Vn),
2624 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002625
2626// Long 3-register operations with explicitly extended operands.
2627class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2628 InstrItinClass itin, string OpcodeStr, string Dt,
2629 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2630 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002631 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002632 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2633 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2634 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2635 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002636 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002637}
2638
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002639// Long 3-register intrinsics with explicit extend (VABDL).
2640class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2641 InstrItinClass itin, string OpcodeStr, string Dt,
2642 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2643 bit Commutable>
2644 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002645 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2646 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2647 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2648 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002649 let isCommutable = Commutable;
2650}
2651
Bob Wilson5bafff32009-06-22 23:27:02 +00002652// Long 3-register intrinsics.
2653class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002654 InstrItinClass itin, string OpcodeStr, string Dt,
2655 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002656 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002657 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2658 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2659 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002660 let isCommutable = Commutable;
2661}
David Goodwin658ea602009-09-25 18:38:29 +00002662class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002663 string OpcodeStr, string Dt,
2664 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002665 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002666 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2667 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002668 [(set (ResTy QPR:$Vd),
2669 (ResTy (IntOp (OpTy DPR:$Vn),
2670 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002671 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002672class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2673 InstrItinClass itin, string OpcodeStr, string Dt,
2674 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002675 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002676 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2677 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002678 [(set (ResTy QPR:$Vd),
2679 (ResTy (IntOp (OpTy DPR:$Vn),
2680 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002681 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002682
Bob Wilson04d6c282010-08-29 05:57:34 +00002683// Wide 3-register operations.
2684class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2685 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2686 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002687 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002688 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2689 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2690 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2691 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002692 let isCommutable = Commutable;
2693}
2694
2695// Pairwise long 2-register intrinsics, both double- and quad-register.
2696class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 bits<2> op17_16, bits<5> op11_7, bit op4,
2698 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002700 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2701 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2702 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002704 bits<2> op17_16, bits<5> op11_7, bit op4,
2705 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002706 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002707 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2708 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2709 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710
2711// Pairwise long 2-register accumulate intrinsics,
2712// both double- and quad-register.
2713// The destination register is also used as the first source operand register.
2714class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 bits<2> op17_16, bits<5> op11_7, bit op4,
2716 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2718 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002719 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2720 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2721 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002722class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 bits<2> op17_16, bits<5> op11_7, bit op4,
2724 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2726 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002727 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2728 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2729 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002730
2731// Shift by immediate,
2732// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002733class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002734 Format f, InstrItinClass itin, Operand ImmTy,
2735 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002736 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002737 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002738 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2739 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002740class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002741 Format f, InstrItinClass itin, Operand ImmTy,
2742 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002743 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002744 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002745 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2746 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002747
Johnny Chen6c8648b2010-03-17 23:26:50 +00002748// Long shift by immediate.
2749class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2750 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002751 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002752 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002753 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002754 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2755 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002756 (i32 imm:$SIMM))))]>;
2757
Bob Wilson5bafff32009-06-22 23:27:02 +00002758// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002759class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002761 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002762 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002763 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002764 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2765 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 (i32 imm:$SIMM))))]>;
2767
2768// Shift right by immediate and accumulate,
2769// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002770class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002771 Operand ImmTy, string OpcodeStr, string Dt,
2772 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002773 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002774 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002775 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2776 [(set DPR:$Vd, (Ty (add DPR:$src1,
2777 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002778class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002779 Operand ImmTy, string OpcodeStr, string Dt,
2780 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002781 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002782 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002783 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2784 [(set QPR:$Vd, (Ty (add QPR:$src1,
2785 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002786
2787// Shift by immediate and insert,
2788// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002789class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002790 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2791 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002792 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002793 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002794 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2795 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002796class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002797 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2798 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002799 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002800 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002801 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2802 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002803
2804// Convert, with fractional bits immediate,
2805// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002806class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002809 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002810 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2811 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2812 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002813class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002814 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002815 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002816 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002817 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2818 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2819 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002820
2821//===----------------------------------------------------------------------===//
2822// Multiclasses
2823//===----------------------------------------------------------------------===//
2824
Bob Wilson916ac5b2009-10-03 04:44:16 +00002825// Abbreviations used in multiclass suffixes:
2826// Q = quarter int (8 bit) elements
2827// H = half int (16 bit) elements
2828// S = single int (32 bit) elements
2829// D = double int (64 bit) elements
2830
Bob Wilson094dd802010-12-18 00:42:58 +00002831// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002832
Bob Wilson094dd802010-12-18 00:42:58 +00002833// Neon 2-register comparisons.
2834// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002835multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2836 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002837 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002838 // 64-bit vector types.
2839 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002840 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002841 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002842 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002843 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002844 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002845 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002846 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002847 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002848 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002849 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002850 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002851 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002852 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002853 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002854 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002855 let Inst{10} = 1; // overwrite F = 1
2856 }
2857
2858 // 128-bit vector types.
2859 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002860 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002861 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002862 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002863 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002864 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002865 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002866 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002867 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002868 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002869 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002870 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002871 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002872 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002873 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002874 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002875 let Inst{10} = 1; // overwrite F = 1
2876 }
2877}
2878
Bob Wilson094dd802010-12-18 00:42:58 +00002879
2880// Neon 2-register vector intrinsics,
2881// element sizes of 8, 16 and 32 bits:
2882multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2883 bits<5> op11_7, bit op4,
2884 InstrItinClass itinD, InstrItinClass itinQ,
2885 string OpcodeStr, string Dt, Intrinsic IntOp> {
2886 // 64-bit vector types.
2887 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2888 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2889 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2890 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2891 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2892 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2893
2894 // 128-bit vector types.
2895 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2896 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2897 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2898 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2899 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2900 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2901}
2902
2903
2904// Neon Narrowing 2-register vector operations,
2905// source operand element sizes of 16, 32 and 64 bits:
2906multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2907 bits<5> op11_7, bit op6, bit op4,
2908 InstrItinClass itin, string OpcodeStr, string Dt,
2909 SDNode OpNode> {
2910 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2911 itin, OpcodeStr, !strconcat(Dt, "16"),
2912 v8i8, v8i16, OpNode>;
2913 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2914 itin, OpcodeStr, !strconcat(Dt, "32"),
2915 v4i16, v4i32, OpNode>;
2916 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2917 itin, OpcodeStr, !strconcat(Dt, "64"),
2918 v2i32, v2i64, OpNode>;
2919}
2920
2921// Neon Narrowing 2-register vector intrinsics,
2922// source operand element sizes of 16, 32 and 64 bits:
2923multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2924 bits<5> op11_7, bit op6, bit op4,
2925 InstrItinClass itin, string OpcodeStr, string Dt,
2926 Intrinsic IntOp> {
2927 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2928 itin, OpcodeStr, !strconcat(Dt, "16"),
2929 v8i8, v8i16, IntOp>;
2930 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2931 itin, OpcodeStr, !strconcat(Dt, "32"),
2932 v4i16, v4i32, IntOp>;
2933 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2934 itin, OpcodeStr, !strconcat(Dt, "64"),
2935 v2i32, v2i64, IntOp>;
2936}
2937
2938
2939// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2940// source operand element sizes of 16, 32 and 64 bits:
2941multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2942 string OpcodeStr, string Dt, SDNode OpNode> {
2943 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2944 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2945 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2946 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2947 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2948 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2949}
2950
2951
Bob Wilson5bafff32009-06-22 23:27:02 +00002952// Neon 3-register vector operations.
2953
2954// First with only element sizes of 8, 16 and 32 bits:
2955multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002956 InstrItinClass itinD16, InstrItinClass itinD32,
2957 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002958 string OpcodeStr, string Dt,
2959 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002960 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002961 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "8"),
2963 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002964 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002965 OpcodeStr, !strconcat(Dt, "16"),
2966 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002967 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002968 OpcodeStr, !strconcat(Dt, "32"),
2969 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002972 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002973 OpcodeStr, !strconcat(Dt, "8"),
2974 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002975 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002976 OpcodeStr, !strconcat(Dt, "16"),
2977 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002978 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002979 OpcodeStr, !strconcat(Dt, "32"),
2980 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002981}
2982
Jim Grosbach45755a72011-12-05 20:09:44 +00002983multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002984 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2985 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002986 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002987 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002988 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002989}
2990
Bob Wilson5bafff32009-06-22 23:27:02 +00002991// ....then also with element size 64 bits:
2992multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002993 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 string OpcodeStr, string Dt,
2995 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002996 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002997 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002998 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 OpcodeStr, !strconcat(Dt, "64"),
3000 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003001 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 OpcodeStr, !strconcat(Dt, "64"),
3003 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003004}
3005
3006
Bob Wilson5bafff32009-06-22 23:27:02 +00003007// Neon 3-register vector intrinsics.
3008
3009// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003010multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003011 InstrItinClass itinD16, InstrItinClass itinD32,
3012 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003013 string OpcodeStr, string Dt,
3014 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003015 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003016 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003017 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003019 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003021 v2i32, v2i32, IntOp, Commutable>;
3022
3023 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003024 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003027 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003029 v4i32, v4i32, IntOp, Commutable>;
3030}
Owen Anderson3557d002010-10-26 20:56:57 +00003031multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3032 InstrItinClass itinD16, InstrItinClass itinD32,
3033 InstrItinClass itinQ16, InstrItinClass itinQ32,
3034 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003035 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003036 // 64-bit vector types.
3037 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3038 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003039 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003040 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3041 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003042 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003043
3044 // 128-bit vector types.
3045 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3046 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003047 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003048 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3049 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003050 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003051}
Bob Wilson5bafff32009-06-22 23:27:02 +00003052
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003053multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003054 InstrItinClass itinD16, InstrItinClass itinD32,
3055 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003056 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003057 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003059 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003061 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003062 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003063 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003064 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003065}
3066
Bob Wilson5bafff32009-06-22 23:27:02 +00003067// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003068multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003069 InstrItinClass itinD16, InstrItinClass itinD32,
3070 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003071 string OpcodeStr, string Dt,
3072 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003073 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003074 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003075 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003076 OpcodeStr, !strconcat(Dt, "8"),
3077 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003078 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003079 OpcodeStr, !strconcat(Dt, "8"),
3080 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003081}
Owen Anderson3557d002010-10-26 20:56:57 +00003082multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3083 InstrItinClass itinD16, InstrItinClass itinD32,
3084 InstrItinClass itinQ16, InstrItinClass itinQ32,
3085 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003086 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003087 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003088 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003089 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3090 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003091 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003092 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3093 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003094 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003095}
3096
Bob Wilson5bafff32009-06-22 23:27:02 +00003097
3098// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003099multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003100 InstrItinClass itinD16, InstrItinClass itinD32,
3101 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003102 string OpcodeStr, string Dt,
3103 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003104 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003106 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003107 OpcodeStr, !strconcat(Dt, "64"),
3108 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003109 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003110 OpcodeStr, !strconcat(Dt, "64"),
3111 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003112}
Owen Anderson3557d002010-10-26 20:56:57 +00003113multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3114 InstrItinClass itinD16, InstrItinClass itinD32,
3115 InstrItinClass itinQ16, InstrItinClass itinQ32,
3116 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003117 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003118 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003119 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003120 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3121 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003122 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003123 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3124 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003125 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003126}
Bob Wilson5bafff32009-06-22 23:27:02 +00003127
Bob Wilson5bafff32009-06-22 23:27:02 +00003128// Neon Narrowing 3-register vector intrinsics,
3129// source operand element sizes of 16, 32 and 64 bits:
3130multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 string OpcodeStr, string Dt,
3132 Intrinsic IntOp, bit Commutable = 0> {
3133 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3134 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003135 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003136 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3137 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003139 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3140 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 v2i32, v2i64, IntOp, Commutable>;
3142}
3143
3144
Bob Wilson04d6c282010-08-29 05:57:34 +00003145// Neon Long 3-register vector operations.
3146
3147multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3148 InstrItinClass itin16, InstrItinClass itin32,
3149 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003150 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003151 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3152 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003153 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003154 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003155 OpcodeStr, !strconcat(Dt, "16"),
3156 v4i32, v4i16, OpNode, Commutable>;
3157 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3158 OpcodeStr, !strconcat(Dt, "32"),
3159 v2i64, v2i32, OpNode, Commutable>;
3160}
3161
3162multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3163 InstrItinClass itin, string OpcodeStr, string Dt,
3164 SDNode OpNode> {
3165 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3166 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3167 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3168 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3169}
3170
3171multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3172 InstrItinClass itin16, InstrItinClass itin32,
3173 string OpcodeStr, string Dt,
3174 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3175 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3176 OpcodeStr, !strconcat(Dt, "8"),
3177 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003178 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003179 OpcodeStr, !strconcat(Dt, "16"),
3180 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3181 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3182 OpcodeStr, !strconcat(Dt, "32"),
3183 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003184}
3185
Bob Wilson5bafff32009-06-22 23:27:02 +00003186// Neon Long 3-register vector intrinsics.
3187
3188// First with only element sizes of 16 and 32 bits:
3189multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003190 InstrItinClass itin16, InstrItinClass itin32,
3191 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003192 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003193 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003194 OpcodeStr, !strconcat(Dt, "16"),
3195 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003196 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, !strconcat(Dt, "32"),
3198 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003199}
3200
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003201multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 InstrItinClass itin, string OpcodeStr, string Dt,
3203 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003204 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003206 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003208}
3209
Bob Wilson5bafff32009-06-22 23:27:02 +00003210// ....then also with element size of 8 bits:
3211multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003212 InstrItinClass itin16, InstrItinClass itin32,
3213 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003214 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003215 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003217 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt, "8"),
3219 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003220}
3221
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003222// ....with explicit extend (VABDL).
3223multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3224 InstrItinClass itin, string OpcodeStr, string Dt,
3225 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3226 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3227 OpcodeStr, !strconcat(Dt, "8"),
3228 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003229 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003230 OpcodeStr, !strconcat(Dt, "16"),
3231 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3232 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3233 OpcodeStr, !strconcat(Dt, "32"),
3234 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3235}
3236
Bob Wilson5bafff32009-06-22 23:27:02 +00003237
3238// Neon Wide 3-register vector intrinsics,
3239// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003240multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3241 string OpcodeStr, string Dt,
3242 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3243 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3244 OpcodeStr, !strconcat(Dt, "8"),
3245 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3246 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3247 OpcodeStr, !strconcat(Dt, "16"),
3248 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3249 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3250 OpcodeStr, !strconcat(Dt, "32"),
3251 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003252}
3253
3254
3255// Neon Multiply-Op vector operations,
3256// element sizes of 8, 16 and 32 bits:
3257multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003258 InstrItinClass itinD16, InstrItinClass itinD32,
3259 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003260 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003261 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003262 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003264 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003266 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268
3269 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003270 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003272 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003273 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003274 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276}
3277
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003278multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003279 InstrItinClass itinD16, InstrItinClass itinD32,
3280 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003281 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003282 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003283 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003284 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003286 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003287 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3288 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003289 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003290 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3291 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003292}
Bob Wilson5bafff32009-06-22 23:27:02 +00003293
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003294// Neon Intrinsic-Op vector operations,
3295// element sizes of 8, 16 and 32 bits:
3296multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3297 InstrItinClass itinD, InstrItinClass itinQ,
3298 string OpcodeStr, string Dt, Intrinsic IntOp,
3299 SDNode OpNode> {
3300 // 64-bit vector types.
3301 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3302 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3303 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3304 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3305 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3306 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3307
3308 // 128-bit vector types.
3309 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3310 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3311 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3312 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3313 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3314 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3315}
3316
Bob Wilson5bafff32009-06-22 23:27:02 +00003317// Neon 3-argument intrinsics,
3318// element sizes of 8, 16 and 32 bits:
3319multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003320 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003321 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003322 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003323 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003324 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003325 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003326 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003327 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003328 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003329
3330 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003331 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003332 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003333 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003334 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003335 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003336 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003337}
3338
3339
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003340// Neon Long Multiply-Op vector operations,
3341// element sizes of 8, 16 and 32 bits:
3342multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3343 InstrItinClass itin16, InstrItinClass itin32,
3344 string OpcodeStr, string Dt, SDNode MulOp,
3345 SDNode OpNode> {
3346 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3347 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3348 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3349 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3350 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3351 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3352}
3353
3354multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3355 string Dt, SDNode MulOp, SDNode OpNode> {
3356 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3357 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3358 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3359 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3360}
3361
3362
Bob Wilson5bafff32009-06-22 23:27:02 +00003363// Neon Long 3-argument intrinsics.
3364
3365// First with only element sizes of 16 and 32 bits:
3366multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003367 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003368 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003369 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003371 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003373}
3374
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003375multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003377 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003379 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003381}
3382
Bob Wilson5bafff32009-06-22 23:27:02 +00003383// ....then also with element size of 8 bits:
3384multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003385 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003386 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003387 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3388 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003389 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003390}
3391
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003392// ....with explicit extend (VABAL).
3393multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3394 InstrItinClass itin, string OpcodeStr, string Dt,
3395 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3396 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3397 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3398 IntOp, ExtOp, OpNode>;
3399 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3400 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3401 IntOp, ExtOp, OpNode>;
3402 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3403 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3404 IntOp, ExtOp, OpNode>;
3405}
3406
Bob Wilson5bafff32009-06-22 23:27:02 +00003407
Bob Wilson5bafff32009-06-22 23:27:02 +00003408// Neon Pairwise long 2-register intrinsics,
3409// element sizes of 8, 16 and 32 bits:
3410multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3411 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003413 // 64-bit vector types.
3414 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003415 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003416 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003417 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003418 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003419 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003420
3421 // 128-bit vector types.
3422 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003425 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003426 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003427 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003428}
3429
3430
3431// Neon Pairwise long 2-register accumulate intrinsics,
3432// element sizes of 8, 16 and 32 bits:
3433multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3434 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003435 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003436 // 64-bit vector types.
3437 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003439 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003441 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003442 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003443
3444 // 128-bit vector types.
3445 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003446 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003449 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003451}
3452
3453
3454// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003455// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003456// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003457multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3458 InstrItinClass itin, string OpcodeStr, string Dt,
3459 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003460 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003461 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003462 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003463 let Inst{21-19} = 0b001; // imm6 = 001xxx
3464 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003465 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003467 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3468 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003469 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003471 let Inst{21} = 0b1; // imm6 = 1xxxxx
3472 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003473 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003475 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003476
3477 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003478 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003479 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003480 let Inst{21-19} = 0b001; // imm6 = 001xxx
3481 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003482 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003484 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3485 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003486 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003487 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003488 let Inst{21} = 0b1; // imm6 = 1xxxxx
3489 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003490 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3491 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3492 // imm6 = xxxxxx
3493}
3494multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3495 InstrItinClass itin, string OpcodeStr, string Dt,
3496 SDNode OpNode> {
3497 // 64-bit vector types.
3498 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3499 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3500 let Inst{21-19} = 0b001; // imm6 = 001xxx
3501 }
3502 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3503 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3504 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3505 }
3506 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3507 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3508 let Inst{21} = 0b1; // imm6 = 1xxxxx
3509 }
3510 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3511 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3512 // imm6 = xxxxxx
3513
3514 // 128-bit vector types.
3515 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3516 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3517 let Inst{21-19} = 0b001; // imm6 = 001xxx
3518 }
3519 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3520 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3521 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3522 }
3523 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3524 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3525 let Inst{21} = 0b1; // imm6 = 1xxxxx
3526 }
3527 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003528 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003529 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003530}
3531
Bob Wilson5bafff32009-06-22 23:27:02 +00003532// Neon Shift-Accumulate vector operations,
3533// element sizes of 8, 16, 32 and 64 bits:
3534multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003535 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003536 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003537 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003539 let Inst{21-19} = 0b001; // imm6 = 001xxx
3540 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003541 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003542 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003543 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3544 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003545 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003546 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003547 let Inst{21} = 0b1; // imm6 = 1xxxxx
3548 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003549 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003550 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003551 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003552
3553 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003554 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003556 let Inst{21-19} = 0b001; // imm6 = 001xxx
3557 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003558 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003560 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3561 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003562 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003564 let Inst{21} = 0b1; // imm6 = 1xxxxx
3565 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003566 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003567 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003568 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003569}
3570
Bob Wilson5bafff32009-06-22 23:27:02 +00003571// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003572// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003573// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003574multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3575 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003576 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003577 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3578 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003579 let Inst{21-19} = 0b001; // imm6 = 001xxx
3580 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003581 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3582 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003583 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3584 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003585 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3586 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003587 let Inst{21} = 0b1; // imm6 = 1xxxxx
3588 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003589 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3590 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003591 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003592
3593 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003594 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3595 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003596 let Inst{21-19} = 0b001; // imm6 = 001xxx
3597 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003598 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3599 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003600 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3601 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003602 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3603 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003604 let Inst{21} = 0b1; // imm6 = 1xxxxx
3605 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003606 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3607 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3608 // imm6 = xxxxxx
3609}
3610multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3611 string OpcodeStr> {
3612 // 64-bit vector types.
3613 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3614 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3615 let Inst{21-19} = 0b001; // imm6 = 001xxx
3616 }
3617 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3618 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3619 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3620 }
3621 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3622 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3623 let Inst{21} = 0b1; // imm6 = 1xxxxx
3624 }
3625 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3626 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3627 // imm6 = xxxxxx
3628
3629 // 128-bit vector types.
3630 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3631 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3632 let Inst{21-19} = 0b001; // imm6 = 001xxx
3633 }
3634 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3635 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3636 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3637 }
3638 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3639 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3640 let Inst{21} = 0b1; // imm6 = 1xxxxx
3641 }
3642 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3643 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003644 // imm6 = xxxxxx
3645}
3646
3647// Neon Shift Long operations,
3648// element sizes of 8, 16, 32 bits:
3649multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003650 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003651 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003652 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003653 let Inst{21-19} = 0b001; // imm6 = 001xxx
3654 }
3655 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003656 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003657 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3658 }
3659 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003660 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003661 let Inst{21} = 0b1; // imm6 = 1xxxxx
3662 }
3663}
3664
3665// Neon Shift Narrow operations,
3666// element sizes of 16, 32, 64 bits:
3667multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003668 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003669 SDNode OpNode> {
3670 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003671 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003672 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003673 let Inst{21-19} = 0b001; // imm6 = 001xxx
3674 }
3675 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003676 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003677 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003678 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3679 }
3680 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003681 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003682 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003683 let Inst{21} = 0b1; // imm6 = 1xxxxx
3684 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003685}
3686
3687//===----------------------------------------------------------------------===//
3688// Instruction Definitions.
3689//===----------------------------------------------------------------------===//
3690
3691// Vector Add Operations.
3692
3693// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003694defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003695 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003696def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003697 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003698def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003699 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003700// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003701defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3702 "vaddl", "s", add, sext, 1>;
3703defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3704 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003705// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003706defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3707defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003708// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003709defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3710 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3711 "vhadd", "s", int_arm_neon_vhadds, 1>;
3712defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3713 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3714 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003715// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003716defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3717 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3718 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3719defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3720 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3721 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003722// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003723defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3724 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3725 "vqadd", "s", int_arm_neon_vqadds, 1>;
3726defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3727 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3728 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003729// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003730defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3731 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003733defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3734 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003735
3736// Vector Multiply Operations.
3737
3738// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003739defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003740 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003741def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3742 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3743def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3744 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003745def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003746 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003747def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003748 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003749defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003750def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3751def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3752 v2f32, fmul>;
3753
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003754def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3755 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3756 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3757 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003758 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003759 (SubReg_i16_lane imm:$lane)))>;
3760def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3761 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3762 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3763 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003764 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003765 (SubReg_i32_lane imm:$lane)))>;
3766def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3767 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3768 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3769 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003770 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003771 (SubReg_i32_lane imm:$lane)))>;
3772
Bob Wilson5bafff32009-06-22 23:27:02 +00003773// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003774defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003775 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003776 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003777defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3778 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003779 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003780def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003781 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3782 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003783 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3784 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003785 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003786 (SubReg_i16_lane imm:$lane)))>;
3787def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003788 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3789 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003790 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3791 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003792 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003793 (SubReg_i32_lane imm:$lane)))>;
3794
Bob Wilson5bafff32009-06-22 23:27:02 +00003795// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003796defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3797 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003798 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003799defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3800 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003801 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003802def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003803 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3804 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003805 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3806 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003807 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003808 (SubReg_i16_lane imm:$lane)))>;
3809def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003810 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3811 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003812 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3813 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003814 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003815 (SubReg_i32_lane imm:$lane)))>;
3816
Bob Wilson5bafff32009-06-22 23:27:02 +00003817// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003818defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3819 "vmull", "s", NEONvmulls, 1>;
3820defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3821 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003822def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003823 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003824defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3825defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003826
Bob Wilson5bafff32009-06-22 23:27:02 +00003827// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003828defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3829 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3830defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3831 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003832
3833// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3834
3835// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003836defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003837 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3838def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003839 v2f32, fmul_su, fadd_mlx>,
3840 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003841def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003842 v4f32, fmul_su, fadd_mlx>,
3843 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003844defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003845 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3846def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003847 v2f32, fmul_su, fadd_mlx>,
3848 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003849def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003850 v4f32, v2f32, fmul_su, fadd_mlx>,
3851 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003852
3853def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003854 (mul (v8i16 QPR:$src2),
3855 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3856 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003857 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003858 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003859 (SubReg_i16_lane imm:$lane)))>;
3860
3861def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003862 (mul (v4i32 QPR:$src2),
3863 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3864 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003865 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003866 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003867 (SubReg_i32_lane imm:$lane)))>;
3868
Evan Cheng48575f62010-12-05 22:04:16 +00003869def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3870 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003871 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003872 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3873 (v4f32 QPR:$src2),
3874 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003875 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003876 (SubReg_i32_lane imm:$lane)))>,
3877 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003878
Bob Wilson5bafff32009-06-22 23:27:02 +00003879// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003880defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3881 "vmlal", "s", NEONvmulls, add>;
3882defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3883 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003884
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003885defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3886defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003887
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003889defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003890 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003891defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003892
Bob Wilson5bafff32009-06-22 23:27:02 +00003893// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003894defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003895 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3896def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003897 v2f32, fmul_su, fsub_mlx>,
3898 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003899def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003900 v4f32, fmul_su, fsub_mlx>,
3901 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003902defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003903 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3904def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003905 v2f32, fmul_su, fsub_mlx>,
3906 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003907def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003908 v4f32, v2f32, fmul_su, fsub_mlx>,
3909 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003910
3911def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003912 (mul (v8i16 QPR:$src2),
3913 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3914 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003915 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003916 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003917 (SubReg_i16_lane imm:$lane)))>;
3918
3919def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003920 (mul (v4i32 QPR:$src2),
3921 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3922 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003923 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003924 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003925 (SubReg_i32_lane imm:$lane)))>;
3926
Evan Cheng48575f62010-12-05 22:04:16 +00003927def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3928 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003929 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3930 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003931 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003932 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003933 (SubReg_i32_lane imm:$lane)))>,
3934 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003935
Bob Wilson5bafff32009-06-22 23:27:02 +00003936// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003937defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3938 "vmlsl", "s", NEONvmulls, sub>;
3939defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3940 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003941
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003942defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3943defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003944
Bob Wilson5bafff32009-06-22 23:27:02 +00003945// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003946defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003947 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003948defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003949
3950// Vector Subtract Operations.
3951
3952// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003953defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003954 "vsub", "i", sub, 0>;
3955def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003956 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003957def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003958 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003959// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003960defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3961 "vsubl", "s", sub, sext, 0>;
3962defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3963 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003964// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003965defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3966defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003967// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003968defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003969 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003970 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003971defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003972 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003973 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003974// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003975defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003976 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003977 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003978defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003979 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003980 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003981// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003982defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3983 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003984// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003985defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3986 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003987
3988// Vector Comparisons.
3989
3990// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003991defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3992 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003993def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003994 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003995def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003996 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003997
Johnny Chen363ac582010-02-23 01:42:58 +00003998defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003999 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004000
Bob Wilson5bafff32009-06-22 23:27:02 +00004001// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004002defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4003 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004004defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004005 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004006def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4007 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004008def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004009 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004010
Johnny Chen363ac582010-02-23 01:42:58 +00004011defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004012 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004013defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004014 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004015
Bob Wilson5bafff32009-06-22 23:27:02 +00004016// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004017defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4018 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4019defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4020 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004021def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004022 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004023def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004024 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004025
Johnny Chen363ac582010-02-23 01:42:58 +00004026defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004027 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004028defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004029 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004030
Bob Wilson5bafff32009-06-22 23:27:02 +00004031// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004032def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4033 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4034def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4035 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004036// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004037def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4038 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4039def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4040 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004041// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004042defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004043 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004044
4045// Vector Bitwise Operations.
4046
Bob Wilsoncba270d2010-07-13 21:16:48 +00004047def vnotd : PatFrag<(ops node:$in),
4048 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4049def vnotq : PatFrag<(ops node:$in),
4050 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004051
4052
Bob Wilson5bafff32009-06-22 23:27:02 +00004053// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004054def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4055 v2i32, v2i32, and, 1>;
4056def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4057 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004058
4059// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004060def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4061 v2i32, v2i32, xor, 1>;
4062def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4063 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004064
4065// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004066def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4067 v2i32, v2i32, or, 1>;
4068def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4069 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004070
Owen Andersond9668172010-11-03 22:44:51 +00004071def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004072 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004073 IIC_VMOVImm,
4074 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4075 [(set DPR:$Vd,
4076 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4077 let Inst{9} = SIMM{9};
4078}
4079
Owen Anderson080c0922010-11-05 19:27:46 +00004080def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004081 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004082 IIC_VMOVImm,
4083 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4084 [(set DPR:$Vd,
4085 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004086 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004087}
4088
4089def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004090 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004091 IIC_VMOVImm,
4092 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4093 [(set QPR:$Vd,
4094 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4095 let Inst{9} = SIMM{9};
4096}
4097
Owen Anderson080c0922010-11-05 19:27:46 +00004098def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004099 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004100 IIC_VMOVImm,
4101 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4102 [(set QPR:$Vd,
4103 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004104 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004105}
4106
4107
Bob Wilson5bafff32009-06-22 23:27:02 +00004108// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004109def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4110 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4111 "vbic", "$Vd, $Vn, $Vm", "",
4112 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4113 (vnotd DPR:$Vm))))]>;
4114def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4115 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4116 "vbic", "$Vd, $Vn, $Vm", "",
4117 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4118 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004119
Owen Anderson080c0922010-11-05 19:27:46 +00004120def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004121 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004122 IIC_VMOVImm,
4123 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4124 [(set DPR:$Vd,
4125 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4126 let Inst{9} = SIMM{9};
4127}
4128
4129def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004130 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004131 IIC_VMOVImm,
4132 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4133 [(set DPR:$Vd,
4134 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4135 let Inst{10-9} = SIMM{10-9};
4136}
4137
4138def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004139 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004140 IIC_VMOVImm,
4141 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4142 [(set QPR:$Vd,
4143 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4144 let Inst{9} = SIMM{9};
4145}
4146
4147def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004148 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004149 IIC_VMOVImm,
4150 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4151 [(set QPR:$Vd,
4152 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4153 let Inst{10-9} = SIMM{10-9};
4154}
4155
Bob Wilson5bafff32009-06-22 23:27:02 +00004156// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004157def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4158 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4159 "vorn", "$Vd, $Vn, $Vm", "",
4160 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4161 (vnotd DPR:$Vm))))]>;
4162def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4163 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4164 "vorn", "$Vd, $Vn, $Vm", "",
4165 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4166 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004167
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004168// VMVN : Vector Bitwise NOT (Immediate)
4169
4170let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004171
Owen Andersonca6945e2010-12-01 00:28:25 +00004172def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004173 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004174 "vmvn", "i16", "$Vd, $SIMM", "",
4175 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004176 let Inst{9} = SIMM{9};
4177}
4178
Owen Andersonca6945e2010-12-01 00:28:25 +00004179def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004180 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004181 "vmvn", "i16", "$Vd, $SIMM", "",
4182 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004183 let Inst{9} = SIMM{9};
4184}
4185
Owen Andersonca6945e2010-12-01 00:28:25 +00004186def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004187 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004188 "vmvn", "i32", "$Vd, $SIMM", "",
4189 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004190 let Inst{11-8} = SIMM{11-8};
4191}
4192
Owen Andersonca6945e2010-12-01 00:28:25 +00004193def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004194 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004195 "vmvn", "i32", "$Vd, $SIMM", "",
4196 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004197 let Inst{11-8} = SIMM{11-8};
4198}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004199}
4200
Bob Wilson5bafff32009-06-22 23:27:02 +00004201// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004202def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004203 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4204 "vmvn", "$Vd, $Vm", "",
4205 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004206def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004207 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4208 "vmvn", "$Vd, $Vm", "",
4209 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004210def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4211def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004214def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4215 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004216 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004217 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004218 [(set DPR:$Vd,
4219 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004220
4221def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4222 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4223 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4224
Owen Anderson4110b432010-10-25 20:13:13 +00004225def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4226 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004227 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004228 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004229 [(set QPR:$Vd,
4230 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004231
4232def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4233 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4234 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004235
4236// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004237// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004238// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004239def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004240 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004241 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004242 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004243 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004244def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004245 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004246 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004247 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004248 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004249
Bob Wilson5bafff32009-06-22 23:27:02 +00004250// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004251// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004252// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004253def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004254 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004255 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004256 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004257 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004258def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004259 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004260 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004261 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004262 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004263
4264// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004265// for equivalent operations with different register constraints; it just
4266// inserts copies.
4267
4268// Vector Absolute Differences.
4269
4270// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004271defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004272 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004273 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004274defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004275 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004276 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004277def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004278 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004279def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004280 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004281
4282// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004283defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4284 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4285defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4286 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004287
4288// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004289defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4290 "vaba", "s", int_arm_neon_vabds, add>;
4291defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4292 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004293
4294// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004295defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4296 "vabal", "s", int_arm_neon_vabds, zext, add>;
4297defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4298 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// Vector Maximum and Minimum.
4301
4302// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004303defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004304 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004305 "vmax", "s", int_arm_neon_vmaxs, 1>;
4306defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004307 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004308 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004309def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4310 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004311 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004312def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4313 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004314 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4315
4316// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004317defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4318 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4319 "vmin", "s", int_arm_neon_vmins, 1>;
4320defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4321 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4322 "vmin", "u", int_arm_neon_vminu, 1>;
4323def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4324 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004325 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004326def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4327 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004328 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004329
4330// Vector Pairwise Operations.
4331
4332// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004333def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4334 "vpadd", "i8",
4335 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4336def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4337 "vpadd", "i16",
4338 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4339def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4340 "vpadd", "i32",
4341 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004342def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004343 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004344 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004345
4346// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004347defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004348 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004349defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004350 int_arm_neon_vpaddlu>;
4351
4352// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004353defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004354 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004355defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004356 int_arm_neon_vpadalu>;
4357
4358// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004359def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004360 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004361def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004362 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004363def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004364 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004365def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004366 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004367def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004368 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004369def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004370 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004371def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004372 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004373
4374// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004375def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004376 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004377def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004378 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004379def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004380 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004381def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004382 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004383def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004384 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004385def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004386 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004387def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004388 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004389
4390// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4391
4392// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004393def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004394 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004395 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004396def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004397 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004398 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004399def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004400 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004401 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004402def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004403 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004404 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004405
4406// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004407def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004408 IIC_VRECSD, "vrecps", "f32",
4409 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004410def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004411 IIC_VRECSQ, "vrecps", "f32",
4412 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004413
4414// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004415def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004416 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004417 v2i32, v2i32, int_arm_neon_vrsqrte>;
4418def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004419 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004420 v4i32, v4i32, int_arm_neon_vrsqrte>;
4421def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004422 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004423 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004424def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004425 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004426 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004427
4428// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004429def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004430 IIC_VRECSD, "vrsqrts", "f32",
4431 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004432def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004433 IIC_VRECSQ, "vrsqrts", "f32",
4434 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435
4436// Vector Shifts.
4437
4438// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004439defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004440 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004441 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004442defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004443 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004444 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004445
Bob Wilson5bafff32009-06-22 23:27:02 +00004446// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004447defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4448
Bob Wilson5bafff32009-06-22 23:27:02 +00004449// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004450defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4451defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004452
4453// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004454defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4455defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004456
4457// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004458class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004459 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004460 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004461 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004462 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004463 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004464 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004465}
Evan Chengf81bf152009-11-23 21:57:23 +00004466def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004467 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004468def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004469 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004470def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004471 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004472
4473// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004474defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004475 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476
4477// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004478defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004479 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004480 "vrshl", "s", int_arm_neon_vrshifts>;
4481defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004482 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004483 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004484// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004485defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4486defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004487
4488// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004489defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004490 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004491
4492// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004493defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004494 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004495 "vqshl", "s", int_arm_neon_vqshifts>;
4496defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004497 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004498 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004499// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004500defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4501defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4502
Bob Wilson5bafff32009-06-22 23:27:02 +00004503// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004504defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004505
4506// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004507defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004508 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004509defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004510 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004511
4512// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004513defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004514 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515
4516// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004517defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004518 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004519 "vqrshl", "s", int_arm_neon_vqrshifts>;
4520defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004521 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004522 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004523
4524// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004525defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004526 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004527defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004528 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004529
4530// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004531defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004532 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004533
4534// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004535defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4536defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004537// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004538defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4539defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004540
4541// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004542defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4543
Bob Wilson5bafff32009-06-22 23:27:02 +00004544// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004545defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
4547// Vector Absolute and Saturating Absolute.
4548
4549// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004550defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004551 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004552 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004553def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004554 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004555 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004556def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004557 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004558 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004559
4560// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004561defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004562 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004563 int_arm_neon_vqabs>;
4564
4565// Vector Negate.
4566
Bob Wilsoncba270d2010-07-13 21:16:48 +00004567def vnegd : PatFrag<(ops node:$in),
4568 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4569def vnegq : PatFrag<(ops node:$in),
4570 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004571
Evan Chengf81bf152009-11-23 21:57:23 +00004572class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004573 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4574 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4575 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004576class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004577 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4578 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4579 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004580
Chris Lattner0a00ed92010-03-28 08:39:10 +00004581// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004582def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4583def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4584def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4585def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4586def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4587def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004588
4589// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004590def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004591 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4592 "vneg", "f32", "$Vd, $Vm", "",
4593 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004594def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004595 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4596 "vneg", "f32", "$Vd, $Vm", "",
4597 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004598
Bob Wilsoncba270d2010-07-13 21:16:48 +00004599def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4600def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4601def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4602def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4603def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4604def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004605
4606// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004607defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004608 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004609 int_arm_neon_vqneg>;
4610
4611// Vector Bit Counting Operations.
4612
4613// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004614defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004615 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004616 int_arm_neon_vcls>;
4617// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004618defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004619 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004620 int_arm_neon_vclz>;
4621// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004622def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004623 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004624 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004625def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004626 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004627 v16i8, v16i8, int_arm_neon_vcnt>;
4628
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004629// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004630def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004631 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4632 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004633def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004634 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4635 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004636
Bob Wilson5bafff32009-06-22 23:27:02 +00004637// Vector Move Operations.
4638
4639// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004640def : InstAlias<"vmov${p} $Vd, $Vm",
4641 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4642def : InstAlias<"vmov${p} $Vd, $Vm",
4643 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004644
Bob Wilson5bafff32009-06-22 23:27:02 +00004645// VMOV : Vector Move (Immediate)
4646
Evan Cheng47006be2010-05-17 21:54:50 +00004647let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004648def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004649 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004650 "vmov", "i8", "$Vd, $SIMM", "",
4651 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4652def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004653 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004654 "vmov", "i8", "$Vd, $SIMM", "",
4655 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004656
Owen Andersonca6945e2010-12-01 00:28:25 +00004657def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004658 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004659 "vmov", "i16", "$Vd, $SIMM", "",
4660 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004661 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004662}
4663
Owen Andersonca6945e2010-12-01 00:28:25 +00004664def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004665 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004666 "vmov", "i16", "$Vd, $SIMM", "",
4667 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004668 let Inst{9} = SIMM{9};
4669}
Bob Wilson5bafff32009-06-22 23:27:02 +00004670
Owen Andersonca6945e2010-12-01 00:28:25 +00004671def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004672 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004673 "vmov", "i32", "$Vd, $SIMM", "",
4674 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004675 let Inst{11-8} = SIMM{11-8};
4676}
4677
Owen Andersonca6945e2010-12-01 00:28:25 +00004678def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004679 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004680 "vmov", "i32", "$Vd, $SIMM", "",
4681 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004682 let Inst{11-8} = SIMM{11-8};
4683}
Bob Wilson5bafff32009-06-22 23:27:02 +00004684
Owen Andersonca6945e2010-12-01 00:28:25 +00004685def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004686 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004687 "vmov", "i64", "$Vd, $SIMM", "",
4688 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4689def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004690 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004691 "vmov", "i64", "$Vd, $SIMM", "",
4692 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004693
4694def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4695 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4696 "vmov", "f32", "$Vd, $SIMM", "",
4697 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4698def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4699 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4700 "vmov", "f32", "$Vd, $SIMM", "",
4701 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004702} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004703
4704// VMOV : Vector Get Lane (move scalar to ARM core register)
4705
Johnny Chen131c4a52009-11-23 17:48:17 +00004706def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004707 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4708 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004709 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4710 imm:$lane))]> {
4711 let Inst{21} = lane{2};
4712 let Inst{6-5} = lane{1-0};
4713}
Johnny Chen131c4a52009-11-23 17:48:17 +00004714def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004715 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4716 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004717 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4718 imm:$lane))]> {
4719 let Inst{21} = lane{1};
4720 let Inst{6} = lane{0};
4721}
Johnny Chen131c4a52009-11-23 17:48:17 +00004722def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004723 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4724 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004725 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4726 imm:$lane))]> {
4727 let Inst{21} = lane{2};
4728 let Inst{6-5} = lane{1-0};
4729}
Johnny Chen131c4a52009-11-23 17:48:17 +00004730def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004731 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4732 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004733 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4734 imm:$lane))]> {
4735 let Inst{21} = lane{1};
4736 let Inst{6} = lane{0};
4737}
Johnny Chen131c4a52009-11-23 17:48:17 +00004738def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004739 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4740 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004741 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4742 imm:$lane))]> {
4743 let Inst{21} = lane{0};
4744}
Bob Wilson5bafff32009-06-22 23:27:02 +00004745// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4746def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4747 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004748 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004749 (SubReg_i8_lane imm:$lane))>;
4750def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4751 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004752 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004753 (SubReg_i16_lane imm:$lane))>;
4754def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4755 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004756 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 (SubReg_i8_lane imm:$lane))>;
4758def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4759 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004760 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 (SubReg_i16_lane imm:$lane))>;
4762def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4763 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004764 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004765 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004766def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004767 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004768 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004769def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004770 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004771 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004772//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004773// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004774def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004775 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004776
4777
4778// VMOV : Vector Set Lane (move ARM core register to scalar)
4779
Owen Andersond2fbdb72010-10-27 21:28:09 +00004780let Constraints = "$src1 = $V" in {
4781def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004782 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4783 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004784 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4785 GPR:$R, imm:$lane))]> {
4786 let Inst{21} = lane{2};
4787 let Inst{6-5} = lane{1-0};
4788}
4789def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004790 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4791 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004792 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4793 GPR:$R, imm:$lane))]> {
4794 let Inst{21} = lane{1};
4795 let Inst{6} = lane{0};
4796}
4797def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004798 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4799 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004800 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4801 GPR:$R, imm:$lane))]> {
4802 let Inst{21} = lane{0};
4803}
Bob Wilson5bafff32009-06-22 23:27:02 +00004804}
4805def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004806 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004807 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004808 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004809 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004810 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004811def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004812 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004813 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004814 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004815 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004816 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004817def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004818 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004819 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004820 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004821 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004822 (DSubReg_i32_reg imm:$lane)))>;
4823
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004824def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004825 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4826 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004827def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004828 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4829 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004830
4831//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004832// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004833def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004834 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004835
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004836def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004837 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004838def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004839 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004840def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004841 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004842
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004843def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4844 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4845def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4846 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4847def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4848 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4849
4850def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4851 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4852 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004853 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004854def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4855 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4856 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004857 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004858def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4859 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4860 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004861 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004862
Bob Wilson5bafff32009-06-22 23:27:02 +00004863// VDUP : Vector Duplicate (from ARM core register to all elements)
4864
Evan Chengf81bf152009-11-23 21:57:23 +00004865class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004866 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4867 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4868 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004869class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004870 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4871 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4872 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004873
Evan Chengf81bf152009-11-23 21:57:23 +00004874def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4875def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4876def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4877def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4878def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4879def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004880
Jim Grosbach958108a2011-03-11 20:44:08 +00004881def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4882def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004883
4884// VDUP : Vector Duplicate Lane (from scalar to all elements)
4885
Johnny Chene4614f72010-03-25 17:01:27 +00004886class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004887 ValueType Ty, Operand IdxTy>
4888 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4889 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004890 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004891
Johnny Chene4614f72010-03-25 17:01:27 +00004892class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004893 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4894 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4895 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004896 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004897 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004898
Bob Wilson507df402009-10-21 02:15:46 +00004899// Inst{19-16} is partially specified depending on the element size.
4900
Jim Grosbach460a9052011-10-07 23:56:00 +00004901def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4902 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004903 let Inst{19-17} = lane{2-0};
4904}
Jim Grosbach460a9052011-10-07 23:56:00 +00004905def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4906 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004907 let Inst{19-18} = lane{1-0};
4908}
Jim Grosbach460a9052011-10-07 23:56:00 +00004909def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4910 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004911 let Inst{19} = lane{0};
4912}
Jim Grosbach460a9052011-10-07 23:56:00 +00004913def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4914 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004915 let Inst{19-17} = lane{2-0};
4916}
Jim Grosbach460a9052011-10-07 23:56:00 +00004917def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4918 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004919 let Inst{19-18} = lane{1-0};
4920}
Jim Grosbach460a9052011-10-07 23:56:00 +00004921def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4922 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004923 let Inst{19} = lane{0};
4924}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004925
4926def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4927 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4928
4929def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4930 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004931
Bob Wilson0ce37102009-08-14 05:08:32 +00004932def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4933 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4934 (DSubReg_i8_reg imm:$lane))),
4935 (SubReg_i8_lane imm:$lane)))>;
4936def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4937 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4938 (DSubReg_i16_reg imm:$lane))),
4939 (SubReg_i16_lane imm:$lane)))>;
4940def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4941 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4942 (DSubReg_i32_reg imm:$lane))),
4943 (SubReg_i32_lane imm:$lane)))>;
4944def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004945 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004946 (DSubReg_i32_reg imm:$lane))),
4947 (SubReg_i32_lane imm:$lane)))>;
4948
Jim Grosbach65dc3032010-10-06 21:16:16 +00004949def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004950 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004951def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004952 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004953
Bob Wilson5bafff32009-06-22 23:27:02 +00004954// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004955defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004956 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004957// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004958defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4959 "vqmovn", "s", int_arm_neon_vqmovns>;
4960defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4961 "vqmovn", "u", int_arm_neon_vqmovnu>;
4962defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4963 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004964// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004965defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4966defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004967
4968// Vector Conversions.
4969
Johnny Chen9e088762010-03-17 17:52:21 +00004970// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004971def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4972 v2i32, v2f32, fp_to_sint>;
4973def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4974 v2i32, v2f32, fp_to_uint>;
4975def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4976 v2f32, v2i32, sint_to_fp>;
4977def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4978 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004979
Johnny Chen6c8648b2010-03-17 23:26:50 +00004980def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4981 v4i32, v4f32, fp_to_sint>;
4982def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4983 v4i32, v4f32, fp_to_uint>;
4984def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4985 v4f32, v4i32, sint_to_fp>;
4986def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4987 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004988
4989// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004990let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004991def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004992 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004993def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004994 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004995def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004996 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004997def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004998 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004999}
Bob Wilson5bafff32009-06-22 23:27:02 +00005000
Owen Andersonb589be92011-11-15 19:55:00 +00005001let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005002def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005003 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005004def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005005 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005006def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005007 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005008def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005009 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005010}
Bob Wilson5bafff32009-06-22 23:27:02 +00005011
Bob Wilson04063562010-12-15 22:14:12 +00005012// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5013def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5014 IIC_VUNAQ, "vcvt", "f16.f32",
5015 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5016 Requires<[HasNEON, HasFP16]>;
5017def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5018 IIC_VUNAQ, "vcvt", "f32.f16",
5019 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5020 Requires<[HasNEON, HasFP16]>;
5021
Bob Wilsond8e17572009-08-12 22:31:50 +00005022// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005023
5024// VREV64 : Vector Reverse elements within 64-bit doublewords
5025
Evan Chengf81bf152009-11-23 21:57:23 +00005026class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005027 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5028 (ins DPR:$Vm), IIC_VMOVD,
5029 OpcodeStr, Dt, "$Vd, $Vm", "",
5030 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005031class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005032 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5033 (ins QPR:$Vm), IIC_VMOVQ,
5034 OpcodeStr, Dt, "$Vd, $Vm", "",
5035 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005036
Evan Chengf81bf152009-11-23 21:57:23 +00005037def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5038def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5039def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005040def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005041
Evan Chengf81bf152009-11-23 21:57:23 +00005042def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5043def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5044def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005045def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005046
5047// VREV32 : Vector Reverse elements within 32-bit words
5048
Evan Chengf81bf152009-11-23 21:57:23 +00005049class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005050 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5051 (ins DPR:$Vm), IIC_VMOVD,
5052 OpcodeStr, Dt, "$Vd, $Vm", "",
5053 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005054class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005055 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5056 (ins QPR:$Vm), IIC_VMOVQ,
5057 OpcodeStr, Dt, "$Vd, $Vm", "",
5058 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005059
Evan Chengf81bf152009-11-23 21:57:23 +00005060def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5061def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005062
Evan Chengf81bf152009-11-23 21:57:23 +00005063def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5064def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005065
5066// VREV16 : Vector Reverse elements within 16-bit halfwords
5067
Evan Chengf81bf152009-11-23 21:57:23 +00005068class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005069 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5070 (ins DPR:$Vm), IIC_VMOVD,
5071 OpcodeStr, Dt, "$Vd, $Vm", "",
5072 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005073class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005074 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5075 (ins QPR:$Vm), IIC_VMOVQ,
5076 OpcodeStr, Dt, "$Vd, $Vm", "",
5077 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005078
Evan Chengf81bf152009-11-23 21:57:23 +00005079def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5080def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005081
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005082// Other Vector Shuffles.
5083
Bob Wilson5e8b8332011-01-07 04:59:04 +00005084// Aligned extractions: really just dropping registers
5085
5086class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5087 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5088 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5089
5090def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5091
5092def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5093
5094def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5095
5096def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5097
5098def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5099
5100
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005101// VEXT : Vector Extract
5102
Jim Grosbach587f5062011-12-02 23:34:39 +00005103class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005104 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005105 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005106 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5107 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005108 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005109 bits<4> index;
5110 let Inst{11-8} = index{3-0};
5111}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005112
Jim Grosbach587f5062011-12-02 23:34:39 +00005113class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005114 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005115 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005116 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5117 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005118 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005119 bits<4> index;
5120 let Inst{11-8} = index{3-0};
5121}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005122
Jim Grosbach587f5062011-12-02 23:34:39 +00005123def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005124 let Inst{11-8} = index{3-0};
5125}
Jim Grosbach587f5062011-12-02 23:34:39 +00005126def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005127 let Inst{11-9} = index{2-0};
5128 let Inst{8} = 0b0;
5129}
Jim Grosbach587f5062011-12-02 23:34:39 +00005130def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005131 let Inst{11-10} = index{1-0};
5132 let Inst{9-8} = 0b00;
5133}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005134def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5135 (v2f32 DPR:$Vm),
5136 (i32 imm:$index))),
5137 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005138
Jim Grosbach587f5062011-12-02 23:34:39 +00005139def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005140 let Inst{11-8} = index{3-0};
5141}
Jim Grosbach587f5062011-12-02 23:34:39 +00005142def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005143 let Inst{11-9} = index{2-0};
5144 let Inst{8} = 0b0;
5145}
Jim Grosbach587f5062011-12-02 23:34:39 +00005146def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005147 let Inst{11-10} = index{1-0};
5148 let Inst{9-8} = 0b00;
5149}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005150def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005151 let Inst{11} = index{0};
5152 let Inst{10-8} = 0b000;
5153}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005154def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5155 (v4f32 QPR:$Vm),
5156 (i32 imm:$index))),
5157 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005158
Bob Wilson64efd902009-08-08 05:53:00 +00005159// VTRN : Vector Transpose
5160
Evan Chengf81bf152009-11-23 21:57:23 +00005161def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5162def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5163def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005164
Evan Chengf81bf152009-11-23 21:57:23 +00005165def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5166def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5167def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005168
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005169// VUZP : Vector Unzip (Deinterleave)
5170
Evan Chengf81bf152009-11-23 21:57:23 +00005171def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5172def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5173def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005174
Evan Chengf81bf152009-11-23 21:57:23 +00005175def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5176def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5177def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005178
5179// VZIP : Vector Zip (Interleave)
5180
Evan Chengf81bf152009-11-23 21:57:23 +00005181def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5182def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5183def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005184
Evan Chengf81bf152009-11-23 21:57:23 +00005185def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5186def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5187def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005188
Bob Wilson114a2662009-08-12 20:51:55 +00005189// Vector Table Lookup and Table Extension.
5190
5191// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005192let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005193def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005194 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005195 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5196 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5197 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005198let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005199def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005200 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005201 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5202 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005203def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005204 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005205 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5206 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005207def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005208 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005209 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005210 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005211 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005212} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005213
Bob Wilsonbd916c52010-09-13 23:55:10 +00005214def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005215 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005216def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005217 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005218def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005219 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005220
Bob Wilson114a2662009-08-12 20:51:55 +00005221// VTBX : Vector Table Extension
5222def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005223 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005224 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5225 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005226 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005227 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005228let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005229def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005230 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005231 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5232 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005233def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005234 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005235 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005236 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005237 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005238 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005239def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005240 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5241 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5242 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005243 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005244} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005245
Bob Wilsonbd916c52010-09-13 23:55:10 +00005246def VTBX2Pseudo
5247 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005248 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005249def VTBX3Pseudo
5250 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005251 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005252def VTBX4Pseudo
5253 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005254 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005255} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005256
Bob Wilson5bafff32009-06-22 23:27:02 +00005257//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005258// NEON instructions for single-precision FP math
5259//===----------------------------------------------------------------------===//
5260
Bob Wilson0e6d5402010-12-13 23:02:31 +00005261class N2VSPat<SDNode OpNode, NeonI Inst>
5262 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005263 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005264 (v2f32 (COPY_TO_REGCLASS (Inst
5265 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005266 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5267 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005268
5269class N3VSPat<SDNode OpNode, NeonI Inst>
5270 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005271 (EXTRACT_SUBREG
5272 (v2f32 (COPY_TO_REGCLASS (Inst
5273 (INSERT_SUBREG
5274 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5275 SPR:$a, ssub_0),
5276 (INSERT_SUBREG
5277 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5278 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005279
5280class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5281 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005282 (EXTRACT_SUBREG
5283 (v2f32 (COPY_TO_REGCLASS (Inst
5284 (INSERT_SUBREG
5285 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5286 SPR:$acc, ssub_0),
5287 (INSERT_SUBREG
5288 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5289 SPR:$a, ssub_0),
5290 (INSERT_SUBREG
5291 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5292 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005293
Bob Wilson4711d5c2010-12-13 23:02:37 +00005294def : N3VSPat<fadd, VADDfd>;
5295def : N3VSPat<fsub, VSUBfd>;
5296def : N3VSPat<fmul, VMULfd>;
5297def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005298 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005299def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005300 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005301def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005302def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005303def : N3VSPat<NEONfmax, VMAXfd>;
5304def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005305def : N2VSPat<arm_ftosi, VCVTf2sd>;
5306def : N2VSPat<arm_ftoui, VCVTf2ud>;
5307def : N2VSPat<arm_sitof, VCVTs2fd>;
5308def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005309
Evan Cheng1d2426c2009-08-07 19:30:41 +00005310//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005311// Non-Instruction Patterns
5312//===----------------------------------------------------------------------===//
5313
5314// bit_convert
5315def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5316def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5317def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5318def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5319def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5320def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5321def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5322def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5323def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5324def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5325def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5326def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5327def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5328def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5329def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5330def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5331def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5332def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5333def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5334def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5335def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5336def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5337def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5338def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5339def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5340def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5341def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5342def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5343def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5344def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5345
5346def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5347def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5348def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5349def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5350def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5351def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5352def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5353def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5354def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5355def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5356def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5357def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5358def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5359def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5360def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5361def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5362def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5363def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5364def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5365def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5366def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5367def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5368def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5369def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5370def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5371def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5372def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5373def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5374def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5375def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005376
5377
5378//===----------------------------------------------------------------------===//
5379// Assembler aliases
5380//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005381
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005382def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5383 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5384def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5385 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5386
Jim Grosbachef448762011-11-14 23:11:19 +00005387
Jim Grosbachd9004412011-12-07 22:52:54 +00005388// VADD two-operand aliases.
5389def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5390 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5391def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5392 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5393def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5394 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5395def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5396 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5397
5398def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5399 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5400def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5401 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5402def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5403 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5404def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5405 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5406
5407def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5408 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5409def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5410 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5411
Jim Grosbach12031342011-12-08 20:56:26 +00005412// VSUB two-operand aliases.
5413def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5414 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5415def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5416 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5417def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5418 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5419def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5420 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5421
5422def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5423 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5424def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5425 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5426def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5427 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5428def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5429 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5430
5431def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5432 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5433def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5434 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5435
Jim Grosbach30a264e2011-12-07 23:01:10 +00005436// VADDW two-operand aliases.
5437def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5438 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5439def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5440 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5441def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5442 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5443def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5444 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5445def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5446 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5447def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5448 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5449
Jim Grosbach43329832011-12-09 21:46:04 +00005450// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005451defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5452 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5453defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5454 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005455defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5456 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5457defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5458 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005459defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5460 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5461defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5462 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5463defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5464 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5465defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5466 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005467// ... two-operand aliases
5468def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5469 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5470def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5471 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005472def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5473 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5474def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5475 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005476def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5477 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5478def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5479 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005480def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005481 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005482def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005483 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5484
5485defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5486 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5487defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5488 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5489defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5490 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5491defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5492 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5493defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5494 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5495defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5496 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005497
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005498// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005499def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5500 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5501def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5502 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5503def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5504 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5505def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5506 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5507
5508def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5509 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5510def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5511 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5512def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5513 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5514def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5515 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5516
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005517def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5518 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5519def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5520 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5521
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005522def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5523 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5524 VectorIndex16:$lane, pred:$p)>;
5525def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5526 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5527 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005528
5529def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5530 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5531 VectorIndex32:$lane, pred:$p)>;
5532def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5533 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5534 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005535
5536def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5537 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5538 VectorIndex32:$lane, pred:$p)>;
5539def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5540 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5541 VectorIndex32:$lane, pred:$p)>;
5542
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005543// VQADD (register) two-operand aliases.
5544def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5545 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5546def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5547 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5548def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5549 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5550def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5551 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5552def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5553 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5554def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5555 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5556def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5557 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5558def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5559 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5560
5561def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5562 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5563def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5564 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5565def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5566 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5567def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5568 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5569def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5570 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5571def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5572 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5573def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5574 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5575def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5576 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5577
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005578// VSHL (immediate) two-operand aliases.
5579def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5580 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5581def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5582 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5583def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5584 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5585def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5586 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5587
5588def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5589 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5590def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5591 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5592def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5593 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5594def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5595 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5596
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005597// VSHL (register) two-operand aliases.
5598def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5599 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5600def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5601 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5602def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5603 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5604def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5605 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5606def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5607 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5608def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5609 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5610def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5611 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5612def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5613 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5614
5615def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5616 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5617def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5618 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5619def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5620 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5621def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5622 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5623def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5624 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5625def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5626 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5627def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5628 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5629def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5630 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5631
Jim Grosbach6b044c22011-12-08 22:06:06 +00005632// VSHL (immediate) two-operand aliases.
5633def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5634 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5635def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5636 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5637def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5638 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5639def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5640 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5641
5642def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5643 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5644def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5645 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5646def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5647 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5648def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5649 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5650
5651def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5652 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5653def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5654 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5655def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5656 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5657def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5658 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5659
5660def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5661 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5662def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5663 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5664def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5665 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5666def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5667 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5668
Jim Grosbach872eedb2011-12-02 22:01:52 +00005669// VLD1 single-lane pseudo-instructions. These need special handling for
5670// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005671defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005672 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005673defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005674 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005675defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005676 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005677
5678defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005679 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005680defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005681 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005682defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005683 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005684defm VLD1LNdWB_register_Asm :
5685 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5686 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5687 rGPR:$Rm, pred:$p)>;
5688defm VLD1LNdWB_register_Asm :
5689 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005690 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005691 rGPR:$Rm, pred:$p)>;
5692defm VLD1LNdWB_register_Asm :
5693 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005694 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005695 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005696
5697
5698// VST1 single-lane pseudo-instructions. These need special handling for
5699// the lane index that an InstAlias can't handle, so we use these instead.
5700defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005701 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005702defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005703 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005704defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005705 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005706
5707defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005708 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005709defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005710 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005711defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005712 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005713defm VST1LNdWB_register_Asm :
5714 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5715 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5716 rGPR:$Rm, pred:$p)>;
5717defm VST1LNdWB_register_Asm :
5718 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005719 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005720 rGPR:$Rm, pred:$p)>;
5721defm VST1LNdWB_register_Asm :
5722 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005723 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005724 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005725
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005726// VLD2 single-lane pseudo-instructions. These need special handling for
5727// the lane index that an InstAlias can't handle, so we use these instead.
5728defm VLD2LNdAsm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005729 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005730defm VLD2LNdAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005731 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005732defm VLD2LNdAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005733 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005734
5735defm VLD2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005736 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005737defm VLD2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005738 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005739defm VLD2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005740 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005741defm VLD2LNdWB_register_Asm :
5742 NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5743 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5744 rGPR:$Rm, pred:$p)>;
5745defm VLD2LNdWB_register_Asm :
5746 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005747 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005748 rGPR:$Rm, pred:$p)>;
5749defm VLD2LNdWB_register_Asm :
5750 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005751 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005752 rGPR:$Rm, pred:$p)>;
5753
5754
5755// VST2 single-lane pseudo-instructions. These need special handling for
5756// the lane index that an InstAlias can't handle, so we use these instead.
5757defm VST2LNdAsm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005758 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005759defm VST2LNdAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005760 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005761defm VST2LNdAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005762 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005763
5764defm VST2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005765 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005766defm VST2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005767 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005768defm VST2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005769 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005770defm VST2LNdWB_register_Asm :
5771 NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5772 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5773 rGPR:$Rm, pred:$p)>;
5774defm VST2LNdWB_register_Asm :
5775 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005776 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005777 rGPR:$Rm, pred:$p)>;
5778defm VST2LNdWB_register_Asm :
5779 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005780 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005781 rGPR:$Rm, pred:$p)>;
5782
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005783// VMOV takes an optional datatype suffix
5784defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5785 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5786defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5787 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5788
Jim Grosbach470855b2011-12-07 17:51:15 +00005789// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5790// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005791def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5792 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5793def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5794 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5795def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5796 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5797def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5798 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5799def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5800 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5801def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5802 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5803def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5804 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5805// Q-register versions.
5806def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5807 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5808def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5809 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5810def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5811 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5812def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5813 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5814def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5815 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5816def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5817 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5818def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5819 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5820
5821// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5822// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005823def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5824 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5825def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5826 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5827def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5828 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5829def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5830 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5831def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5832 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5833def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5834 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5835def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5836 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5837// Q-register versions.
5838def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5839 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5840def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5841 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5842def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5843 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5844def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5845 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5846def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5847 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5848def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5849 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5850def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5851 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005852
5853// Two-operand variants for VEXT
5854def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5855 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5856def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5857 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5858def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5859 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5860
5861def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5862 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5863def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5864 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5865def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5866 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5867def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5868 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005869
Jim Grosbach0f293de2011-12-13 20:40:37 +00005870// Two-operand variants for VQDMULH
5871def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5872 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5873def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5874 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5875
5876def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5877 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5878def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5879 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5880
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005881// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
5882// these should restrict to just the Q register variants, but the register
5883// classes are enough to match correctly regardless, so we keep it simple
5884// and just use MnemonicAlias.
5885def : NEONMnemonicAlias<"vbicq", "vbic">;
5886def : NEONMnemonicAlias<"vandq", "vand">;
5887def : NEONMnemonicAlias<"veorq", "veor">;
5888def : NEONMnemonicAlias<"vorrq", "vorr">;
5889
5890def : NEONMnemonicAlias<"vmovq", "vmov">;
5891def : NEONMnemonicAlias<"vmvnq", "vmvn">;
5892
5893def : NEONMnemonicAlias<"vaddq", "vadd">;
5894def : NEONMnemonicAlias<"vsubq", "vsub">;
5895
5896def : NEONMnemonicAlias<"vminq", "vmin">;
5897def : NEONMnemonicAlias<"vmaxq", "vmax">;
5898
5899def : NEONMnemonicAlias<"vmulq", "vmul">;
5900
5901def : NEONMnemonicAlias<"vabsq", "vabs">;
5902
5903def : NEONMnemonicAlias<"vshlq", "vshl">;
5904def : NEONMnemonicAlias<"vshrq", "vshr">;
5905
5906def : NEONMnemonicAlias<"vcvtq", "vcvt">;
5907
5908def : NEONMnemonicAlias<"vcleq", "vcle">;
5909def : NEONMnemonicAlias<"vceqq", "vceq">;