blob: fc283a3622379687fbbdd7f5a14a52af76f8e7d0 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000087static cl::opt<unsigned>
88MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
89 cl::init(64), cl::Hidden);
90
Chris Lattner3ac18842010-08-24 23:20:40 +000091static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
92 const SDValue *Parts, unsigned NumParts,
93 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000095/// getCopyFromParts - Create a value that contains the specified legal parts
96/// combined into the value they represent. If the parts combine to a type
97/// larger then ValueVT then AssertOp can be used to specify whether the extra
98/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
99/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000100static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000101 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000102 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000108 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 SDValue Val = Parts[0];
110
111 if (NumParts > 1) {
112 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000113 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 unsigned PartBits = PartVT.getSizeInBits();
115 unsigned ValueBits = ValueVT.getSizeInBits();
116
117 // Assemble the power of 2 part.
118 unsigned RoundParts = NumParts & (NumParts - 1) ?
119 1 << Log2_32(NumParts) : NumParts;
120 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000121 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123 SDValue Lo, Hi;
124
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000130 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000131 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000133 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
134 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 if (TLI.isBigEndian())
138 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000139
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000141
142 if (RoundParts < NumParts) {
143 // Assemble the trailing non-power-of-2 part.
144 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000145 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000146 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000147 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148
149 // Combine the round and odd parts.
150 Lo = Val;
151 if (TLI.isBigEndian())
152 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000153 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000154 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
155 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000157 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
159 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 } else if (PartVT.isFloatingPoint()) {
162 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 "Unexpected split");
165 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000166 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
167 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 if (TLI.isBigEndian())
169 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000170 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000171 } else {
172 // FP split into integer parts (soft fp)
173 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
174 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000175 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
178 }
179
180 // There is now one part, held in Val. Correct it to match ValueVT.
181 PartVT = Val.getValueType();
182
183 if (PartVT == ValueVT)
184 return Val;
185
Chris Lattner3ac18842010-08-24 23:20:40 +0000186 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 if (ValueVT.bitsLT(PartVT)) {
188 // For a truncate, see if we have any information to
189 // indicate whether the truncated bits will always be
190 // zero or sign-extension.
191 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000196 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 }
198
199 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000200 // FP_ROUND's are always exact here.
201 if (ValueVT.bitsLT(Val.getValueType()))
202 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000203 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000204
Chris Lattner3ac18842010-08-24 23:20:40 +0000205 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206 }
207
Bill Wendling4533cac2010-01-28 21:51:40 +0000208 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210
Torok Edwinc23197a2009-07-14 16:55:14 +0000211 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000212 return SDValue();
213}
214
Chris Lattner3ac18842010-08-24 23:20:40 +0000215/// getCopyFromParts - Create a value that contains the specified legal parts
216/// combined into the value they represent. If the parts combine to a type
217/// larger then ValueVT then AssertOp can be used to specify whether the extra
218/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
219/// (ISD::AssertSext).
220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
222 EVT PartVT, EVT ValueVT) {
223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
230 EVT IntermediateVT, RegisterVT;
231 unsigned NumIntermediates;
232 unsigned NumRegs =
233 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
234 NumIntermediates, RegisterVT);
235 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
236 NumParts = NumRegs; // Silence a compiler warning.
237 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
238 assert(RegisterVT == Parts[0].getValueType() &&
239 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000240
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 // Assemble the parts into intermediate operands.
242 SmallVector<SDValue, 8> Ops(NumIntermediates);
243 if (NumIntermediates == NumParts) {
244 // If the register was not expanded, truncate or copy the value,
245 // as appropriate.
246 for (unsigned i = 0; i != NumParts; ++i)
247 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
248 PartVT, IntermediateVT);
249 } else if (NumParts > 0) {
250 // If the intermediate type was expanded, build the intermediate
251 // operands from the parts.
252 assert(NumParts % NumIntermediates == 0 &&
253 "Must expand into a divisible number of parts!");
254 unsigned Factor = NumParts / NumIntermediates;
255 for (unsigned i = 0; i != NumIntermediates; ++i)
256 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
257 PartVT, IntermediateVT);
258 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000259
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
261 // intermediate operands.
262 Val = DAG.getNode(IntermediateVT.isVector() ?
263 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
264 ValueVT, &Ops[0], NumIntermediates);
265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 // There is now one part, held in Val. Correct it to match ValueVT.
268 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattner3ac18842010-08-24 23:20:40 +0000270 if (PartVT == ValueVT)
271 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000272
Chris Lattnere6f7c262010-08-25 22:49:25 +0000273 if (PartVT.isVector()) {
274 // If the element type of the source/dest vectors are the same, but the
275 // parts vector has more elements than the value vector, then we have a
276 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
277 // elements we want.
278 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
279 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
280 "Cannot narrow, it would be a lossy transformation");
281 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
282 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283 }
284
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000286 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000287 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000288
Chris Lattner3ac18842010-08-24 23:20:40 +0000289 assert(ValueVT.getVectorElementType() == PartVT &&
290 ValueVT.getVectorNumElements() == 1 &&
291 "Only trivial scalar-to-vector conversions should get here!");
292 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
293}
294
295
296
Chris Lattnera13b8602010-08-24 23:10:06 +0000297
298static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
299 SDValue Val, SDValue *Parts, unsigned NumParts,
300 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000302/// getCopyToParts - Create a series of nodes that contain the specified value
303/// split into legal parts. If the parts contain more bits than Val, then, for
304/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000305static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000306 SDValue Val, SDValue *Parts, unsigned NumParts,
307 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000309 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000310
Chris Lattnera13b8602010-08-24 23:10:06 +0000311 // Handle the vector case separately.
312 if (ValueVT.isVector())
313 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000314
Chris Lattnera13b8602010-08-24 23:10:06 +0000315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000317 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
319
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 return;
322
Chris Lattnera13b8602010-08-24 23:10:06 +0000323 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
324 if (PartVT == ValueVT) {
325 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000326 Parts[0] = Val;
327 return;
328 }
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
331 // If the parts cover more bits than the value has, promote the value.
332 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
333 assert(NumParts == 1 && "Do not know what to promote to!");
334 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
335 } else {
336 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000337 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000338 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
339 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
340 }
341 } else if (PartBits == ValueVT.getSizeInBits()) {
342 // Different types of the same size.
343 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000345 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
346 // If the parts cover less bits than value has, truncate the value.
347 assert(PartVT.isInteger() && ValueVT.isInteger() &&
348 "Unknown mismatch!");
349 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
350 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
351 }
352
353 // The value may have changed - recompute ValueVT.
354 ValueVT = Val.getValueType();
355 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
356 "Failed to tile the value with PartVT!");
357
358 if (NumParts == 1) {
359 assert(PartVT == ValueVT && "Type conversion failed!");
360 Parts[0] = Val;
361 return;
362 }
363
364 // Expand the value into multiple parts.
365 if (NumParts & (NumParts - 1)) {
366 // The number of parts is not a power of 2. Split off and copy the tail.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Do not know what to expand to!");
369 unsigned RoundParts = 1 << Log2_32(NumParts);
370 unsigned RoundBits = RoundParts * PartBits;
371 unsigned OddParts = NumParts - RoundParts;
372 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
373 DAG.getIntPtrConstant(RoundBits));
374 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
375
376 if (TLI.isBigEndian())
377 // The odd parts were reversed by getCopyToParts - unreverse them.
378 std::reverse(Parts + RoundParts, Parts + NumParts);
379
380 NumParts = RoundParts;
381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
383 }
384
385 // The number of parts is a power of 2. Repeatedly bisect the value using
386 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000387 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000388 EVT::getIntegerVT(*DAG.getContext(),
389 ValueVT.getSizeInBits()),
390 Val);
391
392 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
393 for (unsigned i = 0; i < NumParts; i += StepSize) {
394 unsigned ThisBits = StepSize * PartBits / 2;
395 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
396 SDValue &Part0 = Parts[i];
397 SDValue &Part1 = Parts[i+StepSize/2];
398
399 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(1));
401 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
402 ThisVT, Part0, DAG.getIntPtrConstant(0));
403
404 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000405 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
406 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 }
408 }
409 }
410
411 if (TLI.isBigEndian())
412 std::reverse(Parts, Parts + OrigNumParts);
413}
414
415
416/// getCopyToPartsVector - Create a series of nodes that contain the specified
417/// value split into legal parts.
418static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
419 SDValue Val, SDValue *Parts, unsigned NumParts,
420 EVT PartVT) {
421 EVT ValueVT = Val.getValueType();
422 assert(ValueVT.isVector() && "Not a vector");
423 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000424
Chris Lattnera13b8602010-08-24 23:10:06 +0000425 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000426 if (PartVT == ValueVT) {
427 // Nothing to do.
428 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
429 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000430 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000431 } else if (PartVT.isVector() &&
432 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
433 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
434 EVT ElementVT = PartVT.getVectorElementType();
435 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
436 // undef elements.
437 SmallVector<SDValue, 16> Ops;
438 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
439 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000441
Chris Lattnere6f7c262010-08-25 22:49:25 +0000442 for (unsigned i = ValueVT.getVectorNumElements(),
443 e = PartVT.getVectorNumElements(); i != e; ++i)
444 Ops.push_back(DAG.getUNDEF(ElementVT));
445
446 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
447
448 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000449
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
451 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
452 } else {
453 // Vector -> scalar conversion.
454 assert(ValueVT.getVectorElementType() == PartVT &&
455 ValueVT.getVectorNumElements() == 1 &&
456 "Only trivial vector-to-scalar conversions should get here!");
457 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
458 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnera13b8602010-08-24 23:10:06 +0000461 Parts[0] = Val;
462 return;
463 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000466 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000468 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000469 IntermediateVT,
470 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000473 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
474 NumParts = NumRegs; // Silence a compiler warning.
475 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 // Split the vector into intermediate operands.
478 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000479 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000485 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000487 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 // Split the intermediate operands into legal parts.
490 if (NumParts == NumIntermediates) {
491 // If the register was not expanded, promote or copy the value,
492 // as appropriate.
493 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000494 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000495 } else if (NumParts > 0) {
496 // If the intermediate type was expanded, split each the value into
497 // legal parts.
498 assert(NumParts % NumIntermediates == 0 &&
499 "Must expand into a divisible number of parts!");
500 unsigned Factor = NumParts / NumIntermediates;
501 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000502 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 }
504}
505
Chris Lattnera13b8602010-08-24 23:10:06 +0000506
507
508
Dan Gohman462f6b52010-05-29 17:53:24 +0000509namespace {
510 /// RegsForValue - This struct represents the registers (physical or virtual)
511 /// that a particular set of values is assigned, and the type information
512 /// about the value. The most common situation is to represent one value at a
513 /// time, but struct or array values are handled element-wise as multiple
514 /// values. The splitting of aggregates is performed recursively, so that we
515 /// never have aggregate-typed registers. The values at this point do not
516 /// necessarily have legal types, so each value may require one or more
517 /// registers of some legal type.
518 ///
519 struct RegsForValue {
520 /// ValueVTs - The value types of the values, which may not be legal, and
521 /// may need be promoted or synthesized from one or more registers.
522 ///
523 SmallVector<EVT, 4> ValueVTs;
524
525 /// RegVTs - The value types of the registers. This is the same size as
526 /// ValueVTs and it records, for each value, what the type of the assigned
527 /// register or registers are. (Individual values are never synthesized
528 /// from more than one type of register.)
529 ///
530 /// With virtual registers, the contents of RegVTs is redundant with TLI's
531 /// getRegisterType member function, however when with physical registers
532 /// it is necessary to have a separate record of the types.
533 ///
534 SmallVector<EVT, 4> RegVTs;
535
536 /// Regs - This list holds the registers assigned to the values.
537 /// Each legal or promoted value requires one register, and each
538 /// expanded value requires multiple registers.
539 ///
540 SmallVector<unsigned, 4> Regs;
541
542 RegsForValue() {}
543
544 RegsForValue(const SmallVector<unsigned, 4> &regs,
545 EVT regvt, EVT valuevt)
546 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
547
Dan Gohman462f6b52010-05-29 17:53:24 +0000548 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
549 unsigned Reg, const Type *Ty) {
550 ComputeValueVTs(tli, Ty, ValueVTs);
551
552 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
553 EVT ValueVT = ValueVTs[Value];
554 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
555 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
556 for (unsigned i = 0; i != NumRegs; ++i)
557 Regs.push_back(Reg + i);
558 RegVTs.push_back(RegisterVT);
559 Reg += NumRegs;
560 }
561 }
562
563 /// areValueTypesLegal - Return true if types of all the values are legal.
564 bool areValueTypesLegal(const TargetLowering &TLI) {
565 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
566 EVT RegisterVT = RegVTs[Value];
567 if (!TLI.isTypeLegal(RegisterVT))
568 return false;
569 }
570 return true;
571 }
572
573 /// append - Add the specified values to this one.
574 void append(const RegsForValue &RHS) {
575 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
576 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
577 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
578 }
579
580 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
581 /// this value and returns the result as a ValueVTs value. This uses
582 /// Chain/Flag as the input and updates them for the output Chain/Flag.
583 /// If the Flag pointer is NULL, no flag is used.
584 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
585 DebugLoc dl,
586 SDValue &Chain, SDValue *Flag) const;
587
588 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
589 /// specified value into the registers specified by this object. This uses
590 /// Chain/Flag as the input and updates them for the output Chain/Flag.
591 /// If the Flag pointer is NULL, no flag is used.
592 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
593 SDValue &Chain, SDValue *Flag) const;
594
595 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
596 /// operand list. This adds the code marker, matching input operand index
597 /// (if applicable), and includes the number of values added into it.
598 void AddInlineAsmOperands(unsigned Kind,
599 bool HasMatching, unsigned MatchingIdx,
600 SelectionDAG &DAG,
601 std::vector<SDValue> &Ops) const;
602 };
603}
604
605/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
606/// this value and returns the result as a ValueVT value. This uses
607/// Chain/Flag as the input and updates them for the output Chain/Flag.
608/// If the Flag pointer is NULL, no flag is used.
609SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
610 FunctionLoweringInfo &FuncInfo,
611 DebugLoc dl,
612 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000613 // A Value with type {} or [0 x %t] needs no registers.
614 if (ValueVTs.empty())
615 return SDValue();
616
Dan Gohman462f6b52010-05-29 17:53:24 +0000617 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
618
619 // Assemble the legal parts into the final values.
620 SmallVector<SDValue, 4> Values(ValueVTs.size());
621 SmallVector<SDValue, 8> Parts;
622 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
623 // Copy the legal parts from the registers.
624 EVT ValueVT = ValueVTs[Value];
625 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
626 EVT RegisterVT = RegVTs[Value];
627
628 Parts.resize(NumRegs);
629 for (unsigned i = 0; i != NumRegs; ++i) {
630 SDValue P;
631 if (Flag == 0) {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
633 } else {
634 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
635 *Flag = P.getValue(2);
636 }
637
638 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000639 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Jakob Stoklund Olesen358de242011-01-08 23:10:50 +0000644 !RegisterVT.isInteger() || RegisterVT.isVector() ||
645 !FuncInfo.LiveOutRegInfo.inBounds(Regs[Part+i]))
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000646 continue;
647
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000648 const FunctionLoweringInfo::LiveOutInfo &LOI =
Jakob Stoklund Olesen358de242011-01-08 23:10:50 +0000649 FuncInfo.LiveOutRegInfo[Regs[Part+i]];
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000651 unsigned RegSize = RegisterVT.getSizeInBits();
652 unsigned NumSignBits = LOI.NumSignBits;
653 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000654
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000655 // FIXME: We capture more information than the dag can represent. For
656 // now, just use the tightest assertzext/assertsext possible.
657 bool isSExt = true;
658 EVT FromVT(MVT::Other);
659 if (NumSignBits == RegSize)
660 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
661 else if (NumZeroBits >= RegSize-1)
662 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
663 else if (NumSignBits > RegSize-8)
664 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
665 else if (NumZeroBits >= RegSize-8)
666 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
667 else if (NumSignBits > RegSize-16)
668 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
669 else if (NumZeroBits >= RegSize-16)
670 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
671 else if (NumSignBits > RegSize-32)
672 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
673 else if (NumZeroBits >= RegSize-32)
674 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
675 else
676 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000677
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000678 // Add an assertion node.
679 assert(FromVT != MVT::Other);
680 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
681 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000682 }
683
684 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
685 NumRegs, RegisterVT, ValueVT);
686 Part += NumRegs;
687 Parts.clear();
688 }
689
690 return DAG.getNode(ISD::MERGE_VALUES, dl,
691 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
692 &Values[0], ValueVTs.size());
693}
694
695/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
696/// specified value into the registers specified by this object. This uses
697/// Chain/Flag as the input and updates them for the output Chain/Flag.
698/// If the Flag pointer is NULL, no flag is used.
699void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
700 SDValue &Chain, SDValue *Flag) const {
701 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
702
703 // Get the list of the values's legal parts.
704 unsigned NumRegs = Regs.size();
705 SmallVector<SDValue, 8> Parts(NumRegs);
706 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
707 EVT ValueVT = ValueVTs[Value];
708 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
709 EVT RegisterVT = RegVTs[Value];
710
Chris Lattner3ac18842010-08-24 23:20:40 +0000711 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000712 &Parts[Part], NumParts, RegisterVT);
713 Part += NumParts;
714 }
715
716 // Copy the parts into the registers.
717 SmallVector<SDValue, 8> Chains(NumRegs);
718 for (unsigned i = 0; i != NumRegs; ++i) {
719 SDValue Part;
720 if (Flag == 0) {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
722 } else {
723 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
724 *Flag = Part.getValue(1);
725 }
726
727 Chains[i] = Part.getValue(0);
728 }
729
730 if (NumRegs == 1 || Flag)
731 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
732 // flagged to it. That is the CopyToReg nodes and the user are considered
733 // a single scheduling unit. If we create a TokenFactor and return it as
734 // chain, then the TokenFactor is both a predecessor (operand) of the
735 // user as well as a successor (the TF operands are flagged to the user).
736 // c1, f1 = CopyToReg
737 // c2, f2 = CopyToReg
738 // c3 = TokenFactor c1, c2
739 // ...
740 // = op c3, ..., f2
741 Chain = Chains[NumRegs-1];
742 else
743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
744}
745
746/// AddInlineAsmOperands - Add this value to the specified inlineasm node
747/// operand list. This adds the code marker and includes the number of
748/// values added into it.
749void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
750 unsigned MatchingIdx,
751 SelectionDAG &DAG,
752 std::vector<SDValue> &Ops) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
756 if (HasMatching)
757 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
758 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
759 Ops.push_back(Res);
760
761 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
762 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
763 EVT RegisterVT = RegVTs[Value];
764 for (unsigned i = 0; i != NumRegs; ++i) {
765 assert(Reg < Regs.size() && "Mismatch in # registers expected");
766 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
767 }
768 }
769}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770
Dan Gohman2048b852009-11-23 18:04:58 +0000771void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 AA = &aa;
773 GFI = gfi;
774 TD = DAG.getTarget().getTargetData();
775}
776
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000777/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000778/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779/// for a new block. This doesn't clear out information about
780/// additional blocks that are needed to complete switch lowering
781/// or PHI node updating; that information is cleared out as it is
782/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000783void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000785 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000786 PendingLoads.clear();
787 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000788 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000789 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791}
792
793/// getRoot - Return the current virtual root of the Selection DAG,
794/// flushing any PendingLoad items. This must be done before emitting
795/// a store or any other node that may need to be ordered after any
796/// prior load instructions.
797///
Dan Gohman2048b852009-11-23 18:04:58 +0000798SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799 if (PendingLoads.empty())
800 return DAG.getRoot();
801
802 if (PendingLoads.size() == 1) {
803 SDValue Root = PendingLoads[0];
804 DAG.setRoot(Root);
805 PendingLoads.clear();
806 return Root;
807 }
808
809 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811 &PendingLoads[0], PendingLoads.size());
812 PendingLoads.clear();
813 DAG.setRoot(Root);
814 return Root;
815}
816
817/// getControlRoot - Similar to getRoot, but instead of flushing all the
818/// PendingLoad items, flush all the PendingExports items. It is necessary
819/// to do this before emitting a terminator instruction.
820///
Dan Gohman2048b852009-11-23 18:04:58 +0000821SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 SDValue Root = DAG.getRoot();
823
824 if (PendingExports.empty())
825 return Root;
826
827 // Turn all of the CopyToReg chains into one factored node.
828 if (Root.getOpcode() != ISD::EntryToken) {
829 unsigned i = 0, e = PendingExports.size();
830 for (; i != e; ++i) {
831 assert(PendingExports[i].getNode()->getNumOperands() > 1);
832 if (PendingExports[i].getNode()->getOperand(0) == Root)
833 break; // Don't add the root if we already indirectly depend on it.
834 }
835
836 if (i == e)
837 PendingExports.push_back(Root);
838 }
839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 &PendingExports[0],
842 PendingExports.size());
843 PendingExports.clear();
844 DAG.setRoot(Root);
845 return Root;
846}
847
Bill Wendling4533cac2010-01-28 21:51:40 +0000848void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
849 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
850 DAG.AssignOrdering(Node, SDNodeOrder);
851
852 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
853 AssignOrderingToNode(Node->getOperand(I).getNode());
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000857 // Set up outgoing PHI node register values before emitting the terminator.
858 if (isa<TerminatorInst>(&I))
859 HandlePHINodesInSuccessorBlocks(I.getParent());
860
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861 CurDebugLoc = I.getDebugLoc();
862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864
Dan Gohman92884f72010-04-20 15:03:56 +0000865 if (!isa<TerminatorInst>(&I) && !HasTailCall)
866 CopyToExportRegsIfNeeded(&I);
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869}
870
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000871void SelectionDAGBuilder::visitPHI(const PHINode &) {
872 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
873}
874
Dan Gohman46510a72010-04-15 01:51:59 +0000875void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 // Note: this doesn't use InstVisitor, because it has to work with
877 // ConstantExpr's in addition to instructions.
878 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 // Build the switch statement using the Instruction.def file.
881#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883#include "llvm/Instruction.def"
884 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000885
886 // Assign the ordering to the freshly created DAG nodes.
887 if (NodeMap.count(&I)) {
888 ++SDNodeOrder;
889 AssignOrderingToNode(getValue(&I).getNode());
890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000891}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
894// generate the debug data structures now that we've seen its definition.
895void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
896 SDValue Val) {
897 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000898 if (DDI.getDI()) {
899 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900 DebugLoc dl = DDI.getdl();
901 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000902 MDNode *Variable = DI->getVariable();
903 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDDbgValue *SDV;
905 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000906 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDV = DAG.getDbgValue(Variable, Val.getNode(),
908 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
909 DAG.AddDbgValue(SDV, Val.getNode(), false);
910 }
Devang Patelafeaae72010-12-06 22:39:26 +0000911 } else
912 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000913 DanglingDebugInfoMap[V] = DanglingDebugInfo();
914 }
915}
916
Dan Gohman28a17352010-07-01 01:59:43 +0000917// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000918SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000919 // If we already have an SDValue for this value, use it. It's important
920 // to do this first, so that we don't create a CopyFromReg if we already
921 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 SDValue &N = NodeMap[V];
923 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000924
Dan Gohman28a17352010-07-01 01:59:43 +0000925 // If there's a virtual register allocated and initialized for this
926 // value, use it.
927 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
928 if (It != FuncInfo.ValueMap.end()) {
929 unsigned InReg = It->second;
930 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
931 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000932 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
933 resolveDanglingDebugInfo(V, N);
934 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000935 }
936
937 // Otherwise create a new SDValue and remember it.
938 SDValue Val = getValueImpl(V);
939 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000940 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000941 return Val;
942}
943
944/// getNonRegisterValue - Return an SDValue for the given Value, but
945/// don't look in FuncInfo.ValueMap for a virtual register.
946SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
947 // If we already have an SDValue for this value, use it.
948 SDValue &N = NodeMap[V];
949 if (N.getNode()) return N;
950
951 // Otherwise create a new SDValue and remember it.
952 SDValue Val = getValueImpl(V);
953 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000954 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000955 return Val;
956}
957
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000958/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000959/// Create an SDValue for the given value.
960SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000961 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000962 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000963
Dan Gohman383b5f62010-04-17 15:32:28 +0000964 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000965 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000966
Dan Gohman383b5f62010-04-17 15:32:28 +0000967 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000968 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000970 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000971 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000972
Dan Gohman383b5f62010-04-17 15:32:28 +0000973 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000974 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000975
Nate Begeman9008ca62009-04-27 18:41:29 +0000976 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000977 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978
Dan Gohman383b5f62010-04-17 15:32:28 +0000979 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000980 visit(CE->getOpcode(), *CE);
981 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000982 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 return N1;
984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000986 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
987 SmallVector<SDValue, 4> Constants;
988 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
989 OI != OE; ++OI) {
990 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000991 // If the operand is an empty aggregate, there are no values.
992 if (!Val) continue;
993 // Add each leaf value from the operand to the Constants list
994 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000995 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
996 Constants.push_back(SDValue(Val, i));
997 }
Bill Wendling87710f02009-12-21 23:47:40 +0000998
Bill Wendling4533cac2010-01-28 21:51:40 +0000999 return DAG.getMergeValues(&Constants[0], Constants.size(),
1000 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001001 }
1002
Duncan Sands1df98592010-02-16 11:11:14 +00001003 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001004 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1005 "Unknown struct or array constant!");
1006
Owen Andersone50ed302009-08-10 22:56:29 +00001007 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1009 unsigned NumElts = ValueVTs.size();
1010 if (NumElts == 0)
1011 return SDValue(); // empty struct
1012 SmallVector<SDValue, 4> Constants(NumElts);
1013 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001014 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001016 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001017 else if (EltVT.isFloatingPoint())
1018 Constants[i] = DAG.getConstantFP(0, EltVT);
1019 else
1020 Constants[i] = DAG.getConstant(0, EltVT);
1021 }
Bill Wendling87710f02009-12-21 23:47:40 +00001022
Bill Wendling4533cac2010-01-28 21:51:40 +00001023 return DAG.getMergeValues(&Constants[0], NumElts,
1024 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 }
1026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001028 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001030 const VectorType *VecTy = cast<VectorType>(V->getType());
1031 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 // Now that we know the number and type of the elements, get that number of
1034 // elements into the Ops array based on what kind of constant it is.
1035 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0; i != NumElements; ++i)
1038 Ops.push_back(getValue(CP->getOperand(i)));
1039 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001040 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001041 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042
1043 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001044 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045 Op = DAG.getConstantFP(0, EltVT);
1046 else
1047 Op = DAG.getConstant(0, EltVT);
1048 Ops.assign(NumElements, Op);
1049 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001051 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001052 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1053 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001056 // If this is a static alloca, generate it as the frameindex instead of
1057 // computation.
1058 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1059 DenseMap<const AllocaInst*, int>::iterator SI =
1060 FuncInfo.StaticAllocaMap.find(AI);
1061 if (SI != FuncInfo.StaticAllocaMap.end())
1062 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1063 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001064
Dan Gohman28a17352010-07-01 01:59:43 +00001065 // If this is an instruction which fast-isel has deferred, select it now.
1066 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001067 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1068 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1069 SDValue Chain = DAG.getEntryNode();
1070 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001071 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001072
Dan Gohman28a17352010-07-01 01:59:43 +00001073 llvm_unreachable("Can't get register for value!");
1074 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075}
1076
Dan Gohman46510a72010-04-15 01:51:59 +00001077void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001078 SDValue Chain = getControlRoot();
1079 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001080 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001081
Dan Gohman7451d3e2010-05-29 17:03:36 +00001082 if (!FuncInfo.CanLowerReturn) {
1083 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001084 const Function *F = I.getParent()->getParent();
1085
1086 // Emit a store of the return value through the virtual register.
1087 // Leave Outs empty so that LowerReturn won't try to load return
1088 // registers the usual way.
1089 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001090 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001091 PtrValueVTs);
1092
1093 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1094 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001095
Owen Andersone50ed302009-08-10 22:56:29 +00001096 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001097 SmallVector<uint64_t, 4> Offsets;
1098 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001099 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001101 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001102 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001103 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1104 RetPtr.getValueType(), RetPtr,
1105 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001106 Chains[i] =
1107 DAG.getStore(Chain, getCurDebugLoc(),
1108 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001109 // FIXME: better loc info would be nice.
1110 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001111 }
1112
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001113 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1114 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001115 } else if (I.getNumOperands() != 0) {
1116 SmallVector<EVT, 4> ValueVTs;
1117 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1118 unsigned NumValues = ValueVTs.size();
1119 if (NumValues) {
1120 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001121 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1122 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001124 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001125
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127 if (F->paramHasAttr(0, Attribute::SExt))
1128 ExtendKind = ISD::SIGN_EXTEND;
1129 else if (F->paramHasAttr(0, Attribute::ZExt))
1130 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 // FIXME: C calling convention requires the return type to be promoted
1133 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001134 // conventions. The frontend should mark functions whose return values
1135 // require promoting with signext or zeroext attributes.
1136 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1137 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1138 if (VT.bitsLT(MinVT))
1139 VT = MinVT;
1140 }
1141
1142 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1143 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1144 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001145 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001146 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1147 &Parts[0], NumParts, PartVT, ExtendKind);
1148
1149 // 'inreg' on function refers to return value
1150 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1151 if (F->paramHasAttr(0, Attribute::InReg))
1152 Flags.setInReg();
1153
1154 // Propagate extension type if any
1155 if (F->paramHasAttr(0, Attribute::SExt))
1156 Flags.setSExt();
1157 else if (F->paramHasAttr(0, Attribute::ZExt))
1158 Flags.setZExt();
1159
Dan Gohmanc9403652010-07-07 15:54:55 +00001160 for (unsigned i = 0; i < NumParts; ++i) {
1161 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1162 /*isfixed=*/true));
1163 OutVals.push_back(Parts[i]);
1164 }
Evan Cheng3927f432009-03-25 20:20:11 +00001165 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 }
1167 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168
1169 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001170 CallingConv::ID CallConv =
1171 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001173 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001174
1175 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001177 "LowerReturn didn't return a valid chain!");
1178
1179 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001181}
1182
Dan Gohmanad62f532009-04-23 23:13:24 +00001183/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1184/// created for it, emit nodes to copy the value into the virtual
1185/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001187 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1188 if (VMI != FuncInfo.ValueMap.end()) {
1189 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1190 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001191 }
1192}
1193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001194/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1195/// the current basic block, add it to ValueMap now so that we'll get a
1196/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001197void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001198 // No need to export constants.
1199 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 // Already exported?
1202 if (FuncInfo.isExportedInst(V)) return;
1203
1204 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1205 CopyValueToVirtualRegister(V, Reg);
1206}
1207
Dan Gohman46510a72010-04-15 01:51:59 +00001208bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001209 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210 // The operands of the setcc have to be in this block. We don't know
1211 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001212 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // Can export from current BB.
1214 if (VI->getParent() == FromBB)
1215 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001217 // Is already exported, noop.
1218 return FuncInfo.isExportedInst(V);
1219 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221 // If this is an argument, we can export it if the BB is the entry block or
1222 // if it is already exported.
1223 if (isa<Argument>(V)) {
1224 if (FromBB == &FromBB->getParent()->getEntryBlock())
1225 return true;
1226
1227 // Otherwise, can only export this if it is already exported.
1228 return FuncInfo.isExportedInst(V);
1229 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231 // Otherwise, constants can always be exported.
1232 return true;
1233}
1234
1235static bool InBlock(const Value *V, const BasicBlock *BB) {
1236 if (const Instruction *I = dyn_cast<Instruction>(V))
1237 return I->getParent() == BB;
1238 return true;
1239}
1240
Dan Gohmanc2277342008-10-17 21:16:08 +00001241/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1242/// This function emits a branch and is used at the leaves of an OR or an
1243/// AND operator tree.
1244///
1245void
Dan Gohman46510a72010-04-15 01:51:59 +00001246SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001247 MachineBasicBlock *TBB,
1248 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001249 MachineBasicBlock *CurBB,
1250 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001251 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252
Dan Gohmanc2277342008-10-17 21:16:08 +00001253 // If the leaf of the tree is a comparison, merge the condition into
1254 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001255 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001256 // The operands of the cmp have to be in this block. We don't know
1257 // how to export them from some other block. If this is the first block
1258 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001259 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001260 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1261 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001263 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001264 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001265 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001266 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267 } else {
1268 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001269 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001271
1272 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1274 SwitchCases.push_back(CB);
1275 return;
1276 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001277 }
1278
1279 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001280 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001281 NULL, TBB, FBB, CurBB);
1282 SwitchCases.push_back(CB);
1283}
1284
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001285/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001286void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001287 MachineBasicBlock *TBB,
1288 MachineBasicBlock *FBB,
1289 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001290 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001291 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001292 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001293 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001295 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1296 BOp->getParent() != CurBB->getBasicBlock() ||
1297 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1298 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001299 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 return;
1301 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 // Create TmpBB after CurBB.
1304 MachineFunction::iterator BBI = CurBB;
1305 MachineFunction &MF = DAG.getMachineFunction();
1306 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1307 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309 if (Opc == Instruction::Or) {
1310 // Codegen X | Y as:
1311 // jmp_if_X TBB
1312 // jmp TmpBB
1313 // TmpBB:
1314 // jmp_if_Y TBB
1315 // jmp FBB
1316 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001318 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001319 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001322 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 } else {
1324 assert(Opc == Instruction::And && "Unknown merge op!");
1325 // Codegen X & Y as:
1326 // jmp_if_X TmpBB
1327 // jmp FBB
1328 // TmpBB:
1329 // jmp_if_Y TBB
1330 // jmp FBB
1331 //
1332 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001335 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001338 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 }
1340}
1341
1342/// If the set of cases should be emitted as a series of branches, return true.
1343/// If we should emit this as a bunch of and/or'd together conditions, return
1344/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001345bool
Dan Gohman2048b852009-11-23 18:04:58 +00001346SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001349 // If this is two comparisons of the same values or'd or and'd together, they
1350 // will get folded into a single comparison, so don't emit two blocks.
1351 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1352 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1353 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1354 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1355 return false;
1356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001357
Chris Lattner133ce872010-01-02 00:00:03 +00001358 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1359 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1360 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1361 Cases[0].CC == Cases[1].CC &&
1362 isa<Constant>(Cases[0].CmpRHS) &&
1363 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1364 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1365 return false;
1366 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1367 return false;
1368 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 return true;
1371}
1372
Dan Gohman46510a72010-04-15 01:51:59 +00001373void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001374 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376 // Update machine-CFG edges.
1377 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1378
1379 // Figure out which block is immediately after the current one.
1380 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001382 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 NextBlock = BBI;
1384
1385 if (I.isUnconditional()) {
1386 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001387 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001390 if (Succ0MBB != NextBlock)
1391 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001392 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001393 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 return;
1396 }
1397
1398 // If this condition is one of the special cases we handle, do special stuff
1399 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001400 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1402
1403 // If this is a series of conditions that are or'd or and'd together, emit
1404 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001405 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // For example, instead of something like:
1407 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 // or C, F
1412 // jnz foo
1413 // Emit:
1414 // cmp A, B
1415 // je foo
1416 // cmp D, E
1417 // jle foo
1418 //
Dan Gohman46510a72010-04-15 01:51:59 +00001419 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001420 if (!TLI.isJumpExpensive() &&
1421 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 (BOp->getOpcode() == Instruction::And ||
1423 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001424 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1425 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001426 // If the compares in later blocks need to use values not currently
1427 // exported from this block, export them now. This block should always
1428 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001429 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 // Allow some cases to be rejected.
1432 if (ShouldEmitAsBranches(SwitchCases)) {
1433 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1434 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1435 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1436 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001439 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 SwitchCases.erase(SwitchCases.begin());
1441 return;
1442 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 // Okay, we decided not to do this, remove any inserted MBB's and clear
1445 // SwitchCases.
1446 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001447 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 SwitchCases.clear();
1450 }
1451 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001453 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001454 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001455 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 // Use visitSwitchCase to actually insert the fast branch sequence for this
1458 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001459 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460}
1461
1462/// visitSwitchCase - Emits the necessary code to represent a single node in
1463/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001464void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1465 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 SDValue Cond;
1467 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001468 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001469
1470 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 if (CB.CmpMHS == NULL) {
1472 // Fold "(X == true)" to X and "(X == false)" to !X to
1473 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001474 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001475 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001477 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001478 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001480 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 } else {
1484 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1485
Anton Korobeynikov23218582008-12-23 22:25:27 +00001486 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1487 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488
1489 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001490 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001494 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001496 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001497 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 DAG.getConstant(High-Low, VT), ISD::SETULE);
1500 }
1501 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001504 SwitchBB->addSuccessor(CB.TrueBB);
1505 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Set NextBlock to be the MBB immediately after the current one, if any.
1508 // This is used to avoid emitting unnecessary branches to the next block.
1509 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001510 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001511 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // If the lhs block is the next block, invert the condition so that we can
1515 // fall through to the lhs instead of the rhs block.
1516 if (CB.TrueBB == NextBlock) {
1517 std::swap(CB.TrueBB, CB.FalseBB);
1518 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001519 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001521
Dale Johannesenf5d97892009-02-04 01:48:28 +00001522 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001524 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001525
Evan Cheng266a99d2010-09-23 06:51:55 +00001526 // Insert the false branch. Do this even if it's a fall through branch,
1527 // this makes it easier to do DAG optimizations which require inverting
1528 // the branch condition.
1529 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1530 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001531
1532 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533}
1534
1535/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001536void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // Emit the code for the jump table
1538 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001539 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001540 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1541 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001543 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1544 MVT::Other, Index.getValue(1),
1545 Table, Index);
1546 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547}
1548
1549/// visitJumpTableHeader - This function emits necessary code to produce index
1550/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001551void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001552 JumpTableHeader &JTH,
1553 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001554 // Subtract the lowest switch case value from the value being switched on and
1555 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 // difference between smallest and largest cases.
1557 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001559 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001560 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001561
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001562 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001563 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001564 // can be used as an index into the jump table in a subsequent basic block.
1565 // This value may be smaller or larger than the target's pointer type, and
1566 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001567 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001568
Dan Gohman89496d02010-07-02 00:10:16 +00001569 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001570 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1571 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572 JT.Reg = JumpTableReg;
1573
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001574 // Emit the range check for the jump table, and branch to the default block
1575 // for the switch statement if the value being switched on exceeds the largest
1576 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001577 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001578 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001579 DAG.getConstant(JTH.Last-JTH.First,VT),
1580 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581
1582 // Set NextBlock to be the MBB immediately after the current one, if any.
1583 // This is used to avoid emitting unnecessary branches to the next block.
1584 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001585 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001586
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001587 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 NextBlock = BBI;
1589
Dale Johannesen66978ee2009-01-31 02:22:37 +00001590 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001592 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593
Bill Wendling4533cac2010-01-28 21:51:40 +00001594 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001595 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1596 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001597
Bill Wendling87710f02009-12-21 23:47:40 +00001598 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599}
1600
1601/// visitBitTestHeader - This function emits necessary code to produce value
1602/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001603void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1604 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 // Subtract the minimum value
1606 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001607 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001608 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001609 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610
1611 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001612 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001613 TLI.getSetCCResultType(Sub.getValueType()),
1614 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001615 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001616
Evan Chengd08e5b42011-01-06 01:02:44 +00001617 // Determine the type of the test operands.
1618 bool UsePtrType = false;
1619 if (!TLI.isTypeLegal(VT))
1620 UsePtrType = true;
1621 else {
1622 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1623 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1624 // Switch table case range are encoded into series of masks.
1625 // Just use pointer type, it's guaranteed to fit.
1626 UsePtrType = true;
1627 break;
1628 }
1629 }
1630 if (UsePtrType) {
1631 VT = TLI.getPointerTy();
1632 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1633 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634
Evan Chengd08e5b42011-01-06 01:02:44 +00001635 B.RegVT = VT;
1636 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001637 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001638 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639
1640 // Set NextBlock to be the MBB immediately after the current one, if any.
1641 // This is used to avoid emitting unnecessary branches to the next block.
1642 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001643 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001644 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 NextBlock = BBI;
1646
1647 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1648
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649 SwitchBB->addSuccessor(B.Default);
1650 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001651
Dale Johannesen66978ee2009-01-31 02:22:37 +00001652 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001654 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001655
Evan Cheng8c1f4322010-09-23 18:32:19 +00001656 if (MBB != NextBlock)
1657 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1658 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001659
Bill Wendling87710f02009-12-21 23:47:40 +00001660 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661}
1662
1663/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001664void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1665 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001666 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001667 BitTestCase &B,
1668 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001669 EVT VT = BB.RegVT;
1670 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1671 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001672 SDValue Cmp;
1673 if (CountPopulation_64(B.Mask) == 1) {
1674 // Testing for a single bit; just compare the shift count with what it
1675 // would need to be to shift a 1 bit in that position.
1676 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001677 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001678 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001679 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001680 ISD::SETEQ);
1681 } else {
1682 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001683 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1684 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001685
Dan Gohman8e0163a2010-06-24 02:06:24 +00001686 // Emit bit tests and jumps
1687 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001688 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001689 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001690 TLI.getSetCCResultType(VT),
1691 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001692 ISD::SETNE);
1693 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694
Dan Gohman99be8ae2010-04-19 22:41:47 +00001695 SwitchBB->addSuccessor(B.TargetBB);
1696 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001697
Dale Johannesen66978ee2009-01-31 02:22:37 +00001698 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001700 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701
1702 // Set NextBlock to be the MBB immediately after the current one, if any.
1703 // This is used to avoid emitting unnecessary branches to the next block.
1704 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001705 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001706 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 NextBlock = BBI;
1708
Evan Cheng8c1f4322010-09-23 18:32:19 +00001709 if (NextMBB != NextBlock)
1710 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1711 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001712
Bill Wendling87710f02009-12-21 23:47:40 +00001713 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001714}
1715
Dan Gohman46510a72010-04-15 01:51:59 +00001716void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001717 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 // Retrieve successors.
1720 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1721 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1722
Gabor Greifb67e6b32009-01-15 11:10:44 +00001723 const Value *Callee(I.getCalledValue());
1724 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725 visitInlineAsm(&I);
1726 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001727 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728
1729 // If the value of the invoke is used outside of its defining block, make it
1730 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001731 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732
1733 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001734 InvokeMBB->addSuccessor(Return);
1735 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736
1737 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001738 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1739 MVT::Other, getControlRoot(),
1740 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001741}
1742
Dan Gohman46510a72010-04-15 01:51:59 +00001743void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744}
1745
1746/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1747/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001748bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1749 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001750 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001751 MachineBasicBlock *Default,
1752 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001756 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001757 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001758 return false;
1759
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760 // Get the MachineFunction which holds the current MBB. This is used when
1761 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001762 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763
1764 // Figure out which block is immediately after the current one.
1765 MachineBasicBlock *NextBlock = 0;
1766 MachineFunction::iterator BBI = CR.CaseBB;
1767
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001768 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001769 NextBlock = BBI;
1770
Benjamin Kramerce750f02010-11-22 09:45:38 +00001771 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 // is the same as the other, but has one bit unset that the other has set,
1773 // use bit manipulation to do two compares at once. For example:
1774 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001775 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1776 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1777 if (Size == 2 && CR.CaseBB == SwitchBB) {
1778 Case &Small = *CR.Range.first;
1779 Case &Big = *(CR.Range.second-1);
1780
1781 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1782 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1783 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1784
1785 // Check that there is only one bit different.
1786 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1787 (SmallValue | BigValue) == BigValue) {
1788 // Isolate the common bit.
1789 APInt CommonBit = BigValue & ~SmallValue;
1790 assert((SmallValue | CommonBit) == BigValue &&
1791 CommonBit.countPopulation() == 1 && "Not a common bit?");
1792
1793 SDValue CondLHS = getValue(SV);
1794 EVT VT = CondLHS.getValueType();
1795 DebugLoc DL = getCurDebugLoc();
1796
1797 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1798 DAG.getConstant(CommonBit, VT));
1799 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1800 Or, DAG.getConstant(BigValue, VT),
1801 ISD::SETEQ);
1802
1803 // Update successor info.
1804 SwitchBB->addSuccessor(Small.BB);
1805 SwitchBB->addSuccessor(Default);
1806
1807 // Insert the true branch.
1808 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1809 getControlRoot(), Cond,
1810 DAG.getBasicBlock(Small.BB));
1811
1812 // Insert the false branch.
1813 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1814 DAG.getBasicBlock(Default));
1815
1816 DAG.setRoot(BrCond);
1817 return true;
1818 }
1819 }
1820 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822 // Rearrange the case blocks so that the last one falls through if possible.
1823 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1824 // The last case block won't fall through into 'NextBlock' if we emit the
1825 // branches in this order. See if rearranging a case value would help.
1826 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1827 if (I->BB == NextBlock) {
1828 std::swap(*I, BackCase);
1829 break;
1830 }
1831 }
1832 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 // Create a CaseBlock record representing a conditional branch to
1835 // the Case's target mbb if the value being switched on SV is equal
1836 // to C.
1837 MachineBasicBlock *CurBlock = CR.CaseBB;
1838 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1839 MachineBasicBlock *FallThrough;
1840 if (I != E-1) {
1841 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1842 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001843
1844 // Put SV in a virtual register to make it available from the new blocks.
1845 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 } else {
1847 // If the last case doesn't match, go to the default block.
1848 FallThrough = Default;
1849 }
1850
Dan Gohman46510a72010-04-15 01:51:59 +00001851 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852 ISD::CondCode CC;
1853 if (I->High == I->Low) {
1854 // This is just small small case range :) containing exactly 1 case
1855 CC = ISD::SETEQ;
1856 LHS = SV; RHS = I->High; MHS = NULL;
1857 } else {
1858 CC = ISD::SETLE;
1859 LHS = I->Low; MHS = SV; RHS = I->High;
1860 }
1861 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 // If emitting the first comparison, just call visitSwitchCase to emit the
1864 // code into the current block. Otherwise, push the CaseBlock onto the
1865 // vector to be later processed by SDISel, and insert the node's MBB
1866 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001867 if (CurBlock == SwitchBB)
1868 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 else
1870 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 CurBlock = FallThrough;
1873 }
1874
1875 return true;
1876}
1877
1878static inline bool areJTsAllowed(const TargetLowering &TLI) {
1879 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1881 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001883
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001884static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001885 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001886 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001887 return (LastExt - FirstExt + 1ULL);
1888}
1889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001891bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1892 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001893 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001894 MachineBasicBlock* Default,
1895 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 Case& FrontCase = *CR.Range.first;
1897 Case& BackCase = *(CR.Range.second-1);
1898
Chris Lattnere880efe2009-11-07 07:50:34 +00001899 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1900 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901
Chris Lattnere880efe2009-11-07 07:50:34 +00001902 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1904 I!=E; ++I)
1905 TSize += I->size();
1906
Dan Gohmane0567812010-04-08 23:03:40 +00001907 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001909
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001910 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001911 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 if (Density < 0.4)
1913 return false;
1914
David Greene4b69d992010-01-05 01:24:57 +00001915 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001916 << "First entry: " << First << ". Last entry: " << Last << '\n'
1917 << "Range: " << Range
1918 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919
1920 // Get the MachineFunction which holds the current MBB. This is used when
1921 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001922 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923
1924 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001926 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927
1928 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1929
1930 // Create a new basic block to hold the code for loading the address
1931 // of the jump table, and jumping to it. Update successor information;
1932 // we will either branch to the default case for the switch, or the jump
1933 // table.
1934 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1935 CurMF->insert(BBI, JumpTableBB);
1936 CR.CaseBB->addSuccessor(Default);
1937 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939 // Build a vector of destination BBs, corresponding to each target
1940 // of the jump table. If the value of the jump table slot corresponds to
1941 // a case statement, push the case's BB onto the vector, otherwise, push
1942 // the default BB.
1943 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001946 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1947 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
1949 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001950 DestBBs.push_back(I->BB);
1951 if (TEI==High)
1952 ++I;
1953 } else {
1954 DestBBs.push_back(Default);
1955 }
1956 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1960 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 E = DestBBs.end(); I != E; ++I) {
1962 if (!SuccsHandled[(*I)->getNumber()]) {
1963 SuccsHandled[(*I)->getNumber()] = true;
1964 JumpTableBB->addSuccessor(*I);
1965 }
1966 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001967
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001968 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001969 unsigned JTEncoding = TLI.getJumpTableEncoding();
1970 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001971 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 // Set the jump table information so that we can codegen it as a second
1974 // MachineBasicBlock
1975 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001976 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1977 if (CR.CaseBB == SwitchBB)
1978 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001980 JTCases.push_back(JumpTableBlock(JTH, JT));
1981
1982 return true;
1983}
1984
1985/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1986/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001987bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1988 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001989 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001990 MachineBasicBlock *Default,
1991 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001992 // Get the MachineFunction which holds the current MBB. This is used when
1993 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001994 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995
1996 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001998 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999
2000 Case& FrontCase = *CR.Range.first;
2001 Case& BackCase = *(CR.Range.second-1);
2002 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2003
2004 // Size is the number of Cases represented by this range.
2005 unsigned Size = CR.Range.second - CR.Range.first;
2006
Chris Lattnere880efe2009-11-07 07:50:34 +00002007 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2008 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009 double FMetric = 0;
2010 CaseItr Pivot = CR.Range.first + Size/2;
2011
2012 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2013 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002014 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2016 I!=E; ++I)
2017 TSize += I->size();
2018
Chris Lattnere880efe2009-11-07 07:50:34 +00002019 APInt LSize = FrontCase.size();
2020 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002021 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002022 << "First: " << First << ", Last: " << Last <<'\n'
2023 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2025 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002026 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2027 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002028 APInt Range = ComputeRange(LEnd, RBegin);
2029 assert((Range - 2ULL).isNonNegative() &&
2030 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002031 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002032 (LEnd - First + 1ULL).roundToDouble();
2033 double RDensity = (double)RSize.roundToDouble() /
2034 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002035 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002037 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002038 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2039 << "LDensity: " << LDensity
2040 << ", RDensity: " << RDensity << '\n'
2041 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 if (FMetric < Metric) {
2043 Pivot = J;
2044 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002045 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002046 }
2047
2048 LSize += J->size();
2049 RSize -= J->size();
2050 }
2051 if (areJTsAllowed(TLI)) {
2052 // If our case is dense we *really* should handle it earlier!
2053 assert((FMetric > 0) && "Should handle dense range earlier!");
2054 } else {
2055 Pivot = CR.Range.first + Size/2;
2056 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 CaseRange LHSR(CR.Range.first, Pivot);
2059 CaseRange RHSR(Pivot, CR.Range.second);
2060 Constant *C = Pivot->Low;
2061 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002064 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002066 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 // Pivot's Value, then we can branch directly to the LHS's Target,
2068 // rather than creating a leaf node for it.
2069 if ((LHSR.second - LHSR.first) == 1 &&
2070 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071 cast<ConstantInt>(C)->getValue() ==
2072 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 TrueBB = LHSR.first->BB;
2074 } else {
2075 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2076 CurMF->insert(BBI, TrueBB);
2077 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002078
2079 // Put SV in a virtual register to make it available from the new blocks.
2080 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 // Similar to the optimization above, if the Value being switched on is
2084 // known to be less than the Constant CR.LT, and the current Case Value
2085 // is CR.LT - 1, then we can branch directly to the target block for
2086 // the current Case Value, rather than emitting a RHS leaf node for it.
2087 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002088 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2089 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 FalseBB = RHSR.first->BB;
2091 } else {
2092 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2093 CurMF->insert(BBI, FalseBB);
2094 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002095
2096 // Put SV in a virtual register to make it available from the new blocks.
2097 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 }
2099
2100 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002101 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 // Otherwise, branch to LHS.
2103 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2104
Dan Gohman99be8ae2010-04-19 22:41:47 +00002105 if (CR.CaseBB == SwitchBB)
2106 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 else
2108 SwitchCases.push_back(CB);
2109
2110 return true;
2111}
2112
2113/// handleBitTestsSwitchCase - if current case range has few destination and
2114/// range span less, than machine word bitwidth, encode case range into series
2115/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002116bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2117 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002118 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002119 MachineBasicBlock* Default,
2120 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002121 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002122 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123
2124 Case& FrontCase = *CR.Range.first;
2125 Case& BackCase = *(CR.Range.second-1);
2126
2127 // Get the MachineFunction which holds the current MBB. This is used when
2128 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002129 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002131 // If target does not have legal shift left, do not emit bit tests at all.
2132 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2133 return false;
2134
Anton Korobeynikov23218582008-12-23 22:25:27 +00002135 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2137 I!=E; ++I) {
2138 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 // Count unique destinations
2143 SmallSet<MachineBasicBlock*, 4> Dests;
2144 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2145 Dests.insert(I->BB);
2146 if (Dests.size() > 3)
2147 // Don't bother the code below, if there are too much unique destinations
2148 return false;
2149 }
David Greene4b69d992010-01-05 01:24:57 +00002150 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002151 << Dests.size() << '\n'
2152 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2156 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002157 APInt cmpRange = maxValue - minValue;
2158
David Greene4b69d992010-01-05 01:24:57 +00002159 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002160 << "Low bound: " << minValue << '\n'
2161 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Dan Gohmane0567812010-04-08 23:03:40 +00002163 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 (!(Dests.size() == 1 && numCmps >= 3) &&
2165 !(Dests.size() == 2 && numCmps >= 5) &&
2166 !(Dests.size() >= 3 && numCmps >= 6)))
2167 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168
David Greene4b69d992010-01-05 01:24:57 +00002169 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 // Optimize the case where all the case values fit in a
2173 // word without having to subtract minValue. In this case,
2174 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002175 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002178 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 CaseBitsVector CasesBits;
2182 unsigned i, count = 0;
2183
2184 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2185 MachineBasicBlock* Dest = I->BB;
2186 for (i = 0; i < count; ++i)
2187 if (Dest == CasesBits[i].BB)
2188 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 if (i == count) {
2191 assert((count < 3) && "Too much destinations to test!");
2192 CasesBits.push_back(CaseBits(0, Dest, 0));
2193 count++;
2194 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002195
2196 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2197 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2198
2199 uint64_t lo = (lowValue - lowBound).getZExtValue();
2200 uint64_t hi = (highValue - lowBound).getZExtValue();
2201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 for (uint64_t j = lo; j <= hi; j++) {
2203 CasesBits[i].Mask |= 1ULL << j;
2204 CasesBits[i].Bits++;
2205 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 }
2208 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 BitTestInfo BTC;
2211
2212 // Figure out which block is immediately after the current one.
2213 MachineFunction::iterator BBI = CR.CaseBB;
2214 ++BBI;
2215
2216 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2217
David Greene4b69d992010-01-05 01:24:57 +00002218 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002220 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002221 << ", Bits: " << CasesBits[i].Bits
2222 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223
2224 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2225 CurMF->insert(BBI, CaseBB);
2226 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2227 CaseBB,
2228 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002229
2230 // Put SV in a virtual register to make it available from the new blocks.
2231 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002233
2234 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002235 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 CR.CaseBB, Default, BTC);
2237
Dan Gohman99be8ae2010-04-19 22:41:47 +00002238 if (CR.CaseBB == SwitchBB)
2239 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 BitTestCases.push_back(BTB);
2242
2243 return true;
2244}
2245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002247size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2248 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250
2251 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002252 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2254 Cases.push_back(Case(SI.getSuccessorValue(i),
2255 SI.getSuccessorValue(i),
2256 SMBB));
2257 }
2258 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2259
2260 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002261 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 // Must recompute end() each iteration because it may be
2263 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002264 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2265 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002266 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2267 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 MachineBasicBlock* nextBB = J->BB;
2269 MachineBasicBlock* currentBB = I->BB;
2270
2271 // If the two neighboring cases go to the same destination, merge them
2272 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274 I->High = J->High;
2275 J = Cases.erase(J);
2276 } else {
2277 I = J++;
2278 }
2279 }
2280
2281 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2282 if (I->Low != I->High)
2283 // A range counts double, since it requires two compares.
2284 ++numCmps;
2285 }
2286
2287 return numCmps;
2288}
2289
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002290void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2291 MachineBasicBlock *Last) {
2292 // Update JTCases.
2293 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2294 if (JTCases[i].first.HeaderBB == First)
2295 JTCases[i].first.HeaderBB = Last;
2296
2297 // Update BitTestCases.
2298 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2299 if (BitTestCases[i].Parent == First)
2300 BitTestCases[i].Parent = Last;
2301}
2302
Dan Gohman46510a72010-04-15 01:51:59 +00002303void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002304 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 // Figure out which block is immediately after the current one.
2307 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2309
2310 // If there is only the default destination, branch to it if it is not the
2311 // next basic block. Otherwise, just fall through.
2312 if (SI.getNumOperands() == 2) {
2313 // Update machine-CFG edges.
2314
2315 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002316 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002317 if (Default != NextBlock)
2318 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2319 MVT::Other, getControlRoot(),
2320 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 return;
2323 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 // If there are any non-default case statements, create a vector of Cases
2326 // representing each one, and sort the vector so that we can efficiently
2327 // create a binary search tree from them.
2328 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002330 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002331 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002332 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
2334 // Get the Value to be switched on and default basic blocks, which will be
2335 // inserted into CaseBlock records, representing basic blocks in the binary
2336 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002337 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338
2339 // Push the initial CaseRec onto the worklist
2340 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002341 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2342 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343
2344 while (!WorkList.empty()) {
2345 // Grab a record representing a case range to process off the worklist
2346 CaseRec CR = WorkList.back();
2347 WorkList.pop_back();
2348
Dan Gohman99be8ae2010-04-19 22:41:47 +00002349 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 // If the range has few cases (two or less) emit a series of specific
2353 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002354 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002356
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002357 // If the switch has more than 5 blocks, and at least 40% dense, and the
2358 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002360 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2364 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002365 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 }
2367}
2368
Dan Gohman46510a72010-04-15 01:51:59 +00002369void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002370 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002371
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002372 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002373 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002374 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002375 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002376 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002377 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002378 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2379 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002380 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002381
Bill Wendling4533cac2010-01-28 21:51:40 +00002382 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2383 MVT::Other, getControlRoot(),
2384 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002385}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386
Dan Gohman46510a72010-04-15 01:51:59 +00002387void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 // -0.0 - X --> fneg
2389 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002390 if (isa<Constant>(I.getOperand(0)) &&
2391 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2392 SDValue Op2 = getValue(I.getOperand(1));
2393 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2394 Op2.getValueType(), Op2));
2395 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002397
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002398 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399}
2400
Dan Gohman46510a72010-04-15 01:51:59 +00002401void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 SDValue Op1 = getValue(I.getOperand(0));
2403 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002404 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2405 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406}
2407
Dan Gohman46510a72010-04-15 01:51:59 +00002408void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 SDValue Op1 = getValue(I.getOperand(0));
2410 SDValue Op2 = getValue(I.getOperand(1));
Chris Lattnerd3027732011-02-13 09:02:52 +00002411
2412 MVT ShiftTy = TLI.getShiftAmountTy();
Chris Lattnerd3027732011-02-13 09:02:52 +00002413
2414 // Coerce the shift amount to the right type if we can.
2415 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002416 unsigned ShiftSize = ShiftTy.getSizeInBits();
2417 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002418 DebugLoc DL = getCurDebugLoc();
2419
Dan Gohman57fc82d2009-04-09 03:51:29 +00002420 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002421 if (ShiftSize > Op2Size)
2422 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
2423
Dan Gohman57fc82d2009-04-09 03:51:29 +00002424 // If the operand is larger than the shift count type but the shift
2425 // count type has enough bits to represent any shift value, truncate
2426 // it now. This is a common case and it exposes the truncate to
2427 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002428 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2429 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2430 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002431 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002432 else
Chris Lattnere0751182011-02-13 19:09:16 +00002433 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002435
Bill Wendling4533cac2010-01-28 21:51:40 +00002436 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2437 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438}
2439
Dan Gohman46510a72010-04-15 01:51:59 +00002440void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002442 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002444 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 predicate = ICmpInst::Predicate(IC->getPredicate());
2446 SDValue Op1 = getValue(I.getOperand(0));
2447 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002448 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002449
Owen Andersone50ed302009-08-10 22:56:29 +00002450 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002451 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452}
2453
Dan Gohman46510a72010-04-15 01:51:59 +00002454void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002456 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002458 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 predicate = FCmpInst::Predicate(FC->getPredicate());
2460 SDValue Op1 = getValue(I.getOperand(0));
2461 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002462 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002463 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002464 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465}
2466
Dan Gohman46510a72010-04-15 01:51:59 +00002467void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002468 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002469 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2470 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002471 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002472
Bill Wendling49fcff82009-12-21 22:30:11 +00002473 SmallVector<SDValue, 4> Values(NumValues);
2474 SDValue Cond = getValue(I.getOperand(0));
2475 SDValue TrueVal = getValue(I.getOperand(1));
2476 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002477
Bill Wendling4533cac2010-01-28 21:51:40 +00002478 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002479 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002480 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2481 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002482 SDValue(TrueVal.getNode(),
2483 TrueVal.getResNo() + i),
2484 SDValue(FalseVal.getNode(),
2485 FalseVal.getResNo() + i));
2486
Bill Wendling4533cac2010-01-28 21:51:40 +00002487 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2488 DAG.getVTList(&ValueVTs[0], NumValues),
2489 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002490}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491
Dan Gohman46510a72010-04-15 01:51:59 +00002492void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2494 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002495 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002496 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497}
2498
Dan Gohman46510a72010-04-15 01:51:59 +00002499void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2501 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2502 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002503 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002504 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505}
2506
Dan Gohman46510a72010-04-15 01:51:59 +00002507void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2509 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2510 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002512 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513}
2514
Dan Gohman46510a72010-04-15 01:51:59 +00002515void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516 // FPTrunc is never a no-op cast, no need to check
2517 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002518 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002519 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2520 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521}
2522
Dan Gohman46510a72010-04-15 01:51:59 +00002523void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 // FPTrunc is never a no-op cast, no need to check
2525 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002526 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002527 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528}
2529
Dan Gohman46510a72010-04-15 01:51:59 +00002530void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 // FPToUI is never a no-op cast, no need to check
2532 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002533 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002534 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535}
2536
Dan Gohman46510a72010-04-15 01:51:59 +00002537void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538 // FPToSI is never a no-op cast, no need to check
2539 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002540 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002541 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542}
2543
Dan Gohman46510a72010-04-15 01:51:59 +00002544void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 // UIToFP is never a no-op cast, no need to check
2546 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002547 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002548 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549}
2550
Dan Gohman46510a72010-04-15 01:51:59 +00002551void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002552 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002554 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002555 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556}
2557
Dan Gohman46510a72010-04-15 01:51:59 +00002558void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559 // What to do depends on the size of the integer and the size of the pointer.
2560 // We can either truncate, zero extend, or no-op, accordingly.
2561 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002562 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002563 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564}
2565
Dan Gohman46510a72010-04-15 01:51:59 +00002566void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567 // What to do depends on the size of the integer and the size of the pointer.
2568 // We can either truncate, zero extend, or no-op, accordingly.
2569 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002570 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002571 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572}
2573
Dan Gohman46510a72010-04-15 01:51:59 +00002574void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002576 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577
Bill Wendling49fcff82009-12-21 22:30:11 +00002578 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002579 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002580 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002581 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002582 DestVT, N)); // convert types.
2583 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002584 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585}
2586
Dan Gohman46510a72010-04-15 01:51:59 +00002587void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588 SDValue InVec = getValue(I.getOperand(0));
2589 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002590 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002591 TLI.getPointerTy(),
2592 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002593 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2594 TLI.getValueType(I.getType()),
2595 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596}
2597
Dan Gohman46510a72010-04-15 01:51:59 +00002598void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002600 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002601 TLI.getPointerTy(),
2602 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002603 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2604 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002605}
2606
Mon P Wangaeb06d22008-11-10 04:46:22 +00002607// Utility for visitShuffleVector - Returns true if the mask is mask starting
2608// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002609static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2610 unsigned MaskNumElts = Mask.size();
2611 for (unsigned i = 0; i != MaskNumElts; ++i)
2612 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002614 return true;
2615}
2616
Dan Gohman46510a72010-04-15 01:51:59 +00002617void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002619 SDValue Src1 = getValue(I.getOperand(0));
2620 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002621
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 // Convert the ConstantVector mask operand into an array of ints, with -1
2623 // representing undef values.
2624 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002625 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002626 unsigned MaskNumElts = MaskElts.size();
2627 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 if (isa<UndefValue>(MaskElts[i]))
2629 Mask.push_back(-1);
2630 else
2631 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2632 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002633
Owen Andersone50ed302009-08-10 22:56:29 +00002634 EVT VT = TLI.getValueType(I.getType());
2635 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002636 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002637
Mon P Wangc7849c22008-11-16 05:06:27 +00002638 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002639 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2640 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002641 return;
2642 }
2643
2644 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002645 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2646 // Mask is longer than the source vectors and is a multiple of the source
2647 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002648 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002649 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2650 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002651 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2652 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002653 return;
2654 }
2655
Mon P Wangc7849c22008-11-16 05:06:27 +00002656 // Pad both vectors with undefs to make them the same length as the mask.
2657 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2659 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002660 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002661
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2663 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002664 MOps1[0] = Src1;
2665 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002666
2667 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2668 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 &MOps1[0], NumConcat);
2670 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002671 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002673
Mon P Wangaeb06d22008-11-10 04:46:22 +00002674 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002676 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002678 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 MappedOps.push_back(Idx);
2680 else
2681 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002682 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002683
Bill Wendling4533cac2010-01-28 21:51:40 +00002684 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2685 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002686 return;
2687 }
2688
Mon P Wangc7849c22008-11-16 05:06:27 +00002689 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002690 // Analyze the access pattern of the vector to see if we can extract
2691 // two subvectors and do the shuffle. The analysis is done by calculating
2692 // the range of elements the mask access on both vectors.
2693 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2694 int MaxRange[2] = {-1, -1};
2695
Nate Begeman5a5ca152009-04-29 05:20:52 +00002696 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 int Idx = Mask[i];
2698 int Input = 0;
2699 if (Idx < 0)
2700 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002701
Nate Begeman5a5ca152009-04-29 05:20:52 +00002702 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 Input = 1;
2704 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002705 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 if (Idx > MaxRange[Input])
2707 MaxRange[Input] = Idx;
2708 if (Idx < MinRange[Input])
2709 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002710 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002711
Mon P Wangc7849c22008-11-16 05:06:27 +00002712 // Check if the access is smaller than the vector size and can we find
2713 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002714 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2715 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002716 int StartIdx[2]; // StartIdx to extract from
2717 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002718 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002719 RangeUse[Input] = 0; // Unused
2720 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002721 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002722 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002723 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002724 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002725 RangeUse[Input] = 1; // Extract from beginning of the vector
2726 StartIdx[Input] = 0;
2727 } else {
2728 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002729 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002730 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002731 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002732 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002733 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 }
2735
Bill Wendling636e2582009-08-21 18:16:06 +00002736 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002737 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002738 return;
2739 }
2740 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2741 // Extract appropriate subvector and generate a vector shuffle
2742 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002743 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002744 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002745 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002746 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002747 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002748 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002749 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002750
Mon P Wangc7849c22008-11-16 05:06:27 +00002751 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002753 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 int Idx = Mask[i];
2755 if (Idx < 0)
2756 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002757 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 MappedOps.push_back(Idx - StartIdx[0]);
2759 else
2760 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002761 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002762
Bill Wendling4533cac2010-01-28 21:51:40 +00002763 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2764 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002765 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002766 }
2767 }
2768
Mon P Wangc7849c22008-11-16 05:06:27 +00002769 // We can't use either concat vectors or extract subvectors so fall back to
2770 // replacing the shuffle with extract and build vector.
2771 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT EltVT = VT.getVectorElementType();
2773 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002774 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002775 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002777 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002778 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002780 SDValue Res;
2781
Nate Begeman5a5ca152009-04-29 05:20:52 +00002782 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002783 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2784 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002785 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002786 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2787 EltVT, Src2,
2788 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2789
2790 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002791 }
2792 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002793
Bill Wendling4533cac2010-01-28 21:51:40 +00002794 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2795 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796}
2797
Dan Gohman46510a72010-04-15 01:51:59 +00002798void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799 const Value *Op0 = I.getOperand(0);
2800 const Value *Op1 = I.getOperand(1);
2801 const Type *AggTy = I.getType();
2802 const Type *ValTy = Op1->getType();
2803 bool IntoUndef = isa<UndefValue>(Op0);
2804 bool FromUndef = isa<UndefValue>(Op1);
2805
Dan Gohman0dadb152010-10-06 16:18:29 +00002806 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807
Owen Andersone50ed302009-08-10 22:56:29 +00002808 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002810 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2812
2813 unsigned NumAggValues = AggValueVTs.size();
2814 unsigned NumValValues = ValValueVTs.size();
2815 SmallVector<SDValue, 4> Values(NumAggValues);
2816
2817 SDValue Agg = getValue(Op0);
2818 SDValue Val = getValue(Op1);
2819 unsigned i = 0;
2820 // Copy the beginning value(s) from the original aggregate.
2821 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002822 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 SDValue(Agg.getNode(), Agg.getResNo() + i);
2824 // Copy values from the inserted value(s).
2825 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002826 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2828 // Copy remaining value(s) from the original aggregate.
2829 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002830 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831 SDValue(Agg.getNode(), Agg.getResNo() + i);
2832
Bill Wendling4533cac2010-01-28 21:51:40 +00002833 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2834 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2835 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836}
2837
Dan Gohman46510a72010-04-15 01:51:59 +00002838void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839 const Value *Op0 = I.getOperand(0);
2840 const Type *AggTy = Op0->getType();
2841 const Type *ValTy = I.getType();
2842 bool OutOfUndef = isa<UndefValue>(Op0);
2843
Dan Gohman0dadb152010-10-06 16:18:29 +00002844 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845
Owen Andersone50ed302009-08-10 22:56:29 +00002846 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2848
2849 unsigned NumValValues = ValValueVTs.size();
2850 SmallVector<SDValue, 4> Values(NumValValues);
2851
2852 SDValue Agg = getValue(Op0);
2853 // Copy out the selected value(s).
2854 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2855 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002856 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002857 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002858 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859
Bill Wendling4533cac2010-01-28 21:51:40 +00002860 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2861 DAG.getVTList(&ValValueVTs[0], NumValValues),
2862 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863}
2864
Dan Gohman46510a72010-04-15 01:51:59 +00002865void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002866 SDValue N = getValue(I.getOperand(0));
2867 const Type *Ty = I.getOperand(0)->getType();
2868
Dan Gohman46510a72010-04-15 01:51:59 +00002869 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002871 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2873 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2874 if (Field) {
2875 // N = N + Offset
2876 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002877 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002878 DAG.getIntPtrConstant(Offset));
2879 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 Ty = StTy->getElementType(Field);
2882 } else {
2883 Ty = cast<SequentialType>(Ty)->getElementType();
2884
2885 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002886 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002887 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002888 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002889 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002890 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002891 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002892 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002893 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002894 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2895 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002896 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002897 else
Evan Chengb1032a82009-02-09 20:54:38 +00002898 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002899
Dale Johannesen66978ee2009-01-31 02:22:37 +00002900 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002901 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902 continue;
2903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002905 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002906 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2907 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 SDValue IdxN = getValue(Idx);
2909
2910 // If the index is smaller or larger than intptr_t, truncate or extend
2911 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002912 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913
2914 // If this is a multiply by a power of two, turn it into a shl
2915 // immediately. This is a very common case.
2916 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002917 if (ElementSize.isPowerOf2()) {
2918 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002919 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002920 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002921 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002923 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002924 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002925 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 }
2927 }
2928
Scott Michelfdc40a02009-02-17 22:15:04 +00002929 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002930 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 }
2932 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 setValue(&I, N);
2935}
2936
Dan Gohman46510a72010-04-15 01:51:59 +00002937void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 // If this is a fixed sized alloca in the entry block of the function,
2939 // allocate it statically on the stack.
2940 if (FuncInfo.StaticAllocaMap.count(&I))
2941 return; // getValue will auto-populate this.
2942
2943 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002944 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002945 unsigned Align =
2946 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2947 I.getAlignment());
2948
2949 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002950
Owen Andersone50ed302009-08-10 22:56:29 +00002951 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002952 if (AllocSize.getValueType() != IntPtr)
2953 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2954
2955 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2956 AllocSize,
2957 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002959 // Handle alignment. If the requested alignment is less than or equal to
2960 // the stack alignment, ignore it. If the size is greater than or equal to
2961 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002962 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 if (Align <= StackAlign)
2964 Align = 0;
2965
2966 // Round the size of the allocation up to the stack alignment size
2967 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002968 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002969 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002970 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002973 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002974 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2976
2977 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002979 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002980 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981 setValue(&I, DSA);
2982 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 // Inform the Frame Information that we have just allocated a variable-sized
2985 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002986 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987}
2988
Dan Gohman46510a72010-04-15 01:51:59 +00002989void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 const Value *SV = I.getOperand(0);
2991 SDValue Ptr = getValue(SV);
2992
2993 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002996 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002998 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999
Owen Andersone50ed302009-08-10 22:56:29 +00003000 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001 SmallVector<uint64_t, 4> Offsets;
3002 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3003 unsigned NumValues = ValueVTs.size();
3004 if (NumValues == 0)
3005 return;
3006
3007 SDValue Root;
3008 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003009 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 // Serialize volatile loads with other side effects.
3011 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003012 else if (AA->pointsToConstantMemory(
3013 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 // Do not serialize (non-volatile) loads of constant memory with anything.
3015 Root = DAG.getEntryNode();
3016 ConstantMemory = true;
3017 } else {
3018 // Do not serialize non-volatile loads against each other.
3019 Root = DAG.getRoot();
3020 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003023 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3024 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003025 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003026 unsigned ChainI = 0;
3027 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3028 // Serializing loads here may result in excessive register pressure, and
3029 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3030 // could recover a bit by hoisting nodes upward in the chain by recognizing
3031 // they are side-effect free or do not alias. The optimizer should really
3032 // avoid this case by converting large object/array copies to llvm.memcpy
3033 // (MaxParallelChains should always remain as failsafe).
3034 if (ChainI == MaxParallelChains) {
3035 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3036 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3037 MVT::Other, &Chains[0], ChainI);
3038 Root = Chain;
3039 ChainI = 0;
3040 }
Bill Wendling856ff412009-12-22 00:12:37 +00003041 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3042 PtrVT, Ptr,
3043 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003044 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003045 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003046 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003049 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003053 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003054 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 if (isVolatile)
3056 DAG.setRoot(Chain);
3057 else
3058 PendingLoads.push_back(Chain);
3059 }
3060
Bill Wendling4533cac2010-01-28 21:51:40 +00003061 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3062 DAG.getVTList(&ValueVTs[0], NumValues),
3063 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003064}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065
Dan Gohman46510a72010-04-15 01:51:59 +00003066void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3067 const Value *SrcV = I.getOperand(0);
3068 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069
Owen Andersone50ed302009-08-10 22:56:29 +00003070 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 SmallVector<uint64_t, 4> Offsets;
3072 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3073 unsigned NumValues = ValueVTs.size();
3074 if (NumValues == 0)
3075 return;
3076
3077 // Get the lowered operands. Note that we do this after
3078 // checking if NumResults is zero, because with zero results
3079 // the operands won't have values in the map.
3080 SDValue Src = getValue(SrcV);
3081 SDValue Ptr = getValue(PtrV);
3082
3083 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003084 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3085 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003086 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003088 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003090 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003091
Andrew Trickde91f3c2010-11-12 17:50:46 +00003092 unsigned ChainI = 0;
3093 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3094 // See visitLoad comments.
3095 if (ChainI == MaxParallelChains) {
3096 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3097 MVT::Other, &Chains[0], ChainI);
3098 Root = Chain;
3099 ChainI = 0;
3100 }
Bill Wendling856ff412009-12-22 00:12:37 +00003101 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3102 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003103 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3104 SDValue(Src.getNode(), Src.getResNo() + i),
3105 Add, MachinePointerInfo(PtrV, Offsets[i]),
3106 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3107 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003108 }
3109
Devang Patel7e13efa2010-10-26 22:14:52 +00003110 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003111 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003112 ++SDNodeOrder;
3113 AssignOrderingToNode(StoreNode.getNode());
3114 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115}
3116
3117/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3118/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003119void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003120 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 bool HasChain = !I.doesNotAccessMemory();
3122 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3123
3124 // Build the operand list.
3125 SmallVector<SDValue, 8> Ops;
3126 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3127 if (OnlyLoad) {
3128 // We don't need to serialize loads against other loads.
3129 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003130 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003131 Ops.push_back(getRoot());
3132 }
3133 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003134
3135 // Info is set by getTgtMemInstrinsic
3136 TargetLowering::IntrinsicInfo Info;
3137 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3138
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003139 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003140 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3141 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003142 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143
3144 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003145 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3146 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 assert(TLI.isTypeLegal(Op.getValueType()) &&
3148 "Intrinsic uses a non-legal type?");
3149 Ops.push_back(Op);
3150 }
3151
Owen Andersone50ed302009-08-10 22:56:29 +00003152 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003153 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3154#ifndef NDEBUG
3155 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3156 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3157 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 }
Bob Wilson8d919552009-07-31 22:41:21 +00003159#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003163
Bob Wilson8d919552009-07-31 22:41:21 +00003164 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165
3166 // Create the node.
3167 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003168 if (IsTgtIntrinsic) {
3169 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003170 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003171 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003172 Info.memVT,
3173 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003174 Info.align, Info.vol,
3175 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003176 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003177 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003178 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003179 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003180 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003181 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003182 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003183 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003184 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003185 }
3186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187 if (HasChain) {
3188 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3189 if (OnlyLoad)
3190 PendingLoads.push_back(Chain);
3191 else
3192 DAG.setRoot(Chain);
3193 }
Bill Wendling856ff412009-12-22 00:12:37 +00003194
Benjamin Kramerf0127052010-01-05 13:12:22 +00003195 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003197 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003198 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003199 }
Bill Wendling856ff412009-12-22 00:12:37 +00003200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003201 setValue(&I, Result);
3202 }
3203}
3204
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003205/// GetSignificand - Get the significand and build it into a floating-point
3206/// number with exponent of 1:
3207///
3208/// Op = (Op & 0x007fffff) | 0x3f800000;
3209///
3210/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003211static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003212GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3214 DAG.getConstant(0x007fffff, MVT::i32));
3215 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3216 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003218}
3219
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003220/// GetExponent - Get the exponent:
3221///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003222/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223///
3224/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003225static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003226GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003227 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3229 DAG.getConstant(0x7f800000, MVT::i32));
3230 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003231 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3233 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003234 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003235}
3236
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003237/// getF32Constant - Get 32-bit floating point constant.
3238static SDValue
3239getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241}
3242
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003243/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003244/// visitIntrinsicCall: I is a call instruction
3245/// Op is the associated NodeType for I
3246const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003247SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3248 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003249 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003250 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003251 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003252 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003253 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003254 getValue(I.getArgOperand(0)),
3255 getValue(I.getArgOperand(1)),
3256 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257 setValue(&I, L);
3258 DAG.setRoot(L.getValue(1));
3259 return 0;
3260}
3261
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003262// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003263const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003264SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003265 SDValue Op1 = getValue(I.getArgOperand(0));
3266 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003267
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003269 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003270 return 0;
3271}
Bill Wendling74c37652008-12-09 22:08:41 +00003272
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003273/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3274/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003275void
Dan Gohman46510a72010-04-15 01:51:59 +00003276SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003277 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003278 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003279
Gabor Greif0635f352010-06-25 09:38:13 +00003280 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003281 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003282 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003283
3284 // Put the exponent in the right bit position for later addition to the
3285 // final result:
3286 //
3287 // #define LOG2OFe 1.4426950f
3288 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003290 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003292
3293 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3295 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296
3297 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003299 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003300
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003301 if (LimitFloatPrecision <= 6) {
3302 // For floating-point precision of 6:
3303 //
3304 // TwoToFractionalPartOfX =
3305 // 0.997535578f +
3306 // (0.735607626f + 0.252464424f * x) * x;
3307 //
3308 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003310 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003312 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3314 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003316 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003317
3318 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003320 TwoToFracPartOfX, IntegerPartOfX);
3321
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003322 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003323 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3324 // For floating-point precision of 12:
3325 //
3326 // TwoToFractionalPartOfX =
3327 // 0.999892986f +
3328 // (0.696457318f +
3329 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3330 //
3331 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003335 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3337 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3340 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003342 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003343
3344 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003346 TwoToFracPartOfX, IntegerPartOfX);
3347
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003348 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003349 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3350 // For floating-point precision of 18:
3351 //
3352 // TwoToFractionalPartOfX =
3353 // 0.999999982f +
3354 // (0.693148872f +
3355 // (0.240227044f +
3356 // (0.554906021e-1f +
3357 // (0.961591928e-2f +
3358 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3359 //
3360 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3366 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003367 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3369 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003370 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3372 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3375 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3378 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003380 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003382
3383 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003385 TwoToFracPartOfX, IntegerPartOfX);
3386
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003387 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003388 }
3389 } else {
3390 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003391 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003392 getValue(I.getArgOperand(0)).getValueType(),
3393 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003394 }
3395
Dale Johannesen59e577f2008-09-05 18:38:42 +00003396 setValue(&I, result);
3397}
3398
Bill Wendling39150252008-09-09 20:39:27 +00003399/// visitLog - Lower a log intrinsic. Handles the special sequences for
3400/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003401void
Dan Gohman46510a72010-04-15 01:51:59 +00003402SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003403 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003404 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003405
Gabor Greif0635f352010-06-25 09:38:13 +00003406 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003407 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003408 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003409 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003410
3411 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003412 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003415
3416 // Get the significand and build it into a floating-point number with
3417 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003418 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003419
3420 if (LimitFloatPrecision <= 6) {
3421 // For floating-point precision of 6:
3422 //
3423 // LogofMantissa =
3424 // -1.1609546f +
3425 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003426 //
Bill Wendling39150252008-09-09 20:39:27 +00003427 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3433 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003435
Scott Michelfdc40a02009-02-17 22:15:04 +00003436 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003438 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3439 // For floating-point precision of 12:
3440 //
3441 // LogOfMantissa =
3442 // -1.7417939f +
3443 // (2.8212026f +
3444 // (-1.4699568f +
3445 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3446 //
3447 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3453 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3456 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3459 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003461
Scott Michelfdc40a02009-02-17 22:15:04 +00003462 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003464 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3465 // For floating-point precision of 18:
3466 //
3467 // LogOfMantissa =
3468 // -2.1072184f +
3469 // (4.2372794f +
3470 // (-3.7029485f +
3471 // (2.2781945f +
3472 // (-0.87823314f +
3473 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3474 //
3475 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3481 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3484 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3487 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3490 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3493 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003495
Scott Michelfdc40a02009-02-17 22:15:04 +00003496 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003498 }
3499 } else {
3500 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003501 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003502 getValue(I.getArgOperand(0)).getValueType(),
3503 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003504 }
3505
Dale Johannesen59e577f2008-09-05 18:38:42 +00003506 setValue(&I, result);
3507}
3508
Bill Wendling3eb59402008-09-09 00:28:24 +00003509/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3510/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003511void
Dan Gohman46510a72010-04-15 01:51:59 +00003512SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003513 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003514 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003515
Gabor Greif0635f352010-06-25 09:38:13 +00003516 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003517 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003518 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003519 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003520
Bill Wendling39150252008-09-09 20:39:27 +00003521 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003522 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003523
Bill Wendling3eb59402008-09-09 00:28:24 +00003524 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003525 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003526 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003527
Bill Wendling3eb59402008-09-09 00:28:24 +00003528 // Different possible minimax approximations of significand in
3529 // floating-point for various degrees of accuracy over [1,2].
3530 if (LimitFloatPrecision <= 6) {
3531 // For floating-point precision of 6:
3532 //
3533 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3534 //
3535 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003537 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003539 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3541 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003543
Scott Michelfdc40a02009-02-17 22:15:04 +00003544 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003546 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3547 // For floating-point precision of 12:
3548 //
3549 // Log2ofMantissa =
3550 // -2.51285454f +
3551 // (4.07009056f +
3552 // (-2.12067489f +
3553 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003554 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003555 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3561 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3564 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3567 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003569
Scott Michelfdc40a02009-02-17 22:15:04 +00003570 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003572 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3573 // For floating-point precision of 18:
3574 //
3575 // Log2ofMantissa =
3576 // -3.0400495f +
3577 // (6.1129976f +
3578 // (-5.3420409f +
3579 // (3.2865683f +
3580 // (-1.2669343f +
3581 // (0.27515199f -
3582 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3583 //
3584 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003586 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003588 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3590 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3593 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3596 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3599 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3602 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003604
Scott Michelfdc40a02009-02-17 22:15:04 +00003605 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003607 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003608 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003609 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003610 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003611 getValue(I.getArgOperand(0)).getValueType(),
3612 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003613 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003614
Dale Johannesen59e577f2008-09-05 18:38:42 +00003615 setValue(&I, result);
3616}
3617
Bill Wendling3eb59402008-09-09 00:28:24 +00003618/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3619/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003620void
Dan Gohman46510a72010-04-15 01:51:59 +00003621SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003622 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003623 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003624
Gabor Greif0635f352010-06-25 09:38:13 +00003625 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003626 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003627 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003628 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003629
Bill Wendling39150252008-09-09 20:39:27 +00003630 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003631 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003634
3635 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003636 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003637 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003638
3639 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003640 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003641 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003642 // Log10ofMantissa =
3643 // -0.50419619f +
3644 // (0.60948995f - 0.10380950f * x) * x;
3645 //
3646 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3652 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003654
Scott Michelfdc40a02009-02-17 22:15:04 +00003655 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003657 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3658 // For floating-point precision of 12:
3659 //
3660 // Log10ofMantissa =
3661 // -0.64831180f +
3662 // (0.91751397f +
3663 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3664 //
3665 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3671 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3674 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003676
Scott Michelfdc40a02009-02-17 22:15:04 +00003677 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003679 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003680 // For floating-point precision of 18:
3681 //
3682 // Log10ofMantissa =
3683 // -0.84299375f +
3684 // (1.5327582f +
3685 // (-1.0688956f +
3686 // (0.49102474f +
3687 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3688 //
3689 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003693 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3695 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3698 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3701 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3704 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003706
Scott Michelfdc40a02009-02-17 22:15:04 +00003707 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003709 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003710 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003711 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003712 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003713 getValue(I.getArgOperand(0)).getValueType(),
3714 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003715 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003716
Dale Johannesen59e577f2008-09-05 18:38:42 +00003717 setValue(&I, result);
3718}
3719
Bill Wendlinge10c8142008-09-09 22:39:21 +00003720/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3721/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003722void
Dan Gohman46510a72010-04-15 01:51:59 +00003723SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003724 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003725 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003726
Gabor Greif0635f352010-06-25 09:38:13 +00003727 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003728 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003729 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003730
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732
3733 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3735 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003736
3737 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003739 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003740
3741 if (LimitFloatPrecision <= 6) {
3742 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003743 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003744 // TwoToFractionalPartOfX =
3745 // 0.997535578f +
3746 // (0.735607626f + 0.252464424f * x) * x;
3747 //
3748 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3754 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003756 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003757 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003759
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003760 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003762 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3763 // For floating-point precision of 12:
3764 //
3765 // TwoToFractionalPartOfX =
3766 // 0.999892986f +
3767 // (0.696457318f +
3768 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3769 //
3770 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3776 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3779 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003781 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003782 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003784
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003785 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003787 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3788 // For floating-point precision of 18:
3789 //
3790 // TwoToFractionalPartOfX =
3791 // 0.999999982f +
3792 // (0.693148872f +
3793 // (0.240227044f +
3794 // (0.554906021e-1f +
3795 // (0.961591928e-2f +
3796 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3797 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3803 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3806 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003807 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3809 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003810 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3812 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3815 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003817 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003818 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003820
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003821 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003823 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003824 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003825 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003826 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003827 getValue(I.getArgOperand(0)).getValueType(),
3828 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003829 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003830
Dale Johannesen601d3c02008-09-05 01:48:15 +00003831 setValue(&I, result);
3832}
3833
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003834/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3835/// limited-precision mode with x == 10.0f.
3836void
Dan Gohman46510a72010-04-15 01:51:59 +00003837SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003838 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003839 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003840 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003841 bool IsExp10 = false;
3842
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003844 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003845 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3846 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3847 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3848 APFloat Ten(10.0f);
3849 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3850 }
3851 }
3852 }
3853
3854 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003855 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003856
3857 // Put the exponent in the right bit position for later addition to the
3858 // final result:
3859 //
3860 // #define LOG2OF10 3.3219281f
3861 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003863 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003865
3866 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3868 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003869
3870 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003872 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003873
3874 if (LimitFloatPrecision <= 6) {
3875 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003876 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003877 // twoToFractionalPartOfX =
3878 // 0.997535578f +
3879 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003880 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003881 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003883 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003885 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3887 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003889 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003890 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003892
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003893 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003895 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3896 // For floating-point precision of 12:
3897 //
3898 // TwoToFractionalPartOfX =
3899 // 0.999892986f +
3900 // (0.696457318f +
3901 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3902 //
3903 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3909 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3912 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003914 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003915 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003917
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003918 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003920 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3921 // For floating-point precision of 18:
3922 //
3923 // TwoToFractionalPartOfX =
3924 // 0.999999982f +
3925 // (0.693148872f +
3926 // (0.240227044f +
3927 // (0.554906021e-1f +
3928 // (0.961591928e-2f +
3929 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3930 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3936 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3939 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3942 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3945 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3948 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003950 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003951 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003953
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003954 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003956 }
3957 } else {
3958 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003959 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003960 getValue(I.getArgOperand(0)).getValueType(),
3961 getValue(I.getArgOperand(0)),
3962 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003963 }
3964
3965 setValue(&I, result);
3966}
3967
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003968
3969/// ExpandPowI - Expand a llvm.powi intrinsic.
3970static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3971 SelectionDAG &DAG) {
3972 // If RHS is a constant, we can expand this out to a multiplication tree,
3973 // otherwise we end up lowering to a call to __powidf2 (for example). When
3974 // optimizing for size, we only want to do this if the expansion would produce
3975 // a small number of multiplies, otherwise we do the full expansion.
3976 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3977 // Get the exponent as a positive value.
3978 unsigned Val = RHSC->getSExtValue();
3979 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003980
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003981 // powi(x, 0) -> 1.0
3982 if (Val == 0)
3983 return DAG.getConstantFP(1.0, LHS.getValueType());
3984
Dan Gohmanae541aa2010-04-15 04:33:49 +00003985 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003986 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3987 // If optimizing for size, don't insert too many multiplies. This
3988 // inserts up to 5 multiplies.
3989 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3990 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003991 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003992 // powi(x,15) generates one more multiply than it should), but this has
3993 // the benefit of being both really simple and much better than a libcall.
3994 SDValue Res; // Logically starts equal to 1.0
3995 SDValue CurSquare = LHS;
3996 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003997 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003998 if (Res.getNode())
3999 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4000 else
4001 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004002 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004003
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004004 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4005 CurSquare, CurSquare);
4006 Val >>= 1;
4007 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004008
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004009 // If the original was negative, invert the result, producing 1/(x*x*x).
4010 if (RHSC->getSExtValue() < 0)
4011 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4012 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4013 return Res;
4014 }
4015 }
4016
4017 // Otherwise, expand to a libcall.
4018 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4019}
4020
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004021/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4022/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4023/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004024bool
Devang Patel78a06e52010-08-25 20:39:26 +00004025SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004026 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004027 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004028 const Argument *Arg = dyn_cast<Argument>(V);
4029 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004030 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004031
Devang Patel719f6a92010-04-29 20:40:36 +00004032 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004033 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4034 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4035
Devang Patela83ce982010-04-29 18:50:36 +00004036 // Ignore inlined function arguments here.
4037 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004038 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004039 return false;
4040
Dan Gohman84023e02010-07-10 09:00:22 +00004041 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004042 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004043 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004044
4045 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004046 if (Arg->hasByValAttr()) {
4047 // Byval arguments' frame index is recorded during argument lowering.
4048 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004049 Reg = TRI->getFrameRegister(MF);
4050 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004051 // If byval argument ofset is not recorded then ignore this.
4052 if (!Offset)
4053 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004054 }
4055
Devang Patel6cd467b2010-08-26 22:53:27 +00004056 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004057 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004058 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004059 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4060 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4061 if (PR)
4062 Reg = PR;
4063 }
4064 }
4065
Evan Chenga36acad2010-04-29 06:33:38 +00004066 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004067 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004068 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004069 if (VMI != FuncInfo.ValueMap.end())
4070 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004071 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004072
Devang Patel8bc9ef72010-11-02 17:19:03 +00004073 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004074 // Check if frame index is available.
4075 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004076 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004077 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4078 Reg = TRI->getFrameRegister(MF);
4079 Offset = FINode->getIndex();
4080 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004081 }
4082
4083 if (!Reg)
4084 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004085
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004086 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4087 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004088 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004089 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004090 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004091}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004092
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004093// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004094#if defined(_MSC_VER) && defined(setjmp) && \
4095 !defined(setjmp_undefined_for_msvc)
4096# pragma push_macro("setjmp")
4097# undef setjmp
4098# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004099#endif
4100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004101/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4102/// we want to emit this as a call to a named external function, return the name
4103/// otherwise lower it and return null.
4104const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004105SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004106 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004107 SDValue Res;
4108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004109 switch (Intrinsic) {
4110 default:
4111 // By default, turn this into a target intrinsic node.
4112 visitTargetIntrinsic(I, Intrinsic);
4113 return 0;
4114 case Intrinsic::vastart: visitVAStart(I); return 0;
4115 case Intrinsic::vaend: visitVAEnd(I); return 0;
4116 case Intrinsic::vacopy: visitVACopy(I); return 0;
4117 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004118 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004119 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004120 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004121 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004122 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004123 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004124 return 0;
4125 case Intrinsic::setjmp:
4126 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004127 case Intrinsic::longjmp:
4128 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004129 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004130 // Assert for address < 256 since we support only user defined address
4131 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004132 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004133 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004134 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004135 < 256 &&
4136 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004137 SDValue Op1 = getValue(I.getArgOperand(0));
4138 SDValue Op2 = getValue(I.getArgOperand(1));
4139 SDValue Op3 = getValue(I.getArgOperand(2));
4140 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4141 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004142 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004143 MachinePointerInfo(I.getArgOperand(0)),
4144 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004145 return 0;
4146 }
Chris Lattner824b9582008-11-21 16:42:48 +00004147 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004148 // Assert for address < 256 since we support only user defined address
4149 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004150 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004151 < 256 &&
4152 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004153 SDValue Op1 = getValue(I.getArgOperand(0));
4154 SDValue Op2 = getValue(I.getArgOperand(1));
4155 SDValue Op3 = getValue(I.getArgOperand(2));
4156 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4157 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004158 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004159 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004160 return 0;
4161 }
Chris Lattner824b9582008-11-21 16:42:48 +00004162 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004163 // Assert for address < 256 since we support only user defined address
4164 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004165 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004166 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004167 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004168 < 256 &&
4169 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004170 SDValue Op1 = getValue(I.getArgOperand(0));
4171 SDValue Op2 = getValue(I.getArgOperand(1));
4172 SDValue Op3 = getValue(I.getArgOperand(2));
4173 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4174 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004175 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004176 MachinePointerInfo(I.getArgOperand(0)),
4177 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004178 return 0;
4179 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004180 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004181 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004182 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004183 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004184 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004185 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004186
4187 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4188 // but do not always have a corresponding SDNode built. The SDNodeOrder
4189 // absolute, but not relative, values are different depending on whether
4190 // debug info exists.
4191 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004192
4193 // Check if address has undef value.
4194 if (isa<UndefValue>(Address) ||
4195 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004196 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004197 return 0;
4198 }
4199
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004200 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004201 if (!N.getNode() && isa<Argument>(Address))
4202 // Check unused arguments map.
4203 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004204 SDDbgValue *SDV;
4205 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004206 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004207 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004208 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4209 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4210 Address = BCI->getOperand(0);
4211 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4212
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004213 if (isParameter && !AI) {
4214 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4215 if (FINode)
4216 // Byval parameter. We have a frame index at this point.
4217 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4218 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004219 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004220 // Can't do anything with other non-AI cases yet. This might be a
4221 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004222 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004223 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004224 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004225 } else if (AI)
4226 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4227 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004228 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004229 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004230 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004231 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004232 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004233 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4234 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004235 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004236 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004237 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004238 // If variable is pinned by a alloca in dominating bb then
4239 // use StaticAllocaMap.
4240 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004241 if (AI->getParent() != DI.getParent()) {
4242 DenseMap<const AllocaInst*, int>::iterator SI =
4243 FuncInfo.StaticAllocaMap.find(AI);
4244 if (SI != FuncInfo.StaticAllocaMap.end()) {
4245 SDV = DAG.getDbgValue(Variable, SI->second,
4246 0, dl, SDNodeOrder);
4247 DAG.AddDbgValue(SDV, 0, false);
4248 return 0;
4249 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004250 }
4251 }
Devang Patelafeaae72010-12-06 22:39:26 +00004252 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004253 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004254 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004255 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004256 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004257 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004258 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004259 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004260 return 0;
4261
4262 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004263 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004264 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004265 if (!V)
4266 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004267
4268 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4269 // but do not always have a corresponding SDNode built. The SDNodeOrder
4270 // absolute, but not relative, values are different depending on whether
4271 // debug info exists.
4272 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004273 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004274 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004275 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4276 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004277 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004278 // Do not use getValue() in here; we don't want to generate code at
4279 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004280 SDValue N = NodeMap[V];
4281 if (!N.getNode() && isa<Argument>(V))
4282 // Check unused arguments map.
4283 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004284 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004285 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004286 SDV = DAG.getDbgValue(Variable, N.getNode(),
4287 N.getResNo(), Offset, dl, SDNodeOrder);
4288 DAG.AddDbgValue(SDV, N.getNode(), false);
4289 }
Cameron Zwarich16469532011-02-18 04:58:10 +00004290 } else if (isa<PHINode>(V) && !V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004291 // Do not call getValue(V) yet, as we don't want to generate code.
4292 // Remember it for later.
4293 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4294 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004295 } else {
Devang Patel00190342010-03-15 19:15:44 +00004296 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004297 // data available is an unreferenced parameter.
4298 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004299 }
Devang Patel00190342010-03-15 19:15:44 +00004300 }
4301
4302 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004303 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004304 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004305 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004306 // Don't handle byval struct arguments or VLAs, for example.
4307 if (!AI)
4308 return 0;
4309 DenseMap<const AllocaInst*, int>::iterator SI =
4310 FuncInfo.StaticAllocaMap.find(AI);
4311 if (SI == FuncInfo.StaticAllocaMap.end())
4312 return 0; // VLAs.
4313 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004314
Chris Lattner512063d2010-04-05 06:19:28 +00004315 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4316 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4317 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004318 return 0;
4319 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004321 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004322 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004323 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004325 SDValue Ops[1];
4326 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004327 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004328 setValue(&I, Op);
4329 DAG.setRoot(Op.getValue(1));
4330 return 0;
4331 }
4332
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004333 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004334 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004335 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004336 if (CallMBB->isLandingPad())
4337 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004338 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004340 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004341#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004342 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4343 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004344 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004345 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004346
Chris Lattner3a5815f2009-09-17 23:54:54 +00004347 // Insert the EHSELECTION instruction.
4348 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4349 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004350 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004351 Ops[1] = getRoot();
4352 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004353 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004354 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004355 return 0;
4356 }
4357
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004358 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004359 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004360 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004361 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4362 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004363 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004364 return 0;
4365 }
4366
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004367 case Intrinsic::eh_return_i32:
4368 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004369 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4370 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4371 MVT::Other,
4372 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004373 getValue(I.getArgOperand(0)),
4374 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004375 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004376 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004377 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004378 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004379 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004380 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004381 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004382 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004383 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004384 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004385 TLI.getPointerTy()),
4386 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004387 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004388 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004389 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004390 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4391 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004392 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004393 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004394 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004395 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004396 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004397 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004398 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004399
Chris Lattner512063d2010-04-05 06:19:28 +00004400 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004401 return 0;
4402 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004403 case Intrinsic::eh_sjlj_setjmp: {
4404 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004405 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004406 return 0;
4407 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004408 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004409 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004410 getRoot(), getValue(I.getArgOperand(0))));
4411 return 0;
4412 }
4413 case Intrinsic::eh_sjlj_dispatch_setup: {
4414 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4415 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004416 return 0;
4417 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004418
Dale Johannesen0488fb62010-09-30 23:57:10 +00004419 case Intrinsic::x86_mmx_pslli_w:
4420 case Intrinsic::x86_mmx_pslli_d:
4421 case Intrinsic::x86_mmx_pslli_q:
4422 case Intrinsic::x86_mmx_psrli_w:
4423 case Intrinsic::x86_mmx_psrli_d:
4424 case Intrinsic::x86_mmx_psrli_q:
4425 case Intrinsic::x86_mmx_psrai_w:
4426 case Intrinsic::x86_mmx_psrai_d: {
4427 SDValue ShAmt = getValue(I.getArgOperand(1));
4428 if (isa<ConstantSDNode>(ShAmt)) {
4429 visitTargetIntrinsic(I, Intrinsic);
4430 return 0;
4431 }
4432 unsigned NewIntrinsic = 0;
4433 EVT ShAmtVT = MVT::v2i32;
4434 switch (Intrinsic) {
4435 case Intrinsic::x86_mmx_pslli_w:
4436 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4437 break;
4438 case Intrinsic::x86_mmx_pslli_d:
4439 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4440 break;
4441 case Intrinsic::x86_mmx_pslli_q:
4442 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4443 break;
4444 case Intrinsic::x86_mmx_psrli_w:
4445 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4446 break;
4447 case Intrinsic::x86_mmx_psrli_d:
4448 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4449 break;
4450 case Intrinsic::x86_mmx_psrli_q:
4451 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4452 break;
4453 case Intrinsic::x86_mmx_psrai_w:
4454 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4455 break;
4456 case Intrinsic::x86_mmx_psrai_d:
4457 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4458 break;
4459 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4460 }
4461
4462 // The vector shift intrinsics with scalars uses 32b shift amounts but
4463 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4464 // to be zero.
4465 // We must do this early because v2i32 is not a legal type.
4466 DebugLoc dl = getCurDebugLoc();
4467 SDValue ShOps[2];
4468 ShOps[0] = ShAmt;
4469 ShOps[1] = DAG.getConstant(0, MVT::i32);
4470 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4471 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004472 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004473 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4474 DAG.getConstant(NewIntrinsic, MVT::i32),
4475 getValue(I.getArgOperand(0)), ShAmt);
4476 setValue(&I, Res);
4477 return 0;
4478 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004479 case Intrinsic::convertff:
4480 case Intrinsic::convertfsi:
4481 case Intrinsic::convertfui:
4482 case Intrinsic::convertsif:
4483 case Intrinsic::convertuif:
4484 case Intrinsic::convertss:
4485 case Intrinsic::convertsu:
4486 case Intrinsic::convertus:
4487 case Intrinsic::convertuu: {
4488 ISD::CvtCode Code = ISD::CVT_INVALID;
4489 switch (Intrinsic) {
4490 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4491 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4492 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4493 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4494 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4495 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4496 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4497 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4498 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4499 }
Owen Andersone50ed302009-08-10 22:56:29 +00004500 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004501 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004502 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4503 DAG.getValueType(DestVT),
4504 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004505 getValue(I.getArgOperand(1)),
4506 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004507 Code);
4508 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004509 return 0;
4510 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004512 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004513 getValue(I.getArgOperand(0)).getValueType(),
4514 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 return 0;
4516 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004517 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4518 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004519 return 0;
4520 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004521 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004522 getValue(I.getArgOperand(0)).getValueType(),
4523 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004524 return 0;
4525 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004526 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004527 getValue(I.getArgOperand(0)).getValueType(),
4528 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004530 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004531 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004532 return 0;
4533 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004534 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004535 return 0;
4536 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004537 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004538 return 0;
4539 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004540 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004541 return 0;
4542 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004543 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004544 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004545 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004546 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004548 case Intrinsic::convert_to_fp16:
4549 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004550 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004551 return 0;
4552 case Intrinsic::convert_from_fp16:
4553 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004554 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004555 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004557 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004558 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 return 0;
4560 }
4561 case Intrinsic::readcyclecounter: {
4562 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004563 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4564 DAG.getVTList(MVT::i64, MVT::Other),
4565 &Op, 1);
4566 setValue(&I, Res);
4567 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004568 return 0;
4569 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004571 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004572 getValue(I.getArgOperand(0)).getValueType(),
4573 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004574 return 0;
4575 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004576 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004577 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004578 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004579 return 0;
4580 }
4581 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004582 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004583 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004584 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004585 return 0;
4586 }
4587 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004588 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004589 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004590 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 return 0;
4592 }
4593 case Intrinsic::stacksave: {
4594 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004595 Res = DAG.getNode(ISD::STACKSAVE, dl,
4596 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4597 setValue(&I, Res);
4598 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004599 return 0;
4600 }
4601 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004602 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004603 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004604 return 0;
4605 }
Bill Wendling57344502008-11-18 11:01:33 +00004606 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004607 // Emit code into the DAG to store the stack guard onto the stack.
4608 MachineFunction &MF = DAG.getMachineFunction();
4609 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004610 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004611
Gabor Greif0635f352010-06-25 09:38:13 +00004612 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4613 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004614
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004615 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004616 MFI->setStackProtectorIndex(FI);
4617
4618 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4619
4620 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004621 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004622 MachinePointerInfo::getFixedStack(FI),
4623 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004624 setValue(&I, Res);
4625 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004626 return 0;
4627 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004628 case Intrinsic::objectsize: {
4629 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004630 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004631
4632 assert(CI && "Non-constant type in __builtin_object_size?");
4633
Gabor Greif0635f352010-06-25 09:38:13 +00004634 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004635 EVT Ty = Arg.getValueType();
4636
Dan Gohmane368b462010-06-18 14:22:04 +00004637 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004638 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004639 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004640 Res = DAG.getConstant(0, Ty);
4641
4642 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004643 return 0;
4644 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004645 case Intrinsic::var_annotation:
4646 // Discard annotate attributes
4647 return 0;
4648
4649 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004650 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651
4652 SDValue Ops[6];
4653 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004654 Ops[1] = getValue(I.getArgOperand(0));
4655 Ops[2] = getValue(I.getArgOperand(1));
4656 Ops[3] = getValue(I.getArgOperand(2));
4657 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 Ops[5] = DAG.getSrcValue(F);
4659
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004660 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4661 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4662 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004663
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004664 setValue(&I, Res);
4665 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 return 0;
4667 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668 case Intrinsic::gcroot:
4669 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004670 const Value *Alloca = I.getArgOperand(0);
4671 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4674 GFI->addStackRoot(FI->getIndex(), TypeMap);
4675 }
4676 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 case Intrinsic::gcread:
4678 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004679 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004680 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004681 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004682 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004684 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004685 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004687 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004688 return implVisitAluOverflow(I, ISD::UADDO);
4689 case Intrinsic::sadd_with_overflow:
4690 return implVisitAluOverflow(I, ISD::SADDO);
4691 case Intrinsic::usub_with_overflow:
4692 return implVisitAluOverflow(I, ISD::USUBO);
4693 case Intrinsic::ssub_with_overflow:
4694 return implVisitAluOverflow(I, ISD::SSUBO);
4695 case Intrinsic::umul_with_overflow:
4696 return implVisitAluOverflow(I, ISD::UMULO);
4697 case Intrinsic::smul_with_overflow:
4698 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004700 case Intrinsic::prefetch: {
4701 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004702 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004704 Ops[1] = getValue(I.getArgOperand(0));
4705 Ops[2] = getValue(I.getArgOperand(1));
4706 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004707 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4708 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004709 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004710 EVT::getIntegerVT(*Context, 8),
4711 MachinePointerInfo(I.getArgOperand(0)),
4712 0, /* align */
4713 false, /* volatile */
4714 rw==0, /* read */
4715 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004716 return 0;
4717 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 case Intrinsic::memory_barrier: {
4719 SDValue Ops[6];
4720 Ops[0] = getRoot();
4721 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004722 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004723
Bill Wendling4533cac2010-01-28 21:51:40 +00004724 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 return 0;
4726 }
4727 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004728 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004729 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004730 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004731 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004732 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004733 getValue(I.getArgOperand(0)),
4734 getValue(I.getArgOperand(1)),
4735 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004736 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 setValue(&I, L);
4738 DAG.setRoot(L.getValue(1));
4739 return 0;
4740 }
4741 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004742 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004744 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004746 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004748 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004752 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004754 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004756 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004758 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004759 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004760 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004762 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004763
4764 case Intrinsic::invariant_start:
4765 case Intrinsic::lifetime_start:
4766 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004767 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004768 return 0;
4769 case Intrinsic::invariant_end:
4770 case Intrinsic::lifetime_end:
4771 // Discard region information.
4772 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004773 }
4774}
4775
Dan Gohman46510a72010-04-15 01:51:59 +00004776void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004777 bool isTailCall,
4778 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004779 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4780 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004781 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004782 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004783 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004784
4785 TargetLowering::ArgListTy Args;
4786 TargetLowering::ArgListEntry Entry;
4787 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004788
4789 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004790 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004791 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004792 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4793 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004794
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004795 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004796 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004797
4798 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004799 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004800
4801 if (!CanLowerReturn) {
4802 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4803 FTy->getReturnType());
4804 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4805 FTy->getReturnType());
4806 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004807 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004808 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4809
Chris Lattnerecf42c42010-09-21 16:36:31 +00004810 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004811 Entry.Node = DemoteStackSlot;
4812 Entry.Ty = StackSlotPtrType;
4813 Entry.isSExt = false;
4814 Entry.isZExt = false;
4815 Entry.isInReg = false;
4816 Entry.isSRet = true;
4817 Entry.isNest = false;
4818 Entry.isByVal = false;
4819 Entry.Alignment = Align;
4820 Args.push_back(Entry);
4821 RetTy = Type::getVoidTy(FTy->getContext());
4822 }
4823
Dan Gohman46510a72010-04-15 01:51:59 +00004824 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004825 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004826 SDValue ArgNode = getValue(*i);
4827 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4828
4829 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004830 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4831 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4832 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4833 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4834 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4835 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004836 Entry.Alignment = CS.getParamAlignment(attrInd);
4837 Args.push_back(Entry);
4838 }
4839
Chris Lattner512063d2010-04-05 06:19:28 +00004840 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 // Insert a label before the invoke call to mark the try range. This can be
4842 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004843 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004844
Jim Grosbachca752c92010-01-28 01:45:32 +00004845 // For SjLj, keep track of which landing pads go with which invokes
4846 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004847 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004848 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004849 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004850 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004851 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004852 }
4853
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 // Both PendingLoads and PendingExports must be flushed here;
4855 // this call might not return.
4856 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004857 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 }
4859
Dan Gohman98ca4f22009-08-05 01:29:28 +00004860 // Check if target-independent constraints permit a tail call here.
4861 // Target-dependent constraints are checked within TLI.LowerCallTo.
4862 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004863 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004864 isTailCall = false;
4865
Dan Gohmanbadcda42010-08-28 00:51:03 +00004866 // If there's a possibility that fast-isel has already selected some amount
4867 // of the current basic block, don't emit a tail call.
4868 if (isTailCall && EnableFastISel)
4869 isTailCall = false;
4870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004871 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004872 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004873 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004874 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004875 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004876 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004877 isTailCall,
4878 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004879 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004880 assert((isTailCall || Result.second.getNode()) &&
4881 "Non-null chain expected with non-tail call!");
4882 assert((Result.second.getNode() || !Result.first.getNode()) &&
4883 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004884 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004886 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004887 // The instruction result is the result of loading from the
4888 // hidden sret parameter.
4889 SmallVector<EVT, 1> PVTs;
4890 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4891
4892 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4893 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4894 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004895 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004896 SmallVector<SDValue, 4> Values(NumValues);
4897 SmallVector<SDValue, 4> Chains(NumValues);
4898
4899 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004900 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4901 DemoteStackSlot,
4902 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004903 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004904 Add,
4905 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4906 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004907 Values[i] = L;
4908 Chains[i] = L.getValue(1);
4909 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004910
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004911 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4912 MVT::Other, &Chains[0], NumValues);
4913 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004914
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004915 // Collect the legal value parts into potentially illegal values
4916 // that correspond to the original function's return values.
4917 SmallVector<EVT, 4> RetTys;
4918 RetTy = FTy->getReturnType();
4919 ComputeValueVTs(TLI, RetTy, RetTys);
4920 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4921 SmallVector<SDValue, 4> ReturnValues;
4922 unsigned CurReg = 0;
4923 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4924 EVT VT = RetTys[I];
4925 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4926 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004927
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004928 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004929 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004930 RegisterVT, VT, AssertOp);
4931 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004932 CurReg += NumRegs;
4933 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004934
Bill Wendling4533cac2010-01-28 21:51:40 +00004935 setValue(CS.getInstruction(),
4936 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4937 DAG.getVTList(&RetTys[0], RetTys.size()),
4938 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004939
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004940 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004941
4942 // As a special case, a null chain means that a tail call has been emitted and
4943 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004944 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004945 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004946 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004947 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948
Chris Lattner512063d2010-04-05 06:19:28 +00004949 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950 // Insert a label at the end of the invoke call to mark the try range. This
4951 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004952 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004953 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954
4955 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004956 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 }
4958}
4959
Chris Lattner8047d9a2009-12-24 00:37:38 +00004960/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4961/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004962static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4963 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004964 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004965 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004966 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004967 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004968 if (C->isNullValue())
4969 continue;
4970 // Unknown instruction.
4971 return false;
4972 }
4973 return true;
4974}
4975
Dan Gohman46510a72010-04-15 01:51:59 +00004976static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4977 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004978 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004979
Chris Lattner8047d9a2009-12-24 00:37:38 +00004980 // Check to see if this load can be trivially constant folded, e.g. if the
4981 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004982 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004983 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004984 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004985 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004986
Dan Gohman46510a72010-04-15 01:51:59 +00004987 if (const Constant *LoadCst =
4988 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4989 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004990 return Builder.getValue(LoadCst);
4991 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004992
Chris Lattner8047d9a2009-12-24 00:37:38 +00004993 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4994 // still constant memory, the input chain can be the entry node.
4995 SDValue Root;
4996 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004997
Chris Lattner8047d9a2009-12-24 00:37:38 +00004998 // Do not serialize (non-volatile) loads of constant memory with anything.
4999 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5000 Root = Builder.DAG.getEntryNode();
5001 ConstantMemory = true;
5002 } else {
5003 // Do not serialize non-volatile loads against each other.
5004 Root = Builder.DAG.getRoot();
5005 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005006
Chris Lattner8047d9a2009-12-24 00:37:38 +00005007 SDValue Ptr = Builder.getValue(PtrVal);
5008 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005009 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005010 false /*volatile*/,
5011 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005012
Chris Lattner8047d9a2009-12-24 00:37:38 +00005013 if (!ConstantMemory)
5014 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5015 return LoadVal;
5016}
5017
5018
5019/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5020/// If so, return true and lower it, otherwise return false and it will be
5021/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005022bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005023 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005024 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005025 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005026
Gabor Greif0635f352010-06-25 09:38:13 +00005027 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005028 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005029 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005030 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005031 return false;
5032
Gabor Greif0635f352010-06-25 09:38:13 +00005033 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005034
Chris Lattner8047d9a2009-12-24 00:37:38 +00005035 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5036 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005037 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5038 bool ActuallyDoIt = true;
5039 MVT LoadVT;
5040 const Type *LoadTy;
5041 switch (Size->getZExtValue()) {
5042 default:
5043 LoadVT = MVT::Other;
5044 LoadTy = 0;
5045 ActuallyDoIt = false;
5046 break;
5047 case 2:
5048 LoadVT = MVT::i16;
5049 LoadTy = Type::getInt16Ty(Size->getContext());
5050 break;
5051 case 4:
5052 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005053 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005054 break;
5055 case 8:
5056 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005057 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005058 break;
5059 /*
5060 case 16:
5061 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005062 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005063 LoadTy = VectorType::get(LoadTy, 4);
5064 break;
5065 */
5066 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005067
Chris Lattner04b091a2009-12-24 01:07:17 +00005068 // This turns into unaligned loads. We only do this if the target natively
5069 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5070 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005071
Chris Lattner04b091a2009-12-24 01:07:17 +00005072 // Require that we can find a legal MVT, and only do this if the target
5073 // supports unaligned loads of that type. Expanding into byte loads would
5074 // bloat the code.
5075 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5076 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5077 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5078 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5079 ActuallyDoIt = false;
5080 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005081
Chris Lattner04b091a2009-12-24 01:07:17 +00005082 if (ActuallyDoIt) {
5083 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5084 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005085
Chris Lattner04b091a2009-12-24 01:07:17 +00005086 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5087 ISD::SETNE);
5088 EVT CallVT = TLI.getValueType(I.getType(), true);
5089 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5090 return true;
5091 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005092 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005093
5094
Chris Lattner8047d9a2009-12-24 00:37:38 +00005095 return false;
5096}
5097
5098
Dan Gohman46510a72010-04-15 01:51:59 +00005099void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005100 // Handle inline assembly differently.
5101 if (isa<InlineAsm>(I.getCalledValue())) {
5102 visitInlineAsm(&I);
5103 return;
5104 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005105
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005106 // See if any floating point values are being passed to this function. This is
5107 // used to emit an undefined reference to fltused on Windows.
5108 const FunctionType *FT =
5109 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5110 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5111 if (FT->isVarArg() &&
5112 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5113 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5114 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005115 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005116 i != e; ++i) {
5117 if (!i->isFloatingPointTy()) continue;
5118 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5119 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005120 }
5121 }
5122 }
5123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 const char *RenameFn = 0;
5125 if (Function *F = I.getCalledFunction()) {
5126 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005127 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005128 if (unsigned IID = II->getIntrinsicID(F)) {
5129 RenameFn = visitIntrinsicCall(I, IID);
5130 if (!RenameFn)
5131 return;
5132 }
5133 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 if (unsigned IID = F->getIntrinsicID()) {
5135 RenameFn = visitIntrinsicCall(I, IID);
5136 if (!RenameFn)
5137 return;
5138 }
5139 }
5140
5141 // Check for well-known libc/libm calls. If the function is internal, it
5142 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005143 if (!F->hasLocalLinkage() && F->hasName()) {
5144 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005145 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005146 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005147 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5148 I.getType() == I.getArgOperand(0)->getType() &&
5149 I.getType() == I.getArgOperand(1)->getType()) {
5150 SDValue LHS = getValue(I.getArgOperand(0));
5151 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005152 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5153 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 return;
5155 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005156 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005157 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005158 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5159 I.getType() == I.getArgOperand(0)->getType()) {
5160 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005161 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5162 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 return;
5164 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005165 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005166 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005167 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5168 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005169 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005170 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005171 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5172 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005173 return;
5174 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005175 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005176 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005177 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5178 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005179 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005180 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005181 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5182 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 return;
5184 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005185 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005186 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005187 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5188 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005189 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005190 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005191 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5192 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005193 return;
5194 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005195 } else if (Name == "memcmp") {
5196 if (visitMemCmpCall(I))
5197 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 }
5199 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005202 SDValue Callee;
5203 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005204 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205 else
Bill Wendling056292f2008-09-16 21:48:12 +00005206 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207
Bill Wendling0d580132009-12-23 01:28:19 +00005208 // Check if we can potentially perform a tail call. More detailed checking is
5209 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005210 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211}
5212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005213namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215/// AsmOperandInfo - This contains information for each constraint that we are
5216/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005217class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005218 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005219public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220 /// CallOperand - If this is the result output operand or a clobber
5221 /// this is null, otherwise it is the incoming operand to the CallInst.
5222 /// This gets modified as the asm is processed.
5223 SDValue CallOperand;
5224
5225 /// AssignedRegs - If this is a register or register class operand, this
5226 /// contains the set of register corresponding to the operand.
5227 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228
John Thompsoneac6e1d2010-09-13 18:15:37 +00005229 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5234 /// busy in OutputRegs/InputRegs.
5235 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005236 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237 std::set<unsigned> &InputRegs,
5238 const TargetRegisterInfo &TRI) const {
5239 if (isOutReg) {
5240 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5241 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5242 }
5243 if (isInReg) {
5244 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5245 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5246 }
5247 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005248
Owen Andersone50ed302009-08-10 22:56:29 +00005249 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005250 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005252 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005253 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005254 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005256
Chris Lattner81249c92008-10-17 17:05:25 +00005257 if (isa<BasicBlock>(CallOperandVal))
5258 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005259
Chris Lattner81249c92008-10-17 17:05:25 +00005260 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005261
Chris Lattner81249c92008-10-17 17:05:25 +00005262 // If this is an indirect operand, the operand is a pointer to the
5263 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005264 if (isIndirect) {
5265 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5266 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005267 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005268 OpTy = PtrTy->getElementType();
5269 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270
Chris Lattner81249c92008-10-17 17:05:25 +00005271 // If OpTy is not a single value, it may be a struct/union that we
5272 // can tile with integers.
5273 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5274 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5275 switch (BitSize) {
5276 default: break;
5277 case 1:
5278 case 8:
5279 case 16:
5280 case 32:
5281 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005282 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005283 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005284 break;
5285 }
5286 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005287
Chris Lattner81249c92008-10-17 17:05:25 +00005288 return TLI.getValueType(OpTy, true);
5289 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291private:
5292 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5293 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005294 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005295 const TargetRegisterInfo &TRI) {
5296 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5297 Regs.insert(Reg);
5298 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5299 for (; *Aliases; ++Aliases)
5300 Regs.insert(*Aliases);
5301 }
5302};
Dan Gohman462f6b52010-05-29 17:53:24 +00005303
John Thompson44ab89e2010-10-29 17:29:13 +00005304typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306} // end llvm namespace.
5307
Dan Gohman462f6b52010-05-29 17:53:24 +00005308/// isAllocatableRegister - If the specified register is safe to allocate,
5309/// i.e. it isn't a stack pointer or some other special register, return the
5310/// register class for the register. Otherwise, return null.
5311static const TargetRegisterClass *
5312isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5313 const TargetLowering &TLI,
5314 const TargetRegisterInfo *TRI) {
5315 EVT FoundVT = MVT::Other;
5316 const TargetRegisterClass *FoundRC = 0;
5317 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5318 E = TRI->regclass_end(); RCI != E; ++RCI) {
5319 EVT ThisVT = MVT::Other;
5320
5321 const TargetRegisterClass *RC = *RCI;
5322 // If none of the value types for this register class are valid, we
5323 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5324 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5325 I != E; ++I) {
5326 if (TLI.isTypeLegal(*I)) {
5327 // If we have already found this register in a different register class,
5328 // choose the one with the largest VT specified. For example, on
5329 // PowerPC, we favor f64 register classes over f32.
5330 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5331 ThisVT = *I;
5332 break;
5333 }
5334 }
5335 }
5336
5337 if (ThisVT == MVT::Other) continue;
5338
5339 // NOTE: This isn't ideal. In particular, this might allocate the
5340 // frame pointer in functions that need it (due to them not being taken
5341 // out of allocation, because a variable sized allocation hasn't been seen
5342 // yet). This is a slight code pessimization, but should still work.
5343 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5344 E = RC->allocation_order_end(MF); I != E; ++I)
5345 if (*I == Reg) {
5346 // We found a matching register class. Keep looking at others in case
5347 // we find one with larger registers that this physreg is also in.
5348 FoundRC = RC;
5349 FoundVT = ThisVT;
5350 break;
5351 }
5352 }
5353 return FoundRC;
5354}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355
5356/// GetRegistersForValue - Assign registers (virtual or physical) for the
5357/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005358/// register allocator to handle the assignment process. However, if the asm
5359/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360/// allocation. This produces generally horrible, but correct, code.
5361///
5362/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363/// Input and OutputRegs are the set of already allocated physical registers.
5364///
Dan Gohman2048b852009-11-23 18:04:58 +00005365void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005366GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005367 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005369 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371 // Compute whether this value requires an input register, an output register,
5372 // or both.
5373 bool isOutReg = false;
5374 bool isInReg = false;
5375 switch (OpInfo.Type) {
5376 case InlineAsm::isOutput:
5377 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005378
5379 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005380 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005381 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 break;
5383 case InlineAsm::isInput:
5384 isInReg = true;
5385 isOutReg = false;
5386 break;
5387 case InlineAsm::isClobber:
5388 isOutReg = true;
5389 isInReg = true;
5390 break;
5391 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005392
5393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 MachineFunction &MF = DAG.getMachineFunction();
5395 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 // If this is a constraint for a single physreg, or a constraint for a
5398 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5401 OpInfo.ConstraintVT);
5402
5403 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005405 // If this is a FP input in an integer register (or visa versa) insert a bit
5406 // cast of the input value. More generally, handle any case where the input
5407 // value disagrees with the register class we plan to stick this in.
5408 if (OpInfo.Type == InlineAsm::isInput &&
5409 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005410 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005411 // types are identical size, use a bitcast to convert (e.g. two differing
5412 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005413 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005414 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005415 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005416 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005417 OpInfo.ConstraintVT = RegVT;
5418 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5419 // If the input is a FP value and we want it in FP registers, do a
5420 // bitcast to the corresponding integer type. This turns an f64 value
5421 // into i64, which can be passed with two i32 values on a 32-bit
5422 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005423 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005424 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005425 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005426 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005427 OpInfo.ConstraintVT = RegVT;
5428 }
5429 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005430
Owen Anderson23b9b192009-08-12 00:36:31 +00005431 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005433
Owen Andersone50ed302009-08-10 22:56:29 +00005434 EVT RegVT;
5435 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436
5437 // If this is a constraint for a specific physical register, like {r17},
5438 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005439 if (unsigned AssignedReg = PhysReg.first) {
5440 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005442 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005444 // Get the actual register value type. This is important, because the user
5445 // may have asked for (e.g.) the AX register in i32 type. We need to
5446 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005447 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005449 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005450 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451
5452 // If this is an expanded reference, add the rest of the regs to Regs.
5453 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005454 TargetRegisterClass::iterator I = RC->begin();
5455 for (; *I != AssignedReg; ++I)
5456 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005458 // Already added the first reg.
5459 --NumRegs; ++I;
5460 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005461 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462 Regs.push_back(*I);
5463 }
5464 }
Bill Wendling651ad132009-12-22 01:25:10 +00005465
Dan Gohman7451d3e2010-05-29 17:03:36 +00005466 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5468 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5469 return;
5470 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005471
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 // Otherwise, if this was a reference to an LLVM register class, create vregs
5473 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005474 if (const TargetRegisterClass *RC = PhysReg.second) {
5475 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005477 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478
Evan Chengfb112882009-03-23 08:01:15 +00005479 // Create the appropriate number of virtual registers.
5480 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5481 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005482 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005483
Dan Gohman7451d3e2010-05-29 17:03:36 +00005484 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005485 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005487
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005488 // This is a reference to a register class that doesn't directly correspond
5489 // to an LLVM register class. Allocate NumRegs consecutive, available,
5490 // registers from the class.
5491 std::vector<unsigned> RegClassRegs
5492 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5493 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5496 unsigned NumAllocated = 0;
5497 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5498 unsigned Reg = RegClassRegs[i];
5499 // See if this register is available.
5500 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5501 (isInReg && InputRegs.count(Reg))) { // Already used.
5502 // Make sure we find consecutive registers.
5503 NumAllocated = 0;
5504 continue;
5505 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005507 // Check to see if this register is allocatable (i.e. don't give out the
5508 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005509 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5510 if (!RC) { // Couldn't allocate this register.
5511 // Reset NumAllocated to make sure we return consecutive registers.
5512 NumAllocated = 0;
5513 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 // Okay, this register is good, we can use it.
5517 ++NumAllocated;
5518
5519 // If we allocated enough consecutive registers, succeed.
5520 if (NumAllocated == NumRegs) {
5521 unsigned RegStart = (i-NumAllocated)+1;
5522 unsigned RegEnd = i+1;
5523 // Mark all of the allocated registers used.
5524 for (unsigned i = RegStart; i != RegEnd; ++i)
5525 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005526
Dan Gohman7451d3e2010-05-29 17:03:36 +00005527 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528 OpInfo.ConstraintVT);
5529 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5530 return;
5531 }
5532 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005533
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 // Otherwise, we couldn't allocate enough registers for this.
5535}
5536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537/// visitInlineAsm - Handle a call to an InlineAsm object.
5538///
Dan Gohman46510a72010-04-15 01:51:59 +00005539void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5540 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541
5542 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005543 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 std::set<unsigned> OutputRegs, InputRegs;
5546
John Thompson44ab89e2010-10-29 17:29:13 +00005547 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005548 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005549
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5551 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005552 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5553 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005555
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557
5558 // Compute the value type for each operand.
5559 switch (OpInfo.Type) {
5560 case InlineAsm::isOutput:
5561 // Indirect outputs just consume an argument.
5562 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005563 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 break;
5565 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005566
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 // The return value of the call is this value. As such, there is no
5568 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005569 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005570 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5572 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5573 } else {
5574 assert(ResNo == 0 && "Asm only has one result!");
5575 OpVT = TLI.getValueType(CS.getType());
5576 }
5577 ++ResNo;
5578 break;
5579 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005580 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 break;
5582 case InlineAsm::isClobber:
5583 // Nothing to do.
5584 break;
5585 }
5586
5587 // If this is an input or an indirect output, process the call argument.
5588 // BasicBlocks are labels, currently appearing only in asm's.
5589 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005590 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005592 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005595
Owen Anderson1d0be152009-08-13 21:58:54 +00005596 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005600
John Thompsoneac6e1d2010-09-13 18:15:37 +00005601 // Indirect operand accesses access memory.
5602 if (OpInfo.isIndirect)
5603 hasMemory = true;
5604 else {
5605 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5606 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5607 if (CType == TargetLowering::C_Memory) {
5608 hasMemory = true;
5609 break;
5610 }
5611 }
5612 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005613 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
John Thompsoneac6e1d2010-09-13 18:15:37 +00005615 SDValue Chain, Flag;
5616
5617 // We won't need to flush pending loads if this asm doesn't touch
5618 // memory and is nonvolatile.
5619 if (hasMemory || IA->hasSideEffects())
5620 Chain = getRoot();
5621 else
5622 Chain = DAG.getRoot();
5623
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005624 // Second pass over the constraints: compute which constraint option to use
5625 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005626 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005627 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005628
John Thompson54584742010-09-24 22:24:05 +00005629 // If this is an output operand with a matching input operand, look up the
5630 // matching input. If their types mismatch, e.g. one is an integer, the
5631 // other is floating point, or their sizes are different, flag it as an
5632 // error.
5633 if (OpInfo.hasMatchingInput()) {
5634 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005635
John Thompson54584742010-09-24 22:24:05 +00005636 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5637 if ((OpInfo.ConstraintVT.isInteger() !=
5638 Input.ConstraintVT.isInteger()) ||
5639 (OpInfo.ConstraintVT.getSizeInBits() !=
5640 Input.ConstraintVT.getSizeInBits())) {
5641 report_fatal_error("Unsupported asm: input constraint"
5642 " with a matching output constraint of"
5643 " incompatible type!");
5644 }
5645 Input.ConstraintVT = OpInfo.ConstraintVT;
5646 }
5647 }
5648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005650 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 // If this is a memory input, and if the operand is not indirect, do what we
5653 // need to to provide an address for the memory input.
5654 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5655 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005656 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005657 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 // Memory operands really want the address of the value. If we don't have
5660 // an indirect input, put it in the constpool if we can, otherwise spill
5661 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 // If the operand is a float, integer, or vector constant, spill to a
5664 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005665 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5667 isa<ConstantVector>(OpVal)) {
5668 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5669 TLI.getPointerTy());
5670 } else {
5671 // Otherwise, create a stack slot and emit a store to it before the
5672 // asm.
5673 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005674 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5676 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005677 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005679 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005680 OpInfo.CallOperand, StackSlot,
5681 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005682 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 OpInfo.CallOperand = StackSlot;
5684 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 // There is no longer a Value* corresponding to this operand.
5687 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005688
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005689 // It is now an indirect operand.
5690 OpInfo.isIndirect = true;
5691 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 // If this constraint is for a specific register, allocate it before
5694 // anything else.
5695 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005696 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005700 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5702 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 // C_Register operands have already been allocated, Other/Memory don't need
5705 // to be.
5706 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005707 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708 }
5709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005710 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5711 std::vector<SDValue> AsmNodeOperands;
5712 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5713 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005714 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5715 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005716
Chris Lattnerdecc2672010-04-07 05:20:54 +00005717 // If we have a !srcloc metadata node associated with it, we want to attach
5718 // this to the ultimately generated inline asm machineinstr. To do this, we
5719 // pass in the third operand as this (potentially null) inline asm MDNode.
5720 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5721 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722
Evan Chengc36b7062011-01-07 23:50:32 +00005723 // Remember the HasSideEffect and AlignStack bits as operand 3.
5724 unsigned ExtraInfo = 0;
5725 if (IA->hasSideEffects())
5726 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5727 if (IA->isAlignStack())
5728 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5729 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5730 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005731
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005732 // Loop over all of the inputs, copying the operand values into the
5733 // appropriate registers and processing the output regs.
5734 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5737 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5740 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5741
5742 switch (OpInfo.Type) {
5743 case InlineAsm::isOutput: {
5744 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5745 OpInfo.ConstraintType != TargetLowering::C_Register) {
5746 // Memory output, or 'other' output (e.g. 'X' constraint).
5747 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5748
5749 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005750 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5751 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 TLI.getPointerTy()));
5753 AsmNodeOperands.push_back(OpInfo.CallOperand);
5754 break;
5755 }
5756
5757 // Otherwise, this is a register or register class output.
5758
5759 // Copy the output from the appropriate register. Find a register that
5760 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005761 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005762 report_fatal_error("Couldn't allocate output reg for constraint '" +
5763 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764
5765 // If this is an indirect operand, store through the pointer after the
5766 // asm.
5767 if (OpInfo.isIndirect) {
5768 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5769 OpInfo.CallOperandVal));
5770 } else {
5771 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005772 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 // Concatenate this output onto the outputs list.
5774 RetValRegs.append(OpInfo.AssignedRegs);
5775 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005776
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777 // Add information to the INLINEASM node to know that this register is
5778 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005779 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005780 InlineAsm::Kind_RegDefEarlyClobber :
5781 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005782 false,
5783 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005784 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005785 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786 break;
5787 }
5788 case InlineAsm::isInput: {
5789 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005790
Chris Lattner6bdcda32008-10-17 16:47:46 +00005791 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 // If this is required to match an output register we have already set,
5793 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005794 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005795
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 // Scan until we find the definition we already emitted of this operand.
5797 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005798 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 for (; OperandNo; --OperandNo) {
5800 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005801 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005802 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005803 assert((InlineAsm::isRegDefKind(OpFlag) ||
5804 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5805 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005806 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 }
5808
Evan Cheng697cbbf2009-03-20 18:03:34 +00005809 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005810 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005811 if (InlineAsm::isRegDefKind(OpFlag) ||
5812 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005813 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005814 if (OpInfo.isIndirect) {
5815 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005816 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005817 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5818 " don't know how to handle tied "
5819 "indirect register inputs");
5820 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005824 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005825 MatchedRegs.RegVTs.push_back(RegVT);
5826 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005827 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005828 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005829 MatchedRegs.Regs.push_back
5830 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005831
5832 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005833 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005834 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005835 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005836 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005837 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005840
Chris Lattnerdecc2672010-04-07 05:20:54 +00005841 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5842 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5843 "Unexpected number of operands");
5844 // Add information to the INLINEASM node to know about this input.
5845 // See InlineAsm.h isUseOperandTiedToDef.
5846 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5847 OpInfo.getMatchedOperand());
5848 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5849 TLI.getPointerTy()));
5850 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5851 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005853
Dale Johannesenb5611a62010-07-13 20:17:05 +00005854 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005855 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5856 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005857 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005858
Dale Johannesenb5611a62010-07-13 20:17:05 +00005859 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 std::vector<SDValue> Ops;
5861 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005862 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005863 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005864 report_fatal_error("Invalid operand for inline asm constraint '" +
5865 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005868 unsigned ResOpType =
5869 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005870 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 TLI.getPointerTy()));
5872 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5873 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005874 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005875
Chris Lattnerdecc2672010-04-07 05:20:54 +00005876 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5878 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5879 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005882 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005883 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 TLI.getPointerTy()));
5885 AsmNodeOperands.push_back(InOperandVal);
5886 break;
5887 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5890 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5891 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005892 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 "Don't know how to handle indirect register inputs yet!");
5894
5895 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005896 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005897 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005898 report_fatal_error("Couldn't allocate input reg for constraint '" +
5899 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005900
Dale Johannesen66978ee2009-01-31 02:22:37 +00005901 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005902 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
Chris Lattnerdecc2672010-04-07 05:20:54 +00005904 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005905 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 break;
5907 }
5908 case InlineAsm::isClobber: {
5909 // Add the clobbered value to the operand list, so that the register
5910 // allocator is aware that the physreg got clobbered.
5911 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005912 OpInfo.AssignedRegs.AddInlineAsmOperands(
5913 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005914 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005915 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 break;
5917 }
5918 }
5919 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005920
Chris Lattnerdecc2672010-04-07 05:20:54 +00005921 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005922 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005924
Dale Johannesen66978ee2009-01-31 02:22:37 +00005925 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005926 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927 &AsmNodeOperands[0], AsmNodeOperands.size());
5928 Flag = Chain.getValue(1);
5929
5930 // If this asm returns a register value, copy the result from that register
5931 // and set it as the value of the call.
5932 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005933 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005934 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005935
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005936 // FIXME: Why don't we do this for inline asms with MRVs?
5937 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005938 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005939
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005940 // If any of the results of the inline asm is a vector, it may have the
5941 // wrong width/num elts. This can happen for register classes that can
5942 // contain multiple different value types. The preg or vreg allocated may
5943 // not have the same VT as was expected. Convert it to the right type
5944 // with bit_convert.
5945 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005946 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005947 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005948
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005949 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005950 ResultType.isInteger() && Val.getValueType().isInteger()) {
5951 // If a result value was tied to an input value, the computed result may
5952 // have a wider width than the expected result. Extract the relevant
5953 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005954 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005955 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005956
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005957 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005958 }
Dan Gohman95915732008-10-18 01:03:45 +00005959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005961 // Don't need to use this as a chain in this case.
5962 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5963 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005965
Dan Gohman46510a72010-04-15 01:51:59 +00005966 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 // Process indirect outputs, first output all of the flagged copies out of
5969 // physregs.
5970 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5971 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005972 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005973 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005974 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5976 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // Emit the non-flagged stores from the physregs.
5979 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005980 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5981 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5982 StoresToEmit[i].first,
5983 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005984 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005985 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005986 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005987 }
5988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 DAG.setRoot(Chain);
5994}
5995
Dan Gohman46510a72010-04-15 01:51:59 +00005996void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005997 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5998 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005999 getValue(I.getArgOperand(0)),
6000 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001}
6002
Dan Gohman46510a72010-04-15 01:51:59 +00006003void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006004 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006005 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6006 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006007 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006008 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 setValue(&I, V);
6010 DAG.setRoot(V.getValue(1));
6011}
6012
Dan Gohman46510a72010-04-15 01:51:59 +00006013void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006014 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6015 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006016 getValue(I.getArgOperand(0)),
6017 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018}
6019
Dan Gohman46510a72010-04-15 01:51:59 +00006020void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006021 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6022 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006023 getValue(I.getArgOperand(0)),
6024 getValue(I.getArgOperand(1)),
6025 DAG.getSrcValue(I.getArgOperand(0)),
6026 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027}
6028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006030/// implementation, which just calls LowerCall.
6031/// FIXME: When all targets are
6032/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033std::pair<SDValue, SDValue>
6034TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6035 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006036 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006037 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006038 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006040 ArgListTy &Args, SelectionDAG &DAG,
6041 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006043 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006044 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006045 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006046 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006047 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6048 for (unsigned Value = 0, NumValues = ValueVTs.size();
6049 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006050 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006051 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006052 SDValue Op = SDValue(Args[i].Node.getNode(),
6053 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006054 ISD::ArgFlagsTy Flags;
6055 unsigned OriginalAlignment =
6056 getTargetData()->getABITypeAlignment(ArgTy);
6057
6058 if (Args[i].isZExt)
6059 Flags.setZExt();
6060 if (Args[i].isSExt)
6061 Flags.setSExt();
6062 if (Args[i].isInReg)
6063 Flags.setInReg();
6064 if (Args[i].isSRet)
6065 Flags.setSRet();
6066 if (Args[i].isByVal) {
6067 Flags.setByVal();
6068 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6069 const Type *ElementTy = Ty->getElementType();
6070 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006071 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 // For ByVal, alignment should come from FE. BE will guess if this
6073 // info is not there but there are cases it cannot get right.
6074 if (Args[i].Alignment)
6075 FrameAlign = Args[i].Alignment;
6076 Flags.setByValAlign(FrameAlign);
6077 Flags.setByValSize(FrameSize);
6078 }
6079 if (Args[i].isNest)
6080 Flags.setNest();
6081 Flags.setOrigAlign(OriginalAlignment);
6082
Owen Anderson23b9b192009-08-12 00:36:31 +00006083 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6084 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006085 SmallVector<SDValue, 4> Parts(NumParts);
6086 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6087
6088 if (Args[i].isSExt)
6089 ExtendKind = ISD::SIGN_EXTEND;
6090 else if (Args[i].isZExt)
6091 ExtendKind = ISD::ZERO_EXTEND;
6092
Bill Wendling46ada192010-03-02 01:55:18 +00006093 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006094 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095
Dan Gohman98ca4f22009-08-05 01:29:28 +00006096 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006098 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6099 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006100 if (NumParts > 1 && j == 0)
6101 MyFlags.Flags.setSplit();
6102 else if (j != 0)
6103 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006104
Dan Gohman98ca4f22009-08-05 01:29:28 +00006105 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006106 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107 }
6108 }
6109 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006110
Dan Gohman98ca4f22009-08-05 01:29:28 +00006111 // Handle the incoming return values from the call.
6112 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006113 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006116 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006117 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6118 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006119 for (unsigned i = 0; i != NumRegs; ++i) {
6120 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006121 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006122 MyFlags.Used = isReturnValueUsed;
6123 if (RetSExt)
6124 MyFlags.Flags.setSExt();
6125 if (RetZExt)
6126 MyFlags.Flags.setZExt();
6127 if (isInreg)
6128 MyFlags.Flags.setInReg();
6129 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 }
6132
Dan Gohman98ca4f22009-08-05 01:29:28 +00006133 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006134 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006135 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006136
6137 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006138 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006139 "LowerCall didn't return a valid chain!");
6140 assert((!isTailCall || InVals.empty()) &&
6141 "LowerCall emitted a return value for a tail call!");
6142 assert((isTailCall || InVals.size() == Ins.size()) &&
6143 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006144
6145 // For a tail call, the return value is merely live-out and there aren't
6146 // any nodes in the DAG representing it. Return a special value to
6147 // indicate that a tail call has been emitted and no more Instructions
6148 // should be processed in the current block.
6149 if (isTailCall) {
6150 DAG.setRoot(Chain);
6151 return std::make_pair(SDValue(), SDValue());
6152 }
6153
Evan Chengaf1871f2010-03-11 19:38:18 +00006154 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6155 assert(InVals[i].getNode() &&
6156 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006157 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006158 "LowerCall emitted a value with the wrong type!");
6159 });
6160
Dan Gohman98ca4f22009-08-05 01:29:28 +00006161 // Collect the legal value parts into potentially illegal values
6162 // that correspond to the original function's return values.
6163 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6164 if (RetSExt)
6165 AssertOp = ISD::AssertSext;
6166 else if (RetZExt)
6167 AssertOp = ISD::AssertZext;
6168 SmallVector<SDValue, 4> ReturnValues;
6169 unsigned CurReg = 0;
6170 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006171 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006172 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6173 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006174
Bill Wendling46ada192010-03-02 01:55:18 +00006175 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006176 NumRegs, RegisterVT, VT,
6177 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006178 CurReg += NumRegs;
6179 }
6180
6181 // For a function returning void, there is no return value. We can't create
6182 // such a node, so we just return a null return value in that case. In
6183 // that case, nothing will actualy look at the value.
6184 if (ReturnValues.empty())
6185 return std::make_pair(SDValue(), Chain);
6186
6187 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6188 DAG.getVTList(&RetTys[0], RetTys.size()),
6189 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190 return std::make_pair(Res, Chain);
6191}
6192
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006193void TargetLowering::LowerOperationWrapper(SDNode *N,
6194 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006195 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006196 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006197 if (Res.getNode())
6198 Results.push_back(Res);
6199}
6200
Dan Gohmand858e902010-04-17 15:26:15 +00006201SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006202 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 return SDValue();
6204}
6205
Dan Gohman46510a72010-04-15 01:51:59 +00006206void
6207SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006208 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 assert((Op.getOpcode() != ISD::CopyFromReg ||
6210 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6211 "Copy from a reg to the same reg!");
6212 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6213
Owen Anderson23b9b192009-08-12 00:36:31 +00006214 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006216 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 PendingExports.push_back(Chain);
6218}
6219
6220#include "llvm/CodeGen/SelectionDAGISel.h"
6221
Dan Gohman46510a72010-04-15 01:51:59 +00006222void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006223 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006224 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006225 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006226 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006227 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006228 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006230 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006231 SmallVector<ISD::OutputArg, 4> Outs;
6232 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6233 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006234
Dan Gohman7451d3e2010-05-29 17:03:36 +00006235 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006236 // Put in an sret pointer parameter before all the other parameters.
6237 SmallVector<EVT, 1> ValueVTs;
6238 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6239
6240 // NOTE: Assuming that a pointer will never break down to more than one VT
6241 // or one register.
6242 ISD::ArgFlagsTy Flags;
6243 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006244 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006245 ISD::InputArg RetArg(Flags, RegisterVT, true);
6246 Ins.push_back(RetArg);
6247 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006248
Dan Gohman98ca4f22009-08-05 01:29:28 +00006249 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006250 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006251 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006252 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006253 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006254 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6255 bool isArgValueUsed = !I->use_empty();
6256 for (unsigned Value = 0, NumValues = ValueVTs.size();
6257 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006258 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006259 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006260 ISD::ArgFlagsTy Flags;
6261 unsigned OriginalAlignment =
6262 TD->getABITypeAlignment(ArgTy);
6263
6264 if (F.paramHasAttr(Idx, Attribute::ZExt))
6265 Flags.setZExt();
6266 if (F.paramHasAttr(Idx, Attribute::SExt))
6267 Flags.setSExt();
6268 if (F.paramHasAttr(Idx, Attribute::InReg))
6269 Flags.setInReg();
6270 if (F.paramHasAttr(Idx, Attribute::StructRet))
6271 Flags.setSRet();
6272 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6273 Flags.setByVal();
6274 const PointerType *Ty = cast<PointerType>(I->getType());
6275 const Type *ElementTy = Ty->getElementType();
6276 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6277 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6278 // For ByVal, alignment should be passed from FE. BE will guess if
6279 // this info is not there but there are cases it cannot get right.
6280 if (F.getParamAlignment(Idx))
6281 FrameAlign = F.getParamAlignment(Idx);
6282 Flags.setByValAlign(FrameAlign);
6283 Flags.setByValSize(FrameSize);
6284 }
6285 if (F.paramHasAttr(Idx, Attribute::Nest))
6286 Flags.setNest();
6287 Flags.setOrigAlign(OriginalAlignment);
6288
Owen Anderson23b9b192009-08-12 00:36:31 +00006289 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6290 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006291 for (unsigned i = 0; i != NumRegs; ++i) {
6292 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6293 if (NumRegs > 1 && i == 0)
6294 MyFlags.Flags.setSplit();
6295 // if it isn't first piece, alignment must be 1
6296 else if (i > 0)
6297 MyFlags.Flags.setOrigAlign(1);
6298 Ins.push_back(MyFlags);
6299 }
6300 }
6301 }
6302
6303 // Call the target to set up the argument values.
6304 SmallVector<SDValue, 8> InVals;
6305 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6306 F.isVarArg(), Ins,
6307 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006308
6309 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006310 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006311 "LowerFormalArguments didn't return a valid chain!");
6312 assert(InVals.size() == Ins.size() &&
6313 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006314 DEBUG({
6315 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6316 assert(InVals[i].getNode() &&
6317 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006318 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006319 "LowerFormalArguments emitted a value with the wrong type!");
6320 }
6321 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006322
Dan Gohman5e866062009-08-06 15:37:27 +00006323 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006324 DAG.setRoot(NewRoot);
6325
6326 // Set up the argument values.
6327 unsigned i = 0;
6328 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006329 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006330 // Create a virtual register for the sret pointer, and put in a copy
6331 // from the sret argument into it.
6332 SmallVector<EVT, 1> ValueVTs;
6333 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6334 EVT VT = ValueVTs[0];
6335 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6336 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006337 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006338 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006339
Dan Gohman2048b852009-11-23 18:04:58 +00006340 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006341 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6342 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006343 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006344 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6345 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006346 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006347
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006348 // i indexes lowered arguments. Bump it past the hidden sret argument.
6349 // Idx indexes LLVM arguments. Don't touch it.
6350 ++i;
6351 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006352
Dan Gohman46510a72010-04-15 01:51:59 +00006353 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006354 ++I, ++Idx) {
6355 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006356 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006357 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006358 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006359
6360 // If this argument is unused then remember its value. It is used to generate
6361 // debugging information.
6362 if (I->use_empty() && NumValues)
6363 SDB->setUnusedArgValue(I, InVals[i]);
6364
Dan Gohman98ca4f22009-08-05 01:29:28 +00006365 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006366 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006367 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6368 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006369
6370 if (!I->use_empty()) {
6371 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6372 if (F.paramHasAttr(Idx, Attribute::SExt))
6373 AssertOp = ISD::AssertSext;
6374 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6375 AssertOp = ISD::AssertZext;
6376
Bill Wendling46ada192010-03-02 01:55:18 +00006377 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006378 NumParts, PartVT, VT,
6379 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006380 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006381
Dan Gohman98ca4f22009-08-05 01:29:28 +00006382 i += NumParts;
6383 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006384
Devang Patel0b48ead2010-08-31 22:22:42 +00006385 // Note down frame index for byval arguments.
6386 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006387 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006388 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6389 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6390
Dan Gohman98ca4f22009-08-05 01:29:28 +00006391 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006392 SDValue Res;
6393 if (!ArgValues.empty())
6394 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6395 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006396 SDB->setValue(I, Res);
6397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398 // If this argument is live outside of the entry block, insert a copy from
6399 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006400 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006403
Dan Gohman98ca4f22009-08-05 01:29:28 +00006404 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405
6406 // Finally, if the target has anything special to do, allow it to do so.
6407 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006408 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409}
6410
6411/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6412/// ensure constants are generated when needed. Remember the virtual registers
6413/// that need to be added to the Machine PHI nodes as input. We cannot just
6414/// directly add them, because expansion might result in multiple MBB's for one
6415/// BB. As such, the start of the BB might correspond to a different MBB than
6416/// the end.
6417///
6418void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006419SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006420 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006421
6422 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6423
6424 // Check successor nodes' PHI nodes that expect a constant to be available
6425 // from this block.
6426 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006427 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006429 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431 // If this terminator has multiple identical successors (common for
6432 // switches), only handle each succ once.
6433 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436
6437 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6438 // nodes and Machine PHI nodes, but the incoming operands have not been
6439 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006440 for (BasicBlock::const_iterator I = SuccBB->begin();
6441 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 // Ignore dead phi's.
6443 if (PN->use_empty()) continue;
6444
6445 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006446 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006447
Dan Gohman46510a72010-04-15 01:51:59 +00006448 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006449 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006451 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006452 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006453 }
6454 Reg = RegOut;
6455 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006456 DenseMap<const Value *, unsigned>::iterator I =
6457 FuncInfo.ValueMap.find(PHIOp);
6458 if (I != FuncInfo.ValueMap.end())
6459 Reg = I->second;
6460 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006461 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006462 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006464 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006465 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006466 }
6467 }
6468
6469 // Remember that this register needs to added to the machine PHI node as
6470 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006471 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006472 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6473 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006474 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006475 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006476 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006477 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006478 Reg += NumRegisters;
6479 }
6480 }
6481 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006482 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006483}