blob: 0731299f3595075564b6ced79bfbbcd31ee2ed85 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "llvm/CodeGen/MachineFunction.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga448bc42007-08-16 23:50:06 +000018#include "llvm/Target/TargetFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/Target/TargetData.h"
21#include "llvm/Target/TargetMachine.h"
22#include "llvm/Target/TargetOptions.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
25#include "llvm/DerivedTypes.h"
Duncan Sandsa3691432007-10-28 12:59:45 +000026#include "llvm/Support/Alignment.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Compiler.h"
Duncan Sandsa3691432007-10-28 12:59:45 +000029#include "llvm/Support/MathExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/ADT/DenseMap.h"
31#include "llvm/ADT/SmallVector.h"
32#include "llvm/ADT/SmallPtrSet.h"
33#include <map>
34using namespace llvm;
35
36#ifndef NDEBUG
37static cl::opt<bool>
38ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
39 cl::desc("Pop up a window to show dags before legalize"));
40#else
41static const bool ViewLegalizeDAGs = 0;
42#endif
43
44//===----------------------------------------------------------------------===//
45/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and
46/// hacks on it until the target machine can handle it. This involves
47/// eliminating value sizes the machine cannot handle (promoting small sizes to
48/// large sizes or splitting up large values into small values) as well as
49/// eliminating operations the machine cannot handle.
50///
51/// This code also does a small amount of optimization and recognition of idioms
52/// as part of its processing. For example, if a target does not support a
53/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
54/// will attempt merge setcc and brc instructions into brcc's.
55///
56namespace {
57class VISIBILITY_HIDDEN SelectionDAGLegalize {
58 TargetLowering &TLI;
59 SelectionDAG &DAG;
60
61 // Libcall insertion helpers.
62
63 /// LastCALLSEQ_END - This keeps track of the CALLSEQ_END node that has been
64 /// legalized. We use this to ensure that calls are properly serialized
65 /// against each other, including inserted libcalls.
66 SDOperand LastCALLSEQ_END;
67
68 /// IsLegalizingCall - This member is used *only* for purposes of providing
69 /// helpful assertions that a libcall isn't created while another call is
70 /// being legalized (which could lead to non-serialized call sequences).
71 bool IsLegalizingCall;
72
73 enum LegalizeAction {
74 Legal, // The target natively supports this operation.
75 Promote, // This operation should be executed in a larger type.
76 Expand // Try to expand this to other ops, otherwise use a libcall.
77 };
78
79 /// ValueTypeActions - This is a bitvector that contains two bits for each
80 /// value type, where the two bits correspond to the LegalizeAction enum.
81 /// This can be queried with "getTypeAction(VT)".
82 TargetLowering::ValueTypeActionImpl ValueTypeActions;
83
84 /// LegalizedNodes - For nodes that are of legal width, and that have more
85 /// than one use, this map indicates what regularized operand to use. This
86 /// allows us to avoid legalizing the same thing more than once.
87 DenseMap<SDOperand, SDOperand> LegalizedNodes;
88
89 /// PromotedNodes - For nodes that are below legal width, and that have more
90 /// than one use, this map indicates what promoted value to use. This allows
91 /// us to avoid promoting the same thing more than once.
92 DenseMap<SDOperand, SDOperand> PromotedNodes;
93
94 /// ExpandedNodes - For nodes that need to be expanded this map indicates
95 /// which which operands are the expanded version of the input. This allows
96 /// us to avoid expanding the same node more than once.
97 DenseMap<SDOperand, std::pair<SDOperand, SDOperand> > ExpandedNodes;
98
99 /// SplitNodes - For vector nodes that need to be split, this map indicates
100 /// which which operands are the split version of the input. This allows us
101 /// to avoid splitting the same node more than once.
102 std::map<SDOperand, std::pair<SDOperand, SDOperand> > SplitNodes;
103
104 /// ScalarizedNodes - For nodes that need to be converted from vector types to
105 /// scalar types, this contains the mapping of ones we have already
106 /// processed to the result.
107 std::map<SDOperand, SDOperand> ScalarizedNodes;
108
109 void AddLegalizedOperand(SDOperand From, SDOperand To) {
110 LegalizedNodes.insert(std::make_pair(From, To));
111 // If someone requests legalization of the new node, return itself.
112 if (From != To)
113 LegalizedNodes.insert(std::make_pair(To, To));
114 }
115 void AddPromotedOperand(SDOperand From, SDOperand To) {
116 bool isNew = PromotedNodes.insert(std::make_pair(From, To));
117 assert(isNew && "Got into the map somehow?");
118 // If someone requests legalization of the new node, return itself.
119 LegalizedNodes.insert(std::make_pair(To, To));
120 }
121
122public:
123
124 SelectionDAGLegalize(SelectionDAG &DAG);
125
126 /// getTypeAction - Return how we should legalize values of this type, either
127 /// it is already legal or we need to expand it into multiple registers of
128 /// smaller integer type, or we need to promote it to a larger type.
129 LegalizeAction getTypeAction(MVT::ValueType VT) const {
130 return (LegalizeAction)ValueTypeActions.getTypeAction(VT);
131 }
132
133 /// isTypeLegal - Return true if this type is legal on this target.
134 ///
135 bool isTypeLegal(MVT::ValueType VT) const {
136 return getTypeAction(VT) == Legal;
137 }
138
139 void LegalizeDAG();
140
141private:
142 /// HandleOp - Legalize, Promote, or Expand the specified operand as
143 /// appropriate for its type.
144 void HandleOp(SDOperand Op);
145
146 /// LegalizeOp - We know that the specified value has a legal type.
147 /// Recursively ensure that the operands have legal types, then return the
148 /// result.
149 SDOperand LegalizeOp(SDOperand O);
150
Dan Gohman6d05cac2007-10-11 23:57:53 +0000151 /// UnrollVectorOp - We know that the given vector has a legal type, however
152 /// the operation it performs is not legal and is an operation that we have
153 /// no way of lowering. "Unroll" the vector, splitting out the scalars and
154 /// operating on each element individually.
155 SDOperand UnrollVectorOp(SDOperand O);
156
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 /// PromoteOp - Given an operation that produces a value in an invalid type,
158 /// promote it to compute the value into a larger type. The produced value
159 /// will have the correct bits for the low portion of the register, but no
160 /// guarantee is made about the top bits: it may be zero, sign-extended, or
161 /// garbage.
162 SDOperand PromoteOp(SDOperand O);
163
164 /// ExpandOp - Expand the specified SDOperand into its two component pieces
165 /// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this,
166 /// the LegalizeNodes map is filled in for any results that are not expanded,
167 /// the ExpandedNodes map is filled in for any results that are expanded, and
168 /// the Lo/Hi values are returned. This applies to integer types and Vector
169 /// types.
170 void ExpandOp(SDOperand O, SDOperand &Lo, SDOperand &Hi);
171
172 /// SplitVectorOp - Given an operand of vector type, break it down into
173 /// two smaller values.
174 void SplitVectorOp(SDOperand O, SDOperand &Lo, SDOperand &Hi);
175
176 /// ScalarizeVectorOp - Given an operand of single-element vector type
177 /// (e.g. v1f32), convert it into the equivalent operation that returns a
178 /// scalar (e.g. f32) value.
179 SDOperand ScalarizeVectorOp(SDOperand O);
180
181 /// isShuffleLegal - Return true if a vector shuffle is legal with the
182 /// specified mask and type. Targets can specify exactly which masks they
183 /// support and the code generator is tasked with not creating illegal masks.
184 ///
185 /// Note that this will also return true for shuffles that are promoted to a
186 /// different type.
187 ///
188 /// If this is a legal shuffle, this method returns the (possibly promoted)
189 /// build_vector Mask. If it's not a legal shuffle, it returns null.
190 SDNode *isShuffleLegal(MVT::ValueType VT, SDOperand Mask) const;
191
192 bool LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
193 SmallPtrSet<SDNode*, 32> &NodesLeadingTo);
194
195 void LegalizeSetCCOperands(SDOperand &LHS, SDOperand &RHS, SDOperand &CC);
196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 SDOperand ExpandLibCall(const char *Name, SDNode *Node, bool isSigned,
198 SDOperand &Hi);
199 SDOperand ExpandIntToFP(bool isSigned, MVT::ValueType DestTy,
200 SDOperand Source);
201
202 SDOperand ExpandBIT_CONVERT(MVT::ValueType DestVT, SDOperand SrcOp);
203 SDOperand ExpandBUILD_VECTOR(SDNode *Node);
204 SDOperand ExpandSCALAR_TO_VECTOR(SDNode *Node);
205 SDOperand ExpandLegalINT_TO_FP(bool isSigned,
206 SDOperand LegalOp,
207 MVT::ValueType DestVT);
208 SDOperand PromoteLegalINT_TO_FP(SDOperand LegalOp, MVT::ValueType DestVT,
209 bool isSigned);
210 SDOperand PromoteLegalFP_TO_INT(SDOperand LegalOp, MVT::ValueType DestVT,
211 bool isSigned);
212
213 SDOperand ExpandBSWAP(SDOperand Op);
214 SDOperand ExpandBitCount(unsigned Opc, SDOperand Op);
215 bool ExpandShift(unsigned Opc, SDOperand Op, SDOperand Amt,
216 SDOperand &Lo, SDOperand &Hi);
217 void ExpandShiftParts(unsigned NodeOp, SDOperand Op, SDOperand Amt,
218 SDOperand &Lo, SDOperand &Hi);
219
220 SDOperand ExpandEXTRACT_SUBVECTOR(SDOperand Op);
221 SDOperand ExpandEXTRACT_VECTOR_ELT(SDOperand Op);
222
223 SDOperand getIntPtrConstant(uint64_t Val) {
224 return DAG.getConstant(Val, TLI.getPointerTy());
225 }
226};
227}
228
229/// isVectorShuffleLegal - Return true if a vector shuffle is legal with the
230/// specified mask and type. Targets can specify exactly which masks they
231/// support and the code generator is tasked with not creating illegal masks.
232///
233/// Note that this will also return true for shuffles that are promoted to a
234/// different type.
235SDNode *SelectionDAGLegalize::isShuffleLegal(MVT::ValueType VT,
236 SDOperand Mask) const {
237 switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE, VT)) {
238 default: return 0;
239 case TargetLowering::Legal:
240 case TargetLowering::Custom:
241 break;
242 case TargetLowering::Promote: {
243 // If this is promoted to a different type, convert the shuffle mask and
244 // ask if it is legal in the promoted type!
245 MVT::ValueType NVT = TLI.getTypeToPromoteTo(ISD::VECTOR_SHUFFLE, VT);
246
247 // If we changed # elements, change the shuffle mask.
248 unsigned NumEltsGrowth =
249 MVT::getVectorNumElements(NVT) / MVT::getVectorNumElements(VT);
250 assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
251 if (NumEltsGrowth > 1) {
252 // Renumber the elements.
253 SmallVector<SDOperand, 8> Ops;
254 for (unsigned i = 0, e = Mask.getNumOperands(); i != e; ++i) {
255 SDOperand InOp = Mask.getOperand(i);
256 for (unsigned j = 0; j != NumEltsGrowth; ++j) {
257 if (InOp.getOpcode() == ISD::UNDEF)
258 Ops.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
259 else {
260 unsigned InEltNo = cast<ConstantSDNode>(InOp)->getValue();
261 Ops.push_back(DAG.getConstant(InEltNo*NumEltsGrowth+j, MVT::i32));
262 }
263 }
264 }
265 Mask = DAG.getNode(ISD::BUILD_VECTOR, NVT, &Ops[0], Ops.size());
266 }
267 VT = NVT;
268 break;
269 }
270 }
271 return TLI.isShuffleMaskLegal(Mask, VT) ? Mask.Val : 0;
272}
273
274SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag)
275 : TLI(dag.getTargetLoweringInfo()), DAG(dag),
276 ValueTypeActions(TLI.getValueTypeActions()) {
277 assert(MVT::LAST_VALUETYPE <= 32 &&
278 "Too many value types for ValueTypeActions to hold!");
279}
280
281/// ComputeTopDownOrdering - Compute a top-down ordering of the dag, where Order
282/// contains all of a nodes operands before it contains the node.
283static void ComputeTopDownOrdering(SelectionDAG &DAG,
284 SmallVector<SDNode*, 64> &Order) {
285
286 DenseMap<SDNode*, unsigned> Visited;
287 std::vector<SDNode*> Worklist;
288 Worklist.reserve(128);
289
290 // Compute ordering from all of the leaves in the graphs, those (like the
291 // entry node) that have no operands.
292 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
293 E = DAG.allnodes_end(); I != E; ++I) {
294 if (I->getNumOperands() == 0) {
295 Visited[I] = 0 - 1U;
296 Worklist.push_back(I);
297 }
298 }
299
300 while (!Worklist.empty()) {
301 SDNode *N = Worklist.back();
302 Worklist.pop_back();
303
304 if (++Visited[N] != N->getNumOperands())
305 continue; // Haven't visited all operands yet
306
307 Order.push_back(N);
308
309 // Now that we have N in, add anything that uses it if all of their operands
310 // are now done.
311 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
312 UI != E; ++UI)
313 Worklist.push_back(*UI);
314 }
315
316 assert(Order.size() == Visited.size() &&
317 Order.size() ==
318 (unsigned)std::distance(DAG.allnodes_begin(), DAG.allnodes_end()) &&
319 "Error: DAG is cyclic!");
320}
321
322
323void SelectionDAGLegalize::LegalizeDAG() {
324 LastCALLSEQ_END = DAG.getEntryNode();
325 IsLegalizingCall = false;
326
327 // The legalize process is inherently a bottom-up recursive process (users
328 // legalize their uses before themselves). Given infinite stack space, we
329 // could just start legalizing on the root and traverse the whole graph. In
330 // practice however, this causes us to run out of stack space on large basic
331 // blocks. To avoid this problem, compute an ordering of the nodes where each
332 // node is only legalized after all of its operands are legalized.
333 SmallVector<SDNode*, 64> Order;
334 ComputeTopDownOrdering(DAG, Order);
335
336 for (unsigned i = 0, e = Order.size(); i != e; ++i)
337 HandleOp(SDOperand(Order[i], 0));
338
339 // Finally, it's possible the root changed. Get the new root.
340 SDOperand OldRoot = DAG.getRoot();
341 assert(LegalizedNodes.count(OldRoot) && "Root didn't get legalized?");
342 DAG.setRoot(LegalizedNodes[OldRoot]);
343
344 ExpandedNodes.clear();
345 LegalizedNodes.clear();
346 PromotedNodes.clear();
347 SplitNodes.clear();
348 ScalarizedNodes.clear();
349
350 // Remove dead nodes now.
351 DAG.RemoveDeadNodes();
352}
353
354
355/// FindCallEndFromCallStart - Given a chained node that is part of a call
356/// sequence, find the CALLSEQ_END node that terminates the call sequence.
357static SDNode *FindCallEndFromCallStart(SDNode *Node) {
358 if (Node->getOpcode() == ISD::CALLSEQ_END)
359 return Node;
360 if (Node->use_empty())
361 return 0; // No CallSeqEnd
362
363 // The chain is usually at the end.
364 SDOperand TheChain(Node, Node->getNumValues()-1);
365 if (TheChain.getValueType() != MVT::Other) {
366 // Sometimes it's at the beginning.
367 TheChain = SDOperand(Node, 0);
368 if (TheChain.getValueType() != MVT::Other) {
369 // Otherwise, hunt for it.
370 for (unsigned i = 1, e = Node->getNumValues(); i != e; ++i)
371 if (Node->getValueType(i) == MVT::Other) {
372 TheChain = SDOperand(Node, i);
373 break;
374 }
375
376 // Otherwise, we walked into a node without a chain.
377 if (TheChain.getValueType() != MVT::Other)
378 return 0;
379 }
380 }
381
382 for (SDNode::use_iterator UI = Node->use_begin(),
383 E = Node->use_end(); UI != E; ++UI) {
384
385 // Make sure to only follow users of our token chain.
386 SDNode *User = *UI;
387 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i)
388 if (User->getOperand(i) == TheChain)
389 if (SDNode *Result = FindCallEndFromCallStart(User))
390 return Result;
391 }
392 return 0;
393}
394
395/// FindCallStartFromCallEnd - Given a chained node that is part of a call
396/// sequence, find the CALLSEQ_START node that initiates the call sequence.
397static SDNode *FindCallStartFromCallEnd(SDNode *Node) {
398 assert(Node && "Didn't find callseq_start for a call??");
399 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
400
401 assert(Node->getOperand(0).getValueType() == MVT::Other &&
402 "Node doesn't have a token chain argument!");
403 return FindCallStartFromCallEnd(Node->getOperand(0).Val);
404}
405
406/// LegalizeAllNodesNotLeadingTo - Recursively walk the uses of N, looking to
407/// see if any uses can reach Dest. If no dest operands can get to dest,
408/// legalize them, legalize ourself, and return false, otherwise, return true.
409///
410/// Keep track of the nodes we fine that actually do lead to Dest in
411/// NodesLeadingTo. This avoids retraversing them exponential number of times.
412///
413bool SelectionDAGLegalize::LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
414 SmallPtrSet<SDNode*, 32> &NodesLeadingTo) {
415 if (N == Dest) return true; // N certainly leads to Dest :)
416
417 // If we've already processed this node and it does lead to Dest, there is no
418 // need to reprocess it.
419 if (NodesLeadingTo.count(N)) return true;
420
421 // If the first result of this node has been already legalized, then it cannot
422 // reach N.
423 switch (getTypeAction(N->getValueType(0))) {
424 case Legal:
425 if (LegalizedNodes.count(SDOperand(N, 0))) return false;
426 break;
427 case Promote:
428 if (PromotedNodes.count(SDOperand(N, 0))) return false;
429 break;
430 case Expand:
431 if (ExpandedNodes.count(SDOperand(N, 0))) return false;
432 break;
433 }
434
435 // Okay, this node has not already been legalized. Check and legalize all
436 // operands. If none lead to Dest, then we can legalize this node.
437 bool OperandsLeadToDest = false;
438 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
439 OperandsLeadToDest |= // If an operand leads to Dest, so do we.
440 LegalizeAllNodesNotLeadingTo(N->getOperand(i).Val, Dest, NodesLeadingTo);
441
442 if (OperandsLeadToDest) {
443 NodesLeadingTo.insert(N);
444 return true;
445 }
446
447 // Okay, this node looks safe, legalize it and return false.
448 HandleOp(SDOperand(N, 0));
449 return false;
450}
451
452/// HandleOp - Legalize, Promote, or Expand the specified operand as
453/// appropriate for its type.
454void SelectionDAGLegalize::HandleOp(SDOperand Op) {
455 MVT::ValueType VT = Op.getValueType();
456 switch (getTypeAction(VT)) {
457 default: assert(0 && "Bad type action!");
458 case Legal: (void)LegalizeOp(Op); break;
459 case Promote: (void)PromoteOp(Op); break;
460 case Expand:
461 if (!MVT::isVector(VT)) {
462 // If this is an illegal scalar, expand it into its two component
463 // pieces.
464 SDOperand X, Y;
Chris Lattnerdad577b2007-08-25 01:00:22 +0000465 if (Op.getOpcode() == ISD::TargetConstant)
466 break; // Allow illegal target nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 ExpandOp(Op, X, Y);
468 } else if (MVT::getVectorNumElements(VT) == 1) {
469 // If this is an illegal single element vector, convert it to a
470 // scalar operation.
471 (void)ScalarizeVectorOp(Op);
472 } else {
473 // Otherwise, this is an illegal multiple element vector.
474 // Split it in half and legalize both parts.
475 SDOperand X, Y;
476 SplitVectorOp(Op, X, Y);
477 }
478 break;
479 }
480}
481
482/// ExpandConstantFP - Expands the ConstantFP node to an integer constant or
483/// a load from the constant pool.
484static SDOperand ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP,
485 SelectionDAG &DAG, TargetLowering &TLI) {
486 bool Extend = false;
487
488 // If a FP immediate is precise when represented as a float and if the
489 // target can do an extending load from float to double, we put it into
490 // the constant pool as a float, even if it's is statically typed as a
491 // double.
492 MVT::ValueType VT = CFP->getValueType(0);
493 bool isDouble = VT == MVT::f64;
Dale Johannesenb17a7a22007-09-16 16:51:49 +0000494 ConstantFP *LLVMC = ConstantFP::get(MVT::getTypeForValueType(VT),
Dale Johannesen2fc20782007-09-14 22:26:36 +0000495 CFP->getValueAPF());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 if (!UseCP) {
Dale Johannesen2fc20782007-09-14 22:26:36 +0000497 if (VT!=MVT::f64 && VT!=MVT::f32)
498 assert(0 && "Invalid type expansion");
Dale Johannesenfbd9cda2007-09-12 03:30:33 +0000499 return DAG.getConstant(LLVMC->getValueAPF().convertToAPInt().getZExtValue(),
500 isDouble ? MVT::i64 : MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 }
502
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000503 if (isDouble && CFP->isValueValidForType(MVT::f32, CFP->getValueAPF()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 // Only do this if the target has a native EXTLOAD instruction from f32.
Dale Johannesen2fc20782007-09-14 22:26:36 +0000505 // Do not try to be clever about long doubles (so far)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 TLI.isLoadXLegal(ISD::EXTLOAD, MVT::f32)) {
507 LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC,Type::FloatTy));
508 VT = MVT::f32;
509 Extend = true;
510 }
511
512 SDOperand CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
513 if (Extend) {
514 return DAG.getExtLoad(ISD::EXTLOAD, MVT::f64, DAG.getEntryNode(),
515 CPIdx, NULL, 0, MVT::f32);
516 } else {
517 return DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0);
518 }
519}
520
521
522/// ExpandFCOPYSIGNToBitwiseOps - Expands fcopysign to a series of bitwise
523/// operations.
524static
525SDOperand ExpandFCOPYSIGNToBitwiseOps(SDNode *Node, MVT::ValueType NVT,
526 SelectionDAG &DAG, TargetLowering &TLI) {
527 MVT::ValueType VT = Node->getValueType(0);
528 MVT::ValueType SrcVT = Node->getOperand(1).getValueType();
529 assert((SrcVT == MVT::f32 || SrcVT == MVT::f64) &&
530 "fcopysign expansion only supported for f32 and f64");
531 MVT::ValueType SrcNVT = (SrcVT == MVT::f64) ? MVT::i64 : MVT::i32;
532
533 // First get the sign bit of second operand.
534 SDOperand Mask1 = (SrcVT == MVT::f64)
535 ? DAG.getConstantFP(BitsToDouble(1ULL << 63), SrcVT)
536 : DAG.getConstantFP(BitsToFloat(1U << 31), SrcVT);
537 Mask1 = DAG.getNode(ISD::BIT_CONVERT, SrcNVT, Mask1);
538 SDOperand SignBit= DAG.getNode(ISD::BIT_CONVERT, SrcNVT, Node->getOperand(1));
539 SignBit = DAG.getNode(ISD::AND, SrcNVT, SignBit, Mask1);
540 // Shift right or sign-extend it if the two operands have different types.
541 int SizeDiff = MVT::getSizeInBits(SrcNVT) - MVT::getSizeInBits(NVT);
542 if (SizeDiff > 0) {
543 SignBit = DAG.getNode(ISD::SRL, SrcNVT, SignBit,
544 DAG.getConstant(SizeDiff, TLI.getShiftAmountTy()));
545 SignBit = DAG.getNode(ISD::TRUNCATE, NVT, SignBit);
546 } else if (SizeDiff < 0)
547 SignBit = DAG.getNode(ISD::SIGN_EXTEND, NVT, SignBit);
548
549 // Clear the sign bit of first operand.
550 SDOperand Mask2 = (VT == MVT::f64)
551 ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT)
552 : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT);
553 Mask2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask2);
554 SDOperand Result = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
555 Result = DAG.getNode(ISD::AND, NVT, Result, Mask2);
556
557 // Or the value with the sign bit.
558 Result = DAG.getNode(ISD::OR, NVT, Result, SignBit);
559 return Result;
560}
561
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000562/// ExpandUnalignedStore - Expands an unaligned store to 2 half-size stores.
563static
564SDOperand ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
565 TargetLowering &TLI) {
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000566 SDOperand Chain = ST->getChain();
567 SDOperand Ptr = ST->getBasePtr();
568 SDOperand Val = ST->getValue();
569 MVT::ValueType VT = Val.getValueType();
Dale Johannesen08275382007-09-08 19:29:23 +0000570 int Alignment = ST->getAlignment();
571 int SVOffset = ST->getSrcValueOffset();
572 if (MVT::isFloatingPoint(ST->getStoredVT())) {
573 // Expand to a bitconvert of the value to the integer type of the
574 // same size, then a (misaligned) int store.
575 MVT::ValueType intVT;
576 if (VT==MVT::f64)
577 intVT = MVT::i64;
578 else if (VT==MVT::f32)
579 intVT = MVT::i32;
580 else
581 assert(0 && "Unaligned load of unsupported floating point type");
582
583 SDOperand Result = DAG.getNode(ISD::BIT_CONVERT, intVT, Val);
584 return DAG.getStore(Chain, Result, Ptr, ST->getSrcValue(),
585 SVOffset, ST->isVolatile(), Alignment);
586 }
587 assert(MVT::isInteger(ST->getStoredVT()) &&
588 "Unaligned store of unknown type.");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000589 // Get the half-size VT
590 MVT::ValueType NewStoredVT = ST->getStoredVT() - 1;
591 int NumBits = MVT::getSizeInBits(NewStoredVT);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000592 int IncrementSize = NumBits / 8;
593
594 // Divide the stored value in two parts.
595 SDOperand ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy());
596 SDOperand Lo = Val;
597 SDOperand Hi = DAG.getNode(ISD::SRL, VT, Val, ShiftAmount);
598
599 // Store the two parts
600 SDOperand Store1, Store2;
601 Store1 = DAG.getTruncStore(Chain, TLI.isLittleEndian()?Lo:Hi, Ptr,
602 ST->getSrcValue(), SVOffset, NewStoredVT,
603 ST->isVolatile(), Alignment);
604 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
605 DAG.getConstant(IncrementSize, TLI.getPointerTy()));
Duncan Sandsa3691432007-10-28 12:59:45 +0000606 Alignment = MinAlign(Alignment, IncrementSize);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000607 Store2 = DAG.getTruncStore(Chain, TLI.isLittleEndian()?Hi:Lo, Ptr,
608 ST->getSrcValue(), SVOffset + IncrementSize,
609 NewStoredVT, ST->isVolatile(), Alignment);
610
611 return DAG.getNode(ISD::TokenFactor, MVT::Other, Store1, Store2);
612}
613
614/// ExpandUnalignedLoad - Expands an unaligned load to 2 half-size loads.
615static
616SDOperand ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
617 TargetLowering &TLI) {
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000618 int SVOffset = LD->getSrcValueOffset();
619 SDOperand Chain = LD->getChain();
620 SDOperand Ptr = LD->getBasePtr();
621 MVT::ValueType VT = LD->getValueType(0);
Dale Johannesen08275382007-09-08 19:29:23 +0000622 MVT::ValueType LoadedVT = LD->getLoadedVT();
623 if (MVT::isFloatingPoint(VT)) {
624 // Expand to a (misaligned) integer load of the same size,
625 // then bitconvert to floating point.
626 MVT::ValueType intVT;
627 if (LoadedVT==MVT::f64)
628 intVT = MVT::i64;
629 else if (LoadedVT==MVT::f32)
630 intVT = MVT::i32;
631 else
632 assert(0 && "Unaligned load of unsupported floating point type");
633
634 SDOperand newLoad = DAG.getLoad(intVT, Chain, Ptr, LD->getSrcValue(),
635 SVOffset, LD->isVolatile(),
636 LD->getAlignment());
637 SDOperand Result = DAG.getNode(ISD::BIT_CONVERT, LoadedVT, newLoad);
638 if (LoadedVT != VT)
639 Result = DAG.getNode(ISD::FP_EXTEND, VT, Result);
640
641 SDOperand Ops[] = { Result, Chain };
642 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
643 Ops, 2);
644 }
645 assert(MVT::isInteger(LoadedVT) && "Unaligned load of unsupported type.");
646 MVT::ValueType NewLoadedVT = LoadedVT - 1;
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000647 int NumBits = MVT::getSizeInBits(NewLoadedVT);
648 int Alignment = LD->getAlignment();
649 int IncrementSize = NumBits / 8;
650 ISD::LoadExtType HiExtType = LD->getExtensionType();
651
652 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
653 if (HiExtType == ISD::NON_EXTLOAD)
654 HiExtType = ISD::ZEXTLOAD;
655
656 // Load the value in two parts
657 SDOperand Lo, Hi;
658 if (TLI.isLittleEndian()) {
659 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, VT, Chain, Ptr, LD->getSrcValue(),
660 SVOffset, NewLoadedVT, LD->isVolatile(), Alignment);
661 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
662 DAG.getConstant(IncrementSize, TLI.getPointerTy()));
663 Hi = DAG.getExtLoad(HiExtType, VT, Chain, Ptr, LD->getSrcValue(),
664 SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(),
Duncan Sandsa3691432007-10-28 12:59:45 +0000665 MinAlign(Alignment, IncrementSize));
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000666 } else {
667 Hi = DAG.getExtLoad(HiExtType, VT, Chain, Ptr, LD->getSrcValue(), SVOffset,
668 NewLoadedVT,LD->isVolatile(), Alignment);
669 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
670 DAG.getConstant(IncrementSize, TLI.getPointerTy()));
671 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, VT, Chain, Ptr, LD->getSrcValue(),
672 SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(),
Duncan Sandsa3691432007-10-28 12:59:45 +0000673 MinAlign(Alignment, IncrementSize));
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000674 }
675
676 // aggregate the two parts
677 SDOperand ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy());
678 SDOperand Result = DAG.getNode(ISD::SHL, VT, Hi, ShiftAmount);
679 Result = DAG.getNode(ISD::OR, VT, Result, Lo);
680
681 SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
682 Hi.getValue(1));
683
684 SDOperand Ops[] = { Result, TF };
685 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other), Ops, 2);
686}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
Dan Gohman6d05cac2007-10-11 23:57:53 +0000688/// UnrollVectorOp - We know that the given vector has a legal type, however
689/// the operation it performs is not legal and is an operation that we have
690/// no way of lowering. "Unroll" the vector, splitting out the scalars and
691/// operating on each element individually.
692SDOperand SelectionDAGLegalize::UnrollVectorOp(SDOperand Op) {
693 MVT::ValueType VT = Op.getValueType();
694 assert(isTypeLegal(VT) &&
695 "Caller should expand or promote operands that are not legal!");
696 assert(Op.Val->getNumValues() == 1 &&
697 "Can't unroll a vector with multiple results!");
698 unsigned NE = MVT::getVectorNumElements(VT);
699 MVT::ValueType EltVT = MVT::getVectorElementType(VT);
700
701 SmallVector<SDOperand, 8> Scalars;
702 SmallVector<SDOperand, 4> Operands(Op.getNumOperands());
703 for (unsigned i = 0; i != NE; ++i) {
704 for (unsigned j = 0; j != Op.getNumOperands(); ++j) {
705 SDOperand Operand = Op.getOperand(j);
706 MVT::ValueType OperandVT = Operand.getValueType();
707 if (MVT::isVector(OperandVT)) {
708 // A vector operand; extract a single element.
709 MVT::ValueType OperandEltVT = MVT::getVectorElementType(OperandVT);
710 Operands[j] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
711 OperandEltVT,
712 Operand,
713 DAG.getConstant(i, MVT::i32));
714 } else {
715 // A scalar operand; just use it as is.
716 Operands[j] = Operand;
717 }
718 }
719 Scalars.push_back(DAG.getNode(Op.getOpcode(), EltVT,
720 &Operands[0], Operands.size()));
721 }
722
723 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Scalars[0], Scalars.size());
724}
725
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726/// LegalizeOp - We know that the specified value has a legal type, and
727/// that its operands are legal. Now ensure that the operation itself
728/// is legal, recursively ensuring that the operands' operations remain
729/// legal.
730SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) {
Chris Lattnerdad577b2007-08-25 01:00:22 +0000731 if (Op.getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
732 return Op;
733
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 assert(isTypeLegal(Op.getValueType()) &&
735 "Caller should expand or promote operands that are not legal!");
736 SDNode *Node = Op.Val;
737
738 // If this operation defines any values that cannot be represented in a
739 // register on this target, make sure to expand or promote them.
740 if (Node->getNumValues() > 1) {
741 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
742 if (getTypeAction(Node->getValueType(i)) != Legal) {
743 HandleOp(Op.getValue(i));
744 assert(LegalizedNodes.count(Op) &&
745 "Handling didn't add legal operands!");
746 return LegalizedNodes[Op];
747 }
748 }
749
750 // Note that LegalizeOp may be reentered even from single-use nodes, which
751 // means that we always must cache transformed nodes.
752 DenseMap<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op);
753 if (I != LegalizedNodes.end()) return I->second;
754
755 SDOperand Tmp1, Tmp2, Tmp3, Tmp4;
756 SDOperand Result = Op;
757 bool isCustom = false;
758
759 switch (Node->getOpcode()) {
760 case ISD::FrameIndex:
761 case ISD::EntryToken:
762 case ISD::Register:
763 case ISD::BasicBlock:
764 case ISD::TargetFrameIndex:
765 case ISD::TargetJumpTable:
766 case ISD::TargetConstant:
767 case ISD::TargetConstantFP:
768 case ISD::TargetConstantPool:
769 case ISD::TargetGlobalAddress:
770 case ISD::TargetGlobalTLSAddress:
771 case ISD::TargetExternalSymbol:
772 case ISD::VALUETYPE:
773 case ISD::SRCVALUE:
774 case ISD::STRING:
775 case ISD::CONDCODE:
776 // Primitives must all be legal.
Duncan Sandsb42a44e2007-10-16 09:07:20 +0000777 assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 "This must be legal!");
779 break;
780 default:
781 if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
782 // If this is a target node, legalize it by legalizing the operands then
783 // passing it through.
784 SmallVector<SDOperand, 8> Ops;
785 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
786 Ops.push_back(LegalizeOp(Node->getOperand(i)));
787
788 Result = DAG.UpdateNodeOperands(Result.getValue(0), &Ops[0], Ops.size());
789
790 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
791 AddLegalizedOperand(Op.getValue(i), Result.getValue(i));
792 return Result.getValue(Op.ResNo);
793 }
794 // Otherwise this is an unhandled builtin node. splat.
795#ifndef NDEBUG
796 cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
797#endif
798 assert(0 && "Do not know how to legalize this operator!");
799 abort();
800 case ISD::GLOBAL_OFFSET_TABLE:
801 case ISD::GlobalAddress:
802 case ISD::GlobalTLSAddress:
803 case ISD::ExternalSymbol:
804 case ISD::ConstantPool:
805 case ISD::JumpTable: // Nothing to do.
806 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
807 default: assert(0 && "This action is not supported yet!");
808 case TargetLowering::Custom:
809 Tmp1 = TLI.LowerOperation(Op, DAG);
810 if (Tmp1.Val) Result = Tmp1;
811 // FALLTHROUGH if the target doesn't want to lower this op after all.
812 case TargetLowering::Legal:
813 break;
814 }
815 break;
816 case ISD::FRAMEADDR:
817 case ISD::RETURNADDR:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 // The only option for these nodes is to custom lower them. If the target
819 // does not custom lower them, then return zero.
820 Tmp1 = TLI.LowerOperation(Op, DAG);
821 if (Tmp1.Val)
822 Result = Tmp1;
823 else
824 Result = DAG.getConstant(0, TLI.getPointerTy());
825 break;
Anton Korobeynikove3d7f932007-08-29 23:18:48 +0000826 case ISD::FRAME_TO_ARGS_OFFSET: {
Anton Korobeynikov09386bd2007-08-29 19:28:29 +0000827 MVT::ValueType VT = Node->getValueType(0);
828 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
829 default: assert(0 && "This action is not supported yet!");
830 case TargetLowering::Custom:
831 Result = TLI.LowerOperation(Op, DAG);
832 if (Result.Val) break;
833 // Fall Thru
834 case TargetLowering::Legal:
835 Result = DAG.getConstant(0, VT);
836 break;
837 }
Anton Korobeynikove3d7f932007-08-29 23:18:48 +0000838 }
Anton Korobeynikov09386bd2007-08-29 19:28:29 +0000839 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 case ISD::EXCEPTIONADDR: {
841 Tmp1 = LegalizeOp(Node->getOperand(0));
842 MVT::ValueType VT = Node->getValueType(0);
843 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
844 default: assert(0 && "This action is not supported yet!");
845 case TargetLowering::Expand: {
846 unsigned Reg = TLI.getExceptionAddressRegister();
847 Result = DAG.getCopyFromReg(Tmp1, Reg, VT).getValue(Op.ResNo);
848 }
849 break;
850 case TargetLowering::Custom:
851 Result = TLI.LowerOperation(Op, DAG);
852 if (Result.Val) break;
853 // Fall Thru
854 case TargetLowering::Legal: {
855 SDOperand Ops[] = { DAG.getConstant(0, VT), Tmp1 };
856 Result = DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
857 Ops, 2).getValue(Op.ResNo);
858 break;
859 }
860 }
861 }
862 break;
863 case ISD::EHSELECTION: {
864 Tmp1 = LegalizeOp(Node->getOperand(0));
865 Tmp2 = LegalizeOp(Node->getOperand(1));
866 MVT::ValueType VT = Node->getValueType(0);
867 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
868 default: assert(0 && "This action is not supported yet!");
869 case TargetLowering::Expand: {
870 unsigned Reg = TLI.getExceptionSelectorRegister();
871 Result = DAG.getCopyFromReg(Tmp2, Reg, VT).getValue(Op.ResNo);
872 }
873 break;
874 case TargetLowering::Custom:
875 Result = TLI.LowerOperation(Op, DAG);
876 if (Result.Val) break;
877 // Fall Thru
878 case TargetLowering::Legal: {
879 SDOperand Ops[] = { DAG.getConstant(0, VT), Tmp2 };
880 Result = DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
881 Ops, 2).getValue(Op.ResNo);
882 break;
883 }
884 }
885 }
886 break;
887 case ISD::EH_RETURN: {
888 MVT::ValueType VT = Node->getValueType(0);
889 // The only "good" option for this node is to custom lower it.
890 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
891 default: assert(0 && "This action is not supported at all!");
892 case TargetLowering::Custom:
893 Result = TLI.LowerOperation(Op, DAG);
894 if (Result.Val) break;
895 // Fall Thru
896 case TargetLowering::Legal:
897 // Target does not know, how to lower this, lower to noop
898 Result = LegalizeOp(Node->getOperand(0));
899 break;
900 }
901 }
902 break;
903 case ISD::AssertSext:
904 case ISD::AssertZext:
905 Tmp1 = LegalizeOp(Node->getOperand(0));
906 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
907 break;
908 case ISD::MERGE_VALUES:
909 // Legalize eliminates MERGE_VALUES nodes.
910 Result = Node->getOperand(Op.ResNo);
911 break;
912 case ISD::CopyFromReg:
913 Tmp1 = LegalizeOp(Node->getOperand(0));
914 Result = Op.getValue(0);
915 if (Node->getNumValues() == 2) {
916 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
917 } else {
918 assert(Node->getNumValues() == 3 && "Invalid copyfromreg!");
919 if (Node->getNumOperands() == 3) {
920 Tmp2 = LegalizeOp(Node->getOperand(2));
921 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
922 } else {
923 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
924 }
925 AddLegalizedOperand(Op.getValue(2), Result.getValue(2));
926 }
927 // Since CopyFromReg produces two values, make sure to remember that we
928 // legalized both of them.
929 AddLegalizedOperand(Op.getValue(0), Result);
930 AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
931 return Result.getValue(Op.ResNo);
932 case ISD::UNDEF: {
933 MVT::ValueType VT = Op.getValueType();
934 switch (TLI.getOperationAction(ISD::UNDEF, VT)) {
935 default: assert(0 && "This action is not supported yet!");
936 case TargetLowering::Expand:
937 if (MVT::isInteger(VT))
938 Result = DAG.getConstant(0, VT);
939 else if (MVT::isFloatingPoint(VT))
Dale Johannesen20b76352007-09-26 17:26:49 +0000940 Result = DAG.getConstantFP(APFloat(APInt(MVT::getSizeInBits(VT), 0)),
941 VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 else
943 assert(0 && "Unknown value type!");
944 break;
945 case TargetLowering::Legal:
946 break;
947 }
948 break;
949 }
950
951 case ISD::INTRINSIC_W_CHAIN:
952 case ISD::INTRINSIC_WO_CHAIN:
953 case ISD::INTRINSIC_VOID: {
954 SmallVector<SDOperand, 8> Ops;
955 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
956 Ops.push_back(LegalizeOp(Node->getOperand(i)));
957 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
958
959 // Allow the target to custom lower its intrinsics if it wants to.
960 if (TLI.getOperationAction(Node->getOpcode(), MVT::Other) ==
961 TargetLowering::Custom) {
962 Tmp3 = TLI.LowerOperation(Result, DAG);
963 if (Tmp3.Val) Result = Tmp3;
964 }
965
966 if (Result.Val->getNumValues() == 1) break;
967
968 // Must have return value and chain result.
969 assert(Result.Val->getNumValues() == 2 &&
970 "Cannot return more than two values!");
971
972 // Since loads produce two values, make sure to remember that we
973 // legalized both of them.
974 AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
975 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
976 return Result.getValue(Op.ResNo);
977 }
978
979 case ISD::LOCATION:
980 assert(Node->getNumOperands() == 5 && "Invalid LOCATION node!");
981 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the input chain.
982
983 switch (TLI.getOperationAction(ISD::LOCATION, MVT::Other)) {
984 case TargetLowering::Promote:
985 default: assert(0 && "This action is not supported yet!");
986 case TargetLowering::Expand: {
987 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
988 bool useDEBUG_LOC = TLI.isOperationLegal(ISD::DEBUG_LOC, MVT::Other);
989 bool useLABEL = TLI.isOperationLegal(ISD::LABEL, MVT::Other);
990
991 if (MMI && (useDEBUG_LOC || useLABEL)) {
992 const std::string &FName =
993 cast<StringSDNode>(Node->getOperand(3))->getValue();
994 const std::string &DirName =
995 cast<StringSDNode>(Node->getOperand(4))->getValue();
996 unsigned SrcFile = MMI->RecordSource(DirName, FName);
997
998 SmallVector<SDOperand, 8> Ops;
999 Ops.push_back(Tmp1); // chain
1000 SDOperand LineOp = Node->getOperand(1);
1001 SDOperand ColOp = Node->getOperand(2);
1002
1003 if (useDEBUG_LOC) {
1004 Ops.push_back(LineOp); // line #
1005 Ops.push_back(ColOp); // col #
1006 Ops.push_back(DAG.getConstant(SrcFile, MVT::i32)); // source file id
1007 Result = DAG.getNode(ISD::DEBUG_LOC, MVT::Other, &Ops[0], Ops.size());
1008 } else {
1009 unsigned Line = cast<ConstantSDNode>(LineOp)->getValue();
1010 unsigned Col = cast<ConstantSDNode>(ColOp)->getValue();
1011 unsigned ID = MMI->RecordLabel(Line, Col, SrcFile);
1012 Ops.push_back(DAG.getConstant(ID, MVT::i32));
1013 Result = DAG.getNode(ISD::LABEL, MVT::Other,&Ops[0],Ops.size());
1014 }
1015 } else {
1016 Result = Tmp1; // chain
1017 }
1018 break;
1019 }
1020 case TargetLowering::Legal:
1021 if (Tmp1 != Node->getOperand(0) ||
1022 getTypeAction(Node->getOperand(1).getValueType()) == Promote) {
1023 SmallVector<SDOperand, 8> Ops;
1024 Ops.push_back(Tmp1);
1025 if (getTypeAction(Node->getOperand(1).getValueType()) == Legal) {
1026 Ops.push_back(Node->getOperand(1)); // line # must be legal.
1027 Ops.push_back(Node->getOperand(2)); // col # must be legal.
1028 } else {
1029 // Otherwise promote them.
1030 Ops.push_back(PromoteOp(Node->getOperand(1)));
1031 Ops.push_back(PromoteOp(Node->getOperand(2)));
1032 }
1033 Ops.push_back(Node->getOperand(3)); // filename must be legal.
1034 Ops.push_back(Node->getOperand(4)); // working dir # must be legal.
1035 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1036 }
1037 break;
1038 }
1039 break;
1040
1041 case ISD::DEBUG_LOC:
1042 assert(Node->getNumOperands() == 4 && "Invalid DEBUG_LOC node!");
1043 switch (TLI.getOperationAction(ISD::DEBUG_LOC, MVT::Other)) {
1044 default: assert(0 && "This action is not supported yet!");
1045 case TargetLowering::Legal:
1046 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1047 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the line #.
1048 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the col #.
1049 Tmp4 = LegalizeOp(Node->getOperand(3)); // Legalize the source file id.
1050 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4);
1051 break;
1052 }
1053 break;
1054
1055 case ISD::LABEL:
1056 assert(Node->getNumOperands() == 2 && "Invalid LABEL node!");
1057 switch (TLI.getOperationAction(ISD::LABEL, MVT::Other)) {
1058 default: assert(0 && "This action is not supported yet!");
1059 case TargetLowering::Legal:
1060 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1061 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the label id.
1062 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1063 break;
1064 case TargetLowering::Expand:
1065 Result = LegalizeOp(Node->getOperand(0));
1066 break;
1067 }
1068 break;
1069
Scott Michelf2e2b702007-08-08 23:23:31 +00001070 case ISD::Constant: {
1071 ConstantSDNode *CN = cast<ConstantSDNode>(Node);
1072 unsigned opAction =
1073 TLI.getOperationAction(ISD::Constant, CN->getValueType(0));
1074
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 // We know we don't need to expand constants here, constants only have one
1076 // value and we check that it is fine above.
1077
Scott Michelf2e2b702007-08-08 23:23:31 +00001078 if (opAction == TargetLowering::Custom) {
1079 Tmp1 = TLI.LowerOperation(Result, DAG);
1080 if (Tmp1.Val)
1081 Result = Tmp1;
1082 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 break;
Scott Michelf2e2b702007-08-08 23:23:31 +00001084 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 case ISD::ConstantFP: {
1086 // Spill FP immediates to the constant pool if the target cannot directly
1087 // codegen them. Targets often have some immediate values that can be
1088 // efficiently generated into an FP register without a load. We explicitly
1089 // leave these constants as ConstantFP nodes for the target to deal with.
1090 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
1091
1092 // Check to see if this FP immediate is already legal.
1093 bool isLegal = false;
1094 for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(),
1095 E = TLI.legal_fpimm_end(); I != E; ++I)
1096 if (CFP->isExactlyValue(*I)) {
1097 isLegal = true;
1098 break;
1099 }
1100
1101 // If this is a legal constant, turn it into a TargetConstantFP node.
1102 if (isLegal) {
Dale Johannesenbbe2b702007-08-30 00:23:21 +00001103 Result = DAG.getTargetConstantFP(CFP->getValueAPF(),
1104 CFP->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 break;
1106 }
1107
1108 switch (TLI.getOperationAction(ISD::ConstantFP, CFP->getValueType(0))) {
1109 default: assert(0 && "This action is not supported yet!");
1110 case TargetLowering::Custom:
1111 Tmp3 = TLI.LowerOperation(Result, DAG);
1112 if (Tmp3.Val) {
1113 Result = Tmp3;
1114 break;
1115 }
1116 // FALLTHROUGH
1117 case TargetLowering::Expand:
1118 Result = ExpandConstantFP(CFP, true, DAG, TLI);
1119 }
1120 break;
1121 }
1122 case ISD::TokenFactor:
1123 if (Node->getNumOperands() == 2) {
1124 Tmp1 = LegalizeOp(Node->getOperand(0));
1125 Tmp2 = LegalizeOp(Node->getOperand(1));
1126 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1127 } else if (Node->getNumOperands() == 3) {
1128 Tmp1 = LegalizeOp(Node->getOperand(0));
1129 Tmp2 = LegalizeOp(Node->getOperand(1));
1130 Tmp3 = LegalizeOp(Node->getOperand(2));
1131 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1132 } else {
1133 SmallVector<SDOperand, 8> Ops;
1134 // Legalize the operands.
1135 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1136 Ops.push_back(LegalizeOp(Node->getOperand(i)));
1137 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1138 }
1139 break;
1140
1141 case ISD::FORMAL_ARGUMENTS:
1142 case ISD::CALL:
1143 // The only option for this is to custom lower it.
1144 Tmp3 = TLI.LowerOperation(Result.getValue(0), DAG);
1145 assert(Tmp3.Val && "Target didn't custom lower this node!");
1146 assert(Tmp3.Val->getNumValues() == Result.Val->getNumValues() &&
1147 "Lowering call/formal_arguments produced unexpected # results!");
1148
1149 // Since CALL/FORMAL_ARGUMENTS nodes produce multiple values, make sure to
1150 // remember that we legalized all of them, so it doesn't get relegalized.
1151 for (unsigned i = 0, e = Tmp3.Val->getNumValues(); i != e; ++i) {
1152 Tmp1 = LegalizeOp(Tmp3.getValue(i));
1153 if (Op.ResNo == i)
1154 Tmp2 = Tmp1;
1155 AddLegalizedOperand(SDOperand(Node, i), Tmp1);
1156 }
1157 return Tmp2;
Christopher Lambb768c2e2007-07-26 07:34:40 +00001158 case ISD::EXTRACT_SUBREG: {
1159 Tmp1 = LegalizeOp(Node->getOperand(0));
1160 ConstantSDNode *idx = dyn_cast<ConstantSDNode>(Node->getOperand(1));
1161 assert(idx && "Operand must be a constant");
1162 Tmp2 = DAG.getTargetConstant(idx->getValue(), idx->getValueType(0));
1163 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1164 }
1165 break;
1166 case ISD::INSERT_SUBREG: {
1167 Tmp1 = LegalizeOp(Node->getOperand(0));
1168 Tmp2 = LegalizeOp(Node->getOperand(1));
1169 ConstantSDNode *idx = dyn_cast<ConstantSDNode>(Node->getOperand(2));
1170 assert(idx && "Operand must be a constant");
1171 Tmp3 = DAG.getTargetConstant(idx->getValue(), idx->getValueType(0));
1172 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1173 }
1174 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 case ISD::BUILD_VECTOR:
1176 switch (TLI.getOperationAction(ISD::BUILD_VECTOR, Node->getValueType(0))) {
1177 default: assert(0 && "This action is not supported yet!");
1178 case TargetLowering::Custom:
1179 Tmp3 = TLI.LowerOperation(Result, DAG);
1180 if (Tmp3.Val) {
1181 Result = Tmp3;
1182 break;
1183 }
1184 // FALLTHROUGH
1185 case TargetLowering::Expand:
1186 Result = ExpandBUILD_VECTOR(Result.Val);
1187 break;
1188 }
1189 break;
1190 case ISD::INSERT_VECTOR_ELT:
1191 Tmp1 = LegalizeOp(Node->getOperand(0)); // InVec
1192 Tmp2 = LegalizeOp(Node->getOperand(1)); // InVal
1193 Tmp3 = LegalizeOp(Node->getOperand(2)); // InEltNo
1194 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1195
1196 switch (TLI.getOperationAction(ISD::INSERT_VECTOR_ELT,
1197 Node->getValueType(0))) {
1198 default: assert(0 && "This action is not supported yet!");
1199 case TargetLowering::Legal:
1200 break;
1201 case TargetLowering::Custom:
1202 Tmp3 = TLI.LowerOperation(Result, DAG);
1203 if (Tmp3.Val) {
1204 Result = Tmp3;
1205 break;
1206 }
1207 // FALLTHROUGH
1208 case TargetLowering::Expand: {
1209 // If the insert index is a constant, codegen this as a scalar_to_vector,
1210 // then a shuffle that inserts it into the right position in the vector.
1211 if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Tmp3)) {
1212 SDOperand ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR,
1213 Tmp1.getValueType(), Tmp2);
1214
1215 unsigned NumElts = MVT::getVectorNumElements(Tmp1.getValueType());
1216 MVT::ValueType ShufMaskVT = MVT::getIntVectorWithNumElements(NumElts);
1217 MVT::ValueType ShufMaskEltVT = MVT::getVectorElementType(ShufMaskVT);
1218
1219 // We generate a shuffle of InVec and ScVec, so the shuffle mask should
1220 // be 0,1,2,3,4,5... with the appropriate element replaced with elt 0 of
1221 // the RHS.
1222 SmallVector<SDOperand, 8> ShufOps;
1223 for (unsigned i = 0; i != NumElts; ++i) {
1224 if (i != InsertPos->getValue())
1225 ShufOps.push_back(DAG.getConstant(i, ShufMaskEltVT));
1226 else
1227 ShufOps.push_back(DAG.getConstant(NumElts, ShufMaskEltVT));
1228 }
1229 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMaskVT,
1230 &ShufOps[0], ShufOps.size());
1231
1232 Result = DAG.getNode(ISD::VECTOR_SHUFFLE, Tmp1.getValueType(),
1233 Tmp1, ScVec, ShufMask);
1234 Result = LegalizeOp(Result);
1235 break;
1236 }
1237
1238 // If the target doesn't support this, we have to spill the input vector
1239 // to a temporary stack slot, update the element, then reload it. This is
1240 // badness. We could also load the value into a vector register (either
1241 // with a "move to register" or "extload into register" instruction, then
1242 // permute it into place, if the idx is a constant and if the idx is
1243 // supported by the target.
1244 MVT::ValueType VT = Tmp1.getValueType();
1245 MVT::ValueType EltVT = Tmp2.getValueType();
1246 MVT::ValueType IdxVT = Tmp3.getValueType();
1247 MVT::ValueType PtrVT = TLI.getPointerTy();
Chris Lattner6fb53da2007-10-15 17:48:57 +00001248 SDOperand StackPtr = DAG.CreateStackTemporary(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 // Store the vector.
1250 SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Tmp1, StackPtr, NULL, 0);
1251
1252 // Truncate or zero extend offset to target pointer type.
1253 unsigned CastOpc = (IdxVT > PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
1254 Tmp3 = DAG.getNode(CastOpc, PtrVT, Tmp3);
1255 // Add the offset to the index.
1256 unsigned EltSize = MVT::getSizeInBits(EltVT)/8;
1257 Tmp3 = DAG.getNode(ISD::MUL, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT));
1258 SDOperand StackPtr2 = DAG.getNode(ISD::ADD, IdxVT, Tmp3, StackPtr);
1259 // Store the scalar value.
1260 Ch = DAG.getStore(Ch, Tmp2, StackPtr2, NULL, 0);
1261 // Load the updated vector.
1262 Result = DAG.getLoad(VT, Ch, StackPtr, NULL, 0);
1263 break;
1264 }
1265 }
1266 break;
1267 case ISD::SCALAR_TO_VECTOR:
1268 if (!TLI.isTypeLegal(Node->getOperand(0).getValueType())) {
1269 Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
1270 break;
1271 }
1272
1273 Tmp1 = LegalizeOp(Node->getOperand(0)); // InVal
1274 Result = DAG.UpdateNodeOperands(Result, Tmp1);
1275 switch (TLI.getOperationAction(ISD::SCALAR_TO_VECTOR,
1276 Node->getValueType(0))) {
1277 default: assert(0 && "This action is not supported yet!");
1278 case TargetLowering::Legal:
1279 break;
1280 case TargetLowering::Custom:
1281 Tmp3 = TLI.LowerOperation(Result, DAG);
1282 if (Tmp3.Val) {
1283 Result = Tmp3;
1284 break;
1285 }
1286 // FALLTHROUGH
1287 case TargetLowering::Expand:
1288 Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
1289 break;
1290 }
1291 break;
1292 case ISD::VECTOR_SHUFFLE:
1293 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the input vectors,
1294 Tmp2 = LegalizeOp(Node->getOperand(1)); // but not the shuffle mask.
1295 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1296
1297 // Allow targets to custom lower the SHUFFLEs they support.
1298 switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE,Result.getValueType())) {
1299 default: assert(0 && "Unknown operation action!");
1300 case TargetLowering::Legal:
1301 assert(isShuffleLegal(Result.getValueType(), Node->getOperand(2)) &&
1302 "vector shuffle should not be created if not legal!");
1303 break;
1304 case TargetLowering::Custom:
1305 Tmp3 = TLI.LowerOperation(Result, DAG);
1306 if (Tmp3.Val) {
1307 Result = Tmp3;
1308 break;
1309 }
1310 // FALLTHROUGH
1311 case TargetLowering::Expand: {
1312 MVT::ValueType VT = Node->getValueType(0);
1313 MVT::ValueType EltVT = MVT::getVectorElementType(VT);
1314 MVT::ValueType PtrVT = TLI.getPointerTy();
1315 SDOperand Mask = Node->getOperand(2);
1316 unsigned NumElems = Mask.getNumOperands();
1317 SmallVector<SDOperand,8> Ops;
1318 for (unsigned i = 0; i != NumElems; ++i) {
1319 SDOperand Arg = Mask.getOperand(i);
1320 if (Arg.getOpcode() == ISD::UNDEF) {
1321 Ops.push_back(DAG.getNode(ISD::UNDEF, EltVT));
1322 } else {
1323 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1324 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
1325 if (Idx < NumElems)
1326 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp1,
1327 DAG.getConstant(Idx, PtrVT)));
1328 else
1329 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp2,
1330 DAG.getConstant(Idx - NumElems, PtrVT)));
1331 }
1332 }
1333 Result = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
1334 break;
1335 }
1336 case TargetLowering::Promote: {
1337 // Change base type to a different vector type.
1338 MVT::ValueType OVT = Node->getValueType(0);
1339 MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
1340
1341 // Cast the two input vectors.
1342 Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1);
1343 Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2);
1344
1345 // Convert the shuffle mask to the right # elements.
1346 Tmp3 = SDOperand(isShuffleLegal(OVT, Node->getOperand(2)), 0);
1347 assert(Tmp3.Val && "Shuffle not legal?");
1348 Result = DAG.getNode(ISD::VECTOR_SHUFFLE, NVT, Tmp1, Tmp2, Tmp3);
1349 Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result);
1350 break;
1351 }
1352 }
1353 break;
1354
1355 case ISD::EXTRACT_VECTOR_ELT:
1356 Tmp1 = Node->getOperand(0);
1357 Tmp2 = LegalizeOp(Node->getOperand(1));
1358 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1359 Result = ExpandEXTRACT_VECTOR_ELT(Result);
1360 break;
1361
1362 case ISD::EXTRACT_SUBVECTOR:
1363 Tmp1 = Node->getOperand(0);
1364 Tmp2 = LegalizeOp(Node->getOperand(1));
1365 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1366 Result = ExpandEXTRACT_SUBVECTOR(Result);
1367 break;
1368
1369 case ISD::CALLSEQ_START: {
1370 SDNode *CallEnd = FindCallEndFromCallStart(Node);
1371
1372 // Recursively Legalize all of the inputs of the call end that do not lead
1373 // to this call start. This ensures that any libcalls that need be inserted
1374 // are inserted *before* the CALLSEQ_START.
1375 {SmallPtrSet<SDNode*, 32> NodesLeadingTo;
1376 for (unsigned i = 0, e = CallEnd->getNumOperands(); i != e; ++i)
1377 LegalizeAllNodesNotLeadingTo(CallEnd->getOperand(i).Val, Node,
1378 NodesLeadingTo);
1379 }
1380
1381 // Now that we legalized all of the inputs (which may have inserted
1382 // libcalls) create the new CALLSEQ_START node.
1383 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1384
1385 // Merge in the last call, to ensure that this call start after the last
1386 // call ended.
1387 if (LastCALLSEQ_END.getOpcode() != ISD::EntryToken) {
1388 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1389 Tmp1 = LegalizeOp(Tmp1);
1390 }
1391
1392 // Do not try to legalize the target-specific arguments (#1+).
1393 if (Tmp1 != Node->getOperand(0)) {
1394 SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1395 Ops[0] = Tmp1;
1396 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1397 }
1398
1399 // Remember that the CALLSEQ_START is legalized.
1400 AddLegalizedOperand(Op.getValue(0), Result);
1401 if (Node->getNumValues() == 2) // If this has a flag result, remember it.
1402 AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
1403
1404 // Now that the callseq_start and all of the non-call nodes above this call
1405 // sequence have been legalized, legalize the call itself. During this
1406 // process, no libcalls can/will be inserted, guaranteeing that no calls
1407 // can overlap.
1408 assert(!IsLegalizingCall && "Inconsistent sequentialization of calls!");
1409 SDOperand InCallSEQ = LastCALLSEQ_END;
1410 // Note that we are selecting this call!
1411 LastCALLSEQ_END = SDOperand(CallEnd, 0);
1412 IsLegalizingCall = true;
1413
1414 // Legalize the call, starting from the CALLSEQ_END.
1415 LegalizeOp(LastCALLSEQ_END);
1416 assert(!IsLegalizingCall && "CALLSEQ_END should have cleared this!");
1417 return Result;
1418 }
1419 case ISD::CALLSEQ_END:
1420 // If the CALLSEQ_START node hasn't been legalized first, legalize it. This
1421 // will cause this node to be legalized as well as handling libcalls right.
1422 if (LastCALLSEQ_END.Val != Node) {
1423 LegalizeOp(SDOperand(FindCallStartFromCallEnd(Node), 0));
1424 DenseMap<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op);
1425 assert(I != LegalizedNodes.end() &&
1426 "Legalizing the call start should have legalized this node!");
1427 return I->second;
1428 }
1429
1430 // Otherwise, the call start has been legalized and everything is going
1431 // according to plan. Just legalize ourselves normally here.
1432 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1433 // Do not try to legalize the target-specific arguments (#1+), except for
1434 // an optional flag input.
1435 if (Node->getOperand(Node->getNumOperands()-1).getValueType() != MVT::Flag){
1436 if (Tmp1 != Node->getOperand(0)) {
1437 SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1438 Ops[0] = Tmp1;
1439 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1440 }
1441 } else {
1442 Tmp2 = LegalizeOp(Node->getOperand(Node->getNumOperands()-1));
1443 if (Tmp1 != Node->getOperand(0) ||
1444 Tmp2 != Node->getOperand(Node->getNumOperands()-1)) {
1445 SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1446 Ops[0] = Tmp1;
1447 Ops.back() = Tmp2;
1448 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1449 }
1450 }
1451 assert(IsLegalizingCall && "Call sequence imbalance between start/end?");
1452 // This finishes up call legalization.
1453 IsLegalizingCall = false;
1454
1455 // If the CALLSEQ_END node has a flag, remember that we legalized it.
1456 AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
1457 if (Node->getNumValues() == 2)
1458 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
1459 return Result.getValue(Op.ResNo);
1460 case ISD::DYNAMIC_STACKALLOC: {
Evan Chenga448bc42007-08-16 23:50:06 +00001461 MVT::ValueType VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1463 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the size.
1464 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the alignment.
1465 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1466
1467 Tmp1 = Result.getValue(0);
1468 Tmp2 = Result.getValue(1);
Evan Chenga448bc42007-08-16 23:50:06 +00001469 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 default: assert(0 && "This action is not supported yet!");
1471 case TargetLowering::Expand: {
1472 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1473 assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1474 " not tell us which reg is the stack pointer!");
1475 SDOperand Chain = Tmp1.getOperand(0);
1476 SDOperand Size = Tmp2.getOperand(1);
Evan Chenga448bc42007-08-16 23:50:06 +00001477 SDOperand SP = DAG.getCopyFromReg(Chain, SPReg, VT);
1478 Chain = SP.getValue(1);
1479 unsigned Align = cast<ConstantSDNode>(Tmp3)->getValue();
1480 unsigned StackAlign =
1481 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1482 if (Align > StackAlign)
Evan Cheng51ce0382007-08-17 18:02:22 +00001483 SP = DAG.getNode(ISD::AND, VT, SP,
1484 DAG.getConstant(-(uint64_t)Align, VT));
Evan Chenga448bc42007-08-16 23:50:06 +00001485 Tmp1 = DAG.getNode(ISD::SUB, VT, SP, Size); // Value
1486 Tmp2 = DAG.getCopyToReg(Chain, SPReg, Tmp1); // Output chain
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487 Tmp1 = LegalizeOp(Tmp1);
1488 Tmp2 = LegalizeOp(Tmp2);
1489 break;
1490 }
1491 case TargetLowering::Custom:
1492 Tmp3 = TLI.LowerOperation(Tmp1, DAG);
1493 if (Tmp3.Val) {
1494 Tmp1 = LegalizeOp(Tmp3);
1495 Tmp2 = LegalizeOp(Tmp3.getValue(1));
1496 }
1497 break;
1498 case TargetLowering::Legal:
1499 break;
1500 }
1501 // Since this op produce two values, make sure to remember that we
1502 // legalized both of them.
1503 AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
1504 AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
1505 return Op.ResNo ? Tmp2 : Tmp1;
1506 }
1507 case ISD::INLINEASM: {
1508 SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1509 bool Changed = false;
1510 // Legalize all of the operands of the inline asm, in case they are nodes
1511 // that need to be expanded or something. Note we skip the asm string and
1512 // all of the TargetConstant flags.
1513 SDOperand Op = LegalizeOp(Ops[0]);
1514 Changed = Op != Ops[0];
1515 Ops[0] = Op;
1516
1517 bool HasInFlag = Ops.back().getValueType() == MVT::Flag;
1518 for (unsigned i = 2, e = Ops.size()-HasInFlag; i < e; ) {
1519 unsigned NumVals = cast<ConstantSDNode>(Ops[i])->getValue() >> 3;
1520 for (++i; NumVals; ++i, --NumVals) {
1521 SDOperand Op = LegalizeOp(Ops[i]);
1522 if (Op != Ops[i]) {
1523 Changed = true;
1524 Ops[i] = Op;
1525 }
1526 }
1527 }
1528
1529 if (HasInFlag) {
1530 Op = LegalizeOp(Ops.back());
1531 Changed |= Op != Ops.back();
1532 Ops.back() = Op;
1533 }
1534
1535 if (Changed)
1536 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1537
1538 // INLINE asm returns a chain and flag, make sure to add both to the map.
1539 AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
1540 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
1541 return Result.getValue(Op.ResNo);
1542 }
1543 case ISD::BR:
1544 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1545 // Ensure that libcalls are emitted before a branch.
1546 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1547 Tmp1 = LegalizeOp(Tmp1);
1548 LastCALLSEQ_END = DAG.getEntryNode();
1549
1550 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1551 break;
1552 case ISD::BRIND:
1553 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1554 // Ensure that libcalls are emitted before a branch.
1555 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1556 Tmp1 = LegalizeOp(Tmp1);
1557 LastCALLSEQ_END = DAG.getEntryNode();
1558
1559 switch (getTypeAction(Node->getOperand(1).getValueType())) {
1560 default: assert(0 && "Indirect target must be legal type (pointer)!");
1561 case Legal:
1562 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
1563 break;
1564 }
1565 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1566 break;
1567 case ISD::BR_JT:
1568 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1569 // Ensure that libcalls are emitted before a branch.
1570 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1571 Tmp1 = LegalizeOp(Tmp1);
1572 LastCALLSEQ_END = DAG.getEntryNode();
1573
1574 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the jumptable node.
1575 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1576
1577 switch (TLI.getOperationAction(ISD::BR_JT, MVT::Other)) {
1578 default: assert(0 && "This action is not supported yet!");
1579 case TargetLowering::Legal: break;
1580 case TargetLowering::Custom:
1581 Tmp1 = TLI.LowerOperation(Result, DAG);
1582 if (Tmp1.Val) Result = Tmp1;
1583 break;
1584 case TargetLowering::Expand: {
1585 SDOperand Chain = Result.getOperand(0);
1586 SDOperand Table = Result.getOperand(1);
1587 SDOperand Index = Result.getOperand(2);
1588
1589 MVT::ValueType PTy = TLI.getPointerTy();
1590 MachineFunction &MF = DAG.getMachineFunction();
1591 unsigned EntrySize = MF.getJumpTableInfo()->getEntrySize();
1592 Index= DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(EntrySize, PTy));
1593 SDOperand Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
1594
1595 SDOperand LD;
1596 switch (EntrySize) {
1597 default: assert(0 && "Size of jump table not supported yet."); break;
1598 case 4: LD = DAG.getLoad(MVT::i32, Chain, Addr, NULL, 0); break;
1599 case 8: LD = DAG.getLoad(MVT::i64, Chain, Addr, NULL, 0); break;
1600 }
1601
Evan Chenga81a7702007-11-09 01:27:11 +00001602 Addr = LD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 if (TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1604 // For PIC, the sequence is:
1605 // BRIND(load(Jumptable + index) + RelocBase)
Evan Chenga81a7702007-11-09 01:27:11 +00001606 // RelocBase can be JumpTable, GOT or some sort of global base.
1607 if (PTy != MVT::i32)
1608 Addr = DAG.getNode(ISD::SIGN_EXTEND, PTy, Addr);
1609 Addr = DAG.getNode(ISD::ADD, PTy, Addr,
1610 TLI.getPICJumpTableRelocBase(Table, DAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 }
Evan Chenga81a7702007-11-09 01:27:11 +00001612 Result = DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), Addr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613 }
1614 }
1615 break;
1616 case ISD::BRCOND:
1617 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1618 // Ensure that libcalls are emitted before a return.
1619 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1620 Tmp1 = LegalizeOp(Tmp1);
1621 LastCALLSEQ_END = DAG.getEntryNode();
1622
1623 switch (getTypeAction(Node->getOperand(1).getValueType())) {
1624 case Expand: assert(0 && "It's impossible to expand bools");
1625 case Legal:
1626 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
1627 break;
1628 case Promote:
1629 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the condition.
1630
1631 // The top bits of the promoted condition are not necessarily zero, ensure
1632 // that the value is properly zero extended.
1633 if (!DAG.MaskedValueIsZero(Tmp2,
1634 MVT::getIntVTBitMask(Tmp2.getValueType())^1))
1635 Tmp2 = DAG.getZeroExtendInReg(Tmp2, MVT::i1);
1636 break;
1637 }
1638
1639 // Basic block destination (Op#2) is always legal.
1640 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1641
1642 switch (TLI.getOperationAction(ISD::BRCOND, MVT::Other)) {
1643 default: assert(0 && "This action is not supported yet!");
1644 case TargetLowering::Legal: break;
1645 case TargetLowering::Custom:
1646 Tmp1 = TLI.LowerOperation(Result, DAG);
1647 if (Tmp1.Val) Result = Tmp1;
1648 break;
1649 case TargetLowering::Expand:
1650 // Expand brcond's setcc into its constituent parts and create a BR_CC
1651 // Node.
1652 if (Tmp2.getOpcode() == ISD::SETCC) {
1653 Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1, Tmp2.getOperand(2),
1654 Tmp2.getOperand(0), Tmp2.getOperand(1),
1655 Node->getOperand(2));
1656 } else {
1657 Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1,
1658 DAG.getCondCode(ISD::SETNE), Tmp2,
1659 DAG.getConstant(0, Tmp2.getValueType()),
1660 Node->getOperand(2));
1661 }
1662 break;
1663 }
1664 break;
1665 case ISD::BR_CC:
1666 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1667 // Ensure that libcalls are emitted before a branch.
1668 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1669 Tmp1 = LegalizeOp(Tmp1);
1670 Tmp2 = Node->getOperand(2); // LHS
1671 Tmp3 = Node->getOperand(3); // RHS
1672 Tmp4 = Node->getOperand(1); // CC
1673
1674 LegalizeSetCCOperands(Tmp2, Tmp3, Tmp4);
1675 LastCALLSEQ_END = DAG.getEntryNode();
1676
1677 // If we didn't get both a LHS and RHS back from LegalizeSetCCOperands,
1678 // the LHS is a legal SETCC itself. In this case, we need to compare
1679 // the result against zero to select between true and false values.
1680 if (Tmp3.Val == 0) {
1681 Tmp3 = DAG.getConstant(0, Tmp2.getValueType());
1682 Tmp4 = DAG.getCondCode(ISD::SETNE);
1683 }
1684
1685 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp4, Tmp2, Tmp3,
1686 Node->getOperand(4));
1687
1688 switch (TLI.getOperationAction(ISD::BR_CC, Tmp3.getValueType())) {
1689 default: assert(0 && "Unexpected action for BR_CC!");
1690 case TargetLowering::Legal: break;
1691 case TargetLowering::Custom:
1692 Tmp4 = TLI.LowerOperation(Result, DAG);
1693 if (Tmp4.Val) Result = Tmp4;
1694 break;
1695 }
1696 break;
1697 case ISD::LOAD: {
1698 LoadSDNode *LD = cast<LoadSDNode>(Node);
1699 Tmp1 = LegalizeOp(LD->getChain()); // Legalize the chain.
1700 Tmp2 = LegalizeOp(LD->getBasePtr()); // Legalize the base pointer.
1701
1702 ISD::LoadExtType ExtType = LD->getExtensionType();
1703 if (ExtType == ISD::NON_EXTLOAD) {
1704 MVT::ValueType VT = Node->getValueType(0);
1705 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
1706 Tmp3 = Result.getValue(0);
1707 Tmp4 = Result.getValue(1);
1708
1709 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1710 default: assert(0 && "This action is not supported yet!");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00001711 case TargetLowering::Legal:
1712 // If this is an unaligned load and the target doesn't support it,
1713 // expand it.
1714 if (!TLI.allowsUnalignedMemoryAccesses()) {
1715 unsigned ABIAlignment = TLI.getTargetData()->
1716 getABITypeAlignment(MVT::getTypeForValueType(LD->getLoadedVT()));
1717 if (LD->getAlignment() < ABIAlignment){
1718 Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.Val), DAG,
1719 TLI);
1720 Tmp3 = Result.getOperand(0);
1721 Tmp4 = Result.getOperand(1);
Dale Johannesen08275382007-09-08 19:29:23 +00001722 Tmp3 = LegalizeOp(Tmp3);
1723 Tmp4 = LegalizeOp(Tmp4);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00001724 }
1725 }
1726 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 case TargetLowering::Custom:
1728 Tmp1 = TLI.LowerOperation(Tmp3, DAG);
1729 if (Tmp1.Val) {
1730 Tmp3 = LegalizeOp(Tmp1);
1731 Tmp4 = LegalizeOp(Tmp1.getValue(1));
1732 }
1733 break;
1734 case TargetLowering::Promote: {
1735 // Only promote a load of vector type to another.
1736 assert(MVT::isVector(VT) && "Cannot promote this load!");
1737 // Change base type to a different vector type.
1738 MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
1739
1740 Tmp1 = DAG.getLoad(NVT, Tmp1, Tmp2, LD->getSrcValue(),
1741 LD->getSrcValueOffset(),
1742 LD->isVolatile(), LD->getAlignment());
1743 Tmp3 = LegalizeOp(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp1));
1744 Tmp4 = LegalizeOp(Tmp1.getValue(1));
1745 break;
1746 }
1747 }
1748 // Since loads produce two values, make sure to remember that we
1749 // legalized both of them.
1750 AddLegalizedOperand(SDOperand(Node, 0), Tmp3);
1751 AddLegalizedOperand(SDOperand(Node, 1), Tmp4);
1752 return Op.ResNo ? Tmp4 : Tmp3;
1753 } else {
1754 MVT::ValueType SrcVT = LD->getLoadedVT();
1755 switch (TLI.getLoadXAction(ExtType, SrcVT)) {
1756 default: assert(0 && "This action is not supported yet!");
1757 case TargetLowering::Promote:
1758 assert(SrcVT == MVT::i1 &&
1759 "Can only promote extending LOAD from i1 -> i8!");
1760 Result = DAG.getExtLoad(ExtType, Node->getValueType(0), Tmp1, Tmp2,
1761 LD->getSrcValue(), LD->getSrcValueOffset(),
1762 MVT::i8, LD->isVolatile(), LD->getAlignment());
Duncan Sandsd7307a92007-10-17 13:49:58 +00001763 Tmp1 = Result.getValue(0);
1764 Tmp2 = Result.getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765 break;
1766 case TargetLowering::Custom:
1767 isCustom = true;
1768 // FALLTHROUGH
1769 case TargetLowering::Legal:
1770 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
1771 Tmp1 = Result.getValue(0);
1772 Tmp2 = Result.getValue(1);
1773
1774 if (isCustom) {
1775 Tmp3 = TLI.LowerOperation(Result, DAG);
1776 if (Tmp3.Val) {
1777 Tmp1 = LegalizeOp(Tmp3);
1778 Tmp2 = LegalizeOp(Tmp3.getValue(1));
1779 }
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00001780 } else {
1781 // If this is an unaligned load and the target doesn't support it,
1782 // expand it.
1783 if (!TLI.allowsUnalignedMemoryAccesses()) {
1784 unsigned ABIAlignment = TLI.getTargetData()->
1785 getABITypeAlignment(MVT::getTypeForValueType(LD->getLoadedVT()));
1786 if (LD->getAlignment() < ABIAlignment){
1787 Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.Val), DAG,
1788 TLI);
1789 Tmp1 = Result.getOperand(0);
1790 Tmp2 = Result.getOperand(1);
Dale Johannesen08275382007-09-08 19:29:23 +00001791 Tmp1 = LegalizeOp(Tmp1);
1792 Tmp2 = LegalizeOp(Tmp2);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00001793 }
1794 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 }
1796 break;
1797 case TargetLowering::Expand:
1798 // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
1799 if (SrcVT == MVT::f32 && Node->getValueType(0) == MVT::f64) {
1800 SDOperand Load = DAG.getLoad(SrcVT, Tmp1, Tmp2, LD->getSrcValue(),
1801 LD->getSrcValueOffset(),
1802 LD->isVolatile(), LD->getAlignment());
1803 Result = DAG.getNode(ISD::FP_EXTEND, Node->getValueType(0), Load);
1804 Tmp1 = LegalizeOp(Result); // Relegalize new nodes.
1805 Tmp2 = LegalizeOp(Load.getValue(1));
1806 break;
1807 }
1808 assert(ExtType != ISD::EXTLOAD &&"EXTLOAD should always be supported!");
1809 // Turn the unsupported load into an EXTLOAD followed by an explicit
1810 // zero/sign extend inreg.
1811 Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0),
1812 Tmp1, Tmp2, LD->getSrcValue(),
1813 LD->getSrcValueOffset(), SrcVT,
1814 LD->isVolatile(), LD->getAlignment());
1815 SDOperand ValRes;
1816 if (ExtType == ISD::SEXTLOAD)
1817 ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
1818 Result, DAG.getValueType(SrcVT));
1819 else
1820 ValRes = DAG.getZeroExtendInReg(Result, SrcVT);
1821 Tmp1 = LegalizeOp(ValRes); // Relegalize new nodes.
1822 Tmp2 = LegalizeOp(Result.getValue(1)); // Relegalize new nodes.
1823 break;
1824 }
1825 // Since loads produce two values, make sure to remember that we legalized
1826 // both of them.
1827 AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
1828 AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
1829 return Op.ResNo ? Tmp2 : Tmp1;
1830 }
1831 }
1832 case ISD::EXTRACT_ELEMENT: {
1833 MVT::ValueType OpTy = Node->getOperand(0).getValueType();
1834 switch (getTypeAction(OpTy)) {
1835 default: assert(0 && "EXTRACT_ELEMENT action for type unimplemented!");
1836 case Legal:
1837 if (cast<ConstantSDNode>(Node->getOperand(1))->getValue()) {
1838 // 1 -> Hi
1839 Result = DAG.getNode(ISD::SRL, OpTy, Node->getOperand(0),
1840 DAG.getConstant(MVT::getSizeInBits(OpTy)/2,
1841 TLI.getShiftAmountTy()));
1842 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Result);
1843 } else {
1844 // 0 -> Lo
1845 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0),
1846 Node->getOperand(0));
1847 }
1848 break;
1849 case Expand:
1850 // Get both the low and high parts.
1851 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
1852 if (cast<ConstantSDNode>(Node->getOperand(1))->getValue())
1853 Result = Tmp2; // 1 -> Hi
1854 else
1855 Result = Tmp1; // 0 -> Lo
1856 break;
1857 }
1858 break;
1859 }
1860
1861 case ISD::CopyToReg:
1862 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1863
1864 assert(isTypeLegal(Node->getOperand(2).getValueType()) &&
1865 "Register type must be legal!");
1866 // Legalize the incoming value (must be a legal type).
1867 Tmp2 = LegalizeOp(Node->getOperand(2));
1868 if (Node->getNumValues() == 1) {
1869 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2);
1870 } else {
1871 assert(Node->getNumValues() == 2 && "Unknown CopyToReg");
1872 if (Node->getNumOperands() == 4) {
1873 Tmp3 = LegalizeOp(Node->getOperand(3));
1874 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2,
1875 Tmp3);
1876 } else {
1877 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
1878 }
1879
1880 // Since this produces two values, make sure to remember that we legalized
1881 // both of them.
1882 AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
1883 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
1884 return Result;
1885 }
1886 break;
1887
1888 case ISD::RET:
1889 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1890
1891 // Ensure that libcalls are emitted before a return.
1892 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1893 Tmp1 = LegalizeOp(Tmp1);
1894 LastCALLSEQ_END = DAG.getEntryNode();
1895
1896 switch (Node->getNumOperands()) {
1897 case 3: // ret val
1898 Tmp2 = Node->getOperand(1);
1899 Tmp3 = Node->getOperand(2); // Signness
1900 switch (getTypeAction(Tmp2.getValueType())) {
1901 case Legal:
1902 Result = DAG.UpdateNodeOperands(Result, Tmp1, LegalizeOp(Tmp2), Tmp3);
1903 break;
1904 case Expand:
1905 if (!MVT::isVector(Tmp2.getValueType())) {
1906 SDOperand Lo, Hi;
1907 ExpandOp(Tmp2, Lo, Hi);
1908
1909 // Big endian systems want the hi reg first.
1910 if (!TLI.isLittleEndian())
1911 std::swap(Lo, Hi);
1912
1913 if (Hi.Val)
1914 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3);
1915 else
1916 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3);
1917 Result = LegalizeOp(Result);
1918 } else {
1919 SDNode *InVal = Tmp2.Val;
Dale Johannesendb132452007-10-20 00:07:52 +00001920 int InIx = Tmp2.ResNo;
1921 unsigned NumElems = MVT::getVectorNumElements(InVal->getValueType(InIx));
1922 MVT::ValueType EVT = MVT::getVectorElementType(InVal->getValueType(InIx));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923
1924 // Figure out if there is a simple type corresponding to this Vector
1925 // type. If so, convert to the vector type.
1926 MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
1927 if (TLI.isTypeLegal(TVT)) {
1928 // Turn this into a return of the vector type.
1929 Tmp2 = LegalizeOp(Tmp2);
1930 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1931 } else if (NumElems == 1) {
1932 // Turn this into a return of the scalar type.
1933 Tmp2 = ScalarizeVectorOp(Tmp2);
1934 Tmp2 = LegalizeOp(Tmp2);
1935 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1936
1937 // FIXME: Returns of gcc generic vectors smaller than a legal type
1938 // should be returned in integer registers!
1939
1940 // The scalarized value type may not be legal, e.g. it might require
1941 // promotion or expansion. Relegalize the return.
1942 Result = LegalizeOp(Result);
1943 } else {
1944 // FIXME: Returns of gcc generic vectors larger than a legal vector
1945 // type should be returned by reference!
1946 SDOperand Lo, Hi;
1947 SplitVectorOp(Tmp2, Lo, Hi);
1948 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3);
1949 Result = LegalizeOp(Result);
1950 }
1951 }
1952 break;
1953 case Promote:
1954 Tmp2 = PromoteOp(Node->getOperand(1));
1955 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1956 Result = LegalizeOp(Result);
1957 break;
1958 }
1959 break;
1960 case 1: // ret void
1961 Result = DAG.UpdateNodeOperands(Result, Tmp1);
1962 break;
1963 default: { // ret <values>
1964 SmallVector<SDOperand, 8> NewValues;
1965 NewValues.push_back(Tmp1);
1966 for (unsigned i = 1, e = Node->getNumOperands(); i < e; i += 2)
1967 switch (getTypeAction(Node->getOperand(i).getValueType())) {
1968 case Legal:
1969 NewValues.push_back(LegalizeOp(Node->getOperand(i)));
1970 NewValues.push_back(Node->getOperand(i+1));
1971 break;
1972 case Expand: {
1973 SDOperand Lo, Hi;
1974 assert(!MVT::isExtendedVT(Node->getOperand(i).getValueType()) &&
1975 "FIXME: TODO: implement returning non-legal vector types!");
1976 ExpandOp(Node->getOperand(i), Lo, Hi);
1977 NewValues.push_back(Lo);
1978 NewValues.push_back(Node->getOperand(i+1));
1979 if (Hi.Val) {
1980 NewValues.push_back(Hi);
1981 NewValues.push_back(Node->getOperand(i+1));
1982 }
1983 break;
1984 }
1985 case Promote:
1986 assert(0 && "Can't promote multiple return value yet!");
1987 }
1988
1989 if (NewValues.size() == Node->getNumOperands())
1990 Result = DAG.UpdateNodeOperands(Result, &NewValues[0],NewValues.size());
1991 else
1992 Result = DAG.getNode(ISD::RET, MVT::Other,
1993 &NewValues[0], NewValues.size());
1994 break;
1995 }
1996 }
1997
1998 if (Result.getOpcode() == ISD::RET) {
1999 switch (TLI.getOperationAction(Result.getOpcode(), MVT::Other)) {
2000 default: assert(0 && "This action is not supported yet!");
2001 case TargetLowering::Legal: break;
2002 case TargetLowering::Custom:
2003 Tmp1 = TLI.LowerOperation(Result, DAG);
2004 if (Tmp1.Val) Result = Tmp1;
2005 break;
2006 }
2007 }
2008 break;
2009 case ISD::STORE: {
2010 StoreSDNode *ST = cast<StoreSDNode>(Node);
2011 Tmp1 = LegalizeOp(ST->getChain()); // Legalize the chain.
2012 Tmp2 = LegalizeOp(ST->getBasePtr()); // Legalize the pointer.
2013 int SVOffset = ST->getSrcValueOffset();
2014 unsigned Alignment = ST->getAlignment();
2015 bool isVolatile = ST->isVolatile();
2016
2017 if (!ST->isTruncatingStore()) {
2018 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
2019 // FIXME: We shouldn't do this for TargetConstantFP's.
2020 // FIXME: move this to the DAG Combiner! Note that we can't regress due
2021 // to phase ordering between legalized code and the dag combiner. This
2022 // probably means that we need to integrate dag combiner and legalizer
2023 // together.
Dale Johannesen2fc20782007-09-14 22:26:36 +00002024 // We generally can't do this one for long doubles.
Chris Lattnere8671c52007-10-13 06:35:54 +00002025 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
Chris Lattner19f229a2007-10-15 05:46:06 +00002026 if (CFP->getValueType(0) == MVT::f32 &&
2027 getTypeAction(MVT::i32) == Legal) {
Dale Johannesenfbd9cda2007-09-12 03:30:33 +00002028 Tmp3 = DAG.getConstant((uint32_t)CFP->getValueAPF().
2029 convertToAPInt().getZExtValue(),
Dale Johannesen1616e902007-09-11 18:32:33 +00002030 MVT::i32);
Dale Johannesen2fc20782007-09-14 22:26:36 +00002031 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2032 SVOffset, isVolatile, Alignment);
2033 break;
2034 } else if (CFP->getValueType(0) == MVT::f64) {
Chris Lattner19f229a2007-10-15 05:46:06 +00002035 // If this target supports 64-bit registers, do a single 64-bit store.
2036 if (getTypeAction(MVT::i64) == Legal) {
2037 Tmp3 = DAG.getConstant(CFP->getValueAPF().convertToAPInt().
2038 getZExtValue(), MVT::i64);
2039 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2040 SVOffset, isVolatile, Alignment);
2041 break;
2042 } else if (getTypeAction(MVT::i32) == Legal) {
2043 // Otherwise, if the target supports 32-bit registers, use 2 32-bit
2044 // stores. If the target supports neither 32- nor 64-bits, this
2045 // xform is certainly not worth it.
2046 uint64_t IntVal =CFP->getValueAPF().convertToAPInt().getZExtValue();
2047 SDOperand Lo = DAG.getConstant(uint32_t(IntVal), MVT::i32);
2048 SDOperand Hi = DAG.getConstant(uint32_t(IntVal >>32), MVT::i32);
2049 if (!TLI.isLittleEndian()) std::swap(Lo, Hi);
2050
2051 Lo = DAG.getStore(Tmp1, Lo, Tmp2, ST->getSrcValue(),
2052 SVOffset, isVolatile, Alignment);
2053 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
2054 getIntPtrConstant(4));
2055 Hi = DAG.getStore(Tmp1, Hi, Tmp2, ST->getSrcValue(), SVOffset+4,
Duncan Sandsa3691432007-10-28 12:59:45 +00002056 isVolatile, MinAlign(Alignment, 4U));
Chris Lattner19f229a2007-10-15 05:46:06 +00002057
2058 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi);
2059 break;
2060 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 }
2063
2064 switch (getTypeAction(ST->getStoredVT())) {
2065 case Legal: {
2066 Tmp3 = LegalizeOp(ST->getValue());
2067 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
2068 ST->getOffset());
2069
2070 MVT::ValueType VT = Tmp3.getValueType();
2071 switch (TLI.getOperationAction(ISD::STORE, VT)) {
2072 default: assert(0 && "This action is not supported yet!");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002073 case TargetLowering::Legal:
2074 // If this is an unaligned store and the target doesn't support it,
2075 // expand it.
2076 if (!TLI.allowsUnalignedMemoryAccesses()) {
2077 unsigned ABIAlignment = TLI.getTargetData()->
2078 getABITypeAlignment(MVT::getTypeForValueType(ST->getStoredVT()));
2079 if (ST->getAlignment() < ABIAlignment)
2080 Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.Val), DAG,
2081 TLI);
2082 }
2083 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 case TargetLowering::Custom:
2085 Tmp1 = TLI.LowerOperation(Result, DAG);
2086 if (Tmp1.Val) Result = Tmp1;
2087 break;
2088 case TargetLowering::Promote:
2089 assert(MVT::isVector(VT) && "Unknown legal promote case!");
2090 Tmp3 = DAG.getNode(ISD::BIT_CONVERT,
2091 TLI.getTypeToPromoteTo(ISD::STORE, VT), Tmp3);
2092 Result = DAG.getStore(Tmp1, Tmp3, Tmp2,
2093 ST->getSrcValue(), SVOffset, isVolatile,
2094 Alignment);
2095 break;
2096 }
2097 break;
2098 }
2099 case Promote:
2100 // Truncate the value and store the result.
2101 Tmp3 = PromoteOp(ST->getValue());
2102 Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2103 SVOffset, ST->getStoredVT(),
2104 isVolatile, Alignment);
2105 break;
2106
2107 case Expand:
2108 unsigned IncrementSize = 0;
2109 SDOperand Lo, Hi;
2110
2111 // If this is a vector type, then we have to calculate the increment as
2112 // the product of the element size in bytes, and the number of elements
2113 // in the high half of the vector.
2114 if (MVT::isVector(ST->getValue().getValueType())) {
2115 SDNode *InVal = ST->getValue().Val;
Dale Johannesendb132452007-10-20 00:07:52 +00002116 int InIx = ST->getValue().ResNo;
2117 unsigned NumElems = MVT::getVectorNumElements(InVal->getValueType(InIx));
2118 MVT::ValueType EVT = MVT::getVectorElementType(InVal->getValueType(InIx));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119
2120 // Figure out if there is a simple type corresponding to this Vector
2121 // type. If so, convert to the vector type.
2122 MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
2123 if (TLI.isTypeLegal(TVT)) {
2124 // Turn this into a normal store of the vector type.
2125 Tmp3 = LegalizeOp(Node->getOperand(1));
2126 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2127 SVOffset, isVolatile, Alignment);
2128 Result = LegalizeOp(Result);
2129 break;
2130 } else if (NumElems == 1) {
2131 // Turn this into a normal store of the scalar type.
2132 Tmp3 = ScalarizeVectorOp(Node->getOperand(1));
2133 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2134 SVOffset, isVolatile, Alignment);
2135 // The scalarized value type may not be legal, e.g. it might require
2136 // promotion or expansion. Relegalize the scalar store.
2137 Result = LegalizeOp(Result);
2138 break;
2139 } else {
2140 SplitVectorOp(Node->getOperand(1), Lo, Hi);
2141 IncrementSize = NumElems/2 * MVT::getSizeInBits(EVT)/8;
2142 }
2143 } else {
2144 ExpandOp(Node->getOperand(1), Lo, Hi);
2145 IncrementSize = Hi.Val ? MVT::getSizeInBits(Hi.getValueType())/8 : 0;
2146
2147 if (!TLI.isLittleEndian())
2148 std::swap(Lo, Hi);
2149 }
2150
2151 Lo = DAG.getStore(Tmp1, Lo, Tmp2, ST->getSrcValue(),
2152 SVOffset, isVolatile, Alignment);
2153
2154 if (Hi.Val == NULL) {
2155 // Must be int <-> float one-to-one expansion.
2156 Result = Lo;
2157 break;
2158 }
2159
2160 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
2161 getIntPtrConstant(IncrementSize));
2162 assert(isTypeLegal(Tmp2.getValueType()) &&
2163 "Pointers must be legal!");
2164 SVOffset += IncrementSize;
Duncan Sandsa3691432007-10-28 12:59:45 +00002165 Alignment = MinAlign(Alignment, IncrementSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002166 Hi = DAG.getStore(Tmp1, Hi, Tmp2, ST->getSrcValue(),
2167 SVOffset, isVolatile, Alignment);
2168 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi);
2169 break;
2170 }
2171 } else {
2172 // Truncating store
2173 assert(isTypeLegal(ST->getValue().getValueType()) &&
2174 "Cannot handle illegal TRUNCSTORE yet!");
2175 Tmp3 = LegalizeOp(ST->getValue());
2176
2177 // The only promote case we handle is TRUNCSTORE:i1 X into
2178 // -> TRUNCSTORE:i8 (and X, 1)
2179 if (ST->getStoredVT() == MVT::i1 &&
2180 TLI.getStoreXAction(MVT::i1) == TargetLowering::Promote) {
2181 // Promote the bool to a mask then store.
2182 Tmp3 = DAG.getNode(ISD::AND, Tmp3.getValueType(), Tmp3,
2183 DAG.getConstant(1, Tmp3.getValueType()));
2184 Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2185 SVOffset, MVT::i8,
2186 isVolatile, Alignment);
2187 } else if (Tmp1 != ST->getChain() || Tmp3 != ST->getValue() ||
2188 Tmp2 != ST->getBasePtr()) {
2189 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
2190 ST->getOffset());
2191 }
2192
2193 MVT::ValueType StVT = cast<StoreSDNode>(Result.Val)->getStoredVT();
2194 switch (TLI.getStoreXAction(StVT)) {
2195 default: assert(0 && "This action is not supported yet!");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002196 case TargetLowering::Legal:
2197 // If this is an unaligned store and the target doesn't support it,
2198 // expand it.
2199 if (!TLI.allowsUnalignedMemoryAccesses()) {
2200 unsigned ABIAlignment = TLI.getTargetData()->
2201 getABITypeAlignment(MVT::getTypeForValueType(ST->getStoredVT()));
2202 if (ST->getAlignment() < ABIAlignment)
2203 Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.Val), DAG,
2204 TLI);
2205 }
2206 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 case TargetLowering::Custom:
2208 Tmp1 = TLI.LowerOperation(Result, DAG);
2209 if (Tmp1.Val) Result = Tmp1;
2210 break;
2211 }
2212 }
2213 break;
2214 }
2215 case ISD::PCMARKER:
2216 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2217 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
2218 break;
2219 case ISD::STACKSAVE:
2220 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2221 Result = DAG.UpdateNodeOperands(Result, Tmp1);
2222 Tmp1 = Result.getValue(0);
2223 Tmp2 = Result.getValue(1);
2224
2225 switch (TLI.getOperationAction(ISD::STACKSAVE, MVT::Other)) {
2226 default: assert(0 && "This action is not supported yet!");
2227 case TargetLowering::Legal: break;
2228 case TargetLowering::Custom:
2229 Tmp3 = TLI.LowerOperation(Result, DAG);
2230 if (Tmp3.Val) {
2231 Tmp1 = LegalizeOp(Tmp3);
2232 Tmp2 = LegalizeOp(Tmp3.getValue(1));
2233 }
2234 break;
2235 case TargetLowering::Expand:
2236 // Expand to CopyFromReg if the target set
2237 // StackPointerRegisterToSaveRestore.
2238 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
2239 Tmp1 = DAG.getCopyFromReg(Result.getOperand(0), SP,
2240 Node->getValueType(0));
2241 Tmp2 = Tmp1.getValue(1);
2242 } else {
2243 Tmp1 = DAG.getNode(ISD::UNDEF, Node->getValueType(0));
2244 Tmp2 = Node->getOperand(0);
2245 }
2246 break;
2247 }
2248
2249 // Since stacksave produce two values, make sure to remember that we
2250 // legalized both of them.
2251 AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
2252 AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
2253 return Op.ResNo ? Tmp2 : Tmp1;
2254
2255 case ISD::STACKRESTORE:
2256 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2257 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
2258 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2259
2260 switch (TLI.getOperationAction(ISD::STACKRESTORE, MVT::Other)) {
2261 default: assert(0 && "This action is not supported yet!");
2262 case TargetLowering::Legal: break;
2263 case TargetLowering::Custom:
2264 Tmp1 = TLI.LowerOperation(Result, DAG);
2265 if (Tmp1.Val) Result = Tmp1;
2266 break;
2267 case TargetLowering::Expand:
2268 // Expand to CopyToReg if the target set
2269 // StackPointerRegisterToSaveRestore.
2270 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
2271 Result = DAG.getCopyToReg(Tmp1, SP, Tmp2);
2272 } else {
2273 Result = Tmp1;
2274 }
2275 break;
2276 }
2277 break;
2278
2279 case ISD::READCYCLECOUNTER:
2280 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain
2281 Result = DAG.UpdateNodeOperands(Result, Tmp1);
2282 switch (TLI.getOperationAction(ISD::READCYCLECOUNTER,
2283 Node->getValueType(0))) {
2284 default: assert(0 && "This action is not supported yet!");
2285 case TargetLowering::Legal:
2286 Tmp1 = Result.getValue(0);
2287 Tmp2 = Result.getValue(1);
2288 break;
2289 case TargetLowering::Custom:
2290 Result = TLI.LowerOperation(Result, DAG);
2291 Tmp1 = LegalizeOp(Result.getValue(0));
2292 Tmp2 = LegalizeOp(Result.getValue(1));
2293 break;
2294 }
2295
2296 // Since rdcc produce two values, make sure to remember that we legalized
2297 // both of them.
2298 AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
2299 AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
2300 return Result;
2301
2302 case ISD::SELECT:
2303 switch (getTypeAction(Node->getOperand(0).getValueType())) {
2304 case Expand: assert(0 && "It's impossible to expand bools");
2305 case Legal:
2306 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the condition.
2307 break;
2308 case Promote:
2309 Tmp1 = PromoteOp(Node->getOperand(0)); // Promote the condition.
2310 // Make sure the condition is either zero or one.
2311 if (!DAG.MaskedValueIsZero(Tmp1,
2312 MVT::getIntVTBitMask(Tmp1.getValueType())^1))
2313 Tmp1 = DAG.getZeroExtendInReg(Tmp1, MVT::i1);
2314 break;
2315 }
2316 Tmp2 = LegalizeOp(Node->getOperand(1)); // TrueVal
2317 Tmp3 = LegalizeOp(Node->getOperand(2)); // FalseVal
2318
2319 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2320
2321 switch (TLI.getOperationAction(ISD::SELECT, Tmp2.getValueType())) {
2322 default: assert(0 && "This action is not supported yet!");
2323 case TargetLowering::Legal: break;
2324 case TargetLowering::Custom: {
2325 Tmp1 = TLI.LowerOperation(Result, DAG);
2326 if (Tmp1.Val) Result = Tmp1;
2327 break;
2328 }
2329 case TargetLowering::Expand:
2330 if (Tmp1.getOpcode() == ISD::SETCC) {
2331 Result = DAG.getSelectCC(Tmp1.getOperand(0), Tmp1.getOperand(1),
2332 Tmp2, Tmp3,
2333 cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
2334 } else {
2335 Result = DAG.getSelectCC(Tmp1,
2336 DAG.getConstant(0, Tmp1.getValueType()),
2337 Tmp2, Tmp3, ISD::SETNE);
2338 }
2339 break;
2340 case TargetLowering::Promote: {
2341 MVT::ValueType NVT =
2342 TLI.getTypeToPromoteTo(ISD::SELECT, Tmp2.getValueType());
2343 unsigned ExtOp, TruncOp;
2344 if (MVT::isVector(Tmp2.getValueType())) {
2345 ExtOp = ISD::BIT_CONVERT;
2346 TruncOp = ISD::BIT_CONVERT;
2347 } else if (MVT::isInteger(Tmp2.getValueType())) {
2348 ExtOp = ISD::ANY_EXTEND;
2349 TruncOp = ISD::TRUNCATE;
2350 } else {
2351 ExtOp = ISD::FP_EXTEND;
2352 TruncOp = ISD::FP_ROUND;
2353 }
2354 // Promote each of the values to the new type.
2355 Tmp2 = DAG.getNode(ExtOp, NVT, Tmp2);
2356 Tmp3 = DAG.getNode(ExtOp, NVT, Tmp3);
2357 // Perform the larger operation, then round down.
2358 Result = DAG.getNode(ISD::SELECT, NVT, Tmp1, Tmp2,Tmp3);
2359 Result = DAG.getNode(TruncOp, Node->getValueType(0), Result);
2360 break;
2361 }
2362 }
2363 break;
2364 case ISD::SELECT_CC: {
2365 Tmp1 = Node->getOperand(0); // LHS
2366 Tmp2 = Node->getOperand(1); // RHS
2367 Tmp3 = LegalizeOp(Node->getOperand(2)); // True
2368 Tmp4 = LegalizeOp(Node->getOperand(3)); // False
2369 SDOperand CC = Node->getOperand(4);
2370
2371 LegalizeSetCCOperands(Tmp1, Tmp2, CC);
2372
2373 // If we didn't get both a LHS and RHS back from LegalizeSetCCOperands,
2374 // the LHS is a legal SETCC itself. In this case, we need to compare
2375 // the result against zero to select between true and false values.
2376 if (Tmp2.Val == 0) {
2377 Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
2378 CC = DAG.getCondCode(ISD::SETNE);
2379 }
2380 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, CC);
2381
2382 // Everything is legal, see if we should expand this op or something.
2383 switch (TLI.getOperationAction(ISD::SELECT_CC, Tmp3.getValueType())) {
2384 default: assert(0 && "This action is not supported yet!");
2385 case TargetLowering::Legal: break;
2386 case TargetLowering::Custom:
2387 Tmp1 = TLI.LowerOperation(Result, DAG);
2388 if (Tmp1.Val) Result = Tmp1;
2389 break;
2390 }
2391 break;
2392 }
2393 case ISD::SETCC:
2394 Tmp1 = Node->getOperand(0);
2395 Tmp2 = Node->getOperand(1);
2396 Tmp3 = Node->getOperand(2);
2397 LegalizeSetCCOperands(Tmp1, Tmp2, Tmp3);
2398
2399 // If we had to Expand the SetCC operands into a SELECT node, then it may
2400 // not always be possible to return a true LHS & RHS. In this case, just
2401 // return the value we legalized, returned in the LHS
2402 if (Tmp2.Val == 0) {
2403 Result = Tmp1;
2404 break;
2405 }
2406
2407 switch (TLI.getOperationAction(ISD::SETCC, Tmp1.getValueType())) {
2408 default: assert(0 && "Cannot handle this action for SETCC yet!");
2409 case TargetLowering::Custom:
2410 isCustom = true;
2411 // FALLTHROUGH.
2412 case TargetLowering::Legal:
2413 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2414 if (isCustom) {
2415 Tmp4 = TLI.LowerOperation(Result, DAG);
2416 if (Tmp4.Val) Result = Tmp4;
2417 }
2418 break;
2419 case TargetLowering::Promote: {
2420 // First step, figure out the appropriate operation to use.
2421 // Allow SETCC to not be supported for all legal data types
2422 // Mostly this targets FP
2423 MVT::ValueType NewInTy = Node->getOperand(0).getValueType();
2424 MVT::ValueType OldVT = NewInTy; OldVT = OldVT;
2425
2426 // Scan for the appropriate larger type to use.
2427 while (1) {
2428 NewInTy = (MVT::ValueType)(NewInTy+1);
2429
2430 assert(MVT::isInteger(NewInTy) == MVT::isInteger(OldVT) &&
2431 "Fell off of the edge of the integer world");
2432 assert(MVT::isFloatingPoint(NewInTy) == MVT::isFloatingPoint(OldVT) &&
2433 "Fell off of the edge of the floating point world");
2434
2435 // If the target supports SETCC of this type, use it.
2436 if (TLI.isOperationLegal(ISD::SETCC, NewInTy))
2437 break;
2438 }
2439 if (MVT::isInteger(NewInTy))
2440 assert(0 && "Cannot promote Legal Integer SETCC yet");
2441 else {
2442 Tmp1 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp1);
2443 Tmp2 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp2);
2444 }
2445 Tmp1 = LegalizeOp(Tmp1);
2446 Tmp2 = LegalizeOp(Tmp2);
2447 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2448 Result = LegalizeOp(Result);
2449 break;
2450 }
2451 case TargetLowering::Expand:
2452 // Expand a setcc node into a select_cc of the same condition, lhs, and
2453 // rhs that selects between const 1 (true) and const 0 (false).
2454 MVT::ValueType VT = Node->getValueType(0);
2455 Result = DAG.getNode(ISD::SELECT_CC, VT, Tmp1, Tmp2,
2456 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
2457 Tmp3);
2458 break;
2459 }
2460 break;
2461 case ISD::MEMSET:
2462 case ISD::MEMCPY:
2463 case ISD::MEMMOVE: {
2464 Tmp1 = LegalizeOp(Node->getOperand(0)); // Chain
2465 Tmp2 = LegalizeOp(Node->getOperand(1)); // Pointer
2466
2467 if (Node->getOpcode() == ISD::MEMSET) { // memset = ubyte
2468 switch (getTypeAction(Node->getOperand(2).getValueType())) {
2469 case Expand: assert(0 && "Cannot expand a byte!");
2470 case Legal:
2471 Tmp3 = LegalizeOp(Node->getOperand(2));
2472 break;
2473 case Promote:
2474 Tmp3 = PromoteOp(Node->getOperand(2));
2475 break;
2476 }
2477 } else {
2478 Tmp3 = LegalizeOp(Node->getOperand(2)); // memcpy/move = pointer,
2479 }
2480
2481 SDOperand Tmp4;
2482 switch (getTypeAction(Node->getOperand(3).getValueType())) {
2483 case Expand: {
2484 // Length is too big, just take the lo-part of the length.
2485 SDOperand HiPart;
2486 ExpandOp(Node->getOperand(3), Tmp4, HiPart);
2487 break;
2488 }
2489 case Legal:
2490 Tmp4 = LegalizeOp(Node->getOperand(3));
2491 break;
2492 case Promote:
2493 Tmp4 = PromoteOp(Node->getOperand(3));
2494 break;
2495 }
2496
2497 SDOperand Tmp5;
2498 switch (getTypeAction(Node->getOperand(4).getValueType())) { // uint
2499 case Expand: assert(0 && "Cannot expand this yet!");
2500 case Legal:
2501 Tmp5 = LegalizeOp(Node->getOperand(4));
2502 break;
2503 case Promote:
2504 Tmp5 = PromoteOp(Node->getOperand(4));
2505 break;
2506 }
2507
Rafael Espindola80825902007-10-19 10:41:11 +00002508 SDOperand Tmp6;
2509 switch (getTypeAction(Node->getOperand(5).getValueType())) { // bool
2510 case Expand: assert(0 && "Cannot expand this yet!");
2511 case Legal:
2512 Tmp6 = LegalizeOp(Node->getOperand(5));
2513 break;
2514 case Promote:
2515 Tmp6 = PromoteOp(Node->getOperand(5));
2516 break;
2517 }
2518
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002519 switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
2520 default: assert(0 && "This action not implemented for this operation!");
2521 case TargetLowering::Custom:
2522 isCustom = true;
2523 // FALLTHROUGH
Rafael Espindola80825902007-10-19 10:41:11 +00002524 case TargetLowering::Legal: {
2525 SDOperand Ops[] = { Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6 };
2526 Result = DAG.UpdateNodeOperands(Result, Ops, 6);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 if (isCustom) {
2528 Tmp1 = TLI.LowerOperation(Result, DAG);
2529 if (Tmp1.Val) Result = Tmp1;
2530 }
2531 break;
Rafael Espindola80825902007-10-19 10:41:11 +00002532 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533 case TargetLowering::Expand: {
2534 // Otherwise, the target does not support this operation. Lower the
2535 // operation to an explicit libcall as appropriate.
2536 MVT::ValueType IntPtr = TLI.getPointerTy();
2537 const Type *IntPtrTy = TLI.getTargetData()->getIntPtrType();
2538 TargetLowering::ArgListTy Args;
2539 TargetLowering::ArgListEntry Entry;
2540
2541 const char *FnName = 0;
2542 if (Node->getOpcode() == ISD::MEMSET) {
2543 Entry.Node = Tmp2; Entry.Ty = IntPtrTy;
2544 Args.push_back(Entry);
2545 // Extend the (previously legalized) ubyte argument to be an int value
2546 // for the call.
2547 if (Tmp3.getValueType() > MVT::i32)
2548 Tmp3 = DAG.getNode(ISD::TRUNCATE, MVT::i32, Tmp3);
2549 else
2550 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Tmp3);
2551 Entry.Node = Tmp3; Entry.Ty = Type::Int32Ty; Entry.isSExt = true;
2552 Args.push_back(Entry);
2553 Entry.Node = Tmp4; Entry.Ty = IntPtrTy; Entry.isSExt = false;
2554 Args.push_back(Entry);
2555
2556 FnName = "memset";
2557 } else if (Node->getOpcode() == ISD::MEMCPY ||
2558 Node->getOpcode() == ISD::MEMMOVE) {
2559 Entry.Ty = IntPtrTy;
2560 Entry.Node = Tmp2; Args.push_back(Entry);
2561 Entry.Node = Tmp3; Args.push_back(Entry);
2562 Entry.Node = Tmp4; Args.push_back(Entry);
2563 FnName = Node->getOpcode() == ISD::MEMMOVE ? "memmove" : "memcpy";
2564 } else {
2565 assert(0 && "Unknown op!");
2566 }
2567
2568 std::pair<SDOperand,SDOperand> CallResult =
2569 TLI.LowerCallTo(Tmp1, Type::VoidTy, false, false, CallingConv::C, false,
2570 DAG.getExternalSymbol(FnName, IntPtr), Args, DAG);
2571 Result = CallResult.second;
2572 break;
2573 }
2574 }
2575 break;
2576 }
2577
2578 case ISD::SHL_PARTS:
2579 case ISD::SRA_PARTS:
2580 case ISD::SRL_PARTS: {
2581 SmallVector<SDOperand, 8> Ops;
2582 bool Changed = false;
2583 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
2584 Ops.push_back(LegalizeOp(Node->getOperand(i)));
2585 Changed |= Ops.back() != Node->getOperand(i);
2586 }
2587 if (Changed)
2588 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
2589
2590 switch (TLI.getOperationAction(Node->getOpcode(),
2591 Node->getValueType(0))) {
2592 default: assert(0 && "This action is not supported yet!");
2593 case TargetLowering::Legal: break;
2594 case TargetLowering::Custom:
2595 Tmp1 = TLI.LowerOperation(Result, DAG);
2596 if (Tmp1.Val) {
2597 SDOperand Tmp2, RetVal(0, 0);
2598 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) {
2599 Tmp2 = LegalizeOp(Tmp1.getValue(i));
2600 AddLegalizedOperand(SDOperand(Node, i), Tmp2);
2601 if (i == Op.ResNo)
2602 RetVal = Tmp2;
2603 }
2604 assert(RetVal.Val && "Illegal result number");
2605 return RetVal;
2606 }
2607 break;
2608 }
2609
2610 // Since these produce multiple values, make sure to remember that we
2611 // legalized all of them.
2612 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
2613 AddLegalizedOperand(SDOperand(Node, i), Result.getValue(i));
2614 return Result.getValue(Op.ResNo);
2615 }
2616
2617 // Binary operators
2618 case ISD::ADD:
2619 case ISD::SUB:
2620 case ISD::MUL:
2621 case ISD::MULHS:
2622 case ISD::MULHU:
2623 case ISD::UDIV:
2624 case ISD::SDIV:
2625 case ISD::AND:
2626 case ISD::OR:
2627 case ISD::XOR:
2628 case ISD::SHL:
2629 case ISD::SRL:
2630 case ISD::SRA:
2631 case ISD::FADD:
2632 case ISD::FSUB:
2633 case ISD::FMUL:
2634 case ISD::FDIV:
Dan Gohman6d05cac2007-10-11 23:57:53 +00002635 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
2637 switch (getTypeAction(Node->getOperand(1).getValueType())) {
2638 case Expand: assert(0 && "Not possible");
2639 case Legal:
2640 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
2641 break;
2642 case Promote:
2643 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the RHS.
2644 break;
2645 }
2646
2647 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2648
2649 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2650 default: assert(0 && "BinOp legalize operation not supported");
2651 case TargetLowering::Legal: break;
2652 case TargetLowering::Custom:
2653 Tmp1 = TLI.LowerOperation(Result, DAG);
2654 if (Tmp1.Val) Result = Tmp1;
2655 break;
2656 case TargetLowering::Expand: {
Dan Gohman5a199552007-10-08 18:33:35 +00002657 MVT::ValueType VT = Op.getValueType();
2658
2659 // See if multiply or divide can be lowered using two-result operations.
2660 SDVTList VTs = DAG.getVTList(VT, VT);
2661 if (Node->getOpcode() == ISD::MUL) {
2662 // We just need the low half of the multiply; try both the signed
2663 // and unsigned forms. If the target supports both SMUL_LOHI and
2664 // UMUL_LOHI, form a preference by checking which forms of plain
2665 // MULH it supports.
2666 bool HasSMUL_LOHI = TLI.isOperationLegal(ISD::SMUL_LOHI, VT);
2667 bool HasUMUL_LOHI = TLI.isOperationLegal(ISD::UMUL_LOHI, VT);
2668 bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, VT);
2669 bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, VT);
2670 unsigned OpToUse = 0;
2671 if (HasSMUL_LOHI && !HasMULHS) {
2672 OpToUse = ISD::SMUL_LOHI;
2673 } else if (HasUMUL_LOHI && !HasMULHU) {
2674 OpToUse = ISD::UMUL_LOHI;
2675 } else if (HasSMUL_LOHI) {
2676 OpToUse = ISD::SMUL_LOHI;
2677 } else if (HasUMUL_LOHI) {
2678 OpToUse = ISD::UMUL_LOHI;
2679 }
2680 if (OpToUse) {
2681 Result = SDOperand(DAG.getNode(OpToUse, VTs, Tmp1, Tmp2).Val, 0);
2682 break;
2683 }
2684 }
2685 if (Node->getOpcode() == ISD::MULHS &&
2686 TLI.isOperationLegal(ISD::SMUL_LOHI, VT)) {
2687 Result = SDOperand(DAG.getNode(ISD::SMUL_LOHI, VTs, Tmp1, Tmp2).Val, 1);
2688 break;
2689 }
2690 if (Node->getOpcode() == ISD::MULHU &&
2691 TLI.isOperationLegal(ISD::UMUL_LOHI, VT)) {
2692 Result = SDOperand(DAG.getNode(ISD::UMUL_LOHI, VTs, Tmp1, Tmp2).Val, 1);
2693 break;
2694 }
2695 if (Node->getOpcode() == ISD::SDIV &&
2696 TLI.isOperationLegal(ISD::SDIVREM, VT)) {
2697 Result = SDOperand(DAG.getNode(ISD::SDIVREM, VTs, Tmp1, Tmp2).Val, 0);
2698 break;
2699 }
2700 if (Node->getOpcode() == ISD::UDIV &&
2701 TLI.isOperationLegal(ISD::UDIVREM, VT)) {
2702 Result = SDOperand(DAG.getNode(ISD::UDIVREM, VTs, Tmp1, Tmp2).Val, 0);
2703 break;
2704 }
2705
Dan Gohman6d05cac2007-10-11 23:57:53 +00002706 // Check to see if we have a libcall for this operator.
2707 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
2708 bool isSigned = false;
2709 switch (Node->getOpcode()) {
2710 case ISD::UDIV:
2711 case ISD::SDIV:
2712 if (VT == MVT::i32) {
2713 LC = Node->getOpcode() == ISD::UDIV
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714 ? RTLIB::UDIV_I32 : RTLIB::SDIV_I32;
Dan Gohman6d05cac2007-10-11 23:57:53 +00002715 isSigned = Node->getOpcode() == ISD::SDIV;
2716 }
2717 break;
2718 case ISD::FPOW:
2719 LC = VT == MVT::f32 ? RTLIB::POW_F32 :
2720 VT == MVT::f64 ? RTLIB::POW_F64 :
2721 VT == MVT::f80 ? RTLIB::POW_F80 :
2722 VT == MVT::ppcf128 ? RTLIB::POW_PPCF128 :
2723 RTLIB::UNKNOWN_LIBCALL;
2724 break;
2725 default: break;
2726 }
2727 if (LC != RTLIB::UNKNOWN_LIBCALL) {
2728 SDOperand Dummy;
2729 Result = ExpandLibCall(TLI.getLibcallName(LC), Node, isSigned, Dummy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730 break;
2731 }
2732
2733 assert(MVT::isVector(Node->getValueType(0)) &&
2734 "Cannot expand this binary operator!");
2735 // Expand the operation into a bunch of nasty scalar code.
Dan Gohman6d05cac2007-10-11 23:57:53 +00002736 Result = LegalizeOp(UnrollVectorOp(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002737 break;
2738 }
2739 case TargetLowering::Promote: {
2740 switch (Node->getOpcode()) {
2741 default: assert(0 && "Do not know how to promote this BinOp!");
2742 case ISD::AND:
2743 case ISD::OR:
2744 case ISD::XOR: {
2745 MVT::ValueType OVT = Node->getValueType(0);
2746 MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
2747 assert(MVT::isVector(OVT) && "Cannot promote this BinOp!");
2748 // Bit convert each of the values to the new type.
2749 Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1);
2750 Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2);
2751 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
2752 // Bit convert the result back the original type.
2753 Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result);
2754 break;
2755 }
2756 }
2757 }
2758 }
2759 break;
2760
Dan Gohman475cd732007-10-05 14:17:22 +00002761 case ISD::SMUL_LOHI:
2762 case ISD::UMUL_LOHI:
2763 case ISD::SDIVREM:
2764 case ISD::UDIVREM:
2765 // These nodes will only be produced by target-specific lowering, so
2766 // they shouldn't be here if they aren't legal.
Duncan Sandsb42a44e2007-10-16 09:07:20 +00002767 assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
Dan Gohman475cd732007-10-05 14:17:22 +00002768 "This must be legal!");
Dan Gohman5a199552007-10-08 18:33:35 +00002769
2770 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
2771 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
2772 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
Dan Gohman475cd732007-10-05 14:17:22 +00002773 break;
2774
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775 case ISD::FCOPYSIGN: // FCOPYSIGN does not require LHS/RHS to match type!
2776 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
2777 switch (getTypeAction(Node->getOperand(1).getValueType())) {
2778 case Expand: assert(0 && "Not possible");
2779 case Legal:
2780 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
2781 break;
2782 case Promote:
2783 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the RHS.
2784 break;
2785 }
2786
2787 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2788
2789 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2790 default: assert(0 && "Operation not supported");
2791 case TargetLowering::Custom:
2792 Tmp1 = TLI.LowerOperation(Result, DAG);
2793 if (Tmp1.Val) Result = Tmp1;
2794 break;
2795 case TargetLowering::Legal: break;
2796 case TargetLowering::Expand: {
2797 // If this target supports fabs/fneg natively and select is cheap,
2798 // do this efficiently.
2799 if (!TLI.isSelectExpensive() &&
2800 TLI.getOperationAction(ISD::FABS, Tmp1.getValueType()) ==
2801 TargetLowering::Legal &&
2802 TLI.getOperationAction(ISD::FNEG, Tmp1.getValueType()) ==
2803 TargetLowering::Legal) {
2804 // Get the sign bit of the RHS.
2805 MVT::ValueType IVT =
2806 Tmp2.getValueType() == MVT::f32 ? MVT::i32 : MVT::i64;
2807 SDOperand SignBit = DAG.getNode(ISD::BIT_CONVERT, IVT, Tmp2);
2808 SignBit = DAG.getSetCC(TLI.getSetCCResultTy(),
2809 SignBit, DAG.getConstant(0, IVT), ISD::SETLT);
2810 // Get the absolute value of the result.
2811 SDOperand AbsVal = DAG.getNode(ISD::FABS, Tmp1.getValueType(), Tmp1);
2812 // Select between the nabs and abs value based on the sign bit of
2813 // the input.
2814 Result = DAG.getNode(ISD::SELECT, AbsVal.getValueType(), SignBit,
2815 DAG.getNode(ISD::FNEG, AbsVal.getValueType(),
2816 AbsVal),
2817 AbsVal);
2818 Result = LegalizeOp(Result);
2819 break;
2820 }
2821
2822 // Otherwise, do bitwise ops!
2823 MVT::ValueType NVT =
2824 Node->getValueType(0) == MVT::f32 ? MVT::i32 : MVT::i64;
2825 Result = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI);
2826 Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0), Result);
2827 Result = LegalizeOp(Result);
2828 break;
2829 }
2830 }
2831 break;
2832
2833 case ISD::ADDC:
2834 case ISD::SUBC:
2835 Tmp1 = LegalizeOp(Node->getOperand(0));
2836 Tmp2 = LegalizeOp(Node->getOperand(1));
2837 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2838 // Since this produces two values, make sure to remember that we legalized
2839 // both of them.
2840 AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
2841 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
2842 return Result;
2843
2844 case ISD::ADDE:
2845 case ISD::SUBE:
2846 Tmp1 = LegalizeOp(Node->getOperand(0));
2847 Tmp2 = LegalizeOp(Node->getOperand(1));
2848 Tmp3 = LegalizeOp(Node->getOperand(2));
2849 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2850 // Since this produces two values, make sure to remember that we legalized
2851 // both of them.
2852 AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
2853 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
2854 return Result;
2855
2856 case ISD::BUILD_PAIR: {
2857 MVT::ValueType PairTy = Node->getValueType(0);
2858 // TODO: handle the case where the Lo and Hi operands are not of legal type
2859 Tmp1 = LegalizeOp(Node->getOperand(0)); // Lo
2860 Tmp2 = LegalizeOp(Node->getOperand(1)); // Hi
2861 switch (TLI.getOperationAction(ISD::BUILD_PAIR, PairTy)) {
2862 case TargetLowering::Promote:
2863 case TargetLowering::Custom:
2864 assert(0 && "Cannot promote/custom this yet!");
2865 case TargetLowering::Legal:
2866 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1))
2867 Result = DAG.getNode(ISD::BUILD_PAIR, PairTy, Tmp1, Tmp2);
2868 break;
2869 case TargetLowering::Expand:
2870 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, PairTy, Tmp1);
2871 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, PairTy, Tmp2);
2872 Tmp2 = DAG.getNode(ISD::SHL, PairTy, Tmp2,
2873 DAG.getConstant(MVT::getSizeInBits(PairTy)/2,
2874 TLI.getShiftAmountTy()));
2875 Result = DAG.getNode(ISD::OR, PairTy, Tmp1, Tmp2);
2876 break;
2877 }
2878 break;
2879 }
2880
2881 case ISD::UREM:
2882 case ISD::SREM:
2883 case ISD::FREM:
2884 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
2885 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
2886
2887 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2888 case TargetLowering::Promote: assert(0 && "Cannot promote this yet!");
2889 case TargetLowering::Custom:
2890 isCustom = true;
2891 // FALLTHROUGH
2892 case TargetLowering::Legal:
2893 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2894 if (isCustom) {
2895 Tmp1 = TLI.LowerOperation(Result, DAG);
2896 if (Tmp1.Val) Result = Tmp1;
2897 }
2898 break;
Dan Gohman5a199552007-10-08 18:33:35 +00002899 case TargetLowering::Expand: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 unsigned DivOpc= (Node->getOpcode() == ISD::UREM) ? ISD::UDIV : ISD::SDIV;
2901 bool isSigned = DivOpc == ISD::SDIV;
Dan Gohman5a199552007-10-08 18:33:35 +00002902 MVT::ValueType VT = Node->getValueType(0);
2903
2904 // See if remainder can be lowered using two-result operations.
2905 SDVTList VTs = DAG.getVTList(VT, VT);
2906 if (Node->getOpcode() == ISD::SREM &&
2907 TLI.isOperationLegal(ISD::SDIVREM, VT)) {
2908 Result = SDOperand(DAG.getNode(ISD::SDIVREM, VTs, Tmp1, Tmp2).Val, 1);
2909 break;
2910 }
2911 if (Node->getOpcode() == ISD::UREM &&
2912 TLI.isOperationLegal(ISD::UDIVREM, VT)) {
2913 Result = SDOperand(DAG.getNode(ISD::UDIVREM, VTs, Tmp1, Tmp2).Val, 1);
2914 break;
2915 }
2916
2917 if (MVT::isInteger(VT)) {
2918 if (TLI.getOperationAction(DivOpc, VT) ==
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919 TargetLowering::Legal) {
2920 // X % Y -> X-X/Y*Y
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921 Result = DAG.getNode(DivOpc, VT, Tmp1, Tmp2);
2922 Result = DAG.getNode(ISD::MUL, VT, Result, Tmp2);
2923 Result = DAG.getNode(ISD::SUB, VT, Tmp1, Result);
Dan Gohman3e3fd8c2007-11-05 23:35:22 +00002924 } else if (MVT::isVector(VT)) {
2925 Result = LegalizeOp(UnrollVectorOp(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 } else {
Dan Gohman5a199552007-10-08 18:33:35 +00002927 assert(VT == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 "Cannot expand this binary operator!");
2929 RTLIB::Libcall LC = Node->getOpcode() == ISD::UREM
2930 ? RTLIB::UREM_I32 : RTLIB::SREM_I32;
2931 SDOperand Dummy;
2932 Result = ExpandLibCall(TLI.getLibcallName(LC), Node, isSigned, Dummy);
2933 }
Dan Gohman59b4b102007-11-06 22:11:54 +00002934 } else {
2935 assert(MVT::isFloatingPoint(VT) &&
2936 "remainder op must have integer or floating-point type");
Dan Gohman3e3fd8c2007-11-05 23:35:22 +00002937 if (MVT::isVector(VT)) {
2938 Result = LegalizeOp(UnrollVectorOp(Op));
2939 } else {
2940 // Floating point mod -> fmod libcall.
2941 RTLIB::Libcall LC = VT == MVT::f32
2942 ? RTLIB::REM_F32 : RTLIB::REM_F64;
2943 SDOperand Dummy;
2944 Result = ExpandLibCall(TLI.getLibcallName(LC), Node,
2945 false/*sign irrelevant*/, Dummy);
2946 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 }
2948 break;
2949 }
Dan Gohman5a199552007-10-08 18:33:35 +00002950 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951 break;
2952 case ISD::VAARG: {
2953 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2954 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
2955
2956 MVT::ValueType VT = Node->getValueType(0);
2957 switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
2958 default: assert(0 && "This action is not supported yet!");
2959 case TargetLowering::Custom:
2960 isCustom = true;
2961 // FALLTHROUGH
2962 case TargetLowering::Legal:
2963 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2964 Result = Result.getValue(0);
2965 Tmp1 = Result.getValue(1);
2966
2967 if (isCustom) {
2968 Tmp2 = TLI.LowerOperation(Result, DAG);
2969 if (Tmp2.Val) {
2970 Result = LegalizeOp(Tmp2);
2971 Tmp1 = LegalizeOp(Tmp2.getValue(1));
2972 }
2973 }
2974 break;
2975 case TargetLowering::Expand: {
2976 SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
2977 SDOperand VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2,
2978 SV->getValue(), SV->getOffset());
2979 // Increment the pointer, VAList, to the next vaarg
2980 Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList,
2981 DAG.getConstant(MVT::getSizeInBits(VT)/8,
2982 TLI.getPointerTy()));
2983 // Store the incremented VAList to the legalized pointer
2984 Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, SV->getValue(),
2985 SV->getOffset());
2986 // Load the actual argument out of the pointer VAList
2987 Result = DAG.getLoad(VT, Tmp3, VAList, NULL, 0);
2988 Tmp1 = LegalizeOp(Result.getValue(1));
2989 Result = LegalizeOp(Result);
2990 break;
2991 }
2992 }
2993 // Since VAARG produces two values, make sure to remember that we
2994 // legalized both of them.
2995 AddLegalizedOperand(SDOperand(Node, 0), Result);
2996 AddLegalizedOperand(SDOperand(Node, 1), Tmp1);
2997 return Op.ResNo ? Tmp1 : Result;
2998 }
2999
3000 case ISD::VACOPY:
3001 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3002 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the dest pointer.
3003 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the source pointer.
3004
3005 switch (TLI.getOperationAction(ISD::VACOPY, MVT::Other)) {
3006 default: assert(0 && "This action is not supported yet!");
3007 case TargetLowering::Custom:
3008 isCustom = true;
3009 // FALLTHROUGH
3010 case TargetLowering::Legal:
3011 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3,
3012 Node->getOperand(3), Node->getOperand(4));
3013 if (isCustom) {
3014 Tmp1 = TLI.LowerOperation(Result, DAG);
3015 if (Tmp1.Val) Result = Tmp1;
3016 }
3017 break;
3018 case TargetLowering::Expand:
3019 // This defaults to loading a pointer from the input and storing it to the
3020 // output, returning the chain.
3021 SrcValueSDNode *SVD = cast<SrcValueSDNode>(Node->getOperand(3));
3022 SrcValueSDNode *SVS = cast<SrcValueSDNode>(Node->getOperand(4));
3023 Tmp4 = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp3, SVD->getValue(),
3024 SVD->getOffset());
3025 Result = DAG.getStore(Tmp4.getValue(1), Tmp4, Tmp2, SVS->getValue(),
3026 SVS->getOffset());
3027 break;
3028 }
3029 break;
3030
3031 case ISD::VAEND:
3032 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3033 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
3034
3035 switch (TLI.getOperationAction(ISD::VAEND, MVT::Other)) {
3036 default: assert(0 && "This action is not supported yet!");
3037 case TargetLowering::Custom:
3038 isCustom = true;
3039 // FALLTHROUGH
3040 case TargetLowering::Legal:
3041 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3042 if (isCustom) {
3043 Tmp1 = TLI.LowerOperation(Tmp1, DAG);
3044 if (Tmp1.Val) Result = Tmp1;
3045 }
3046 break;
3047 case TargetLowering::Expand:
3048 Result = Tmp1; // Default to a no-op, return the chain
3049 break;
3050 }
3051 break;
3052
3053 case ISD::VASTART:
3054 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3055 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
3056
3057 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3058
3059 switch (TLI.getOperationAction(ISD::VASTART, MVT::Other)) {
3060 default: assert(0 && "This action is not supported yet!");
3061 case TargetLowering::Legal: break;
3062 case TargetLowering::Custom:
3063 Tmp1 = TLI.LowerOperation(Result, DAG);
3064 if (Tmp1.Val) Result = Tmp1;
3065 break;
3066 }
3067 break;
3068
3069 case ISD::ROTL:
3070 case ISD::ROTR:
3071 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3072 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
3073 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3074 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3075 default:
3076 assert(0 && "ROTL/ROTR legalize operation not supported");
3077 break;
3078 case TargetLowering::Legal:
3079 break;
3080 case TargetLowering::Custom:
3081 Tmp1 = TLI.LowerOperation(Result, DAG);
3082 if (Tmp1.Val) Result = Tmp1;
3083 break;
3084 case TargetLowering::Promote:
3085 assert(0 && "Do not know how to promote ROTL/ROTR");
3086 break;
3087 case TargetLowering::Expand:
3088 assert(0 && "Do not know how to expand ROTL/ROTR");
3089 break;
3090 }
3091 break;
3092
3093 case ISD::BSWAP:
3094 Tmp1 = LegalizeOp(Node->getOperand(0)); // Op
3095 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3096 case TargetLowering::Custom:
3097 assert(0 && "Cannot custom legalize this yet!");
3098 case TargetLowering::Legal:
3099 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3100 break;
3101 case TargetLowering::Promote: {
3102 MVT::ValueType OVT = Tmp1.getValueType();
3103 MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3104 unsigned DiffBits = MVT::getSizeInBits(NVT) - MVT::getSizeInBits(OVT);
3105
3106 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
3107 Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1);
3108 Result = DAG.getNode(ISD::SRL, NVT, Tmp1,
3109 DAG.getConstant(DiffBits, TLI.getShiftAmountTy()));
3110 break;
3111 }
3112 case TargetLowering::Expand:
3113 Result = ExpandBSWAP(Tmp1);
3114 break;
3115 }
3116 break;
3117
3118 case ISD::CTPOP:
3119 case ISD::CTTZ:
3120 case ISD::CTLZ:
3121 Tmp1 = LegalizeOp(Node->getOperand(0)); // Op
3122 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
Scott Michel48b63e62007-07-30 21:00:31 +00003123 case TargetLowering::Custom:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003124 case TargetLowering::Legal:
3125 Result = DAG.UpdateNodeOperands(Result, Tmp1);
Scott Michel48b63e62007-07-30 21:00:31 +00003126 if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
Scott Michelbc62b412007-08-02 02:22:46 +00003127 TargetLowering::Custom) {
3128 Tmp1 = TLI.LowerOperation(Result, DAG);
3129 if (Tmp1.Val) {
3130 Result = Tmp1;
3131 }
Scott Michel48b63e62007-07-30 21:00:31 +00003132 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003133 break;
3134 case TargetLowering::Promote: {
3135 MVT::ValueType OVT = Tmp1.getValueType();
3136 MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3137
3138 // Zero extend the argument.
3139 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
3140 // Perform the larger operation, then subtract if needed.
3141 Tmp1 = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1);
3142 switch (Node->getOpcode()) {
3143 case ISD::CTPOP:
3144 Result = Tmp1;
3145 break;
3146 case ISD::CTTZ:
3147 //if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
3148 Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1,
3149 DAG.getConstant(MVT::getSizeInBits(NVT), NVT),
3150 ISD::SETEQ);
3151 Result = DAG.getNode(ISD::SELECT, NVT, Tmp2,
Scott Michel48b63e62007-07-30 21:00:31 +00003152 DAG.getConstant(MVT::getSizeInBits(OVT),NVT), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003153 break;
3154 case ISD::CTLZ:
3155 // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
3156 Result = DAG.getNode(ISD::SUB, NVT, Tmp1,
3157 DAG.getConstant(MVT::getSizeInBits(NVT) -
3158 MVT::getSizeInBits(OVT), NVT));
3159 break;
3160 }
3161 break;
3162 }
3163 case TargetLowering::Expand:
3164 Result = ExpandBitCount(Node->getOpcode(), Tmp1);
3165 break;
3166 }
3167 break;
3168
3169 // Unary operators
3170 case ISD::FABS:
3171 case ISD::FNEG:
3172 case ISD::FSQRT:
3173 case ISD::FSIN:
3174 case ISD::FCOS:
3175 Tmp1 = LegalizeOp(Node->getOperand(0));
3176 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3177 case TargetLowering::Promote:
3178 case TargetLowering::Custom:
3179 isCustom = true;
3180 // FALLTHROUGH
3181 case TargetLowering::Legal:
3182 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3183 if (isCustom) {
3184 Tmp1 = TLI.LowerOperation(Result, DAG);
3185 if (Tmp1.Val) Result = Tmp1;
3186 }
3187 break;
3188 case TargetLowering::Expand:
3189 switch (Node->getOpcode()) {
3190 default: assert(0 && "Unreachable!");
3191 case ISD::FNEG:
3192 // Expand Y = FNEG(X) -> Y = SUB -0.0, X
3193 Tmp2 = DAG.getConstantFP(-0.0, Node->getValueType(0));
3194 Result = DAG.getNode(ISD::FSUB, Node->getValueType(0), Tmp2, Tmp1);
3195 break;
3196 case ISD::FABS: {
3197 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
3198 MVT::ValueType VT = Node->getValueType(0);
3199 Tmp2 = DAG.getConstantFP(0.0, VT);
3200 Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1, Tmp2, ISD::SETUGT);
3201 Tmp3 = DAG.getNode(ISD::FNEG, VT, Tmp1);
3202 Result = DAG.getNode(ISD::SELECT, VT, Tmp2, Tmp1, Tmp3);
3203 break;
3204 }
3205 case ISD::FSQRT:
3206 case ISD::FSIN:
3207 case ISD::FCOS: {
3208 MVT::ValueType VT = Node->getValueType(0);
Dan Gohman6d05cac2007-10-11 23:57:53 +00003209
3210 // Expand unsupported unary vector operators by unrolling them.
3211 if (MVT::isVector(VT)) {
3212 Result = LegalizeOp(UnrollVectorOp(Op));
3213 break;
3214 }
3215
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3217 switch(Node->getOpcode()) {
3218 case ISD::FSQRT:
Dale Johannesen0c81a522007-09-28 01:08:20 +00003219 LC = VT == MVT::f32 ? RTLIB::SQRT_F32 :
Dale Johannesenac77b272007-10-05 20:04:43 +00003220 VT == MVT::f64 ? RTLIB::SQRT_F64 :
3221 VT == MVT::f80 ? RTLIB::SQRT_F80 :
3222 VT == MVT::ppcf128 ? RTLIB::SQRT_PPCF128 :
3223 RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003224 break;
3225 case ISD::FSIN:
3226 LC = VT == MVT::f32 ? RTLIB::SIN_F32 : RTLIB::SIN_F64;
3227 break;
3228 case ISD::FCOS:
3229 LC = VT == MVT::f32 ? RTLIB::COS_F32 : RTLIB::COS_F64;
3230 break;
3231 default: assert(0 && "Unreachable!");
3232 }
3233 SDOperand Dummy;
3234 Result = ExpandLibCall(TLI.getLibcallName(LC), Node,
3235 false/*sign irrelevant*/, Dummy);
3236 break;
3237 }
3238 }
3239 break;
3240 }
3241 break;
3242 case ISD::FPOWI: {
Dan Gohman6d05cac2007-10-11 23:57:53 +00003243 MVT::ValueType VT = Node->getValueType(0);
3244
3245 // Expand unsupported unary vector operators by unrolling them.
3246 if (MVT::isVector(VT)) {
3247 Result = LegalizeOp(UnrollVectorOp(Op));
3248 break;
3249 }
3250
3251 // We always lower FPOWI into a libcall. No target support for it yet.
Dale Johannesen0c81a522007-09-28 01:08:20 +00003252 RTLIB::Libcall LC =
Dan Gohman6d05cac2007-10-11 23:57:53 +00003253 VT == MVT::f32 ? RTLIB::POWI_F32 :
3254 VT == MVT::f64 ? RTLIB::POWI_F64 :
3255 VT == MVT::f80 ? RTLIB::POWI_F80 :
3256 VT == MVT::ppcf128 ? RTLIB::POWI_PPCF128 :
Dale Johannesenac77b272007-10-05 20:04:43 +00003257 RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 SDOperand Dummy;
3259 Result = ExpandLibCall(TLI.getLibcallName(LC), Node,
3260 false/*sign irrelevant*/, Dummy);
3261 break;
3262 }
3263 case ISD::BIT_CONVERT:
3264 if (!isTypeLegal(Node->getOperand(0).getValueType())) {
3265 Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0));
3266 } else if (MVT::isVector(Op.getOperand(0).getValueType())) {
3267 // The input has to be a vector type, we have to either scalarize it, pack
3268 // it, or convert it based on whether the input vector type is legal.
3269 SDNode *InVal = Node->getOperand(0).Val;
Dale Johannesendb132452007-10-20 00:07:52 +00003270 int InIx = Node->getOperand(0).ResNo;
3271 unsigned NumElems = MVT::getVectorNumElements(InVal->getValueType(InIx));
3272 MVT::ValueType EVT = MVT::getVectorElementType(InVal->getValueType(InIx));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003273
3274 // Figure out if there is a simple type corresponding to this Vector
3275 // type. If so, convert to the vector type.
3276 MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
3277 if (TLI.isTypeLegal(TVT)) {
3278 // Turn this into a bit convert of the vector input.
3279 Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0),
3280 LegalizeOp(Node->getOperand(0)));
3281 break;
3282 } else if (NumElems == 1) {
3283 // Turn this into a bit convert of the scalar input.
3284 Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0),
3285 ScalarizeVectorOp(Node->getOperand(0)));
3286 break;
3287 } else {
3288 // FIXME: UNIMP! Store then reload
3289 assert(0 && "Cast from unsupported vector type not implemented yet!");
3290 }
3291 } else {
3292 switch (TLI.getOperationAction(ISD::BIT_CONVERT,
3293 Node->getOperand(0).getValueType())) {
3294 default: assert(0 && "Unknown operation action!");
3295 case TargetLowering::Expand:
3296 Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0));
3297 break;
3298 case TargetLowering::Legal:
3299 Tmp1 = LegalizeOp(Node->getOperand(0));
3300 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3301 break;
3302 }
3303 }
3304 break;
3305
3306 // Conversion operators. The source and destination have different types.
3307 case ISD::SINT_TO_FP:
3308 case ISD::UINT_TO_FP: {
3309 bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
3310 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3311 case Legal:
3312 switch (TLI.getOperationAction(Node->getOpcode(),
3313 Node->getOperand(0).getValueType())) {
3314 default: assert(0 && "Unknown operation action!");
3315 case TargetLowering::Custom:
3316 isCustom = true;
3317 // FALLTHROUGH
3318 case TargetLowering::Legal:
3319 Tmp1 = LegalizeOp(Node->getOperand(0));
3320 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3321 if (isCustom) {
3322 Tmp1 = TLI.LowerOperation(Result, DAG);
3323 if (Tmp1.Val) Result = Tmp1;
3324 }
3325 break;
3326 case TargetLowering::Expand:
3327 Result = ExpandLegalINT_TO_FP(isSigned,
3328 LegalizeOp(Node->getOperand(0)),
3329 Node->getValueType(0));
3330 break;
3331 case TargetLowering::Promote:
3332 Result = PromoteLegalINT_TO_FP(LegalizeOp(Node->getOperand(0)),
3333 Node->getValueType(0),
3334 isSigned);
3335 break;
3336 }
3337 break;
3338 case Expand:
3339 Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP,
3340 Node->getValueType(0), Node->getOperand(0));
3341 break;
3342 case Promote:
3343 Tmp1 = PromoteOp(Node->getOperand(0));
3344 if (isSigned) {
3345 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp1.getValueType(),
3346 Tmp1, DAG.getValueType(Node->getOperand(0).getValueType()));
3347 } else {
3348 Tmp1 = DAG.getZeroExtendInReg(Tmp1,
3349 Node->getOperand(0).getValueType());
3350 }
3351 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3352 Result = LegalizeOp(Result); // The 'op' is not necessarily legal!
3353 break;
3354 }
3355 break;
3356 }
3357 case ISD::TRUNCATE:
3358 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3359 case Legal:
3360 Tmp1 = LegalizeOp(Node->getOperand(0));
3361 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3362 break;
3363 case Expand:
3364 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
3365
3366 // Since the result is legal, we should just be able to truncate the low
3367 // part of the source.
3368 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Tmp1);
3369 break;
3370 case Promote:
3371 Result = PromoteOp(Node->getOperand(0));
3372 Result = DAG.getNode(ISD::TRUNCATE, Op.getValueType(), Result);
3373 break;
3374 }
3375 break;
3376
3377 case ISD::FP_TO_SINT:
3378 case ISD::FP_TO_UINT:
3379 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3380 case Legal:
3381 Tmp1 = LegalizeOp(Node->getOperand(0));
3382
3383 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))){
3384 default: assert(0 && "Unknown operation action!");
3385 case TargetLowering::Custom:
3386 isCustom = true;
3387 // FALLTHROUGH
3388 case TargetLowering::Legal:
3389 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3390 if (isCustom) {
3391 Tmp1 = TLI.LowerOperation(Result, DAG);
3392 if (Tmp1.Val) Result = Tmp1;
3393 }
3394 break;
3395 case TargetLowering::Promote:
3396 Result = PromoteLegalFP_TO_INT(Tmp1, Node->getValueType(0),
3397 Node->getOpcode() == ISD::FP_TO_SINT);
3398 break;
3399 case TargetLowering::Expand:
3400 if (Node->getOpcode() == ISD::FP_TO_UINT) {
3401 SDOperand True, False;
3402 MVT::ValueType VT = Node->getOperand(0).getValueType();
3403 MVT::ValueType NVT = Node->getValueType(0);
Dale Johannesen280620d2007-09-19 17:53:26 +00003404 unsigned ShiftAmt = MVT::getSizeInBits(NVT)-1;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003405 const uint64_t zero[] = {0, 0};
3406 APFloat apf = APFloat(APInt(MVT::getSizeInBits(VT), 2, zero));
3407 uint64_t x = 1ULL << ShiftAmt;
Neil Booth4bdd45a2007-10-07 11:45:55 +00003408 (void)apf.convertFromZeroExtendedInteger
3409 (&x, MVT::getSizeInBits(NVT), false, APFloat::rmNearestTiesToEven);
Dale Johannesen958b08b2007-09-19 23:55:34 +00003410 Tmp2 = DAG.getConstantFP(apf, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003411 Tmp3 = DAG.getSetCC(TLI.getSetCCResultTy(),
3412 Node->getOperand(0), Tmp2, ISD::SETLT);
3413 True = DAG.getNode(ISD::FP_TO_SINT, NVT, Node->getOperand(0));
3414 False = DAG.getNode(ISD::FP_TO_SINT, NVT,
3415 DAG.getNode(ISD::FSUB, VT, Node->getOperand(0),
3416 Tmp2));
3417 False = DAG.getNode(ISD::XOR, NVT, False,
3418 DAG.getConstant(1ULL << ShiftAmt, NVT));
3419 Result = DAG.getNode(ISD::SELECT, NVT, Tmp3, True, False);
3420 break;
3421 } else {
3422 assert(0 && "Do not know how to expand FP_TO_SINT yet!");
3423 }
3424 break;
3425 }
3426 break;
3427 case Expand: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003428 MVT::ValueType VT = Op.getValueType();
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003429 MVT::ValueType OVT = Node->getOperand(0).getValueType();
Dale Johannesend3b6af32007-10-11 23:32:15 +00003430 // Convert ppcf128 to i32
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003431 if (OVT == MVT::ppcf128 && VT == MVT::i32) {
Dale Johannesend3b6af32007-10-11 23:32:15 +00003432 if (Node->getOpcode()==ISD::FP_TO_SINT)
3433 Result = DAG.getNode(ISD::FP_TO_SINT, VT,
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003434 DAG.getNode(ISD::FP_ROUND, MVT::f64,
3435 (DAG.getNode(ISD::FP_ROUND_INREG,
3436 MVT::ppcf128, Node->getOperand(0),
3437 DAG.getValueType(MVT::f64)))));
Dale Johannesend3b6af32007-10-11 23:32:15 +00003438 else {
3439 const uint64_t TwoE31[] = {0x41e0000000000000LL, 0};
3440 APFloat apf = APFloat(APInt(128, 2, TwoE31));
3441 Tmp2 = DAG.getConstantFP(apf, OVT);
3442 // X>=2^31 ? (int)(X-2^31)+0x80000000 : (int)X
3443 // FIXME: generated code sucks.
3444 Result = DAG.getNode(ISD::SELECT_CC, VT, Node->getOperand(0), Tmp2,
3445 DAG.getNode(ISD::ADD, MVT::i32,
3446 DAG.getNode(ISD::FP_TO_SINT, VT,
3447 DAG.getNode(ISD::FSUB, OVT,
3448 Node->getOperand(0), Tmp2)),
3449 DAG.getConstant(0x80000000, MVT::i32)),
3450 DAG.getNode(ISD::FP_TO_SINT, VT,
3451 Node->getOperand(0)),
3452 DAG.getCondCode(ISD::SETGE));
3453 }
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003454 break;
3455 }
Dale Johannesend3b6af32007-10-11 23:32:15 +00003456 // Convert f32 / f64 to i32 / i64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003457 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3458 switch (Node->getOpcode()) {
Dale Johannesen958b08b2007-09-19 23:55:34 +00003459 case ISD::FP_TO_SINT: {
Dale Johannesen958b08b2007-09-19 23:55:34 +00003460 if (OVT == MVT::f32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003461 LC = (VT == MVT::i32)
3462 ? RTLIB::FPTOSINT_F32_I32 : RTLIB::FPTOSINT_F32_I64;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003463 else if (OVT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003464 LC = (VT == MVT::i32)
3465 ? RTLIB::FPTOSINT_F64_I32 : RTLIB::FPTOSINT_F64_I64;
Dale Johannesenac77b272007-10-05 20:04:43 +00003466 else if (OVT == MVT::f80) {
Dale Johannesen958b08b2007-09-19 23:55:34 +00003467 assert(VT == MVT::i64);
Dale Johannesenac77b272007-10-05 20:04:43 +00003468 LC = RTLIB::FPTOSINT_F80_I64;
3469 }
3470 else if (OVT == MVT::ppcf128) {
3471 assert(VT == MVT::i64);
3472 LC = RTLIB::FPTOSINT_PPCF128_I64;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003473 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003474 break;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003475 }
3476 case ISD::FP_TO_UINT: {
Dale Johannesen958b08b2007-09-19 23:55:34 +00003477 if (OVT == MVT::f32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003478 LC = (VT == MVT::i32)
3479 ? RTLIB::FPTOUINT_F32_I32 : RTLIB::FPTOSINT_F32_I64;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003480 else if (OVT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003481 LC = (VT == MVT::i32)
3482 ? RTLIB::FPTOUINT_F64_I32 : RTLIB::FPTOSINT_F64_I64;
Dale Johannesenac77b272007-10-05 20:04:43 +00003483 else if (OVT == MVT::f80) {
Dale Johannesen958b08b2007-09-19 23:55:34 +00003484 LC = (VT == MVT::i32)
Dale Johannesenac77b272007-10-05 20:04:43 +00003485 ? RTLIB::FPTOUINT_F80_I32 : RTLIB::FPTOUINT_F80_I64;
3486 }
3487 else if (OVT == MVT::ppcf128) {
3488 assert(VT == MVT::i64);
3489 LC = RTLIB::FPTOUINT_PPCF128_I64;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003490 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003491 break;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003492 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003493 default: assert(0 && "Unreachable!");
3494 }
3495 SDOperand Dummy;
3496 Result = ExpandLibCall(TLI.getLibcallName(LC), Node,
3497 false/*sign irrelevant*/, Dummy);
3498 break;
3499 }
3500 case Promote:
3501 Tmp1 = PromoteOp(Node->getOperand(0));
3502 Result = DAG.UpdateNodeOperands(Result, LegalizeOp(Tmp1));
3503 Result = LegalizeOp(Result);
3504 break;
3505 }
3506 break;
3507
Dale Johannesen60892372007-08-09 17:27:48 +00003508 case ISD::FP_EXTEND:
Dale Johannesen8f83a6b2007-08-09 01:04:01 +00003509 case ISD::FP_ROUND: {
3510 MVT::ValueType newVT = Op.getValueType();
3511 MVT::ValueType oldVT = Op.getOperand(0).getValueType();
3512 if (TLI.getConvertAction(oldVT, newVT) == TargetLowering::Expand) {
Dale Johannesen472d15d2007-10-06 01:24:11 +00003513 if (Node->getOpcode() == ISD::FP_ROUND && oldVT == MVT::ppcf128) {
3514 SDOperand Lo, Hi;
3515 ExpandOp(Node->getOperand(0), Lo, Hi);
3516 if (newVT == MVT::f64)
3517 Result = Hi;
3518 else
3519 Result = DAG.getNode(ISD::FP_ROUND, newVT, Hi);
3520 break;
Dale Johannesen60892372007-08-09 17:27:48 +00003521 } else {
Dale Johannesen472d15d2007-10-06 01:24:11 +00003522 // The only other way we can lower this is to turn it into a STORE,
3523 // LOAD pair, targetting a temporary location (a stack slot).
3524
3525 // NOTE: there is a choice here between constantly creating new stack
3526 // slots and always reusing the same one. We currently always create
3527 // new ones, as reuse may inhibit scheduling.
3528 MVT::ValueType slotVT =
3529 (Node->getOpcode() == ISD::FP_EXTEND) ? oldVT : newVT;
3530 const Type *Ty = MVT::getTypeForValueType(slotVT);
Duncan Sandsf99fdc62007-11-01 20:53:16 +00003531 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Dale Johannesen472d15d2007-10-06 01:24:11 +00003532 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3533 MachineFunction &MF = DAG.getMachineFunction();
3534 int SSFI =
3535 MF.getFrameInfo()->CreateStackObject(TySize, Align);
3536 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3537 if (Node->getOpcode() == ISD::FP_EXTEND) {
3538 Result = DAG.getStore(DAG.getEntryNode(), Node->getOperand(0),
3539 StackSlot, NULL, 0);
3540 Result = DAG.getExtLoad(ISD::EXTLOAD, newVT,
3541 Result, StackSlot, NULL, 0, oldVT);
3542 } else {
3543 Result = DAG.getTruncStore(DAG.getEntryNode(), Node->getOperand(0),
3544 StackSlot, NULL, 0, newVT);
Duncan Sandsb42a44e2007-10-16 09:07:20 +00003545 Result = DAG.getLoad(newVT, Result, StackSlot, NULL, 0);
Dale Johannesen472d15d2007-10-06 01:24:11 +00003546 }
3547 break;
Dale Johannesen60892372007-08-09 17:27:48 +00003548 }
Dale Johannesen8f83a6b2007-08-09 01:04:01 +00003549 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003550 }
3551 // FALL THROUGH
3552 case ISD::ANY_EXTEND:
3553 case ISD::ZERO_EXTEND:
3554 case ISD::SIGN_EXTEND:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003555 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3556 case Expand: assert(0 && "Shouldn't need to expand other operators here!");
3557 case Legal:
3558 Tmp1 = LegalizeOp(Node->getOperand(0));
3559 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3560 break;
3561 case Promote:
3562 switch (Node->getOpcode()) {
3563 case ISD::ANY_EXTEND:
3564 Tmp1 = PromoteOp(Node->getOperand(0));
3565 Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Tmp1);
3566 break;
3567 case ISD::ZERO_EXTEND:
3568 Result = PromoteOp(Node->getOperand(0));
3569 Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result);
3570 Result = DAG.getZeroExtendInReg(Result,
3571 Node->getOperand(0).getValueType());
3572 break;
3573 case ISD::SIGN_EXTEND:
3574 Result = PromoteOp(Node->getOperand(0));
3575 Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result);
3576 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
3577 Result,
3578 DAG.getValueType(Node->getOperand(0).getValueType()));
3579 break;
3580 case ISD::FP_EXTEND:
3581 Result = PromoteOp(Node->getOperand(0));
3582 if (Result.getValueType() != Op.getValueType())
3583 // Dynamically dead while we have only 2 FP types.
3584 Result = DAG.getNode(ISD::FP_EXTEND, Op.getValueType(), Result);
3585 break;
3586 case ISD::FP_ROUND:
3587 Result = PromoteOp(Node->getOperand(0));
3588 Result = DAG.getNode(Node->getOpcode(), Op.getValueType(), Result);
3589 break;
3590 }
3591 }
3592 break;
3593 case ISD::FP_ROUND_INREG:
3594 case ISD::SIGN_EXTEND_INREG: {
3595 Tmp1 = LegalizeOp(Node->getOperand(0));
3596 MVT::ValueType ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
3597
3598 // If this operation is not supported, convert it to a shl/shr or load/store
3599 // pair.
3600 switch (TLI.getOperationAction(Node->getOpcode(), ExtraVT)) {
3601 default: assert(0 && "This action not supported for this op yet!");
3602 case TargetLowering::Legal:
3603 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
3604 break;
3605 case TargetLowering::Expand:
3606 // If this is an integer extend and shifts are supported, do that.
3607 if (Node->getOpcode() == ISD::SIGN_EXTEND_INREG) {
3608 // NOTE: we could fall back on load/store here too for targets without
3609 // SAR. However, it is doubtful that any exist.
3610 unsigned BitsDiff = MVT::getSizeInBits(Node->getValueType(0)) -
3611 MVT::getSizeInBits(ExtraVT);
3612 SDOperand ShiftCst = DAG.getConstant(BitsDiff, TLI.getShiftAmountTy());
3613 Result = DAG.getNode(ISD::SHL, Node->getValueType(0),
3614 Node->getOperand(0), ShiftCst);
3615 Result = DAG.getNode(ISD::SRA, Node->getValueType(0),
3616 Result, ShiftCst);
3617 } else if (Node->getOpcode() == ISD::FP_ROUND_INREG) {
3618 // The only way we can lower this is to turn it into a TRUNCSTORE,
3619 // EXTLOAD pair, targetting a temporary location (a stack slot).
3620
3621 // NOTE: there is a choice here between constantly creating new stack
3622 // slots and always reusing the same one. We currently always create
3623 // new ones, as reuse may inhibit scheduling.
3624 const Type *Ty = MVT::getTypeForValueType(ExtraVT);
Duncan Sandsf99fdc62007-11-01 20:53:16 +00003625 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003626 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3627 MachineFunction &MF = DAG.getMachineFunction();
3628 int SSFI =
3629 MF.getFrameInfo()->CreateStackObject(TySize, Align);
3630 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3631 Result = DAG.getTruncStore(DAG.getEntryNode(), Node->getOperand(0),
3632 StackSlot, NULL, 0, ExtraVT);
3633 Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0),
3634 Result, StackSlot, NULL, 0, ExtraVT);
3635 } else {
3636 assert(0 && "Unknown op");
3637 }
3638 break;
3639 }
3640 break;
3641 }
Duncan Sands38947cd2007-07-27 12:58:54 +00003642 case ISD::TRAMPOLINE: {
3643 SDOperand Ops[6];
3644 for (unsigned i = 0; i != 6; ++i)
3645 Ops[i] = LegalizeOp(Node->getOperand(i));
3646 Result = DAG.UpdateNodeOperands(Result, Ops, 6);
3647 // The only option for this node is to custom lower it.
3648 Result = TLI.LowerOperation(Result, DAG);
3649 assert(Result.Val && "Should always custom lower!");
Duncan Sands7407a9f2007-09-11 14:10:23 +00003650
3651 // Since trampoline produces two values, make sure to remember that we
3652 // legalized both of them.
3653 Tmp1 = LegalizeOp(Result.getValue(1));
3654 Result = LegalizeOp(Result);
3655 AddLegalizedOperand(SDOperand(Node, 0), Result);
3656 AddLegalizedOperand(SDOperand(Node, 1), Tmp1);
3657 return Op.ResNo ? Tmp1 : Result;
Duncan Sands38947cd2007-07-27 12:58:54 +00003658 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003659 }
3660
3661 assert(Result.getValueType() == Op.getValueType() &&
3662 "Bad legalization!");
3663
3664 // Make sure that the generated code is itself legal.
3665 if (Result != Op)
3666 Result = LegalizeOp(Result);
3667
3668 // Note that LegalizeOp may be reentered even from single-use nodes, which
3669 // means that we always must cache transformed nodes.
3670 AddLegalizedOperand(Op, Result);
3671 return Result;
3672}
3673
3674/// PromoteOp - Given an operation that produces a value in an invalid type,
3675/// promote it to compute the value into a larger type. The produced value will
3676/// have the correct bits for the low portion of the register, but no guarantee
3677/// is made about the top bits: it may be zero, sign-extended, or garbage.
3678SDOperand SelectionDAGLegalize::PromoteOp(SDOperand Op) {
3679 MVT::ValueType VT = Op.getValueType();
3680 MVT::ValueType NVT = TLI.getTypeToTransformTo(VT);
3681 assert(getTypeAction(VT) == Promote &&
3682 "Caller should expand or legalize operands that are not promotable!");
3683 assert(NVT > VT && MVT::isInteger(NVT) == MVT::isInteger(VT) &&
3684 "Cannot promote to smaller type!");
3685
3686 SDOperand Tmp1, Tmp2, Tmp3;
3687 SDOperand Result;
3688 SDNode *Node = Op.Val;
3689
3690 DenseMap<SDOperand, SDOperand>::iterator I = PromotedNodes.find(Op);
3691 if (I != PromotedNodes.end()) return I->second;
3692
3693 switch (Node->getOpcode()) {
3694 case ISD::CopyFromReg:
3695 assert(0 && "CopyFromReg must be legal!");
3696 default:
3697#ifndef NDEBUG
3698 cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
3699#endif
3700 assert(0 && "Do not know how to promote this operator!");
3701 abort();
3702 case ISD::UNDEF:
3703 Result = DAG.getNode(ISD::UNDEF, NVT);
3704 break;
3705 case ISD::Constant:
3706 if (VT != MVT::i1)
3707 Result = DAG.getNode(ISD::SIGN_EXTEND, NVT, Op);
3708 else
3709 Result = DAG.getNode(ISD::ZERO_EXTEND, NVT, Op);
3710 assert(isa<ConstantSDNode>(Result) && "Didn't constant fold zext?");
3711 break;
3712 case ISD::ConstantFP:
3713 Result = DAG.getNode(ISD::FP_EXTEND, NVT, Op);
3714 assert(isa<ConstantFPSDNode>(Result) && "Didn't constant fold fp_extend?");
3715 break;
3716
3717 case ISD::SETCC:
3718 assert(isTypeLegal(TLI.getSetCCResultTy()) && "SetCC type is not legal??");
3719 Result = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(),Node->getOperand(0),
3720 Node->getOperand(1), Node->getOperand(2));
3721 break;
3722
3723 case ISD::TRUNCATE:
3724 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3725 case Legal:
3726 Result = LegalizeOp(Node->getOperand(0));
3727 assert(Result.getValueType() >= NVT &&
3728 "This truncation doesn't make sense!");
3729 if (Result.getValueType() > NVT) // Truncate to NVT instead of VT
3730 Result = DAG.getNode(ISD::TRUNCATE, NVT, Result);
3731 break;
3732 case Promote:
3733 // The truncation is not required, because we don't guarantee anything
3734 // about high bits anyway.
3735 Result = PromoteOp(Node->getOperand(0));
3736 break;
3737 case Expand:
3738 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
3739 // Truncate the low part of the expanded value to the result type
3740 Result = DAG.getNode(ISD::TRUNCATE, NVT, Tmp1);
3741 }
3742 break;
3743 case ISD::SIGN_EXTEND:
3744 case ISD::ZERO_EXTEND:
3745 case ISD::ANY_EXTEND:
3746 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3747 case Expand: assert(0 && "BUG: Smaller reg should have been promoted!");
3748 case Legal:
3749 // Input is legal? Just do extend all the way to the larger type.
3750 Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0));
3751 break;
3752 case Promote:
3753 // Promote the reg if it's smaller.
3754 Result = PromoteOp(Node->getOperand(0));
3755 // The high bits are not guaranteed to be anything. Insert an extend.
3756 if (Node->getOpcode() == ISD::SIGN_EXTEND)
3757 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result,
3758 DAG.getValueType(Node->getOperand(0).getValueType()));
3759 else if (Node->getOpcode() == ISD::ZERO_EXTEND)
3760 Result = DAG.getZeroExtendInReg(Result,
3761 Node->getOperand(0).getValueType());
3762 break;
3763 }
3764 break;
3765 case ISD::BIT_CONVERT:
3766 Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0));
3767 Result = PromoteOp(Result);
3768 break;
3769
3770 case ISD::FP_EXTEND:
3771 assert(0 && "Case not implemented. Dynamically dead with 2 FP types!");
3772 case ISD::FP_ROUND:
3773 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3774 case Expand: assert(0 && "BUG: Cannot expand FP regs!");
3775 case Promote: assert(0 && "Unreachable with 2 FP types!");
3776 case Legal:
3777 // Input is legal? Do an FP_ROUND_INREG.
3778 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Node->getOperand(0),
3779 DAG.getValueType(VT));
3780 break;
3781 }
3782 break;
3783
3784 case ISD::SINT_TO_FP:
3785 case ISD::UINT_TO_FP:
3786 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3787 case Legal:
3788 // No extra round required here.
3789 Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0));
3790 break;
3791
3792 case Promote:
3793 Result = PromoteOp(Node->getOperand(0));
3794 if (Node->getOpcode() == ISD::SINT_TO_FP)
3795 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
3796 Result,
3797 DAG.getValueType(Node->getOperand(0).getValueType()));
3798 else
3799 Result = DAG.getZeroExtendInReg(Result,
3800 Node->getOperand(0).getValueType());
3801 // No extra round required here.
3802 Result = DAG.getNode(Node->getOpcode(), NVT, Result);
3803 break;
3804 case Expand:
3805 Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, NVT,
3806 Node->getOperand(0));
3807 // Round if we cannot tolerate excess precision.
3808 if (NoExcessFPPrecision)
3809 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3810 DAG.getValueType(VT));
3811 break;
3812 }
3813 break;
3814
3815 case ISD::SIGN_EXTEND_INREG:
3816 Result = PromoteOp(Node->getOperand(0));
3817 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result,
3818 Node->getOperand(1));
3819 break;
3820 case ISD::FP_TO_SINT:
3821 case ISD::FP_TO_UINT:
3822 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3823 case Legal:
3824 case Expand:
3825 Tmp1 = Node->getOperand(0);
3826 break;
3827 case Promote:
3828 // The input result is prerounded, so we don't have to do anything
3829 // special.
3830 Tmp1 = PromoteOp(Node->getOperand(0));
3831 break;
3832 }
3833 // If we're promoting a UINT to a larger size, check to see if the new node
3834 // will be legal. If it isn't, check to see if FP_TO_SINT is legal, since
3835 // we can use that instead. This allows us to generate better code for
3836 // FP_TO_UINT for small destination sizes on targets where FP_TO_UINT is not
3837 // legal, such as PowerPC.
3838 if (Node->getOpcode() == ISD::FP_TO_UINT &&
3839 !TLI.isOperationLegal(ISD::FP_TO_UINT, NVT) &&
3840 (TLI.isOperationLegal(ISD::FP_TO_SINT, NVT) ||
3841 TLI.getOperationAction(ISD::FP_TO_SINT, NVT)==TargetLowering::Custom)){
3842 Result = DAG.getNode(ISD::FP_TO_SINT, NVT, Tmp1);
3843 } else {
3844 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3845 }
3846 break;
3847
3848 case ISD::FABS:
3849 case ISD::FNEG:
3850 Tmp1 = PromoteOp(Node->getOperand(0));
3851 assert(Tmp1.getValueType() == NVT);
3852 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3853 // NOTE: we do not have to do any extra rounding here for
3854 // NoExcessFPPrecision, because we know the input will have the appropriate
3855 // precision, and these operations don't modify precision at all.
3856 break;
3857
3858 case ISD::FSQRT:
3859 case ISD::FSIN:
3860 case ISD::FCOS:
3861 Tmp1 = PromoteOp(Node->getOperand(0));
3862 assert(Tmp1.getValueType() == NVT);
3863 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3864 if (NoExcessFPPrecision)
3865 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3866 DAG.getValueType(VT));
3867 break;
3868
3869 case ISD::FPOWI: {
3870 // Promote f32 powi to f64 powi. Note that this could insert a libcall
3871 // directly as well, which may be better.
3872 Tmp1 = PromoteOp(Node->getOperand(0));
3873 assert(Tmp1.getValueType() == NVT);
3874 Result = DAG.getNode(ISD::FPOWI, NVT, Tmp1, Node->getOperand(1));
3875 if (NoExcessFPPrecision)
3876 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3877 DAG.getValueType(VT));
3878 break;
3879 }
3880
3881 case ISD::AND:
3882 case ISD::OR:
3883 case ISD::XOR:
3884 case ISD::ADD:
3885 case ISD::SUB:
3886 case ISD::MUL:
3887 // The input may have strange things in the top bits of the registers, but
3888 // these operations don't care. They may have weird bits going out, but
3889 // that too is okay if they are integer operations.
3890 Tmp1 = PromoteOp(Node->getOperand(0));
3891 Tmp2 = PromoteOp(Node->getOperand(1));
3892 assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
3893 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3894 break;
3895 case ISD::FADD:
3896 case ISD::FSUB:
3897 case ISD::FMUL:
3898 Tmp1 = PromoteOp(Node->getOperand(0));
3899 Tmp2 = PromoteOp(Node->getOperand(1));
3900 assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
3901 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3902
3903 // Floating point operations will give excess precision that we may not be
3904 // able to tolerate. If we DO allow excess precision, just leave it,
3905 // otherwise excise it.
3906 // FIXME: Why would we need to round FP ops more than integer ones?
3907 // Is Round(Add(Add(A,B),C)) != Round(Add(Round(Add(A,B)), C))
3908 if (NoExcessFPPrecision)
3909 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3910 DAG.getValueType(VT));
3911 break;
3912
3913 case ISD::SDIV:
3914 case ISD::SREM:
3915 // These operators require that their input be sign extended.
3916 Tmp1 = PromoteOp(Node->getOperand(0));
3917 Tmp2 = PromoteOp(Node->getOperand(1));
3918 if (MVT::isInteger(NVT)) {
3919 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
3920 DAG.getValueType(VT));
3921 Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2,
3922 DAG.getValueType(VT));
3923 }
3924 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3925
3926 // Perform FP_ROUND: this is probably overly pessimistic.
3927 if (MVT::isFloatingPoint(NVT) && NoExcessFPPrecision)
3928 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3929 DAG.getValueType(VT));
3930 break;
3931 case ISD::FDIV:
3932 case ISD::FREM:
3933 case ISD::FCOPYSIGN:
3934 // These operators require that their input be fp extended.
3935 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3936 case Legal:
3937 Tmp1 = LegalizeOp(Node->getOperand(0));
3938 break;
3939 case Promote:
3940 Tmp1 = PromoteOp(Node->getOperand(0));
3941 break;
3942 case Expand:
3943 assert(0 && "not implemented");
3944 }
3945 switch (getTypeAction(Node->getOperand(1).getValueType())) {
3946 case Legal:
3947 Tmp2 = LegalizeOp(Node->getOperand(1));
3948 break;
3949 case Promote:
3950 Tmp2 = PromoteOp(Node->getOperand(1));
3951 break;
3952 case Expand:
3953 assert(0 && "not implemented");
3954 }
3955 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3956
3957 // Perform FP_ROUND: this is probably overly pessimistic.
3958 if (NoExcessFPPrecision && Node->getOpcode() != ISD::FCOPYSIGN)
3959 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3960 DAG.getValueType(VT));
3961 break;
3962
3963 case ISD::UDIV:
3964 case ISD::UREM:
3965 // These operators require that their input be zero extended.
3966 Tmp1 = PromoteOp(Node->getOperand(0));
3967 Tmp2 = PromoteOp(Node->getOperand(1));
3968 assert(MVT::isInteger(NVT) && "Operators don't apply to FP!");
3969 Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
3970 Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT);
3971 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3972 break;
3973
3974 case ISD::SHL:
3975 Tmp1 = PromoteOp(Node->getOperand(0));
3976 Result = DAG.getNode(ISD::SHL, NVT, Tmp1, Node->getOperand(1));
3977 break;
3978 case ISD::SRA:
3979 // The input value must be properly sign extended.
3980 Tmp1 = PromoteOp(Node->getOperand(0));
3981 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
3982 DAG.getValueType(VT));
3983 Result = DAG.getNode(ISD::SRA, NVT, Tmp1, Node->getOperand(1));
3984 break;
3985 case ISD::SRL:
3986 // The input value must be properly zero extended.
3987 Tmp1 = PromoteOp(Node->getOperand(0));
3988 Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
3989 Result = DAG.getNode(ISD::SRL, NVT, Tmp1, Node->getOperand(1));
3990 break;
3991
3992 case ISD::VAARG:
3993 Tmp1 = Node->getOperand(0); // Get the chain.
3994 Tmp2 = Node->getOperand(1); // Get the pointer.
3995 if (TLI.getOperationAction(ISD::VAARG, VT) == TargetLowering::Custom) {
3996 Tmp3 = DAG.getVAArg(VT, Tmp1, Tmp2, Node->getOperand(2));
3997 Result = TLI.CustomPromoteOperation(Tmp3, DAG);
3998 } else {
3999 SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
4000 SDOperand VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2,
4001 SV->getValue(), SV->getOffset());
4002 // Increment the pointer, VAList, to the next vaarg
4003 Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList,
4004 DAG.getConstant(MVT::getSizeInBits(VT)/8,
4005 TLI.getPointerTy()));
4006 // Store the incremented VAList to the legalized pointer
4007 Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, SV->getValue(),
4008 SV->getOffset());
4009 // Load the actual argument out of the pointer VAList
4010 Result = DAG.getExtLoad(ISD::EXTLOAD, NVT, Tmp3, VAList, NULL, 0, VT);
4011 }
4012 // Remember that we legalized the chain.
4013 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4014 break;
4015
4016 case ISD::LOAD: {
4017 LoadSDNode *LD = cast<LoadSDNode>(Node);
4018 ISD::LoadExtType ExtType = ISD::isNON_EXTLoad(Node)
4019 ? ISD::EXTLOAD : LD->getExtensionType();
4020 Result = DAG.getExtLoad(ExtType, NVT,
4021 LD->getChain(), LD->getBasePtr(),
4022 LD->getSrcValue(), LD->getSrcValueOffset(),
4023 LD->getLoadedVT(),
4024 LD->isVolatile(),
4025 LD->getAlignment());
4026 // Remember that we legalized the chain.
4027 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4028 break;
4029 }
4030 case ISD::SELECT:
4031 Tmp2 = PromoteOp(Node->getOperand(1)); // Legalize the op0
4032 Tmp3 = PromoteOp(Node->getOperand(2)); // Legalize the op1
4033 Result = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), Tmp2, Tmp3);
4034 break;
4035 case ISD::SELECT_CC:
4036 Tmp2 = PromoteOp(Node->getOperand(2)); // True
4037 Tmp3 = PromoteOp(Node->getOperand(3)); // False
4038 Result = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
4039 Node->getOperand(1), Tmp2, Tmp3, Node->getOperand(4));
4040 break;
4041 case ISD::BSWAP:
4042 Tmp1 = Node->getOperand(0);
4043 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
4044 Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1);
4045 Result = DAG.getNode(ISD::SRL, NVT, Tmp1,
4046 DAG.getConstant(MVT::getSizeInBits(NVT) -
4047 MVT::getSizeInBits(VT),
4048 TLI.getShiftAmountTy()));
4049 break;
4050 case ISD::CTPOP:
4051 case ISD::CTTZ:
4052 case ISD::CTLZ:
4053 // Zero extend the argument
4054 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0));
4055 // Perform the larger operation, then subtract if needed.
4056 Tmp1 = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
4057 switch(Node->getOpcode()) {
4058 case ISD::CTPOP:
4059 Result = Tmp1;
4060 break;
4061 case ISD::CTTZ:
4062 // if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
4063 Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1,
4064 DAG.getConstant(MVT::getSizeInBits(NVT), NVT),
4065 ISD::SETEQ);
4066 Result = DAG.getNode(ISD::SELECT, NVT, Tmp2,
4067 DAG.getConstant(MVT::getSizeInBits(VT), NVT), Tmp1);
4068 break;
4069 case ISD::CTLZ:
4070 //Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4071 Result = DAG.getNode(ISD::SUB, NVT, Tmp1,
4072 DAG.getConstant(MVT::getSizeInBits(NVT) -
4073 MVT::getSizeInBits(VT), NVT));
4074 break;
4075 }
4076 break;
4077 case ISD::EXTRACT_SUBVECTOR:
4078 Result = PromoteOp(ExpandEXTRACT_SUBVECTOR(Op));
4079 break;
4080 case ISD::EXTRACT_VECTOR_ELT:
4081 Result = PromoteOp(ExpandEXTRACT_VECTOR_ELT(Op));
4082 break;
4083 }
4084
4085 assert(Result.Val && "Didn't set a result!");
4086
4087 // Make sure the result is itself legal.
4088 Result = LegalizeOp(Result);
4089
4090 // Remember that we promoted this!
4091 AddPromotedOperand(Op, Result);
4092 return Result;
4093}
4094
4095/// ExpandEXTRACT_VECTOR_ELT - Expand an EXTRACT_VECTOR_ELT operation into
4096/// a legal EXTRACT_VECTOR_ELT operation, scalar code, or memory traffic,
4097/// based on the vector type. The return type of this matches the element type
4098/// of the vector, which may not be legal for the target.
4099SDOperand SelectionDAGLegalize::ExpandEXTRACT_VECTOR_ELT(SDOperand Op) {
4100 // We know that operand #0 is the Vec vector. If the index is a constant
4101 // or if the invec is a supported hardware type, we can use it. Otherwise,
4102 // lower to a store then an indexed load.
4103 SDOperand Vec = Op.getOperand(0);
4104 SDOperand Idx = Op.getOperand(1);
4105
Dan Gohmana0763d92007-09-24 15:54:53 +00004106 MVT::ValueType TVT = Vec.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004107 unsigned NumElems = MVT::getVectorNumElements(TVT);
4108
4109 switch (TLI.getOperationAction(ISD::EXTRACT_VECTOR_ELT, TVT)) {
4110 default: assert(0 && "This action is not supported yet!");
4111 case TargetLowering::Custom: {
4112 Vec = LegalizeOp(Vec);
4113 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
4114 SDOperand Tmp3 = TLI.LowerOperation(Op, DAG);
4115 if (Tmp3.Val)
4116 return Tmp3;
4117 break;
4118 }
4119 case TargetLowering::Legal:
4120 if (isTypeLegal(TVT)) {
4121 Vec = LegalizeOp(Vec);
4122 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
Christopher Lambcc021a02007-07-26 03:33:13 +00004123 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004124 }
4125 break;
4126 case TargetLowering::Expand:
4127 break;
4128 }
4129
4130 if (NumElems == 1) {
4131 // This must be an access of the only element. Return it.
4132 Op = ScalarizeVectorOp(Vec);
4133 } else if (!TLI.isTypeLegal(TVT) && isa<ConstantSDNode>(Idx)) {
4134 ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx);
4135 SDOperand Lo, Hi;
4136 SplitVectorOp(Vec, Lo, Hi);
4137 if (CIdx->getValue() < NumElems/2) {
4138 Vec = Lo;
4139 } else {
4140 Vec = Hi;
4141 Idx = DAG.getConstant(CIdx->getValue() - NumElems/2,
4142 Idx.getValueType());
4143 }
4144
4145 // It's now an extract from the appropriate high or low part. Recurse.
4146 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
4147 Op = ExpandEXTRACT_VECTOR_ELT(Op);
4148 } else {
4149 // Store the value to a temporary stack slot, then LOAD the scalar
4150 // element back out.
Chris Lattner6fb53da2007-10-15 17:48:57 +00004151 SDOperand StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004152 SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Vec, StackPtr, NULL, 0);
4153
4154 // Add the offset to the index.
4155 unsigned EltSize = MVT::getSizeInBits(Op.getValueType())/8;
4156 Idx = DAG.getNode(ISD::MUL, Idx.getValueType(), Idx,
4157 DAG.getConstant(EltSize, Idx.getValueType()));
Bill Wendling60f7b4d2007-10-18 08:32:37 +00004158
4159 if (MVT::getSizeInBits(Idx.getValueType()) >
4160 MVT::getSizeInBits(TLI.getPointerTy()))
Chris Lattner9f9b8802007-10-19 16:47:35 +00004161 Idx = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), Idx);
Bill Wendling60f7b4d2007-10-18 08:32:37 +00004162 else
Chris Lattner9f9b8802007-10-19 16:47:35 +00004163 Idx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), Idx);
Bill Wendling60f7b4d2007-10-18 08:32:37 +00004164
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004165 StackPtr = DAG.getNode(ISD::ADD, Idx.getValueType(), Idx, StackPtr);
4166
4167 Op = DAG.getLoad(Op.getValueType(), Ch, StackPtr, NULL, 0);
4168 }
4169 return Op;
4170}
4171
4172/// ExpandEXTRACT_SUBVECTOR - Expand a EXTRACT_SUBVECTOR operation. For now
4173/// we assume the operation can be split if it is not already legal.
4174SDOperand SelectionDAGLegalize::ExpandEXTRACT_SUBVECTOR(SDOperand Op) {
4175 // We know that operand #0 is the Vec vector. For now we assume the index
4176 // is a constant and that the extracted result is a supported hardware type.
4177 SDOperand Vec = Op.getOperand(0);
4178 SDOperand Idx = LegalizeOp(Op.getOperand(1));
4179
4180 unsigned NumElems = MVT::getVectorNumElements(Vec.getValueType());
4181
4182 if (NumElems == MVT::getVectorNumElements(Op.getValueType())) {
4183 // This must be an access of the desired vector length. Return it.
4184 return Vec;
4185 }
4186
4187 ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx);
4188 SDOperand Lo, Hi;
4189 SplitVectorOp(Vec, Lo, Hi);
4190 if (CIdx->getValue() < NumElems/2) {
4191 Vec = Lo;
4192 } else {
4193 Vec = Hi;
4194 Idx = DAG.getConstant(CIdx->getValue() - NumElems/2, Idx.getValueType());
4195 }
4196
4197 // It's now an extract from the appropriate high or low part. Recurse.
4198 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
4199 return ExpandEXTRACT_SUBVECTOR(Op);
4200}
4201
4202/// LegalizeSetCCOperands - Attempts to create a legal LHS and RHS for a SETCC
4203/// with condition CC on the current target. This usually involves legalizing
4204/// or promoting the arguments. In the case where LHS and RHS must be expanded,
4205/// there may be no choice but to create a new SetCC node to represent the
4206/// legalized value of setcc lhs, rhs. In this case, the value is returned in
4207/// LHS, and the SDOperand returned in RHS has a nil SDNode value.
4208void SelectionDAGLegalize::LegalizeSetCCOperands(SDOperand &LHS,
4209 SDOperand &RHS,
4210 SDOperand &CC) {
Dale Johannesen472d15d2007-10-06 01:24:11 +00004211 SDOperand Tmp1, Tmp2, Tmp3, Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004212
4213 switch (getTypeAction(LHS.getValueType())) {
4214 case Legal:
4215 Tmp1 = LegalizeOp(LHS); // LHS
4216 Tmp2 = LegalizeOp(RHS); // RHS
4217 break;
4218 case Promote:
4219 Tmp1 = PromoteOp(LHS); // LHS
4220 Tmp2 = PromoteOp(RHS); // RHS
4221
4222 // If this is an FP compare, the operands have already been extended.
4223 if (MVT::isInteger(LHS.getValueType())) {
4224 MVT::ValueType VT = LHS.getValueType();
4225 MVT::ValueType NVT = TLI.getTypeToTransformTo(VT);
4226
4227 // Otherwise, we have to insert explicit sign or zero extends. Note
4228 // that we could insert sign extends for ALL conditions, but zero extend
4229 // is cheaper on many machines (an AND instead of two shifts), so prefer
4230 // it.
4231 switch (cast<CondCodeSDNode>(CC)->get()) {
4232 default: assert(0 && "Unknown integer comparison!");
4233 case ISD::SETEQ:
4234 case ISD::SETNE:
4235 case ISD::SETUGE:
4236 case ISD::SETUGT:
4237 case ISD::SETULE:
4238 case ISD::SETULT:
4239 // ALL of these operations will work if we either sign or zero extend
4240 // the operands (including the unsigned comparisons!). Zero extend is
4241 // usually a simpler/cheaper operation, so prefer it.
4242 Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
4243 Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT);
4244 break;
4245 case ISD::SETGE:
4246 case ISD::SETGT:
4247 case ISD::SETLT:
4248 case ISD::SETLE:
4249 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
4250 DAG.getValueType(VT));
4251 Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2,
4252 DAG.getValueType(VT));
4253 break;
4254 }
4255 }
4256 break;
4257 case Expand: {
4258 MVT::ValueType VT = LHS.getValueType();
4259 if (VT == MVT::f32 || VT == MVT::f64) {
4260 // Expand into one or more soft-fp libcall(s).
4261 RTLIB::Libcall LC1, LC2 = RTLIB::UNKNOWN_LIBCALL;
4262 switch (cast<CondCodeSDNode>(CC)->get()) {
4263 case ISD::SETEQ:
4264 case ISD::SETOEQ:
4265 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64;
4266 break;
4267 case ISD::SETNE:
4268 case ISD::SETUNE:
4269 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 : RTLIB::UNE_F64;
4270 break;
4271 case ISD::SETGE:
4272 case ISD::SETOGE:
4273 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64;
4274 break;
4275 case ISD::SETLT:
4276 case ISD::SETOLT:
4277 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
4278 break;
4279 case ISD::SETLE:
4280 case ISD::SETOLE:
4281 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64;
4282 break;
4283 case ISD::SETGT:
4284 case ISD::SETOGT:
4285 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64;
4286 break;
4287 case ISD::SETUO:
4288 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64;
4289 break;
4290 case ISD::SETO:
4291 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 : RTLIB::O_F64;
4292 break;
4293 default:
4294 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64;
4295 switch (cast<CondCodeSDNode>(CC)->get()) {
4296 case ISD::SETONE:
4297 // SETONE = SETOLT | SETOGT
4298 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
4299 // Fallthrough
4300 case ISD::SETUGT:
4301 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64;
4302 break;
4303 case ISD::SETUGE:
4304 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64;
4305 break;
4306 case ISD::SETULT:
4307 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
4308 break;
4309 case ISD::SETULE:
4310 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64;
4311 break;
4312 case ISD::SETUEQ:
4313 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64;
4314 break;
4315 default: assert(0 && "Unsupported FP setcc!");
4316 }
4317 }
4318
4319 SDOperand Dummy;
4320 Tmp1 = ExpandLibCall(TLI.getLibcallName(LC1),
4321 DAG.getNode(ISD::MERGE_VALUES, VT, LHS, RHS).Val,
4322 false /*sign irrelevant*/, Dummy);
4323 Tmp2 = DAG.getConstant(0, MVT::i32);
4324 CC = DAG.getCondCode(TLI.getCmpLibcallCC(LC1));
4325 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
4326 Tmp1 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), Tmp1, Tmp2, CC);
4327 LHS = ExpandLibCall(TLI.getLibcallName(LC2),
4328 DAG.getNode(ISD::MERGE_VALUES, VT, LHS, RHS).Val,
4329 false /*sign irrelevant*/, Dummy);
4330 Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), LHS, Tmp2,
4331 DAG.getCondCode(TLI.getCmpLibcallCC(LC2)));
4332 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2);
4333 Tmp2 = SDOperand();
4334 }
4335 LHS = Tmp1;
4336 RHS = Tmp2;
4337 return;
4338 }
4339
4340 SDOperand LHSLo, LHSHi, RHSLo, RHSHi;
4341 ExpandOp(LHS, LHSLo, LHSHi);
Dale Johannesen472d15d2007-10-06 01:24:11 +00004342 ExpandOp(RHS, RHSLo, RHSHi);
4343 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
4344
4345 if (VT==MVT::ppcf128) {
4346 // FIXME: This generated code sucks. We want to generate
4347 // FCMP crN, hi1, hi2
4348 // BNE crN, L:
4349 // FCMP crN, lo1, lo2
4350 // The following can be improved, but not that much.
4351 Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETEQ);
4352 Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, CCCode);
4353 Tmp3 = DAG.getNode(ISD::AND, Tmp1.getValueType(), Tmp1, Tmp2);
4354 Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETNE);
4355 Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, CCCode);
4356 Tmp1 = DAG.getNode(ISD::AND, Tmp1.getValueType(), Tmp1, Tmp2);
4357 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp3);
4358 Tmp2 = SDOperand();
4359 break;
4360 }
4361
4362 switch (CCCode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004363 case ISD::SETEQ:
4364 case ISD::SETNE:
4365 if (RHSLo == RHSHi)
4366 if (ConstantSDNode *RHSCST = dyn_cast<ConstantSDNode>(RHSLo))
4367 if (RHSCST->isAllOnesValue()) {
4368 // Comparison to -1.
4369 Tmp1 = DAG.getNode(ISD::AND, LHSLo.getValueType(), LHSLo, LHSHi);
4370 Tmp2 = RHSLo;
4371 break;
4372 }
4373
4374 Tmp1 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSLo, RHSLo);
4375 Tmp2 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSHi, RHSHi);
4376 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2);
4377 Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
4378 break;
4379 default:
4380 // If this is a comparison of the sign bit, just look at the top part.
4381 // X > -1, x < 0
4382 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(RHS))
4383 if ((cast<CondCodeSDNode>(CC)->get() == ISD::SETLT &&
4384 CST->getValue() == 0) || // X < 0
4385 (cast<CondCodeSDNode>(CC)->get() == ISD::SETGT &&
4386 CST->isAllOnesValue())) { // X > -1
4387 Tmp1 = LHSHi;
4388 Tmp2 = RHSHi;
4389 break;
4390 }
4391
4392 // FIXME: This generated code sucks.
4393 ISD::CondCode LowCC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004394 switch (CCCode) {
4395 default: assert(0 && "Unknown integer setcc!");
4396 case ISD::SETLT:
4397 case ISD::SETULT: LowCC = ISD::SETULT; break;
4398 case ISD::SETGT:
4399 case ISD::SETUGT: LowCC = ISD::SETUGT; break;
4400 case ISD::SETLE:
4401 case ISD::SETULE: LowCC = ISD::SETULE; break;
4402 case ISD::SETGE:
4403 case ISD::SETUGE: LowCC = ISD::SETUGE; break;
4404 }
4405
4406 // Tmp1 = lo(op1) < lo(op2) // Always unsigned comparison
4407 // Tmp2 = hi(op1) < hi(op2) // Signedness depends on operands
4408 // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2;
4409
4410 // NOTE: on targets without efficient SELECT of bools, we can always use
4411 // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3)
4412 TargetLowering::DAGCombinerInfo DagCombineInfo(DAG, false, true, NULL);
4413 Tmp1 = TLI.SimplifySetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, LowCC,
4414 false, DagCombineInfo);
4415 if (!Tmp1.Val)
4416 Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, LowCC);
4417 Tmp2 = TLI.SimplifySetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi,
4418 CCCode, false, DagCombineInfo);
4419 if (!Tmp2.Val)
Chris Lattner6fb53da2007-10-15 17:48:57 +00004420 Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), LHSHi, RHSHi,CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004421
4422 ConstantSDNode *Tmp1C = dyn_cast<ConstantSDNode>(Tmp1.Val);
4423 ConstantSDNode *Tmp2C = dyn_cast<ConstantSDNode>(Tmp2.Val);
4424 if ((Tmp1C && Tmp1C->getValue() == 0) ||
4425 (Tmp2C && Tmp2C->getValue() == 0 &&
4426 (CCCode == ISD::SETLE || CCCode == ISD::SETGE ||
4427 CCCode == ISD::SETUGE || CCCode == ISD::SETULE)) ||
4428 (Tmp2C && Tmp2C->getValue() == 1 &&
4429 (CCCode == ISD::SETLT || CCCode == ISD::SETGT ||
4430 CCCode == ISD::SETUGT || CCCode == ISD::SETULT))) {
4431 // low part is known false, returns high part.
4432 // For LE / GE, if high part is known false, ignore the low part.
4433 // For LT / GT, if high part is known true, ignore the low part.
4434 Tmp1 = Tmp2;
4435 Tmp2 = SDOperand();
4436 } else {
4437 Result = TLI.SimplifySetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi,
4438 ISD::SETEQ, false, DagCombineInfo);
4439 if (!Result.Val)
4440 Result=DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETEQ);
4441 Result = LegalizeOp(DAG.getNode(ISD::SELECT, Tmp1.getValueType(),
4442 Result, Tmp1, Tmp2));
4443 Tmp1 = Result;
4444 Tmp2 = SDOperand();
4445 }
4446 }
4447 }
4448 }
4449 LHS = Tmp1;
4450 RHS = Tmp2;
4451}
4452
4453/// ExpandBIT_CONVERT - Expand a BIT_CONVERT node into a store/load combination.
4454/// The resultant code need not be legal. Note that SrcOp is the input operand
4455/// to the BIT_CONVERT, not the BIT_CONVERT node itself.
4456SDOperand SelectionDAGLegalize::ExpandBIT_CONVERT(MVT::ValueType DestVT,
4457 SDOperand SrcOp) {
4458 // Create the stack frame object.
Chris Lattner6fb53da2007-10-15 17:48:57 +00004459 SDOperand FIPtr = DAG.CreateStackTemporary(DestVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004460
4461 // Emit a store to the stack slot.
4462 SDOperand Store = DAG.getStore(DAG.getEntryNode(), SrcOp, FIPtr, NULL, 0);
4463 // Result is a load from the stack slot.
4464 return DAG.getLoad(DestVT, Store, FIPtr, NULL, 0);
4465}
4466
4467SDOperand SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
4468 // Create a vector sized/aligned stack slot, store the value to element #0,
4469 // then load the whole vector back out.
Chris Lattner6fb53da2007-10-15 17:48:57 +00004470 SDOperand StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004471 SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Node->getOperand(0), StackPtr,
4472 NULL, 0);
4473 return DAG.getLoad(Node->getValueType(0), Ch, StackPtr, NULL, 0);
4474}
4475
4476
4477/// ExpandBUILD_VECTOR - Expand a BUILD_VECTOR node on targets that don't
4478/// support the operation, but do support the resultant vector type.
4479SDOperand SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
4480
4481 // If the only non-undef value is the low element, turn this into a
4482 // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X.
4483 unsigned NumElems = Node->getNumOperands();
4484 bool isOnlyLowElement = true;
4485 SDOperand SplatValue = Node->getOperand(0);
4486 std::map<SDOperand, std::vector<unsigned> > Values;
4487 Values[SplatValue].push_back(0);
4488 bool isConstant = true;
4489 if (!isa<ConstantFPSDNode>(SplatValue) && !isa<ConstantSDNode>(SplatValue) &&
4490 SplatValue.getOpcode() != ISD::UNDEF)
4491 isConstant = false;
4492
4493 for (unsigned i = 1; i < NumElems; ++i) {
4494 SDOperand V = Node->getOperand(i);
4495 Values[V].push_back(i);
4496 if (V.getOpcode() != ISD::UNDEF)
4497 isOnlyLowElement = false;
4498 if (SplatValue != V)
4499 SplatValue = SDOperand(0,0);
4500
4501 // If this isn't a constant element or an undef, we can't use a constant
4502 // pool load.
4503 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V) &&
4504 V.getOpcode() != ISD::UNDEF)
4505 isConstant = false;
4506 }
4507
4508 if (isOnlyLowElement) {
4509 // If the low element is an undef too, then this whole things is an undef.
4510 if (Node->getOperand(0).getOpcode() == ISD::UNDEF)
4511 return DAG.getNode(ISD::UNDEF, Node->getValueType(0));
4512 // Otherwise, turn this into a scalar_to_vector node.
4513 return DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0),
4514 Node->getOperand(0));
4515 }
4516
4517 // If all elements are constants, create a load from the constant pool.
4518 if (isConstant) {
4519 MVT::ValueType VT = Node->getValueType(0);
4520 const Type *OpNTy =
4521 MVT::getTypeForValueType(Node->getOperand(0).getValueType());
4522 std::vector<Constant*> CV;
4523 for (unsigned i = 0, e = NumElems; i != e; ++i) {
4524 if (ConstantFPSDNode *V =
4525 dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
Dale Johannesenbbe2b702007-08-30 00:23:21 +00004526 CV.push_back(ConstantFP::get(OpNTy, V->getValueAPF()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004527 } else if (ConstantSDNode *V =
4528 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
4529 CV.push_back(ConstantInt::get(OpNTy, V->getValue()));
4530 } else {
4531 assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
4532 CV.push_back(UndefValue::get(OpNTy));
4533 }
4534 }
4535 Constant *CP = ConstantVector::get(CV);
4536 SDOperand CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
4537 return DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0);
4538 }
4539
4540 if (SplatValue.Val) { // Splat of one value?
4541 // Build the shuffle constant vector: <0, 0, 0, 0>
4542 MVT::ValueType MaskVT =
4543 MVT::getIntVectorWithNumElements(NumElems);
4544 SDOperand Zero = DAG.getConstant(0, MVT::getVectorElementType(MaskVT));
4545 std::vector<SDOperand> ZeroVec(NumElems, Zero);
4546 SDOperand SplatMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4547 &ZeroVec[0], ZeroVec.size());
4548
4549 // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it.
4550 if (isShuffleLegal(Node->getValueType(0), SplatMask)) {
4551 // Get the splatted value into the low element of a vector register.
4552 SDOperand LowValVec =
4553 DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), SplatValue);
4554
4555 // Return shuffle(LowValVec, undef, <0,0,0,0>)
4556 return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0), LowValVec,
4557 DAG.getNode(ISD::UNDEF, Node->getValueType(0)),
4558 SplatMask);
4559 }
4560 }
4561
4562 // If there are only two unique elements, we may be able to turn this into a
4563 // vector shuffle.
4564 if (Values.size() == 2) {
4565 // Build the shuffle constant vector: e.g. <0, 4, 0, 4>
4566 MVT::ValueType MaskVT =
4567 MVT::getIntVectorWithNumElements(NumElems);
4568 std::vector<SDOperand> MaskVec(NumElems);
4569 unsigned i = 0;
4570 for (std::map<SDOperand,std::vector<unsigned> >::iterator I=Values.begin(),
4571 E = Values.end(); I != E; ++I) {
4572 for (std::vector<unsigned>::iterator II = I->second.begin(),
4573 EE = I->second.end(); II != EE; ++II)
4574 MaskVec[*II] = DAG.getConstant(i, MVT::getVectorElementType(MaskVT));
4575 i += NumElems;
4576 }
4577 SDOperand ShuffleMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4578 &MaskVec[0], MaskVec.size());
4579
4580 // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it.
4581 if (TLI.isOperationLegal(ISD::SCALAR_TO_VECTOR, Node->getValueType(0)) &&
4582 isShuffleLegal(Node->getValueType(0), ShuffleMask)) {
4583 SmallVector<SDOperand, 8> Ops;
4584 for(std::map<SDOperand,std::vector<unsigned> >::iterator I=Values.begin(),
4585 E = Values.end(); I != E; ++I) {
4586 SDOperand Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0),
4587 I->first);
4588 Ops.push_back(Op);
4589 }
4590 Ops.push_back(ShuffleMask);
4591
4592 // Return shuffle(LoValVec, HiValVec, <0,1,0,1>)
4593 return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0),
4594 &Ops[0], Ops.size());
4595 }
4596 }
4597
4598 // Otherwise, we can't handle this case efficiently. Allocate a sufficiently
4599 // aligned object on the stack, store each element into it, then load
4600 // the result as a vector.
4601 MVT::ValueType VT = Node->getValueType(0);
4602 // Create the stack frame object.
Chris Lattner6fb53da2007-10-15 17:48:57 +00004603 SDOperand FIPtr = DAG.CreateStackTemporary(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004604
4605 // Emit a store of each element to the stack slot.
4606 SmallVector<SDOperand, 8> Stores;
4607 unsigned TypeByteSize =
4608 MVT::getSizeInBits(Node->getOperand(0).getValueType())/8;
4609 // Store (in the right endianness) the elements to memory.
4610 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
4611 // Ignore undef elements.
4612 if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
4613
4614 unsigned Offset = TypeByteSize*i;
4615
4616 SDOperand Idx = DAG.getConstant(Offset, FIPtr.getValueType());
4617 Idx = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr, Idx);
4618
4619 Stores.push_back(DAG.getStore(DAG.getEntryNode(), Node->getOperand(i), Idx,
4620 NULL, 0));
4621 }
4622
4623 SDOperand StoreChain;
4624 if (!Stores.empty()) // Not all undef elements?
4625 StoreChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4626 &Stores[0], Stores.size());
4627 else
4628 StoreChain = DAG.getEntryNode();
4629
4630 // Result is a load from the stack slot.
4631 return DAG.getLoad(VT, StoreChain, FIPtr, NULL, 0);
4632}
4633
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004634void SelectionDAGLegalize::ExpandShiftParts(unsigned NodeOp,
4635 SDOperand Op, SDOperand Amt,
4636 SDOperand &Lo, SDOperand &Hi) {
4637 // Expand the subcomponents.
4638 SDOperand LHSL, LHSH;
4639 ExpandOp(Op, LHSL, LHSH);
4640
4641 SDOperand Ops[] = { LHSL, LHSH, Amt };
4642 MVT::ValueType VT = LHSL.getValueType();
4643 Lo = DAG.getNode(NodeOp, DAG.getNodeValueTypes(VT, VT), 2, Ops, 3);
4644 Hi = Lo.getValue(1);
4645}
4646
4647
4648/// ExpandShift - Try to find a clever way to expand this shift operation out to
4649/// smaller elements. If we can't find a way that is more efficient than a
4650/// libcall on this target, return false. Otherwise, return true with the
4651/// low-parts expanded into Lo and Hi.
4652bool SelectionDAGLegalize::ExpandShift(unsigned Opc, SDOperand Op,SDOperand Amt,
4653 SDOperand &Lo, SDOperand &Hi) {
4654 assert((Opc == ISD::SHL || Opc == ISD::SRA || Opc == ISD::SRL) &&
4655 "This is not a shift!");
4656
4657 MVT::ValueType NVT = TLI.getTypeToTransformTo(Op.getValueType());
4658 SDOperand ShAmt = LegalizeOp(Amt);
4659 MVT::ValueType ShTy = ShAmt.getValueType();
4660 unsigned VTBits = MVT::getSizeInBits(Op.getValueType());
4661 unsigned NVTBits = MVT::getSizeInBits(NVT);
4662
Chris Lattner8c931452007-10-14 20:35:12 +00004663 // Handle the case when Amt is an immediate.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004664 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Amt.Val)) {
4665 unsigned Cst = CN->getValue();
4666 // Expand the incoming operand to be shifted, so that we have its parts
4667 SDOperand InL, InH;
4668 ExpandOp(Op, InL, InH);
4669 switch(Opc) {
4670 case ISD::SHL:
4671 if (Cst > VTBits) {
4672 Lo = DAG.getConstant(0, NVT);
4673 Hi = DAG.getConstant(0, NVT);
4674 } else if (Cst > NVTBits) {
4675 Lo = DAG.getConstant(0, NVT);
4676 Hi = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst-NVTBits,ShTy));
4677 } else if (Cst == NVTBits) {
4678 Lo = DAG.getConstant(0, NVT);
4679 Hi = InL;
4680 } else {
4681 Lo = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst, ShTy));
4682 Hi = DAG.getNode(ISD::OR, NVT,
4683 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(Cst, ShTy)),
4684 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(NVTBits-Cst, ShTy)));
4685 }
4686 return true;
4687 case ISD::SRL:
4688 if (Cst > VTBits) {
4689 Lo = DAG.getConstant(0, NVT);
4690 Hi = DAG.getConstant(0, NVT);
4691 } else if (Cst > NVTBits) {
4692 Lo = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst-NVTBits,ShTy));
4693 Hi = DAG.getConstant(0, NVT);
4694 } else if (Cst == NVTBits) {
4695 Lo = InH;
4696 Hi = DAG.getConstant(0, NVT);
4697 } else {
4698 Lo = DAG.getNode(ISD::OR, NVT,
4699 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)),
4700 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
4701 Hi = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst, ShTy));
4702 }
4703 return true;
4704 case ISD::SRA:
4705 if (Cst > VTBits) {
4706 Hi = Lo = DAG.getNode(ISD::SRA, NVT, InH,
4707 DAG.getConstant(NVTBits-1, ShTy));
4708 } else if (Cst > NVTBits) {
4709 Lo = DAG.getNode(ISD::SRA, NVT, InH,
4710 DAG.getConstant(Cst-NVTBits, ShTy));
4711 Hi = DAG.getNode(ISD::SRA, NVT, InH,
4712 DAG.getConstant(NVTBits-1, ShTy));
4713 } else if (Cst == NVTBits) {
4714 Lo = InH;
4715 Hi = DAG.getNode(ISD::SRA, NVT, InH,
4716 DAG.getConstant(NVTBits-1, ShTy));
4717 } else {
4718 Lo = DAG.getNode(ISD::OR, NVT,
4719 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)),
4720 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
4721 Hi = DAG.getNode(ISD::SRA, NVT, InH, DAG.getConstant(Cst, ShTy));
4722 }
4723 return true;
4724 }
4725 }
4726
4727 // Okay, the shift amount isn't constant. However, if we can tell that it is
4728 // >= 32 or < 32, we can still simplify it, without knowing the actual value.
4729 uint64_t Mask = NVTBits, KnownZero, KnownOne;
4730 DAG.ComputeMaskedBits(Amt, Mask, KnownZero, KnownOne);
4731
4732 // If we know that the high bit of the shift amount is one, then we can do
4733 // this as a couple of simple shifts.
4734 if (KnownOne & Mask) {
4735 // Mask out the high bit, which we know is set.
4736 Amt = DAG.getNode(ISD::AND, Amt.getValueType(), Amt,
4737 DAG.getConstant(NVTBits-1, Amt.getValueType()));
4738
4739 // Expand the incoming operand to be shifted, so that we have its parts
4740 SDOperand InL, InH;
4741 ExpandOp(Op, InL, InH);
4742 switch(Opc) {
4743 case ISD::SHL:
4744 Lo = DAG.getConstant(0, NVT); // Low part is zero.
4745 Hi = DAG.getNode(ISD::SHL, NVT, InL, Amt); // High part from Lo part.
4746 return true;
4747 case ISD::SRL:
4748 Hi = DAG.getConstant(0, NVT); // Hi part is zero.
4749 Lo = DAG.getNode(ISD::SRL, NVT, InH, Amt); // Lo part from Hi part.
4750 return true;
4751 case ISD::SRA:
4752 Hi = DAG.getNode(ISD::SRA, NVT, InH, // Sign extend high part.
4753 DAG.getConstant(NVTBits-1, Amt.getValueType()));
4754 Lo = DAG.getNode(ISD::SRA, NVT, InH, Amt); // Lo part from Hi part.
4755 return true;
4756 }
4757 }
4758
4759 // If we know that the high bit of the shift amount is zero, then we can do
4760 // this as a couple of simple shifts.
4761 if (KnownZero & Mask) {
4762 // Compute 32-amt.
4763 SDOperand Amt2 = DAG.getNode(ISD::SUB, Amt.getValueType(),
4764 DAG.getConstant(NVTBits, Amt.getValueType()),
4765 Amt);
4766
4767 // Expand the incoming operand to be shifted, so that we have its parts
4768 SDOperand InL, InH;
4769 ExpandOp(Op, InL, InH);
4770 switch(Opc) {
4771 case ISD::SHL:
4772 Lo = DAG.getNode(ISD::SHL, NVT, InL, Amt);
4773 Hi = DAG.getNode(ISD::OR, NVT,
4774 DAG.getNode(ISD::SHL, NVT, InH, Amt),
4775 DAG.getNode(ISD::SRL, NVT, InL, Amt2));
4776 return true;
4777 case ISD::SRL:
4778 Hi = DAG.getNode(ISD::SRL, NVT, InH, Amt);
4779 Lo = DAG.getNode(ISD::OR, NVT,
4780 DAG.getNode(ISD::SRL, NVT, InL, Amt),
4781 DAG.getNode(ISD::SHL, NVT, InH, Amt2));
4782 return true;
4783 case ISD::SRA:
4784 Hi = DAG.getNode(ISD::SRA, NVT, InH, Amt);
4785 Lo = DAG.getNode(ISD::OR, NVT,
4786 DAG.getNode(ISD::SRL, NVT, InL, Amt),
4787 DAG.getNode(ISD::SHL, NVT, InH, Amt2));
4788 return true;
4789 }
4790 }
4791
4792 return false;
4793}
4794
4795
4796// ExpandLibCall - Expand a node into a call to a libcall. If the result value
4797// does not fit into a register, return the lo part and set the hi part to the
4798// by-reg argument. If it does fit into a single register, return the result
4799// and leave the Hi part unset.
4800SDOperand SelectionDAGLegalize::ExpandLibCall(const char *Name, SDNode *Node,
4801 bool isSigned, SDOperand &Hi) {
4802 assert(!IsLegalizingCall && "Cannot overlap legalization of calls!");
4803 // The input chain to this libcall is the entry node of the function.
4804 // Legalizing the call will automatically add the previous call to the
4805 // dependence.
4806 SDOperand InChain = DAG.getEntryNode();
4807
4808 TargetLowering::ArgListTy Args;
4809 TargetLowering::ArgListEntry Entry;
4810 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
4811 MVT::ValueType ArgVT = Node->getOperand(i).getValueType();
4812 const Type *ArgTy = MVT::getTypeForValueType(ArgVT);
4813 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
4814 Entry.isSExt = isSigned;
4815 Args.push_back(Entry);
4816 }
4817 SDOperand Callee = DAG.getExternalSymbol(Name, TLI.getPointerTy());
4818
4819 // Splice the libcall in wherever FindInputOutputChains tells us to.
4820 const Type *RetTy = MVT::getTypeForValueType(Node->getValueType(0));
4821 std::pair<SDOperand,SDOperand> CallInfo =
4822 TLI.LowerCallTo(InChain, RetTy, isSigned, false, CallingConv::C, false,
4823 Callee, Args, DAG);
4824
4825 // Legalize the call sequence, starting with the chain. This will advance
4826 // the LastCALLSEQ_END to the legalized version of the CALLSEQ_END node that
4827 // was added by LowerCallTo (guaranteeing proper serialization of calls).
4828 LegalizeOp(CallInfo.second);
4829 SDOperand Result;
4830 switch (getTypeAction(CallInfo.first.getValueType())) {
4831 default: assert(0 && "Unknown thing");
4832 case Legal:
4833 Result = CallInfo.first;
4834 break;
4835 case Expand:
4836 ExpandOp(CallInfo.first, Result, Hi);
4837 break;
4838 }
4839 return Result;
4840}
4841
4842
4843/// ExpandIntToFP - Expand a [US]INT_TO_FP operation.
4844///
4845SDOperand SelectionDAGLegalize::
4846ExpandIntToFP(bool isSigned, MVT::ValueType DestTy, SDOperand Source) {
4847 assert(getTypeAction(Source.getValueType()) == Expand &&
4848 "This is not an expansion!");
4849 assert(Source.getValueType() == MVT::i64 && "Only handle expand from i64!");
4850
4851 if (!isSigned) {
4852 assert(Source.getValueType() == MVT::i64 &&
4853 "This only works for 64-bit -> FP");
4854 // The 64-bit value loaded will be incorrectly if the 'sign bit' of the
4855 // incoming integer is set. To handle this, we dynamically test to see if
4856 // it is set, and, if so, add a fudge factor.
4857 SDOperand Lo, Hi;
4858 ExpandOp(Source, Lo, Hi);
4859
4860 // If this is unsigned, and not supported, first perform the conversion to
4861 // signed, then adjust the result if the sign bit is set.
4862 SDOperand SignedConv = ExpandIntToFP(true, DestTy,
4863 DAG.getNode(ISD::BUILD_PAIR, Source.getValueType(), Lo, Hi));
4864
4865 SDOperand SignSet = DAG.getSetCC(TLI.getSetCCResultTy(), Hi,
4866 DAG.getConstant(0, Hi.getValueType()),
4867 ISD::SETLT);
4868 SDOperand Zero = getIntPtrConstant(0), Four = getIntPtrConstant(4);
4869 SDOperand CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(),
4870 SignSet, Four, Zero);
4871 uint64_t FF = 0x5f800000ULL;
4872 if (TLI.isLittleEndian()) FF <<= 32;
4873 static Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF);
4874
4875 SDOperand CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
4876 CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset);
4877 SDOperand FudgeInReg;
4878 if (DestTy == MVT::f32)
4879 FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx, NULL, 0);
Dale Johannesenb17a7a22007-09-16 16:51:49 +00004880 else if (MVT::getSizeInBits(DestTy) > MVT::getSizeInBits(MVT::f32))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004881 // FIXME: Avoid the extend by construction the right constantpool?
Dale Johannesenb17a7a22007-09-16 16:51:49 +00004882 FudgeInReg = DAG.getExtLoad(ISD::EXTLOAD, DestTy, DAG.getEntryNode(),
Dale Johannesen2fc20782007-09-14 22:26:36 +00004883 CPIdx, NULL, 0, MVT::f32);
4884 else
4885 assert(0 && "Unexpected conversion");
4886
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004887 MVT::ValueType SCVT = SignedConv.getValueType();
4888 if (SCVT != DestTy) {
4889 // Destination type needs to be expanded as well. The FADD now we are
4890 // constructing will be expanded into a libcall.
4891 if (MVT::getSizeInBits(SCVT) != MVT::getSizeInBits(DestTy)) {
4892 assert(SCVT == MVT::i32 && DestTy == MVT::f64);
4893 SignedConv = DAG.getNode(ISD::BUILD_PAIR, MVT::i64,
4894 SignedConv, SignedConv.getValue(1));
4895 }
4896 SignedConv = DAG.getNode(ISD::BIT_CONVERT, DestTy, SignedConv);
4897 }
4898 return DAG.getNode(ISD::FADD, DestTy, SignedConv, FudgeInReg);
4899 }
4900
4901 // Check to see if the target has a custom way to lower this. If so, use it.
4902 switch (TLI.getOperationAction(ISD::SINT_TO_FP, Source.getValueType())) {
4903 default: assert(0 && "This action not implemented for this operation!");
4904 case TargetLowering::Legal:
4905 case TargetLowering::Expand:
4906 break; // This case is handled below.
4907 case TargetLowering::Custom: {
4908 SDOperand NV = TLI.LowerOperation(DAG.getNode(ISD::SINT_TO_FP, DestTy,
4909 Source), DAG);
4910 if (NV.Val)
4911 return LegalizeOp(NV);
4912 break; // The target decided this was legal after all
4913 }
4914 }
4915
4916 // Expand the source, then glue it back together for the call. We must expand
4917 // the source in case it is shared (this pass of legalize must traverse it).
4918 SDOperand SrcLo, SrcHi;
4919 ExpandOp(Source, SrcLo, SrcHi);
4920 Source = DAG.getNode(ISD::BUILD_PAIR, Source.getValueType(), SrcLo, SrcHi);
4921
4922 RTLIB::Libcall LC;
4923 if (DestTy == MVT::f32)
4924 LC = RTLIB::SINTTOFP_I64_F32;
4925 else {
4926 assert(DestTy == MVT::f64 && "Unknown fp value type!");
4927 LC = RTLIB::SINTTOFP_I64_F64;
4928 }
4929
4930 assert(TLI.getLibcallName(LC) && "Don't know how to expand this SINT_TO_FP!");
4931 Source = DAG.getNode(ISD::SINT_TO_FP, DestTy, Source);
4932 SDOperand UnusedHiPart;
4933 return ExpandLibCall(TLI.getLibcallName(LC), Source.Val, isSigned,
4934 UnusedHiPart);
4935}
4936
4937/// ExpandLegalINT_TO_FP - This function is responsible for legalizing a
4938/// INT_TO_FP operation of the specified operand when the target requests that
4939/// we expand it. At this point, we know that the result and operand types are
4940/// legal for the target.
4941SDOperand SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
4942 SDOperand Op0,
4943 MVT::ValueType DestVT) {
4944 if (Op0.getValueType() == MVT::i32) {
4945 // simple 32-bit [signed|unsigned] integer to float/double expansion
4946
4947 // get the stack frame index of a 8 byte buffer, pessimistically aligned
4948 MachineFunction &MF = DAG.getMachineFunction();
4949 const Type *F64Type = MVT::getTypeForValueType(MVT::f64);
4950 unsigned StackAlign =
4951 (unsigned)TLI.getTargetData()->getPrefTypeAlignment(F64Type);
4952 int SSFI = MF.getFrameInfo()->CreateStackObject(8, StackAlign);
4953 // get address of 8 byte buffer
4954 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4955 // word offset constant for Hi/Lo address computation
4956 SDOperand WordOff = DAG.getConstant(sizeof(int), TLI.getPointerTy());
4957 // set up Hi and Lo (into buffer) address based on endian
4958 SDOperand Hi = StackSlot;
4959 SDOperand Lo = DAG.getNode(ISD::ADD, TLI.getPointerTy(), StackSlot,WordOff);
4960 if (TLI.isLittleEndian())
4961 std::swap(Hi, Lo);
4962
4963 // if signed map to unsigned space
4964 SDOperand Op0Mapped;
4965 if (isSigned) {
4966 // constant used to invert sign bit (signed to unsigned mapping)
4967 SDOperand SignBit = DAG.getConstant(0x80000000u, MVT::i32);
4968 Op0Mapped = DAG.getNode(ISD::XOR, MVT::i32, Op0, SignBit);
4969 } else {
4970 Op0Mapped = Op0;
4971 }
4972 // store the lo of the constructed double - based on integer input
4973 SDOperand Store1 = DAG.getStore(DAG.getEntryNode(),
4974 Op0Mapped, Lo, NULL, 0);
4975 // initial hi portion of constructed double
4976 SDOperand InitialHi = DAG.getConstant(0x43300000u, MVT::i32);
4977 // store the hi of the constructed double - biased exponent
4978 SDOperand Store2=DAG.getStore(Store1, InitialHi, Hi, NULL, 0);
4979 // load the constructed double
4980 SDOperand Load = DAG.getLoad(MVT::f64, Store2, StackSlot, NULL, 0);
4981 // FP constant to bias correct the final result
4982 SDOperand Bias = DAG.getConstantFP(isSigned ?
4983 BitsToDouble(0x4330000080000000ULL)
4984 : BitsToDouble(0x4330000000000000ULL),
4985 MVT::f64);
4986 // subtract the bias
4987 SDOperand Sub = DAG.getNode(ISD::FSUB, MVT::f64, Load, Bias);
4988 // final result
4989 SDOperand Result;
4990 // handle final rounding
4991 if (DestVT == MVT::f64) {
4992 // do nothing
4993 Result = Sub;
Dale Johannesenb17a7a22007-09-16 16:51:49 +00004994 } else if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(MVT::f64)) {
4995 Result = DAG.getNode(ISD::FP_ROUND, DestVT, Sub);
4996 } else if (MVT::getSizeInBits(DestVT) > MVT::getSizeInBits(MVT::f64)) {
4997 Result = DAG.getNode(ISD::FP_EXTEND, DestVT, Sub);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004998 }
4999 return Result;
5000 }
5001 assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
5002 SDOperand Tmp1 = DAG.getNode(ISD::SINT_TO_FP, DestVT, Op0);
5003
5004 SDOperand SignSet = DAG.getSetCC(TLI.getSetCCResultTy(), Op0,
5005 DAG.getConstant(0, Op0.getValueType()),
5006 ISD::SETLT);
5007 SDOperand Zero = getIntPtrConstant(0), Four = getIntPtrConstant(4);
5008 SDOperand CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(),
5009 SignSet, Four, Zero);
5010
5011 // If the sign bit of the integer is set, the large number will be treated
5012 // as a negative number. To counteract this, the dynamic code adds an
5013 // offset depending on the data type.
5014 uint64_t FF;
5015 switch (Op0.getValueType()) {
5016 default: assert(0 && "Unsupported integer type!");
5017 case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float)
5018 case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float)
5019 case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float)
5020 case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float)
5021 }
5022 if (TLI.isLittleEndian()) FF <<= 32;
5023 static Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF);
5024
5025 SDOperand CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
5026 CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset);
5027 SDOperand FudgeInReg;
5028 if (DestVT == MVT::f32)
5029 FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx, NULL, 0);
5030 else {
Dale Johannesen958b08b2007-09-19 23:55:34 +00005031 FudgeInReg = LegalizeOp(DAG.getExtLoad(ISD::EXTLOAD, DestVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005032 DAG.getEntryNode(), CPIdx,
5033 NULL, 0, MVT::f32));
5034 }
5035
5036 return DAG.getNode(ISD::FADD, DestVT, Tmp1, FudgeInReg);
5037}
5038
5039/// PromoteLegalINT_TO_FP - This function is responsible for legalizing a
5040/// *INT_TO_FP operation of the specified operand when the target requests that
5041/// we promote it. At this point, we know that the result and operand types are
5042/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
5043/// operation that takes a larger input.
5044SDOperand SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDOperand LegalOp,
5045 MVT::ValueType DestVT,
5046 bool isSigned) {
5047 // First step, figure out the appropriate *INT_TO_FP operation to use.
5048 MVT::ValueType NewInTy = LegalOp.getValueType();
5049
5050 unsigned OpToUse = 0;
5051
5052 // Scan for the appropriate larger type to use.
5053 while (1) {
5054 NewInTy = (MVT::ValueType)(NewInTy+1);
5055 assert(MVT::isInteger(NewInTy) && "Ran out of possibilities!");
5056
5057 // If the target supports SINT_TO_FP of this type, use it.
5058 switch (TLI.getOperationAction(ISD::SINT_TO_FP, NewInTy)) {
5059 default: break;
5060 case TargetLowering::Legal:
5061 if (!TLI.isTypeLegal(NewInTy))
5062 break; // Can't use this datatype.
5063 // FALL THROUGH.
5064 case TargetLowering::Custom:
5065 OpToUse = ISD::SINT_TO_FP;
5066 break;
5067 }
5068 if (OpToUse) break;
5069 if (isSigned) continue;
5070
5071 // If the target supports UINT_TO_FP of this type, use it.
5072 switch (TLI.getOperationAction(ISD::UINT_TO_FP, NewInTy)) {
5073 default: break;
5074 case TargetLowering::Legal:
5075 if (!TLI.isTypeLegal(NewInTy))
5076 break; // Can't use this datatype.
5077 // FALL THROUGH.
5078 case TargetLowering::Custom:
5079 OpToUse = ISD::UINT_TO_FP;
5080 break;
5081 }
5082 if (OpToUse) break;
5083
5084 // Otherwise, try a larger type.
5085 }
5086
5087 // Okay, we found the operation and type to use. Zero extend our input to the
5088 // desired type then run the operation on it.
5089 return DAG.getNode(OpToUse, DestVT,
5090 DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
5091 NewInTy, LegalOp));
5092}
5093
5094/// PromoteLegalFP_TO_INT - This function is responsible for legalizing a
5095/// FP_TO_*INT operation of the specified operand when the target requests that
5096/// we promote it. At this point, we know that the result and operand types are
5097/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
5098/// operation that returns a larger result.
5099SDOperand SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDOperand LegalOp,
5100 MVT::ValueType DestVT,
5101 bool isSigned) {
5102 // First step, figure out the appropriate FP_TO*INT operation to use.
5103 MVT::ValueType NewOutTy = DestVT;
5104
5105 unsigned OpToUse = 0;
5106
5107 // Scan for the appropriate larger type to use.
5108 while (1) {
5109 NewOutTy = (MVT::ValueType)(NewOutTy+1);
5110 assert(MVT::isInteger(NewOutTy) && "Ran out of possibilities!");
5111
5112 // If the target supports FP_TO_SINT returning this type, use it.
5113 switch (TLI.getOperationAction(ISD::FP_TO_SINT, NewOutTy)) {
5114 default: break;
5115 case TargetLowering::Legal:
5116 if (!TLI.isTypeLegal(NewOutTy))
5117 break; // Can't use this datatype.
5118 // FALL THROUGH.
5119 case TargetLowering::Custom:
5120 OpToUse = ISD::FP_TO_SINT;
5121 break;
5122 }
5123 if (OpToUse) break;
5124
5125 // If the target supports FP_TO_UINT of this type, use it.
5126 switch (TLI.getOperationAction(ISD::FP_TO_UINT, NewOutTy)) {
5127 default: break;
5128 case TargetLowering::Legal:
5129 if (!TLI.isTypeLegal(NewOutTy))
5130 break; // Can't use this datatype.
5131 // FALL THROUGH.
5132 case TargetLowering::Custom:
5133 OpToUse = ISD::FP_TO_UINT;
5134 break;
5135 }
5136 if (OpToUse) break;
5137
5138 // Otherwise, try a larger type.
5139 }
5140
5141 // Okay, we found the operation and type to use. Truncate the result of the
5142 // extended FP_TO_*INT operation to the desired size.
5143 return DAG.getNode(ISD::TRUNCATE, DestVT,
5144 DAG.getNode(OpToUse, NewOutTy, LegalOp));
5145}
5146
5147/// ExpandBSWAP - Open code the operations for BSWAP of the specified operation.
5148///
5149SDOperand SelectionDAGLegalize::ExpandBSWAP(SDOperand Op) {
5150 MVT::ValueType VT = Op.getValueType();
5151 MVT::ValueType SHVT = TLI.getShiftAmountTy();
5152 SDOperand Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
5153 switch (VT) {
5154 default: assert(0 && "Unhandled Expand type in BSWAP!"); abort();
5155 case MVT::i16:
5156 Tmp2 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
5157 Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
5158 return DAG.getNode(ISD::OR, VT, Tmp1, Tmp2);
5159 case MVT::i32:
5160 Tmp4 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT));
5161 Tmp3 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
5162 Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
5163 Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT));
5164 Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(0xFF0000, VT));
5165 Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(0xFF00, VT));
5166 Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3);
5167 Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1);
5168 return DAG.getNode(ISD::OR, VT, Tmp4, Tmp2);
5169 case MVT::i64:
5170 Tmp8 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(56, SHVT));
5171 Tmp7 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(40, SHVT));
5172 Tmp6 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT));
5173 Tmp5 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
5174 Tmp4 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
5175 Tmp3 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT));
5176 Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(40, SHVT));
5177 Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(56, SHVT));
5178 Tmp7 = DAG.getNode(ISD::AND, VT, Tmp7, DAG.getConstant(255ULL<<48, VT));
5179 Tmp6 = DAG.getNode(ISD::AND, VT, Tmp6, DAG.getConstant(255ULL<<40, VT));
5180 Tmp5 = DAG.getNode(ISD::AND, VT, Tmp5, DAG.getConstant(255ULL<<32, VT));
5181 Tmp4 = DAG.getNode(ISD::AND, VT, Tmp4, DAG.getConstant(255ULL<<24, VT));
5182 Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(255ULL<<16, VT));
5183 Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT));
5184 Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp7);
5185 Tmp6 = DAG.getNode(ISD::OR, VT, Tmp6, Tmp5);
5186 Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3);
5187 Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1);
5188 Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp6);
5189 Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp2);
5190 return DAG.getNode(ISD::OR, VT, Tmp8, Tmp4);
5191 }
5192}
5193
5194/// ExpandBitCount - Expand the specified bitcount instruction into operations.
5195///
5196SDOperand SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDOperand Op) {
5197 switch (Opc) {
5198 default: assert(0 && "Cannot expand this yet!");
5199 case ISD::CTPOP: {
5200 static const uint64_t mask[6] = {
5201 0x5555555555555555ULL, 0x3333333333333333ULL,
5202 0x0F0F0F0F0F0F0F0FULL, 0x00FF00FF00FF00FFULL,
5203 0x0000FFFF0000FFFFULL, 0x00000000FFFFFFFFULL
5204 };
5205 MVT::ValueType VT = Op.getValueType();
5206 MVT::ValueType ShVT = TLI.getShiftAmountTy();
5207 unsigned len = MVT::getSizeInBits(VT);
5208 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
5209 //x = (x & mask[i][len/8]) + (x >> (1 << i) & mask[i][len/8])
5210 SDOperand Tmp2 = DAG.getConstant(mask[i], VT);
5211 SDOperand Tmp3 = DAG.getConstant(1ULL << i, ShVT);
5212 Op = DAG.getNode(ISD::ADD, VT, DAG.getNode(ISD::AND, VT, Op, Tmp2),
5213 DAG.getNode(ISD::AND, VT,
5214 DAG.getNode(ISD::SRL, VT, Op, Tmp3),Tmp2));
5215 }
5216 return Op;
5217 }
5218 case ISD::CTLZ: {
5219 // for now, we do this:
5220 // x = x | (x >> 1);
5221 // x = x | (x >> 2);
5222 // ...
5223 // x = x | (x >>16);
5224 // x = x | (x >>32); // for 64-bit input
5225 // return popcount(~x);
5226 //
5227 // but see also: http://www.hackersdelight.org/HDcode/nlz.cc
5228 MVT::ValueType VT = Op.getValueType();
5229 MVT::ValueType ShVT = TLI.getShiftAmountTy();
5230 unsigned len = MVT::getSizeInBits(VT);
5231 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
5232 SDOperand Tmp3 = DAG.getConstant(1ULL << i, ShVT);
5233 Op = DAG.getNode(ISD::OR, VT, Op, DAG.getNode(ISD::SRL, VT, Op, Tmp3));
5234 }
5235 Op = DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(~0ULL, VT));
5236 return DAG.getNode(ISD::CTPOP, VT, Op);
5237 }
5238 case ISD::CTTZ: {
5239 // for now, we use: { return popcount(~x & (x - 1)); }
5240 // unless the target has ctlz but not ctpop, in which case we use:
5241 // { return 32 - nlz(~x & (x-1)); }
5242 // see also http://www.hackersdelight.org/HDcode/ntz.cc
5243 MVT::ValueType VT = Op.getValueType();
5244 SDOperand Tmp2 = DAG.getConstant(~0ULL, VT);
5245 SDOperand Tmp3 = DAG.getNode(ISD::AND, VT,
5246 DAG.getNode(ISD::XOR, VT, Op, Tmp2),
5247 DAG.getNode(ISD::SUB, VT, Op, DAG.getConstant(1, VT)));
5248 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
5249 if (!TLI.isOperationLegal(ISD::CTPOP, VT) &&
5250 TLI.isOperationLegal(ISD::CTLZ, VT))
5251 return DAG.getNode(ISD::SUB, VT,
5252 DAG.getConstant(MVT::getSizeInBits(VT), VT),
5253 DAG.getNode(ISD::CTLZ, VT, Tmp3));
5254 return DAG.getNode(ISD::CTPOP, VT, Tmp3);
5255 }
5256 }
5257}
5258
5259/// ExpandOp - Expand the specified SDOperand into its two component pieces
5260/// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this, the
5261/// LegalizeNodes map is filled in for any results that are not expanded, the
5262/// ExpandedNodes map is filled in for any results that are expanded, and the
5263/// Lo/Hi values are returned.
5264void SelectionDAGLegalize::ExpandOp(SDOperand Op, SDOperand &Lo, SDOperand &Hi){
5265 MVT::ValueType VT = Op.getValueType();
5266 MVT::ValueType NVT = TLI.getTypeToTransformTo(VT);
5267 SDNode *Node = Op.Val;
5268 assert(getTypeAction(VT) == Expand && "Not an expanded type!");
5269 assert(((MVT::isInteger(NVT) && NVT < VT) || MVT::isFloatingPoint(VT) ||
5270 MVT::isVector(VT)) &&
5271 "Cannot expand to FP value or to larger int value!");
5272
5273 // See if we already expanded it.
5274 DenseMap<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I
5275 = ExpandedNodes.find(Op);
5276 if (I != ExpandedNodes.end()) {
5277 Lo = I->second.first;
5278 Hi = I->second.second;
5279 return;
5280 }
5281
5282 switch (Node->getOpcode()) {
5283 case ISD::CopyFromReg:
5284 assert(0 && "CopyFromReg must be legal!");
Dale Johannesen3d8578b2007-10-10 01:01:31 +00005285 case ISD::FP_ROUND_INREG:
5286 if (VT == MVT::ppcf128 &&
5287 TLI.getOperationAction(ISD::FP_ROUND_INREG, VT) ==
5288 TargetLowering::Custom) {
Dale Johannesend3b6af32007-10-11 23:32:15 +00005289 SDOperand SrcLo, SrcHi, Src;
5290 ExpandOp(Op.getOperand(0), SrcLo, SrcHi);
5291 Src = DAG.getNode(ISD::BUILD_PAIR, VT, SrcLo, SrcHi);
5292 SDOperand Result = TLI.LowerOperation(
5293 DAG.getNode(ISD::FP_ROUND_INREG, VT, Src, Op.getOperand(1)), DAG);
Dale Johannesen3d8578b2007-10-10 01:01:31 +00005294 assert(Result.Val->getOpcode() == ISD::BUILD_PAIR);
5295 Lo = Result.Val->getOperand(0);
5296 Hi = Result.Val->getOperand(1);
5297 break;
5298 }
5299 // fall through
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 default:
5301#ifndef NDEBUG
5302 cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
5303#endif
5304 assert(0 && "Do not know how to expand this operator!");
5305 abort();
Dale Johannesen2ff963d2007-10-31 00:32:36 +00005306 case ISD::EXTRACT_VECTOR_ELT:
5307 assert(VT==MVT::i64 && "Do not know how to expand this operator!");
5308 // ExpandEXTRACT_VECTOR_ELT tolerates invalid result types.
5309 Lo = ExpandEXTRACT_VECTOR_ELT(Op);
5310 return ExpandOp(Lo, Lo, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005311 case ISD::UNDEF:
5312 NVT = TLI.getTypeToExpandTo(VT);
5313 Lo = DAG.getNode(ISD::UNDEF, NVT);
5314 Hi = DAG.getNode(ISD::UNDEF, NVT);
5315 break;
5316 case ISD::Constant: {
5317 uint64_t Cst = cast<ConstantSDNode>(Node)->getValue();
5318 Lo = DAG.getConstant(Cst, NVT);
5319 Hi = DAG.getConstant(Cst >> MVT::getSizeInBits(NVT), NVT);
5320 break;
5321 }
5322 case ISD::ConstantFP: {
5323 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
Dale Johannesen2aef5692007-10-11 18:07:22 +00005324 if (CFP->getValueType(0) == MVT::ppcf128) {
5325 APInt api = CFP->getValueAPF().convertToAPInt();
5326 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &api.getRawData()[1])),
5327 MVT::f64);
5328 Hi = DAG.getConstantFP(APFloat(APInt(64, 1, &api.getRawData()[0])),
5329 MVT::f64);
5330 break;
5331 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005332 Lo = ExpandConstantFP(CFP, false, DAG, TLI);
5333 if (getTypeAction(Lo.getValueType()) == Expand)
5334 ExpandOp(Lo, Lo, Hi);
5335 break;
5336 }
5337 case ISD::BUILD_PAIR:
5338 // Return the operands.
5339 Lo = Node->getOperand(0);
5340 Hi = Node->getOperand(1);
5341 break;
5342
5343 case ISD::SIGN_EXTEND_INREG:
5344 ExpandOp(Node->getOperand(0), Lo, Hi);
5345 // sext_inreg the low part if needed.
5346 Lo = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Lo, Node->getOperand(1));
5347
5348 // The high part gets the sign extension from the lo-part. This handles
5349 // things like sextinreg V:i64 from i8.
5350 Hi = DAG.getNode(ISD::SRA, NVT, Lo,
5351 DAG.getConstant(MVT::getSizeInBits(NVT)-1,
5352 TLI.getShiftAmountTy()));
5353 break;
5354
5355 case ISD::BSWAP: {
5356 ExpandOp(Node->getOperand(0), Lo, Hi);
5357 SDOperand TempLo = DAG.getNode(ISD::BSWAP, NVT, Hi);
5358 Hi = DAG.getNode(ISD::BSWAP, NVT, Lo);
5359 Lo = TempLo;
5360 break;
5361 }
5362
5363 case ISD::CTPOP:
5364 ExpandOp(Node->getOperand(0), Lo, Hi);
5365 Lo = DAG.getNode(ISD::ADD, NVT, // ctpop(HL) -> ctpop(H)+ctpop(L)
5366 DAG.getNode(ISD::CTPOP, NVT, Lo),
5367 DAG.getNode(ISD::CTPOP, NVT, Hi));
5368 Hi = DAG.getConstant(0, NVT);
5369 break;
5370
5371 case ISD::CTLZ: {
5372 // ctlz (HL) -> ctlz(H) != 32 ? ctlz(H) : (ctlz(L)+32)
5373 ExpandOp(Node->getOperand(0), Lo, Hi);
5374 SDOperand BitsC = DAG.getConstant(MVT::getSizeInBits(NVT), NVT);
5375 SDOperand HLZ = DAG.getNode(ISD::CTLZ, NVT, Hi);
5376 SDOperand TopNotZero = DAG.getSetCC(TLI.getSetCCResultTy(), HLZ, BitsC,
5377 ISD::SETNE);
5378 SDOperand LowPart = DAG.getNode(ISD::CTLZ, NVT, Lo);
5379 LowPart = DAG.getNode(ISD::ADD, NVT, LowPart, BitsC);
5380
5381 Lo = DAG.getNode(ISD::SELECT, NVT, TopNotZero, HLZ, LowPart);
5382 Hi = DAG.getConstant(0, NVT);
5383 break;
5384 }
5385
5386 case ISD::CTTZ: {
5387 // cttz (HL) -> cttz(L) != 32 ? cttz(L) : (cttz(H)+32)
5388 ExpandOp(Node->getOperand(0), Lo, Hi);
5389 SDOperand BitsC = DAG.getConstant(MVT::getSizeInBits(NVT), NVT);
5390 SDOperand LTZ = DAG.getNode(ISD::CTTZ, NVT, Lo);
5391 SDOperand BotNotZero = DAG.getSetCC(TLI.getSetCCResultTy(), LTZ, BitsC,
5392 ISD::SETNE);
5393 SDOperand HiPart = DAG.getNode(ISD::CTTZ, NVT, Hi);
5394 HiPart = DAG.getNode(ISD::ADD, NVT, HiPart, BitsC);
5395
5396 Lo = DAG.getNode(ISD::SELECT, NVT, BotNotZero, LTZ, HiPart);
5397 Hi = DAG.getConstant(0, NVT);
5398 break;
5399 }
5400
5401 case ISD::VAARG: {
5402 SDOperand Ch = Node->getOperand(0); // Legalize the chain.
5403 SDOperand Ptr = Node->getOperand(1); // Legalize the pointer.
5404 Lo = DAG.getVAArg(NVT, Ch, Ptr, Node->getOperand(2));
5405 Hi = DAG.getVAArg(NVT, Lo.getValue(1), Ptr, Node->getOperand(2));
5406
5407 // Remember that we legalized the chain.
5408 Hi = LegalizeOp(Hi);
5409 AddLegalizedOperand(Op.getValue(1), Hi.getValue(1));
5410 if (!TLI.isLittleEndian())
5411 std::swap(Lo, Hi);
5412 break;
5413 }
5414
5415 case ISD::LOAD: {
5416 LoadSDNode *LD = cast<LoadSDNode>(Node);
5417 SDOperand Ch = LD->getChain(); // Legalize the chain.
5418 SDOperand Ptr = LD->getBasePtr(); // Legalize the pointer.
5419 ISD::LoadExtType ExtType = LD->getExtensionType();
5420 int SVOffset = LD->getSrcValueOffset();
5421 unsigned Alignment = LD->getAlignment();
5422 bool isVolatile = LD->isVolatile();
5423
5424 if (ExtType == ISD::NON_EXTLOAD) {
5425 Lo = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), SVOffset,
5426 isVolatile, Alignment);
5427 if (VT == MVT::f32 || VT == MVT::f64) {
5428 // f32->i32 or f64->i64 one to one expansion.
5429 // Remember that we legalized the chain.
5430 AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1)));
5431 // Recursively expand the new load.
5432 if (getTypeAction(NVT) == Expand)
5433 ExpandOp(Lo, Lo, Hi);
5434 break;
5435 }
5436
5437 // Increment the pointer to the other half.
5438 unsigned IncrementSize = MVT::getSizeInBits(Lo.getValueType())/8;
5439 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
5440 getIntPtrConstant(IncrementSize));
5441 SVOffset += IncrementSize;
Duncan Sandsa3691432007-10-28 12:59:45 +00005442 Alignment = MinAlign(Alignment, IncrementSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005443 Hi = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), SVOffset,
5444 isVolatile, Alignment);
5445
5446 // Build a factor node to remember that this load is independent of the
5447 // other one.
5448 SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
5449 Hi.getValue(1));
5450
5451 // Remember that we legalized the chain.
5452 AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
5453 if (!TLI.isLittleEndian())
5454 std::swap(Lo, Hi);
5455 } else {
5456 MVT::ValueType EVT = LD->getLoadedVT();
5457
Dale Johannesen2550e3a2007-10-19 20:29:00 +00005458 if ((VT == MVT::f64 && EVT == MVT::f32) ||
5459 (VT == MVT::ppcf128 && (EVT==MVT::f64 || EVT==MVT::f32))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005460 // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
5461 SDOperand Load = DAG.getLoad(EVT, Ch, Ptr, LD->getSrcValue(),
5462 SVOffset, isVolatile, Alignment);
5463 // Remember that we legalized the chain.
5464 AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Load.getValue(1)));
5465 ExpandOp(DAG.getNode(ISD::FP_EXTEND, VT, Load), Lo, Hi);
5466 break;
5467 }
5468
5469 if (EVT == NVT)
5470 Lo = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(),
5471 SVOffset, isVolatile, Alignment);
5472 else
5473 Lo = DAG.getExtLoad(ExtType, NVT, Ch, Ptr, LD->getSrcValue(),
5474 SVOffset, EVT, isVolatile,
5475 Alignment);
5476
5477 // Remember that we legalized the chain.
5478 AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1)));
5479
5480 if (ExtType == ISD::SEXTLOAD) {
5481 // The high part is obtained by SRA'ing all but one of the bits of the
5482 // lo part.
5483 unsigned LoSize = MVT::getSizeInBits(Lo.getValueType());
5484 Hi = DAG.getNode(ISD::SRA, NVT, Lo,
5485 DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
5486 } else if (ExtType == ISD::ZEXTLOAD) {
5487 // The high part is just a zero.
5488 Hi = DAG.getConstant(0, NVT);
5489 } else /* if (ExtType == ISD::EXTLOAD) */ {
5490 // The high part is undefined.
5491 Hi = DAG.getNode(ISD::UNDEF, NVT);
5492 }
5493 }
5494 break;
5495 }
5496 case ISD::AND:
5497 case ISD::OR:
5498 case ISD::XOR: { // Simple logical operators -> two trivial pieces.
5499 SDOperand LL, LH, RL, RH;
5500 ExpandOp(Node->getOperand(0), LL, LH);
5501 ExpandOp(Node->getOperand(1), RL, RH);
5502 Lo = DAG.getNode(Node->getOpcode(), NVT, LL, RL);
5503 Hi = DAG.getNode(Node->getOpcode(), NVT, LH, RH);
5504 break;
5505 }
5506 case ISD::SELECT: {
5507 SDOperand LL, LH, RL, RH;
5508 ExpandOp(Node->getOperand(1), LL, LH);
5509 ExpandOp(Node->getOperand(2), RL, RH);
5510 if (getTypeAction(NVT) == Expand)
5511 NVT = TLI.getTypeToExpandTo(NVT);
5512 Lo = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LL, RL);
5513 if (VT != MVT::f32)
5514 Hi = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LH, RH);
5515 break;
5516 }
5517 case ISD::SELECT_CC: {
5518 SDOperand TL, TH, FL, FH;
5519 ExpandOp(Node->getOperand(2), TL, TH);
5520 ExpandOp(Node->getOperand(3), FL, FH);
5521 if (getTypeAction(NVT) == Expand)
5522 NVT = TLI.getTypeToExpandTo(NVT);
5523 Lo = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
5524 Node->getOperand(1), TL, FL, Node->getOperand(4));
5525 if (VT != MVT::f32)
5526 Hi = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
5527 Node->getOperand(1), TH, FH, Node->getOperand(4));
5528 break;
5529 }
5530 case ISD::ANY_EXTEND:
5531 // The low part is any extension of the input (which degenerates to a copy).
5532 Lo = DAG.getNode(ISD::ANY_EXTEND, NVT, Node->getOperand(0));
5533 // The high part is undefined.
5534 Hi = DAG.getNode(ISD::UNDEF, NVT);
5535 break;
5536 case ISD::SIGN_EXTEND: {
5537 // The low part is just a sign extension of the input (which degenerates to
5538 // a copy).
5539 Lo = DAG.getNode(ISD::SIGN_EXTEND, NVT, Node->getOperand(0));
5540
5541 // The high part is obtained by SRA'ing all but one of the bits of the lo
5542 // part.
5543 unsigned LoSize = MVT::getSizeInBits(Lo.getValueType());
5544 Hi = DAG.getNode(ISD::SRA, NVT, Lo,
5545 DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
5546 break;
5547 }
5548 case ISD::ZERO_EXTEND:
5549 // The low part is just a zero extension of the input (which degenerates to
5550 // a copy).
5551 Lo = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0));
5552
5553 // The high part is just a zero.
5554 Hi = DAG.getConstant(0, NVT);
5555 break;
5556
5557 case ISD::TRUNCATE: {
5558 // The input value must be larger than this value. Expand *it*.
5559 SDOperand NewLo;
5560 ExpandOp(Node->getOperand(0), NewLo, Hi);
5561
5562 // The low part is now either the right size, or it is closer. If not the
5563 // right size, make an illegal truncate so we recursively expand it.
5564 if (NewLo.getValueType() != Node->getValueType(0))
5565 NewLo = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), NewLo);
5566 ExpandOp(NewLo, Lo, Hi);
5567 break;
5568 }
5569
5570 case ISD::BIT_CONVERT: {
5571 SDOperand Tmp;
5572 if (TLI.getOperationAction(ISD::BIT_CONVERT, VT) == TargetLowering::Custom){
5573 // If the target wants to, allow it to lower this itself.
5574 switch (getTypeAction(Node->getOperand(0).getValueType())) {
5575 case Expand: assert(0 && "cannot expand FP!");
5576 case Legal: Tmp = LegalizeOp(Node->getOperand(0)); break;
5577 case Promote: Tmp = PromoteOp (Node->getOperand(0)); break;
5578 }
5579 Tmp = TLI.LowerOperation(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp), DAG);
5580 }
5581
5582 // f32 / f64 must be expanded to i32 / i64.
5583 if (VT == MVT::f32 || VT == MVT::f64) {
5584 Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
5585 if (getTypeAction(NVT) == Expand)
5586 ExpandOp(Lo, Lo, Hi);
5587 break;
5588 }
5589
5590 // If source operand will be expanded to the same type as VT, i.e.
5591 // i64 <- f64, i32 <- f32, expand the source operand instead.
5592 MVT::ValueType VT0 = Node->getOperand(0).getValueType();
5593 if (getTypeAction(VT0) == Expand && TLI.getTypeToTransformTo(VT0) == VT) {
5594 ExpandOp(Node->getOperand(0), Lo, Hi);
5595 break;
5596 }
5597
5598 // Turn this into a load/store pair by default.
5599 if (Tmp.Val == 0)
5600 Tmp = ExpandBIT_CONVERT(VT, Node->getOperand(0));
5601
5602 ExpandOp(Tmp, Lo, Hi);
5603 break;
5604 }
5605
5606 case ISD::READCYCLECOUNTER:
5607 assert(TLI.getOperationAction(ISD::READCYCLECOUNTER, VT) ==
5608 TargetLowering::Custom &&
5609 "Must custom expand ReadCycleCounter");
5610 Lo = TLI.LowerOperation(Op, DAG);
5611 assert(Lo.Val && "Node must be custom expanded!");
5612 Hi = Lo.getValue(1);
5613 AddLegalizedOperand(SDOperand(Node, 1), // Remember we legalized the chain.
5614 LegalizeOp(Lo.getValue(2)));
5615 break;
5616
5617 // These operators cannot be expanded directly, emit them as calls to
5618 // library functions.
5619 case ISD::FP_TO_SINT: {
5620 if (TLI.getOperationAction(ISD::FP_TO_SINT, VT) == TargetLowering::Custom) {
5621 SDOperand Op;
5622 switch (getTypeAction(Node->getOperand(0).getValueType())) {
5623 case Expand: assert(0 && "cannot expand FP!");
5624 case Legal: Op = LegalizeOp(Node->getOperand(0)); break;
5625 case Promote: Op = PromoteOp (Node->getOperand(0)); break;
5626 }
5627
5628 Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_SINT, VT, Op), DAG);
5629
5630 // Now that the custom expander is done, expand the result, which is still
5631 // VT.
5632 if (Op.Val) {
5633 ExpandOp(Op, Lo, Hi);
5634 break;
5635 }
5636 }
5637
Dale Johannesenac77b272007-10-05 20:04:43 +00005638 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005639 if (Node->getOperand(0).getValueType() == MVT::f32)
5640 LC = RTLIB::FPTOSINT_F32_I64;
Dale Johannesen958b08b2007-09-19 23:55:34 +00005641 else if (Node->getOperand(0).getValueType() == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005642 LC = RTLIB::FPTOSINT_F64_I64;
Dale Johannesenac77b272007-10-05 20:04:43 +00005643 else if (Node->getOperand(0).getValueType() == MVT::f80)
5644 LC = RTLIB::FPTOSINT_F80_I64;
5645 else if (Node->getOperand(0).getValueType() == MVT::ppcf128)
5646 LC = RTLIB::FPTOSINT_PPCF128_I64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005647 Lo = ExpandLibCall(TLI.getLibcallName(LC), Node,
5648 false/*sign irrelevant*/, Hi);
5649 break;
5650 }
5651
5652 case ISD::FP_TO_UINT: {
5653 if (TLI.getOperationAction(ISD::FP_TO_UINT, VT) == TargetLowering::Custom) {
5654 SDOperand Op;
5655 switch (getTypeAction(Node->getOperand(0).getValueType())) {
5656 case Expand: assert(0 && "cannot expand FP!");
5657 case Legal: Op = LegalizeOp(Node->getOperand(0)); break;
5658 case Promote: Op = PromoteOp (Node->getOperand(0)); break;
5659 }
5660
5661 Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_UINT, VT, Op), DAG);
5662
5663 // Now that the custom expander is done, expand the result.
5664 if (Op.Val) {
5665 ExpandOp(Op, Lo, Hi);
5666 break;
5667 }
5668 }
5669
Evan Cheng9bdaeaa2007-10-05 01:09:32 +00005670 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005671 if (Node->getOperand(0).getValueType() == MVT::f32)
5672 LC = RTLIB::FPTOUINT_F32_I64;
Dale Johannesen4e1cf5d2007-09-28 18:44:17 +00005673 else if (Node->getOperand(0).getValueType() == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005674 LC = RTLIB::FPTOUINT_F64_I64;
Dale Johannesenac77b272007-10-05 20:04:43 +00005675 else if (Node->getOperand(0).getValueType() == MVT::f80)
5676 LC = RTLIB::FPTOUINT_F80_I64;
5677 else if (Node->getOperand(0).getValueType() == MVT::ppcf128)
5678 LC = RTLIB::FPTOUINT_PPCF128_I64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005679 Lo = ExpandLibCall(TLI.getLibcallName(LC), Node,
5680 false/*sign irrelevant*/, Hi);
5681 break;
5682 }
5683
5684 case ISD::SHL: {
5685 // If the target wants custom lowering, do so.
5686 SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1));
5687 if (TLI.getOperationAction(ISD::SHL, VT) == TargetLowering::Custom) {
5688 SDOperand Op = DAG.getNode(ISD::SHL, VT, Node->getOperand(0), ShiftAmt);
5689 Op = TLI.LowerOperation(Op, DAG);
5690 if (Op.Val) {
5691 // Now that the custom expander is done, expand the result, which is
5692 // still VT.
5693 ExpandOp(Op, Lo, Hi);
5694 break;
5695 }
5696 }
5697
5698 // If ADDC/ADDE are supported and if the shift amount is a constant 1, emit
5699 // this X << 1 as X+X.
5700 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(ShiftAmt)) {
5701 if (ShAmt->getValue() == 1 && TLI.isOperationLegal(ISD::ADDC, NVT) &&
5702 TLI.isOperationLegal(ISD::ADDE, NVT)) {
5703 SDOperand LoOps[2], HiOps[3];
5704 ExpandOp(Node->getOperand(0), LoOps[0], HiOps[0]);
5705 SDVTList VTList = DAG.getVTList(LoOps[0].getValueType(), MVT::Flag);
5706 LoOps[1] = LoOps[0];
5707 Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
5708
5709 HiOps[1] = HiOps[0];
5710 HiOps[2] = Lo.getValue(1);
5711 Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
5712 break;
5713 }
5714 }
5715
5716 // If we can emit an efficient shift operation, do so now.
5717 if (ExpandShift(ISD::SHL, Node->getOperand(0), ShiftAmt, Lo, Hi))
5718 break;
5719
5720 // If this target supports SHL_PARTS, use it.
5721 TargetLowering::LegalizeAction Action =
5722 TLI.getOperationAction(ISD::SHL_PARTS, NVT);
5723 if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
5724 Action == TargetLowering::Custom) {
5725 ExpandShiftParts(ISD::SHL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
5726 break;
5727 }
5728
5729 // Otherwise, emit a libcall.
5730 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SHL_I64), Node,
5731 false/*left shift=unsigned*/, Hi);
5732 break;
5733 }
5734
5735 case ISD::SRA: {
5736 // If the target wants custom lowering, do so.
5737 SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1));
5738 if (TLI.getOperationAction(ISD::SRA, VT) == TargetLowering::Custom) {
5739 SDOperand Op = DAG.getNode(ISD::SRA, VT, Node->getOperand(0), ShiftAmt);
5740 Op = TLI.LowerOperation(Op, DAG);
5741 if (Op.Val) {
5742 // Now that the custom expander is done, expand the result, which is
5743 // still VT.
5744 ExpandOp(Op, Lo, Hi);
5745 break;
5746 }
5747 }
5748
5749 // If we can emit an efficient shift operation, do so now.
5750 if (ExpandShift(ISD::SRA, Node->getOperand(0), ShiftAmt, Lo, Hi))
5751 break;
5752
5753 // If this target supports SRA_PARTS, use it.
5754 TargetLowering::LegalizeAction Action =
5755 TLI.getOperationAction(ISD::SRA_PARTS, NVT);
5756 if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
5757 Action == TargetLowering::Custom) {
5758 ExpandShiftParts(ISD::SRA_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
5759 break;
5760 }
5761
5762 // Otherwise, emit a libcall.
5763 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SRA_I64), Node,
5764 true/*ashr is signed*/, Hi);
5765 break;
5766 }
5767
5768 case ISD::SRL: {
5769 // If the target wants custom lowering, do so.
5770 SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1));
5771 if (TLI.getOperationAction(ISD::SRL, VT) == TargetLowering::Custom) {
5772 SDOperand Op = DAG.getNode(ISD::SRL, VT, Node->getOperand(0), ShiftAmt);
5773 Op = TLI.LowerOperation(Op, DAG);
5774 if (Op.Val) {
5775 // Now that the custom expander is done, expand the result, which is
5776 // still VT.
5777 ExpandOp(Op, Lo, Hi);
5778 break;
5779 }
5780 }
5781
5782 // If we can emit an efficient shift operation, do so now.
5783 if (ExpandShift(ISD::SRL, Node->getOperand(0), ShiftAmt, Lo, Hi))
5784 break;
5785
5786 // If this target supports SRL_PARTS, use it.
5787 TargetLowering::LegalizeAction Action =
5788 TLI.getOperationAction(ISD::SRL_PARTS, NVT);
5789 if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
5790 Action == TargetLowering::Custom) {
5791 ExpandShiftParts(ISD::SRL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
5792 break;
5793 }
5794
5795 // Otherwise, emit a libcall.
5796 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SRL_I64), Node,
5797 false/*lshr is unsigned*/, Hi);
5798 break;
5799 }
5800
5801 case ISD::ADD:
5802 case ISD::SUB: {
5803 // If the target wants to custom expand this, let them.
5804 if (TLI.getOperationAction(Node->getOpcode(), VT) ==
5805 TargetLowering::Custom) {
5806 Op = TLI.LowerOperation(Op, DAG);
5807 if (Op.Val) {
5808 ExpandOp(Op, Lo, Hi);
5809 break;
5810 }
5811 }
5812
5813 // Expand the subcomponents.
5814 SDOperand LHSL, LHSH, RHSL, RHSH;
5815 ExpandOp(Node->getOperand(0), LHSL, LHSH);
5816 ExpandOp(Node->getOperand(1), RHSL, RHSH);
5817 SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
5818 SDOperand LoOps[2], HiOps[3];
5819 LoOps[0] = LHSL;
5820 LoOps[1] = RHSL;
5821 HiOps[0] = LHSH;
5822 HiOps[1] = RHSH;
5823 if (Node->getOpcode() == ISD::ADD) {
5824 Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
5825 HiOps[2] = Lo.getValue(1);
5826 Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
5827 } else {
5828 Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2);
5829 HiOps[2] = Lo.getValue(1);
5830 Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3);
5831 }
5832 break;
5833 }
5834
5835 case ISD::ADDC:
5836 case ISD::SUBC: {
5837 // Expand the subcomponents.
5838 SDOperand LHSL, LHSH, RHSL, RHSH;
5839 ExpandOp(Node->getOperand(0), LHSL, LHSH);
5840 ExpandOp(Node->getOperand(1), RHSL, RHSH);
5841 SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
5842 SDOperand LoOps[2] = { LHSL, RHSL };
5843 SDOperand HiOps[3] = { LHSH, RHSH };
5844
5845 if (Node->getOpcode() == ISD::ADDC) {
5846 Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
5847 HiOps[2] = Lo.getValue(1);
5848 Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
5849 } else {
5850 Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2);
5851 HiOps[2] = Lo.getValue(1);
5852 Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3);
5853 }
5854 // Remember that we legalized the flag.
5855 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1)));
5856 break;
5857 }
5858 case ISD::ADDE:
5859 case ISD::SUBE: {
5860 // Expand the subcomponents.
5861 SDOperand LHSL, LHSH, RHSL, RHSH;
5862 ExpandOp(Node->getOperand(0), LHSL, LHSH);
5863 ExpandOp(Node->getOperand(1), RHSL, RHSH);
5864 SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
5865 SDOperand LoOps[3] = { LHSL, RHSL, Node->getOperand(2) };
5866 SDOperand HiOps[3] = { LHSH, RHSH };
5867
5868 Lo = DAG.getNode(Node->getOpcode(), VTList, LoOps, 3);
5869 HiOps[2] = Lo.getValue(1);
5870 Hi = DAG.getNode(Node->getOpcode(), VTList, HiOps, 3);
5871
5872 // Remember that we legalized the flag.
5873 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1)));
5874 break;
5875 }
5876 case ISD::MUL: {
5877 // If the target wants to custom expand this, let them.
5878 if (TLI.getOperationAction(ISD::MUL, VT) == TargetLowering::Custom) {
5879 SDOperand New = TLI.LowerOperation(Op, DAG);
5880 if (New.Val) {
5881 ExpandOp(New, Lo, Hi);
5882 break;
5883 }
5884 }
5885
5886 bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, NVT);
5887 bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, NVT);
Dan Gohman5a199552007-10-08 18:33:35 +00005888 bool HasSMUL_LOHI = TLI.isOperationLegal(ISD::SMUL_LOHI, NVT);
5889 bool HasUMUL_LOHI = TLI.isOperationLegal(ISD::UMUL_LOHI, NVT);
5890 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005891 SDOperand LL, LH, RL, RH;
5892 ExpandOp(Node->getOperand(0), LL, LH);
5893 ExpandOp(Node->getOperand(1), RL, RH);
Dan Gohman5a199552007-10-08 18:33:35 +00005894 unsigned BitSize = MVT::getSizeInBits(RH.getValueType());
5895 unsigned LHSSB = DAG.ComputeNumSignBits(Op.getOperand(0));
5896 unsigned RHSSB = DAG.ComputeNumSignBits(Op.getOperand(1));
5897 // FIXME: generalize this to handle other bit sizes
5898 if (LHSSB == 32 && RHSSB == 32 &&
5899 DAG.MaskedValueIsZero(Op.getOperand(0), 0xFFFFFFFF00000000ULL) &&
5900 DAG.MaskedValueIsZero(Op.getOperand(1), 0xFFFFFFFF00000000ULL)) {
5901 // The inputs are both zero-extended.
5902 if (HasUMUL_LOHI) {
5903 // We can emit a umul_lohi.
5904 Lo = DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(NVT, NVT), LL, RL);
5905 Hi = SDOperand(Lo.Val, 1);
5906 break;
5907 }
5908 if (HasMULHU) {
5909 // We can emit a mulhu+mul.
5910 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
5911 Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL);
5912 break;
5913 }
Dan Gohman5a199552007-10-08 18:33:35 +00005914 }
5915 if (LHSSB > BitSize && RHSSB > BitSize) {
5916 // The input values are both sign-extended.
5917 if (HasSMUL_LOHI) {
5918 // We can emit a smul_lohi.
5919 Lo = DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(NVT, NVT), LL, RL);
5920 Hi = SDOperand(Lo.Val, 1);
5921 break;
5922 }
5923 if (HasMULHS) {
5924 // We can emit a mulhs+mul.
5925 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
5926 Hi = DAG.getNode(ISD::MULHS, NVT, LL, RL);
5927 break;
5928 }
5929 }
5930 if (HasUMUL_LOHI) {
5931 // Lo,Hi = umul LHS, RHS.
5932 SDOperand UMulLOHI = DAG.getNode(ISD::UMUL_LOHI,
5933 DAG.getVTList(NVT, NVT), LL, RL);
5934 Lo = UMulLOHI;
5935 Hi = UMulLOHI.getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005936 RH = DAG.getNode(ISD::MUL, NVT, LL, RH);
5937 LH = DAG.getNode(ISD::MUL, NVT, LH, RL);
5938 Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH);
5939 Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH);
5940 break;
5941 }
Dale Johannesen612c88b2007-10-24 22:26:08 +00005942 if (HasMULHU) {
5943 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
5944 Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL);
5945 RH = DAG.getNode(ISD::MUL, NVT, LL, RH);
5946 LH = DAG.getNode(ISD::MUL, NVT, LH, RL);
5947 Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH);
5948 Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH);
5949 break;
5950 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005951 }
5952
Dan Gohman5a199552007-10-08 18:33:35 +00005953 // If nothing else, we can make a libcall.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005954 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::MUL_I64), Node,
5955 false/*sign irrelevant*/, Hi);
5956 break;
5957 }
5958 case ISD::SDIV:
5959 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SDIV_I64), Node, true, Hi);
5960 break;
5961 case ISD::UDIV:
5962 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::UDIV_I64), Node, true, Hi);
5963 break;
5964 case ISD::SREM:
5965 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SREM_I64), Node, true, Hi);
5966 break;
5967 case ISD::UREM:
5968 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::UREM_I64), Node, true, Hi);
5969 break;
5970
5971 case ISD::FADD:
Dale Johannesenac77b272007-10-05 20:04:43 +00005972 Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::ADD_F32 :
5973 VT == MVT::f64 ? RTLIB::ADD_F64 :
5974 VT == MVT::ppcf128 ?
5975 RTLIB::ADD_PPCF128 :
5976 RTLIB::UNKNOWN_LIBCALL),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005977 Node, false, Hi);
5978 break;
5979 case ISD::FSUB:
Dale Johannesenac77b272007-10-05 20:04:43 +00005980 Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::SUB_F32 :
5981 VT == MVT::f64 ? RTLIB::SUB_F64 :
5982 VT == MVT::ppcf128 ?
5983 RTLIB::SUB_PPCF128 :
5984 RTLIB::UNKNOWN_LIBCALL),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005985 Node, false, Hi);
5986 break;
5987 case ISD::FMUL:
Dale Johannesenac77b272007-10-05 20:04:43 +00005988 Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::MUL_F32 :
5989 VT == MVT::f64 ? RTLIB::MUL_F64 :
5990 VT == MVT::ppcf128 ?
5991 RTLIB::MUL_PPCF128 :
5992 RTLIB::UNKNOWN_LIBCALL),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005993 Node, false, Hi);
5994 break;
5995 case ISD::FDIV:
Dale Johannesenac77b272007-10-05 20:04:43 +00005996 Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::DIV_F32 :
5997 VT == MVT::f64 ? RTLIB::DIV_F64 :
5998 VT == MVT::ppcf128 ?
5999 RTLIB::DIV_PPCF128 :
6000 RTLIB::UNKNOWN_LIBCALL),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006001 Node, false, Hi);
6002 break;
6003 case ISD::FP_EXTEND:
Dale Johannesen4c14d512007-10-12 01:37:08 +00006004 if (VT == MVT::ppcf128) {
6005 assert(Node->getOperand(0).getValueType()==MVT::f32 ||
6006 Node->getOperand(0).getValueType()==MVT::f64);
6007 const uint64_t zero = 0;
6008 if (Node->getOperand(0).getValueType()==MVT::f32)
6009 Hi = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Node->getOperand(0));
6010 else
6011 Hi = Node->getOperand(0);
6012 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
6013 break;
6014 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006015 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::FPEXT_F32_F64), Node, true,Hi);
6016 break;
6017 case ISD::FP_ROUND:
6018 Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::FPROUND_F64_F32),Node,true,Hi);
6019 break;
Lauro Ramos Venancioccd0d7b2007-08-15 22:13:27 +00006020 case ISD::FPOWI:
Dale Johannesen0c81a522007-09-28 01:08:20 +00006021 Lo = ExpandLibCall(TLI.getLibcallName((VT == MVT::f32) ? RTLIB::POWI_F32 :
6022 (VT == MVT::f64) ? RTLIB::POWI_F64 :
Dale Johannesenac77b272007-10-05 20:04:43 +00006023 (VT == MVT::f80) ? RTLIB::POWI_F80 :
6024 (VT == MVT::ppcf128) ?
6025 RTLIB::POWI_PPCF128 :
6026 RTLIB::UNKNOWN_LIBCALL),
Lauro Ramos Venancioccd0d7b2007-08-15 22:13:27 +00006027 Node, false, Hi);
6028 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006029 case ISD::FSQRT:
6030 case ISD::FSIN:
6031 case ISD::FCOS: {
6032 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
6033 switch(Node->getOpcode()) {
6034 case ISD::FSQRT:
Dale Johannesen0c81a522007-09-28 01:08:20 +00006035 LC = (VT == MVT::f32) ? RTLIB::SQRT_F32 :
Dale Johannesenac77b272007-10-05 20:04:43 +00006036 (VT == MVT::f64) ? RTLIB::SQRT_F64 :
6037 (VT == MVT::f80) ? RTLIB::SQRT_F80 :
6038 (VT == MVT::ppcf128) ? RTLIB::SQRT_PPCF128 :
6039 RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006040 break;
6041 case ISD::FSIN:
6042 LC = (VT == MVT::f32) ? RTLIB::SIN_F32 : RTLIB::SIN_F64;
6043 break;
6044 case ISD::FCOS:
6045 LC = (VT == MVT::f32) ? RTLIB::COS_F32 : RTLIB::COS_F64;
6046 break;
6047 default: assert(0 && "Unreachable!");
6048 }
6049 Lo = ExpandLibCall(TLI.getLibcallName(LC), Node, false, Hi);
6050 break;
6051 }
6052 case ISD::FABS: {
Dale Johannesen5707ef82007-10-12 19:02:17 +00006053 if (VT == MVT::ppcf128) {
6054 SDOperand Tmp;
6055 ExpandOp(Node->getOperand(0), Lo, Tmp);
6056 Hi = DAG.getNode(ISD::FABS, NVT, Tmp);
6057 // lo = hi==fabs(hi) ? lo : -lo;
6058 Lo = DAG.getNode(ISD::SELECT_CC, NVT, Hi, Tmp,
6059 Lo, DAG.getNode(ISD::FNEG, NVT, Lo),
6060 DAG.getCondCode(ISD::SETEQ));
6061 break;
6062 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006063 SDOperand Mask = (VT == MVT::f64)
6064 ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT)
6065 : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT);
6066 Mask = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask);
6067 Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
6068 Lo = DAG.getNode(ISD::AND, NVT, Lo, Mask);
6069 if (getTypeAction(NVT) == Expand)
6070 ExpandOp(Lo, Lo, Hi);
6071 break;
6072 }
6073 case ISD::FNEG: {
Dale Johannesen5707ef82007-10-12 19:02:17 +00006074 if (VT == MVT::ppcf128) {
6075 ExpandOp(Node->getOperand(0), Lo, Hi);
6076 Lo = DAG.getNode(ISD::FNEG, MVT::f64, Lo);
6077 Hi = DAG.getNode(ISD::FNEG, MVT::f64, Hi);
6078 break;
6079 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006080 SDOperand Mask = (VT == MVT::f64)
6081 ? DAG.getConstantFP(BitsToDouble(1ULL << 63), VT)
6082 : DAG.getConstantFP(BitsToFloat(1U << 31), VT);
6083 Mask = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask);
6084 Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
6085 Lo = DAG.getNode(ISD::XOR, NVT, Lo, Mask);
6086 if (getTypeAction(NVT) == Expand)
6087 ExpandOp(Lo, Lo, Hi);
6088 break;
6089 }
6090 case ISD::FCOPYSIGN: {
6091 Lo = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI);
6092 if (getTypeAction(NVT) == Expand)
6093 ExpandOp(Lo, Lo, Hi);
6094 break;
6095 }
6096 case ISD::SINT_TO_FP:
6097 case ISD::UINT_TO_FP: {
6098 bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
6099 MVT::ValueType SrcVT = Node->getOperand(0).getValueType();
Dale Johannesen9aec5b22007-10-12 17:52:03 +00006100 if (VT == MVT::ppcf128 && SrcVT != MVT::i64) {
Dale Johannesen4c14d512007-10-12 01:37:08 +00006101 static uint64_t zero = 0;
6102 if (isSigned) {
6103 Hi = LegalizeOp(DAG.getNode(ISD::SINT_TO_FP, MVT::f64,
6104 Node->getOperand(0)));
6105 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
6106 } else {
6107 static uint64_t TwoE32[] = { 0x41f0000000000000LL, 0 };
6108 Hi = LegalizeOp(DAG.getNode(ISD::SINT_TO_FP, MVT::f64,
6109 Node->getOperand(0)));
6110 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
6111 Hi = DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
Dale Johannesen9aec5b22007-10-12 17:52:03 +00006112 // X>=0 ? {(f64)x, 0} : {(f64)x, 0} + 2^32
Dale Johannesen4c14d512007-10-12 01:37:08 +00006113 ExpandOp(DAG.getNode(ISD::SELECT_CC, MVT::ppcf128, Node->getOperand(0),
6114 DAG.getConstant(0, MVT::i32),
6115 DAG.getNode(ISD::FADD, MVT::ppcf128, Hi,
6116 DAG.getConstantFP(
6117 APFloat(APInt(128, 2, TwoE32)),
6118 MVT::ppcf128)),
6119 Hi,
6120 DAG.getCondCode(ISD::SETLT)),
6121 Lo, Hi);
6122 }
6123 break;
6124 }
Dale Johannesen9aec5b22007-10-12 17:52:03 +00006125 if (VT == MVT::ppcf128 && SrcVT == MVT::i64 && !isSigned) {
6126 // si64->ppcf128 done by libcall, below
6127 static uint64_t TwoE64[] = { 0x43f0000000000000LL, 0 };
6128 ExpandOp(DAG.getNode(ISD::SINT_TO_FP, MVT::ppcf128, Node->getOperand(0)),
6129 Lo, Hi);
6130 Hi = DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
6131 // x>=0 ? (ppcf128)(i64)x : (ppcf128)(i64)x + 2^64
6132 ExpandOp(DAG.getNode(ISD::SELECT_CC, MVT::ppcf128, Node->getOperand(0),
6133 DAG.getConstant(0, MVT::i64),
6134 DAG.getNode(ISD::FADD, MVT::ppcf128, Hi,
6135 DAG.getConstantFP(
6136 APFloat(APInt(128, 2, TwoE64)),
6137 MVT::ppcf128)),
6138 Hi,
6139 DAG.getCondCode(ISD::SETLT)),
6140 Lo, Hi);
6141 break;
6142 }
Evan Cheng20186812007-09-27 07:35:39 +00006143 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006144 if (Node->getOperand(0).getValueType() == MVT::i64) {
6145 if (VT == MVT::f32)
6146 LC = isSigned ? RTLIB::SINTTOFP_I64_F32 : RTLIB::UINTTOFP_I64_F32;
Dale Johannesen958b08b2007-09-19 23:55:34 +00006147 else if (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006148 LC = isSigned ? RTLIB::SINTTOFP_I64_F64 : RTLIB::UINTTOFP_I64_F64;
Dale Johannesenac77b272007-10-05 20:04:43 +00006149 else if (VT == MVT::f80) {
Dale Johannesen958b08b2007-09-19 23:55:34 +00006150 assert(isSigned);
Dale Johannesenac77b272007-10-05 20:04:43 +00006151 LC = RTLIB::SINTTOFP_I64_F80;
6152 }
6153 else if (VT == MVT::ppcf128) {
6154 assert(isSigned);
6155 LC = RTLIB::SINTTOFP_I64_PPCF128;
Dale Johannesen958b08b2007-09-19 23:55:34 +00006156 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006157 } else {
6158 if (VT == MVT::f32)
6159 LC = isSigned ? RTLIB::SINTTOFP_I32_F32 : RTLIB::UINTTOFP_I32_F32;
6160 else
6161 LC = isSigned ? RTLIB::SINTTOFP_I32_F64 : RTLIB::UINTTOFP_I32_F64;
6162 }
6163
6164 // Promote the operand if needed.
6165 if (getTypeAction(SrcVT) == Promote) {
6166 SDOperand Tmp = PromoteOp(Node->getOperand(0));
6167 Tmp = isSigned
6168 ? DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp.getValueType(), Tmp,
6169 DAG.getValueType(SrcVT))
6170 : DAG.getZeroExtendInReg(Tmp, SrcVT);
6171 Node = DAG.UpdateNodeOperands(Op, Tmp).Val;
6172 }
6173
6174 const char *LibCall = TLI.getLibcallName(LC);
6175 if (LibCall)
6176 Lo = ExpandLibCall(TLI.getLibcallName(LC), Node, isSigned, Hi);
6177 else {
6178 Lo = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, VT,
6179 Node->getOperand(0));
6180 if (getTypeAction(Lo.getValueType()) == Expand)
6181 ExpandOp(Lo, Lo, Hi);
6182 }
6183 break;
6184 }
6185 }
6186
6187 // Make sure the resultant values have been legalized themselves, unless this
6188 // is a type that requires multi-step expansion.
6189 if (getTypeAction(NVT) != Expand && NVT != MVT::isVoid) {
6190 Lo = LegalizeOp(Lo);
6191 if (Hi.Val)
6192 // Don't legalize the high part if it is expanded to a single node.
6193 Hi = LegalizeOp(Hi);
6194 }
6195
6196 // Remember in a map if the values will be reused later.
6197 bool isNew = ExpandedNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi)));
6198 assert(isNew && "Value already expanded?!?");
6199}
6200
6201/// SplitVectorOp - Given an operand of vector type, break it down into
6202/// two smaller values, still of vector type.
6203void SelectionDAGLegalize::SplitVectorOp(SDOperand Op, SDOperand &Lo,
6204 SDOperand &Hi) {
6205 assert(MVT::isVector(Op.getValueType()) && "Cannot split non-vector type!");
6206 SDNode *Node = Op.Val;
Dan Gohmana0763d92007-09-24 15:54:53 +00006207 unsigned NumElements = MVT::getVectorNumElements(Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006208 assert(NumElements > 1 && "Cannot split a single element vector!");
6209 unsigned NewNumElts = NumElements/2;
Dan Gohmana0763d92007-09-24 15:54:53 +00006210 MVT::ValueType NewEltVT = MVT::getVectorElementType(Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006211 MVT::ValueType NewVT = MVT::getVectorType(NewEltVT, NewNumElts);
6212
6213 // See if we already split it.
6214 std::map<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I
6215 = SplitNodes.find(Op);
6216 if (I != SplitNodes.end()) {
6217 Lo = I->second.first;
6218 Hi = I->second.second;
6219 return;
6220 }
6221
6222 switch (Node->getOpcode()) {
6223 default:
6224#ifndef NDEBUG
6225 Node->dump(&DAG);
6226#endif
6227 assert(0 && "Unhandled operation in SplitVectorOp!");
6228 case ISD::BUILD_PAIR:
6229 Lo = Node->getOperand(0);
6230 Hi = Node->getOperand(1);
6231 break;
Dan Gohmanb3228dc2007-09-28 23:53:40 +00006232 case ISD::INSERT_VECTOR_ELT: {
6233 SplitVectorOp(Node->getOperand(0), Lo, Hi);
6234 unsigned Index = cast<ConstantSDNode>(Node->getOperand(2))->getValue();
6235 SDOperand ScalarOp = Node->getOperand(1);
6236 if (Index < NewNumElts)
6237 Lo = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT, Lo, ScalarOp,
6238 DAG.getConstant(Index, TLI.getPointerTy()));
6239 else
6240 Hi = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT, Hi, ScalarOp,
6241 DAG.getConstant(Index - NewNumElts, TLI.getPointerTy()));
6242 break;
6243 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006244 case ISD::BUILD_VECTOR: {
6245 SmallVector<SDOperand, 8> LoOps(Node->op_begin(),
6246 Node->op_begin()+NewNumElts);
6247 Lo = DAG.getNode(ISD::BUILD_VECTOR, NewVT, &LoOps[0], LoOps.size());
6248
6249 SmallVector<SDOperand, 8> HiOps(Node->op_begin()+NewNumElts,
6250 Node->op_end());
6251 Hi = DAG.getNode(ISD::BUILD_VECTOR, NewVT, &HiOps[0], HiOps.size());
6252 break;
6253 }
6254 case ISD::CONCAT_VECTORS: {
6255 unsigned NewNumSubvectors = Node->getNumOperands() / 2;
6256 if (NewNumSubvectors == 1) {
6257 Lo = Node->getOperand(0);
6258 Hi = Node->getOperand(1);
6259 } else {
6260 SmallVector<SDOperand, 8> LoOps(Node->op_begin(),
6261 Node->op_begin()+NewNumSubvectors);
6262 Lo = DAG.getNode(ISD::CONCAT_VECTORS, NewVT, &LoOps[0], LoOps.size());
6263
6264 SmallVector<SDOperand, 8> HiOps(Node->op_begin()+NewNumSubvectors,
6265 Node->op_end());
6266 Hi = DAG.getNode(ISD::CONCAT_VECTORS, NewVT, &HiOps[0], HiOps.size());
6267 }
6268 break;
6269 }
Dan Gohmand5d4c872007-10-17 14:48:28 +00006270 case ISD::SELECT: {
6271 SDOperand Cond = Node->getOperand(0);
6272
6273 SDOperand LL, LH, RL, RH;
6274 SplitVectorOp(Node->getOperand(1), LL, LH);
6275 SplitVectorOp(Node->getOperand(2), RL, RH);
6276
6277 if (MVT::isVector(Cond.getValueType())) {
6278 // Handle a vector merge.
6279 SDOperand CL, CH;
6280 SplitVectorOp(Cond, CL, CH);
6281 Lo = DAG.getNode(Node->getOpcode(), NewVT, CL, LL, RL);
6282 Hi = DAG.getNode(Node->getOpcode(), NewVT, CH, LH, RH);
6283 } else {
6284 // Handle a simple select with vector operands.
6285 Lo = DAG.getNode(Node->getOpcode(), NewVT, Cond, LL, RL);
6286 Hi = DAG.getNode(Node->getOpcode(), NewVT, Cond, LH, RH);
6287 }
6288 break;
6289 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006290 case ISD::ADD:
6291 case ISD::SUB:
6292 case ISD::MUL:
6293 case ISD::FADD:
6294 case ISD::FSUB:
6295 case ISD::FMUL:
6296 case ISD::SDIV:
6297 case ISD::UDIV:
6298 case ISD::FDIV:
Dan Gohman6d05cac2007-10-11 23:57:53 +00006299 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006300 case ISD::AND:
6301 case ISD::OR:
6302 case ISD::XOR: {
6303 SDOperand LL, LH, RL, RH;
6304 SplitVectorOp(Node->getOperand(0), LL, LH);
6305 SplitVectorOp(Node->getOperand(1), RL, RH);
6306
6307 Lo = DAG.getNode(Node->getOpcode(), NewVT, LL, RL);
6308 Hi = DAG.getNode(Node->getOpcode(), NewVT, LH, RH);
6309 break;
6310 }
Dan Gohman6d05cac2007-10-11 23:57:53 +00006311 case ISD::FPOWI: {
6312 SDOperand L, H;
6313 SplitVectorOp(Node->getOperand(0), L, H);
6314
6315 Lo = DAG.getNode(Node->getOpcode(), NewVT, L, Node->getOperand(1));
6316 Hi = DAG.getNode(Node->getOpcode(), NewVT, H, Node->getOperand(1));
6317 break;
6318 }
6319 case ISD::CTTZ:
6320 case ISD::CTLZ:
6321 case ISD::CTPOP:
6322 case ISD::FNEG:
6323 case ISD::FABS:
6324 case ISD::FSQRT:
6325 case ISD::FSIN:
6326 case ISD::FCOS: {
6327 SDOperand L, H;
6328 SplitVectorOp(Node->getOperand(0), L, H);
6329
6330 Lo = DAG.getNode(Node->getOpcode(), NewVT, L);
6331 Hi = DAG.getNode(Node->getOpcode(), NewVT, H);
6332 break;
6333 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006334 case ISD::LOAD: {
6335 LoadSDNode *LD = cast<LoadSDNode>(Node);
6336 SDOperand Ch = LD->getChain();
6337 SDOperand Ptr = LD->getBasePtr();
6338 const Value *SV = LD->getSrcValue();
6339 int SVOffset = LD->getSrcValueOffset();
6340 unsigned Alignment = LD->getAlignment();
6341 bool isVolatile = LD->isVolatile();
6342
6343 Lo = DAG.getLoad(NewVT, Ch, Ptr, SV, SVOffset, isVolatile, Alignment);
6344 unsigned IncrementSize = NewNumElts * MVT::getSizeInBits(NewEltVT)/8;
6345 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
6346 getIntPtrConstant(IncrementSize));
6347 SVOffset += IncrementSize;
Duncan Sandsa3691432007-10-28 12:59:45 +00006348 Alignment = MinAlign(Alignment, IncrementSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006349 Hi = DAG.getLoad(NewVT, Ch, Ptr, SV, SVOffset, isVolatile, Alignment);
6350
6351 // Build a factor node to remember that this load is independent of the
6352 // other one.
6353 SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
6354 Hi.getValue(1));
6355
6356 // Remember that we legalized the chain.
6357 AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
6358 break;
6359 }
6360 case ISD::BIT_CONVERT: {
6361 // We know the result is a vector. The input may be either a vector or a
6362 // scalar value.
6363 SDOperand InOp = Node->getOperand(0);
6364 if (!MVT::isVector(InOp.getValueType()) ||
6365 MVT::getVectorNumElements(InOp.getValueType()) == 1) {
6366 // The input is a scalar or single-element vector.
6367 // Lower to a store/load so that it can be split.
6368 // FIXME: this could be improved probably.
Chris Lattner6fb53da2007-10-15 17:48:57 +00006369 SDOperand Ptr = DAG.CreateStackTemporary(InOp.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006370
6371 SDOperand St = DAG.getStore(DAG.getEntryNode(),
6372 InOp, Ptr, NULL, 0);
6373 InOp = DAG.getLoad(Op.getValueType(), St, Ptr, NULL, 0);
6374 }
6375 // Split the vector and convert each of the pieces now.
6376 SplitVectorOp(InOp, Lo, Hi);
6377 Lo = DAG.getNode(ISD::BIT_CONVERT, NewVT, Lo);
6378 Hi = DAG.getNode(ISD::BIT_CONVERT, NewVT, Hi);
6379 break;
6380 }
6381 }
6382
6383 // Remember in a map if the values will be reused later.
6384 bool isNew =
6385 SplitNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
6386 assert(isNew && "Value already split?!?");
6387}
6388
6389
6390/// ScalarizeVectorOp - Given an operand of single-element vector type
6391/// (e.g. v1f32), convert it into the equivalent operation that returns a
6392/// scalar (e.g. f32) value.
6393SDOperand SelectionDAGLegalize::ScalarizeVectorOp(SDOperand Op) {
6394 assert(MVT::isVector(Op.getValueType()) &&
6395 "Bad ScalarizeVectorOp invocation!");
6396 SDNode *Node = Op.Val;
6397 MVT::ValueType NewVT = MVT::getVectorElementType(Op.getValueType());
6398 assert(MVT::getVectorNumElements(Op.getValueType()) == 1);
6399
6400 // See if we already scalarized it.
6401 std::map<SDOperand, SDOperand>::iterator I = ScalarizedNodes.find(Op);
6402 if (I != ScalarizedNodes.end()) return I->second;
6403
6404 SDOperand Result;
6405 switch (Node->getOpcode()) {
6406 default:
6407#ifndef NDEBUG
6408 Node->dump(&DAG); cerr << "\n";
6409#endif
6410 assert(0 && "Unknown vector operation in ScalarizeVectorOp!");
6411 case ISD::ADD:
6412 case ISD::FADD:
6413 case ISD::SUB:
6414 case ISD::FSUB:
6415 case ISD::MUL:
6416 case ISD::FMUL:
6417 case ISD::SDIV:
6418 case ISD::UDIV:
6419 case ISD::FDIV:
6420 case ISD::SREM:
6421 case ISD::UREM:
6422 case ISD::FREM:
Dan Gohman6d05cac2007-10-11 23:57:53 +00006423 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006424 case ISD::AND:
6425 case ISD::OR:
6426 case ISD::XOR:
6427 Result = DAG.getNode(Node->getOpcode(),
6428 NewVT,
6429 ScalarizeVectorOp(Node->getOperand(0)),
6430 ScalarizeVectorOp(Node->getOperand(1)));
6431 break;
6432 case ISD::FNEG:
6433 case ISD::FABS:
6434 case ISD::FSQRT:
6435 case ISD::FSIN:
6436 case ISD::FCOS:
6437 Result = DAG.getNode(Node->getOpcode(),
6438 NewVT,
6439 ScalarizeVectorOp(Node->getOperand(0)));
6440 break;
Dan Gohmanae4c2f82007-10-12 14:13:46 +00006441 case ISD::FPOWI:
6442 Result = DAG.getNode(Node->getOpcode(),
6443 NewVT,
6444 ScalarizeVectorOp(Node->getOperand(0)),
6445 Node->getOperand(1));
6446 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006447 case ISD::LOAD: {
6448 LoadSDNode *LD = cast<LoadSDNode>(Node);
6449 SDOperand Ch = LegalizeOp(LD->getChain()); // Legalize the chain.
6450 SDOperand Ptr = LegalizeOp(LD->getBasePtr()); // Legalize the pointer.
6451
6452 const Value *SV = LD->getSrcValue();
6453 int SVOffset = LD->getSrcValueOffset();
6454 Result = DAG.getLoad(NewVT, Ch, Ptr, SV, SVOffset,
6455 LD->isVolatile(), LD->getAlignment());
6456
6457 // Remember that we legalized the chain.
6458 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
6459 break;
6460 }
6461 case ISD::BUILD_VECTOR:
6462 Result = Node->getOperand(0);
6463 break;
6464 case ISD::INSERT_VECTOR_ELT:
6465 // Returning the inserted scalar element.
6466 Result = Node->getOperand(1);
6467 break;
6468 case ISD::CONCAT_VECTORS:
6469 assert(Node->getOperand(0).getValueType() == NewVT &&
6470 "Concat of non-legal vectors not yet supported!");
6471 Result = Node->getOperand(0);
6472 break;
6473 case ISD::VECTOR_SHUFFLE: {
6474 // Figure out if the scalar is the LHS or RHS and return it.
6475 SDOperand EltNum = Node->getOperand(2).getOperand(0);
6476 if (cast<ConstantSDNode>(EltNum)->getValue())
6477 Result = ScalarizeVectorOp(Node->getOperand(1));
6478 else
6479 Result = ScalarizeVectorOp(Node->getOperand(0));
6480 break;
6481 }
6482 case ISD::EXTRACT_SUBVECTOR:
6483 Result = Node->getOperand(0);
6484 assert(Result.getValueType() == NewVT);
6485 break;
6486 case ISD::BIT_CONVERT:
6487 Result = DAG.getNode(ISD::BIT_CONVERT, NewVT, Op.getOperand(0));
6488 break;
6489 case ISD::SELECT:
6490 Result = DAG.getNode(ISD::SELECT, NewVT, Op.getOperand(0),
6491 ScalarizeVectorOp(Op.getOperand(1)),
6492 ScalarizeVectorOp(Op.getOperand(2)));
6493 break;
6494 }
6495
6496 if (TLI.isTypeLegal(NewVT))
6497 Result = LegalizeOp(Result);
6498 bool isNew = ScalarizedNodes.insert(std::make_pair(Op, Result)).second;
6499 assert(isNew && "Value already scalarized?");
6500 return Result;
6501}
6502
6503
6504// SelectionDAG::Legalize - This is the entry point for the file.
6505//
6506void SelectionDAG::Legalize() {
6507 if (ViewLegalizeDAGs) viewGraph();
6508
6509 /// run - This is the main entry point to this class.
6510 ///
6511 SelectionDAGLegalize(*this).LegalizeDAG();
6512}
6513