blob: 4ac51fc981d2e88fb2ed56a72f3ab6806d6849c5 [file] [log] [blame]
Chris Lattner45762472010-02-03 21:24:49 +00001//===-- X86/X86MCCodeEmitter.cpp - Convert X86 code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86MCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "x86-emitter"
15#include "X86.h"
Chris Lattner92b1dfe2010-02-03 21:43:43 +000016#include "X86InstrInfo.h"
Daniel Dunbara8dfb792010-02-13 09:27:52 +000017#include "X86FixupKinds.h"
Chris Lattner45762472010-02-03 21:24:49 +000018#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner4a2e5ed2010-02-12 23:24:09 +000019#include "llvm/MC/MCExpr.h"
Chris Lattner92b1dfe2010-02-03 21:43:43 +000020#include "llvm/MC/MCInst.h"
21#include "llvm/Support/raw_ostream.h"
Chris Lattner45762472010-02-03 21:24:49 +000022using namespace llvm;
23
24namespace {
25class X86MCCodeEmitter : public MCCodeEmitter {
26 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
27 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
Chris Lattner92b1dfe2010-02-03 21:43:43 +000028 const TargetMachine &TM;
29 const TargetInstrInfo &TII;
Chris Lattner4a2e5ed2010-02-12 23:24:09 +000030 MCContext &Ctx;
Chris Lattner1ac23b12010-02-05 02:18:40 +000031 bool Is64BitMode;
Chris Lattner45762472010-02-03 21:24:49 +000032public:
Chris Lattner4a2e5ed2010-02-12 23:24:09 +000033 X86MCCodeEmitter(TargetMachine &tm, MCContext &ctx, bool is64Bit)
34 : TM(tm), TII(*TM.getInstrInfo()), Ctx(ctx) {
Chris Lattner00cb3fe2010-02-05 21:51:35 +000035 Is64BitMode = is64Bit;
Chris Lattner45762472010-02-03 21:24:49 +000036 }
37
38 ~X86MCCodeEmitter() {}
Daniel Dunbar73c55742010-02-09 22:59:55 +000039
40 unsigned getNumFixupKinds() const {
Chris Lattner835acab2010-02-12 23:00:36 +000041 return 3;
Daniel Dunbar73c55742010-02-09 22:59:55 +000042 }
43
Chris Lattner8d31de62010-02-11 21:27:18 +000044 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
45 const static MCFixupKindInfo Infos[] = {
Chris Lattner11eafa82010-02-11 21:17:54 +000046 { "reloc_pcrel_4byte", 0, 4 * 8 },
Chris Lattner835acab2010-02-12 23:00:36 +000047 { "reloc_pcrel_1byte", 0, 1 * 8 },
48 { "reloc_riprel_4byte", 0, 4 * 8 }
Daniel Dunbar73c55742010-02-09 22:59:55 +000049 };
Chris Lattner8d31de62010-02-11 21:27:18 +000050
51 if (Kind < FirstTargetFixupKind)
52 return MCCodeEmitter::getFixupKindInfo(Kind);
Daniel Dunbar73c55742010-02-09 22:59:55 +000053
Chris Lattner8d31de62010-02-11 21:27:18 +000054 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
Daniel Dunbar73c55742010-02-09 22:59:55 +000055 "Invalid kind!");
56 return Infos[Kind - FirstTargetFixupKind];
57 }
Chris Lattner45762472010-02-03 21:24:49 +000058
Chris Lattner28249d92010-02-05 01:53:19 +000059 static unsigned GetX86RegNum(const MCOperand &MO) {
60 return X86RegisterInfo::getX86RegNum(MO.getReg());
61 }
62
Chris Lattner37ce80e2010-02-10 06:41:02 +000063 void EmitByte(unsigned char C, unsigned &CurByte, raw_ostream &OS) const {
Chris Lattner92b1dfe2010-02-03 21:43:43 +000064 OS << (char)C;
Chris Lattner37ce80e2010-02-10 06:41:02 +000065 ++CurByte;
Chris Lattner45762472010-02-03 21:24:49 +000066 }
Chris Lattner92b1dfe2010-02-03 21:43:43 +000067
Chris Lattner37ce80e2010-02-10 06:41:02 +000068 void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
69 raw_ostream &OS) const {
Chris Lattner28249d92010-02-05 01:53:19 +000070 // Output the constant in little endian byte order.
71 for (unsigned i = 0; i != Size; ++i) {
Chris Lattner37ce80e2010-02-10 06:41:02 +000072 EmitByte(Val & 255, CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +000073 Val >>= 8;
74 }
75 }
Chris Lattner0e73c392010-02-05 06:16:07 +000076
Chris Lattnercf653392010-02-12 22:36:47 +000077 void EmitImmediate(const MCOperand &Disp,
78 unsigned ImmSize, MCFixupKind FixupKind,
Chris Lattnera38c7072010-02-11 06:54:23 +000079 unsigned &CurByte, raw_ostream &OS,
Chris Lattner835acab2010-02-12 23:00:36 +000080 SmallVectorImpl<MCFixup> &Fixups,
81 int ImmOffset = 0) const;
Chris Lattner28249d92010-02-05 01:53:19 +000082
83 inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
84 unsigned RM) {
85 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
86 return RM | (RegOpcode << 3) | (Mod << 6);
87 }
88
89 void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld,
Chris Lattner37ce80e2010-02-10 06:41:02 +000090 unsigned &CurByte, raw_ostream &OS) const {
91 EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +000092 }
93
Chris Lattner0e73c392010-02-05 06:16:07 +000094 void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base,
Chris Lattner37ce80e2010-02-10 06:41:02 +000095 unsigned &CurByte, raw_ostream &OS) const {
96 // SIB byte is in the same format as the ModRMByte.
97 EmitByte(ModRMByte(SS, Index, Base), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +000098 }
99
100
Chris Lattner1ac23b12010-02-05 02:18:40 +0000101 void EmitMemModRMByte(const MCInst &MI, unsigned Op,
Chris Lattner1b670602010-02-11 06:49:52 +0000102 unsigned RegOpcodeField,
Chris Lattner835acab2010-02-12 23:00:36 +0000103 unsigned TSFlags, unsigned &CurByte, raw_ostream &OS,
Chris Lattner5dccfad2010-02-10 06:52:12 +0000104 SmallVectorImpl<MCFixup> &Fixups) const;
Chris Lattner28249d92010-02-05 01:53:19 +0000105
Daniel Dunbar73c55742010-02-09 22:59:55 +0000106 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
107 SmallVectorImpl<MCFixup> &Fixups) const;
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000108
Chris Lattner45762472010-02-03 21:24:49 +0000109};
110
111} // end anonymous namespace
112
113
Chris Lattner00cb3fe2010-02-05 21:51:35 +0000114MCCodeEmitter *llvm::createX86_32MCCodeEmitter(const Target &,
Chris Lattner86020e42010-02-12 23:12:47 +0000115 TargetMachine &TM,
116 MCContext &Ctx) {
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000117 return new X86MCCodeEmitter(TM, Ctx, false);
Chris Lattner00cb3fe2010-02-05 21:51:35 +0000118}
119
120MCCodeEmitter *llvm::createX86_64MCCodeEmitter(const Target &,
Chris Lattner86020e42010-02-12 23:12:47 +0000121 TargetMachine &TM,
122 MCContext &Ctx) {
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000123 return new X86MCCodeEmitter(TM, Ctx, true);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000124}
125
126
Chris Lattner1ac23b12010-02-05 02:18:40 +0000127/// isDisp8 - Return true if this signed displacement fits in a 8-bit
128/// sign-extended field.
129static bool isDisp8(int Value) {
130 return Value == (signed char)Value;
131}
132
Chris Lattnercf653392010-02-12 22:36:47 +0000133/// getImmFixupKind - Return the appropriate fixup kind to use for an immediate
134/// in an instruction with the specified TSFlags.
135static MCFixupKind getImmFixupKind(unsigned TSFlags) {
136 unsigned Size = X86II::getSizeOfImm(TSFlags);
137 bool isPCRel = X86II::isImmPCRel(TSFlags);
138
Chris Lattnercf653392010-02-12 22:36:47 +0000139 switch (Size) {
140 default: assert(0 && "Unknown immediate size");
141 case 1: return isPCRel ? MCFixupKind(X86::reloc_pcrel_1byte) : FK_Data_1;
142 case 4: return isPCRel ? MCFixupKind(X86::reloc_pcrel_4byte) : FK_Data_4;
143 case 2: assert(!isPCRel); return FK_Data_2;
144 case 8: assert(!isPCRel); return FK_Data_8;
145 }
146}
147
148
Chris Lattner0e73c392010-02-05 06:16:07 +0000149void X86MCCodeEmitter::
Chris Lattnercf653392010-02-12 22:36:47 +0000150EmitImmediate(const MCOperand &DispOp, unsigned Size, MCFixupKind FixupKind,
Chris Lattnera38c7072010-02-11 06:54:23 +0000151 unsigned &CurByte, raw_ostream &OS,
Chris Lattner835acab2010-02-12 23:00:36 +0000152 SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
Chris Lattner0e73c392010-02-05 06:16:07 +0000153 // If this is a simple integer displacement that doesn't require a relocation,
154 // emit it now.
Chris Lattner8496a262010-02-10 06:30:00 +0000155 if (DispOp.isImm()) {
Chris Lattner835acab2010-02-12 23:00:36 +0000156 EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000157 return;
158 }
Chris Lattner37ce80e2010-02-10 06:41:02 +0000159
Chris Lattner835acab2010-02-12 23:00:36 +0000160 // If we have an immoffset, add it to the expression.
161 const MCExpr *Expr = DispOp.getExpr();
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000162 if (ImmOffset)
163 Expr = MCBinaryExpr::CreateAdd(Expr,MCConstantExpr::Create(ImmOffset, Ctx),
164 Ctx);
Chris Lattner835acab2010-02-12 23:00:36 +0000165
Chris Lattner5dccfad2010-02-10 06:52:12 +0000166 // Emit a symbolic constant as a fixup and 4 zeros.
Chris Lattner835acab2010-02-12 23:00:36 +0000167 Fixups.push_back(MCFixup::Create(CurByte, Expr, FixupKind));
Chris Lattnera38c7072010-02-11 06:54:23 +0000168 EmitConstant(0, Size, CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000169}
170
171
Chris Lattner1ac23b12010-02-05 02:18:40 +0000172void X86MCCodeEmitter::EmitMemModRMByte(const MCInst &MI, unsigned Op,
173 unsigned RegOpcodeField,
Chris Lattner835acab2010-02-12 23:00:36 +0000174 unsigned TSFlags, unsigned &CurByte,
Chris Lattner5dccfad2010-02-10 06:52:12 +0000175 raw_ostream &OS,
176 SmallVectorImpl<MCFixup> &Fixups) const{
Chris Lattner8496a262010-02-10 06:30:00 +0000177 const MCOperand &Disp = MI.getOperand(Op+3);
Chris Lattner1ac23b12010-02-05 02:18:40 +0000178 const MCOperand &Base = MI.getOperand(Op);
Chris Lattner0e73c392010-02-05 06:16:07 +0000179 const MCOperand &Scale = MI.getOperand(Op+1);
Chris Lattner1ac23b12010-02-05 02:18:40 +0000180 const MCOperand &IndexReg = MI.getOperand(Op+2);
181 unsigned BaseReg = Base.getReg();
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000182
183 // Handle %rip relative addressing.
184 if (BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
185 assert(IndexReg.getReg() == 0 && Is64BitMode &&
186 "Invalid rip-relative address");
187 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Chris Lattner835acab2010-02-12 23:00:36 +0000188
189 // rip-relative addressing is actually relative to the *next* instruction.
190 // Since an immediate can follow the mod/rm byte for an instruction, this
191 // means that we need to bias the immediate field of the instruction with
192 // the size of the immediate field. If we have this case, add it into the
193 // expression to emit.
194 int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0;
195 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_riprel_4byte),
196 CurByte, OS, Fixups, -ImmSize);
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000197 return;
198 }
199
200 unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U;
Chris Lattnerecfb3c32010-02-11 08:45:56 +0000201
Chris Lattnera8168ec2010-02-09 21:57:34 +0000202 // Determine whether a SIB byte is needed.
Chris Lattner1ac23b12010-02-05 02:18:40 +0000203 // If no BaseReg, issue a RIP relative instruction only if the MCE can
204 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
205 // 2-7) and absolute references.
Chris Lattner5526b692010-02-11 08:41:21 +0000206
Chris Lattnera8168ec2010-02-09 21:57:34 +0000207 if (// The SIB byte must be used if there is an index register.
Chris Lattner1ac23b12010-02-05 02:18:40 +0000208 IndexReg.getReg() == 0 &&
Chris Lattner5526b692010-02-11 08:41:21 +0000209 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
210 // encode to an R/M value of 4, which indicates that a SIB byte is
211 // present.
212 BaseRegNo != N86::ESP &&
Chris Lattnera8168ec2010-02-09 21:57:34 +0000213 // If there is no base register and we're in 64-bit mode, we need a SIB
214 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
215 (!Is64BitMode || BaseReg != 0)) {
216
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000217 if (BaseReg == 0) { // [disp32] in X86-32 mode
Chris Lattner37ce80e2010-02-10 06:41:02 +0000218 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Chris Lattnercf653392010-02-12 22:36:47 +0000219 EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattnera8168ec2010-02-09 21:57:34 +0000220 return;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000221 }
Chris Lattnera8168ec2010-02-09 21:57:34 +0000222
Chris Lattnera8168ec2010-02-09 21:57:34 +0000223 // If the base is not EBP/ESP and there is no displacement, use simple
224 // indirect register encoding, this handles addresses like [EAX]. The
225 // encoding for [EBP] with no displacement means [disp32] so we handle it
226 // by emitting a displacement of 0 below.
Chris Lattner8496a262010-02-10 06:30:00 +0000227 if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
Chris Lattner37ce80e2010-02-10 06:41:02 +0000228 EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattnera8168ec2010-02-09 21:57:34 +0000229 return;
230 }
231
232 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
Chris Lattner8496a262010-02-10 06:30:00 +0000233 if (Disp.isImm() && isDisp8(Disp.getImm())) {
Chris Lattner37ce80e2010-02-10 06:41:02 +0000234 EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattnercf653392010-02-12 22:36:47 +0000235 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattnera8168ec2010-02-09 21:57:34 +0000236 return;
237 }
238
239 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner37ce80e2010-02-10 06:41:02 +0000240 EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattnercf653392010-02-12 22:36:47 +0000241 EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattner0e73c392010-02-05 06:16:07 +0000242 return;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000243 }
Chris Lattner0e73c392010-02-05 06:16:07 +0000244
245 // We need a SIB byte, so start by outputting the ModR/M byte first
246 assert(IndexReg.getReg() != X86::ESP &&
247 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
248
249 bool ForceDisp32 = false;
250 bool ForceDisp8 = false;
251 if (BaseReg == 0) {
252 // If there is no base register, we emit the special case SIB byte with
253 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000254 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000255 ForceDisp32 = true;
Chris Lattner8496a262010-02-10 06:30:00 +0000256 } else if (!Disp.isImm()) {
Chris Lattner0e73c392010-02-05 06:16:07 +0000257 // Emit the normal disp32 encoding.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000258 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000259 ForceDisp32 = true;
Chris Lattner8496a262010-02-10 06:30:00 +0000260 } else if (Disp.getImm() == 0 && BaseReg != X86::EBP) {
Chris Lattner0e73c392010-02-05 06:16:07 +0000261 // Emit no displacement ModR/M byte
Chris Lattner37ce80e2010-02-10 06:41:02 +0000262 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattner8496a262010-02-10 06:30:00 +0000263 } else if (isDisp8(Disp.getImm())) {
Chris Lattner0e73c392010-02-05 06:16:07 +0000264 // Emit the disp8 encoding.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000265 EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000266 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
267 } else {
268 // Emit the normal disp32 encoding.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000269 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000270 }
271
272 // Calculate what the SS field value should be...
273 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
274 unsigned SS = SSTable[Scale.getImm()];
275
276 if (BaseReg == 0) {
277 // Handle the SIB byte for the case where there is no base, see Intel
278 // Manual 2A, table 2-7. The displacement has already been output.
279 unsigned IndexRegNo;
280 if (IndexReg.getReg())
281 IndexRegNo = GetX86RegNum(IndexReg);
282 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
283 IndexRegNo = 4;
Chris Lattner37ce80e2010-02-10 06:41:02 +0000284 EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000285 } else {
286 unsigned IndexRegNo;
287 if (IndexReg.getReg())
288 IndexRegNo = GetX86RegNum(IndexReg);
289 else
290 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattner37ce80e2010-02-10 06:41:02 +0000291 EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000292 }
293
294 // Do we need to output a displacement?
295 if (ForceDisp8)
Chris Lattnercf653392010-02-12 22:36:47 +0000296 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattner8496a262010-02-10 06:30:00 +0000297 else if (ForceDisp32 || Disp.getImm() != 0)
Chris Lattnercf653392010-02-12 22:36:47 +0000298 EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattner1ac23b12010-02-05 02:18:40 +0000299}
300
Chris Lattner39a612e2010-02-05 22:10:22 +0000301/// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64
302/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
303/// size, and 3) use of X86-64 extended registers.
304static unsigned DetermineREXPrefix(const MCInst &MI, unsigned TSFlags,
305 const TargetInstrDesc &Desc) {
Chris Lattner7e851802010-02-11 22:39:10 +0000306 // Pseudo instructions shouldn't get here.
307 assert((TSFlags & X86II::FormMask) != X86II::Pseudo &&
308 "Can't encode pseudo instrs");
Chris Lattner39a612e2010-02-05 22:10:22 +0000309
Chris Lattner7e851802010-02-11 22:39:10 +0000310 unsigned REX = 0;
Chris Lattner39a612e2010-02-05 22:10:22 +0000311 if (TSFlags & X86II::REX_W)
312 REX |= 1 << 3;
313
314 if (MI.getNumOperands() == 0) return REX;
315
316 unsigned NumOps = MI.getNumOperands();
317 // FIXME: MCInst should explicitize the two-addrness.
318 bool isTwoAddr = NumOps > 1 &&
319 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
320
321 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
322 unsigned i = isTwoAddr ? 1 : 0;
323 for (; i != NumOps; ++i) {
324 const MCOperand &MO = MI.getOperand(i);
325 if (!MO.isReg()) continue;
326 unsigned Reg = MO.getReg();
327 if (!X86InstrInfo::isX86_64NonExtLowByteReg(Reg)) continue;
Chris Lattnerfaa75f6f2010-02-05 22:48:33 +0000328 // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything
329 // that returns non-zero.
Chris Lattner39a612e2010-02-05 22:10:22 +0000330 REX |= 0x40;
331 break;
332 }
333
334 switch (TSFlags & X86II::FormMask) {
335 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
336 case X86II::MRMSrcReg:
337 if (MI.getOperand(0).isReg() &&
338 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
339 REX |= 1 << 2;
340 i = isTwoAddr ? 2 : 1;
341 for (; i != NumOps; ++i) {
342 const MCOperand &MO = MI.getOperand(i);
343 if (MO.isReg() && X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
344 REX |= 1 << 0;
345 }
346 break;
347 case X86II::MRMSrcMem: {
348 if (MI.getOperand(0).isReg() &&
349 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
350 REX |= 1 << 2;
351 unsigned Bit = 0;
352 i = isTwoAddr ? 2 : 1;
353 for (; i != NumOps; ++i) {
354 const MCOperand &MO = MI.getOperand(i);
355 if (MO.isReg()) {
356 if (X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
357 REX |= 1 << Bit;
358 Bit++;
359 }
360 }
361 break;
362 }
363 case X86II::MRM0m: case X86II::MRM1m:
364 case X86II::MRM2m: case X86II::MRM3m:
365 case X86II::MRM4m: case X86II::MRM5m:
366 case X86II::MRM6m: case X86II::MRM7m:
367 case X86II::MRMDestMem: {
368 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
369 i = isTwoAddr ? 1 : 0;
370 if (NumOps > e && MI.getOperand(e).isReg() &&
371 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(e).getReg()))
372 REX |= 1 << 2;
373 unsigned Bit = 0;
374 for (; i != e; ++i) {
375 const MCOperand &MO = MI.getOperand(i);
376 if (MO.isReg()) {
377 if (X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
378 REX |= 1 << Bit;
379 Bit++;
380 }
381 }
382 break;
383 }
384 default:
385 if (MI.getOperand(0).isReg() &&
386 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
387 REX |= 1 << 0;
388 i = isTwoAddr ? 2 : 1;
389 for (unsigned e = NumOps; i != e; ++i) {
390 const MCOperand &MO = MI.getOperand(i);
391 if (MO.isReg() && X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
392 REX |= 1 << 2;
393 }
394 break;
395 }
396 return REX;
397}
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000398
399void X86MCCodeEmitter::
Daniel Dunbar73c55742010-02-09 22:59:55 +0000400EncodeInstruction(const MCInst &MI, raw_ostream &OS,
401 SmallVectorImpl<MCFixup> &Fixups) const {
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000402 unsigned Opcode = MI.getOpcode();
403 const TargetInstrDesc &Desc = TII.get(Opcode);
Chris Lattner1e80f402010-02-03 21:57:59 +0000404 unsigned TSFlags = Desc.TSFlags;
405
Chris Lattner37ce80e2010-02-10 06:41:02 +0000406 // Keep track of the current byte being emitted.
407 unsigned CurByte = 0;
408
Chris Lattner1e80f402010-02-03 21:57:59 +0000409 // FIXME: We should emit the prefixes in exactly the same order as GAS does,
410 // in order to provide diffability.
411
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000412 // Emit the lock opcode prefix as needed.
Chris Lattner1e80f402010-02-03 21:57:59 +0000413 if (TSFlags & X86II::LOCK)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000414 EmitByte(0xF0, CurByte, OS);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000415
416 // Emit segment override opcode prefix as needed.
Chris Lattner1e80f402010-02-03 21:57:59 +0000417 switch (TSFlags & X86II::SegOvrMask) {
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000418 default: assert(0 && "Invalid segment!");
419 case 0: break; // No segment override!
420 case X86II::FS:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000421 EmitByte(0x64, CurByte, OS);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000422 break;
423 case X86II::GS:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000424 EmitByte(0x65, CurByte, OS);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000425 break;
426 }
427
Chris Lattner1e80f402010-02-03 21:57:59 +0000428 // Emit the repeat opcode prefix as needed.
429 if ((TSFlags & X86II::Op0Mask) == X86II::REP)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000430 EmitByte(0xF3, CurByte, OS);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000431
Chris Lattner1e80f402010-02-03 21:57:59 +0000432 // Emit the operand size opcode prefix as needed.
433 if (TSFlags & X86II::OpSize)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000434 EmitByte(0x66, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000435
436 // Emit the address size opcode prefix as needed.
437 if (TSFlags & X86II::AdSize)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000438 EmitByte(0x67, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000439
440 bool Need0FPrefix = false;
441 switch (TSFlags & X86II::Op0Mask) {
442 default: assert(0 && "Invalid prefix!");
443 case 0: break; // No prefix!
444 case X86II::REP: break; // already handled.
445 case X86II::TB: // Two-byte opcode prefix
446 case X86II::T8: // 0F 38
447 case X86II::TA: // 0F 3A
448 Need0FPrefix = true;
449 break;
450 case X86II::TF: // F2 0F 38
Chris Lattner37ce80e2010-02-10 06:41:02 +0000451 EmitByte(0xF2, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000452 Need0FPrefix = true;
453 break;
454 case X86II::XS: // F3 0F
Chris Lattner37ce80e2010-02-10 06:41:02 +0000455 EmitByte(0xF3, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000456 Need0FPrefix = true;
457 break;
458 case X86II::XD: // F2 0F
Chris Lattner37ce80e2010-02-10 06:41:02 +0000459 EmitByte(0xF2, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000460 Need0FPrefix = true;
461 break;
Chris Lattner37ce80e2010-02-10 06:41:02 +0000462 case X86II::D8: EmitByte(0xD8, CurByte, OS); break;
463 case X86II::D9: EmitByte(0xD9, CurByte, OS); break;
464 case X86II::DA: EmitByte(0xDA, CurByte, OS); break;
465 case X86II::DB: EmitByte(0xDB, CurByte, OS); break;
466 case X86II::DC: EmitByte(0xDC, CurByte, OS); break;
467 case X86II::DD: EmitByte(0xDD, CurByte, OS); break;
468 case X86II::DE: EmitByte(0xDE, CurByte, OS); break;
469 case X86II::DF: EmitByte(0xDF, CurByte, OS); break;
Chris Lattner1e80f402010-02-03 21:57:59 +0000470 }
471
472 // Handle REX prefix.
Chris Lattner39a612e2010-02-05 22:10:22 +0000473 // FIXME: Can this come before F2 etc to simplify emission?
Chris Lattner1e80f402010-02-03 21:57:59 +0000474 if (Is64BitMode) {
Chris Lattner39a612e2010-02-05 22:10:22 +0000475 if (unsigned REX = DetermineREXPrefix(MI, TSFlags, Desc))
Chris Lattner37ce80e2010-02-10 06:41:02 +0000476 EmitByte(0x40 | REX, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000477 }
Chris Lattner1e80f402010-02-03 21:57:59 +0000478
479 // 0x0F escape code must be emitted just before the opcode.
480 if (Need0FPrefix)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000481 EmitByte(0x0F, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000482
483 // FIXME: Pull this up into previous switch if REX can be moved earlier.
484 switch (TSFlags & X86II::Op0Mask) {
485 case X86II::TF: // F2 0F 38
486 case X86II::T8: // 0F 38
Chris Lattner37ce80e2010-02-10 06:41:02 +0000487 EmitByte(0x38, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000488 break;
489 case X86II::TA: // 0F 3A
Chris Lattner37ce80e2010-02-10 06:41:02 +0000490 EmitByte(0x3A, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000491 break;
492 }
493
494 // If this is a two-address instruction, skip one of the register operands.
495 unsigned NumOps = Desc.getNumOperands();
496 unsigned CurOp = 0;
497 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1)
498 ++CurOp;
499 else if (NumOps > 2 && Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
500 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
501 --NumOps;
502
Chris Lattner74a21512010-02-05 19:24:13 +0000503 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(TSFlags);
Chris Lattner1e80f402010-02-03 21:57:59 +0000504 switch (TSFlags & X86II::FormMask) {
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000505 case X86II::MRMInitReg:
506 assert(0 && "FIXME: Remove this form when the JIT moves to MCCodeEmitter!");
Chris Lattner1ac23b12010-02-05 02:18:40 +0000507 default: errs() << "FORM: " << (TSFlags & X86II::FormMask) << "\n";
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000508 assert(0 && "Unknown FormMask value in X86MCCodeEmitter!");
509 case X86II::RawFrm:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000510 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000511 break;
Chris Lattner28249d92010-02-05 01:53:19 +0000512
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000513 case X86II::AddRegFrm:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000514 EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000515 break;
Chris Lattner28249d92010-02-05 01:53:19 +0000516
517 case X86II::MRMDestReg:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000518 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000519 EmitRegModRMByte(MI.getOperand(CurOp),
Chris Lattner37ce80e2010-02-10 06:41:02 +0000520 GetX86RegNum(MI.getOperand(CurOp+1)), CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000521 CurOp += 2;
Chris Lattner28249d92010-02-05 01:53:19 +0000522 break;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000523
524 case X86II::MRMDestMem:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000525 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner1ac23b12010-02-05 02:18:40 +0000526 EmitMemModRMByte(MI, CurOp,
527 GetX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)),
Chris Lattner835acab2010-02-12 23:00:36 +0000528 TSFlags, CurByte, OS, Fixups);
Chris Lattner82ed17e2010-02-05 19:37:31 +0000529 CurOp += X86AddrNumOperands + 1;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000530 break;
Chris Lattnerdaa45552010-02-05 19:04:37 +0000531
532 case X86II::MRMSrcReg:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000533 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattnerdaa45552010-02-05 19:04:37 +0000534 EmitRegModRMByte(MI.getOperand(CurOp+1), GetX86RegNum(MI.getOperand(CurOp)),
Chris Lattner37ce80e2010-02-10 06:41:02 +0000535 CurByte, OS);
Chris Lattnerdaa45552010-02-05 19:04:37 +0000536 CurOp += 2;
Chris Lattnerdaa45552010-02-05 19:04:37 +0000537 break;
538
539 case X86II::MRMSrcMem: {
Chris Lattner37ce80e2010-02-10 06:41:02 +0000540 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattnerdaa45552010-02-05 19:04:37 +0000541
542 // FIXME: Maybe lea should have its own form? This is a horrible hack.
543 int AddrOperands;
544 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
545 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
546 AddrOperands = X86AddrNumOperands - 1; // No segment register
547 else
548 AddrOperands = X86AddrNumOperands;
549
Chris Lattnerdaa45552010-02-05 19:04:37 +0000550 EmitMemModRMByte(MI, CurOp+1, GetX86RegNum(MI.getOperand(CurOp)),
Chris Lattner835acab2010-02-12 23:00:36 +0000551 TSFlags, CurByte, OS, Fixups);
Chris Lattnerdaa45552010-02-05 19:04:37 +0000552 CurOp += AddrOperands + 1;
Chris Lattnerdaa45552010-02-05 19:04:37 +0000553 break;
554 }
Chris Lattner82ed17e2010-02-05 19:37:31 +0000555
556 case X86II::MRM0r: case X86II::MRM1r:
557 case X86II::MRM2r: case X86II::MRM3r:
558 case X86II::MRM4r: case X86II::MRM5r:
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000559 case X86II::MRM6r: case X86II::MRM7r:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000560 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattnereaca5fa2010-02-12 23:54:57 +0000561 EmitRegModRMByte(MI.getOperand(CurOp++),
562 (TSFlags & X86II::FormMask)-X86II::MRM0r,
563 CurByte, OS);
Chris Lattner82ed17e2010-02-05 19:37:31 +0000564 break;
Chris Lattner82ed17e2010-02-05 19:37:31 +0000565 case X86II::MRM0m: case X86II::MRM1m:
566 case X86II::MRM2m: case X86II::MRM3m:
567 case X86II::MRM4m: case X86II::MRM5m:
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000568 case X86II::MRM6m: case X86II::MRM7m:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000569 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner82ed17e2010-02-05 19:37:31 +0000570 EmitMemModRMByte(MI, CurOp, (TSFlags & X86II::FormMask)-X86II::MRM0m,
Chris Lattner835acab2010-02-12 23:00:36 +0000571 TSFlags, CurByte, OS, Fixups);
Chris Lattner82ed17e2010-02-05 19:37:31 +0000572 CurOp += X86AddrNumOperands;
Chris Lattner82ed17e2010-02-05 19:37:31 +0000573 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000574 case X86II::MRM_C1:
575 EmitByte(BaseOpcode, CurByte, OS);
576 EmitByte(0xC1, CurByte, OS);
577 break;
Chris Lattnera599de22010-02-13 00:41:14 +0000578 case X86II::MRM_C2:
579 EmitByte(BaseOpcode, CurByte, OS);
580 EmitByte(0xC2, CurByte, OS);
581 break;
582 case X86II::MRM_C3:
583 EmitByte(BaseOpcode, CurByte, OS);
584 EmitByte(0xC3, CurByte, OS);
585 break;
586 case X86II::MRM_C4:
587 EmitByte(BaseOpcode, CurByte, OS);
588 EmitByte(0xC4, CurByte, OS);
589 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000590 case X86II::MRM_C8:
591 EmitByte(BaseOpcode, CurByte, OS);
592 EmitByte(0xC8, CurByte, OS);
593 break;
594 case X86II::MRM_C9:
595 EmitByte(BaseOpcode, CurByte, OS);
596 EmitByte(0xC9, CurByte, OS);
597 break;
598 case X86II::MRM_E8:
599 EmitByte(BaseOpcode, CurByte, OS);
600 EmitByte(0xE8, CurByte, OS);
601 break;
602 case X86II::MRM_F0:
603 EmitByte(BaseOpcode, CurByte, OS);
604 EmitByte(0xF0, CurByte, OS);
605 break;
Chris Lattnera599de22010-02-13 00:41:14 +0000606 case X86II::MRM_F8:
607 EmitByte(BaseOpcode, CurByte, OS);
608 EmitByte(0xF8, CurByte, OS);
609 break;
Chris Lattnerb7790332010-02-13 03:42:24 +0000610 case X86II::MRM_F9:
611 EmitByte(BaseOpcode, CurByte, OS);
612 EmitByte(0xF9, CurByte, OS);
613 break;
Chris Lattner82ed17e2010-02-05 19:37:31 +0000614 }
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000615
616 // If there is a remaining operand, it must be a trailing immediate. Emit it
617 // according to the right size for the instruction.
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000618 // FIXME: This should pass in whether the value is pc relative or not. This
619 // information should be aquired from TSFlags as well.
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000620 if (CurOp != NumOps)
Chris Lattnercf653392010-02-12 22:36:47 +0000621 EmitImmediate(MI.getOperand(CurOp++),
622 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000623 CurByte, OS, Fixups);
Chris Lattner28249d92010-02-05 01:53:19 +0000624
625#ifndef NDEBUG
Chris Lattner82ed17e2010-02-05 19:37:31 +0000626 // FIXME: Verify.
627 if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) {
Chris Lattner28249d92010-02-05 01:53:19 +0000628 errs() << "Cannot encode all operands of: ";
629 MI.dump();
630 errs() << '\n';
631 abort();
632 }
633#endif
Chris Lattner45762472010-02-03 21:24:49 +0000634}