| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that ARM uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "arm-isel" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARM.h" | 
|  | 17 | #include "ARMAddressingModes.h" | 
| Eric Christopher | 6f2ccef | 2010-09-10 22:42:06 +0000 | [diff] [blame] | 18 | #include "ARMCallingConv.h" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | #include "ARMConstantPoolValue.h" | 
|  | 20 | #include "ARMISelLowering.h" | 
|  | 21 | #include "ARMMachineFunctionInfo.h" | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 22 | #include "ARMPerfectShuffle.h" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | #include "ARMRegisterInfo.h" | 
|  | 24 | #include "ARMSubtarget.h" | 
|  | 25 | #include "ARMTargetMachine.h" | 
| Chris Lattner | 80ec279 | 2009-08-02 00:34:36 +0000 | [diff] [blame] | 26 | #include "ARMTargetObjectFile.h" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | #include "llvm/CallingConv.h" | 
|  | 28 | #include "llvm/Constants.h" | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 29 | #include "llvm/Function.h" | 
| Benjamin Kramer | 174101e | 2009-10-20 11:44:38 +0000 | [diff] [blame] | 30 | #include "llvm/GlobalValue.h" | 
| Evan Cheng | 2770747 | 2007-03-16 08:43:56 +0000 | [diff] [blame] | 31 | #include "llvm/Instruction.h" | 
| Bob Wilson | 65ffec4 | 2010-09-21 17:56:22 +0000 | [diff] [blame] | 32 | #include "llvm/Instructions.h" | 
| Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 33 | #include "llvm/Intrinsics.h" | 
| Benjamin Kramer | 174101e | 2009-10-20 11:44:38 +0000 | [diff] [blame] | 34 | #include "llvm/Type.h" | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/CallingConvLower.h" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineBasicBlock.h" | 
|  | 37 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
|  | 38 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 39 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 41 | #include "llvm/CodeGen/PseudoSourceValue.h" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | #include "llvm/CodeGen/SelectionDAG.h" | 
| Bill Wendling | 94a1c63 | 2010-03-09 02:46:12 +0000 | [diff] [blame] | 43 | #include "llvm/MC/MCSectionMachO.h" | 
| Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 44 | #include "llvm/Target/TargetOptions.h" | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 45 | #include "llvm/ADT/VectorExtras.h" | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 46 | #include "llvm/ADT/Statistic.h" | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 47 | #include "llvm/Support/CommandLine.h" | 
| Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 48 | #include "llvm/Support/ErrorHandling.h" | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 49 | #include "llvm/Support/MathExtras.h" | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 50 | #include "llvm/Support/raw_ostream.h" | 
| Jim Grosbach | 3fb2b1e | 2009-09-01 01:57:56 +0000 | [diff] [blame] | 51 | #include <sstream> | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 52 | using namespace llvm; | 
|  | 53 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 54 | STATISTIC(NumTailCalls, "Number of tail calls"); | 
|  | 55 |  | 
| Bob Wilson | 703af3a | 2010-08-13 22:43:33 +0000 | [diff] [blame] | 56 | // This option should go away when tail calls fully work. | 
|  | 57 | static cl::opt<bool> | 
|  | 58 | EnableARMTailCalls("arm-tail-calls", cl::Hidden, | 
|  | 59 | cl::desc("Generate tail calls (TEMPORARY OPTION)."), | 
|  | 60 | cl::init(false)); | 
|  | 61 |  | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 62 | static cl::opt<bool> | 
|  | 63 | EnableARMLongCalls("arm-long-calls", cl::Hidden, | 
| Evan Cheng | 515fe3a | 2010-07-08 02:08:50 +0000 | [diff] [blame] | 64 | cl::desc("Generate calls via indirect call instructions"), | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 65 | cl::init(false)); | 
|  | 66 |  | 
| Evan Cheng | 46df4eb | 2010-06-16 07:35:02 +0000 | [diff] [blame] | 67 | static cl::opt<bool> | 
|  | 68 | ARMInterworking("arm-interworking", cl::Hidden, | 
|  | 69 | cl::desc("Enable / disable ARM interworking (for debugging only)"), | 
|  | 70 | cl::init(true)); | 
|  | 71 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 72 | void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT, | 
|  | 73 | EVT PromotedBitwiseVT) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 74 | if (VT != PromotedLdStVT) { | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 75 | setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote); | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 76 | AddPromotedToType (ISD::LOAD, VT.getSimpleVT(), | 
|  | 77 | PromotedLdStVT.getSimpleVT()); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 78 |  | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 79 | setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote); | 
| Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 80 | AddPromotedToType (ISD::STORE, VT.getSimpleVT(), | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 81 | PromotedLdStVT.getSimpleVT()); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 82 | } | 
|  | 83 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 84 | EVT ElemTy = VT.getVectorElementType(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 85 | if (ElemTy != MVT::i64 && ElemTy != MVT::f64) | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 86 | setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom); | 
| Bob Wilson | 3468c2e | 2010-11-03 16:24:50 +0000 | [diff] [blame] | 87 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom); | 
| Bob Wilson | 0696fdf | 2009-09-16 20:20:44 +0000 | [diff] [blame] | 88 | if (ElemTy != MVT::i32) { | 
|  | 89 | setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand); | 
|  | 90 | setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand); | 
|  | 91 | setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand); | 
|  | 92 | setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand); | 
|  | 93 | } | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 94 | setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom); | 
|  | 95 | setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom); | 
| Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 96 | setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal); | 
| Anton Korobeynikov | 8e6c2b9 | 2009-08-21 12:40:35 +0000 | [diff] [blame] | 97 | setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand); | 
| Bob Wilson | d0910c4 | 2010-04-06 22:02:24 +0000 | [diff] [blame] | 98 | setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand); | 
|  | 99 | setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 100 | if (VT.isInteger()) { | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 101 | setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom); | 
|  | 102 | setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom); | 
|  | 103 | setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom); | 
| Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 104 | setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand); | 
|  | 105 | setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand); | 
| Bob Wilson | 24645a1 | 2010-11-01 18:31:39 +0000 | [diff] [blame] | 106 | for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 107 | InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT) | 
|  | 108 | setTruncStoreAction(VT.getSimpleVT(), | 
|  | 109 | (MVT::SimpleValueType)InnerVT, Expand); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 110 | } | 
| Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 111 | setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 112 |  | 
|  | 113 | // Promote all bit-wise operations. | 
|  | 114 | if (VT.isInteger() && VT != PromotedBitwiseVT) { | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 115 | setOperationAction(ISD::AND, VT.getSimpleVT(), Promote); | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 116 | AddPromotedToType (ISD::AND, VT.getSimpleVT(), | 
|  | 117 | PromotedBitwiseVT.getSimpleVT()); | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 118 | setOperationAction(ISD::OR,  VT.getSimpleVT(), Promote); | 
| Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 119 | AddPromotedToType (ISD::OR,  VT.getSimpleVT(), | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 120 | PromotedBitwiseVT.getSimpleVT()); | 
| Owen Anderson | 7067184 | 2009-08-10 20:18:46 +0000 | [diff] [blame] | 121 | setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote); | 
| Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 122 | AddPromotedToType (ISD::XOR, VT.getSimpleVT(), | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 123 | PromotedBitwiseVT.getSimpleVT()); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 124 | } | 
| Bob Wilson | 1633076 | 2009-09-16 00:17:28 +0000 | [diff] [blame] | 125 |  | 
|  | 126 | // Neon does not support vector divide/remainder operations. | 
|  | 127 | setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand); | 
|  | 128 | setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand); | 
|  | 129 | setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand); | 
|  | 130 | setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand); | 
|  | 131 | setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand); | 
|  | 132 | setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 133 | } | 
|  | 134 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 135 | void ARMTargetLowering::addDRTypeForNEON(EVT VT) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 136 | addRegisterClass(VT, ARM::DPRRegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 137 | addTypeForNEON(VT, MVT::f64, MVT::v2i32); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 138 | } | 
|  | 139 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 140 | void ARMTargetLowering::addQRTypeForNEON(EVT VT) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 141 | addRegisterClass(VT, ARM::QPRRegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 142 | addTypeForNEON(VT, MVT::v2f64, MVT::v4i32); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 143 | } | 
|  | 144 |  | 
| Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 145 | static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) { | 
|  | 146 | if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin()) | 
| Bill Wendling | 505ad8b | 2010-03-15 21:09:38 +0000 | [diff] [blame] | 147 | return new TargetLoweringObjectFileMachO(); | 
| Bill Wendling | 94a1c63 | 2010-03-09 02:46:12 +0000 | [diff] [blame] | 148 |  | 
| Chris Lattner | 80ec279 | 2009-08-02 00:34:36 +0000 | [diff] [blame] | 149 | return new ARMElfTargetObjectFile(); | 
| Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 150 | } | 
|  | 151 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 152 | ARMTargetLowering::ARMTargetLowering(TargetMachine &TM) | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 153 | : TargetLowering(TM, createTLOF(TM)) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); | 
| Evan Cheng | 3144687 | 2010-07-23 22:39:59 +0000 | [diff] [blame] | 155 | RegInfo = TM.getRegisterInfo(); | 
| Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 156 | Itins = TM.getInstrItineraryData(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 158 | if (Subtarget->isTargetDarwin()) { | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 159 | // Uses VFP for Thumb libfuncs if available. | 
|  | 160 | if (Subtarget->isThumb() && Subtarget->hasVFP2()) { | 
|  | 161 | // Single-precision floating-point arithmetic. | 
|  | 162 | setLibcallName(RTLIB::ADD_F32, "__addsf3vfp"); | 
|  | 163 | setLibcallName(RTLIB::SUB_F32, "__subsf3vfp"); | 
|  | 164 | setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp"); | 
|  | 165 | setLibcallName(RTLIB::DIV_F32, "__divsf3vfp"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 166 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 167 | // Double-precision floating-point arithmetic. | 
|  | 168 | setLibcallName(RTLIB::ADD_F64, "__adddf3vfp"); | 
|  | 169 | setLibcallName(RTLIB::SUB_F64, "__subdf3vfp"); | 
|  | 170 | setLibcallName(RTLIB::MUL_F64, "__muldf3vfp"); | 
|  | 171 | setLibcallName(RTLIB::DIV_F64, "__divdf3vfp"); | 
| Evan Cheng | 193f850 | 2007-01-31 09:30:58 +0000 | [diff] [blame] | 172 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 173 | // Single-precision comparisons. | 
|  | 174 | setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp"); | 
|  | 175 | setLibcallName(RTLIB::UNE_F32, "__nesf2vfp"); | 
|  | 176 | setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp"); | 
|  | 177 | setLibcallName(RTLIB::OLE_F32, "__lesf2vfp"); | 
|  | 178 | setLibcallName(RTLIB::OGE_F32, "__gesf2vfp"); | 
|  | 179 | setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp"); | 
|  | 180 | setLibcallName(RTLIB::UO_F32,  "__unordsf2vfp"); | 
|  | 181 | setLibcallName(RTLIB::O_F32,   "__unordsf2vfp"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 183 | setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE); | 
|  | 184 | setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE); | 
|  | 185 | setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE); | 
|  | 186 | setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE); | 
|  | 187 | setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE); | 
|  | 188 | setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE); | 
|  | 189 | setCmpLibcallCC(RTLIB::UO_F32,  ISD::SETNE); | 
|  | 190 | setCmpLibcallCC(RTLIB::O_F32,   ISD::SETEQ); | 
| Evan Cheng | 193f850 | 2007-01-31 09:30:58 +0000 | [diff] [blame] | 191 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 192 | // Double-precision comparisons. | 
|  | 193 | setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp"); | 
|  | 194 | setLibcallName(RTLIB::UNE_F64, "__nedf2vfp"); | 
|  | 195 | setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp"); | 
|  | 196 | setLibcallName(RTLIB::OLE_F64, "__ledf2vfp"); | 
|  | 197 | setLibcallName(RTLIB::OGE_F64, "__gedf2vfp"); | 
|  | 198 | setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp"); | 
|  | 199 | setLibcallName(RTLIB::UO_F64,  "__unorddf2vfp"); | 
|  | 200 | setLibcallName(RTLIB::O_F64,   "__unorddf2vfp"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 202 | setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE); | 
|  | 203 | setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE); | 
|  | 204 | setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE); | 
|  | 205 | setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE); | 
|  | 206 | setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE); | 
|  | 207 | setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE); | 
|  | 208 | setCmpLibcallCC(RTLIB::UO_F64,  ISD::SETNE); | 
|  | 209 | setCmpLibcallCC(RTLIB::O_F64,   ISD::SETEQ); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 210 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 211 | // Floating-point to integer conversions. | 
|  | 212 | // i64 conversions are done via library routines even when generating VFP | 
|  | 213 | // instructions, so use the same ones. | 
|  | 214 | setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp"); | 
|  | 215 | setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp"); | 
|  | 216 | setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp"); | 
|  | 217 | setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 |  | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 219 | // Conversions between floating types. | 
|  | 220 | setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp"); | 
|  | 221 | setLibcallName(RTLIB::FPEXT_F32_F64,   "__extendsfdf2vfp"); | 
|  | 222 |  | 
|  | 223 | // Integer to floating-point conversions. | 
|  | 224 | // i64 conversions are done via library routines even when generating VFP | 
|  | 225 | // instructions, so use the same ones. | 
| Bob Wilson | 2a14c52 | 2009-03-20 23:16:43 +0000 | [diff] [blame] | 226 | // FIXME: There appears to be some naming inconsistency in ARM libgcc: | 
|  | 227 | // e.g., __floatunsidf vs. __floatunssidfvfp. | 
| Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 228 | setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp"); | 
|  | 229 | setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp"); | 
|  | 230 | setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp"); | 
|  | 231 | setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp"); | 
|  | 232 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 233 | } | 
|  | 234 |  | 
| Bob Wilson | 2f95461 | 2009-05-22 17:38:41 +0000 | [diff] [blame] | 235 | // These libcalls are not available in 32-bit. | 
|  | 236 | setLibcallName(RTLIB::SHL_I128, 0); | 
|  | 237 | setLibcallName(RTLIB::SRL_I128, 0); | 
|  | 238 | setLibcallName(RTLIB::SRA_I128, 0); | 
|  | 239 |  | 
| Anton Korobeynikov | 72977a4 | 2009-08-14 20:10:52 +0000 | [diff] [blame] | 240 | if (Subtarget->isAAPCS_ABI()) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 241 | // Double-precision floating-point arithmetic helper functions | 
| Anton Korobeynikov | 4f922f2 | 2010-09-28 21:39:26 +0000 | [diff] [blame] | 242 | // RTABI chapter 4.1.2, Table 2 | 
|  | 243 | setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd"); | 
|  | 244 | setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv"); | 
|  | 245 | setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul"); | 
|  | 246 | setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub"); | 
|  | 247 | setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS); | 
|  | 248 | setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS); | 
|  | 249 | setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS); | 
|  | 250 | setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS); | 
|  | 251 |  | 
|  | 252 | // Double-precision floating-point comparison helper functions | 
|  | 253 | // RTABI chapter 4.1.2, Table 3 | 
|  | 254 | setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq"); | 
|  | 255 | setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE); | 
|  | 256 | setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq"); | 
|  | 257 | setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ); | 
|  | 258 | setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt"); | 
|  | 259 | setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE); | 
|  | 260 | setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple"); | 
|  | 261 | setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE); | 
|  | 262 | setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge"); | 
|  | 263 | setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE); | 
|  | 264 | setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt"); | 
|  | 265 | setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE); | 
|  | 266 | setLibcallName(RTLIB::UO_F64,  "__aeabi_dcmpun"); | 
|  | 267 | setCmpLibcallCC(RTLIB::UO_F64,  ISD::SETNE); | 
|  | 268 | setLibcallName(RTLIB::O_F64,   "__aeabi_dcmpun"); | 
|  | 269 | setCmpLibcallCC(RTLIB::O_F64,   ISD::SETEQ); | 
|  | 270 | setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS); | 
|  | 271 | setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS); | 
|  | 272 | setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS); | 
|  | 273 | setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS); | 
|  | 274 | setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS); | 
|  | 275 | setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS); | 
|  | 276 | setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS); | 
|  | 277 | setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS); | 
|  | 278 |  | 
|  | 279 | // Single-precision floating-point arithmetic helper functions | 
|  | 280 | // RTABI chapter 4.1.2, Table 4 | 
|  | 281 | setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd"); | 
|  | 282 | setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv"); | 
|  | 283 | setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul"); | 
|  | 284 | setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub"); | 
|  | 285 | setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS); | 
|  | 286 | setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS); | 
|  | 287 | setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS); | 
|  | 288 | setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS); | 
|  | 289 |  | 
|  | 290 | // Single-precision floating-point comparison helper functions | 
|  | 291 | // RTABI chapter 4.1.2, Table 5 | 
|  | 292 | setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq"); | 
|  | 293 | setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE); | 
|  | 294 | setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq"); | 
|  | 295 | setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ); | 
|  | 296 | setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt"); | 
|  | 297 | setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE); | 
|  | 298 | setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple"); | 
|  | 299 | setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE); | 
|  | 300 | setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge"); | 
|  | 301 | setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE); | 
|  | 302 | setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt"); | 
|  | 303 | setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE); | 
|  | 304 | setLibcallName(RTLIB::UO_F32,  "__aeabi_fcmpun"); | 
|  | 305 | setCmpLibcallCC(RTLIB::UO_F32,  ISD::SETNE); | 
|  | 306 | setLibcallName(RTLIB::O_F32,   "__aeabi_fcmpun"); | 
|  | 307 | setCmpLibcallCC(RTLIB::O_F32,   ISD::SETEQ); | 
|  | 308 | setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS); | 
|  | 309 | setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS); | 
|  | 310 | setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS); | 
|  | 311 | setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS); | 
|  | 312 | setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS); | 
|  | 313 | setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS); | 
|  | 314 | setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS); | 
|  | 315 | setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS); | 
|  | 316 |  | 
|  | 317 | // Floating-point to integer conversions. | 
|  | 318 | // RTABI chapter 4.1.2, Table 6 | 
|  | 319 | setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz"); | 
|  | 320 | setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz"); | 
|  | 321 | setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz"); | 
|  | 322 | setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz"); | 
|  | 323 | setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz"); | 
|  | 324 | setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz"); | 
|  | 325 | setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz"); | 
|  | 326 | setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz"); | 
|  | 327 | setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS); | 
|  | 328 | setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS); | 
|  | 329 | setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS); | 
|  | 330 | setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS); | 
|  | 331 | setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS); | 
|  | 332 | setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS); | 
|  | 333 | setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS); | 
|  | 334 | setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS); | 
|  | 335 |  | 
|  | 336 | // Conversions between floating types. | 
|  | 337 | // RTABI chapter 4.1.2, Table 7 | 
|  | 338 | setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f"); | 
|  | 339 | setLibcallName(RTLIB::FPEXT_F32_F64,   "__aeabi_f2d"); | 
|  | 340 | setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 341 | setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS); | 
| Anton Korobeynikov | 4f922f2 | 2010-09-28 21:39:26 +0000 | [diff] [blame] | 342 |  | 
|  | 343 | // Integer to floating-point conversions. | 
|  | 344 | // RTABI chapter 4.1.2, Table 8 | 
|  | 345 | setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d"); | 
|  | 346 | setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d"); | 
|  | 347 | setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d"); | 
|  | 348 | setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d"); | 
|  | 349 | setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f"); | 
|  | 350 | setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f"); | 
|  | 351 | setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f"); | 
|  | 352 | setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f"); | 
|  | 353 | setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS); | 
|  | 354 | setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS); | 
|  | 355 | setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS); | 
|  | 356 | setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS); | 
|  | 357 | setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS); | 
|  | 358 | setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS); | 
|  | 359 | setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS); | 
|  | 360 | setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS); | 
|  | 361 |  | 
|  | 362 | // Long long helper functions | 
|  | 363 | // RTABI chapter 4.2, Table 9 | 
|  | 364 | setLibcallName(RTLIB::MUL_I64,  "__aeabi_lmul"); | 
|  | 365 | setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod"); | 
|  | 366 | setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod"); | 
|  | 367 | setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl"); | 
|  | 368 | setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr"); | 
|  | 369 | setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr"); | 
|  | 370 | setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS); | 
|  | 371 | setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS); | 
|  | 372 | setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS); | 
|  | 373 | setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS); | 
|  | 374 | setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS); | 
|  | 375 | setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS); | 
|  | 376 |  | 
|  | 377 | // Integer division functions | 
|  | 378 | // RTABI chapter 4.3.1 | 
|  | 379 | setLibcallName(RTLIB::SDIV_I8,  "__aeabi_idiv"); | 
|  | 380 | setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv"); | 
|  | 381 | setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv"); | 
|  | 382 | setLibcallName(RTLIB::UDIV_I8,  "__aeabi_uidiv"); | 
|  | 383 | setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv"); | 
|  | 384 | setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv"); | 
|  | 385 | setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS); | 
|  | 386 | setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS); | 
|  | 387 | setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS); | 
|  | 388 | setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS); | 
|  | 389 | setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 390 | setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS); | 
| Anton Korobeynikov | 72977a4 | 2009-08-14 20:10:52 +0000 | [diff] [blame] | 391 | } | 
|  | 392 |  | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 393 | if (Subtarget->isThumb1Only()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 394 | addRegisterClass(MVT::i32, ARM::tGPRRegisterClass); | 
| Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 395 | else | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 396 | addRegisterClass(MVT::i32, ARM::GPRRegisterClass); | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 397 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 398 | addRegisterClass(MVT::f32, ARM::SPRRegisterClass); | 
| Jim Grosbach | fcba5e6 | 2010-08-11 15:44:15 +0000 | [diff] [blame] | 399 | if (!Subtarget->isFPOnlySP()) | 
|  | 400 | addRegisterClass(MVT::f64, ARM::DPRRegisterClass); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 401 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 402 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 403 | } | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 404 |  | 
|  | 405 | if (Subtarget->hasNEON()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 406 | addDRTypeForNEON(MVT::v2f32); | 
|  | 407 | addDRTypeForNEON(MVT::v8i8); | 
|  | 408 | addDRTypeForNEON(MVT::v4i16); | 
|  | 409 | addDRTypeForNEON(MVT::v2i32); | 
|  | 410 | addDRTypeForNEON(MVT::v1i64); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 411 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 412 | addQRTypeForNEON(MVT::v4f32); | 
|  | 413 | addQRTypeForNEON(MVT::v2f64); | 
|  | 414 | addQRTypeForNEON(MVT::v16i8); | 
|  | 415 | addQRTypeForNEON(MVT::v8i16); | 
|  | 416 | addQRTypeForNEON(MVT::v4i32); | 
|  | 417 | addQRTypeForNEON(MVT::v2i64); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 418 |  | 
| Bob Wilson | 74dc72e | 2009-09-15 23:55:57 +0000 | [diff] [blame] | 419 | // v2f64 is legal so that QR subregs can be extracted as f64 elements, but | 
|  | 420 | // neither Neon nor VFP support any arithmetic operations on it. | 
|  | 421 | setOperationAction(ISD::FADD, MVT::v2f64, Expand); | 
|  | 422 | setOperationAction(ISD::FSUB, MVT::v2f64, Expand); | 
|  | 423 | setOperationAction(ISD::FMUL, MVT::v2f64, Expand); | 
|  | 424 | setOperationAction(ISD::FDIV, MVT::v2f64, Expand); | 
|  | 425 | setOperationAction(ISD::FREM, MVT::v2f64, Expand); | 
|  | 426 | setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand); | 
|  | 427 | setOperationAction(ISD::VSETCC, MVT::v2f64, Expand); | 
|  | 428 | setOperationAction(ISD::FNEG, MVT::v2f64, Expand); | 
|  | 429 | setOperationAction(ISD::FABS, MVT::v2f64, Expand); | 
|  | 430 | setOperationAction(ISD::FSQRT, MVT::v2f64, Expand); | 
|  | 431 | setOperationAction(ISD::FSIN, MVT::v2f64, Expand); | 
|  | 432 | setOperationAction(ISD::FCOS, MVT::v2f64, Expand); | 
|  | 433 | setOperationAction(ISD::FPOWI, MVT::v2f64, Expand); | 
|  | 434 | setOperationAction(ISD::FPOW, MVT::v2f64, Expand); | 
|  | 435 | setOperationAction(ISD::FLOG, MVT::v2f64, Expand); | 
|  | 436 | setOperationAction(ISD::FLOG2, MVT::v2f64, Expand); | 
|  | 437 | setOperationAction(ISD::FLOG10, MVT::v2f64, Expand); | 
|  | 438 | setOperationAction(ISD::FEXP, MVT::v2f64, Expand); | 
|  | 439 | setOperationAction(ISD::FEXP2, MVT::v2f64, Expand); | 
|  | 440 | setOperationAction(ISD::FCEIL, MVT::v2f64, Expand); | 
|  | 441 | setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand); | 
|  | 442 | setOperationAction(ISD::FRINT, MVT::v2f64, Expand); | 
|  | 443 | setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand); | 
|  | 444 | setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand); | 
|  | 445 |  | 
| Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 446 | setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand); | 
|  | 447 |  | 
| Bob Wilson | 642b329 | 2009-09-16 00:32:15 +0000 | [diff] [blame] | 448 | // Neon does not support some operations on v1i64 and v2i64 types. | 
|  | 449 | setOperationAction(ISD::MUL, MVT::v1i64, Expand); | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 450 | // Custom handling for some quad-vector types to detect VMULL. | 
|  | 451 | setOperationAction(ISD::MUL, MVT::v8i16, Custom); | 
|  | 452 | setOperationAction(ISD::MUL, MVT::v4i32, Custom); | 
|  | 453 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); | 
| Bob Wilson | 642b329 | 2009-09-16 00:32:15 +0000 | [diff] [blame] | 454 | setOperationAction(ISD::VSETCC, MVT::v1i64, Expand); | 
|  | 455 | setOperationAction(ISD::VSETCC, MVT::v2i64, Expand); | 
|  | 456 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 457 | setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); | 
|  | 458 | setTargetDAGCombine(ISD::SHL); | 
|  | 459 | setTargetDAGCombine(ISD::SRL); | 
|  | 460 | setTargetDAGCombine(ISD::SRA); | 
|  | 461 | setTargetDAGCombine(ISD::SIGN_EXTEND); | 
|  | 462 | setTargetDAGCombine(ISD::ZERO_EXTEND); | 
|  | 463 | setTargetDAGCombine(ISD::ANY_EXTEND); | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 464 | setTargetDAGCombine(ISD::SELECT_CC); | 
| Bob Wilson | 75f0288 | 2010-09-17 22:59:05 +0000 | [diff] [blame] | 465 | setTargetDAGCombine(ISD::BUILD_VECTOR); | 
| Bob Wilson | f20700c | 2010-10-27 20:38:28 +0000 | [diff] [blame] | 466 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 467 | } | 
|  | 468 |  | 
| Evan Cheng | 9f8cbd1 | 2007-05-18 00:19:34 +0000 | [diff] [blame] | 469 | computeRegisterProperties(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 470 |  | 
|  | 471 | // ARM does not have f32 extending load. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 472 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 |  | 
| Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 474 | // ARM does not have i1 sign extending load. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 475 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); | 
| Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 476 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 477 | // ARM supports all 4 flavors of integer indexed load / store. | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 478 | if (!Subtarget->isThumb1Only()) { | 
|  | 479 | for (unsigned im = (unsigned)ISD::PRE_INC; | 
|  | 480 | im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 481 | setIndexedLoadAction(im,  MVT::i1,  Legal); | 
|  | 482 | setIndexedLoadAction(im,  MVT::i8,  Legal); | 
|  | 483 | setIndexedLoadAction(im,  MVT::i16, Legal); | 
|  | 484 | setIndexedLoadAction(im,  MVT::i32, Legal); | 
|  | 485 | setIndexedStoreAction(im, MVT::i1,  Legal); | 
|  | 486 | setIndexedStoreAction(im, MVT::i8,  Legal); | 
|  | 487 | setIndexedStoreAction(im, MVT::i16, Legal); | 
|  | 488 | setIndexedStoreAction(im, MVT::i32, Legal); | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 489 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | } | 
|  | 491 |  | 
|  | 492 | // i64 operation support. | 
| Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 493 | if (Subtarget->isThumb1Only()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 494 | setOperationAction(ISD::MUL,     MVT::i64, Expand); | 
|  | 495 | setOperationAction(ISD::MULHU,   MVT::i32, Expand); | 
|  | 496 | setOperationAction(ISD::MULHS,   MVT::i32, Expand); | 
|  | 497 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); | 
|  | 498 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 499 | } else { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 500 | setOperationAction(ISD::MUL,     MVT::i64, Expand); | 
|  | 501 | setOperationAction(ISD::MULHU,   MVT::i32, Expand); | 
| Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 502 | if (!Subtarget->hasV6Ops()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 503 | setOperationAction(ISD::MULHS, MVT::i32, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 504 | } | 
| Jim Grosbach | c2b879f | 2009-10-31 19:38:01 +0000 | [diff] [blame] | 505 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 506 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); | 
| Jim Grosbach | bcf2f2c | 2009-10-31 21:42:19 +0000 | [diff] [blame] | 507 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 508 | setOperationAction(ISD::SRL,       MVT::i64, Custom); | 
|  | 509 | setOperationAction(ISD::SRA,       MVT::i64, Custom); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 510 |  | 
|  | 511 | // ARM does not have ROTL. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 512 | setOperationAction(ISD::ROTL,  MVT::i32, Expand); | 
| Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 513 | setOperationAction(ISD::CTTZ,  MVT::i32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 514 | setOperationAction(ISD::CTPOP, MVT::i32, Expand); | 
| David Goodwin | 24062ac | 2009-06-26 20:47:43 +0000 | [diff] [blame] | 515 | if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 516 | setOperationAction(ISD::CTLZ, MVT::i32, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 517 |  | 
| Lauro Ramos Venancio | 368f20f | 2007-03-16 22:54:16 +0000 | [diff] [blame] | 518 | // Only ARMv6 has BSWAP. | 
|  | 519 | if (!Subtarget->hasV6Ops()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 520 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); | 
| Lauro Ramos Venancio | 368f20f | 2007-03-16 22:54:16 +0000 | [diff] [blame] | 521 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | // These are expanded into libcalls. | 
| Evan Cheng | 1f190c8 | 2010-11-19 06:28:11 +0000 | [diff] [blame] | 523 | if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) { | 
| Jim Grosbach | b1dc393 | 2010-05-05 20:44:35 +0000 | [diff] [blame] | 524 | // v7M has a hardware divider | 
|  | 525 | setOperationAction(ISD::SDIV,  MVT::i32, Expand); | 
|  | 526 | setOperationAction(ISD::UDIV,  MVT::i32, Expand); | 
|  | 527 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 528 | setOperationAction(ISD::SREM,  MVT::i32, Expand); | 
|  | 529 | setOperationAction(ISD::UREM,  MVT::i32, Expand); | 
|  | 530 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); | 
|  | 531 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 532 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 533 | setOperationAction(ISD::GlobalAddress, MVT::i32,   Custom); | 
|  | 534 | setOperationAction(ISD::ConstantPool,  MVT::i32,   Custom); | 
|  | 535 | setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom); | 
|  | 536 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); | 
| Bob Wilson | ddb16df | 2009-10-30 05:45:42 +0000 | [diff] [blame] | 537 | setOperationAction(ISD::BlockAddress, MVT::i32, Custom); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 538 |  | 
| Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 539 | setOperationAction(ISD::TRAP, MVT::Other, Legal); | 
|  | 540 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | // Use the default implementation. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 542 | setOperationAction(ISD::VASTART,            MVT::Other, Custom); | 
|  | 543 | setOperationAction(ISD::VAARG,              MVT::Other, Expand); | 
|  | 544 | setOperationAction(ISD::VACOPY,             MVT::Other, Expand); | 
|  | 545 | setOperationAction(ISD::VAEND,              MVT::Other, Expand); | 
|  | 546 | setOperationAction(ISD::STACKSAVE,          MVT::Other, Expand); | 
|  | 547 | setOperationAction(ISD::STACKRESTORE,       MVT::Other, Expand); | 
| Jim Grosbach | bff3923 | 2009-08-12 17:38:44 +0000 | [diff] [blame] | 548 | setOperationAction(ISD::EHSELECTION,        MVT::i32,   Expand); | 
|  | 549 | // FIXME: Shouldn't need this, since no register is used, but the legalizer | 
|  | 550 | // doesn't yet know how to not do that for SjLj. | 
|  | 551 | setExceptionSelectorRegister(ARM::R0); | 
| Evan Cheng | 3a1588a | 2010-04-15 22:20:34 +0000 | [diff] [blame] | 552 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); | 
| Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 553 | // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use | 
|  | 554 | // the default expansion. | 
|  | 555 | if (Subtarget->hasDataBarrier() || | 
| Bob Wilson | 54f9256 | 2010-11-09 22:50:44 +0000 | [diff] [blame] | 556 | (Subtarget->hasV6Ops() && !Subtarget->isThumb())) { | 
| Jim Grosbach | 68741be | 2010-06-18 22:35:32 +0000 | [diff] [blame] | 557 | // membarrier needs custom lowering; the rest are legal and handled | 
|  | 558 | // normally. | 
|  | 559 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom); | 
|  | 560 | } else { | 
|  | 561 | // Set them all for expansion, which will force libcalls. | 
|  | 562 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand); | 
|  | 563 | setOperationAction(ISD::ATOMIC_CMP_SWAP,  MVT::i8,  Expand); | 
|  | 564 | setOperationAction(ISD::ATOMIC_CMP_SWAP,  MVT::i16, Expand); | 
|  | 565 | setOperationAction(ISD::ATOMIC_CMP_SWAP,  MVT::i32, Expand); | 
| Jim Grosbach | ef6eb9c | 2010-06-18 23:03:10 +0000 | [diff] [blame] | 566 | setOperationAction(ISD::ATOMIC_SWAP,      MVT::i8,  Expand); | 
|  | 567 | setOperationAction(ISD::ATOMIC_SWAP,      MVT::i16, Expand); | 
|  | 568 | setOperationAction(ISD::ATOMIC_SWAP,      MVT::i32, Expand); | 
| Jim Grosbach | 68741be | 2010-06-18 22:35:32 +0000 | [diff] [blame] | 569 | setOperationAction(ISD::ATOMIC_LOAD_ADD,  MVT::i8,  Expand); | 
|  | 570 | setOperationAction(ISD::ATOMIC_LOAD_ADD,  MVT::i16, Expand); | 
|  | 571 | setOperationAction(ISD::ATOMIC_LOAD_ADD,  MVT::i32, Expand); | 
|  | 572 | setOperationAction(ISD::ATOMIC_LOAD_SUB,  MVT::i8,  Expand); | 
|  | 573 | setOperationAction(ISD::ATOMIC_LOAD_SUB,  MVT::i16, Expand); | 
|  | 574 | setOperationAction(ISD::ATOMIC_LOAD_SUB,  MVT::i32, Expand); | 
|  | 575 | setOperationAction(ISD::ATOMIC_LOAD_AND,  MVT::i8,  Expand); | 
|  | 576 | setOperationAction(ISD::ATOMIC_LOAD_AND,  MVT::i16, Expand); | 
|  | 577 | setOperationAction(ISD::ATOMIC_LOAD_AND,  MVT::i32, Expand); | 
|  | 578 | setOperationAction(ISD::ATOMIC_LOAD_OR,   MVT::i8,  Expand); | 
|  | 579 | setOperationAction(ISD::ATOMIC_LOAD_OR,   MVT::i16, Expand); | 
|  | 580 | setOperationAction(ISD::ATOMIC_LOAD_OR,   MVT::i32, Expand); | 
|  | 581 | setOperationAction(ISD::ATOMIC_LOAD_XOR,  MVT::i8,  Expand); | 
|  | 582 | setOperationAction(ISD::ATOMIC_LOAD_XOR,  MVT::i16, Expand); | 
|  | 583 | setOperationAction(ISD::ATOMIC_LOAD_XOR,  MVT::i32, Expand); | 
|  | 584 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8,  Expand); | 
|  | 585 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand); | 
|  | 586 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand); | 
| Jim Grosbach | 5def57a | 2010-06-23 16:08:49 +0000 | [diff] [blame] | 587 | // Since the libcalls include locking, fold in the fences | 
|  | 588 | setShouldFoldAtomicFences(true); | 
| Jim Grosbach | 68741be | 2010-06-18 22:35:32 +0000 | [diff] [blame] | 589 | } | 
|  | 590 | // 64-bit versions are always libcalls (for now) | 
|  | 591 | setOperationAction(ISD::ATOMIC_CMP_SWAP,  MVT::i64, Expand); | 
| Jim Grosbach | ef6eb9c | 2010-06-18 23:03:10 +0000 | [diff] [blame] | 592 | setOperationAction(ISD::ATOMIC_SWAP,      MVT::i64, Expand); | 
| Jim Grosbach | 68741be | 2010-06-18 22:35:32 +0000 | [diff] [blame] | 593 | setOperationAction(ISD::ATOMIC_LOAD_ADD,  MVT::i64, Expand); | 
|  | 594 | setOperationAction(ISD::ATOMIC_LOAD_SUB,  MVT::i64, Expand); | 
|  | 595 | setOperationAction(ISD::ATOMIC_LOAD_AND,  MVT::i64, Expand); | 
|  | 596 | setOperationAction(ISD::ATOMIC_LOAD_OR,   MVT::i64, Expand); | 
|  | 597 | setOperationAction(ISD::ATOMIC_LOAD_XOR,  MVT::i64, Expand); | 
|  | 598 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 599 |  | 
| Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 600 | setOperationAction(ISD::PREFETCH,         MVT::Other, Custom); | 
| Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 601 |  | 
| Eli Friedman | a2c6f45 | 2010-06-26 04:36:50 +0000 | [diff] [blame] | 602 | // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes. | 
|  | 603 | if (!Subtarget->hasV6Ops()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 604 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand); | 
|  | 605 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8,  Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 606 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 607 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 |  | 
| Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 609 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) { | 
| Bob Wilson | cb9a6aa | 2010-01-19 22:56:26 +0000 | [diff] [blame] | 610 | // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR | 
|  | 611 | // iff target supports vfp2. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 612 | setOperationAction(ISD::BITCAST, MVT::i64, Custom); | 
| Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 613 | setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom); | 
|  | 614 | } | 
| Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 615 |  | 
|  | 616 | // We want to custom lower some of our intrinsics. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 617 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); | 
| Jim Grosbach | e97f968 | 2010-07-07 00:07:57 +0000 | [diff] [blame] | 618 | if (Subtarget->isTargetDarwin()) { | 
|  | 619 | setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom); | 
|  | 620 | setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom); | 
| Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 621 | setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom); | 
| Jim Grosbach | e97f968 | 2010-07-07 00:07:57 +0000 | [diff] [blame] | 622 | } | 
| Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 623 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 624 | setOperationAction(ISD::SETCC,     MVT::i32, Expand); | 
|  | 625 | setOperationAction(ISD::SETCC,     MVT::f32, Expand); | 
|  | 626 | setOperationAction(ISD::SETCC,     MVT::f64, Expand); | 
| Bill Wendling | de2b151 | 2010-08-11 08:43:16 +0000 | [diff] [blame] | 627 | setOperationAction(ISD::SELECT,    MVT::i32, Custom); | 
|  | 628 | setOperationAction(ISD::SELECT,    MVT::f32, Custom); | 
|  | 629 | setOperationAction(ISD::SELECT,    MVT::f64, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 630 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); | 
|  | 631 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); | 
|  | 632 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 633 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 634 | setOperationAction(ISD::BRCOND,    MVT::Other, Expand); | 
|  | 635 | setOperationAction(ISD::BR_CC,     MVT::i32,   Custom); | 
|  | 636 | setOperationAction(ISD::BR_CC,     MVT::f32,   Custom); | 
|  | 637 | setOperationAction(ISD::BR_CC,     MVT::f64,   Custom); | 
|  | 638 | setOperationAction(ISD::BR_JT,     MVT::Other, Custom); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 639 |  | 
| Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 640 | // We don't support sin/cos/fmod/copysign/pow | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 641 | setOperationAction(ISD::FSIN,      MVT::f64, Expand); | 
|  | 642 | setOperationAction(ISD::FSIN,      MVT::f32, Expand); | 
|  | 643 | setOperationAction(ISD::FCOS,      MVT::f32, Expand); | 
|  | 644 | setOperationAction(ISD::FCOS,      MVT::f64, Expand); | 
|  | 645 | setOperationAction(ISD::FREM,      MVT::f64, Expand); | 
|  | 646 | setOperationAction(ISD::FREM,      MVT::f32, Expand); | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 647 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 648 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); | 
|  | 649 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
| Evan Cheng | 110cf48 | 2008-04-01 01:50:16 +0000 | [diff] [blame] | 650 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 651 | setOperationAction(ISD::FPOW,      MVT::f64, Expand); | 
|  | 652 | setOperationAction(ISD::FPOW,      MVT::f32, Expand); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 653 |  | 
| Anton Korobeynikov | bec3dd2 | 2010-03-14 18:42:31 +0000 | [diff] [blame] | 654 | // Various VFP goodness | 
|  | 655 | if (!UseSoftFloat && !Subtarget->isThumb1Only()) { | 
| Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 656 | // int <-> fp are custom expanded into bit_convert + ARMISD ops. | 
|  | 657 | if (Subtarget->hasVFP2()) { | 
|  | 658 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); | 
|  | 659 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); | 
|  | 660 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); | 
|  | 661 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); | 
|  | 662 | } | 
| Anton Korobeynikov | bec3dd2 | 2010-03-14 18:42:31 +0000 | [diff] [blame] | 663 | // Special handling for half-precision FP. | 
| Anton Korobeynikov | f0d5007 | 2010-03-18 22:35:37 +0000 | [diff] [blame] | 664 | if (!Subtarget->hasFP16()) { | 
|  | 665 | setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand); | 
|  | 666 | setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand); | 
| Anton Korobeynikov | bec3dd2 | 2010-03-14 18:42:31 +0000 | [diff] [blame] | 667 | } | 
| Evan Cheng | 110cf48 | 2008-04-01 01:50:16 +0000 | [diff] [blame] | 668 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 669 |  | 
| Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 670 | // We have target-specific dag combine patterns for the following nodes: | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 671 | // ARMISD::VMOVRRD  - No need to call setTargetDAGCombine | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 672 | setTargetDAGCombine(ISD::ADD); | 
|  | 673 | setTargetDAGCombine(ISD::SUB); | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 674 | setTargetDAGCombine(ISD::MUL); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 675 |  | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 676 | if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON()) | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 677 | setTargetDAGCombine(ISD::OR); | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 678 | if (Subtarget->hasNEON()) | 
|  | 679 | setTargetDAGCombine(ISD::AND); | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 680 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 681 | setStackPointerRegisterToSaveRestore(ARM::SP); | 
| Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 682 |  | 
| Evan Cheng | f7d87ee | 2010-05-21 00:43:17 +0000 | [diff] [blame] | 683 | if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2()) | 
|  | 684 | setSchedulingPreference(Sched::RegPressure); | 
|  | 685 | else | 
|  | 686 | setSchedulingPreference(Sched::Hybrid); | 
| Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 687 |  | 
|  | 688 | maxStoresPerMemcpy = 1;   //// temporary - rewrite interface to use type | 
| Evan Cheng | f679939 | 2010-06-26 01:52:05 +0000 | [diff] [blame] | 689 |  | 
| Rafael Espindola | cbeeae2 | 2010-07-11 04:01:49 +0000 | [diff] [blame] | 690 | // On ARM arguments smaller than 4 bytes are extended, so all arguments | 
|  | 691 | // are at least 4 bytes aligned. | 
|  | 692 | setMinStackArgumentAlignment(4); | 
|  | 693 |  | 
| Evan Cheng | fff606d | 2010-09-24 19:07:23 +0000 | [diff] [blame] | 694 | benefitFromCodePlacementOpt = true; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | } | 
|  | 696 |  | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 697 | std::pair<const TargetRegisterClass*, uint8_t> | 
|  | 698 | ARMTargetLowering::findRepresentativeClass(EVT VT) const{ | 
|  | 699 | const TargetRegisterClass *RRC = 0; | 
|  | 700 | uint8_t Cost = 1; | 
|  | 701 | switch (VT.getSimpleVT().SimpleTy) { | 
| Evan Cheng | d70f57b | 2010-07-19 22:15:08 +0000 | [diff] [blame] | 702 | default: | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 703 | return TargetLowering::findRepresentativeClass(VT); | 
| Evan Cheng | 4a863e2 | 2010-07-21 23:53:58 +0000 | [diff] [blame] | 704 | // Use DPR as representative register class for all floating point | 
|  | 705 | // and vector types. Since there are 32 SPR registers and 32 DPR registers so | 
|  | 706 | // the cost is 1 for both f32 and f64. | 
|  | 707 | case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16: | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 708 | case MVT::v2i32: case MVT::v1i64: case MVT::v2f32: | 
| Evan Cheng | 4a863e2 | 2010-07-21 23:53:58 +0000 | [diff] [blame] | 709 | RRC = ARM::DPRRegisterClass; | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 710 | break; | 
|  | 711 | case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64: | 
|  | 712 | case MVT::v4f32: case MVT::v2f64: | 
| Evan Cheng | 4a863e2 | 2010-07-21 23:53:58 +0000 | [diff] [blame] | 713 | RRC = ARM::DPRRegisterClass; | 
|  | 714 | Cost = 2; | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 715 | break; | 
|  | 716 | case MVT::v4i64: | 
| Evan Cheng | 4a863e2 | 2010-07-21 23:53:58 +0000 | [diff] [blame] | 717 | RRC = ARM::DPRRegisterClass; | 
|  | 718 | Cost = 4; | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 719 | break; | 
|  | 720 | case MVT::v8i64: | 
| Evan Cheng | 4a863e2 | 2010-07-21 23:53:58 +0000 | [diff] [blame] | 721 | RRC = ARM::DPRRegisterClass; | 
|  | 722 | Cost = 8; | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 723 | break; | 
| Evan Cheng | d70f57b | 2010-07-19 22:15:08 +0000 | [diff] [blame] | 724 | } | 
| Evan Cheng | 4f6b467 | 2010-07-21 06:09:07 +0000 | [diff] [blame] | 725 | return std::make_pair(RRC, Cost); | 
| Evan Cheng | d70f57b | 2010-07-19 22:15:08 +0000 | [diff] [blame] | 726 | } | 
|  | 727 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 728 | const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const { | 
|  | 729 | switch (Opcode) { | 
|  | 730 | default: return 0; | 
|  | 731 | case ARMISD::Wrapper:       return "ARMISD::Wrapper"; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 732 | case ARMISD::WrapperJT:     return "ARMISD::WrapperJT"; | 
|  | 733 | case ARMISD::CALL:          return "ARMISD::CALL"; | 
| Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 734 | case ARMISD::CALL_PRED:     return "ARMISD::CALL_PRED"; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 735 | case ARMISD::CALL_NOLINK:   return "ARMISD::CALL_NOLINK"; | 
|  | 736 | case ARMISD::tCALL:         return "ARMISD::tCALL"; | 
|  | 737 | case ARMISD::BRCOND:        return "ARMISD::BRCOND"; | 
|  | 738 | case ARMISD::BR_JT:         return "ARMISD::BR_JT"; | 
| Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 739 | case ARMISD::BR2_JT:        return "ARMISD::BR2_JT"; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 740 | case ARMISD::RET_FLAG:      return "ARMISD::RET_FLAG"; | 
|  | 741 | case ARMISD::PIC_ADD:       return "ARMISD::PIC_ADD"; | 
|  | 742 | case ARMISD::CMP:           return "ARMISD::CMP"; | 
| David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 743 | case ARMISD::CMPZ:          return "ARMISD::CMPZ"; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 744 | case ARMISD::CMPFP:         return "ARMISD::CMPFP"; | 
|  | 745 | case ARMISD::CMPFPw0:       return "ARMISD::CMPFPw0"; | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 746 | case ARMISD::BCC_i64:       return "ARMISD::BCC_i64"; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 747 | case ARMISD::FMSTAT:        return "ARMISD::FMSTAT"; | 
|  | 748 | case ARMISD::CMOV:          return "ARMISD::CMOV"; | 
|  | 749 | case ARMISD::CNEG:          return "ARMISD::CNEG"; | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 750 |  | 
| Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 751 | case ARMISD::RBIT:          return "ARMISD::RBIT"; | 
|  | 752 |  | 
| Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 753 | case ARMISD::FTOSI:         return "ARMISD::FTOSI"; | 
|  | 754 | case ARMISD::FTOUI:         return "ARMISD::FTOUI"; | 
|  | 755 | case ARMISD::SITOF:         return "ARMISD::SITOF"; | 
|  | 756 | case ARMISD::UITOF:         return "ARMISD::UITOF"; | 
|  | 757 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 758 | case ARMISD::SRL_FLAG:      return "ARMISD::SRL_FLAG"; | 
|  | 759 | case ARMISD::SRA_FLAG:      return "ARMISD::SRA_FLAG"; | 
|  | 760 | case ARMISD::RRX:           return "ARMISD::RRX"; | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 761 |  | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 762 | case ARMISD::VMOVRRD:       return "ARMISD::VMOVRRD"; | 
|  | 763 | case ARMISD::VMOVDRR:       return "ARMISD::VMOVDRR"; | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 764 |  | 
| Evan Cheng | c594208 | 2009-10-28 06:55:03 +0000 | [diff] [blame] | 765 | case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP"; | 
|  | 766 | case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP"; | 
| Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 767 | case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP"; | 
| Evan Cheng | c594208 | 2009-10-28 06:55:03 +0000 | [diff] [blame] | 768 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 769 | case ARMISD::TC_RETURN:     return "ARMISD::TC_RETURN"; | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 770 |  | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 771 | case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER"; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 772 |  | 
| Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 773 | case ARMISD::DYN_ALLOC:     return "ARMISD::DYN_ALLOC"; | 
|  | 774 |  | 
| Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 775 | case ARMISD::MEMBARRIER:    return "ARMISD::MEMBARRIER"; | 
| Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 776 | case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR"; | 
| Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 777 |  | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 778 | case ARMISD::PRELOAD:       return "ARMISD::PRELOAD"; | 
|  | 779 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 780 | case ARMISD::VCEQ:          return "ARMISD::VCEQ"; | 
|  | 781 | case ARMISD::VCGE:          return "ARMISD::VCGE"; | 
|  | 782 | case ARMISD::VCGEU:         return "ARMISD::VCGEU"; | 
|  | 783 | case ARMISD::VCGT:          return "ARMISD::VCGT"; | 
|  | 784 | case ARMISD::VCGTU:         return "ARMISD::VCGTU"; | 
|  | 785 | case ARMISD::VTST:          return "ARMISD::VTST"; | 
|  | 786 |  | 
|  | 787 | case ARMISD::VSHL:          return "ARMISD::VSHL"; | 
|  | 788 | case ARMISD::VSHRs:         return "ARMISD::VSHRs"; | 
|  | 789 | case ARMISD::VSHRu:         return "ARMISD::VSHRu"; | 
|  | 790 | case ARMISD::VSHLLs:        return "ARMISD::VSHLLs"; | 
|  | 791 | case ARMISD::VSHLLu:        return "ARMISD::VSHLLu"; | 
|  | 792 | case ARMISD::VSHLLi:        return "ARMISD::VSHLLi"; | 
|  | 793 | case ARMISD::VSHRN:         return "ARMISD::VSHRN"; | 
|  | 794 | case ARMISD::VRSHRs:        return "ARMISD::VRSHRs"; | 
|  | 795 | case ARMISD::VRSHRu:        return "ARMISD::VRSHRu"; | 
|  | 796 | case ARMISD::VRSHRN:        return "ARMISD::VRSHRN"; | 
|  | 797 | case ARMISD::VQSHLs:        return "ARMISD::VQSHLs"; | 
|  | 798 | case ARMISD::VQSHLu:        return "ARMISD::VQSHLu"; | 
|  | 799 | case ARMISD::VQSHLsu:       return "ARMISD::VQSHLsu"; | 
|  | 800 | case ARMISD::VQSHRNs:       return "ARMISD::VQSHRNs"; | 
|  | 801 | case ARMISD::VQSHRNu:       return "ARMISD::VQSHRNu"; | 
|  | 802 | case ARMISD::VQSHRNsu:      return "ARMISD::VQSHRNsu"; | 
|  | 803 | case ARMISD::VQRSHRNs:      return "ARMISD::VQRSHRNs"; | 
|  | 804 | case ARMISD::VQRSHRNu:      return "ARMISD::VQRSHRNu"; | 
|  | 805 | case ARMISD::VQRSHRNsu:     return "ARMISD::VQRSHRNsu"; | 
|  | 806 | case ARMISD::VGETLANEu:     return "ARMISD::VGETLANEu"; | 
|  | 807 | case ARMISD::VGETLANEs:     return "ARMISD::VGETLANEs"; | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 808 | case ARMISD::VMOVIMM:       return "ARMISD::VMOVIMM"; | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 809 | case ARMISD::VMVNIMM:       return "ARMISD::VMVNIMM"; | 
| Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 810 | case ARMISD::VDUP:          return "ARMISD::VDUP"; | 
| Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 811 | case ARMISD::VDUPLANE:      return "ARMISD::VDUPLANE"; | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 812 | case ARMISD::VEXT:          return "ARMISD::VEXT"; | 
| Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 813 | case ARMISD::VREV64:        return "ARMISD::VREV64"; | 
|  | 814 | case ARMISD::VREV32:        return "ARMISD::VREV32"; | 
|  | 815 | case ARMISD::VREV16:        return "ARMISD::VREV16"; | 
| Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 816 | case ARMISD::VZIP:          return "ARMISD::VZIP"; | 
|  | 817 | case ARMISD::VUZP:          return "ARMISD::VUZP"; | 
|  | 818 | case ARMISD::VTRN:          return "ARMISD::VTRN"; | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 819 | case ARMISD::VMULLs:        return "ARMISD::VMULLs"; | 
|  | 820 | case ARMISD::VMULLu:        return "ARMISD::VMULLu"; | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 821 | case ARMISD::BUILD_VECTOR:  return "ARMISD::BUILD_VECTOR"; | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 822 | case ARMISD::FMAX:          return "ARMISD::FMAX"; | 
|  | 823 | case ARMISD::FMIN:          return "ARMISD::FMIN"; | 
| Jim Grosbach | dd7d28a | 2010-07-17 01:50:57 +0000 | [diff] [blame] | 824 | case ARMISD::BFI:           return "ARMISD::BFI"; | 
| Bob Wilson | 364a72a | 2010-11-28 06:51:11 +0000 | [diff] [blame] | 825 | case ARMISD::VORRIMM:       return "ARMISD::VORRIMM"; | 
|  | 826 | case ARMISD::VBICIMM:       return "ARMISD::VBICIMM"; | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 827 | case ARMISD::VLD2DUP:       return "ARMISD::VLD2DUP"; | 
|  | 828 | case ARMISD::VLD3DUP:       return "ARMISD::VLD3DUP"; | 
|  | 829 | case ARMISD::VLD4DUP:       return "ARMISD::VLD4DUP"; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 830 | } | 
|  | 831 | } | 
|  | 832 |  | 
| Evan Cheng | 06b666c | 2010-05-15 02:18:07 +0000 | [diff] [blame] | 833 | /// getRegClassFor - Return the register class that should be used for the | 
|  | 834 | /// specified value type. | 
|  | 835 | TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const { | 
|  | 836 | // Map v4i64 to QQ registers but do not make the type legal. Similarly map | 
|  | 837 | // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to | 
|  | 838 | // load / store 4 to 8 consecutive D registers. | 
| Evan Cheng | 4782b1e | 2010-05-15 02:20:21 +0000 | [diff] [blame] | 839 | if (Subtarget->hasNEON()) { | 
|  | 840 | if (VT == MVT::v4i64) | 
|  | 841 | return ARM::QQPRRegisterClass; | 
|  | 842 | else if (VT == MVT::v8i64) | 
|  | 843 | return ARM::QQQQPRRegisterClass; | 
|  | 844 | } | 
| Evan Cheng | 06b666c | 2010-05-15 02:18:07 +0000 | [diff] [blame] | 845 | return TargetLowering::getRegClassFor(VT); | 
|  | 846 | } | 
|  | 847 |  | 
| Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 848 | // Create a fast isel object. | 
|  | 849 | FastISel * | 
|  | 850 | ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const { | 
|  | 851 | return ARM::createFastISel(funcInfo); | 
|  | 852 | } | 
|  | 853 |  | 
| Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 854 | /// getFunctionAlignment - Return the Log2 alignment of this function. | 
| Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 855 | unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const { | 
| Bob Wilson | b5b5057 | 2010-07-01 22:26:26 +0000 | [diff] [blame] | 856 | return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2; | 
| Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 857 | } | 
|  | 858 |  | 
| Anton Korobeynikov | cec36f4 | 2010-07-24 21:52:08 +0000 | [diff] [blame] | 859 | /// getMaximalGlobalOffset - Returns the maximal possible offset which can | 
|  | 860 | /// be used for loads / stores from the global. | 
|  | 861 | unsigned ARMTargetLowering::getMaximalGlobalOffset() const { | 
|  | 862 | return (Subtarget->isThumb1Only() ? 127 : 4095); | 
|  | 863 | } | 
|  | 864 |  | 
| Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 865 | Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const { | 
| Evan Cheng | c10f543 | 2010-05-28 23:25:23 +0000 | [diff] [blame] | 866 | unsigned NumVals = N->getNumValues(); | 
|  | 867 | if (!NumVals) | 
|  | 868 | return Sched::RegPressure; | 
|  | 869 |  | 
|  | 870 | for (unsigned i = 0; i != NumVals; ++i) { | 
| Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 871 | EVT VT = N->getValueType(i); | 
| Evan Cheng | d7e473c | 2010-10-29 18:07:31 +0000 | [diff] [blame] | 872 | if (VT == MVT::Flag || VT == MVT::Other) | 
|  | 873 | continue; | 
| Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 874 | if (VT.isFloatingPoint() || VT.isVector()) | 
|  | 875 | return Sched::Latency; | 
|  | 876 | } | 
| Evan Cheng | c10f543 | 2010-05-28 23:25:23 +0000 | [diff] [blame] | 877 |  | 
|  | 878 | if (!N->isMachineOpcode()) | 
|  | 879 | return Sched::RegPressure; | 
|  | 880 |  | 
|  | 881 | // Load are scheduled for latency even if there instruction itinerary | 
|  | 882 | // is not available. | 
|  | 883 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 884 | const TargetInstrDesc &TID = TII->get(N->getMachineOpcode()); | 
| Evan Cheng | d7e473c | 2010-10-29 18:07:31 +0000 | [diff] [blame] | 885 |  | 
|  | 886 | if (TID.getNumDefs() == 0) | 
|  | 887 | return Sched::RegPressure; | 
|  | 888 | if (!Itins->isEmpty() && | 
|  | 889 | Itins->getOperandCycle(TID.getSchedClass(), 0) > 2) | 
| Evan Cheng | c10f543 | 2010-05-28 23:25:23 +0000 | [diff] [blame] | 890 | return Sched::Latency; | 
|  | 891 |  | 
| Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 892 | return Sched::RegPressure; | 
|  | 893 | } | 
|  | 894 |  | 
| Evan Cheng | 3144687 | 2010-07-23 22:39:59 +0000 | [diff] [blame] | 895 | unsigned | 
|  | 896 | ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC, | 
|  | 897 | MachineFunction &MF) const { | 
| Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 898 | const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo(); | 
|  | 899 |  | 
| Evan Cheng | 3144687 | 2010-07-23 22:39:59 +0000 | [diff] [blame] | 900 | switch (RC->getID()) { | 
|  | 901 | default: | 
|  | 902 | return 0; | 
|  | 903 | case ARM::tGPRRegClassID: | 
| Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 904 | return TFI->hasFP(MF) ? 4 : 5; | 
| Evan Cheng | ac09680 | 2010-08-10 19:30:19 +0000 | [diff] [blame] | 905 | case ARM::GPRRegClassID: { | 
| Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 906 | unsigned FP = TFI->hasFP(MF) ? 1 : 0; | 
| Evan Cheng | ac09680 | 2010-08-10 19:30:19 +0000 | [diff] [blame] | 907 | return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0); | 
|  | 908 | } | 
| Evan Cheng | 3144687 | 2010-07-23 22:39:59 +0000 | [diff] [blame] | 909 | case ARM::SPRRegClassID:  // Currently not used as 'rep' register class. | 
|  | 910 | case ARM::DPRRegClassID: | 
|  | 911 | return 32 - 10; | 
|  | 912 | } | 
|  | 913 | } | 
|  | 914 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 915 | //===----------------------------------------------------------------------===// | 
|  | 916 | // Lowering Code | 
|  | 917 | //===----------------------------------------------------------------------===// | 
|  | 918 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 919 | /// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC | 
|  | 920 | static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) { | 
|  | 921 | switch (CC) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 922 | default: llvm_unreachable("Unknown condition code!"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 923 | case ISD::SETNE:  return ARMCC::NE; | 
|  | 924 | case ISD::SETEQ:  return ARMCC::EQ; | 
|  | 925 | case ISD::SETGT:  return ARMCC::GT; | 
|  | 926 | case ISD::SETGE:  return ARMCC::GE; | 
|  | 927 | case ISD::SETLT:  return ARMCC::LT; | 
|  | 928 | case ISD::SETLE:  return ARMCC::LE; | 
|  | 929 | case ISD::SETUGT: return ARMCC::HI; | 
|  | 930 | case ISD::SETUGE: return ARMCC::HS; | 
|  | 931 | case ISD::SETULT: return ARMCC::LO; | 
|  | 932 | case ISD::SETULE: return ARMCC::LS; | 
|  | 933 | } | 
|  | 934 | } | 
|  | 935 |  | 
| Bob Wilson | cd3b9a4 | 2009-09-09 23:14:54 +0000 | [diff] [blame] | 936 | /// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. | 
|  | 937 | static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode, | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 938 | ARMCC::CondCodes &CondCode2) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 939 | CondCode2 = ARMCC::AL; | 
|  | 940 | switch (CC) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 941 | default: llvm_unreachable("Unknown FP condition!"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 942 | case ISD::SETEQ: | 
|  | 943 | case ISD::SETOEQ: CondCode = ARMCC::EQ; break; | 
|  | 944 | case ISD::SETGT: | 
|  | 945 | case ISD::SETOGT: CondCode = ARMCC::GT; break; | 
|  | 946 | case ISD::SETGE: | 
|  | 947 | case ISD::SETOGE: CondCode = ARMCC::GE; break; | 
|  | 948 | case ISD::SETOLT: CondCode = ARMCC::MI; break; | 
| Bob Wilson | cd3b9a4 | 2009-09-09 23:14:54 +0000 | [diff] [blame] | 949 | case ISD::SETOLE: CondCode = ARMCC::LS; break; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 950 | case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break; | 
|  | 951 | case ISD::SETO:   CondCode = ARMCC::VC; break; | 
|  | 952 | case ISD::SETUO:  CondCode = ARMCC::VS; break; | 
|  | 953 | case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break; | 
|  | 954 | case ISD::SETUGT: CondCode = ARMCC::HI; break; | 
|  | 955 | case ISD::SETUGE: CondCode = ARMCC::PL; break; | 
|  | 956 | case ISD::SETLT: | 
|  | 957 | case ISD::SETULT: CondCode = ARMCC::LT; break; | 
|  | 958 | case ISD::SETLE: | 
|  | 959 | case ISD::SETULE: CondCode = ARMCC::LE; break; | 
|  | 960 | case ISD::SETNE: | 
|  | 961 | case ISD::SETUNE: CondCode = ARMCC::NE; break; | 
|  | 962 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 963 | } | 
|  | 964 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 965 | //===----------------------------------------------------------------------===// | 
|  | 966 | //                      Calling Convention Implementation | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 967 | //===----------------------------------------------------------------------===// | 
|  | 968 |  | 
|  | 969 | #include "ARMGenCallingConv.inc" | 
|  | 970 |  | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 971 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the | 
|  | 972 | /// given CallingConvention value. | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 973 | CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC, | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 974 | bool Return, | 
|  | 975 | bool isVarArg) const { | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 976 | switch (CC) { | 
|  | 977 | default: | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 978 | llvm_unreachable("Unsupported calling convention"); | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 979 | case CallingConv::Fast: | 
| Evan Cheng | 5c2d428 | 2010-10-23 02:19:37 +0000 | [diff] [blame] | 980 | if (Subtarget->hasVFP2() && !isVarArg) { | 
| Evan Cheng | 76f920d | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 981 | if (!Subtarget->isAAPCS_ABI()) | 
|  | 982 | return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS); | 
|  | 983 | // For AAPCS ABI targets, just use VFP variant of the calling convention. | 
|  | 984 | return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP); | 
|  | 985 | } | 
|  | 986 | // Fallthrough | 
|  | 987 | case CallingConv::C: { | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 988 | // Use target triple & subtarget features to do actual dispatch. | 
| Evan Cheng | 76f920d | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 989 | if (!Subtarget->isAAPCS_ABI()) | 
|  | 990 | return (Return ? RetCC_ARM_APCS : CC_ARM_APCS); | 
|  | 991 | else if (Subtarget->hasVFP2() && | 
|  | 992 | FloatABIType == FloatABI::Hard && !isVarArg) | 
|  | 993 | return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP); | 
|  | 994 | return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS); | 
|  | 995 | } | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 996 | case CallingConv::ARM_AAPCS_VFP: | 
| Evan Cheng | 76f920d | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 997 | return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP); | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 998 | case CallingConv::ARM_AAPCS: | 
| Evan Cheng | 76f920d | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 999 | return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS); | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 1000 | case CallingConv::ARM_APCS: | 
| Evan Cheng | 76f920d | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 1001 | return (Return ? RetCC_ARM_APCS : CC_ARM_APCS); | 
| Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 1002 | } | 
|  | 1003 | } | 
|  | 1004 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1005 | /// LowerCallResult - Lower the result values of a call into the | 
|  | 1006 | /// appropriate copies out of appropriate physical registers. | 
|  | 1007 | SDValue | 
|  | 1008 | ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1009 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1010 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1011 | DebugLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1012 | SmallVectorImpl<SDValue> &InVals) const { | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1013 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1014 | // Assign locations to each value returned by this call. | 
|  | 1015 | SmallVector<CCValAssign, 16> RVLocs; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1016 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | 
| Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 1017 | RVLocs, *DAG.getContext()); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1018 | CCInfo.AnalyzeCallResult(Ins, | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 1019 | CCAssignFnForNode(CallConv, /* Return*/ true, | 
|  | 1020 | isVarArg)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1021 |  | 
|  | 1022 | // Copy all of the result registers out of their specified physreg. | 
|  | 1023 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
|  | 1024 | CCValAssign VA = RVLocs[i]; | 
|  | 1025 |  | 
| Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 1026 | SDValue Val; | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1027 | if (VA.needsCustom()) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1028 | // Handle f64 or half of a v2f64. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1029 | SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1030 | InFlag); | 
| Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 1031 | Chain = Lo.getValue(1); | 
|  | 1032 | InFlag = Lo.getValue(2); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1033 | VA = RVLocs[++i]; // skip ahead to next loc | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1034 | SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, | 
| Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 1035 | InFlag); | 
|  | 1036 | Chain = Hi.getValue(1); | 
|  | 1037 | InFlag = Hi.getValue(2); | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1038 | Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1039 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1040 | if (VA.getLocVT() == MVT::v2f64) { | 
|  | 1041 | SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64); | 
|  | 1042 | Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val, | 
|  | 1043 | DAG.getConstant(0, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1044 |  | 
|  | 1045 | VA = RVLocs[++i]; // skip ahead to next loc | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1046 | Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1047 | Chain = Lo.getValue(1); | 
|  | 1048 | InFlag = Lo.getValue(2); | 
|  | 1049 | VA = RVLocs[++i]; // skip ahead to next loc | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1050 | Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1051 | Chain = Hi.getValue(1); | 
|  | 1052 | InFlag = Hi.getValue(2); | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1053 | Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1054 | Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val, | 
|  | 1055 | DAG.getConstant(1, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1056 | } | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1057 | } else { | 
| Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 1058 | Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(), | 
|  | 1059 | InFlag); | 
| Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 1060 | Chain = Val.getValue(1); | 
|  | 1061 | InFlag = Val.getValue(2); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1062 | } | 
| Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 1063 |  | 
|  | 1064 | switch (VA.getLocInfo()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1065 | default: llvm_unreachable("Unknown loc info!"); | 
| Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 1066 | case CCValAssign::Full: break; | 
|  | 1067 | case CCValAssign::BCvt: | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1068 | Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val); | 
| Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 1069 | break; | 
|  | 1070 | } | 
|  | 1071 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1072 | InVals.push_back(Val); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1073 | } | 
|  | 1074 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1075 | return Chain; | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1076 | } | 
|  | 1077 |  | 
|  | 1078 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified | 
|  | 1079 | /// by "Src" to address "Dst" of size "Size".  Alignment information is | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1080 | /// specified by the specific parameter attribute.  The copy will be passed as | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1081 | /// a byval function parameter. | 
|  | 1082 | /// Sometimes what we are copying is the end of a larger object, the part that | 
|  | 1083 | /// does not fit in registers. | 
|  | 1084 | static SDValue | 
|  | 1085 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, | 
|  | 1086 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, | 
|  | 1087 | DebugLoc dl) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1088 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1089 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), | 
| Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 1090 | /*isVolatile=*/false, /*AlwaysInline=*/false, | 
| Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 1091 | MachinePointerInfo(0), MachinePointerInfo(0)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1092 | } | 
|  | 1093 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1094 | /// LowerMemOpCallTo - Store the argument to the stack. | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1095 | SDValue | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1096 | ARMTargetLowering::LowerMemOpCallTo(SDValue Chain, | 
|  | 1097 | SDValue StackPtr, SDValue Arg, | 
|  | 1098 | DebugLoc dl, SelectionDAG &DAG, | 
|  | 1099 | const CCValAssign &VA, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1100 | ISD::ArgFlagsTy Flags) const { | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1101 | unsigned LocMemOffset = VA.getLocMemOffset(); | 
|  | 1102 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); | 
|  | 1103 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1104 | if (Flags.isByVal()) | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1105 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1106 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1107 | return DAG.getStore(Chain, dl, Arg, PtrOff, | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1108 | MachinePointerInfo::getStack(LocMemOffset), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1109 | false, false, 0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1110 | } | 
|  | 1111 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1112 | void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG, | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1113 | SDValue Chain, SDValue &Arg, | 
|  | 1114 | RegsToPassVector &RegsToPass, | 
|  | 1115 | CCValAssign &VA, CCValAssign &NextVA, | 
|  | 1116 | SDValue &StackPtr, | 
|  | 1117 | SmallVector<SDValue, 8> &MemOpChains, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1118 | ISD::ArgFlagsTy Flags) const { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1119 |  | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1120 | SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1121 | DAG.getVTList(MVT::i32, MVT::i32), Arg); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1122 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd)); | 
|  | 1123 |  | 
|  | 1124 | if (NextVA.isRegLoc()) | 
|  | 1125 | RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1))); | 
|  | 1126 | else { | 
|  | 1127 | assert(NextVA.isMemLoc()); | 
|  | 1128 | if (StackPtr.getNode() == 0) | 
|  | 1129 | StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy()); | 
|  | 1130 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1131 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1), | 
|  | 1132 | dl, DAG, NextVA, | 
|  | 1133 | Flags)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1134 | } | 
|  | 1135 | } | 
|  | 1136 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1137 | /// LowerCall - Lowering a call into a callseq_start <- | 
| Evan Cheng | fc40342 | 2007-02-03 08:53:01 +0000 | [diff] [blame] | 1138 | /// ARMISD:CALL <- callseq_end chain. Also add input and output parameter | 
|  | 1139 | /// nodes. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1140 | SDValue | 
| Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1141 | ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1142 | CallingConv::ID CallConv, bool isVarArg, | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1143 | bool &isTailCall, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1144 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1145 | const SmallVectorImpl<SDValue> &OutVals, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1146 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1147 | DebugLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1148 | SmallVectorImpl<SDValue> &InVals) const { | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1149 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1150 | bool IsStructRet    = (Outs.empty()) ? false : Outs[0].Flags.isSRet(); | 
|  | 1151 | bool IsSibCall = false; | 
| Bob Wilson | 703af3a | 2010-08-13 22:43:33 +0000 | [diff] [blame] | 1152 | // Temporarily disable tail calls so things don't break. | 
|  | 1153 | if (!EnableARMTailCalls) | 
|  | 1154 | isTailCall = false; | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1155 | if (isTailCall) { | 
|  | 1156 | // Check if it's really possible to do a tail call. | 
|  | 1157 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, | 
|  | 1158 | isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(), | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1159 | Outs, OutVals, Ins, DAG); | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1160 | // We don't support GuaranteedTailCallOpt for ARM, only automatically | 
|  | 1161 | // detected sibcalls. | 
|  | 1162 | if (isTailCall) { | 
|  | 1163 | ++NumTailCalls; | 
|  | 1164 | IsSibCall = true; | 
|  | 1165 | } | 
|  | 1166 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1167 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1168 | // Analyze operands of the call, assigning locations to each operand. | 
|  | 1169 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1170 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs, | 
|  | 1171 | *DAG.getContext()); | 
|  | 1172 | CCInfo.AnalyzeCallOperands(Outs, | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 1173 | CCAssignFnForNode(CallConv, /* Return*/ false, | 
|  | 1174 | isVarArg)); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1175 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1176 | // Get a count of how many bytes are to be pushed on the stack. | 
|  | 1177 | unsigned NumBytes = CCInfo.getNextStackOffset(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1178 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1179 | // For tail calls, memory operands are available in our caller's stack. | 
|  | 1180 | if (IsSibCall) | 
|  | 1181 | NumBytes = 0; | 
|  | 1182 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1183 | // Adjust the stack pointer for the new arguments... | 
|  | 1184 | // These operations are automatically eliminated by the prolog/epilog pass | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1185 | if (!IsSibCall) | 
|  | 1186 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1187 |  | 
| Jim Grosbach | f9a4b76 | 2010-02-24 01:43:03 +0000 | [diff] [blame] | 1188 | SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy()); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1189 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1190 | RegsToPassVector RegsToPass; | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1191 | SmallVector<SDValue, 8> MemOpChains; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1192 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1193 | // Walk the register/memloc assignments, inserting copies/loads.  In the case | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1194 | // of tail call optimization, arguments are handled later. | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1195 | for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size(); | 
|  | 1196 | i != e; | 
|  | 1197 | ++i, ++realArgIdx) { | 
|  | 1198 | CCValAssign &VA = ArgLocs[i]; | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1199 | SDValue Arg = OutVals[realArgIdx]; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1200 | ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1201 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1202 | // Promote the value if needed. | 
|  | 1203 | switch (VA.getLocInfo()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1204 | default: llvm_unreachable("Unknown loc info!"); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1205 | case CCValAssign::Full: break; | 
|  | 1206 | case CCValAssign::SExt: | 
|  | 1207 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); | 
|  | 1208 | break; | 
|  | 1209 | case CCValAssign::ZExt: | 
|  | 1210 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); | 
|  | 1211 | break; | 
|  | 1212 | case CCValAssign::AExt: | 
|  | 1213 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); | 
|  | 1214 | break; | 
|  | 1215 | case CCValAssign::BCvt: | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1216 | Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1217 | break; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1218 | } | 
|  | 1219 |  | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 1220 | // f64 and v2f64 might be passed in i32 pairs and must be split into pieces | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1221 | if (VA.needsCustom()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1222 | if (VA.getLocVT() == MVT::v2f64) { | 
|  | 1223 | SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg, | 
|  | 1224 | DAG.getConstant(0, MVT::i32)); | 
|  | 1225 | SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg, | 
|  | 1226 | DAG.getConstant(1, MVT::i32)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1227 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1228 | PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass, | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1229 | VA, ArgLocs[++i], StackPtr, MemOpChains, Flags); | 
|  | 1230 |  | 
|  | 1231 | VA = ArgLocs[++i]; // skip ahead to next loc | 
|  | 1232 | if (VA.isRegLoc()) { | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1233 | PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass, | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1234 | VA, ArgLocs[++i], StackPtr, MemOpChains, Flags); | 
|  | 1235 | } else { | 
|  | 1236 | assert(VA.isMemLoc()); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1237 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1238 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1, | 
|  | 1239 | dl, DAG, VA, Flags)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1240 | } | 
|  | 1241 | } else { | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1242 | PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i], | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1243 | StackPtr, MemOpChains, Flags); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1244 | } | 
|  | 1245 | } else if (VA.isRegLoc()) { | 
|  | 1246 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | 
| Dale Johannesen | df50d7e | 2010-06-18 18:13:11 +0000 | [diff] [blame] | 1247 | } else if (!IsSibCall) { | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1248 | assert(VA.isMemLoc()); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1249 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1250 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg, | 
|  | 1251 | dl, DAG, VA, Flags)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1252 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1253 | } | 
|  | 1254 |  | 
|  | 1255 | if (!MemOpChains.empty()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1256 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1257 | &MemOpChains[0], MemOpChains.size()); | 
|  | 1258 |  | 
|  | 1259 | // Build a sequence of copy-to-reg nodes chained together with token chain | 
|  | 1260 | // and flag operands which copy the outgoing args into the appropriate regs. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1261 | SDValue InFlag; | 
| Dale Johannesen | 6470a11 | 2010-06-15 22:08:33 +0000 | [diff] [blame] | 1262 | // Tail call byval lowering might overwrite argument registers so in case of | 
|  | 1263 | // tail call optimization the copies to registers are lowered later. | 
|  | 1264 | if (!isTailCall) | 
|  | 1265 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
|  | 1266 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
|  | 1267 | RegsToPass[i].second, InFlag); | 
|  | 1268 | InFlag = Chain.getValue(1); | 
|  | 1269 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1270 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1271 | // For tail calls lower the arguments to the 'real' stack slot. | 
|  | 1272 | if (isTailCall) { | 
|  | 1273 | // Force all the incoming stack arguments to be loaded from the stack | 
|  | 1274 | // before any new outgoing arguments are stored to the stack, because the | 
|  | 1275 | // outgoing stack slots may alias the incoming argument stack slots, and | 
|  | 1276 | // the alias isn't otherwise explicit. This is slightly more conservative | 
|  | 1277 | // than necessary, because it means that each store effectively depends | 
|  | 1278 | // on every argument instead of just those arguments it would clobber. | 
|  | 1279 |  | 
|  | 1280 | // Do not flag preceeding copytoreg stuff together with the following stuff. | 
|  | 1281 | InFlag = SDValue(); | 
|  | 1282 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
|  | 1283 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
|  | 1284 | RegsToPass[i].second, InFlag); | 
|  | 1285 | InFlag = Chain.getValue(1); | 
|  | 1286 | } | 
|  | 1287 | InFlag =SDValue(); | 
|  | 1288 | } | 
|  | 1289 |  | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1290 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every | 
|  | 1291 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol | 
|  | 1292 | // node so that legalize doesn't hack it. | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1293 | bool isDirect = false; | 
|  | 1294 | bool isARMFunc = false; | 
| Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1295 | bool isLocalARMFunc = false; | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1296 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 1297 |  | 
|  | 1298 | if (EnableARMLongCalls) { | 
|  | 1299 | assert (getTargetMachine().getRelocationModel() == Reloc::Static | 
|  | 1300 | && "long-calls with non-static relocation model!"); | 
|  | 1301 | // Handle a global address or an external symbol. If it's not one of | 
|  | 1302 | // those, the target's already in a register, so we don't need to do | 
|  | 1303 | // anything extra. | 
|  | 1304 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | 
| Anders Carlsson | 0dbdca5 | 2010-04-15 03:11:28 +0000 | [diff] [blame] | 1305 | const GlobalValue *GV = G->getGlobal(); | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 1306 | // Create a constant pool entry for the callee address | 
|  | 1307 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
|  | 1308 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, | 
|  | 1309 | ARMPCLabelIndex, | 
|  | 1310 | ARMCP::CPValue, 0); | 
|  | 1311 | // Get the address of the callee into a register | 
|  | 1312 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4); | 
|  | 1313 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
|  | 1314 | Callee = DAG.getLoad(getPointerTy(), dl, | 
|  | 1315 | DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1316 | MachinePointerInfo::getConstantPool(), | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 1317 | false, false, 0); | 
|  | 1318 | } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) { | 
|  | 1319 | const char *Sym = S->getSymbol(); | 
|  | 1320 |  | 
|  | 1321 | // Create a constant pool entry for the callee address | 
|  | 1322 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
|  | 1323 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(), | 
|  | 1324 | Sym, ARMPCLabelIndex, 0); | 
|  | 1325 | // Get the address of the callee into a register | 
|  | 1326 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4); | 
|  | 1327 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
|  | 1328 | Callee = DAG.getLoad(getPointerTy(), dl, | 
|  | 1329 | DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1330 | MachinePointerInfo::getConstantPool(), | 
| Jim Grosbach | e7b5252 | 2010-04-14 22:28:31 +0000 | [diff] [blame] | 1331 | false, false, 0); | 
|  | 1332 | } | 
|  | 1333 | } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1334 | const GlobalValue *GV = G->getGlobal(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1335 | isDirect = true; | 
| Chris Lattner | 4fb63d0 | 2009-07-15 04:12:33 +0000 | [diff] [blame] | 1336 | bool isExt = GV->isDeclaration() || GV->isWeakForLinker(); | 
| Evan Cheng | 970a419 | 2007-01-19 19:28:01 +0000 | [diff] [blame] | 1337 | bool isStub = (isExt && Subtarget->isTargetDarwin()) && | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1338 | getTargetMachine().getRelocationModel() != Reloc::Static; | 
|  | 1339 | isARMFunc = !Subtarget->isThumb() || isStub; | 
| Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1340 | // ARM call to a local ARM function is predicable. | 
| Evan Cheng | 46df4eb | 2010-06-16 07:35:02 +0000 | [diff] [blame] | 1341 | isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking); | 
| Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 1342 | // tBX takes a register source operand. | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 1343 | if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1344 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 1345 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, | 
| Jim Grosbach | 3fb2b1e | 2009-09-01 01:57:56 +0000 | [diff] [blame] | 1346 | ARMPCLabelIndex, | 
|  | 1347 | ARMCP::CPValue, 4); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1348 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1349 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1350 | Callee = DAG.getLoad(getPointerTy(), dl, | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1351 | DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1352 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1353 | false, false, 0); | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1354 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1355 | Callee = DAG.getNode(ARMISD::PIC_ADD, dl, | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1356 | getPointerTy(), Callee, PICLabel); | 
| Jim Grosbach | 637d89f | 2010-09-22 23:27:36 +0000 | [diff] [blame] | 1357 | } else { | 
|  | 1358 | // On ELF targets for PIC code, direct calls should go through the PLT | 
|  | 1359 | unsigned OpFlags = 0; | 
|  | 1360 | if (Subtarget->isTargetELF() && | 
|  | 1361 | getTargetMachine().getRelocationModel() == Reloc::PIC_) | 
|  | 1362 | OpFlags = ARMII::MO_PLT; | 
|  | 1363 | Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags); | 
|  | 1364 | } | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1365 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1366 | isDirect = true; | 
| Evan Cheng | 970a419 | 2007-01-19 19:28:01 +0000 | [diff] [blame] | 1367 | bool isStub = Subtarget->isTargetDarwin() && | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1368 | getTargetMachine().getRelocationModel() != Reloc::Static; | 
|  | 1369 | isARMFunc = !Subtarget->isThumb() || isStub; | 
| Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 1370 | // tBX takes a register source operand. | 
|  | 1371 | const char *Sym = S->getSymbol(); | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 1372 | if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1373 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 1374 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(), | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 1375 | Sym, ARMPCLabelIndex, 4); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1376 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1377 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1378 | Callee = DAG.getLoad(getPointerTy(), dl, | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1379 | DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1380 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1381 | false, false, 0); | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1382 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1383 | Callee = DAG.getNode(ARMISD::PIC_ADD, dl, | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1384 | getPointerTy(), Callee, PICLabel); | 
| Jim Grosbach | 637d89f | 2010-09-22 23:27:36 +0000 | [diff] [blame] | 1385 | } else { | 
|  | 1386 | unsigned OpFlags = 0; | 
|  | 1387 | // On ELF targets for PIC code, direct calls should go through the PLT | 
|  | 1388 | if (Subtarget->isTargetELF() && | 
|  | 1389 | getTargetMachine().getRelocationModel() == Reloc::PIC_) | 
|  | 1390 | OpFlags = ARMII::MO_PLT; | 
|  | 1391 | Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags); | 
|  | 1392 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1393 | } | 
|  | 1394 |  | 
| Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1395 | // FIXME: handle tail calls differently. | 
|  | 1396 | unsigned CallOpc; | 
| Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1397 | if (Subtarget->isThumb()) { | 
|  | 1398 | if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps()) | 
| Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1399 | CallOpc = ARMISD::CALL_NOLINK; | 
|  | 1400 | else | 
|  | 1401 | CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL; | 
|  | 1402 | } else { | 
|  | 1403 | CallOpc = (isDirect || Subtarget->hasV5TOps()) | 
| Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1404 | ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL) | 
|  | 1405 | : ARMISD::CALL_NOLINK; | 
| Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1406 | } | 
| Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1407 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1408 | std::vector<SDValue> Ops; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1409 | Ops.push_back(Chain); | 
|  | 1410 | Ops.push_back(Callee); | 
|  | 1411 |  | 
|  | 1412 | // Add argument registers to the end of the list so that they are known live | 
|  | 1413 | // into the call. | 
|  | 1414 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) | 
|  | 1415 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | 
|  | 1416 | RegsToPass[i].second.getValueType())); | 
|  | 1417 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1418 | if (InFlag.getNode()) | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1419 | Ops.push_back(InFlag); | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1420 |  | 
|  | 1421 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dale Johannesen | cf296fa | 2010-06-05 00:51:39 +0000 | [diff] [blame] | 1422 | if (isTailCall) | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1423 | return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size()); | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1424 |  | 
| Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1425 | // Returns a chain and a flag for retval copy to use. | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1426 | Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size()); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1427 | InFlag = Chain.getValue(1); | 
|  | 1428 |  | 
| Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1429 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), | 
|  | 1430 | DAG.getIntPtrConstant(0, true), InFlag); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1431 | if (!Ins.empty()) | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1432 | InFlag = Chain.getValue(1); | 
|  | 1433 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1434 | // Handle result values, copying them out of physregs into vregs that we | 
|  | 1435 | // return. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1436 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, | 
|  | 1437 | dl, DAG, InVals); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1438 | } | 
|  | 1439 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1440 | /// MatchingStackOffset - Return true if the given stack call argument is | 
|  | 1441 | /// already available in the same position (relatively) of the caller's | 
|  | 1442 | /// incoming argument stack. | 
|  | 1443 | static | 
|  | 1444 | bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags, | 
|  | 1445 | MachineFrameInfo *MFI, const MachineRegisterInfo *MRI, | 
|  | 1446 | const ARMInstrInfo *TII) { | 
|  | 1447 | unsigned Bytes = Arg.getValueType().getSizeInBits() / 8; | 
|  | 1448 | int FI = INT_MAX; | 
|  | 1449 | if (Arg.getOpcode() == ISD::CopyFromReg) { | 
|  | 1450 | unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg(); | 
|  | 1451 | if (!VR || TargetRegisterInfo::isPhysicalRegister(VR)) | 
|  | 1452 | return false; | 
|  | 1453 | MachineInstr *Def = MRI->getVRegDef(VR); | 
|  | 1454 | if (!Def) | 
|  | 1455 | return false; | 
|  | 1456 | if (!Flags.isByVal()) { | 
|  | 1457 | if (!TII->isLoadFromStackSlot(Def, FI)) | 
|  | 1458 | return false; | 
|  | 1459 | } else { | 
| Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1460 | return false; | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1461 | } | 
|  | 1462 | } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) { | 
|  | 1463 | if (Flags.isByVal()) | 
|  | 1464 | // ByVal argument is passed in as a pointer but it's now being | 
|  | 1465 | // dereferenced. e.g. | 
|  | 1466 | // define @foo(%struct.X* %A) { | 
|  | 1467 | //   tail call @bar(%struct.X* byval %A) | 
|  | 1468 | // } | 
|  | 1469 | return false; | 
|  | 1470 | SDValue Ptr = Ld->getBasePtr(); | 
|  | 1471 | FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr); | 
|  | 1472 | if (!FINode) | 
|  | 1473 | return false; | 
|  | 1474 | FI = FINode->getIndex(); | 
|  | 1475 | } else | 
|  | 1476 | return false; | 
|  | 1477 |  | 
|  | 1478 | assert(FI != INT_MAX); | 
|  | 1479 | if (!MFI->isFixedObjectIndex(FI)) | 
|  | 1480 | return false; | 
|  | 1481 | return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI); | 
|  | 1482 | } | 
|  | 1483 |  | 
|  | 1484 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible | 
|  | 1485 | /// for tail call optimization. Targets which want to do tail call | 
|  | 1486 | /// optimization should implement this function. | 
|  | 1487 | bool | 
|  | 1488 | ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, | 
|  | 1489 | CallingConv::ID CalleeCC, | 
|  | 1490 | bool isVarArg, | 
|  | 1491 | bool isCalleeStructRet, | 
|  | 1492 | bool isCallerStructRet, | 
|  | 1493 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1494 | const SmallVectorImpl<SDValue> &OutVals, | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1495 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1496 | SelectionDAG& DAG) const { | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1497 | const Function *CallerF = DAG.getMachineFunction().getFunction(); | 
|  | 1498 | CallingConv::ID CallerCC = CallerF->getCallingConv(); | 
|  | 1499 | bool CCMatch = CallerCC == CalleeCC; | 
|  | 1500 |  | 
|  | 1501 | // Look for obvious safe cases to perform tail call optimization that do not | 
|  | 1502 | // require ABI changes. This is what gcc calls sibcall. | 
|  | 1503 |  | 
| Jim Grosbach | 7616b64 | 2010-06-16 23:45:49 +0000 | [diff] [blame] | 1504 | // Do not sibcall optimize vararg calls unless the call site is not passing | 
|  | 1505 | // any arguments. | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1506 | if (isVarArg && !Outs.empty()) | 
|  | 1507 | return false; | 
|  | 1508 |  | 
|  | 1509 | // Also avoid sibcall optimization if either caller or callee uses struct | 
|  | 1510 | // return semantics. | 
|  | 1511 | if (isCalleeStructRet || isCallerStructRet) | 
|  | 1512 | return false; | 
|  | 1513 |  | 
| Dale Johannesen | e39fdbe | 2010-06-23 18:52:34 +0000 | [diff] [blame] | 1514 | // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo:: | 
| Evan Cheng | 0110ac6 | 2010-06-19 01:01:32 +0000 | [diff] [blame] | 1515 | // emitEpilogue is not ready for them. | 
| Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1516 | // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take | 
|  | 1517 | // LR.  This means if we need to reload LR, it takes an extra instructions, | 
|  | 1518 | // which outweighs the value of the tail call; but here we don't know yet | 
|  | 1519 | // whether LR is going to be used.  Probably the right approach is to | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 1520 | // generate the tail call here and turn it back into CALL/RET in | 
| Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1521 | // emitEpilogue if LR is used. | 
| Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1522 |  | 
|  | 1523 | // Thumb1 PIC calls to external symbols use BX, so they can be tail calls, | 
|  | 1524 | // but we need to make sure there are enough registers; the only valid | 
|  | 1525 | // registers are the 4 used for parameters.  We don't currently do this | 
|  | 1526 | // case. | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1527 | if (Subtarget->isThumb1Only()) | 
|  | 1528 | return false; | 
| Dale Johannesen | df50d7e | 2010-06-18 18:13:11 +0000 | [diff] [blame] | 1529 |  | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1530 | // If the calling conventions do not match, then we'd better make sure the | 
|  | 1531 | // results are returned in the same way as what the caller expects. | 
|  | 1532 | if (!CCMatch) { | 
|  | 1533 | SmallVector<CCValAssign, 16> RVLocs1; | 
|  | 1534 | CCState CCInfo1(CalleeCC, false, getTargetMachine(), | 
|  | 1535 | RVLocs1, *DAG.getContext()); | 
|  | 1536 | CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg)); | 
|  | 1537 |  | 
|  | 1538 | SmallVector<CCValAssign, 16> RVLocs2; | 
|  | 1539 | CCState CCInfo2(CallerCC, false, getTargetMachine(), | 
|  | 1540 | RVLocs2, *DAG.getContext()); | 
|  | 1541 | CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg)); | 
|  | 1542 |  | 
|  | 1543 | if (RVLocs1.size() != RVLocs2.size()) | 
|  | 1544 | return false; | 
|  | 1545 | for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) { | 
|  | 1546 | if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc()) | 
|  | 1547 | return false; | 
|  | 1548 | if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo()) | 
|  | 1549 | return false; | 
|  | 1550 | if (RVLocs1[i].isRegLoc()) { | 
|  | 1551 | if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg()) | 
|  | 1552 | return false; | 
|  | 1553 | } else { | 
|  | 1554 | if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset()) | 
|  | 1555 | return false; | 
|  | 1556 | } | 
|  | 1557 | } | 
|  | 1558 | } | 
|  | 1559 |  | 
|  | 1560 | // If the callee takes no arguments then go on to check the results of the | 
|  | 1561 | // call. | 
|  | 1562 | if (!Outs.empty()) { | 
|  | 1563 | // Check if stack adjustment is needed. For now, do not do this if any | 
|  | 1564 | // argument is passed on the stack. | 
|  | 1565 | SmallVector<CCValAssign, 16> ArgLocs; | 
|  | 1566 | CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(), | 
|  | 1567 | ArgLocs, *DAG.getContext()); | 
|  | 1568 | CCInfo.AnalyzeCallOperands(Outs, | 
|  | 1569 | CCAssignFnForNode(CalleeCC, false, isVarArg)); | 
|  | 1570 | if (CCInfo.getNextStackOffset()) { | 
|  | 1571 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1572 |  | 
|  | 1573 | // Check if the arguments are already laid out in the right way as | 
|  | 1574 | // the caller's fixed stack objects. | 
|  | 1575 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
|  | 1576 | const MachineRegisterInfo *MRI = &MF.getRegInfo(); | 
|  | 1577 | const ARMInstrInfo *TII = | 
|  | 1578 | ((ARMTargetMachine&)getTargetMachine()).getInstrInfo(); | 
| Dale Johannesen | cf296fa | 2010-06-05 00:51:39 +0000 | [diff] [blame] | 1579 | for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size(); | 
|  | 1580 | i != e; | 
|  | 1581 | ++i, ++realArgIdx) { | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1582 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1583 | EVT RegVT = VA.getLocVT(); | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1584 | SDValue Arg = OutVals[realArgIdx]; | 
| Dale Johannesen | cf296fa | 2010-06-05 00:51:39 +0000 | [diff] [blame] | 1585 | ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags; | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1586 | if (VA.getLocInfo() == CCValAssign::Indirect) | 
|  | 1587 | return false; | 
| Dale Johannesen | cf296fa | 2010-06-05 00:51:39 +0000 | [diff] [blame] | 1588 | if (VA.needsCustom()) { | 
|  | 1589 | // f64 and vector types are split into multiple registers or | 
|  | 1590 | // register/stack-slot combinations.  The types will not match | 
|  | 1591 | // the registers; give up on memory f64 refs until we figure | 
|  | 1592 | // out what to do about this. | 
|  | 1593 | if (!VA.isRegLoc()) | 
|  | 1594 | return false; | 
|  | 1595 | if (!ArgLocs[++i].isRegLoc()) | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 1596 | return false; | 
| Dale Johannesen | cf296fa | 2010-06-05 00:51:39 +0000 | [diff] [blame] | 1597 | if (RegVT == MVT::v2f64) { | 
|  | 1598 | if (!ArgLocs[++i].isRegLoc()) | 
|  | 1599 | return false; | 
|  | 1600 | if (!ArgLocs[++i].isRegLoc()) | 
|  | 1601 | return false; | 
|  | 1602 | } | 
|  | 1603 | } else if (!VA.isRegLoc()) { | 
| Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1604 | if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags, | 
|  | 1605 | MFI, MRI, TII)) | 
|  | 1606 | return false; | 
|  | 1607 | } | 
|  | 1608 | } | 
|  | 1609 | } | 
|  | 1610 | } | 
|  | 1611 |  | 
|  | 1612 | return true; | 
|  | 1613 | } | 
|  | 1614 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1615 | SDValue | 
|  | 1616 | ARMTargetLowering::LowerReturn(SDValue Chain, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1617 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1618 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1619 | const SmallVectorImpl<SDValue> &OutVals, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1620 | DebugLoc dl, SelectionDAG &DAG) const { | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1621 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1622 | // CCValAssign - represent the assignment of the return value to a location. | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1623 | SmallVector<CCValAssign, 16> RVLocs; | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1624 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1625 | // CCState - Info about the registers and stack slots. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1626 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs, | 
|  | 1627 | *DAG.getContext()); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1628 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1629 | // Analyze outgoing return values. | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 1630 | CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true, | 
|  | 1631 | isVarArg)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1632 |  | 
|  | 1633 | // If this is the first return lowered for this function, add | 
|  | 1634 | // the regs to the liveout set for the function. | 
|  | 1635 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { | 
|  | 1636 | for (unsigned i = 0; i != RVLocs.size(); ++i) | 
|  | 1637 | if (RVLocs[i].isRegLoc()) | 
|  | 1638 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1639 | } | 
|  | 1640 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1641 | SDValue Flag; | 
|  | 1642 |  | 
|  | 1643 | // Copy the result values into the output registers. | 
|  | 1644 | for (unsigned i = 0, realRVLocIdx = 0; | 
|  | 1645 | i != RVLocs.size(); | 
|  | 1646 | ++i, ++realRVLocIdx) { | 
|  | 1647 | CCValAssign &VA = RVLocs[i]; | 
|  | 1648 | assert(VA.isRegLoc() && "Can only return in registers!"); | 
|  | 1649 |  | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1650 | SDValue Arg = OutVals[realRVLocIdx]; | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1651 |  | 
|  | 1652 | switch (VA.getLocInfo()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1653 | default: llvm_unreachable("Unknown loc info!"); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1654 | case CCValAssign::Full: break; | 
|  | 1655 | case CCValAssign::BCvt: | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1656 | Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1657 | break; | 
|  | 1658 | } | 
|  | 1659 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1660 | if (VA.needsCustom()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1661 | if (VA.getLocVT() == MVT::v2f64) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1662 | // Extract the first half and return it in two registers. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1663 | SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg, | 
|  | 1664 | DAG.getConstant(0, MVT::i32)); | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1665 | SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1666 | DAG.getVTList(MVT::i32, MVT::i32), Half); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1667 |  | 
|  | 1668 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag); | 
|  | 1669 | Flag = Chain.getValue(1); | 
|  | 1670 | VA = RVLocs[++i]; // skip ahead to next loc | 
|  | 1671 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), | 
|  | 1672 | HalfGPRs.getValue(1), Flag); | 
|  | 1673 | Flag = Chain.getValue(1); | 
|  | 1674 | VA = RVLocs[++i]; // skip ahead to next loc | 
|  | 1675 |  | 
|  | 1676 | // Extract the 2nd half and fall through to handle it as an f64 value. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1677 | Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg, | 
|  | 1678 | DAG.getConstant(1, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1679 | } | 
|  | 1680 | // Legalize ret f64 -> ret 2 x i32.  We always have fmrrd if f64 is | 
|  | 1681 | // available. | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1682 | SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1683 | DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1684 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag); | 
| Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 1685 | Flag = Chain.getValue(1); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1686 | VA = RVLocs[++i]; // skip ahead to next loc | 
|  | 1687 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1), | 
|  | 1688 | Flag); | 
|  | 1689 | } else | 
|  | 1690 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); | 
|  | 1691 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1692 | // Guarantee that all emitted copies are | 
|  | 1693 | // stuck together, avoiding something bad. | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1694 | Flag = Chain.getValue(1); | 
|  | 1695 | } | 
|  | 1696 |  | 
|  | 1697 | SDValue result; | 
|  | 1698 | if (Flag.getNode()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1699 | result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1700 | else // Return Void | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1701 | result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1702 |  | 
|  | 1703 | return result; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1704 | } | 
|  | 1705 |  | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1706 | bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const { | 
|  | 1707 | if (N->getNumValues() != 1) | 
|  | 1708 | return false; | 
|  | 1709 | if (!N->hasNUsesOfValue(1, 0)) | 
|  | 1710 | return false; | 
|  | 1711 |  | 
|  | 1712 | unsigned NumCopies = 0; | 
|  | 1713 | SDNode* Copies[2]; | 
|  | 1714 | SDNode *Use = *N->use_begin(); | 
|  | 1715 | if (Use->getOpcode() == ISD::CopyToReg) { | 
|  | 1716 | Copies[NumCopies++] = Use; | 
|  | 1717 | } else if (Use->getOpcode() == ARMISD::VMOVRRD) { | 
|  | 1718 | // f64 returned in a pair of GPRs. | 
|  | 1719 | for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end(); | 
|  | 1720 | UI != UE; ++UI) { | 
|  | 1721 | if (UI->getOpcode() != ISD::CopyToReg) | 
|  | 1722 | return false; | 
|  | 1723 | Copies[UI.getUse().getResNo()] = *UI; | 
|  | 1724 | ++NumCopies; | 
|  | 1725 | } | 
|  | 1726 | } else if (Use->getOpcode() == ISD::BITCAST) { | 
|  | 1727 | // f32 returned in a single GPR. | 
|  | 1728 | if (!Use->hasNUsesOfValue(1, 0)) | 
|  | 1729 | return false; | 
|  | 1730 | Use = *Use->use_begin(); | 
|  | 1731 | if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0)) | 
|  | 1732 | return false; | 
|  | 1733 | Copies[NumCopies++] = Use; | 
|  | 1734 | } else { | 
|  | 1735 | return false; | 
|  | 1736 | } | 
|  | 1737 |  | 
|  | 1738 | if (NumCopies != 1 && NumCopies != 2) | 
|  | 1739 | return false; | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1740 |  | 
|  | 1741 | bool HasRet = false; | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1742 | for (unsigned i = 0; i < NumCopies; ++i) { | 
|  | 1743 | SDNode *Copy = Copies[i]; | 
|  | 1744 | for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end(); | 
|  | 1745 | UI != UE; ++UI) { | 
|  | 1746 | if (UI->getOpcode() == ISD::CopyToReg) { | 
|  | 1747 | SDNode *Use = *UI; | 
|  | 1748 | if (Use == Copies[0] || Use == Copies[1]) | 
|  | 1749 | continue; | 
|  | 1750 | return false; | 
|  | 1751 | } | 
|  | 1752 | if (UI->getOpcode() != ARMISD::RET_FLAG) | 
|  | 1753 | return false; | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1754 | HasRet = true; | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1755 | } | 
|  | 1756 | } | 
|  | 1757 |  | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1758 | return HasRet; | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1759 | } | 
|  | 1760 |  | 
| Bob Wilson | b62d257 | 2009-11-03 00:02:05 +0000 | [diff] [blame] | 1761 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as | 
|  | 1762 | // their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is | 
|  | 1763 | // one of the above mentioned nodes. It has to be wrapped because otherwise | 
|  | 1764 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | 
|  | 1765 | // be used to form addressing mode. These wrapped nodes will be selected | 
|  | 1766 | // into MOVi. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1767 | static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1768 | EVT PtrVT = Op.getValueType(); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1769 | // FIXME there is no actual debug info here | 
|  | 1770 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1771 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1772 | SDValue Res; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1773 | if (CP->isMachineConstantPoolEntry()) | 
|  | 1774 | Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT, | 
|  | 1775 | CP->getAlignment()); | 
|  | 1776 | else | 
|  | 1777 | Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT, | 
|  | 1778 | CP->getAlignment()); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1779 | return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1780 | } | 
|  | 1781 |  | 
| Jim Grosbach | e1102ca | 2010-07-19 17:20:38 +0000 | [diff] [blame] | 1782 | unsigned ARMTargetLowering::getJumpTableEncoding() const { | 
|  | 1783 | return MachineJumpTableInfo::EK_Inline; | 
|  | 1784 | } | 
|  | 1785 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1786 | SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, | 
|  | 1787 | SelectionDAG &DAG) const { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1788 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1789 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 1790 | unsigned ARMPCLabelIndex = 0; | 
| Bob Wilson | ddb16df | 2009-10-30 05:45:42 +0000 | [diff] [blame] | 1791 | DebugLoc DL = Op.getDebugLoc(); | 
| Bob Wilson | 907eebd | 2009-11-02 20:59:23 +0000 | [diff] [blame] | 1792 | EVT PtrVT = getPointerTy(); | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1793 | const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); | 
| Bob Wilson | 907eebd | 2009-11-02 20:59:23 +0000 | [diff] [blame] | 1794 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); | 
|  | 1795 | SDValue CPAddr; | 
|  | 1796 | if (RelocM == Reloc::Static) { | 
|  | 1797 | CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4); | 
|  | 1798 | } else { | 
|  | 1799 | unsigned PCAdj = Subtarget->isThumb() ? 4 : 8; | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1800 | ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Bob Wilson | 907eebd | 2009-11-02 20:59:23 +0000 | [diff] [blame] | 1801 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex, | 
|  | 1802 | ARMCP::CPBlockAddress, | 
|  | 1803 | PCAdj); | 
|  | 1804 | CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
|  | 1805 | } | 
|  | 1806 | CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr); | 
|  | 1807 | SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1808 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1809 | false, false, 0); | 
| Bob Wilson | 907eebd | 2009-11-02 20:59:23 +0000 | [diff] [blame] | 1810 | if (RelocM == Reloc::Static) | 
|  | 1811 | return Result; | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1812 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Bob Wilson | 907eebd | 2009-11-02 20:59:23 +0000 | [diff] [blame] | 1813 | return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel); | 
| Bob Wilson | ddb16df | 2009-10-30 05:45:42 +0000 | [diff] [blame] | 1814 | } | 
|  | 1815 |  | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1816 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1817 | SDValue | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1818 | ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1819 | SelectionDAG &DAG) const { | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1820 | DebugLoc dl = GA->getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1821 | EVT PtrVT = getPointerTy(); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1822 | unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8; | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1823 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1824 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 1825 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1826 | ARMConstantPoolValue *CPV = | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 1827 | new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, | 
| Jim Grosbach | 3a2429a | 2010-11-09 21:36:17 +0000 | [diff] [blame] | 1828 | ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1829 | SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1830 | Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument); | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1831 | Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1832 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1833 | false, false, 0); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1834 | SDValue Chain = Argument.getValue(1); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1835 |  | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1836 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1837 | Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1838 |  | 
|  | 1839 | // call __tls_get_addr. | 
|  | 1840 | ArgListTy Args; | 
|  | 1841 | ArgListEntry Entry; | 
|  | 1842 | Entry.Node = Argument; | 
| Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 1843 | Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext()); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1844 | Args.push_back(Entry); | 
| Dale Johannesen | 7d2ad62 | 2009-01-30 23:10:59 +0000 | [diff] [blame] | 1845 | // FIXME: is there useful debug info available here? | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1846 | std::pair<SDValue, SDValue> CallResult = | 
| Evan Cheng | 59bc060 | 2009-08-14 19:11:20 +0000 | [diff] [blame] | 1847 | LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()), | 
|  | 1848 | false, false, false, false, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1849 | 0, CallingConv::C, false, /*isReturnValueUsed=*/true, | 
| Bill Wendling | 46ada19 | 2010-03-02 01:55:18 +0000 | [diff] [blame] | 1850 | DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1851 | return CallResult.first; | 
|  | 1852 | } | 
|  | 1853 |  | 
|  | 1854 | // Lower ISD::GlobalTLSAddress using the "initial exec" or | 
|  | 1855 | // "local exec" model. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1856 | SDValue | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1857 | ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1858 | SelectionDAG &DAG) const { | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1859 | const GlobalValue *GV = GA->getGlobal(); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1860 | DebugLoc dl = GA->getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1861 | SDValue Offset; | 
|  | 1862 | SDValue Chain = DAG.getEntryNode(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1863 | EVT PtrVT = getPointerTy(); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1864 | // Get the Thread Pointer | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1865 | SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1866 |  | 
| Chris Lattner | 4fb63d0 | 2009-07-15 04:12:33 +0000 | [diff] [blame] | 1867 | if (GV->isDeclaration()) { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1868 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1869 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 1870 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
|  | 1871 | // Initial exec model. | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1872 | unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8; | 
|  | 1873 | ARMConstantPoolValue *CPV = | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 1874 | new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, | 
| Jim Grosbach | 3a2429a | 2010-11-09 21:36:17 +0000 | [diff] [blame] | 1875 | ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1876 | Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1877 | Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset); | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1878 | Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1879 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1880 | false, false, 0); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1881 | Chain = Offset.getValue(1); | 
|  | 1882 |  | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1883 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1884 | Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1885 |  | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1886 | Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1887 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1888 | false, false, 0); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1889 | } else { | 
|  | 1890 | // local exec model | 
| Jim Grosbach | 3a2429a | 2010-11-09 21:36:17 +0000 | [diff] [blame] | 1891 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1892 | Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1893 | Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset); | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1894 | Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1895 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1896 | false, false, 0); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1897 | } | 
|  | 1898 |  | 
|  | 1899 | // The address of the thread local variable is the add of the thread | 
|  | 1900 | // pointer with the offset of the variable. | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1901 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1902 | } | 
|  | 1903 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1904 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1905 | ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const { | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1906 | // TODO: implement the "local dynamic" model | 
|  | 1907 | assert(Subtarget->isTargetELF() && | 
|  | 1908 | "TLS not implemented for non-ELF targets"); | 
|  | 1909 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); | 
|  | 1910 | // If the relocation model is PIC, use the "General Dynamic" TLS Model, | 
|  | 1911 | // otherwise use the "Local Exec" TLS Model | 
|  | 1912 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) | 
|  | 1913 | return LowerToTLSGeneralDynamicModel(GA, DAG); | 
|  | 1914 | else | 
|  | 1915 | return LowerToTLSExecModels(GA, DAG); | 
|  | 1916 | } | 
|  | 1917 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1918 | SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1919 | SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1920 | EVT PtrVT = getPointerTy(); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1921 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1922 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1923 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); | 
|  | 1924 | if (RelocM == Reloc::PIC_) { | 
| Rafael Espindola | bb46f52 | 2009-01-15 20:18:42 +0000 | [diff] [blame] | 1925 | bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility(); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1926 | ARMConstantPoolValue *CPV = | 
| Jim Grosbach | 3a2429a | 2010-11-09 21:36:17 +0000 | [diff] [blame] | 1927 | new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1928 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1929 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1930 | SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), | 
| Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 1931 | CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1932 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1933 | false, false, 0); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1934 | SDValue Chain = Result.getValue(1); | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1935 | SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1936 | Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1937 | if (!UseGOTOFF) | 
| Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 1938 | Result = DAG.getLoad(PtrVT, dl, Chain, Result, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1939 | MachinePointerInfo::getGOT(), false, false, 0); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1940 | return Result; | 
|  | 1941 | } else { | 
| Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1942 | // If we have T2 ops, we can materialize the address directly via movt/movw | 
|  | 1943 | // pair. This is always cheaper. | 
|  | 1944 | if (Subtarget->useMovt()) { | 
|  | 1945 | return DAG.getNode(ARMISD::Wrapper, dl, PtrVT, | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 1946 | DAG.getTargetGlobalAddress(GV, dl, PtrVT)); | 
| Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1947 | } else { | 
|  | 1948 | SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4); | 
|  | 1949 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
|  | 1950 | return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1951 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1952 | false, false, 0); | 
| Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1953 | } | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1954 | } | 
|  | 1955 | } | 
|  | 1956 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1957 | SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1958 | SelectionDAG &DAG) const { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1959 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1960 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 1961 | unsigned ARMPCLabelIndex = 0; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1962 | EVT PtrVT = getPointerTy(); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1963 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1964 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1965 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1966 | SDValue CPAddr; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1967 | if (RelocM == Reloc::Static) | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1968 | CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1969 | else { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1970 | ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 1971 | unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8); | 
|  | 1972 | ARMConstantPoolValue *CPV = | 
| Jim Grosbach | 3fb2b1e | 2009-09-01 01:57:56 +0000 | [diff] [blame] | 1973 | new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1974 | CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1975 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1976 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1977 |  | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 1978 | SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1979 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1980 | false, false, 0); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1981 | SDValue Chain = Result.getValue(1); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1982 |  | 
|  | 1983 | if (RelocM == Reloc::PIC_) { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1984 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1985 | Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1986 | } | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 1987 |  | 
| Evan Cheng | 63476a8 | 2009-09-03 07:04:02 +0000 | [diff] [blame] | 1988 | if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1989 | Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 1990 | false, false, 0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1991 |  | 
|  | 1992 | return Result; | 
|  | 1993 | } | 
|  | 1994 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1995 | SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1996 | SelectionDAG &DAG) const { | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1997 | assert(Subtarget->isTargetELF() && | 
|  | 1998 | "GLOBAL OFFSET TABLE not implemented for non-ELF targets"); | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 1999 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2000 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 2001 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2002 | EVT PtrVT = getPointerTy(); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2003 | DebugLoc dl = Op.getDebugLoc(); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 2004 | unsigned PCAdj = Subtarget->isThumb() ? 4 : 8; | 
| Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 2005 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(), | 
|  | 2006 | "_GLOBAL_OFFSET_TABLE_", | 
| Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 2007 | ARMPCLabelIndex, PCAdj); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 2008 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2009 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
| Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 2010 | SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2011 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 2012 | false, false, 0); | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 2013 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2014 | return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 2015 | } | 
|  | 2016 |  | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2017 | SDValue | 
| Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 2018 | ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG) | 
|  | 2019 | const { | 
|  | 2020 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2021 | return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other, | 
|  | 2022 | Op.getOperand(0), Op.getOperand(1)); | 
|  | 2023 | } | 
|  | 2024 |  | 
|  | 2025 | SDValue | 
| Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 2026 | ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const { | 
|  | 2027 | DebugLoc dl = Op.getDebugLoc(); | 
| Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 2028 | SDValue Val = DAG.getConstant(0, MVT::i32); | 
| Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 2029 | return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0), | 
|  | 2030 | Op.getOperand(1), Val); | 
|  | 2031 | } | 
|  | 2032 |  | 
|  | 2033 | SDValue | 
| Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 2034 | ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const { | 
|  | 2035 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2036 | return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0), | 
|  | 2037 | Op.getOperand(1), DAG.getConstant(0, MVT::i32)); | 
|  | 2038 | } | 
|  | 2039 |  | 
|  | 2040 | SDValue | 
| Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2041 | ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG, | 
| Jim Grosbach | 7616b64 | 2010-06-16 23:45:49 +0000 | [diff] [blame] | 2042 | const ARMSubtarget *Subtarget) const { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2043 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2044 | DebugLoc dl = Op.getDebugLoc(); | 
| Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 2045 | switch (IntNo) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2046 | default: return SDValue();    // Don't custom lower most intrinsics. | 
| Bob Wilson | 916afdb | 2009-08-04 00:25:01 +0000 | [diff] [blame] | 2047 | case Intrinsic::arm_thread_pointer: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2048 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); | 
| Bob Wilson | 916afdb | 2009-08-04 00:25:01 +0000 | [diff] [blame] | 2049 | return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT); | 
|  | 2050 | } | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2051 | case Intrinsic::eh_sjlj_lsda: { | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2052 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 2053 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 2054 | unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId(); | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2055 | EVT PtrVT = getPointerTy(); | 
|  | 2056 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2057 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); | 
|  | 2058 | SDValue CPAddr; | 
|  | 2059 | unsigned PCAdj = (RelocM != Reloc::PIC_) | 
|  | 2060 | ? 0 : (Subtarget->isThumb() ? 4 : 8); | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2061 | ARMConstantPoolValue *CPV = | 
| Jim Grosbach | 3fb2b1e | 2009-09-01 01:57:56 +0000 | [diff] [blame] | 2062 | new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex, | 
|  | 2063 | ARMCP::CPLSDA, PCAdj); | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2064 | CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2065 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2066 | SDValue Result = | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 2067 | DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2068 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 2069 | false, false, 0); | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2070 |  | 
|  | 2071 | if (RelocM == Reloc::PIC_) { | 
| Evan Cheng | e7e0d62 | 2009-11-06 22:24:13 +0000 | [diff] [blame] | 2072 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32); | 
| Jim Grosbach | 1b747ad | 2009-08-11 00:09:57 +0000 | [diff] [blame] | 2073 | Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel); | 
|  | 2074 | } | 
|  | 2075 | return Result; | 
|  | 2076 | } | 
| Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 2077 | } | 
|  | 2078 | } | 
|  | 2079 |  | 
| Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2080 | static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG, | 
| Jim Grosbach | 7616b64 | 2010-06-16 23:45:49 +0000 | [diff] [blame] | 2081 | const ARMSubtarget *Subtarget) { | 
| Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2082 | DebugLoc dl = Op.getDebugLoc(); | 
| Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2083 | if (!Subtarget->hasDataBarrier()) { | 
|  | 2084 | // Some ARMv6 cpus can support data barriers with an mcr instruction. | 
|  | 2085 | // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get | 
|  | 2086 | // here. | 
| Bob Wilson | 54f9256 | 2010-11-09 22:50:44 +0000 | [diff] [blame] | 2087 | assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() && | 
| Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2088 | "Unexpected ISD::MEMBARRIER encountered. Should be libcall!"); | 
| Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2089 | return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0), | 
| Jim Grosbach | c73993b | 2010-06-17 01:37:00 +0000 | [diff] [blame] | 2090 | DAG.getConstant(0, MVT::i32)); | 
| Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2091 | } | 
| Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2092 |  | 
|  | 2093 | SDValue Op5 = Op.getOperand(5); | 
|  | 2094 | bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0; | 
|  | 2095 | unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
|  | 2096 | unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue(); | 
|  | 2097 | bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0); | 
|  | 2098 |  | 
|  | 2099 | ARM_MB::MemBOpt DMBOpt; | 
|  | 2100 | if (isDeviceBarrier) | 
|  | 2101 | DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY; | 
|  | 2102 | else | 
|  | 2103 | DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH; | 
|  | 2104 | return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0), | 
|  | 2105 | DAG.getConstant(DMBOpt, MVT::i32)); | 
| Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2106 | } | 
|  | 2107 |  | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 2108 | static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG, | 
|  | 2109 | const ARMSubtarget *Subtarget) { | 
|  | 2110 | // ARM pre v5TE and Thumb1 does not have preload instructions. | 
|  | 2111 | if (!(Subtarget->isThumb2() || | 
|  | 2112 | (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps()))) | 
|  | 2113 | // Just preserve the chain. | 
|  | 2114 | return Op.getOperand(0); | 
|  | 2115 |  | 
|  | 2116 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 2117 | unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1; | 
|  | 2118 | if (!isRead && | 
|  | 2119 | (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension())) | 
|  | 2120 | // ARMv7 with MP extension has PLDW. | 
|  | 2121 | return Op.getOperand(0); | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 2122 |  | 
|  | 2123 | if (Subtarget->isThumb()) | 
|  | 2124 | // Invert the bits. | 
| Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 2125 | isRead = ~isRead & 1; | 
|  | 2126 | unsigned isData = Subtarget->isThumb() ? 0 : 1; | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 2127 |  | 
| Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 2128 | // Currently there is no intrinsic that matches pli. | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 2129 | return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0), | 
| Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 2130 | Op.getOperand(1), DAG.getConstant(isRead, MVT::i32), | 
|  | 2131 | DAG.getConstant(isData, MVT::i32)); | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 2132 | } | 
|  | 2133 |  | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2134 | static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) { | 
|  | 2135 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2136 | ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>(); | 
|  | 2137 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2138 | // vastart just stores the address of the VarArgsFrameIndex slot into the | 
|  | 2139 | // memory location argument. | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2140 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2141 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2142 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2143 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 2144 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), | 
|  | 2145 | MachinePointerInfo(SV), false, false, 0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2146 | } | 
|  | 2147 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2148 | SDValue | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2149 | ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA, | 
|  | 2150 | SDValue &Root, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2151 | DebugLoc dl) const { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2152 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2153 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 2154 |  | 
|  | 2155 | TargetRegisterClass *RC; | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 2156 | if (AFI->isThumb1OnlyFunction()) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2157 | RC = ARM::tGPRRegisterClass; | 
|  | 2158 | else | 
|  | 2159 | RC = ARM::GPRRegisterClass; | 
|  | 2160 |  | 
|  | 2161 | // Transform the arguments stored in physical registers into virtual ones. | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 2162 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2163 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2164 |  | 
|  | 2165 | SDValue ArgValue2; | 
|  | 2166 | if (NextVA.isMemLoc()) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2167 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2168 | int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2169 |  | 
|  | 2170 | // Create load node to retrieve arguments from the stack. | 
|  | 2171 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 2172 | ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2173 | MachinePointerInfo::getFixedStack(FI), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 2174 | false, false, 0); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2175 | } else { | 
|  | 2176 | Reg = MF.addLiveIn(NextVA.getLocReg(), RC); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2177 | ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2178 | } | 
|  | 2179 |  | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2180 | return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2181 | } | 
|  | 2182 |  | 
|  | 2183 | SDValue | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2184 | ARMTargetLowering::LowerFormalArguments(SDValue Chain, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2185 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2186 | const SmallVectorImpl<ISD::InputArg> | 
|  | 2187 | &Ins, | 
|  | 2188 | DebugLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2189 | SmallVectorImpl<SDValue> &InVals) | 
|  | 2190 | const { | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2191 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2192 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2193 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
|  | 2194 |  | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2195 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); | 
|  | 2196 |  | 
|  | 2197 | // Assign locations to all of the incoming arguments. | 
|  | 2198 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2199 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs, | 
|  | 2200 | *DAG.getContext()); | 
|  | 2201 | CCInfo.AnalyzeFormalArguments(Ins, | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 2202 | CCAssignFnForNode(CallConv, /* Return*/ false, | 
|  | 2203 | isVarArg)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2204 |  | 
|  | 2205 | SmallVector<SDValue, 16> ArgValues; | 
|  | 2206 |  | 
|  | 2207 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 2208 | CCValAssign &VA = ArgLocs[i]; | 
|  | 2209 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 2210 | // Arguments stored in registers. | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2211 | if (VA.isRegLoc()) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2212 | EVT RegVT = VA.getLocVT(); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2213 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2214 | SDValue ArgValue; | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2215 | if (VA.needsCustom()) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2216 | // f64 and vector types are split up into multiple registers or | 
|  | 2217 | // combinations of registers and stack slots. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2218 | if (VA.getLocVT() == MVT::v2f64) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2219 | SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i], | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2220 | Chain, DAG, dl); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2221 | VA = ArgLocs[++i]; // skip ahead to next loc | 
| Bob Wilson | 6a234f0 | 2010-04-13 22:03:22 +0000 | [diff] [blame] | 2222 | SDValue ArgValue2; | 
|  | 2223 | if (VA.isMemLoc()) { | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2224 | int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true); | 
| Bob Wilson | 6a234f0 | 2010-04-13 22:03:22 +0000 | [diff] [blame] | 2225 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
|  | 2226 | ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2227 | MachinePointerInfo::getFixedStack(FI), | 
| Bob Wilson | 6a234f0 | 2010-04-13 22:03:22 +0000 | [diff] [blame] | 2228 | false, false, 0); | 
|  | 2229 | } else { | 
|  | 2230 | ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i], | 
|  | 2231 | Chain, DAG, dl); | 
|  | 2232 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2233 | ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64); | 
|  | 2234 | ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2235 | ArgValue, ArgValue1, DAG.getIntPtrConstant(0)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2236 | ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2237 | ArgValue, ArgValue2, DAG.getIntPtrConstant(1)); | 
|  | 2238 | } else | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2239 | ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2240 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2241 | } else { | 
|  | 2242 | TargetRegisterClass *RC; | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 2243 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2244 | if (RegVT == MVT::f32) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2245 | RC = ARM::SPRRegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2246 | else if (RegVT == MVT::f64) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2247 | RC = ARM::DPRRegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2248 | else if (RegVT == MVT::v2f64) | 
| Anton Korobeynikov | 567d14f | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 2249 | RC = ARM::QPRRegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2250 | else if (RegVT == MVT::i32) | 
| Anton Korobeynikov | 058c251 | 2009-08-05 20:15:19 +0000 | [diff] [blame] | 2251 | RC = (AFI->isThumb1OnlyFunction() ? | 
|  | 2252 | ARM::tGPRRegisterClass : ARM::GPRRegisterClass); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2253 | else | 
| Anton Korobeynikov | 058c251 | 2009-08-05 20:15:19 +0000 | [diff] [blame] | 2254 | llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2255 |  | 
|  | 2256 | // Transform the arguments in physical registers into virtual ones. | 
|  | 2257 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2258 | ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2259 | } | 
|  | 2260 |  | 
|  | 2261 | // If this is an 8 or 16-bit value, it is really passed promoted | 
|  | 2262 | // to 32 bits.  Insert an assert[sz]ext to capture this, then | 
|  | 2263 | // truncate to the right size. | 
|  | 2264 | switch (VA.getLocInfo()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2265 | default: llvm_unreachable("Unknown loc info!"); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2266 | case CCValAssign::Full: break; | 
|  | 2267 | case CCValAssign::BCvt: | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2268 | ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2269 | break; | 
|  | 2270 | case CCValAssign::SExt: | 
|  | 2271 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, | 
|  | 2272 | DAG.getValueType(VA.getValVT())); | 
|  | 2273 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | 
|  | 2274 | break; | 
|  | 2275 | case CCValAssign::ZExt: | 
|  | 2276 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, | 
|  | 2277 | DAG.getValueType(VA.getValVT())); | 
|  | 2278 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | 
|  | 2279 | break; | 
|  | 2280 | } | 
|  | 2281 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2282 | InVals.push_back(ArgValue); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2283 |  | 
|  | 2284 | } else { // VA.isRegLoc() | 
|  | 2285 |  | 
|  | 2286 | // sanity check | 
|  | 2287 | assert(VA.isMemLoc()); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2288 | assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered"); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2289 |  | 
|  | 2290 | unsigned ArgSize = VA.getLocVT().getSizeInBits()/8; | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2291 | int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2292 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 2293 | // Create load nodes to retrieve arguments from the stack. | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2294 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 2295 | InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2296 | MachinePointerInfo::getFixedStack(FI), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 2297 | false, false, 0)); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2298 | } | 
|  | 2299 | } | 
|  | 2300 |  | 
|  | 2301 | // varargs | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2302 | if (isVarArg) { | 
|  | 2303 | static const unsigned GPRArgRegs[] = { | 
|  | 2304 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 | 
|  | 2305 | }; | 
|  | 2306 |  | 
| Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 2307 | unsigned NumGPRs = CCInfo.getFirstUnallocated | 
|  | 2308 | (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0])); | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2309 |  | 
| Lauro Ramos Venancio | 600c383 | 2007-02-23 20:32:57 +0000 | [diff] [blame] | 2310 | unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment(); | 
|  | 2311 | unsigned VARegSize = (4 - NumGPRs) * 4; | 
|  | 2312 | unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1); | 
| Rafael Espindola | c1382b7 | 2009-10-30 14:33:14 +0000 | [diff] [blame] | 2313 | unsigned ArgOffset = CCInfo.getNextStackOffset(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2314 | if (VARegSaveSize) { | 
|  | 2315 | // If this function is vararg, store any remaining integer argument regs | 
|  | 2316 | // to their spots on the stack so that they may be loaded by deferencing | 
|  | 2317 | // the result of va_next. | 
|  | 2318 | AFI->setVarArgsRegSaveSize(VARegSaveSize); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2319 | AFI->setVarArgsFrameIndex( | 
|  | 2320 | MFI->CreateFixedObject(VARegSaveSize, | 
|  | 2321 | ArgOffset + VARegSaveSize - VARegSize, | 
| Jim Grosbach | fd52906 | 2010-10-15 18:34:47 +0000 | [diff] [blame] | 2322 | false)); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2323 | SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(), | 
|  | 2324 | getPointerTy()); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2325 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2326 | SmallVector<SDValue, 4> MemOps; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2327 | for (; NumGPRs < 4; ++NumGPRs) { | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2328 | TargetRegisterClass *RC; | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 2329 | if (AFI->isThumb1OnlyFunction()) | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2330 | RC = ARM::tGPRRegisterClass; | 
| Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 2331 | else | 
| Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 2332 | RC = ARM::GPRRegisterClass; | 
|  | 2333 |  | 
| Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 2334 | unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2335 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2336 | SDValue Store = | 
|  | 2337 | DAG.getStore(Val.getValue(1), dl, Val, FIN, | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 2338 | MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()), | 
|  | 2339 | false, false, 0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2340 | MemOps.push_back(Store); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2341 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2342 | DAG.getConstant(4, getPointerTy())); | 
|  | 2343 | } | 
|  | 2344 | if (!MemOps.empty()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2345 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2346 | &MemOps[0], MemOps.size()); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2347 | } else | 
|  | 2348 | // This will point to the next argument passed via stack. | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2349 | AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true)); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2350 | } | 
|  | 2351 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2352 | return Chain; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2353 | } | 
|  | 2354 |  | 
|  | 2355 | /// isFloatingPointZero - Return true if this is +0.0. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2356 | static bool isFloatingPointZero(SDValue Op) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2357 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) | 
| Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2358 | return CFP->getValueAPF().isPosZero(); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2359 | else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2360 | // Maybe this has already been legalized into the constant pool? | 
|  | 2361 | if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2362 | SDValue WrapperOp = Op.getOperand(1).getOperand(0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2363 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp)) | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2364 | if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) | 
| Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2365 | return CFP->getValueAPF().isPosZero(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2366 | } | 
|  | 2367 | } | 
|  | 2368 | return false; | 
|  | 2369 | } | 
|  | 2370 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2371 | /// Returns appropriate ARM CMP (cmp) and corresponding condition code for | 
|  | 2372 | /// the given operands. | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 2373 | SDValue | 
|  | 2374 | ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC, | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2375 | SDValue &ARMcc, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2376 | DebugLoc dl) const { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2377 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2378 | unsigned C = RHSC->getZExtValue(); | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 2379 | if (!isLegalICmpImmediate(C)) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2380 | // Constant does not fit, try adjusting it by one? | 
|  | 2381 | switch (CC) { | 
|  | 2382 | default: break; | 
|  | 2383 | case ISD::SETLT: | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2384 | case ISD::SETGE: | 
| Daniel Dunbar | 3cc3283 | 2010-08-25 16:58:05 +0000 | [diff] [blame] | 2385 | if (C != 0x80000000 && isLegalICmpImmediate(C-1)) { | 
| Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 2386 | CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2387 | RHS = DAG.getConstant(C-1, MVT::i32); | 
| Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 2388 | } | 
|  | 2389 | break; | 
|  | 2390 | case ISD::SETULT: | 
|  | 2391 | case ISD::SETUGE: | 
| Daniel Dunbar | 3cc3283 | 2010-08-25 16:58:05 +0000 | [diff] [blame] | 2392 | if (C != 0 && isLegalICmpImmediate(C-1)) { | 
| Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 2393 | CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2394 | RHS = DAG.getConstant(C-1, MVT::i32); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2395 | } | 
|  | 2396 | break; | 
|  | 2397 | case ISD::SETLE: | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2398 | case ISD::SETGT: | 
| Daniel Dunbar | 3cc3283 | 2010-08-25 16:58:05 +0000 | [diff] [blame] | 2399 | if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) { | 
| Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 2400 | CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2401 | RHS = DAG.getConstant(C+1, MVT::i32); | 
| Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 2402 | } | 
|  | 2403 | break; | 
|  | 2404 | case ISD::SETULE: | 
|  | 2405 | case ISD::SETUGT: | 
| Daniel Dunbar | 3cc3283 | 2010-08-25 16:58:05 +0000 | [diff] [blame] | 2406 | if (C != 0xffffffff && isLegalICmpImmediate(C+1)) { | 
| Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 2407 | CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2408 | RHS = DAG.getConstant(C+1, MVT::i32); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2409 | } | 
|  | 2410 | break; | 
|  | 2411 | } | 
|  | 2412 | } | 
|  | 2413 | } | 
|  | 2414 |  | 
|  | 2415 | ARMCC::CondCodes CondCode = IntCCToARMCC(CC); | 
| Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2416 | ARMISD::NodeType CompareType; | 
|  | 2417 | switch (CondCode) { | 
|  | 2418 | default: | 
|  | 2419 | CompareType = ARMISD::CMP; | 
|  | 2420 | break; | 
|  | 2421 | case ARMCC::EQ: | 
|  | 2422 | case ARMCC::NE: | 
| David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2423 | // Uses only Z Flag | 
|  | 2424 | CompareType = ARMISD::CMPZ; | 
| Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2425 | break; | 
|  | 2426 | } | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2427 | ARMcc = DAG.getConstant(CondCode, MVT::i32); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2428 | return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2429 | } | 
|  | 2430 |  | 
|  | 2431 | /// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands. | 
| Evan Cheng | 515fe3a | 2010-07-08 02:08:50 +0000 | [diff] [blame] | 2432 | SDValue | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2433 | ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG, | 
| Evan Cheng | 515fe3a | 2010-07-08 02:08:50 +0000 | [diff] [blame] | 2434 | DebugLoc dl) const { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2435 | SDValue Cmp; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2436 | if (!isFloatingPointZero(RHS)) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2437 | Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2438 | else | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2439 | Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS); | 
|  | 2440 | return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2441 | } | 
|  | 2442 |  | 
| Bill Wendling | de2b151 | 2010-08-11 08:43:16 +0000 | [diff] [blame] | 2443 | SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const { | 
|  | 2444 | SDValue Cond = Op.getOperand(0); | 
|  | 2445 | SDValue SelectTrue = Op.getOperand(1); | 
|  | 2446 | SDValue SelectFalse = Op.getOperand(2); | 
|  | 2447 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2448 |  | 
|  | 2449 | // Convert: | 
|  | 2450 | // | 
|  | 2451 | //   (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond) | 
|  | 2452 | //   (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond) | 
|  | 2453 | // | 
|  | 2454 | if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) { | 
|  | 2455 | const ConstantSDNode *CMOVTrue = | 
|  | 2456 | dyn_cast<ConstantSDNode>(Cond.getOperand(0)); | 
|  | 2457 | const ConstantSDNode *CMOVFalse = | 
|  | 2458 | dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | 
|  | 2459 |  | 
|  | 2460 | if (CMOVTrue && CMOVFalse) { | 
|  | 2461 | unsigned CMOVTrueVal = CMOVTrue->getZExtValue(); | 
|  | 2462 | unsigned CMOVFalseVal = CMOVFalse->getZExtValue(); | 
|  | 2463 |  | 
|  | 2464 | SDValue True; | 
|  | 2465 | SDValue False; | 
|  | 2466 | if (CMOVTrueVal == 1 && CMOVFalseVal == 0) { | 
|  | 2467 | True = SelectTrue; | 
|  | 2468 | False = SelectFalse; | 
|  | 2469 | } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) { | 
|  | 2470 | True = SelectFalse; | 
|  | 2471 | False = SelectTrue; | 
|  | 2472 | } | 
|  | 2473 |  | 
|  | 2474 | if (True.getNode() && False.getNode()) { | 
|  | 2475 | EVT VT = Cond.getValueType(); | 
|  | 2476 | SDValue ARMcc = Cond.getOperand(2); | 
|  | 2477 | SDValue CCR = Cond.getOperand(3); | 
|  | 2478 | SDValue Cmp = Cond.getOperand(4); | 
|  | 2479 | return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp); | 
|  | 2480 | } | 
|  | 2481 | } | 
|  | 2482 | } | 
|  | 2483 |  | 
|  | 2484 | return DAG.getSelectCC(dl, Cond, | 
|  | 2485 | DAG.getConstant(0, Cond.getValueType()), | 
|  | 2486 | SelectTrue, SelectFalse, ISD::SETNE); | 
|  | 2487 | } | 
|  | 2488 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2489 | SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2490 | EVT VT = Op.getValueType(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2491 | SDValue LHS = Op.getOperand(0); | 
|  | 2492 | SDValue RHS = Op.getOperand(1); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2493 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2494 | SDValue TrueVal = Op.getOperand(2); | 
|  | 2495 | SDValue FalseVal = Op.getOperand(3); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2496 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2497 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2498 | if (LHS.getValueType() == MVT::i32) { | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2499 | SDValue ARMcc; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2500 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2501 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl); | 
|  | 2502 | return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2503 | } | 
|  | 2504 |  | 
|  | 2505 | ARMCC::CondCodes CondCode, CondCode2; | 
| Bob Wilson | cd3b9a4 | 2009-09-09 23:14:54 +0000 | [diff] [blame] | 2506 | FPCCToARMCC(CC, CondCode, CondCode2); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2507 |  | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2508 | SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32); | 
|  | 2509 | SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2510 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2511 | SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2512 | ARMcc, CCR, Cmp); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2513 | if (CondCode2 != ARMCC::AL) { | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2514 | SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2515 | // FIXME: Needs another CMP because flag can have but one use. | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2516 | SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2517 | Result = DAG.getNode(ARMISD::CMOV, dl, VT, | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2518 | Result, TrueVal, ARMcc2, CCR, Cmp2); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2519 | } | 
|  | 2520 | return Result; | 
|  | 2521 | } | 
|  | 2522 |  | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2523 | /// canChangeToInt - Given the fp compare operand, return true if it is suitable | 
|  | 2524 | /// to morph to an integer compare sequence. | 
|  | 2525 | static bool canChangeToInt(SDValue Op, bool &SeenZero, | 
|  | 2526 | const ARMSubtarget *Subtarget) { | 
|  | 2527 | SDNode *N = Op.getNode(); | 
|  | 2528 | if (!N->hasOneUse()) | 
|  | 2529 | // Otherwise it requires moving the value from fp to integer registers. | 
|  | 2530 | return false; | 
|  | 2531 | if (!N->getNumValues()) | 
|  | 2532 | return false; | 
|  | 2533 | EVT VT = Op.getValueType(); | 
|  | 2534 | if (VT != MVT::f32 && !Subtarget->isFPBrccSlow()) | 
|  | 2535 | // f32 case is generally profitable. f64 case only makes sense when vcmpe + | 
|  | 2536 | // vmrs are very slow, e.g. cortex-a8. | 
|  | 2537 | return false; | 
|  | 2538 |  | 
|  | 2539 | if (isFloatingPointZero(Op)) { | 
|  | 2540 | SeenZero = true; | 
|  | 2541 | return true; | 
|  | 2542 | } | 
|  | 2543 | return ISD::isNormalLoad(N); | 
|  | 2544 | } | 
|  | 2545 |  | 
|  | 2546 | static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) { | 
|  | 2547 | if (isFloatingPointZero(Op)) | 
|  | 2548 | return DAG.getConstant(0, MVT::i32); | 
|  | 2549 |  | 
|  | 2550 | if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) | 
|  | 2551 | return DAG.getLoad(MVT::i32, Op.getDebugLoc(), | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2552 | Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(), | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2553 | Ld->isVolatile(), Ld->isNonTemporal(), | 
|  | 2554 | Ld->getAlignment()); | 
|  | 2555 |  | 
|  | 2556 | llvm_unreachable("Unknown VFP cmp argument!"); | 
|  | 2557 | } | 
|  | 2558 |  | 
|  | 2559 | static void expandf64Toi32(SDValue Op, SelectionDAG &DAG, | 
|  | 2560 | SDValue &RetVal1, SDValue &RetVal2) { | 
|  | 2561 | if (isFloatingPointZero(Op)) { | 
|  | 2562 | RetVal1 = DAG.getConstant(0, MVT::i32); | 
|  | 2563 | RetVal2 = DAG.getConstant(0, MVT::i32); | 
|  | 2564 | return; | 
|  | 2565 | } | 
|  | 2566 |  | 
|  | 2567 | if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) { | 
|  | 2568 | SDValue Ptr = Ld->getBasePtr(); | 
|  | 2569 | RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(), | 
|  | 2570 | Ld->getChain(), Ptr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2571 | Ld->getPointerInfo(), | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2572 | Ld->isVolatile(), Ld->isNonTemporal(), | 
|  | 2573 | Ld->getAlignment()); | 
|  | 2574 |  | 
|  | 2575 | EVT PtrType = Ptr.getValueType(); | 
|  | 2576 | unsigned NewAlign = MinAlign(Ld->getAlignment(), 4); | 
|  | 2577 | SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(), | 
|  | 2578 | PtrType, Ptr, DAG.getConstant(4, PtrType)); | 
|  | 2579 | RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(), | 
|  | 2580 | Ld->getChain(), NewPtr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2581 | Ld->getPointerInfo().getWithOffset(4), | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2582 | Ld->isVolatile(), Ld->isNonTemporal(), | 
|  | 2583 | NewAlign); | 
|  | 2584 | return; | 
|  | 2585 | } | 
|  | 2586 |  | 
|  | 2587 | llvm_unreachable("Unknown VFP cmp argument!"); | 
|  | 2588 | } | 
|  | 2589 |  | 
|  | 2590 | /// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some | 
|  | 2591 | /// f32 and even f64 comparisons to integer ones. | 
|  | 2592 | SDValue | 
|  | 2593 | ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const { | 
|  | 2594 | SDValue Chain = Op.getOperand(0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2595 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2596 | SDValue LHS = Op.getOperand(2); | 
|  | 2597 | SDValue RHS = Op.getOperand(3); | 
|  | 2598 | SDValue Dest = Op.getOperand(4); | 
|  | 2599 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2600 |  | 
|  | 2601 | bool SeenZero = false; | 
|  | 2602 | if (canChangeToInt(LHS, SeenZero, Subtarget) && | 
|  | 2603 | canChangeToInt(RHS, SeenZero, Subtarget) && | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 2604 | // If one of the operand is zero, it's safe to ignore the NaN case since | 
|  | 2605 | // we only care about equality comparisons. | 
|  | 2606 | (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) { | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2607 | // If unsafe fp math optimization is enabled and there are no othter uses of | 
|  | 2608 | // the CMP operands, and the condition code is EQ oe NE, we can optimize it | 
|  | 2609 | // to an integer comparison. | 
|  | 2610 | if (CC == ISD::SETOEQ) | 
|  | 2611 | CC = ISD::SETEQ; | 
|  | 2612 | else if (CC == ISD::SETUNE) | 
|  | 2613 | CC = ISD::SETNE; | 
|  | 2614 |  | 
|  | 2615 | SDValue ARMcc; | 
|  | 2616 | if (LHS.getValueType() == MVT::f32) { | 
|  | 2617 | LHS = bitcastf32Toi32(LHS, DAG); | 
|  | 2618 | RHS = bitcastf32Toi32(RHS, DAG); | 
|  | 2619 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl); | 
|  | 2620 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
|  | 2621 | return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other, | 
|  | 2622 | Chain, Dest, ARMcc, CCR, Cmp); | 
|  | 2623 | } | 
|  | 2624 |  | 
|  | 2625 | SDValue LHS1, LHS2; | 
|  | 2626 | SDValue RHS1, RHS2; | 
|  | 2627 | expandf64Toi32(LHS, DAG, LHS1, LHS2); | 
|  | 2628 | expandf64Toi32(RHS, DAG, RHS1, RHS2); | 
|  | 2629 | ARMCC::CondCodes CondCode = IntCCToARMCC(CC); | 
|  | 2630 | ARMcc = DAG.getConstant(CondCode, MVT::i32); | 
|  | 2631 | SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 2632 | SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest }; | 
|  | 2633 | return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7); | 
|  | 2634 | } | 
|  | 2635 |  | 
|  | 2636 | return SDValue(); | 
|  | 2637 | } | 
|  | 2638 |  | 
|  | 2639 | SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const { | 
|  | 2640 | SDValue Chain = Op.getOperand(0); | 
|  | 2641 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); | 
|  | 2642 | SDValue LHS = Op.getOperand(2); | 
|  | 2643 | SDValue RHS = Op.getOperand(3); | 
|  | 2644 | SDValue Dest = Op.getOperand(4); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2645 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2646 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2647 | if (LHS.getValueType() == MVT::i32) { | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2648 | SDValue ARMcc; | 
|  | 2649 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2650 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2651 | return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other, | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2652 | Chain, Dest, ARMcc, CCR, Cmp); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2653 | } | 
|  | 2654 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2655 | assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2656 |  | 
|  | 2657 | if (UnsafeFPMath && | 
|  | 2658 | (CC == ISD::SETEQ || CC == ISD::SETOEQ || | 
|  | 2659 | CC == ISD::SETNE || CC == ISD::SETUNE)) { | 
|  | 2660 | SDValue Result = OptimizeVFPBrcond(Op, DAG); | 
|  | 2661 | if (Result.getNode()) | 
|  | 2662 | return Result; | 
|  | 2663 | } | 
|  | 2664 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2665 | ARMCC::CondCodes CondCode, CondCode2; | 
| Bob Wilson | cd3b9a4 | 2009-09-09 23:14:54 +0000 | [diff] [blame] | 2666 | FPCCToARMCC(CC, CondCode, CondCode2); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2667 |  | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2668 | SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32); | 
|  | 2669 | SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2670 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
|  | 2671 | SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2672 | SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp }; | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2673 | SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2674 | if (CondCode2 != ARMCC::AL) { | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2675 | ARMcc = DAG.getConstant(CondCode2, MVT::i32); | 
|  | 2676 | SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) }; | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2677 | Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2678 | } | 
|  | 2679 | return Res; | 
|  | 2680 | } | 
|  | 2681 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2682 | SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2683 | SDValue Chain = Op.getOperand(0); | 
|  | 2684 | SDValue Table = Op.getOperand(1); | 
|  | 2685 | SDValue Index = Op.getOperand(2); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2686 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2687 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2688 | EVT PTy = getPointerTy(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2689 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Table); | 
|  | 2690 | ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>(); | 
| Bob Wilson | 3eadf00 | 2009-07-14 18:44:34 +0000 | [diff] [blame] | 2691 | SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2692 | SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2693 | Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId); | 
| Evan Cheng | e7c329b | 2009-07-28 20:53:24 +0000 | [diff] [blame] | 2694 | Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy)); | 
|  | 2695 | SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table); | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2696 | if (Subtarget->isThumb2()) { | 
|  | 2697 | // Thumb2 uses a two-level jump. That is, it jumps into the jump table | 
|  | 2698 | // which does another jump to the destination. This also makes it easier | 
|  | 2699 | // to translate it to TBB / TBH later. | 
|  | 2700 | // FIXME: This might not work if the function is extremely large. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2701 | return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain, | 
| Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 2702 | Addr, Op.getOperand(2), JTI, UId); | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2703 | } | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2704 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) { | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 2705 | Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2706 | MachinePointerInfo::getJumpTable(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 2707 | false, false, 0); | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2708 | Chain = Addr.getValue(1); | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2709 | Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2710 | return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId); | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2711 | } else { | 
| Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 2712 | Addr = DAG.getLoad(PTy, dl, Chain, Addr, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2713 | MachinePointerInfo::getJumpTable(), false, false, 0); | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2714 | Chain = Addr.getValue(1); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2715 | return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId); | 
| Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 2716 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2717 | } | 
|  | 2718 |  | 
| Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 2719 | static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) { | 
|  | 2720 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2721 | unsigned Opc; | 
|  | 2722 |  | 
|  | 2723 | switch (Op.getOpcode()) { | 
|  | 2724 | default: | 
|  | 2725 | assert(0 && "Invalid opcode!"); | 
|  | 2726 | case ISD::FP_TO_SINT: | 
|  | 2727 | Opc = ARMISD::FTOSI; | 
|  | 2728 | break; | 
|  | 2729 | case ISD::FP_TO_UINT: | 
|  | 2730 | Opc = ARMISD::FTOUI; | 
|  | 2731 | break; | 
|  | 2732 | } | 
|  | 2733 | Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0)); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2734 | return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); | 
| Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 2735 | } | 
|  | 2736 |  | 
|  | 2737 | static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
|  | 2738 | EVT VT = Op.getValueType(); | 
|  | 2739 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2740 | unsigned Opc; | 
|  | 2741 |  | 
|  | 2742 | switch (Op.getOpcode()) { | 
|  | 2743 | default: | 
|  | 2744 | assert(0 && "Invalid opcode!"); | 
|  | 2745 | case ISD::SINT_TO_FP: | 
|  | 2746 | Opc = ARMISD::SITOF; | 
|  | 2747 | break; | 
|  | 2748 | case ISD::UINT_TO_FP: | 
|  | 2749 | Opc = ARMISD::UITOF; | 
|  | 2750 | break; | 
|  | 2751 | } | 
|  | 2752 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2753 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0)); | 
| Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 2754 | return DAG.getNode(Opc, dl, VT, Op); | 
|  | 2755 | } | 
|  | 2756 |  | 
| Evan Cheng | 515fe3a | 2010-07-08 02:08:50 +0000 | [diff] [blame] | 2757 | SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2758 | // Implement fcopysign with a fabs and a conditional fneg. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2759 | SDValue Tmp0 = Op.getOperand(0); | 
|  | 2760 | SDValue Tmp1 = Op.getOperand(1); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2761 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2762 | EVT VT = Op.getValueType(); | 
|  | 2763 | EVT SrcVT = Tmp1.getValueType(); | 
| Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2764 | SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2765 | SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32); | 
| Evan Cheng | 515fe3a | 2010-07-08 02:08:50 +0000 | [diff] [blame] | 2766 | SDValue FP0 = DAG.getConstantFP(0.0, SrcVT); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2767 | SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2768 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2769 | return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2770 | } | 
|  | 2771 |  | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 2772 | SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{ | 
|  | 2773 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2774 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
|  | 2775 | MFI->setReturnAddressIsTaken(true); | 
|  | 2776 |  | 
|  | 2777 | EVT VT = Op.getValueType(); | 
|  | 2778 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2779 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 2780 | if (Depth) { | 
|  | 2781 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | 
|  | 2782 | SDValue Offset = DAG.getConstant(4, MVT::i32); | 
|  | 2783 | return DAG.getLoad(VT, dl, DAG.getEntryNode(), | 
|  | 2784 | DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset), | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2785 | MachinePointerInfo(), false, false, 0); | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 2786 | } | 
|  | 2787 |  | 
|  | 2788 | // Return LR, which contains the return address. Mark it an implicit live-in. | 
| Jim Grosbach | c2723a5 | 2010-07-23 23:50:35 +0000 | [diff] [blame] | 2789 | unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32)); | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 2790 | return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT); | 
|  | 2791 | } | 
|  | 2792 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2793 | SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2794 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 2795 | MFI->setFrameAddressIsTaken(true); | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 2796 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2797 | EVT VT = Op.getValueType(); | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2798 | DebugLoc dl = Op.getDebugLoc();  // FIXME probably not meaningful | 
|  | 2799 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Evan Cheng | cd82861 | 2009-06-18 23:14:30 +0000 | [diff] [blame] | 2800 | unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin()) | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2801 | ? ARM::R7 : ARM::R11; | 
|  | 2802 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); | 
|  | 2803 | while (Depth--) | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2804 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, | 
|  | 2805 | MachinePointerInfo(), | 
| David Greene | 1b58cab | 2010-02-15 16:55:24 +0000 | [diff] [blame] | 2806 | false, false, 0); | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2807 | return FrameAddr; | 
|  | 2808 | } | 
|  | 2809 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2810 | /// ExpandBITCAST - If the target supports VFP, this function is called to | 
| Bob Wilson | 9f3f061 | 2010-04-17 05:30:19 +0000 | [diff] [blame] | 2811 | /// expand a bit convert where either the source or destination type is i64 to | 
|  | 2812 | /// use a VMOVDRR or VMOVRRD node.  This should not be done when the non-i64 | 
|  | 2813 | /// operand type is illegal (e.g., v2f32 for a target that doesn't support | 
|  | 2814 | /// vectors), since the legalizer won't know what to do with that. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2815 | static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) { | 
| Bob Wilson | 9f3f061 | 2010-04-17 05:30:19 +0000 | [diff] [blame] | 2816 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 2817 | DebugLoc dl = N->getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2818 | SDValue Op = N->getOperand(0); | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 2819 |  | 
| Bob Wilson | 9f3f061 | 2010-04-17 05:30:19 +0000 | [diff] [blame] | 2820 | // This function is only supposed to be called for i64 types, either as the | 
|  | 2821 | // source or destination of the bit convert. | 
|  | 2822 | EVT SrcVT = Op.getValueType(); | 
|  | 2823 | EVT DstVT = N->getValueType(0); | 
|  | 2824 | assert((SrcVT == MVT::i64 || DstVT == MVT::i64) && | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2825 | "ExpandBITCAST called for non-i64 type"); | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 2826 |  | 
| Bob Wilson | 9f3f061 | 2010-04-17 05:30:19 +0000 | [diff] [blame] | 2827 | // Turn i64->f64 into VMOVDRR. | 
|  | 2828 | if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2829 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op, | 
|  | 2830 | DAG.getConstant(0, MVT::i32)); | 
|  | 2831 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op, | 
|  | 2832 | DAG.getConstant(1, MVT::i32)); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2833 | return DAG.getNode(ISD::BITCAST, dl, DstVT, | 
| Bob Wilson | 1114f56 | 2010-06-11 22:45:25 +0000 | [diff] [blame] | 2834 | DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi)); | 
| Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 2835 | } | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2836 |  | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2837 | // Turn f64->i64 into VMOVRRD. | 
| Bob Wilson | 9f3f061 | 2010-04-17 05:30:19 +0000 | [diff] [blame] | 2838 | if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) { | 
|  | 2839 | SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl, | 
|  | 2840 | DAG.getVTList(MVT::i32, MVT::i32), &Op, 1); | 
|  | 2841 | // Merge the pieces into a single i64 value. | 
|  | 2842 | return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1)); | 
|  | 2843 | } | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2844 |  | 
| Bob Wilson | 9f3f061 | 2010-04-17 05:30:19 +0000 | [diff] [blame] | 2845 | return SDValue(); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 2846 | } | 
|  | 2847 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2848 | /// getZeroVector - Returns a vector of specified type with all zero elements. | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2849 | /// Zero vectors are used to represent vector negation and in those cases | 
|  | 2850 | /// will be implemented with the NEON VNEG instruction.  However, VNEG does | 
|  | 2851 | /// not support i64 elements, so sometimes the zero vectors will need to be | 
|  | 2852 | /// explicitly constructed.  Regardless, use a canonical VMOV to create the | 
|  | 2853 | /// zero vector. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2854 | static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2855 | assert(VT.isVector() && "Expected a vector type"); | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2856 | // The canonical modified immediate encoding of a zero vector is....0! | 
|  | 2857 | SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32); | 
|  | 2858 | EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32; | 
|  | 2859 | SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2860 | return DAG.getNode(ISD::BITCAST, dl, VT, Vmov); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2861 | } | 
|  | 2862 |  | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 2863 | /// LowerShiftRightParts - Lower SRA_PARTS, which returns two | 
|  | 2864 | /// i32 values and take a 2 x i32 value to shift plus a shift amount. | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2865 | SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, | 
|  | 2866 | SelectionDAG &DAG) const { | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 2867 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); | 
|  | 2868 | EVT VT = Op.getValueType(); | 
|  | 2869 | unsigned VTBits = VT.getSizeInBits(); | 
|  | 2870 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2871 | SDValue ShOpLo = Op.getOperand(0); | 
|  | 2872 | SDValue ShOpHi = Op.getOperand(1); | 
|  | 2873 | SDValue ShAmt  = Op.getOperand(2); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2874 | SDValue ARMcc; | 
| Jim Grosbach | bcf2f2c | 2009-10-31 21:42:19 +0000 | [diff] [blame] | 2875 | unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL; | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 2876 |  | 
| Jim Grosbach | bcf2f2c | 2009-10-31 21:42:19 +0000 | [diff] [blame] | 2877 | assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS); | 
|  | 2878 |  | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 2879 | SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, | 
|  | 2880 | DAG.getConstant(VTBits, MVT::i32), ShAmt); | 
|  | 2881 | SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt); | 
|  | 2882 | SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt, | 
|  | 2883 | DAG.getConstant(VTBits, MVT::i32)); | 
|  | 2884 | SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt); | 
|  | 2885 | SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); | 
| Jim Grosbach | bcf2f2c | 2009-10-31 21:42:19 +0000 | [diff] [blame] | 2886 | SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt); | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 2887 |  | 
|  | 2888 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
|  | 2889 | SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE, | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2890 | ARMcc, DAG, dl); | 
| Jim Grosbach | bcf2f2c | 2009-10-31 21:42:19 +0000 | [diff] [blame] | 2891 | SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2892 | SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, | 
| Jim Grosbach | b4a976c | 2009-10-31 21:00:56 +0000 | [diff] [blame] | 2893 | CCR, Cmp); | 
|  | 2894 |  | 
|  | 2895 | SDValue Ops[2] = { Lo, Hi }; | 
|  | 2896 | return DAG.getMergeValues(Ops, 2, dl); | 
|  | 2897 | } | 
|  | 2898 |  | 
| Jim Grosbach | c2b879f | 2009-10-31 19:38:01 +0000 | [diff] [blame] | 2899 | /// LowerShiftLeftParts - Lower SHL_PARTS, which returns two | 
|  | 2900 | /// i32 values and take a 2 x i32 value to shift plus a shift amount. | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2901 | SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, | 
|  | 2902 | SelectionDAG &DAG) const { | 
| Jim Grosbach | c2b879f | 2009-10-31 19:38:01 +0000 | [diff] [blame] | 2903 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); | 
|  | 2904 | EVT VT = Op.getValueType(); | 
|  | 2905 | unsigned VTBits = VT.getSizeInBits(); | 
|  | 2906 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2907 | SDValue ShOpLo = Op.getOperand(0); | 
|  | 2908 | SDValue ShOpHi = Op.getOperand(1); | 
|  | 2909 | SDValue ShAmt  = Op.getOperand(2); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2910 | SDValue ARMcc; | 
| Jim Grosbach | c2b879f | 2009-10-31 19:38:01 +0000 | [diff] [blame] | 2911 |  | 
|  | 2912 | assert(Op.getOpcode() == ISD::SHL_PARTS); | 
|  | 2913 | SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, | 
|  | 2914 | DAG.getConstant(VTBits, MVT::i32), ShAmt); | 
|  | 2915 | SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt); | 
|  | 2916 | SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt, | 
|  | 2917 | DAG.getConstant(VTBits, MVT::i32)); | 
|  | 2918 | SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt); | 
|  | 2919 | SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt); | 
|  | 2920 |  | 
|  | 2921 | SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); | 
|  | 2922 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); | 
|  | 2923 | SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE, | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2924 | ARMcc, DAG, dl); | 
| Jim Grosbach | c2b879f | 2009-10-31 19:38:01 +0000 | [diff] [blame] | 2925 | SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2926 | SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc, | 
| Jim Grosbach | c2b879f | 2009-10-31 19:38:01 +0000 | [diff] [blame] | 2927 | CCR, Cmp); | 
|  | 2928 |  | 
|  | 2929 | SDValue Ops[2] = { Lo, Hi }; | 
|  | 2930 | return DAG.getMergeValues(Ops, 2, dl); | 
|  | 2931 | } | 
|  | 2932 |  | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 2933 | SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op, | 
| Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 2934 | SelectionDAG &DAG) const { | 
|  | 2935 | // The rounding mode is in bits 23:22 of the FPSCR. | 
|  | 2936 | // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0 | 
|  | 2937 | // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3) | 
|  | 2938 | // so that the shift + and get folded into a bitfield extract. | 
|  | 2939 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 2940 | SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32, | 
|  | 2941 | DAG.getConstant(Intrinsic::arm_get_fpscr, | 
|  | 2942 | MVT::i32)); | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 2943 | SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR, | 
| Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 2944 | DAG.getConstant(1U << 22, MVT::i32)); | 
|  | 2945 | SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds, | 
|  | 2946 | DAG.getConstant(22, MVT::i32)); | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 2947 | return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE, | 
| Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 2948 | DAG.getConstant(3, MVT::i32)); | 
|  | 2949 | } | 
|  | 2950 |  | 
| Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2951 | static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG, | 
|  | 2952 | const ARMSubtarget *ST) { | 
|  | 2953 | EVT VT = N->getValueType(0); | 
|  | 2954 | DebugLoc dl = N->getDebugLoc(); | 
|  | 2955 |  | 
|  | 2956 | if (!ST->hasV6T2Ops()) | 
|  | 2957 | return SDValue(); | 
|  | 2958 |  | 
|  | 2959 | SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0)); | 
|  | 2960 | return DAG.getNode(ISD::CTLZ, dl, VT, rbit); | 
|  | 2961 | } | 
|  | 2962 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2963 | static SDValue LowerShift(SDNode *N, SelectionDAG &DAG, | 
|  | 2964 | const ARMSubtarget *ST) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2965 | EVT VT = N->getValueType(0); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2966 | DebugLoc dl = N->getDebugLoc(); | 
|  | 2967 |  | 
| Bob Wilson | d5448bb | 2010-11-18 21:16:28 +0000 | [diff] [blame] | 2968 | if (!VT.isVector()) | 
|  | 2969 | return SDValue(); | 
|  | 2970 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2971 | // Lower vector shifts on NEON to use VSHL. | 
| Bob Wilson | d5448bb | 2010-11-18 21:16:28 +0000 | [diff] [blame] | 2972 | assert(ST->hasNEON() && "unexpected vector shift"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2973 |  | 
| Bob Wilson | d5448bb | 2010-11-18 21:16:28 +0000 | [diff] [blame] | 2974 | // Left shifts translate directly to the vshiftu intrinsic. | 
|  | 2975 | if (N->getOpcode() == ISD::SHL) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2976 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Bob Wilson | d5448bb | 2010-11-18 21:16:28 +0000 | [diff] [blame] | 2977 | DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32), | 
|  | 2978 | N->getOperand(0), N->getOperand(1)); | 
|  | 2979 |  | 
|  | 2980 | assert((N->getOpcode() == ISD::SRA || | 
|  | 2981 | N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode"); | 
|  | 2982 |  | 
|  | 2983 | // NEON uses the same intrinsics for both left and right shifts.  For | 
|  | 2984 | // right shifts, the shift amounts are negative, so negate the vector of | 
|  | 2985 | // shift amounts. | 
|  | 2986 | EVT ShiftVT = N->getOperand(1).getValueType(); | 
|  | 2987 | SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT, | 
|  | 2988 | getZeroVector(ShiftVT, DAG, dl), | 
|  | 2989 | N->getOperand(1)); | 
|  | 2990 | Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ? | 
|  | 2991 | Intrinsic::arm_neon_vshifts : | 
|  | 2992 | Intrinsic::arm_neon_vshiftu); | 
|  | 2993 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 2994 | DAG.getConstant(vshiftInt, MVT::i32), | 
|  | 2995 | N->getOperand(0), NegatedCount); | 
|  | 2996 | } | 
|  | 2997 |  | 
|  | 2998 | static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG, | 
|  | 2999 | const ARMSubtarget *ST) { | 
|  | 3000 | EVT VT = N->getValueType(0); | 
|  | 3001 | DebugLoc dl = N->getDebugLoc(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3002 |  | 
| Eli Friedman | ce392eb | 2009-08-22 03:13:10 +0000 | [diff] [blame] | 3003 | // We can get here for a node like i32 = ISD::SHL i32, i64 | 
|  | 3004 | if (VT != MVT::i64) | 
|  | 3005 | return SDValue(); | 
|  | 3006 |  | 
|  | 3007 | assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) && | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3008 | "Unknown shift to lower!"); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 3009 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3010 | // We only lower SRA, SRL of 1 here, all others use generic lowering. | 
|  | 3011 | if (!isa<ConstantSDNode>(N->getOperand(1)) || | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3012 | cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1) | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 3013 | return SDValue(); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 3014 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3015 | // If we are in thumb mode, we don't have RRX. | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 3016 | if (ST->isThumb1Only()) return SDValue(); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 3017 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3018 | // Okay, we have a 64-bit SRA or SRL of 1.  Lower this to an RRX expr. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3019 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0), | 
| Bob Wilson | ab3912e | 2010-05-25 03:36:52 +0000 | [diff] [blame] | 3020 | DAG.getConstant(0, MVT::i32)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3021 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0), | 
| Bob Wilson | ab3912e | 2010-05-25 03:36:52 +0000 | [diff] [blame] | 3022 | DAG.getConstant(1, MVT::i32)); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 3023 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3024 | // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and | 
|  | 3025 | // captures the result into a carry flag. | 
|  | 3026 | unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3027 | Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 3028 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3029 | // The low part is an ARMISD::RRX operand, which shifts the carry in. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3030 | Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1)); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 3031 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3032 | // Merge the pieces into a single i64 value. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3033 | return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 3034 | } | 
|  | 3035 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3036 | static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) { | 
|  | 3037 | SDValue TmpOp0, TmpOp1; | 
|  | 3038 | bool Invert = false; | 
|  | 3039 | bool Swap = false; | 
|  | 3040 | unsigned Opc = 0; | 
|  | 3041 |  | 
|  | 3042 | SDValue Op0 = Op.getOperand(0); | 
|  | 3043 | SDValue Op1 = Op.getOperand(1); | 
|  | 3044 | SDValue CC = Op.getOperand(2); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3045 | EVT VT = Op.getValueType(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3046 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); | 
|  | 3047 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 3048 |  | 
|  | 3049 | if (Op.getOperand(1).getValueType().isFloatingPoint()) { | 
|  | 3050 | switch (SetCCOpcode) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3051 | default: llvm_unreachable("Illegal FP comparison"); break; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3052 | case ISD::SETUNE: | 
|  | 3053 | case ISD::SETNE:  Invert = true; // Fallthrough | 
|  | 3054 | case ISD::SETOEQ: | 
|  | 3055 | case ISD::SETEQ:  Opc = ARMISD::VCEQ; break; | 
|  | 3056 | case ISD::SETOLT: | 
|  | 3057 | case ISD::SETLT: Swap = true; // Fallthrough | 
|  | 3058 | case ISD::SETOGT: | 
|  | 3059 | case ISD::SETGT:  Opc = ARMISD::VCGT; break; | 
|  | 3060 | case ISD::SETOLE: | 
|  | 3061 | case ISD::SETLE:  Swap = true; // Fallthrough | 
|  | 3062 | case ISD::SETOGE: | 
|  | 3063 | case ISD::SETGE: Opc = ARMISD::VCGE; break; | 
|  | 3064 | case ISD::SETUGE: Swap = true; // Fallthrough | 
|  | 3065 | case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break; | 
|  | 3066 | case ISD::SETUGT: Swap = true; // Fallthrough | 
|  | 3067 | case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break; | 
|  | 3068 | case ISD::SETUEQ: Invert = true; // Fallthrough | 
|  | 3069 | case ISD::SETONE: | 
|  | 3070 | // Expand this to (OLT | OGT). | 
|  | 3071 | TmpOp0 = Op0; | 
|  | 3072 | TmpOp1 = Op1; | 
|  | 3073 | Opc = ISD::OR; | 
|  | 3074 | Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0); | 
|  | 3075 | Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1); | 
|  | 3076 | break; | 
|  | 3077 | case ISD::SETUO: Invert = true; // Fallthrough | 
|  | 3078 | case ISD::SETO: | 
|  | 3079 | // Expand this to (OLT | OGE). | 
|  | 3080 | TmpOp0 = Op0; | 
|  | 3081 | TmpOp1 = Op1; | 
|  | 3082 | Opc = ISD::OR; | 
|  | 3083 | Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0); | 
|  | 3084 | Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1); | 
|  | 3085 | break; | 
|  | 3086 | } | 
|  | 3087 | } else { | 
|  | 3088 | // Integer comparisons. | 
|  | 3089 | switch (SetCCOpcode) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3090 | default: llvm_unreachable("Illegal integer comparison"); break; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3091 | case ISD::SETNE:  Invert = true; | 
|  | 3092 | case ISD::SETEQ:  Opc = ARMISD::VCEQ; break; | 
|  | 3093 | case ISD::SETLT:  Swap = true; | 
|  | 3094 | case ISD::SETGT:  Opc = ARMISD::VCGT; break; | 
|  | 3095 | case ISD::SETLE:  Swap = true; | 
|  | 3096 | case ISD::SETGE:  Opc = ARMISD::VCGE; break; | 
|  | 3097 | case ISD::SETULT: Swap = true; | 
|  | 3098 | case ISD::SETUGT: Opc = ARMISD::VCGTU; break; | 
|  | 3099 | case ISD::SETULE: Swap = true; | 
|  | 3100 | case ISD::SETUGE: Opc = ARMISD::VCGEU; break; | 
|  | 3101 | } | 
|  | 3102 |  | 
| Nick Lewycky | 7f6aa2b | 2009-07-08 03:04:38 +0000 | [diff] [blame] | 3103 | // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero). | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3104 | if (Opc == ARMISD::VCEQ) { | 
|  | 3105 |  | 
|  | 3106 | SDValue AndOp; | 
|  | 3107 | if (ISD::isBuildVectorAllZeros(Op1.getNode())) | 
|  | 3108 | AndOp = Op0; | 
|  | 3109 | else if (ISD::isBuildVectorAllZeros(Op0.getNode())) | 
|  | 3110 | AndOp = Op1; | 
|  | 3111 |  | 
|  | 3112 | // Ignore bitconvert. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3113 | if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3114 | AndOp = AndOp.getOperand(0); | 
|  | 3115 |  | 
|  | 3116 | if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) { | 
|  | 3117 | Opc = ARMISD::VTST; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3118 | Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0)); | 
|  | 3119 | Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3120 | Invert = !Invert; | 
|  | 3121 | } | 
|  | 3122 | } | 
|  | 3123 | } | 
|  | 3124 |  | 
|  | 3125 | if (Swap) | 
|  | 3126 | std::swap(Op0, Op1); | 
|  | 3127 |  | 
| Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3128 | // If one of the operands is a constant vector zero, attempt to fold the | 
|  | 3129 | // comparison to a specialized compare-against-zero form. | 
|  | 3130 | SDValue SingleOp; | 
|  | 3131 | if (ISD::isBuildVectorAllZeros(Op1.getNode())) | 
|  | 3132 | SingleOp = Op0; | 
|  | 3133 | else if (ISD::isBuildVectorAllZeros(Op0.getNode())) { | 
|  | 3134 | if (Opc == ARMISD::VCGE) | 
|  | 3135 | Opc = ARMISD::VCLEZ; | 
|  | 3136 | else if (Opc == ARMISD::VCGT) | 
|  | 3137 | Opc = ARMISD::VCLTZ; | 
|  | 3138 | SingleOp = Op1; | 
|  | 3139 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3140 |  | 
| Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3141 | SDValue Result; | 
|  | 3142 | if (SingleOp.getNode()) { | 
|  | 3143 | switch (Opc) { | 
|  | 3144 | case ARMISD::VCEQ: | 
|  | 3145 | Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break; | 
|  | 3146 | case ARMISD::VCGE: | 
|  | 3147 | Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break; | 
|  | 3148 | case ARMISD::VCLEZ: | 
|  | 3149 | Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break; | 
|  | 3150 | case ARMISD::VCGT: | 
|  | 3151 | Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break; | 
|  | 3152 | case ARMISD::VCLTZ: | 
|  | 3153 | Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break; | 
|  | 3154 | default: | 
|  | 3155 | Result = DAG.getNode(Opc, dl, VT, Op0, Op1); | 
|  | 3156 | } | 
|  | 3157 | } else { | 
|  | 3158 | Result = DAG.getNode(Opc, dl, VT, Op0, Op1); | 
|  | 3159 | } | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3160 |  | 
|  | 3161 | if (Invert) | 
|  | 3162 | Result = DAG.getNOT(dl, Result, VT); | 
|  | 3163 |  | 
|  | 3164 | return Result; | 
|  | 3165 | } | 
|  | 3166 |  | 
| Bob Wilson | d3c4284 | 2010-06-14 22:19:57 +0000 | [diff] [blame] | 3167 | /// isNEONModifiedImm - Check if the specified splat value corresponds to a | 
|  | 3168 | /// valid vector constant for a NEON instruction with a "modified immediate" | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3169 | /// operand (e.g., VMOV).  If so, return the encoded value. | 
| Bob Wilson | d3c4284 | 2010-06-14 22:19:57 +0000 | [diff] [blame] | 3170 | static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef, | 
|  | 3171 | unsigned SplatBitSize, SelectionDAG &DAG, | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 3172 | EVT &VT, bool is128Bits, NEONModImmType type) { | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3173 | unsigned OpCmode, Imm; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3174 |  | 
| Bob Wilson | 827b210 | 2010-06-15 19:05:35 +0000 | [diff] [blame] | 3175 | // SplatBitSize is set to the smallest size that splats the vector, so a | 
|  | 3176 | // zero vector will always have SplatBitSize == 8.  However, NEON modified | 
|  | 3177 | // immediate instructions others than VMOV do not support the 8-bit encoding | 
|  | 3178 | // of a zero vector, and the default encoding of zero is supposed to be the | 
|  | 3179 | // 32-bit version. | 
|  | 3180 | if (SplatBits == 0) | 
|  | 3181 | SplatBitSize = 32; | 
|  | 3182 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3183 | switch (SplatBitSize) { | 
|  | 3184 | case 8: | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 3185 | if (type != VMOVModImm) | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3186 | return SDValue(); | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3187 | // Any 1-byte value is OK.  Op=0, Cmode=1110. | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3188 | assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big"); | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3189 | OpCmode = 0xe; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3190 | Imm = SplatBits; | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3191 | VT = is128Bits ? MVT::v16i8 : MVT::v8i8; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3192 | break; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3193 |  | 
|  | 3194 | case 16: | 
|  | 3195 | // NEON's 16-bit VMOV supports splat values where only one byte is nonzero. | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3196 | VT = is128Bits ? MVT::v8i16 : MVT::v4i16; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3197 | if ((SplatBits & ~0xff) == 0) { | 
|  | 3198 | // Value = 0x00nn: Op=x, Cmode=100x. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3199 | OpCmode = 0x8; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3200 | Imm = SplatBits; | 
|  | 3201 | break; | 
|  | 3202 | } | 
|  | 3203 | if ((SplatBits & ~0xff00) == 0) { | 
|  | 3204 | // Value = 0xnn00: Op=x, Cmode=101x. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3205 | OpCmode = 0xa; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3206 | Imm = SplatBits >> 8; | 
|  | 3207 | break; | 
|  | 3208 | } | 
|  | 3209 | return SDValue(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3210 |  | 
|  | 3211 | case 32: | 
|  | 3212 | // NEON's 32-bit VMOV supports splat values where: | 
|  | 3213 | // * only one byte is nonzero, or | 
|  | 3214 | // * the least significant byte is 0xff and the second byte is nonzero, or | 
|  | 3215 | // * the least significant 2 bytes are 0xff and the third is nonzero. | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3216 | VT = is128Bits ? MVT::v4i32 : MVT::v2i32; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3217 | if ((SplatBits & ~0xff) == 0) { | 
|  | 3218 | // Value = 0x000000nn: Op=x, Cmode=000x. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3219 | OpCmode = 0; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3220 | Imm = SplatBits; | 
|  | 3221 | break; | 
|  | 3222 | } | 
|  | 3223 | if ((SplatBits & ~0xff00) == 0) { | 
|  | 3224 | // Value = 0x0000nn00: Op=x, Cmode=001x. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3225 | OpCmode = 0x2; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3226 | Imm = SplatBits >> 8; | 
|  | 3227 | break; | 
|  | 3228 | } | 
|  | 3229 | if ((SplatBits & ~0xff0000) == 0) { | 
|  | 3230 | // Value = 0x00nn0000: Op=x, Cmode=010x. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3231 | OpCmode = 0x4; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3232 | Imm = SplatBits >> 16; | 
|  | 3233 | break; | 
|  | 3234 | } | 
|  | 3235 | if ((SplatBits & ~0xff000000) == 0) { | 
|  | 3236 | // Value = 0xnn000000: Op=x, Cmode=011x. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3237 | OpCmode = 0x6; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3238 | Imm = SplatBits >> 24; | 
|  | 3239 | break; | 
|  | 3240 | } | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3241 |  | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 3242 | // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC | 
|  | 3243 | if (type == OtherModImm) return SDValue(); | 
|  | 3244 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3245 | if ((SplatBits & ~0xffff) == 0 && | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3246 | ((SplatBits | SplatUndef) & 0xff) == 0xff) { | 
|  | 3247 | // Value = 0x0000nnff: Op=x, Cmode=1100. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3248 | OpCmode = 0xc; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3249 | Imm = SplatBits >> 8; | 
|  | 3250 | SplatBits |= 0xff; | 
|  | 3251 | break; | 
|  | 3252 | } | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3253 |  | 
|  | 3254 | if ((SplatBits & ~0xffffff) == 0 && | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3255 | ((SplatBits | SplatUndef) & 0xffff) == 0xffff) { | 
|  | 3256 | // Value = 0x00nnffff: Op=x, Cmode=1101. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3257 | OpCmode = 0xd; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3258 | Imm = SplatBits >> 16; | 
|  | 3259 | SplatBits |= 0xffff; | 
|  | 3260 | break; | 
|  | 3261 | } | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3262 |  | 
|  | 3263 | // Note: there are a few 32-bit splat values (specifically: 00ffff00, | 
|  | 3264 | // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not | 
|  | 3265 | // VMOV.I32.  A (very) minor optimization would be to replicate the value | 
|  | 3266 | // and fall through here to test for a valid 64-bit splat.  But, then the | 
|  | 3267 | // caller would also need to check and handle the change in size. | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3268 | return SDValue(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3269 |  | 
|  | 3270 | case 64: { | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 3271 | if (type != VMOVModImm) | 
| Bob Wilson | 827b210 | 2010-06-15 19:05:35 +0000 | [diff] [blame] | 3272 | return SDValue(); | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3273 | // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff. | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3274 | uint64_t BitMask = 0xff; | 
|  | 3275 | uint64_t Val = 0; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3276 | unsigned ImmMask = 1; | 
|  | 3277 | Imm = 0; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3278 | for (int ByteNum = 0; ByteNum < 8; ++ByteNum) { | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3279 | if (((SplatBits | SplatUndef) & BitMask) == BitMask) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3280 | Val |= BitMask; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3281 | Imm |= ImmMask; | 
|  | 3282 | } else if ((SplatBits & BitMask) != 0) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3283 | return SDValue(); | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3284 | } | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3285 | BitMask <<= 8; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3286 | ImmMask <<= 1; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3287 | } | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3288 | // Op=1, Cmode=1110. | 
| Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 3289 | OpCmode = 0x1e; | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3290 | SplatBits = Val; | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3291 | VT = is128Bits ? MVT::v2i64 : MVT::v1i64; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3292 | break; | 
|  | 3293 | } | 
|  | 3294 |  | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3295 | default: | 
| Bob Wilson | dc076da | 2010-06-19 05:32:09 +0000 | [diff] [blame] | 3296 | llvm_unreachable("unexpected size for isNEONModifiedImm"); | 
| Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3297 | return SDValue(); | 
|  | 3298 | } | 
|  | 3299 |  | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3300 | unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm); | 
|  | 3301 | return DAG.getTargetConstant(EncodedVal, MVT::i32); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3302 | } | 
|  | 3303 |  | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3304 | static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3305 | bool &ReverseVEXT, unsigned &Imm) { | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3306 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3307 | ReverseVEXT = false; | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3308 |  | 
|  | 3309 | // Assume that the first shuffle index is not UNDEF.  Fail if it is. | 
|  | 3310 | if (M[0] < 0) | 
|  | 3311 | return false; | 
|  | 3312 |  | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3313 | Imm = M[0]; | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3314 |  | 
|  | 3315 | // If this is a VEXT shuffle, the immediate value is the index of the first | 
|  | 3316 | // element.  The other shuffle indices must be the successive elements after | 
|  | 3317 | // the first one. | 
|  | 3318 | unsigned ExpectedElt = Imm; | 
|  | 3319 | for (unsigned i = 1; i < NumElts; ++i) { | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3320 | // Increment the expected index.  If it wraps around, it may still be | 
|  | 3321 | // a VEXT but the source vectors must be swapped. | 
|  | 3322 | ExpectedElt += 1; | 
|  | 3323 | if (ExpectedElt == NumElts * 2) { | 
|  | 3324 | ExpectedElt = 0; | 
|  | 3325 | ReverseVEXT = true; | 
|  | 3326 | } | 
|  | 3327 |  | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3328 | if (M[i] < 0) continue; // ignore UNDEF indices | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3329 | if (ExpectedElt != static_cast<unsigned>(M[i])) | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3330 | return false; | 
|  | 3331 | } | 
|  | 3332 |  | 
|  | 3333 | // Adjust the index value if the source operands will be swapped. | 
|  | 3334 | if (ReverseVEXT) | 
|  | 3335 | Imm -= NumElts; | 
|  | 3336 |  | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3337 | return true; | 
|  | 3338 | } | 
|  | 3339 |  | 
| Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3340 | /// isVREVMask - Check if a vector shuffle corresponds to a VREV | 
|  | 3341 | /// instruction with the specified blocksize.  (The order of the elements | 
|  | 3342 | /// within each block of the vector is reversed.) | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3343 | static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3344 | unsigned BlockSize) { | 
| Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3345 | assert((BlockSize==16 || BlockSize==32 || BlockSize==64) && | 
|  | 3346 | "Only possible block sizes for VREV are: 16, 32, 64"); | 
|  | 3347 |  | 
| Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3348 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
| Bob Wilson | 20d1081 | 2009-10-21 21:36:27 +0000 | [diff] [blame] | 3349 | if (EltSz == 64) | 
|  | 3350 | return false; | 
|  | 3351 |  | 
|  | 3352 | unsigned NumElts = VT.getVectorNumElements(); | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3353 | unsigned BlockElts = M[0] + 1; | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3354 | // If the first shuffle index is UNDEF, be optimistic. | 
|  | 3355 | if (M[0] < 0) | 
|  | 3356 | BlockElts = BlockSize / EltSz; | 
| Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3357 |  | 
|  | 3358 | if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz) | 
|  | 3359 | return false; | 
|  | 3360 |  | 
|  | 3361 | for (unsigned i = 0; i < NumElts; ++i) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3362 | if (M[i] < 0) continue; // ignore UNDEF indices | 
|  | 3363 | if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts)) | 
| Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3364 | return false; | 
|  | 3365 | } | 
|  | 3366 |  | 
|  | 3367 | return true; | 
|  | 3368 | } | 
|  | 3369 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3370 | static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3371 | unsigned &WhichResult) { | 
| Bob Wilson | 20d1081 | 2009-10-21 21:36:27 +0000 | [diff] [blame] | 3372 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
|  | 3373 | if (EltSz == 64) | 
|  | 3374 | return false; | 
|  | 3375 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3376 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3377 | WhichResult = (M[0] == 0 ? 0 : 1); | 
|  | 3378 | for (unsigned i = 0; i < NumElts; i += 2) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3379 | if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) || | 
|  | 3380 | (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult)) | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3381 | return false; | 
|  | 3382 | } | 
|  | 3383 | return true; | 
|  | 3384 | } | 
|  | 3385 |  | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3386 | /// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of | 
|  | 3387 | /// "vector_shuffle v, v", i.e., "vector_shuffle v, undef". | 
|  | 3388 | /// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>. | 
|  | 3389 | static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3390 | unsigned &WhichResult) { | 
|  | 3391 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
|  | 3392 | if (EltSz == 64) | 
|  | 3393 | return false; | 
|  | 3394 |  | 
|  | 3395 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3396 | WhichResult = (M[0] == 0 ? 0 : 1); | 
|  | 3397 | for (unsigned i = 0; i < NumElts; i += 2) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3398 | if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) || | 
|  | 3399 | (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult)) | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3400 | return false; | 
|  | 3401 | } | 
|  | 3402 | return true; | 
|  | 3403 | } | 
|  | 3404 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3405 | static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3406 | unsigned &WhichResult) { | 
| Bob Wilson | 20d1081 | 2009-10-21 21:36:27 +0000 | [diff] [blame] | 3407 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
|  | 3408 | if (EltSz == 64) | 
|  | 3409 | return false; | 
|  | 3410 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3411 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3412 | WhichResult = (M[0] == 0 ? 0 : 1); | 
|  | 3413 | for (unsigned i = 0; i != NumElts; ++i) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3414 | if (M[i] < 0) continue; // ignore UNDEF indices | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3415 | if ((unsigned) M[i] != 2 * i + WhichResult) | 
|  | 3416 | return false; | 
|  | 3417 | } | 
|  | 3418 |  | 
|  | 3419 | // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32. | 
| Bob Wilson | 20d1081 | 2009-10-21 21:36:27 +0000 | [diff] [blame] | 3420 | if (VT.is64BitVector() && EltSz == 32) | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3421 | return false; | 
|  | 3422 |  | 
|  | 3423 | return true; | 
|  | 3424 | } | 
|  | 3425 |  | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3426 | /// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of | 
|  | 3427 | /// "vector_shuffle v, v", i.e., "vector_shuffle v, undef". | 
|  | 3428 | /// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>, | 
|  | 3429 | static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3430 | unsigned &WhichResult) { | 
|  | 3431 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
|  | 3432 | if (EltSz == 64) | 
|  | 3433 | return false; | 
|  | 3434 |  | 
|  | 3435 | unsigned Half = VT.getVectorNumElements() / 2; | 
|  | 3436 | WhichResult = (M[0] == 0 ? 0 : 1); | 
|  | 3437 | for (unsigned j = 0; j != 2; ++j) { | 
|  | 3438 | unsigned Idx = WhichResult; | 
|  | 3439 | for (unsigned i = 0; i != Half; ++i) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3440 | int MIdx = M[i + j * Half]; | 
|  | 3441 | if (MIdx >= 0 && (unsigned) MIdx != Idx) | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3442 | return false; | 
|  | 3443 | Idx += 2; | 
|  | 3444 | } | 
|  | 3445 | } | 
|  | 3446 |  | 
|  | 3447 | // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32. | 
|  | 3448 | if (VT.is64BitVector() && EltSz == 32) | 
|  | 3449 | return false; | 
|  | 3450 |  | 
|  | 3451 | return true; | 
|  | 3452 | } | 
|  | 3453 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3454 | static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3455 | unsigned &WhichResult) { | 
| Bob Wilson | 20d1081 | 2009-10-21 21:36:27 +0000 | [diff] [blame] | 3456 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
|  | 3457 | if (EltSz == 64) | 
|  | 3458 | return false; | 
|  | 3459 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3460 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3461 | WhichResult = (M[0] == 0 ? 0 : 1); | 
|  | 3462 | unsigned Idx = WhichResult * NumElts / 2; | 
|  | 3463 | for (unsigned i = 0; i != NumElts; i += 2) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3464 | if ((M[i] >= 0 && (unsigned) M[i] != Idx) || | 
|  | 3465 | (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts)) | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3466 | return false; | 
|  | 3467 | Idx += 1; | 
|  | 3468 | } | 
|  | 3469 |  | 
|  | 3470 | // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32. | 
| Bob Wilson | 20d1081 | 2009-10-21 21:36:27 +0000 | [diff] [blame] | 3471 | if (VT.is64BitVector() && EltSz == 32) | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3472 | return false; | 
|  | 3473 |  | 
|  | 3474 | return true; | 
|  | 3475 | } | 
|  | 3476 |  | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3477 | /// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of | 
|  | 3478 | /// "vector_shuffle v, v", i.e., "vector_shuffle v, undef". | 
|  | 3479 | /// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>. | 
|  | 3480 | static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT, | 
|  | 3481 | unsigned &WhichResult) { | 
|  | 3482 | unsigned EltSz = VT.getVectorElementType().getSizeInBits(); | 
|  | 3483 | if (EltSz == 64) | 
|  | 3484 | return false; | 
|  | 3485 |  | 
|  | 3486 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3487 | WhichResult = (M[0] == 0 ? 0 : 1); | 
|  | 3488 | unsigned Idx = WhichResult * NumElts / 2; | 
|  | 3489 | for (unsigned i = 0; i != NumElts; i += 2) { | 
| Bob Wilson | 7aaf5bf | 2010-08-17 05:54:34 +0000 | [diff] [blame] | 3490 | if ((M[i] >= 0 && (unsigned) M[i] != Idx) || | 
|  | 3491 | (M[i+1] >= 0 && (unsigned) M[i+1] != Idx)) | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3492 | return false; | 
|  | 3493 | Idx += 1; | 
|  | 3494 | } | 
|  | 3495 |  | 
|  | 3496 | // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32. | 
|  | 3497 | if (VT.is64BitVector() && EltSz == 32) | 
|  | 3498 | return false; | 
|  | 3499 |  | 
|  | 3500 | return true; | 
|  | 3501 | } | 
|  | 3502 |  | 
| Dale Johannesen | f630c71 | 2010-07-29 20:10:08 +0000 | [diff] [blame] | 3503 | // If N is an integer constant that can be moved into a register in one | 
|  | 3504 | // instruction, return an SDValue of such a constant (will become a MOV | 
|  | 3505 | // instruction).  Otherwise return null. | 
|  | 3506 | static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG, | 
|  | 3507 | const ARMSubtarget *ST, DebugLoc dl) { | 
|  | 3508 | uint64_t Val; | 
|  | 3509 | if (!isa<ConstantSDNode>(N)) | 
|  | 3510 | return SDValue(); | 
|  | 3511 | Val = cast<ConstantSDNode>(N)->getZExtValue(); | 
|  | 3512 |  | 
|  | 3513 | if (ST->isThumb1Only()) { | 
|  | 3514 | if (Val <= 255 || ~Val <= 255) | 
|  | 3515 | return DAG.getConstant(Val, MVT::i32); | 
|  | 3516 | } else { | 
|  | 3517 | if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1) | 
|  | 3518 | return DAG.getConstant(Val, MVT::i32); | 
|  | 3519 | } | 
|  | 3520 | return SDValue(); | 
|  | 3521 | } | 
|  | 3522 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3523 | // If this is a case we can't handle, return null and let the default | 
|  | 3524 | // expansion code take care of it. | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 3525 | static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG, | 
| Dale Johannesen | f630c71 | 2010-07-29 20:10:08 +0000 | [diff] [blame] | 3526 | const ARMSubtarget *ST) { | 
| Bob Wilson | d06791f | 2009-08-13 01:57:47 +0000 | [diff] [blame] | 3527 | BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode()); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3528 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3529 | EVT VT = Op.getValueType(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3530 |  | 
|  | 3531 | APInt SplatBits, SplatUndef; | 
|  | 3532 | unsigned SplatBitSize; | 
|  | 3533 | bool HasAnyUndefs; | 
|  | 3534 | if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) { | 
| Anton Korobeynikov | 71624cc | 2009-08-29 00:08:18 +0000 | [diff] [blame] | 3535 | if (SplatBitSize <= 64) { | 
| Bob Wilson | d3c4284 | 2010-06-14 22:19:57 +0000 | [diff] [blame] | 3536 | // Check if an immediate VMOV works. | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3537 | EVT VmovVT; | 
| Bob Wilson | d3c4284 | 2010-06-14 22:19:57 +0000 | [diff] [blame] | 3538 | SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(), | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3539 | SplatUndef.getZExtValue(), SplatBitSize, | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 3540 | DAG, VmovVT, VT.is128BitVector(), | 
|  | 3541 | VMOVModImm); | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3542 | if (Val.getNode()) { | 
|  | 3543 | SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3544 | return DAG.getNode(ISD::BITCAST, dl, VT, Vmov); | 
| Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3545 | } | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3546 |  | 
|  | 3547 | // Try an immediate VMVN. | 
|  | 3548 | uint64_t NegatedImm = (SplatBits.getZExtValue() ^ | 
|  | 3549 | ((1LL << SplatBitSize) - 1)); | 
|  | 3550 | Val = isNEONModifiedImm(NegatedImm, | 
|  | 3551 | SplatUndef.getZExtValue(), SplatBitSize, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3552 | DAG, VmovVT, VT.is128BitVector(), | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 3553 | VMVNModImm); | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3554 | if (Val.getNode()) { | 
|  | 3555 | SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3556 | return DAG.getNode(ISD::BITCAST, dl, VT, Vmov); | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3557 | } | 
| Anton Korobeynikov | 71624cc | 2009-08-29 00:08:18 +0000 | [diff] [blame] | 3558 | } | 
| Bob Wilson | cf661e2 | 2009-07-30 00:31:25 +0000 | [diff] [blame] | 3559 | } | 
|  | 3560 |  | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3561 | // Scan through the operands to see if only one value is used. | 
|  | 3562 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3563 | bool isOnlyLowElement = true; | 
|  | 3564 | bool usesOnlyOneValue = true; | 
|  | 3565 | bool isConstant = true; | 
|  | 3566 | SDValue Value; | 
|  | 3567 | for (unsigned i = 0; i < NumElts; ++i) { | 
|  | 3568 | SDValue V = Op.getOperand(i); | 
|  | 3569 | if (V.getOpcode() == ISD::UNDEF) | 
|  | 3570 | continue; | 
|  | 3571 | if (i > 0) | 
|  | 3572 | isOnlyLowElement = false; | 
|  | 3573 | if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V)) | 
|  | 3574 | isConstant = false; | 
|  | 3575 |  | 
|  | 3576 | if (!Value.getNode()) | 
|  | 3577 | Value = V; | 
|  | 3578 | else if (V != Value) | 
|  | 3579 | usesOnlyOneValue = false; | 
|  | 3580 | } | 
|  | 3581 |  | 
|  | 3582 | if (!Value.getNode()) | 
|  | 3583 | return DAG.getUNDEF(VT); | 
|  | 3584 |  | 
|  | 3585 | if (isOnlyLowElement) | 
|  | 3586 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value); | 
|  | 3587 |  | 
| Dale Johannesen | f630c71 | 2010-07-29 20:10:08 +0000 | [diff] [blame] | 3588 | unsigned EltSize = VT.getVectorElementType().getSizeInBits(); | 
|  | 3589 |  | 
| Dale Johannesen | 575cd14 | 2010-10-19 20:00:17 +0000 | [diff] [blame] | 3590 | // Use VDUP for non-constant splats.  For f32 constant splats, reduce to | 
|  | 3591 | // i32 and try again. | 
|  | 3592 | if (usesOnlyOneValue && EltSize <= 32) { | 
|  | 3593 | if (!isConstant) | 
|  | 3594 | return DAG.getNode(ARMISD::VDUP, dl, VT, Value); | 
|  | 3595 | if (VT.getVectorElementType().isFloatingPoint()) { | 
|  | 3596 | SmallVector<SDValue, 8> Ops; | 
|  | 3597 | for (unsigned i = 0; i < NumElts; ++i) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3598 | Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32, | 
| Dale Johannesen | 575cd14 | 2010-10-19 20:00:17 +0000 | [diff] [blame] | 3599 | Op.getOperand(i))); | 
| Nate Begeman | bf5be26 | 2010-11-10 21:35:41 +0000 | [diff] [blame] | 3600 | EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts); | 
|  | 3601 | SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts); | 
| Dale Johannesen | e4d3159 | 2010-10-20 22:03:37 +0000 | [diff] [blame] | 3602 | Val = LowerBUILD_VECTOR(Val, DAG, ST); | 
|  | 3603 | if (Val.getNode()) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3604 | return DAG.getNode(ISD::BITCAST, dl, VT, Val); | 
| Dale Johannesen | f630c71 | 2010-07-29 20:10:08 +0000 | [diff] [blame] | 3605 | } | 
| Dale Johannesen | 575cd14 | 2010-10-19 20:00:17 +0000 | [diff] [blame] | 3606 | SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl); | 
|  | 3607 | if (Val.getNode()) | 
|  | 3608 | return DAG.getNode(ARMISD::VDUP, dl, VT, Val); | 
| Dale Johannesen | f630c71 | 2010-07-29 20:10:08 +0000 | [diff] [blame] | 3609 | } | 
|  | 3610 |  | 
|  | 3611 | // If all elements are constants and the case above didn't get hit, fall back | 
|  | 3612 | // to the default expansion, which will generate a load from the constant | 
|  | 3613 | // pool. | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3614 | if (isConstant) | 
|  | 3615 | return SDValue(); | 
|  | 3616 |  | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3617 | // Vectors with 32- or 64-bit elements can be built by directly assigning | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3618 | // the subregisters.  Lower it to an ARMISD::BUILD_VECTOR so the operands | 
|  | 3619 | // will be legalized. | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3620 | if (EltSize >= 32) { | 
|  | 3621 | // Do the expansion with floating-point types, since that is what the VFP | 
|  | 3622 | // registers are defined to use, and since i64 is not legal. | 
|  | 3623 | EVT EltVT = EVT::getFloatingPointVT(EltSize); | 
|  | 3624 | EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts); | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3625 | SmallVector<SDValue, 8> Ops; | 
|  | 3626 | for (unsigned i = 0; i < NumElts; ++i) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3627 | Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i))); | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3628 | SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3629 | return DAG.getNode(ISD::BITCAST, dl, VT, Val); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3630 | } | 
|  | 3631 |  | 
|  | 3632 | return SDValue(); | 
|  | 3633 | } | 
|  | 3634 |  | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3635 | /// isShuffleMaskLegal - Targets can use this to indicate that they only | 
|  | 3636 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | 
|  | 3637 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | 
|  | 3638 | /// are assumed to be legal. | 
|  | 3639 | bool | 
|  | 3640 | ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, | 
|  | 3641 | EVT VT) const { | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3642 | if (VT.getVectorNumElements() == 4 && | 
|  | 3643 | (VT.is128BitVector() || VT.is64BitVector())) { | 
|  | 3644 | unsigned PFIndexes[4]; | 
|  | 3645 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3646 | if (M[i] < 0) | 
|  | 3647 | PFIndexes[i] = 8; | 
|  | 3648 | else | 
|  | 3649 | PFIndexes[i] = M[i]; | 
|  | 3650 | } | 
|  | 3651 |  | 
|  | 3652 | // Compute the index in the perfect shuffle table. | 
|  | 3653 | unsigned PFTableIndex = | 
|  | 3654 | PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; | 
|  | 3655 | unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; | 
|  | 3656 | unsigned Cost = (PFEntry >> 30); | 
|  | 3657 |  | 
|  | 3658 | if (Cost <= 4) | 
|  | 3659 | return true; | 
|  | 3660 | } | 
|  | 3661 |  | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3662 | bool ReverseVEXT; | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3663 | unsigned Imm, WhichResult; | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3664 |  | 
| Bob Wilson | 53dd245 | 2010-06-07 23:53:38 +0000 | [diff] [blame] | 3665 | unsigned EltSize = VT.getVectorElementType().getSizeInBits(); | 
|  | 3666 | return (EltSize >= 32 || | 
|  | 3667 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3668 | isVREVMask(M, VT, 64) || | 
|  | 3669 | isVREVMask(M, VT, 32) || | 
|  | 3670 | isVREVMask(M, VT, 16) || | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3671 | isVEXTMask(M, VT, ReverseVEXT, Imm) || | 
|  | 3672 | isVTRNMask(M, VT, WhichResult) || | 
|  | 3673 | isVUZPMask(M, VT, WhichResult) || | 
| Bob Wilson | 324f4f1 | 2009-12-03 06:40:55 +0000 | [diff] [blame] | 3674 | isVZIPMask(M, VT, WhichResult) || | 
|  | 3675 | isVTRN_v_undef_Mask(M, VT, WhichResult) || | 
|  | 3676 | isVUZP_v_undef_Mask(M, VT, WhichResult) || | 
|  | 3677 | isVZIP_v_undef_Mask(M, VT, WhichResult)); | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3678 | } | 
|  | 3679 |  | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3680 | /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit | 
|  | 3681 | /// the specified operations to build the shuffle. | 
|  | 3682 | static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS, | 
|  | 3683 | SDValue RHS, SelectionDAG &DAG, | 
|  | 3684 | DebugLoc dl) { | 
|  | 3685 | unsigned OpNum = (PFEntry >> 26) & 0x0F; | 
|  | 3686 | unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1); | 
|  | 3687 | unsigned RHSID = (PFEntry >>  0) & ((1 << 13)-1); | 
|  | 3688 |  | 
|  | 3689 | enum { | 
|  | 3690 | OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3> | 
|  | 3691 | OP_VREV, | 
|  | 3692 | OP_VDUP0, | 
|  | 3693 | OP_VDUP1, | 
|  | 3694 | OP_VDUP2, | 
|  | 3695 | OP_VDUP3, | 
|  | 3696 | OP_VEXT1, | 
|  | 3697 | OP_VEXT2, | 
|  | 3698 | OP_VEXT3, | 
|  | 3699 | OP_VUZPL, // VUZP, left result | 
|  | 3700 | OP_VUZPR, // VUZP, right result | 
|  | 3701 | OP_VZIPL, // VZIP, left result | 
|  | 3702 | OP_VZIPR, // VZIP, right result | 
|  | 3703 | OP_VTRNL, // VTRN, left result | 
|  | 3704 | OP_VTRNR  // VTRN, right result | 
|  | 3705 | }; | 
|  | 3706 |  | 
|  | 3707 | if (OpNum == OP_COPY) { | 
|  | 3708 | if (LHSID == (1*9+2)*9+3) return LHS; | 
|  | 3709 | assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!"); | 
|  | 3710 | return RHS; | 
|  | 3711 | } | 
|  | 3712 |  | 
|  | 3713 | SDValue OpLHS, OpRHS; | 
|  | 3714 | OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl); | 
|  | 3715 | OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl); | 
|  | 3716 | EVT VT = OpLHS.getValueType(); | 
|  | 3717 |  | 
|  | 3718 | switch (OpNum) { | 
|  | 3719 | default: llvm_unreachable("Unknown shuffle opcode!"); | 
|  | 3720 | case OP_VREV: | 
|  | 3721 | return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS); | 
|  | 3722 | case OP_VDUP0: | 
|  | 3723 | case OP_VDUP1: | 
|  | 3724 | case OP_VDUP2: | 
|  | 3725 | case OP_VDUP3: | 
|  | 3726 | return DAG.getNode(ARMISD::VDUPLANE, dl, VT, | 
| Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 3727 | OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32)); | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3728 | case OP_VEXT1: | 
|  | 3729 | case OP_VEXT2: | 
|  | 3730 | case OP_VEXT3: | 
|  | 3731 | return DAG.getNode(ARMISD::VEXT, dl, VT, | 
|  | 3732 | OpLHS, OpRHS, | 
|  | 3733 | DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32)); | 
|  | 3734 | case OP_VUZPL: | 
|  | 3735 | case OP_VUZPR: | 
| Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 3736 | return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT), | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3737 | OpLHS, OpRHS).getValue(OpNum-OP_VUZPL); | 
|  | 3738 | case OP_VZIPL: | 
|  | 3739 | case OP_VZIPR: | 
| Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 3740 | return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT), | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3741 | OpLHS, OpRHS).getValue(OpNum-OP_VZIPL); | 
|  | 3742 | case OP_VTRNL: | 
|  | 3743 | case OP_VTRNR: | 
| Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 3744 | return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT), | 
|  | 3745 | OpLHS, OpRHS).getValue(OpNum-OP_VTRNL); | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3746 | } | 
|  | 3747 | } | 
|  | 3748 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3749 | static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3750 | SDValue V1 = Op.getOperand(0); | 
|  | 3751 | SDValue V2 = Op.getOperand(1); | 
| Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3752 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 3753 | EVT VT = Op.getValueType(); | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3754 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode()); | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3755 | SmallVector<int, 8> ShuffleMask; | 
| Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3756 |  | 
| Bob Wilson | 2886506 | 2009-08-13 02:13:04 +0000 | [diff] [blame] | 3757 | // Convert shuffles that are directly supported on NEON to target-specific | 
|  | 3758 | // DAG nodes, instead of keeping them as shuffles and matching them again | 
|  | 3759 | // during code selection.  This is more efficient and avoids the possibility | 
|  | 3760 | // of inconsistencies between legalization and selection. | 
| Bob Wilson | bfcbb50 | 2009-08-13 06:01:30 +0000 | [diff] [blame] | 3761 | // FIXME: floating-point vectors should be canonicalized to integer vectors | 
|  | 3762 | // of the same time so that they get CSEd properly. | 
| Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 3763 | SVN->getMask(ShuffleMask); | 
|  | 3764 |  | 
| Bob Wilson | 53dd245 | 2010-06-07 23:53:38 +0000 | [diff] [blame] | 3765 | unsigned EltSize = VT.getVectorElementType().getSizeInBits(); | 
|  | 3766 | if (EltSize <= 32) { | 
|  | 3767 | if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) { | 
|  | 3768 | int Lane = SVN->getSplatIndex(); | 
|  | 3769 | // If this is undef splat, generate it via "just" vdup, if possible. | 
|  | 3770 | if (Lane == -1) Lane = 0; | 
| Anton Korobeynikov | 2ae0eec | 2009-11-02 00:12:06 +0000 | [diff] [blame] | 3771 |  | 
| Bob Wilson | 53dd245 | 2010-06-07 23:53:38 +0000 | [diff] [blame] | 3772 | if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) { | 
|  | 3773 | return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0)); | 
|  | 3774 | } | 
|  | 3775 | return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1, | 
|  | 3776 | DAG.getConstant(Lane, MVT::i32)); | 
| Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3777 | } | 
| Bob Wilson | 53dd245 | 2010-06-07 23:53:38 +0000 | [diff] [blame] | 3778 |  | 
|  | 3779 | bool ReverseVEXT; | 
|  | 3780 | unsigned Imm; | 
|  | 3781 | if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) { | 
|  | 3782 | if (ReverseVEXT) | 
|  | 3783 | std::swap(V1, V2); | 
|  | 3784 | return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2, | 
|  | 3785 | DAG.getConstant(Imm, MVT::i32)); | 
|  | 3786 | } | 
|  | 3787 |  | 
|  | 3788 | if (isVREVMask(ShuffleMask, VT, 64)) | 
|  | 3789 | return DAG.getNode(ARMISD::VREV64, dl, VT, V1); | 
|  | 3790 | if (isVREVMask(ShuffleMask, VT, 32)) | 
|  | 3791 | return DAG.getNode(ARMISD::VREV32, dl, VT, V1); | 
|  | 3792 | if (isVREVMask(ShuffleMask, VT, 16)) | 
|  | 3793 | return DAG.getNode(ARMISD::VREV16, dl, VT, V1); | 
|  | 3794 |  | 
|  | 3795 | // Check for Neon shuffles that modify both input vectors in place. | 
|  | 3796 | // If both results are used, i.e., if there are two shuffles with the same | 
|  | 3797 | // source operands and with masks corresponding to both results of one of | 
|  | 3798 | // these operations, DAG memoization will ensure that a single node is | 
|  | 3799 | // used for both shuffles. | 
|  | 3800 | unsigned WhichResult; | 
|  | 3801 | if (isVTRNMask(ShuffleMask, VT, WhichResult)) | 
|  | 3802 | return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT), | 
|  | 3803 | V1, V2).getValue(WhichResult); | 
|  | 3804 | if (isVUZPMask(ShuffleMask, VT, WhichResult)) | 
|  | 3805 | return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT), | 
|  | 3806 | V1, V2).getValue(WhichResult); | 
|  | 3807 | if (isVZIPMask(ShuffleMask, VT, WhichResult)) | 
|  | 3808 | return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT), | 
|  | 3809 | V1, V2).getValue(WhichResult); | 
|  | 3810 |  | 
|  | 3811 | if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult)) | 
|  | 3812 | return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT), | 
|  | 3813 | V1, V1).getValue(WhichResult); | 
|  | 3814 | if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult)) | 
|  | 3815 | return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT), | 
|  | 3816 | V1, V1).getValue(WhichResult); | 
|  | 3817 | if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult)) | 
|  | 3818 | return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT), | 
|  | 3819 | V1, V1).getValue(WhichResult); | 
| Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3820 | } | 
| Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3821 |  | 
| Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 3822 | // If the shuffle is not directly supported and it has 4 elements, use | 
|  | 3823 | // the PerfectShuffle-generated table to synthesize it from other shuffles. | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3824 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 3825 | if (NumElts == 4) { | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3826 | unsigned PFIndexes[4]; | 
|  | 3827 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3828 | if (ShuffleMask[i] < 0) | 
|  | 3829 | PFIndexes[i] = 8; | 
|  | 3830 | else | 
|  | 3831 | PFIndexes[i] = ShuffleMask[i]; | 
|  | 3832 | } | 
|  | 3833 |  | 
|  | 3834 | // Compute the index in the perfect shuffle table. | 
|  | 3835 | unsigned PFTableIndex = | 
|  | 3836 | PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; | 
| Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 3837 | unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; | 
|  | 3838 | unsigned Cost = (PFEntry >> 30); | 
|  | 3839 |  | 
|  | 3840 | if (Cost <= 4) | 
|  | 3841 | return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl); | 
|  | 3842 | } | 
| Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3843 |  | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3844 | // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs. | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3845 | if (EltSize >= 32) { | 
|  | 3846 | // Do the expansion with floating-point types, since that is what the VFP | 
|  | 3847 | // registers are defined to use, and since i64 is not legal. | 
|  | 3848 | EVT EltVT = EVT::getFloatingPointVT(EltSize); | 
|  | 3849 | EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3850 | V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1); | 
|  | 3851 | V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2); | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3852 | SmallVector<SDValue, 8> Ops; | 
| Bob Wilson | be751cf | 2010-05-22 00:23:12 +0000 | [diff] [blame] | 3853 | for (unsigned i = 0; i < NumElts; ++i) { | 
| Bob Wilson | 63b8845 | 2010-05-20 18:39:53 +0000 | [diff] [blame] | 3854 | if (ShuffleMask[i] < 0) | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3855 | Ops.push_back(DAG.getUNDEF(EltVT)); | 
|  | 3856 | else | 
|  | 3857 | Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, | 
|  | 3858 | ShuffleMask[i] < (int)NumElts ? V1 : V2, | 
|  | 3859 | DAG.getConstant(ShuffleMask[i] & (NumElts-1), | 
|  | 3860 | MVT::i32))); | 
| Bob Wilson | 63b8845 | 2010-05-20 18:39:53 +0000 | [diff] [blame] | 3861 | } | 
| Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 3862 | SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3863 | return DAG.getNode(ISD::BITCAST, dl, VT, Val); | 
| Bob Wilson | 63b8845 | 2010-05-20 18:39:53 +0000 | [diff] [blame] | 3864 | } | 
|  | 3865 |  | 
| Bob Wilson | 22cac0d | 2009-08-14 05:16:33 +0000 | [diff] [blame] | 3866 | return SDValue(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3867 | } | 
|  | 3868 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3869 | static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Bob Wilson | 3468c2e | 2010-11-03 16:24:50 +0000 | [diff] [blame] | 3870 | // EXTRACT_VECTOR_ELT is legal only for immediate indexes. | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3871 | SDValue Lane = Op.getOperand(1); | 
| Bob Wilson | 3468c2e | 2010-11-03 16:24:50 +0000 | [diff] [blame] | 3872 | if (!isa<ConstantSDNode>(Lane)) | 
|  | 3873 | return SDValue(); | 
|  | 3874 |  | 
|  | 3875 | SDValue Vec = Op.getOperand(0); | 
|  | 3876 | if (Op.getValueType() == MVT::i32 && | 
|  | 3877 | Vec.getValueType().getVectorElementType().getSizeInBits() < 32) { | 
|  | 3878 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 3879 | return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane); | 
|  | 3880 | } | 
|  | 3881 |  | 
|  | 3882 | return Op; | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3883 | } | 
|  | 3884 |  | 
| Bob Wilson | a6d6586 | 2009-08-03 20:36:38 +0000 | [diff] [blame] | 3885 | static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) { | 
|  | 3886 | // The only time a CONCAT_VECTORS operation can have legal types is when | 
|  | 3887 | // two 64-bit vectors are concatenated to a 128-bit vector. | 
|  | 3888 | assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 && | 
|  | 3889 | "unexpected CONCAT_VECTORS"); | 
|  | 3890 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3891 | SDValue Val = DAG.getUNDEF(MVT::v2f64); | 
| Bob Wilson | a6d6586 | 2009-08-03 20:36:38 +0000 | [diff] [blame] | 3892 | SDValue Op0 = Op.getOperand(0); | 
|  | 3893 | SDValue Op1 = Op.getOperand(1); | 
|  | 3894 | if (Op0.getOpcode() != ISD::UNDEF) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3895 | Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3896 | DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0), | 
| Bob Wilson | a6d6586 | 2009-08-03 20:36:38 +0000 | [diff] [blame] | 3897 | DAG.getIntPtrConstant(0)); | 
|  | 3898 | if (Op1.getOpcode() != ISD::UNDEF) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3899 | Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3900 | DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1), | 
| Bob Wilson | a6d6586 | 2009-08-03 20:36:38 +0000 | [diff] [blame] | 3901 | DAG.getIntPtrConstant(1)); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3902 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3903 | } | 
|  | 3904 |  | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 3905 | /// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each | 
|  | 3906 | /// element has been zero/sign-extended, depending on the isSigned parameter, | 
|  | 3907 | /// from an integer type half its size. | 
|  | 3908 | static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG, | 
|  | 3909 | bool isSigned) { | 
|  | 3910 | // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32. | 
|  | 3911 | EVT VT = N->getValueType(0); | 
|  | 3912 | if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) { | 
|  | 3913 | SDNode *BVN = N->getOperand(0).getNode(); | 
|  | 3914 | if (BVN->getValueType(0) != MVT::v4i32 || | 
|  | 3915 | BVN->getOpcode() != ISD::BUILD_VECTOR) | 
|  | 3916 | return false; | 
|  | 3917 | unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0; | 
|  | 3918 | unsigned HiElt = 1 - LoElt; | 
|  | 3919 | ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt)); | 
|  | 3920 | ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt)); | 
|  | 3921 | ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2)); | 
|  | 3922 | ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2)); | 
|  | 3923 | if (!Lo0 || !Hi0 || !Lo1 || !Hi1) | 
|  | 3924 | return false; | 
|  | 3925 | if (isSigned) { | 
|  | 3926 | if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 && | 
|  | 3927 | Hi1->getSExtValue() == Lo1->getSExtValue() >> 32) | 
|  | 3928 | return true; | 
|  | 3929 | } else { | 
|  | 3930 | if (Hi0->isNullValue() && Hi1->isNullValue()) | 
|  | 3931 | return true; | 
|  | 3932 | } | 
|  | 3933 | return false; | 
|  | 3934 | } | 
|  | 3935 |  | 
|  | 3936 | if (N->getOpcode() != ISD::BUILD_VECTOR) | 
|  | 3937 | return false; | 
|  | 3938 |  | 
|  | 3939 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { | 
|  | 3940 | SDNode *Elt = N->getOperand(i).getNode(); | 
|  | 3941 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) { | 
|  | 3942 | unsigned EltSize = VT.getVectorElementType().getSizeInBits(); | 
|  | 3943 | unsigned HalfSize = EltSize / 2; | 
|  | 3944 | if (isSigned) { | 
|  | 3945 | int64_t SExtVal = C->getSExtValue(); | 
|  | 3946 | if ((SExtVal >> HalfSize) != (SExtVal >> EltSize)) | 
|  | 3947 | return false; | 
|  | 3948 | } else { | 
|  | 3949 | if ((C->getZExtValue() >> HalfSize) != 0) | 
|  | 3950 | return false; | 
|  | 3951 | } | 
|  | 3952 | continue; | 
|  | 3953 | } | 
|  | 3954 | return false; | 
|  | 3955 | } | 
|  | 3956 |  | 
|  | 3957 | return true; | 
|  | 3958 | } | 
|  | 3959 |  | 
|  | 3960 | /// isSignExtended - Check if a node is a vector value that is sign-extended | 
|  | 3961 | /// or a constant BUILD_VECTOR with sign-extended elements. | 
|  | 3962 | static bool isSignExtended(SDNode *N, SelectionDAG &DAG) { | 
|  | 3963 | if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N)) | 
|  | 3964 | return true; | 
|  | 3965 | if (isExtendedBUILD_VECTOR(N, DAG, true)) | 
|  | 3966 | return true; | 
|  | 3967 | return false; | 
|  | 3968 | } | 
|  | 3969 |  | 
|  | 3970 | /// isZeroExtended - Check if a node is a vector value that is zero-extended | 
|  | 3971 | /// or a constant BUILD_VECTOR with zero-extended elements. | 
|  | 3972 | static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) { | 
|  | 3973 | if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N)) | 
|  | 3974 | return true; | 
|  | 3975 | if (isExtendedBUILD_VECTOR(N, DAG, false)) | 
|  | 3976 | return true; | 
|  | 3977 | return false; | 
|  | 3978 | } | 
|  | 3979 |  | 
|  | 3980 | /// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending | 
|  | 3981 | /// load, or BUILD_VECTOR with extended elements, return the unextended value. | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3982 | static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) { | 
|  | 3983 | if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND) | 
|  | 3984 | return N->getOperand(0); | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 3985 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) | 
|  | 3986 | return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(), | 
|  | 3987 | LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(), | 
|  | 3988 | LD->isNonTemporal(), LD->getAlignment()); | 
|  | 3989 | // Otherwise, the value must be a BUILD_VECTOR.  For v2i64, it will | 
|  | 3990 | // have been legalized as a BITCAST from v4i32. | 
|  | 3991 | if (N->getOpcode() == ISD::BITCAST) { | 
|  | 3992 | SDNode *BVN = N->getOperand(0).getNode(); | 
|  | 3993 | assert(BVN->getOpcode() == ISD::BUILD_VECTOR && | 
|  | 3994 | BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR"); | 
|  | 3995 | unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0; | 
|  | 3996 | return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32, | 
|  | 3997 | BVN->getOperand(LowElt), BVN->getOperand(LowElt+2)); | 
|  | 3998 | } | 
|  | 3999 | // Construct a new BUILD_VECTOR with elements truncated to half the size. | 
|  | 4000 | assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR"); | 
|  | 4001 | EVT VT = N->getValueType(0); | 
|  | 4002 | unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2; | 
|  | 4003 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 4004 | MVT TruncVT = MVT::getIntegerVT(EltSize); | 
|  | 4005 | SmallVector<SDValue, 8> Ops; | 
|  | 4006 | for (unsigned i = 0; i != NumElts; ++i) { | 
|  | 4007 | ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i)); | 
|  | 4008 | const APInt &CInt = C->getAPIntValue(); | 
| Jay Foad | 40f8f62 | 2010-12-07 08:25:19 +0000 | [diff] [blame] | 4009 | Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT)); | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 4010 | } | 
|  | 4011 | return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), | 
|  | 4012 | MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts); | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4013 | } | 
|  | 4014 |  | 
|  | 4015 | static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) { | 
|  | 4016 | // Multiplications are only custom-lowered for 128-bit vectors so that | 
|  | 4017 | // VMULL can be detected.  Otherwise v2i64 multiplications are not legal. | 
|  | 4018 | EVT VT = Op.getValueType(); | 
|  | 4019 | assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL"); | 
|  | 4020 | SDNode *N0 = Op.getOperand(0).getNode(); | 
|  | 4021 | SDNode *N1 = Op.getOperand(1).getNode(); | 
|  | 4022 | unsigned NewOpc = 0; | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 4023 | if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG)) | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4024 | NewOpc = ARMISD::VMULLs; | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 4025 | else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG)) | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4026 | NewOpc = ARMISD::VMULLu; | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 4027 | else if (VT == MVT::v2i64) | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4028 | // Fall through to expand this.  It is not legal. | 
|  | 4029 | return SDValue(); | 
| Bob Wilson | 626613d | 2010-11-23 19:38:38 +0000 | [diff] [blame] | 4030 | else | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4031 | // Other vector multiplications are legal. | 
|  | 4032 | return Op; | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4033 |  | 
|  | 4034 | // Legalize to a VMULL instruction. | 
|  | 4035 | DebugLoc DL = Op.getDebugLoc(); | 
|  | 4036 | SDValue Op0 = SkipExtension(N0, DAG); | 
|  | 4037 | SDValue Op1 = SkipExtension(N1, DAG); | 
|  | 4038 |  | 
|  | 4039 | assert(Op0.getValueType().is64BitVector() && | 
|  | 4040 | Op1.getValueType().is64BitVector() && | 
|  | 4041 | "unexpected types for extended operands to VMULL"); | 
|  | 4042 | return DAG.getNode(NewOpc, DL, VT, Op0, Op1); | 
|  | 4043 | } | 
|  | 4044 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4045 | SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4046 | switch (Op.getOpcode()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 4047 | default: llvm_unreachable("Don't know how to custom lower this!"); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4048 | case ISD::ConstantPool:  return LowerConstantPool(Op, DAG); | 
| Bob Wilson | ddb16df | 2009-10-30 05:45:42 +0000 | [diff] [blame] | 4049 | case ISD::BlockAddress:  return LowerBlockAddress(Op, DAG); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 4050 | case ISD::GlobalAddress: | 
|  | 4051 | return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) : | 
|  | 4052 | LowerGlobalAddressELF(Op, DAG); | 
| Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 4053 | case ISD::GlobalTLSAddress:   return LowerGlobalTLSAddress(Op, DAG); | 
| Bill Wendling | de2b151 | 2010-08-11 08:43:16 +0000 | [diff] [blame] | 4054 | case ISD::SELECT:        return LowerSELECT(Op, DAG); | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 4055 | case ISD::SELECT_CC:     return LowerSELECT_CC(Op, DAG); | 
|  | 4056 | case ISD::BR_CC:         return LowerBR_CC(Op, DAG); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4057 | case ISD::BR_JT:         return LowerBR_JT(Op, DAG); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 4058 | case ISD::VASTART:       return LowerVASTART(Op, DAG); | 
| Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 4059 | case ISD::MEMBARRIER:    return LowerMEMBARRIER(Op, DAG, Subtarget); | 
| Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 4060 | case ISD::PREFETCH:      return LowerPREFETCH(Op, DAG, Subtarget); | 
| Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 4061 | case ISD::SINT_TO_FP: | 
|  | 4062 | case ISD::UINT_TO_FP:    return LowerINT_TO_FP(Op, DAG); | 
|  | 4063 | case ISD::FP_TO_SINT: | 
|  | 4064 | case ISD::FP_TO_UINT:    return LowerFP_TO_INT(Op, DAG); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4065 | case ISD::FCOPYSIGN:     return LowerFCOPYSIGN(Op, DAG); | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 4066 | case ISD::RETURNADDR:    return LowerRETURNADDR(Op, DAG); | 
| Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 4067 | case ISD::FRAMEADDR:     return LowerFRAMEADDR(Op, DAG); | 
| Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 4068 | case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG); | 
| Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 4069 | case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG); | 
| Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 4070 | case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG); | 
| Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 4071 | case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG); | 
| Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 4072 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG, | 
|  | 4073 | Subtarget); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4074 | case ISD::BITCAST:   return ExpandBITCAST(Op.getNode(), DAG); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4075 | case ISD::SHL: | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4076 | case ISD::SRL: | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4077 | case ISD::SRA:           return LowerShift(Op.getNode(), DAG, Subtarget); | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 4078 | case ISD::SHL_PARTS:     return LowerShiftLeftParts(Op, DAG); | 
| Jim Grosbach | bcf2f2c | 2009-10-31 21:42:19 +0000 | [diff] [blame] | 4079 | case ISD::SRL_PARTS: | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 4080 | case ISD::SRA_PARTS:     return LowerShiftRightParts(Op, DAG); | 
| Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 4081 | case ISD::CTTZ:          return LowerCTTZ(Op.getNode(), DAG, Subtarget); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4082 | case ISD::VSETCC:        return LowerVSETCC(Op, DAG); | 
| Dale Johannesen | f630c71 | 2010-07-29 20:10:08 +0000 | [diff] [blame] | 4083 | case ISD::BUILD_VECTOR:  return LowerBUILD_VECTOR(Op, DAG, Subtarget); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4084 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4085 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | 
| Bob Wilson | a6d6586 | 2009-08-03 20:36:38 +0000 | [diff] [blame] | 4086 | case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG); | 
| Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 4087 | case ISD::FLT_ROUNDS_:   return LowerFLT_ROUNDS_(Op, DAG); | 
| Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4088 | case ISD::MUL:           return LowerMUL(Op, DAG); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4089 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4090 | return SDValue(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4091 | } | 
|  | 4092 |  | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 4093 | /// ReplaceNodeResults - Replace the results of node with an illegal result | 
|  | 4094 | /// type with new values built out of custom code. | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 4095 | void ARMTargetLowering::ReplaceNodeResults(SDNode *N, | 
|  | 4096 | SmallVectorImpl<SDValue>&Results, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4097 | SelectionDAG &DAG) const { | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 4098 | SDValue Res; | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4099 | switch (N->getOpcode()) { | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 4100 | default: | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 4101 | llvm_unreachable("Don't know how to custom expand this!"); | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 4102 | break; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4103 | case ISD::BITCAST: | 
|  | 4104 | Res = ExpandBITCAST(N, DAG); | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 4105 | break; | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4106 | case ISD::SRL: | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 4107 | case ISD::SRA: | 
| Bob Wilson | d5448bb | 2010-11-18 21:16:28 +0000 | [diff] [blame] | 4108 | Res = Expand64BitShift(N, DAG, Subtarget); | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 4109 | break; | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 4110 | } | 
| Bob Wilson | 164cd8b | 2010-04-14 20:45:23 +0000 | [diff] [blame] | 4111 | if (Res.getNode()) | 
|  | 4112 | Results.push_back(Res); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4113 | } | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4114 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4115 | //===----------------------------------------------------------------------===// | 
|  | 4116 | //                           ARM Scheduler Hooks | 
|  | 4117 | //===----------------------------------------------------------------------===// | 
|  | 4118 |  | 
|  | 4119 | MachineBasicBlock * | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4120 | ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI, | 
|  | 4121 | MachineBasicBlock *BB, | 
|  | 4122 | unsigned Size) const { | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4123 | unsigned dest    = MI->getOperand(0).getReg(); | 
|  | 4124 | unsigned ptr     = MI->getOperand(1).getReg(); | 
|  | 4125 | unsigned oldval  = MI->getOperand(2).getReg(); | 
|  | 4126 | unsigned newval  = MI->getOperand(3).getReg(); | 
|  | 4127 | unsigned scratch = BB->getParent()->getRegInfo() | 
|  | 4128 | .createVirtualRegister(ARM::GPRRegisterClass); | 
|  | 4129 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 4130 | DebugLoc dl = MI->getDebugLoc(); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4131 | bool isThumb2 = Subtarget->isThumb2(); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4132 |  | 
|  | 4133 | unsigned ldrOpc, strOpc; | 
|  | 4134 | switch (Size) { | 
|  | 4135 | default: llvm_unreachable("unsupported size for AtomicCmpSwap!"); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4136 | case 1: | 
|  | 4137 | ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB; | 
|  | 4138 | strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB; | 
|  | 4139 | break; | 
|  | 4140 | case 2: | 
|  | 4141 | ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH; | 
|  | 4142 | strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH; | 
|  | 4143 | break; | 
|  | 4144 | case 4: | 
|  | 4145 | ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX; | 
|  | 4146 | strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX; | 
|  | 4147 | break; | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4148 | } | 
|  | 4149 |  | 
|  | 4150 | MachineFunction *MF = BB->getParent(); | 
|  | 4151 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
|  | 4152 | MachineFunction::iterator It = BB; | 
|  | 4153 | ++It; // insert the new blocks after the current block | 
|  | 4154 |  | 
|  | 4155 | MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 4156 | MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 4157 | MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 4158 | MF->insert(It, loop1MBB); | 
|  | 4159 | MF->insert(It, loop2MBB); | 
|  | 4160 | MF->insert(It, exitMBB); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4161 |  | 
|  | 4162 | // Transfer the remainder of BB and its successor edges to exitMBB. | 
|  | 4163 | exitMBB->splice(exitMBB->begin(), BB, | 
|  | 4164 | llvm::next(MachineBasicBlock::iterator(MI)), | 
|  | 4165 | BB->end()); | 
|  | 4166 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4167 |  | 
|  | 4168 | //  thisMBB: | 
|  | 4169 | //   ... | 
|  | 4170 | //   fallthrough --> loop1MBB | 
|  | 4171 | BB->addSuccessor(loop1MBB); | 
|  | 4172 |  | 
|  | 4173 | // loop1MBB: | 
|  | 4174 | //   ldrex dest, [ptr] | 
|  | 4175 | //   cmp dest, oldval | 
|  | 4176 | //   bne exitMBB | 
|  | 4177 | BB = loop1MBB; | 
|  | 4178 | AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr)); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4179 | AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr)) | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4180 | .addReg(dest).addReg(oldval)); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4181 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)) | 
|  | 4182 | .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4183 | BB->addSuccessor(loop2MBB); | 
|  | 4184 | BB->addSuccessor(exitMBB); | 
|  | 4185 |  | 
|  | 4186 | // loop2MBB: | 
|  | 4187 | //   strex scratch, newval, [ptr] | 
|  | 4188 | //   cmp scratch, #0 | 
|  | 4189 | //   bne loop1MBB | 
|  | 4190 | BB = loop2MBB; | 
|  | 4191 | AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval) | 
|  | 4192 | .addReg(ptr)); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4193 | AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri)) | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4194 | .addReg(scratch).addImm(0)); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4195 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)) | 
|  | 4196 | .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4197 | BB->addSuccessor(loop1MBB); | 
|  | 4198 | BB->addSuccessor(exitMBB); | 
|  | 4199 |  | 
|  | 4200 | //  exitMBB: | 
|  | 4201 | //   ... | 
|  | 4202 | BB = exitMBB; | 
| Jim Grosbach | 5efaed3 | 2010-01-15 00:18:34 +0000 | [diff] [blame] | 4203 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4204 | MI->eraseFromParent();   // The instruction is gone now. | 
| Jim Grosbach | 5efaed3 | 2010-01-15 00:18:34 +0000 | [diff] [blame] | 4205 |  | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4206 | return BB; | 
|  | 4207 | } | 
|  | 4208 |  | 
|  | 4209 | MachineBasicBlock * | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4210 | ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, | 
|  | 4211 | unsigned Size, unsigned BinOpcode) const { | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4212 | // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. | 
|  | 4213 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 4214 |  | 
|  | 4215 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
| Jim Grosbach | 867bbbf | 2010-01-15 00:22:18 +0000 | [diff] [blame] | 4216 | MachineFunction *MF = BB->getParent(); | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4217 | MachineFunction::iterator It = BB; | 
|  | 4218 | ++It; | 
|  | 4219 |  | 
|  | 4220 | unsigned dest = MI->getOperand(0).getReg(); | 
|  | 4221 | unsigned ptr = MI->getOperand(1).getReg(); | 
|  | 4222 | unsigned incr = MI->getOperand(2).getReg(); | 
|  | 4223 | DebugLoc dl = MI->getDebugLoc(); | 
| Rafael Espindola | fda60d3 | 2009-12-18 16:59:39 +0000 | [diff] [blame] | 4224 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4225 | bool isThumb2 = Subtarget->isThumb2(); | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4226 | unsigned ldrOpc, strOpc; | 
|  | 4227 | switch (Size) { | 
|  | 4228 | default: llvm_unreachable("unsupported size for AtomicCmpSwap!"); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4229 | case 1: | 
|  | 4230 | ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB; | 
| Jakob Stoklund Olesen | 15913c9 | 2010-01-13 19:54:39 +0000 | [diff] [blame] | 4231 | strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB; | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4232 | break; | 
|  | 4233 | case 2: | 
|  | 4234 | ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH; | 
|  | 4235 | strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH; | 
|  | 4236 | break; | 
|  | 4237 | case 4: | 
|  | 4238 | ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX; | 
|  | 4239 | strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX; | 
|  | 4240 | break; | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4241 | } | 
|  | 4242 |  | 
| Jim Grosbach | 867bbbf | 2010-01-15 00:22:18 +0000 | [diff] [blame] | 4243 | MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 4244 | MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 4245 | MF->insert(It, loopMBB); | 
|  | 4246 | MF->insert(It, exitMBB); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4247 |  | 
|  | 4248 | // Transfer the remainder of BB and its successor edges to exitMBB. | 
|  | 4249 | exitMBB->splice(exitMBB->begin(), BB, | 
|  | 4250 | llvm::next(MachineBasicBlock::iterator(MI)), | 
|  | 4251 | BB->end()); | 
|  | 4252 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4253 |  | 
| Jim Grosbach | 867bbbf | 2010-01-15 00:22:18 +0000 | [diff] [blame] | 4254 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4255 | unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass); | 
|  | 4256 | unsigned scratch2 = (!BinOpcode) ? incr : | 
|  | 4257 | RegInfo.createVirtualRegister(ARM::GPRRegisterClass); | 
|  | 4258 |  | 
|  | 4259 | //  thisMBB: | 
|  | 4260 | //   ... | 
|  | 4261 | //   fallthrough --> loopMBB | 
|  | 4262 | BB->addSuccessor(loopMBB); | 
|  | 4263 |  | 
|  | 4264 | //  loopMBB: | 
|  | 4265 | //   ldrex dest, ptr | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4266 | //   <binop> scratch2, dest, incr | 
|  | 4267 | //   strex scratch, scratch2, ptr | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4268 | //   cmp scratch, #0 | 
|  | 4269 | //   bne- loopMBB | 
|  | 4270 | //   fallthrough --> exitMBB | 
|  | 4271 | BB = loopMBB; | 
|  | 4272 | AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr)); | 
| Jim Grosbach | c67b556 | 2009-12-15 00:12:35 +0000 | [diff] [blame] | 4273 | if (BinOpcode) { | 
|  | 4274 | // operand order needs to go the other way for NAND | 
|  | 4275 | if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr) | 
|  | 4276 | AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2). | 
|  | 4277 | addReg(incr).addReg(dest)).addReg(0); | 
|  | 4278 | else | 
|  | 4279 | AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2). | 
|  | 4280 | addReg(dest).addReg(incr)).addReg(0); | 
|  | 4281 | } | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4282 |  | 
|  | 4283 | AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2) | 
|  | 4284 | .addReg(ptr)); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4285 | AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri)) | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4286 | .addReg(scratch).addImm(0)); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4287 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)) | 
|  | 4288 | .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR); | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4289 |  | 
|  | 4290 | BB->addSuccessor(loopMBB); | 
|  | 4291 | BB->addSuccessor(exitMBB); | 
|  | 4292 |  | 
|  | 4293 | //  exitMBB: | 
|  | 4294 | //   ... | 
|  | 4295 | BB = exitMBB; | 
| Evan Cheng | 102ebf1 | 2009-12-21 19:53:39 +0000 | [diff] [blame] | 4296 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4297 | MI->eraseFromParent();   // The instruction is gone now. | 
| Evan Cheng | 102ebf1 | 2009-12-21 19:53:39 +0000 | [diff] [blame] | 4298 |  | 
| Jim Grosbach | c3c2354 | 2009-12-14 04:22:04 +0000 | [diff] [blame] | 4299 | return BB; | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4300 | } | 
|  | 4301 |  | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 4302 | static | 
|  | 4303 | MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) { | 
|  | 4304 | for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(), | 
|  | 4305 | E = MBB->succ_end(); I != E; ++I) | 
|  | 4306 | if (*I != Succ) | 
|  | 4307 | return *I; | 
|  | 4308 | llvm_unreachable("Expecting a BB with two successors!"); | 
|  | 4309 | } | 
|  | 4310 |  | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4311 | MachineBasicBlock * | 
| Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 4312 | ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, | 
| Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 4313 | MachineBasicBlock *BB) const { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4314 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
| Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 4315 | DebugLoc dl = MI->getDebugLoc(); | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4316 | bool isThumb2 = Subtarget->isThumb2(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4317 | switch (MI->getOpcode()) { | 
| Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 4318 | default: | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4319 | MI->dump(); | 
| Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 4320 | llvm_unreachable("Unexpected instr type to insert"); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4321 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4322 | case ARM::ATOMIC_LOAD_ADD_I8: | 
|  | 4323 | return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr); | 
|  | 4324 | case ARM::ATOMIC_LOAD_ADD_I16: | 
|  | 4325 | return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr); | 
|  | 4326 | case ARM::ATOMIC_LOAD_ADD_I32: | 
|  | 4327 | return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4328 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4329 | case ARM::ATOMIC_LOAD_AND_I8: | 
|  | 4330 | return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr); | 
|  | 4331 | case ARM::ATOMIC_LOAD_AND_I16: | 
|  | 4332 | return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr); | 
|  | 4333 | case ARM::ATOMIC_LOAD_AND_I32: | 
|  | 4334 | return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4335 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4336 | case ARM::ATOMIC_LOAD_OR_I8: | 
|  | 4337 | return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr); | 
|  | 4338 | case ARM::ATOMIC_LOAD_OR_I16: | 
|  | 4339 | return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr); | 
|  | 4340 | case ARM::ATOMIC_LOAD_OR_I32: | 
|  | 4341 | return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4342 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4343 | case ARM::ATOMIC_LOAD_XOR_I8: | 
|  | 4344 | return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr); | 
|  | 4345 | case ARM::ATOMIC_LOAD_XOR_I16: | 
|  | 4346 | return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr); | 
|  | 4347 | case ARM::ATOMIC_LOAD_XOR_I32: | 
|  | 4348 | return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr); | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4349 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4350 | case ARM::ATOMIC_LOAD_NAND_I8: | 
|  | 4351 | return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr); | 
|  | 4352 | case ARM::ATOMIC_LOAD_NAND_I16: | 
|  | 4353 | return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr); | 
|  | 4354 | case ARM::ATOMIC_LOAD_NAND_I32: | 
|  | 4355 | return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr); | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4356 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4357 | case ARM::ATOMIC_LOAD_SUB_I8: | 
|  | 4358 | return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr); | 
|  | 4359 | case ARM::ATOMIC_LOAD_SUB_I16: | 
|  | 4360 | return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr); | 
|  | 4361 | case ARM::ATOMIC_LOAD_SUB_I32: | 
|  | 4362 | return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr); | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4363 |  | 
| Jim Grosbach | a36c8f2 | 2009-12-14 20:14:59 +0000 | [diff] [blame] | 4364 | case ARM::ATOMIC_SWAP_I8:  return EmitAtomicBinary(MI, BB, 1, 0); | 
|  | 4365 | case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0); | 
|  | 4366 | case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0); | 
| Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4367 |  | 
|  | 4368 | case ARM::ATOMIC_CMP_SWAP_I8:  return EmitAtomicCmpSwap(MI, BB, 1); | 
|  | 4369 | case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2); | 
|  | 4370 | case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4); | 
| Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4371 |  | 
| Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 4372 | case ARM::tMOVCCr_pseudo: { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4373 | // To "insert" a SELECT_CC instruction, we actually have to insert the | 
|  | 4374 | // diamond control-flow pattern.  The incoming instruction knows the | 
|  | 4375 | // destination vreg to set, the condition code register to branch on, the | 
|  | 4376 | // true/false values to select between, and a branch opcode to use. | 
|  | 4377 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 4378 | MachineFunction::iterator It = BB; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4379 | ++It; | 
|  | 4380 |  | 
|  | 4381 | //  thisMBB: | 
|  | 4382 | //  ... | 
|  | 4383 | //   TrueVal = ... | 
|  | 4384 | //   cmpTY ccX, r1, r2 | 
|  | 4385 | //   bCC copy1MBB | 
|  | 4386 | //   fallthrough --> copy0MBB | 
|  | 4387 | MachineBasicBlock *thisMBB  = BB; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 4388 | MachineFunction *F = BB->getParent(); | 
|  | 4389 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 4390 | MachineBasicBlock *sinkMBB  = F->CreateMachineBasicBlock(LLVM_BB); | 
| Dan Gohman | 258c58c | 2010-07-06 15:49:48 +0000 | [diff] [blame] | 4391 | F->insert(It, copy0MBB); | 
|  | 4392 | F->insert(It, sinkMBB); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4393 |  | 
|  | 4394 | // Transfer the remainder of BB and its successor edges to sinkMBB. | 
|  | 4395 | sinkMBB->splice(sinkMBB->begin(), BB, | 
|  | 4396 | llvm::next(MachineBasicBlock::iterator(MI)), | 
|  | 4397 | BB->end()); | 
|  | 4398 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); | 
|  | 4399 |  | 
| Dan Gohman | 258c58c | 2010-07-06 15:49:48 +0000 | [diff] [blame] | 4400 | BB->addSuccessor(copy0MBB); | 
|  | 4401 | BB->addSuccessor(sinkMBB); | 
| Dan Gohman | b81c771 | 2010-07-06 15:18:19 +0000 | [diff] [blame] | 4402 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4403 | BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB) | 
|  | 4404 | .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg()); | 
|  | 4405 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4406 | //  copy0MBB: | 
|  | 4407 | //   %FalseValue = ... | 
|  | 4408 | //   # fallthrough to sinkMBB | 
|  | 4409 | BB = copy0MBB; | 
|  | 4410 |  | 
|  | 4411 | // Update machine-CFG edges | 
|  | 4412 | BB->addSuccessor(sinkMBB); | 
|  | 4413 |  | 
|  | 4414 | //  sinkMBB: | 
|  | 4415 | //   %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | 
|  | 4416 | //  ... | 
|  | 4417 | BB = sinkMBB; | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4418 | BuildMI(*BB, BB->begin(), dl, | 
|  | 4419 | TII->get(ARM::PHI), MI->getOperand(0).getReg()) | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4420 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) | 
|  | 4421 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | 
|  | 4422 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 4423 | MI->eraseFromParent();   // The pseudo instruction is gone now. | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4424 | return BB; | 
|  | 4425 | } | 
| Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 4426 |  | 
| Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 4427 | case ARM::BCCi64: | 
|  | 4428 | case ARM::BCCZi64: { | 
|  | 4429 | // Compare both parts that make up the double comparison separately for | 
|  | 4430 | // equality. | 
|  | 4431 | bool RHSisZero = MI->getOpcode() == ARM::BCCZi64; | 
|  | 4432 |  | 
|  | 4433 | unsigned LHS1 = MI->getOperand(1).getReg(); | 
|  | 4434 | unsigned LHS2 = MI->getOperand(2).getReg(); | 
|  | 4435 | if (RHSisZero) { | 
|  | 4436 | AddDefaultPred(BuildMI(BB, dl, | 
|  | 4437 | TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri)) | 
|  | 4438 | .addReg(LHS1).addImm(0)); | 
|  | 4439 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri)) | 
|  | 4440 | .addReg(LHS2).addImm(0) | 
|  | 4441 | .addImm(ARMCC::EQ).addReg(ARM::CPSR); | 
|  | 4442 | } else { | 
|  | 4443 | unsigned RHS1 = MI->getOperand(3).getReg(); | 
|  | 4444 | unsigned RHS2 = MI->getOperand(4).getReg(); | 
|  | 4445 | AddDefaultPred(BuildMI(BB, dl, | 
|  | 4446 | TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr)) | 
|  | 4447 | .addReg(LHS1).addReg(RHS1)); | 
|  | 4448 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr)) | 
|  | 4449 | .addReg(LHS2).addReg(RHS2) | 
|  | 4450 | .addImm(ARMCC::EQ).addReg(ARM::CPSR); | 
|  | 4451 | } | 
|  | 4452 |  | 
|  | 4453 | MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB(); | 
|  | 4454 | MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB); | 
|  | 4455 | if (MI->getOperand(0).getImm() == ARMCC::NE) | 
|  | 4456 | std::swap(destMBB, exitMBB); | 
|  | 4457 |  | 
|  | 4458 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)) | 
|  | 4459 | .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR); | 
|  | 4460 | BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B)) | 
|  | 4461 | .addMBB(exitMBB); | 
|  | 4462 |  | 
|  | 4463 | MI->eraseFromParent();   // The pseudo instruction is gone now. | 
|  | 4464 | return BB; | 
|  | 4465 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 4466 | } | 
|  | 4467 | } | 
|  | 4468 |  | 
|  | 4469 | //===----------------------------------------------------------------------===// | 
|  | 4470 | //                           ARM Optimization Hooks | 
|  | 4471 | //===----------------------------------------------------------------------===// | 
|  | 4472 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4473 | static | 
|  | 4474 | SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp, | 
|  | 4475 | TargetLowering::DAGCombinerInfo &DCI) { | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4476 | SelectionDAG &DAG = DCI.DAG; | 
|  | 4477 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4478 | EVT VT = N->getValueType(0); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4479 | unsigned Opc = N->getOpcode(); | 
|  | 4480 | bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC; | 
|  | 4481 | SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1); | 
|  | 4482 | SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2); | 
|  | 4483 | ISD::CondCode CC = ISD::SETCC_INVALID; | 
|  | 4484 |  | 
|  | 4485 | if (isSlctCC) { | 
|  | 4486 | CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get(); | 
|  | 4487 | } else { | 
|  | 4488 | SDValue CCOp = Slct.getOperand(0); | 
|  | 4489 | if (CCOp.getOpcode() == ISD::SETCC) | 
|  | 4490 | CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get(); | 
|  | 4491 | } | 
|  | 4492 |  | 
|  | 4493 | bool DoXform = false; | 
|  | 4494 | bool InvCC = false; | 
|  | 4495 | assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) && | 
|  | 4496 | "Bad input!"); | 
|  | 4497 |  | 
|  | 4498 | if (LHS.getOpcode() == ISD::Constant && | 
|  | 4499 | cast<ConstantSDNode>(LHS)->isNullValue()) { | 
|  | 4500 | DoXform = true; | 
|  | 4501 | } else if (CC != ISD::SETCC_INVALID && | 
|  | 4502 | RHS.getOpcode() == ISD::Constant && | 
|  | 4503 | cast<ConstantSDNode>(RHS)->isNullValue()) { | 
|  | 4504 | std::swap(LHS, RHS); | 
|  | 4505 | SDValue Op0 = Slct.getOperand(0); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4506 | EVT OpVT = isSlctCC ? Op0.getValueType() : | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4507 | Op0.getOperand(0).getValueType(); | 
|  | 4508 | bool isInt = OpVT.isInteger(); | 
|  | 4509 | CC = ISD::getSetCCInverse(CC, isInt); | 
|  | 4510 |  | 
|  | 4511 | if (!TLI.isCondCodeLegal(CC, OpVT)) | 
|  | 4512 | return SDValue();         // Inverse operator isn't legal. | 
|  | 4513 |  | 
|  | 4514 | DoXform = true; | 
|  | 4515 | InvCC = true; | 
|  | 4516 | } | 
|  | 4517 |  | 
|  | 4518 | if (DoXform) { | 
|  | 4519 | SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS); | 
|  | 4520 | if (isSlctCC) | 
|  | 4521 | return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result, | 
|  | 4522 | Slct.getOperand(0), Slct.getOperand(1), CC); | 
|  | 4523 | SDValue CCOp = Slct.getOperand(0); | 
|  | 4524 | if (InvCC) | 
|  | 4525 | CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(), | 
|  | 4526 | CCOp.getOperand(0), CCOp.getOperand(1), CC); | 
|  | 4527 | return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT, | 
|  | 4528 | CCOp, OtherOp, Result); | 
|  | 4529 | } | 
|  | 4530 | return SDValue(); | 
|  | 4531 | } | 
|  | 4532 |  | 
| Bob Wilson | 3d5792a | 2010-07-29 20:34:14 +0000 | [diff] [blame] | 4533 | /// PerformADDCombineWithOperands - Try DAG combinations for an ADD with | 
|  | 4534 | /// operands N0 and N1.  This is a helper for PerformADDCombine that is | 
|  | 4535 | /// called with the default operands, and if that fails, with commuted | 
|  | 4536 | /// operands. | 
|  | 4537 | static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, | 
|  | 4538 | TargetLowering::DAGCombinerInfo &DCI) { | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4539 | // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c)) | 
|  | 4540 | if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) { | 
|  | 4541 | SDValue Result = combineSelectAndUse(N, N0, N1, DCI); | 
|  | 4542 | if (Result.getNode()) return Result; | 
|  | 4543 | } | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4544 | return SDValue(); | 
|  | 4545 | } | 
|  | 4546 |  | 
| Bob Wilson | 3d5792a | 2010-07-29 20:34:14 +0000 | [diff] [blame] | 4547 | /// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD. | 
|  | 4548 | /// | 
|  | 4549 | static SDValue PerformADDCombine(SDNode *N, | 
|  | 4550 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 4551 | SDValue N0 = N->getOperand(0); | 
|  | 4552 | SDValue N1 = N->getOperand(1); | 
|  | 4553 |  | 
|  | 4554 | // First try with the default operand order. | 
|  | 4555 | SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI); | 
|  | 4556 | if (Result.getNode()) | 
|  | 4557 | return Result; | 
|  | 4558 |  | 
|  | 4559 | // If that didn't work, try again with the operands commuted. | 
|  | 4560 | return PerformADDCombineWithOperands(N, N1, N0, DCI); | 
|  | 4561 | } | 
|  | 4562 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4563 | /// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB. | 
| Bob Wilson | 3d5792a | 2010-07-29 20:34:14 +0000 | [diff] [blame] | 4564 | /// | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4565 | static SDValue PerformSUBCombine(SDNode *N, | 
|  | 4566 | TargetLowering::DAGCombinerInfo &DCI) { | 
| Bob Wilson | 3d5792a | 2010-07-29 20:34:14 +0000 | [diff] [blame] | 4567 | SDValue N0 = N->getOperand(0); | 
|  | 4568 | SDValue N1 = N->getOperand(1); | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 4569 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4570 | // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c)) | 
|  | 4571 | if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) { | 
|  | 4572 | SDValue Result = combineSelectAndUse(N, N1, N0, DCI); | 
|  | 4573 | if (Result.getNode()) return Result; | 
|  | 4574 | } | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 4575 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 4576 | return SDValue(); | 
|  | 4577 | } | 
|  | 4578 |  | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 4579 | static SDValue PerformMULCombine(SDNode *N, | 
|  | 4580 | TargetLowering::DAGCombinerInfo &DCI, | 
|  | 4581 | const ARMSubtarget *Subtarget) { | 
|  | 4582 | SelectionDAG &DAG = DCI.DAG; | 
|  | 4583 |  | 
|  | 4584 | if (Subtarget->isThumb1Only()) | 
|  | 4585 | return SDValue(); | 
|  | 4586 |  | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 4587 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) | 
|  | 4588 | return SDValue(); | 
|  | 4589 |  | 
|  | 4590 | EVT VT = N->getValueType(0); | 
|  | 4591 | if (VT != MVT::i32) | 
|  | 4592 | return SDValue(); | 
|  | 4593 |  | 
|  | 4594 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | 
|  | 4595 | if (!C) | 
|  | 4596 | return SDValue(); | 
|  | 4597 |  | 
|  | 4598 | uint64_t MulAmt = C->getZExtValue(); | 
|  | 4599 | unsigned ShiftAmt = CountTrailingZeros_64(MulAmt); | 
|  | 4600 | ShiftAmt = ShiftAmt & (32 - 1); | 
|  | 4601 | SDValue V = N->getOperand(0); | 
|  | 4602 | DebugLoc DL = N->getDebugLoc(); | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 4603 |  | 
| Anton Korobeynikov | 4878b84 | 2010-05-16 08:54:20 +0000 | [diff] [blame] | 4604 | SDValue Res; | 
|  | 4605 | MulAmt >>= ShiftAmt; | 
|  | 4606 | if (isPowerOf2_32(MulAmt - 1)) { | 
|  | 4607 | // (mul x, 2^N + 1) => (add (shl x, N), x) | 
|  | 4608 | Res = DAG.getNode(ISD::ADD, DL, VT, | 
|  | 4609 | V, DAG.getNode(ISD::SHL, DL, VT, | 
|  | 4610 | V, DAG.getConstant(Log2_32(MulAmt-1), | 
|  | 4611 | MVT::i32))); | 
|  | 4612 | } else if (isPowerOf2_32(MulAmt + 1)) { | 
|  | 4613 | // (mul x, 2^N - 1) => (sub (shl x, N), x) | 
|  | 4614 | Res = DAG.getNode(ISD::SUB, DL, VT, | 
|  | 4615 | DAG.getNode(ISD::SHL, DL, VT, | 
|  | 4616 | V, DAG.getConstant(Log2_32(MulAmt+1), | 
|  | 4617 | MVT::i32)), | 
|  | 4618 | V); | 
|  | 4619 | } else | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 4620 | return SDValue(); | 
| Anton Korobeynikov | 4878b84 | 2010-05-16 08:54:20 +0000 | [diff] [blame] | 4621 |  | 
|  | 4622 | if (ShiftAmt != 0) | 
|  | 4623 | Res = DAG.getNode(ISD::SHL, DL, VT, Res, | 
|  | 4624 | DAG.getConstant(ShiftAmt, MVT::i32)); | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 4625 |  | 
|  | 4626 | // Do not add new nodes to DAG combiner worklist. | 
| Anton Korobeynikov | 4878b84 | 2010-05-16 08:54:20 +0000 | [diff] [blame] | 4627 | DCI.CombineTo(N, Res, false); | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 4628 | return SDValue(); | 
|  | 4629 | } | 
|  | 4630 |  | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4631 | static SDValue PerformANDCombine(SDNode *N, | 
|  | 4632 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 4633 | // Attempt to use immediate-form VBIC | 
|  | 4634 | BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1)); | 
|  | 4635 | DebugLoc dl = N->getDebugLoc(); | 
|  | 4636 | EVT VT = N->getValueType(0); | 
|  | 4637 | SelectionDAG &DAG = DCI.DAG; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4638 |  | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4639 | APInt SplatBits, SplatUndef; | 
|  | 4640 | unsigned SplatBitSize; | 
|  | 4641 | bool HasAnyUndefs; | 
|  | 4642 | if (BVN && | 
|  | 4643 | BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) { | 
|  | 4644 | if (SplatBitSize <= 64) { | 
|  | 4645 | EVT VbicVT; | 
|  | 4646 | SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(), | 
|  | 4647 | SplatUndef.getZExtValue(), SplatBitSize, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4648 | DAG, VbicVT, VT.is128BitVector(), | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 4649 | OtherModImm); | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4650 | if (Val.getNode()) { | 
|  | 4651 | SDValue Input = | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4652 | DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0)); | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4653 | SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4654 | return DAG.getNode(ISD::BITCAST, dl, VT, Vbic); | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4655 | } | 
|  | 4656 | } | 
|  | 4657 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4658 |  | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4659 | return SDValue(); | 
|  | 4660 | } | 
|  | 4661 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4662 | /// PerformORCombine - Target-specific dag combine xforms for ISD::OR | 
|  | 4663 | static SDValue PerformORCombine(SDNode *N, | 
|  | 4664 | TargetLowering::DAGCombinerInfo &DCI, | 
|  | 4665 | const ARMSubtarget *Subtarget) { | 
| Owen Anderson | 60f4870 | 2010-11-03 23:15:26 +0000 | [diff] [blame] | 4666 | // Attempt to use immediate-form VORR | 
|  | 4667 | BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1)); | 
|  | 4668 | DebugLoc dl = N->getDebugLoc(); | 
|  | 4669 | EVT VT = N->getValueType(0); | 
|  | 4670 | SelectionDAG &DAG = DCI.DAG; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4671 |  | 
| Owen Anderson | 60f4870 | 2010-11-03 23:15:26 +0000 | [diff] [blame] | 4672 | APInt SplatBits, SplatUndef; | 
|  | 4673 | unsigned SplatBitSize; | 
|  | 4674 | bool HasAnyUndefs; | 
|  | 4675 | if (BVN && Subtarget->hasNEON() && | 
|  | 4676 | BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) { | 
|  | 4677 | if (SplatBitSize <= 64) { | 
|  | 4678 | EVT VorrVT; | 
|  | 4679 | SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(), | 
|  | 4680 | SplatUndef.getZExtValue(), SplatBitSize, | 
| Owen Anderson | 36fa3ea | 2010-11-05 21:57:54 +0000 | [diff] [blame] | 4681 | DAG, VorrVT, VT.is128BitVector(), | 
|  | 4682 | OtherModImm); | 
| Owen Anderson | 60f4870 | 2010-11-03 23:15:26 +0000 | [diff] [blame] | 4683 | if (Val.getNode()) { | 
|  | 4684 | SDValue Input = | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4685 | DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0)); | 
| Owen Anderson | 60f4870 | 2010-11-03 23:15:26 +0000 | [diff] [blame] | 4686 | SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4687 | return DAG.getNode(ISD::BITCAST, dl, VT, Vorr); | 
| Owen Anderson | 60f4870 | 2010-11-03 23:15:26 +0000 | [diff] [blame] | 4688 | } | 
|  | 4689 | } | 
|  | 4690 | } | 
|  | 4691 |  | 
| Jim Grosbach | 5423856 | 2010-07-17 03:30:54 +0000 | [diff] [blame] | 4692 | // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when | 
|  | 4693 | // reasonable. | 
|  | 4694 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4695 | // BFI is only available on V6T2+ | 
|  | 4696 | if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops()) | 
|  | 4697 | return SDValue(); | 
|  | 4698 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4699 | SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); | 
| Jim Grosbach | 5423856 | 2010-07-17 03:30:54 +0000 | [diff] [blame] | 4700 | DebugLoc DL = N->getDebugLoc(); | 
|  | 4701 | // 1) or (and A, mask), val => ARMbfi A, val, mask | 
|  | 4702 | //      iff (val & mask) == val | 
|  | 4703 | // | 
|  | 4704 | // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask | 
|  | 4705 | //  2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2) | 
|  | 4706 | //          && CountPopulation_32(mask) == CountPopulation_32(~mask2) | 
|  | 4707 | //  2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2) | 
|  | 4708 | //          && CountPopulation_32(mask) == CountPopulation_32(~mask2) | 
|  | 4709 | //  (i.e., copy a bitfield value into another bitfield of the same width) | 
|  | 4710 | if (N0.getOpcode() != ISD::AND) | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4711 | return SDValue(); | 
|  | 4712 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4713 | if (VT != MVT::i32) | 
|  | 4714 | return SDValue(); | 
|  | 4715 |  | 
| Jim Grosbach | 5423856 | 2010-07-17 03:30:54 +0000 | [diff] [blame] | 4716 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4717 | // The value and the mask need to be constants so we can verify this is | 
|  | 4718 | // actually a bitfield set. If the mask is 0xffff, we can do better | 
|  | 4719 | // via a movt instruction, so don't use BFI in that case. | 
|  | 4720 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1)); | 
|  | 4721 | if (!C) | 
|  | 4722 | return SDValue(); | 
|  | 4723 | unsigned Mask = C->getZExtValue(); | 
|  | 4724 | if (Mask == 0xffff) | 
|  | 4725 | return SDValue(); | 
| Jim Grosbach | 5423856 | 2010-07-17 03:30:54 +0000 | [diff] [blame] | 4726 | SDValue Res; | 
|  | 4727 | // Case (1): or (and A, mask), val => ARMbfi A, val, mask | 
|  | 4728 | if ((C = dyn_cast<ConstantSDNode>(N1))) { | 
|  | 4729 | unsigned Val = C->getZExtValue(); | 
| Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame^] | 4730 | if ((Val & ~Mask) != Val) | 
| Jim Grosbach | 5423856 | 2010-07-17 03:30:54 +0000 | [diff] [blame] | 4731 | return SDValue(); | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4732 |  | 
| Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame^] | 4733 | if (ARM::isBitFieldInvertedMask(Mask)) { | 
|  | 4734 | Val >>= CountTrailingZeros_32(~Mask); | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4735 |  | 
| Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame^] | 4736 | Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), | 
|  | 4737 | DAG.getConstant(Val, MVT::i32), | 
|  | 4738 | DAG.getConstant(Mask, MVT::i32)); | 
|  | 4739 |  | 
|  | 4740 | // Do not add new nodes to DAG combiner worklist. | 
|  | 4741 | DCI.CombineTo(N, Res, false); | 
|  | 4742 | } else if (N0.getOperand(0).getOpcode() == ISD::SHL && | 
|  | 4743 | isa<ConstantSDNode>(N0.getOperand(0).getOperand(1)) && | 
|  | 4744 | ARM::isBitFieldInvertedMask(~Mask)) { | 
|  | 4745 | // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask | 
|  | 4746 | // where lsb(mask) == #shamt | 
|  | 4747 | SDValue ShAmt = N0.getOperand(0).getOperand(1); | 
|  | 4748 | unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue(); | 
|  | 4749 | unsigned LSB = CountTrailingZeros_32(Mask); | 
|  | 4750 | if (ShAmtC != LSB) | 
|  | 4751 | return SDValue(); | 
|  | 4752 | //unsigned Width = (32 - CountLeadingZeros_32(Mask)) - LSB; | 
|  | 4753 |  | 
|  | 4754 | Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, | 
|  | 4755 | N0.getOperand(0).getOperand(0), | 
|  | 4756 | DAG.getConstant(~Mask, MVT::i32)); | 
|  | 4757 |  | 
|  | 4758 | // Do not add new nodes to DAG combiner worklist. | 
|  | 4759 | DCI.CombineTo(N, Res, false); | 
|  | 4760 | } | 
| Jim Grosbach | 5423856 | 2010-07-17 03:30:54 +0000 | [diff] [blame] | 4761 | } else if (N1.getOpcode() == ISD::AND) { | 
|  | 4762 | // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask | 
|  | 4763 | C = dyn_cast<ConstantSDNode>(N1.getOperand(1)); | 
|  | 4764 | if (!C) | 
|  | 4765 | return SDValue(); | 
|  | 4766 | unsigned Mask2 = C->getZExtValue(); | 
|  | 4767 |  | 
|  | 4768 | if (ARM::isBitFieldInvertedMask(Mask) && | 
|  | 4769 | ARM::isBitFieldInvertedMask(~Mask2) && | 
|  | 4770 | (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) { | 
|  | 4771 | // The pack halfword instruction works better for masks that fit it, | 
|  | 4772 | // so use that when it's available. | 
|  | 4773 | if (Subtarget->hasT2ExtractPack() && | 
|  | 4774 | (Mask == 0xffff || Mask == 0xffff0000)) | 
|  | 4775 | return SDValue(); | 
|  | 4776 | // 2a | 
|  | 4777 | unsigned lsb = CountTrailingZeros_32(Mask2); | 
|  | 4778 | Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0), | 
|  | 4779 | DAG.getConstant(lsb, MVT::i32)); | 
|  | 4780 | Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res, | 
|  | 4781 | DAG.getConstant(Mask, MVT::i32)); | 
|  | 4782 | // Do not add new nodes to DAG combiner worklist. | 
|  | 4783 | DCI.CombineTo(N, Res, false); | 
|  | 4784 | } else if (ARM::isBitFieldInvertedMask(~Mask) && | 
|  | 4785 | ARM::isBitFieldInvertedMask(Mask2) && | 
|  | 4786 | (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) { | 
|  | 4787 | // The pack halfword instruction works better for masks that fit it, | 
|  | 4788 | // so use that when it's available. | 
|  | 4789 | if (Subtarget->hasT2ExtractPack() && | 
|  | 4790 | (Mask2 == 0xffff || Mask2 == 0xffff0000)) | 
|  | 4791 | return SDValue(); | 
|  | 4792 | // 2b | 
|  | 4793 | unsigned lsb = CountTrailingZeros_32(Mask); | 
|  | 4794 | Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0), | 
|  | 4795 | DAG.getConstant(lsb, MVT::i32)); | 
|  | 4796 | Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res, | 
|  | 4797 | DAG.getConstant(Mask2, MVT::i32)); | 
|  | 4798 | // Do not add new nodes to DAG combiner worklist. | 
|  | 4799 | DCI.CombineTo(N, Res, false); | 
|  | 4800 | } | 
|  | 4801 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4802 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 4803 | return SDValue(); | 
|  | 4804 | } | 
|  | 4805 |  | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 4806 | /// PerformVMOVRRDCombine - Target-specific dag combine xforms for | 
|  | 4807 | /// ARMISD::VMOVRRD. | 
|  | 4808 | static SDValue PerformVMOVRRDCombine(SDNode *N, | 
|  | 4809 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 4810 | // vmovrrd(vmovdrr x, y) -> x,y | 
|  | 4811 | SDValue InDouble = N->getOperand(0); | 
|  | 4812 | if (InDouble.getOpcode() == ARMISD::VMOVDRR) | 
|  | 4813 | return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1)); | 
|  | 4814 | return SDValue(); | 
|  | 4815 | } | 
|  | 4816 |  | 
|  | 4817 | /// PerformVMOVDRRCombine - Target-specific dag combine xforms for | 
|  | 4818 | /// ARMISD::VMOVDRR.  This is also used for BUILD_VECTORs with 2 operands. | 
|  | 4819 | static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 4820 | // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X) | 
|  | 4821 | SDValue Op0 = N->getOperand(0); | 
|  | 4822 | SDValue Op1 = N->getOperand(1); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4823 | if (Op0.getOpcode() == ISD::BITCAST) | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 4824 | Op0 = Op0.getOperand(0); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4825 | if (Op1.getOpcode() == ISD::BITCAST) | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 4826 | Op1 = Op1.getOperand(0); | 
|  | 4827 | if (Op0.getOpcode() == ARMISD::VMOVRRD && | 
|  | 4828 | Op0.getNode() == Op1.getNode() && | 
|  | 4829 | Op0.getResNo() == 0 && Op1.getResNo() == 1) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4830 | return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 4831 | N->getValueType(0), Op0.getOperand(0)); | 
|  | 4832 | return SDValue(); | 
|  | 4833 | } | 
|  | 4834 |  | 
| Bob Wilson | 75f0288 | 2010-09-17 22:59:05 +0000 | [diff] [blame] | 4835 | /// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for | 
|  | 4836 | /// ISD::BUILD_VECTOR. | 
|  | 4837 | static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 4838 | // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X): | 
|  | 4839 | // VMOVRRD is introduced when legalizing i64 types.  It forces the i64 value | 
|  | 4840 | // into a pair of GPRs, which is fine when the value is used as a scalar, | 
|  | 4841 | // but if the i64 value is converted to a vector, we need to undo the VMOVRRD. | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 4842 | if (N->getNumOperands() == 2) | 
|  | 4843 | return PerformVMOVDRRCombine(N, DAG); | 
| Bob Wilson | 75f0288 | 2010-09-17 22:59:05 +0000 | [diff] [blame] | 4844 |  | 
|  | 4845 | return SDValue(); | 
|  | 4846 | } | 
|  | 4847 |  | 
| Bob Wilson | f20700c | 2010-10-27 20:38:28 +0000 | [diff] [blame] | 4848 | /// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for | 
|  | 4849 | /// ISD::VECTOR_SHUFFLE. | 
|  | 4850 | static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 4851 | // The LLVM shufflevector instruction does not require the shuffle mask | 
|  | 4852 | // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does | 
|  | 4853 | // have that requirement.  When translating to ISD::VECTOR_SHUFFLE, if the | 
|  | 4854 | // operands do not match the mask length, they are extended by concatenating | 
|  | 4855 | // them with undef vectors.  That is probably the right thing for other | 
|  | 4856 | // targets, but for NEON it is better to concatenate two double-register | 
|  | 4857 | // size vector operands into a single quad-register size vector.  Do that | 
|  | 4858 | // transformation here: | 
|  | 4859 | //   shuffle(concat(v1, undef), concat(v2, undef)) -> | 
|  | 4860 | //   shuffle(concat(v1, v2), undef) | 
|  | 4861 | SDValue Op0 = N->getOperand(0); | 
|  | 4862 | SDValue Op1 = N->getOperand(1); | 
|  | 4863 | if (Op0.getOpcode() != ISD::CONCAT_VECTORS || | 
|  | 4864 | Op1.getOpcode() != ISD::CONCAT_VECTORS || | 
|  | 4865 | Op0.getNumOperands() != 2 || | 
|  | 4866 | Op1.getNumOperands() != 2) | 
|  | 4867 | return SDValue(); | 
|  | 4868 | SDValue Concat0Op1 = Op0.getOperand(1); | 
|  | 4869 | SDValue Concat1Op1 = Op1.getOperand(1); | 
|  | 4870 | if (Concat0Op1.getOpcode() != ISD::UNDEF || | 
|  | 4871 | Concat1Op1.getOpcode() != ISD::UNDEF) | 
|  | 4872 | return SDValue(); | 
|  | 4873 | // Skip the transformation if any of the types are illegal. | 
|  | 4874 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 4875 | EVT VT = N->getValueType(0); | 
|  | 4876 | if (!TLI.isTypeLegal(VT) || | 
|  | 4877 | !TLI.isTypeLegal(Concat0Op1.getValueType()) || | 
|  | 4878 | !TLI.isTypeLegal(Concat1Op1.getValueType())) | 
|  | 4879 | return SDValue(); | 
|  | 4880 |  | 
|  | 4881 | SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT, | 
|  | 4882 | Op0.getOperand(0), Op1.getOperand(0)); | 
|  | 4883 | // Translate the shuffle mask. | 
|  | 4884 | SmallVector<int, 16> NewMask; | 
|  | 4885 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 4886 | unsigned HalfElts = NumElts/2; | 
|  | 4887 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); | 
|  | 4888 | for (unsigned n = 0; n < NumElts; ++n) { | 
|  | 4889 | int MaskElt = SVN->getMaskElt(n); | 
|  | 4890 | int NewElt = -1; | 
| Bob Wilson | 1fa9d30 | 2010-10-27 23:49:00 +0000 | [diff] [blame] | 4891 | if (MaskElt < (int)HalfElts) | 
| Bob Wilson | f20700c | 2010-10-27 20:38:28 +0000 | [diff] [blame] | 4892 | NewElt = MaskElt; | 
| Bob Wilson | 1fa9d30 | 2010-10-27 23:49:00 +0000 | [diff] [blame] | 4893 | else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts)) | 
| Bob Wilson | f20700c | 2010-10-27 20:38:28 +0000 | [diff] [blame] | 4894 | NewElt = HalfElts + MaskElt - NumElts; | 
|  | 4895 | NewMask.push_back(NewElt); | 
|  | 4896 | } | 
|  | 4897 | return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat, | 
|  | 4898 | DAG.getUNDEF(VT), NewMask.data()); | 
|  | 4899 | } | 
|  | 4900 |  | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 4901 | /// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a | 
|  | 4902 | /// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic | 
|  | 4903 | /// are also VDUPLANEs.  If so, combine them to a vldN-dup operation and | 
|  | 4904 | /// return true. | 
|  | 4905 | static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 4906 | SelectionDAG &DAG = DCI.DAG; | 
|  | 4907 | EVT VT = N->getValueType(0); | 
|  | 4908 | // vldN-dup instructions only support 64-bit vectors for N > 1. | 
|  | 4909 | if (!VT.is64BitVector()) | 
|  | 4910 | return false; | 
|  | 4911 |  | 
|  | 4912 | // Check if the VDUPLANE operand is a vldN-dup intrinsic. | 
|  | 4913 | SDNode *VLD = N->getOperand(0).getNode(); | 
|  | 4914 | if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN) | 
|  | 4915 | return false; | 
|  | 4916 | unsigned NumVecs = 0; | 
|  | 4917 | unsigned NewOpc = 0; | 
|  | 4918 | unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue(); | 
|  | 4919 | if (IntNo == Intrinsic::arm_neon_vld2lane) { | 
|  | 4920 | NumVecs = 2; | 
|  | 4921 | NewOpc = ARMISD::VLD2DUP; | 
|  | 4922 | } else if (IntNo == Intrinsic::arm_neon_vld3lane) { | 
|  | 4923 | NumVecs = 3; | 
|  | 4924 | NewOpc = ARMISD::VLD3DUP; | 
|  | 4925 | } else if (IntNo == Intrinsic::arm_neon_vld4lane) { | 
|  | 4926 | NumVecs = 4; | 
|  | 4927 | NewOpc = ARMISD::VLD4DUP; | 
|  | 4928 | } else { | 
|  | 4929 | return false; | 
|  | 4930 | } | 
|  | 4931 |  | 
|  | 4932 | // First check that all the vldN-lane uses are VDUPLANEs and that the lane | 
|  | 4933 | // numbers match the load. | 
|  | 4934 | unsigned VLDLaneNo = | 
|  | 4935 | cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue(); | 
|  | 4936 | for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end(); | 
|  | 4937 | UI != UE; ++UI) { | 
|  | 4938 | // Ignore uses of the chain result. | 
|  | 4939 | if (UI.getUse().getResNo() == NumVecs) | 
|  | 4940 | continue; | 
|  | 4941 | SDNode *User = *UI; | 
|  | 4942 | if (User->getOpcode() != ARMISD::VDUPLANE || | 
|  | 4943 | VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue()) | 
|  | 4944 | return false; | 
|  | 4945 | } | 
|  | 4946 |  | 
|  | 4947 | // Create the vldN-dup node. | 
|  | 4948 | EVT Tys[5]; | 
|  | 4949 | unsigned n; | 
|  | 4950 | for (n = 0; n < NumVecs; ++n) | 
|  | 4951 | Tys[n] = VT; | 
|  | 4952 | Tys[n] = MVT::Other; | 
|  | 4953 | SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1); | 
|  | 4954 | SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) }; | 
|  | 4955 | MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD); | 
|  | 4956 | SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys, | 
|  | 4957 | Ops, 2, VLDMemInt->getMemoryVT(), | 
|  | 4958 | VLDMemInt->getMemOperand()); | 
|  | 4959 |  | 
|  | 4960 | // Update the uses. | 
|  | 4961 | for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end(); | 
|  | 4962 | UI != UE; ++UI) { | 
|  | 4963 | unsigned ResNo = UI.getUse().getResNo(); | 
|  | 4964 | // Ignore uses of the chain result. | 
|  | 4965 | if (ResNo == NumVecs) | 
|  | 4966 | continue; | 
|  | 4967 | SDNode *User = *UI; | 
|  | 4968 | DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo)); | 
|  | 4969 | } | 
|  | 4970 |  | 
|  | 4971 | // Now the vldN-lane intrinsic is dead except for its chain result. | 
|  | 4972 | // Update uses of the chain. | 
|  | 4973 | std::vector<SDValue> VLDDupResults; | 
|  | 4974 | for (unsigned n = 0; n < NumVecs; ++n) | 
|  | 4975 | VLDDupResults.push_back(SDValue(VLDDup.getNode(), n)); | 
|  | 4976 | VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs)); | 
|  | 4977 | DCI.CombineTo(VLD, VLDDupResults); | 
|  | 4978 |  | 
|  | 4979 | return true; | 
|  | 4980 | } | 
|  | 4981 |  | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 4982 | /// PerformVDUPLANECombine - Target-specific dag combine xforms for | 
|  | 4983 | /// ARMISD::VDUPLANE. | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 4984 | static SDValue PerformVDUPLANECombine(SDNode *N, | 
|  | 4985 | TargetLowering::DAGCombinerInfo &DCI) { | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 4986 | SDValue Op = N->getOperand(0); | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 4987 |  | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 4988 | // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses | 
|  | 4989 | // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation. | 
|  | 4990 | if (CombineVLDDUP(N, DCI)) | 
|  | 4991 | return SDValue(N, 0); | 
|  | 4992 |  | 
|  | 4993 | // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is | 
|  | 4994 | // redundant.  Ignore bit_converts for now; element sizes are checked below. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4995 | while (Op.getOpcode() == ISD::BITCAST) | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 4996 | Op = Op.getOperand(0); | 
| Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4997 | if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM) | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 4998 | return SDValue(); | 
|  | 4999 |  | 
|  | 5000 | // Make sure the VMOV element size is not bigger than the VDUPLANE elements. | 
|  | 5001 | unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits(); | 
|  | 5002 | // The canonical VMOV for a zero vector uses a 32-bit element size. | 
|  | 5003 | unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 5004 | unsigned EltBits; | 
|  | 5005 | if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0) | 
|  | 5006 | EltSize = 8; | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 5007 | EVT VT = N->getValueType(0); | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 5008 | if (EltSize > VT.getVectorElementType().getSizeInBits()) | 
|  | 5009 | return SDValue(); | 
|  | 5010 |  | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 5011 | return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op); | 
| Bob Wilson | 9e82bf1 | 2010-07-14 01:22:12 +0000 | [diff] [blame] | 5012 | } | 
|  | 5013 |  | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5014 | /// getVShiftImm - Check if this is a valid build_vector for the immediate | 
|  | 5015 | /// operand of a vector shift operation, where all the elements of the | 
|  | 5016 | /// build_vector must have the same constant integer value. | 
|  | 5017 | static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) { | 
|  | 5018 | // Ignore bit_converts. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5019 | while (Op.getOpcode() == ISD::BITCAST) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5020 | Op = Op.getOperand(0); | 
|  | 5021 | BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode()); | 
|  | 5022 | APInt SplatBits, SplatUndef; | 
|  | 5023 | unsigned SplatBitSize; | 
|  | 5024 | bool HasAnyUndefs; | 
|  | 5025 | if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, | 
|  | 5026 | HasAnyUndefs, ElementBits) || | 
|  | 5027 | SplatBitSize > ElementBits) | 
|  | 5028 | return false; | 
|  | 5029 | Cnt = SplatBits.getSExtValue(); | 
|  | 5030 | return true; | 
|  | 5031 | } | 
|  | 5032 |  | 
|  | 5033 | /// isVShiftLImm - Check if this is a valid build_vector for the immediate | 
|  | 5034 | /// operand of a vector shift left operation.  That value must be in the range: | 
|  | 5035 | ///   0 <= Value < ElementBits for a left shift; or | 
|  | 5036 | ///   0 <= Value <= ElementBits for a long left shift. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5037 | static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5038 | assert(VT.isVector() && "vector shift count is not a vector type"); | 
|  | 5039 | unsigned ElementBits = VT.getVectorElementType().getSizeInBits(); | 
|  | 5040 | if (! getVShiftImm(Op, ElementBits, Cnt)) | 
|  | 5041 | return false; | 
|  | 5042 | return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits); | 
|  | 5043 | } | 
|  | 5044 |  | 
|  | 5045 | /// isVShiftRImm - Check if this is a valid build_vector for the immediate | 
|  | 5046 | /// operand of a vector shift right operation.  For a shift opcode, the value | 
|  | 5047 | /// is positive, but for an intrinsic the value count must be negative. The | 
|  | 5048 | /// absolute value must be in the range: | 
|  | 5049 | ///   1 <= |Value| <= ElementBits for a right shift; or | 
|  | 5050 | ///   1 <= |Value| <= ElementBits/2 for a narrow right shift. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5051 | static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic, | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5052 | int64_t &Cnt) { | 
|  | 5053 | assert(VT.isVector() && "vector shift count is not a vector type"); | 
|  | 5054 | unsigned ElementBits = VT.getVectorElementType().getSizeInBits(); | 
|  | 5055 | if (! getVShiftImm(Op, ElementBits, Cnt)) | 
|  | 5056 | return false; | 
|  | 5057 | if (isIntrinsic) | 
|  | 5058 | Cnt = -Cnt; | 
|  | 5059 | return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits)); | 
|  | 5060 | } | 
|  | 5061 |  | 
|  | 5062 | /// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics. | 
|  | 5063 | static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 5064 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); | 
|  | 5065 | switch (IntNo) { | 
|  | 5066 | default: | 
|  | 5067 | // Don't do anything for most intrinsics. | 
|  | 5068 | break; | 
|  | 5069 |  | 
|  | 5070 | // Vector shifts: check for immediate versions and lower them. | 
|  | 5071 | // Note: This is done during DAG combining instead of DAG legalizing because | 
|  | 5072 | // the build_vectors for 64-bit vector element shift counts are generally | 
|  | 5073 | // not legal, and it is hard to see their values after they get legalized to | 
|  | 5074 | // loads from a constant pool. | 
|  | 5075 | case Intrinsic::arm_neon_vshifts: | 
|  | 5076 | case Intrinsic::arm_neon_vshiftu: | 
|  | 5077 | case Intrinsic::arm_neon_vshiftls: | 
|  | 5078 | case Intrinsic::arm_neon_vshiftlu: | 
|  | 5079 | case Intrinsic::arm_neon_vshiftn: | 
|  | 5080 | case Intrinsic::arm_neon_vrshifts: | 
|  | 5081 | case Intrinsic::arm_neon_vrshiftu: | 
|  | 5082 | case Intrinsic::arm_neon_vrshiftn: | 
|  | 5083 | case Intrinsic::arm_neon_vqshifts: | 
|  | 5084 | case Intrinsic::arm_neon_vqshiftu: | 
|  | 5085 | case Intrinsic::arm_neon_vqshiftsu: | 
|  | 5086 | case Intrinsic::arm_neon_vqshiftns: | 
|  | 5087 | case Intrinsic::arm_neon_vqshiftnu: | 
|  | 5088 | case Intrinsic::arm_neon_vqshiftnsu: | 
|  | 5089 | case Intrinsic::arm_neon_vqrshiftns: | 
|  | 5090 | case Intrinsic::arm_neon_vqrshiftnu: | 
|  | 5091 | case Intrinsic::arm_neon_vqrshiftnsu: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5092 | EVT VT = N->getOperand(1).getValueType(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5093 | int64_t Cnt; | 
|  | 5094 | unsigned VShiftOpc = 0; | 
|  | 5095 |  | 
|  | 5096 | switch (IntNo) { | 
|  | 5097 | case Intrinsic::arm_neon_vshifts: | 
|  | 5098 | case Intrinsic::arm_neon_vshiftu: | 
|  | 5099 | if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) { | 
|  | 5100 | VShiftOpc = ARMISD::VSHL; | 
|  | 5101 | break; | 
|  | 5102 | } | 
|  | 5103 | if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) { | 
|  | 5104 | VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ? | 
|  | 5105 | ARMISD::VSHRs : ARMISD::VSHRu); | 
|  | 5106 | break; | 
|  | 5107 | } | 
|  | 5108 | return SDValue(); | 
|  | 5109 |  | 
|  | 5110 | case Intrinsic::arm_neon_vshiftls: | 
|  | 5111 | case Intrinsic::arm_neon_vshiftlu: | 
|  | 5112 | if (isVShiftLImm(N->getOperand(2), VT, true, Cnt)) | 
|  | 5113 | break; | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5114 | llvm_unreachable("invalid shift count for vshll intrinsic"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5115 |  | 
|  | 5116 | case Intrinsic::arm_neon_vrshifts: | 
|  | 5117 | case Intrinsic::arm_neon_vrshiftu: | 
|  | 5118 | if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) | 
|  | 5119 | break; | 
|  | 5120 | return SDValue(); | 
|  | 5121 |  | 
|  | 5122 | case Intrinsic::arm_neon_vqshifts: | 
|  | 5123 | case Intrinsic::arm_neon_vqshiftu: | 
|  | 5124 | if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) | 
|  | 5125 | break; | 
|  | 5126 | return SDValue(); | 
|  | 5127 |  | 
|  | 5128 | case Intrinsic::arm_neon_vqshiftsu: | 
|  | 5129 | if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) | 
|  | 5130 | break; | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5131 | llvm_unreachable("invalid shift count for vqshlu intrinsic"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5132 |  | 
|  | 5133 | case Intrinsic::arm_neon_vshiftn: | 
|  | 5134 | case Intrinsic::arm_neon_vrshiftn: | 
|  | 5135 | case Intrinsic::arm_neon_vqshiftns: | 
|  | 5136 | case Intrinsic::arm_neon_vqshiftnu: | 
|  | 5137 | case Intrinsic::arm_neon_vqshiftnsu: | 
|  | 5138 | case Intrinsic::arm_neon_vqrshiftns: | 
|  | 5139 | case Intrinsic::arm_neon_vqrshiftnu: | 
|  | 5140 | case Intrinsic::arm_neon_vqrshiftnsu: | 
|  | 5141 | // Narrowing shifts require an immediate right shift. | 
|  | 5142 | if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt)) | 
|  | 5143 | break; | 
| Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 5144 | llvm_unreachable("invalid shift count for narrowing vector shift " | 
|  | 5145 | "intrinsic"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5146 |  | 
|  | 5147 | default: | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5148 | llvm_unreachable("unhandled vector shift"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5149 | } | 
|  | 5150 |  | 
|  | 5151 | switch (IntNo) { | 
|  | 5152 | case Intrinsic::arm_neon_vshifts: | 
|  | 5153 | case Intrinsic::arm_neon_vshiftu: | 
|  | 5154 | // Opcode already set above. | 
|  | 5155 | break; | 
|  | 5156 | case Intrinsic::arm_neon_vshiftls: | 
|  | 5157 | case Intrinsic::arm_neon_vshiftlu: | 
|  | 5158 | if (Cnt == VT.getVectorElementType().getSizeInBits()) | 
|  | 5159 | VShiftOpc = ARMISD::VSHLLi; | 
|  | 5160 | else | 
|  | 5161 | VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ? | 
|  | 5162 | ARMISD::VSHLLs : ARMISD::VSHLLu); | 
|  | 5163 | break; | 
|  | 5164 | case Intrinsic::arm_neon_vshiftn: | 
|  | 5165 | VShiftOpc = ARMISD::VSHRN; break; | 
|  | 5166 | case Intrinsic::arm_neon_vrshifts: | 
|  | 5167 | VShiftOpc = ARMISD::VRSHRs; break; | 
|  | 5168 | case Intrinsic::arm_neon_vrshiftu: | 
|  | 5169 | VShiftOpc = ARMISD::VRSHRu; break; | 
|  | 5170 | case Intrinsic::arm_neon_vrshiftn: | 
|  | 5171 | VShiftOpc = ARMISD::VRSHRN; break; | 
|  | 5172 | case Intrinsic::arm_neon_vqshifts: | 
|  | 5173 | VShiftOpc = ARMISD::VQSHLs; break; | 
|  | 5174 | case Intrinsic::arm_neon_vqshiftu: | 
|  | 5175 | VShiftOpc = ARMISD::VQSHLu; break; | 
|  | 5176 | case Intrinsic::arm_neon_vqshiftsu: | 
|  | 5177 | VShiftOpc = ARMISD::VQSHLsu; break; | 
|  | 5178 | case Intrinsic::arm_neon_vqshiftns: | 
|  | 5179 | VShiftOpc = ARMISD::VQSHRNs; break; | 
|  | 5180 | case Intrinsic::arm_neon_vqshiftnu: | 
|  | 5181 | VShiftOpc = ARMISD::VQSHRNu; break; | 
|  | 5182 | case Intrinsic::arm_neon_vqshiftnsu: | 
|  | 5183 | VShiftOpc = ARMISD::VQSHRNsu; break; | 
|  | 5184 | case Intrinsic::arm_neon_vqrshiftns: | 
|  | 5185 | VShiftOpc = ARMISD::VQRSHRNs; break; | 
|  | 5186 | case Intrinsic::arm_neon_vqrshiftnu: | 
|  | 5187 | VShiftOpc = ARMISD::VQRSHRNu; break; | 
|  | 5188 | case Intrinsic::arm_neon_vqrshiftnsu: | 
|  | 5189 | VShiftOpc = ARMISD::VQRSHRNsu; break; | 
|  | 5190 | } | 
|  | 5191 |  | 
|  | 5192 | return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5193 | N->getOperand(1), DAG.getConstant(Cnt, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5194 | } | 
|  | 5195 |  | 
|  | 5196 | case Intrinsic::arm_neon_vshiftins: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5197 | EVT VT = N->getOperand(1).getValueType(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5198 | int64_t Cnt; | 
|  | 5199 | unsigned VShiftOpc = 0; | 
|  | 5200 |  | 
|  | 5201 | if (isVShiftLImm(N->getOperand(3), VT, false, Cnt)) | 
|  | 5202 | VShiftOpc = ARMISD::VSLI; | 
|  | 5203 | else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt)) | 
|  | 5204 | VShiftOpc = ARMISD::VSRI; | 
|  | 5205 | else { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5206 | llvm_unreachable("invalid shift count for vsli/vsri intrinsic"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5207 | } | 
|  | 5208 |  | 
|  | 5209 | return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0), | 
|  | 5210 | N->getOperand(1), N->getOperand(2), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5211 | DAG.getConstant(Cnt, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5212 | } | 
|  | 5213 |  | 
|  | 5214 | case Intrinsic::arm_neon_vqrshifts: | 
|  | 5215 | case Intrinsic::arm_neon_vqrshiftu: | 
|  | 5216 | // No immediate versions of these to check for. | 
|  | 5217 | break; | 
|  | 5218 | } | 
|  | 5219 |  | 
|  | 5220 | return SDValue(); | 
|  | 5221 | } | 
|  | 5222 |  | 
|  | 5223 | /// PerformShiftCombine - Checks for immediate versions of vector shifts and | 
|  | 5224 | /// lowers them.  As with the vector shift intrinsics, this is done during DAG | 
|  | 5225 | /// combining instead of DAG legalizing because the build_vectors for 64-bit | 
|  | 5226 | /// vector element shift counts are generally not legal, and it is hard to see | 
|  | 5227 | /// their values after they get legalized to loads from a constant pool. | 
|  | 5228 | static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 5229 | const ARMSubtarget *ST) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5230 | EVT VT = N->getValueType(0); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5231 |  | 
|  | 5232 | // Nothing to be done for scalar shifts. | 
| Tanya Lattner | 9684a7c | 2010-11-18 22:06:46 +0000 | [diff] [blame] | 5233 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 5234 | if (!VT.isVector() || !TLI.isTypeLegal(VT)) | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5235 | return SDValue(); | 
|  | 5236 |  | 
|  | 5237 | assert(ST->hasNEON() && "unexpected vector shift"); | 
|  | 5238 | int64_t Cnt; | 
|  | 5239 |  | 
|  | 5240 | switch (N->getOpcode()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5241 | default: llvm_unreachable("unexpected shift opcode"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5242 |  | 
|  | 5243 | case ISD::SHL: | 
|  | 5244 | if (isVShiftLImm(N->getOperand(1), VT, false, Cnt)) | 
|  | 5245 | return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5246 | DAG.getConstant(Cnt, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5247 | break; | 
|  | 5248 |  | 
|  | 5249 | case ISD::SRA: | 
|  | 5250 | case ISD::SRL: | 
|  | 5251 | if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) { | 
|  | 5252 | unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ? | 
|  | 5253 | ARMISD::VSHRs : ARMISD::VSHRu); | 
|  | 5254 | return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5255 | DAG.getConstant(Cnt, MVT::i32)); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5256 | } | 
|  | 5257 | } | 
|  | 5258 | return SDValue(); | 
|  | 5259 | } | 
|  | 5260 |  | 
|  | 5261 | /// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND, | 
|  | 5262 | /// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND. | 
|  | 5263 | static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 5264 | const ARMSubtarget *ST) { | 
|  | 5265 | SDValue N0 = N->getOperand(0); | 
|  | 5266 |  | 
|  | 5267 | // Check for sign- and zero-extensions of vector extract operations of 8- | 
|  | 5268 | // and 16-bit vector elements.  NEON supports these directly.  They are | 
|  | 5269 | // handled during DAG combining because type legalization will promote them | 
|  | 5270 | // to 32-bit types and it is messy to recognize the operations after that. | 
|  | 5271 | if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) { | 
|  | 5272 | SDValue Vec = N0.getOperand(0); | 
|  | 5273 | SDValue Lane = N0.getOperand(1); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5274 | EVT VT = N->getValueType(0); | 
|  | 5275 | EVT EltVT = N0.getValueType(); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5276 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 5277 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5278 | if (VT == MVT::i32 && | 
|  | 5279 | (EltVT == MVT::i8 || EltVT == MVT::i16) && | 
| Bob Wilson | 3468c2e | 2010-11-03 16:24:50 +0000 | [diff] [blame] | 5280 | TLI.isTypeLegal(Vec.getValueType()) && | 
|  | 5281 | isa<ConstantSDNode>(Lane)) { | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5282 |  | 
|  | 5283 | unsigned Opc = 0; | 
|  | 5284 | switch (N->getOpcode()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5285 | default: llvm_unreachable("unexpected opcode"); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5286 | case ISD::SIGN_EXTEND: | 
|  | 5287 | Opc = ARMISD::VGETLANEs; | 
|  | 5288 | break; | 
|  | 5289 | case ISD::ZERO_EXTEND: | 
|  | 5290 | case ISD::ANY_EXTEND: | 
|  | 5291 | Opc = ARMISD::VGETLANEu; | 
|  | 5292 | break; | 
|  | 5293 | } | 
|  | 5294 | return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane); | 
|  | 5295 | } | 
|  | 5296 | } | 
|  | 5297 |  | 
|  | 5298 | return SDValue(); | 
|  | 5299 | } | 
|  | 5300 |  | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5301 | /// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC | 
|  | 5302 | /// to match f32 max/min patterns to use NEON vmax/vmin instructions. | 
|  | 5303 | static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 5304 | const ARMSubtarget *ST) { | 
|  | 5305 | // If the target supports NEON, try to use vmax/vmin instructions for f32 | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 5306 | // selects like "x < y ? x : y".  Unless the NoNaNsFPMath option is set, | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5307 | // be careful about NaNs:  NEON's vmax/vmin return NaN if either operand is | 
|  | 5308 | // a NaN; only do the transformation when it matches that behavior. | 
|  | 5309 |  | 
|  | 5310 | // For now only do this when using NEON for FP operations; if using VFP, it | 
|  | 5311 | // is not obvious that the benefit outweighs the cost of switching to the | 
|  | 5312 | // NEON pipeline. | 
|  | 5313 | if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() || | 
|  | 5314 | N->getValueType(0) != MVT::f32) | 
|  | 5315 | return SDValue(); | 
|  | 5316 |  | 
|  | 5317 | SDValue CondLHS = N->getOperand(0); | 
|  | 5318 | SDValue CondRHS = N->getOperand(1); | 
|  | 5319 | SDValue LHS = N->getOperand(2); | 
|  | 5320 | SDValue RHS = N->getOperand(3); | 
|  | 5321 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get(); | 
|  | 5322 |  | 
|  | 5323 | unsigned Opcode = 0; | 
|  | 5324 | bool IsReversed; | 
| Bob Wilson | e742bb5 | 2010-02-24 22:15:53 +0000 | [diff] [blame] | 5325 | if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) { | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5326 | IsReversed = false; // x CC y ? x : y | 
| Bob Wilson | e742bb5 | 2010-02-24 22:15:53 +0000 | [diff] [blame] | 5327 | } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) { | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5328 | IsReversed = true ; // x CC y ? y : x | 
|  | 5329 | } else { | 
|  | 5330 | return SDValue(); | 
|  | 5331 | } | 
|  | 5332 |  | 
| Bob Wilson | e742bb5 | 2010-02-24 22:15:53 +0000 | [diff] [blame] | 5333 | bool IsUnordered; | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5334 | switch (CC) { | 
|  | 5335 | default: break; | 
|  | 5336 | case ISD::SETOLT: | 
|  | 5337 | case ISD::SETOLE: | 
|  | 5338 | case ISD::SETLT: | 
|  | 5339 | case ISD::SETLE: | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5340 | case ISD::SETULT: | 
|  | 5341 | case ISD::SETULE: | 
| Bob Wilson | e742bb5 | 2010-02-24 22:15:53 +0000 | [diff] [blame] | 5342 | // If LHS is NaN, an ordered comparison will be false and the result will | 
|  | 5343 | // be the RHS, but vmin(NaN, RHS) = NaN.  Avoid this by checking that LHS | 
|  | 5344 | // != NaN.  Likewise, for unordered comparisons, check for RHS != NaN. | 
|  | 5345 | IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE); | 
|  | 5346 | if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS)) | 
|  | 5347 | break; | 
|  | 5348 | // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin | 
|  | 5349 | // will return -0, so vmin can only be used for unsafe math or if one of | 
|  | 5350 | // the operands is known to be nonzero. | 
|  | 5351 | if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) && | 
|  | 5352 | !UnsafeFPMath && | 
|  | 5353 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | 
|  | 5354 | break; | 
|  | 5355 | Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN; | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5356 | break; | 
|  | 5357 |  | 
|  | 5358 | case ISD::SETOGT: | 
|  | 5359 | case ISD::SETOGE: | 
|  | 5360 | case ISD::SETGT: | 
|  | 5361 | case ISD::SETGE: | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5362 | case ISD::SETUGT: | 
|  | 5363 | case ISD::SETUGE: | 
| Bob Wilson | e742bb5 | 2010-02-24 22:15:53 +0000 | [diff] [blame] | 5364 | // If LHS is NaN, an ordered comparison will be false and the result will | 
|  | 5365 | // be the RHS, but vmax(NaN, RHS) = NaN.  Avoid this by checking that LHS | 
|  | 5366 | // != NaN.  Likewise, for unordered comparisons, check for RHS != NaN. | 
|  | 5367 | IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE); | 
|  | 5368 | if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS)) | 
|  | 5369 | break; | 
|  | 5370 | // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax | 
|  | 5371 | // will return +0, so vmax can only be used for unsafe math or if one of | 
|  | 5372 | // the operands is known to be nonzero. | 
|  | 5373 | if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) && | 
|  | 5374 | !UnsafeFPMath && | 
|  | 5375 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | 
|  | 5376 | break; | 
|  | 5377 | Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX; | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5378 | break; | 
|  | 5379 | } | 
|  | 5380 |  | 
|  | 5381 | if (!Opcode) | 
|  | 5382 | return SDValue(); | 
|  | 5383 | return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS); | 
|  | 5384 | } | 
|  | 5385 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5386 | SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N, | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5387 | DAGCombinerInfo &DCI) const { | 
| Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 5388 | switch (N->getOpcode()) { | 
|  | 5389 | default: break; | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5390 | case ISD::ADD:        return PerformADDCombine(N, DCI); | 
|  | 5391 | case ISD::SUB:        return PerformSUBCombine(N, DCI); | 
| Anton Korobeynikov | a9790d7 | 2010-05-15 18:16:59 +0000 | [diff] [blame] | 5392 | case ISD::MUL:        return PerformMULCombine(N, DCI, Subtarget); | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 5393 | case ISD::OR:         return PerformORCombine(N, DCI, Subtarget); | 
| Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 5394 | case ISD::AND:        return PerformANDCombine(N, DCI); | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 5395 | case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI); | 
| Bob Wilson | 0b8ccb8 | 2010-09-22 22:09:21 +0000 | [diff] [blame] | 5396 | case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG); | 
|  | 5397 | case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG); | 
| Bob Wilson | f20700c | 2010-10-27 20:38:28 +0000 | [diff] [blame] | 5398 | case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG); | 
| Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 5399 | case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI); | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5400 | case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5401 | case ISD::SHL: | 
|  | 5402 | case ISD::SRA: | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5403 | case ISD::SRL:        return PerformShiftCombine(N, DCI.DAG, Subtarget); | 
| Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5404 | case ISD::SIGN_EXTEND: | 
|  | 5405 | case ISD::ZERO_EXTEND: | 
| Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 5406 | case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget); | 
|  | 5407 | case ISD::SELECT_CC:  return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget); | 
| Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 5408 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5409 | return SDValue(); | 
| Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 5410 | } | 
|  | 5411 |  | 
| Bill Wendling | af56634 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 5412 | bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const { | 
| Bob Wilson | 02aba73 | 2010-09-28 04:09:35 +0000 | [diff] [blame] | 5413 | if (!Subtarget->allowsUnalignedMem()) | 
| Bob Wilson | 86fe66d | 2010-06-25 04:12:31 +0000 | [diff] [blame] | 5414 | return false; | 
| Bill Wendling | af56634 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 5415 |  | 
|  | 5416 | switch (VT.getSimpleVT().SimpleTy) { | 
|  | 5417 | default: | 
|  | 5418 | return false; | 
|  | 5419 | case MVT::i8: | 
|  | 5420 | case MVT::i16: | 
|  | 5421 | case MVT::i32: | 
|  | 5422 | return true; | 
|  | 5423 | // FIXME: VLD1 etc with standard alignment is legal. | 
|  | 5424 | } | 
|  | 5425 | } | 
|  | 5426 |  | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5427 | static bool isLegalT1AddressImmediate(int64_t V, EVT VT) { | 
|  | 5428 | if (V < 0) | 
|  | 5429 | return false; | 
|  | 5430 |  | 
|  | 5431 | unsigned Scale = 1; | 
|  | 5432 | switch (VT.getSimpleVT().SimpleTy) { | 
|  | 5433 | default: return false; | 
|  | 5434 | case MVT::i1: | 
|  | 5435 | case MVT::i8: | 
|  | 5436 | // Scale == 1; | 
|  | 5437 | break; | 
|  | 5438 | case MVT::i16: | 
|  | 5439 | // Scale == 2; | 
|  | 5440 | Scale = 2; | 
|  | 5441 | break; | 
|  | 5442 | case MVT::i32: | 
|  | 5443 | // Scale == 4; | 
|  | 5444 | Scale = 4; | 
|  | 5445 | break; | 
|  | 5446 | } | 
|  | 5447 |  | 
|  | 5448 | if ((V & (Scale - 1)) != 0) | 
|  | 5449 | return false; | 
|  | 5450 | V /= Scale; | 
|  | 5451 | return V == (V & ((1LL << 5) - 1)); | 
|  | 5452 | } | 
|  | 5453 |  | 
|  | 5454 | static bool isLegalT2AddressImmediate(int64_t V, EVT VT, | 
|  | 5455 | const ARMSubtarget *Subtarget) { | 
|  | 5456 | bool isNeg = false; | 
|  | 5457 | if (V < 0) { | 
|  | 5458 | isNeg = true; | 
|  | 5459 | V = - V; | 
|  | 5460 | } | 
|  | 5461 |  | 
|  | 5462 | switch (VT.getSimpleVT().SimpleTy) { | 
|  | 5463 | default: return false; | 
|  | 5464 | case MVT::i1: | 
|  | 5465 | case MVT::i8: | 
|  | 5466 | case MVT::i16: | 
|  | 5467 | case MVT::i32: | 
|  | 5468 | // + imm12 or - imm8 | 
|  | 5469 | if (isNeg) | 
|  | 5470 | return V == (V & ((1LL << 8) - 1)); | 
|  | 5471 | return V == (V & ((1LL << 12) - 1)); | 
|  | 5472 | case MVT::f32: | 
|  | 5473 | case MVT::f64: | 
|  | 5474 | // Same as ARM mode. FIXME: NEON? | 
|  | 5475 | if (!Subtarget->hasVFP2()) | 
|  | 5476 | return false; | 
|  | 5477 | if ((V & 3) != 0) | 
|  | 5478 | return false; | 
|  | 5479 | V >>= 2; | 
|  | 5480 | return V == (V & ((1LL << 8) - 1)); | 
|  | 5481 | } | 
|  | 5482 | } | 
|  | 5483 |  | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5484 | /// isLegalAddressImmediate - Return true if the integer value can be used | 
|  | 5485 | /// as the offset of the target addressing mode for load / store of the | 
|  | 5486 | /// given type. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5487 | static bool isLegalAddressImmediate(int64_t V, EVT VT, | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5488 | const ARMSubtarget *Subtarget) { | 
| Evan Cheng | 961f879 | 2007-03-13 20:37:59 +0000 | [diff] [blame] | 5489 | if (V == 0) | 
|  | 5490 | return true; | 
|  | 5491 |  | 
| Evan Cheng | 6501153 | 2009-03-09 19:15:00 +0000 | [diff] [blame] | 5492 | if (!VT.isSimple()) | 
|  | 5493 | return false; | 
|  | 5494 |  | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5495 | if (Subtarget->isThumb1Only()) | 
|  | 5496 | return isLegalT1AddressImmediate(V, VT); | 
|  | 5497 | else if (Subtarget->isThumb2()) | 
|  | 5498 | return isLegalT2AddressImmediate(V, VT, Subtarget); | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5499 |  | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5500 | // ARM mode. | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5501 | if (V < 0) | 
|  | 5502 | V = - V; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5503 | switch (VT.getSimpleVT().SimpleTy) { | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5504 | default: return false; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5505 | case MVT::i1: | 
|  | 5506 | case MVT::i8: | 
|  | 5507 | case MVT::i32: | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5508 | // +- imm12 | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 5509 | return V == (V & ((1LL << 12) - 1)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5510 | case MVT::i16: | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5511 | // +- imm8 | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 5512 | return V == (V & ((1LL << 8) - 1)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5513 | case MVT::f32: | 
|  | 5514 | case MVT::f64: | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5515 | if (!Subtarget->hasVFP2()) // FIXME: NEON? | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5516 | return false; | 
| Evan Cheng | 0b0a9a9 | 2007-05-03 02:00:18 +0000 | [diff] [blame] | 5517 | if ((V & 3) != 0) | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5518 | return false; | 
|  | 5519 | V >>= 2; | 
| Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 5520 | return V == (V & ((1LL << 8) - 1)); | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5521 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5522 | } | 
|  | 5523 |  | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5524 | bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM, | 
|  | 5525 | EVT VT) const { | 
|  | 5526 | int Scale = AM.Scale; | 
|  | 5527 | if (Scale < 0) | 
|  | 5528 | return false; | 
|  | 5529 |  | 
|  | 5530 | switch (VT.getSimpleVT().SimpleTy) { | 
|  | 5531 | default: return false; | 
|  | 5532 | case MVT::i1: | 
|  | 5533 | case MVT::i8: | 
|  | 5534 | case MVT::i16: | 
|  | 5535 | case MVT::i32: | 
|  | 5536 | if (Scale == 1) | 
|  | 5537 | return true; | 
|  | 5538 | // r + r << imm | 
|  | 5539 | Scale = Scale & ~1; | 
|  | 5540 | return Scale == 2 || Scale == 4 || Scale == 8; | 
|  | 5541 | case MVT::i64: | 
|  | 5542 | // r + r | 
|  | 5543 | if (((unsigned)AM.HasBaseReg + Scale) <= 2) | 
|  | 5544 | return true; | 
|  | 5545 | return false; | 
|  | 5546 | case MVT::isVoid: | 
|  | 5547 | // Note, we allow "void" uses (basically, uses that aren't loads or | 
|  | 5548 | // stores), because arm allows folding a scale into many arithmetic | 
|  | 5549 | // operations.  This should be made more precise and revisited later. | 
|  | 5550 |  | 
|  | 5551 | // Allow r << imm, but the imm has to be a multiple of two. | 
|  | 5552 | if (Scale & 1) return false; | 
|  | 5553 | return isPowerOf2_32(Scale); | 
|  | 5554 | } | 
|  | 5555 | } | 
|  | 5556 |  | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5557 | /// isLegalAddressingMode - Return true if the addressing mode represented | 
|  | 5558 | /// by AM is legal for this target, for a load/store of the specified type. | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5559 | bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM, | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5560 | const Type *Ty) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5561 | EVT VT = getValueType(Ty, true); | 
| Bob Wilson | 2c7dab1 | 2009-04-08 17:55:28 +0000 | [diff] [blame] | 5562 | if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget)) | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5563 | return false; | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5564 |  | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5565 | // Can never fold addr of global into load/store. | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5566 | if (AM.BaseGV) | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5567 | return false; | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5568 |  | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5569 | switch (AM.Scale) { | 
|  | 5570 | case 0:  // no scale reg, must be "r+i" or "r", or "i". | 
|  | 5571 | break; | 
|  | 5572 | case 1: | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5573 | if (Subtarget->isThumb1Only()) | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5574 | return false; | 
| Chris Lattner | 5a3d40d | 2007-04-13 06:50:55 +0000 | [diff] [blame] | 5575 | // FALL THROUGH. | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5576 | default: | 
| Chris Lattner | 5a3d40d | 2007-04-13 06:50:55 +0000 | [diff] [blame] | 5577 | // ARM doesn't support any R+R*scale+imm addr modes. | 
|  | 5578 | if (AM.BaseOffs) | 
|  | 5579 | return false; | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5580 |  | 
| Bob Wilson | 2c7dab1 | 2009-04-08 17:55:28 +0000 | [diff] [blame] | 5581 | if (!VT.isSimple()) | 
|  | 5582 | return false; | 
|  | 5583 |  | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5584 | if (Subtarget->isThumb2()) | 
|  | 5585 | return isLegalT2ScaledAddressingMode(AM, VT); | 
|  | 5586 |  | 
| Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 5587 | int Scale = AM.Scale; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5588 | switch (VT.getSimpleVT().SimpleTy) { | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5589 | default: return false; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5590 | case MVT::i1: | 
|  | 5591 | case MVT::i8: | 
|  | 5592 | case MVT::i32: | 
| Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 5593 | if (Scale < 0) Scale = -Scale; | 
|  | 5594 | if (Scale == 1) | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5595 | return true; | 
|  | 5596 | // r + r << imm | 
| Chris Lattner | e115294 | 2007-04-11 16:17:12 +0000 | [diff] [blame] | 5597 | return isPowerOf2_32(Scale & ~1); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5598 | case MVT::i16: | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5599 | case MVT::i64: | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5600 | // r + r | 
| Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 5601 | if (((unsigned)AM.HasBaseReg + Scale) <= 2) | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5602 | return true; | 
| Chris Lattner | e115294 | 2007-04-11 16:17:12 +0000 | [diff] [blame] | 5603 | return false; | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5604 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5605 | case MVT::isVoid: | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5606 | // Note, we allow "void" uses (basically, uses that aren't loads or | 
|  | 5607 | // stores), because arm allows folding a scale into many arithmetic | 
|  | 5608 | // operations.  This should be made more precise and revisited later. | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5609 |  | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5610 | // Allow r << imm, but the imm has to be a multiple of two. | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5611 | if (Scale & 1) return false; | 
|  | 5612 | return isPowerOf2_32(Scale); | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5613 | } | 
|  | 5614 | break; | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5615 | } | 
| Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 5616 | return true; | 
| Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 5617 | } | 
|  | 5618 |  | 
| Evan Cheng | 77e4751 | 2009-11-11 19:05:52 +0000 | [diff] [blame] | 5619 | /// isLegalICmpImmediate - Return true if the specified immediate is legal | 
|  | 5620 | /// icmp immediate, that is the target has icmp instructions which can compare | 
|  | 5621 | /// a register against the immediate without having to materialize the | 
|  | 5622 | /// immediate into a register. | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 5623 | bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const { | 
| Evan Cheng | 77e4751 | 2009-11-11 19:05:52 +0000 | [diff] [blame] | 5624 | if (!Subtarget->isThumb()) | 
|  | 5625 | return ARM_AM::getSOImmVal(Imm) != -1; | 
|  | 5626 | if (Subtarget->isThumb2()) | 
| Jim Grosbach | 4725ca7 | 2010-09-08 03:54:02 +0000 | [diff] [blame] | 5627 | return ARM_AM::getT2SOImmVal(Imm) != -1; | 
| Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 5628 | return Imm >= 0 && Imm <= 255; | 
| Evan Cheng | 77e4751 | 2009-11-11 19:05:52 +0000 | [diff] [blame] | 5629 | } | 
|  | 5630 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5631 | static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT, | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5632 | bool isSEXTLoad, SDValue &Base, | 
|  | 5633 | SDValue &Offset, bool &isInc, | 
|  | 5634 | SelectionDAG &DAG) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5635 | if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB) | 
|  | 5636 | return false; | 
|  | 5637 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5638 | if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5639 | // AddressingMode 3 | 
|  | 5640 | Base = Ptr->getOperand(0); | 
|  | 5641 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5642 | int RHSC = (int)RHS->getZExtValue(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5643 | if (RHSC < 0 && RHSC > -256) { | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5644 | assert(Ptr->getOpcode() == ISD::ADD); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5645 | isInc = false; | 
|  | 5646 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); | 
|  | 5647 | return true; | 
|  | 5648 | } | 
|  | 5649 | } | 
|  | 5650 | isInc = (Ptr->getOpcode() == ISD::ADD); | 
|  | 5651 | Offset = Ptr->getOperand(1); | 
|  | 5652 | return true; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5653 | } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5654 | // AddressingMode 2 | 
|  | 5655 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5656 | int RHSC = (int)RHS->getZExtValue(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5657 | if (RHSC < 0 && RHSC > -0x1000) { | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5658 | assert(Ptr->getOpcode() == ISD::ADD); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5659 | isInc = false; | 
|  | 5660 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); | 
|  | 5661 | Base = Ptr->getOperand(0); | 
|  | 5662 | return true; | 
|  | 5663 | } | 
|  | 5664 | } | 
|  | 5665 |  | 
|  | 5666 | if (Ptr->getOpcode() == ISD::ADD) { | 
|  | 5667 | isInc = true; | 
|  | 5668 | ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0)); | 
|  | 5669 | if (ShOpcVal != ARM_AM::no_shift) { | 
|  | 5670 | Base = Ptr->getOperand(1); | 
|  | 5671 | Offset = Ptr->getOperand(0); | 
|  | 5672 | } else { | 
|  | 5673 | Base = Ptr->getOperand(0); | 
|  | 5674 | Offset = Ptr->getOperand(1); | 
|  | 5675 | } | 
|  | 5676 | return true; | 
|  | 5677 | } | 
|  | 5678 |  | 
|  | 5679 | isInc = (Ptr->getOpcode() == ISD::ADD); | 
|  | 5680 | Base = Ptr->getOperand(0); | 
|  | 5681 | Offset = Ptr->getOperand(1); | 
|  | 5682 | return true; | 
|  | 5683 | } | 
|  | 5684 |  | 
| Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 5685 | // FIXME: Use VLDM / VSTM to emulate indexed FP load / store. | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5686 | return false; | 
|  | 5687 | } | 
|  | 5688 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5689 | static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT, | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5690 | bool isSEXTLoad, SDValue &Base, | 
|  | 5691 | SDValue &Offset, bool &isInc, | 
|  | 5692 | SelectionDAG &DAG) { | 
|  | 5693 | if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB) | 
|  | 5694 | return false; | 
|  | 5695 |  | 
|  | 5696 | Base = Ptr->getOperand(0); | 
|  | 5697 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { | 
|  | 5698 | int RHSC = (int)RHS->getZExtValue(); | 
|  | 5699 | if (RHSC < 0 && RHSC > -0x100) { // 8 bits. | 
|  | 5700 | assert(Ptr->getOpcode() == ISD::ADD); | 
|  | 5701 | isInc = false; | 
|  | 5702 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); | 
|  | 5703 | return true; | 
|  | 5704 | } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero. | 
|  | 5705 | isInc = Ptr->getOpcode() == ISD::ADD; | 
|  | 5706 | Offset = DAG.getConstant(RHSC, RHS->getValueType(0)); | 
|  | 5707 | return true; | 
|  | 5708 | } | 
|  | 5709 | } | 
|  | 5710 |  | 
|  | 5711 | return false; | 
|  | 5712 | } | 
|  | 5713 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5714 | /// getPreIndexedAddressParts - returns true by value, base pointer and | 
|  | 5715 | /// offset pointer and addressing mode by reference if the node's address | 
|  | 5716 | /// can be legally represented as pre-indexed load / store address. | 
|  | 5717 | bool | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5718 | ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, | 
|  | 5719 | SDValue &Offset, | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5720 | ISD::MemIndexedMode &AM, | 
| Dan Gohman | 73e0914 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 5721 | SelectionDAG &DAG) const { | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5722 | if (Subtarget->isThumb1Only()) | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5723 | return false; | 
|  | 5724 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5725 | EVT VT; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5726 | SDValue Ptr; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5727 | bool isSEXTLoad = false; | 
|  | 5728 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { | 
|  | 5729 | Ptr = LD->getBasePtr(); | 
| Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 5730 | VT  = LD->getMemoryVT(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5731 | isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD; | 
|  | 5732 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { | 
|  | 5733 | Ptr = ST->getBasePtr(); | 
| Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 5734 | VT  = ST->getMemoryVT(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5735 | } else | 
|  | 5736 | return false; | 
|  | 5737 |  | 
|  | 5738 | bool isInc; | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5739 | bool isLegal = false; | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5740 | if (Subtarget->isThumb2()) | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5741 | isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, | 
|  | 5742 | Offset, isInc, DAG); | 
| Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 5743 | else | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5744 | isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, | 
| Evan Cheng | 0412957 | 2009-07-02 06:44:30 +0000 | [diff] [blame] | 5745 | Offset, isInc, DAG); | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5746 | if (!isLegal) | 
|  | 5747 | return false; | 
|  | 5748 |  | 
|  | 5749 | AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC; | 
|  | 5750 | return true; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5751 | } | 
|  | 5752 |  | 
|  | 5753 | /// getPostIndexedAddressParts - returns true by value, base pointer and | 
|  | 5754 | /// offset pointer and addressing mode by reference if this node can be | 
|  | 5755 | /// combined with a load / store to form a post-indexed load / store. | 
|  | 5756 | bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5757 | SDValue &Base, | 
|  | 5758 | SDValue &Offset, | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5759 | ISD::MemIndexedMode &AM, | 
| Dan Gohman | 73e0914 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 5760 | SelectionDAG &DAG) const { | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5761 | if (Subtarget->isThumb1Only()) | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5762 | return false; | 
|  | 5763 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5764 | EVT VT; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5765 | SDValue Ptr; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5766 | bool isSEXTLoad = false; | 
|  | 5767 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { | 
| Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 5768 | VT  = LD->getMemoryVT(); | 
| Evan Cheng | 28dad2a | 2010-05-18 21:31:17 +0000 | [diff] [blame] | 5769 | Ptr = LD->getBasePtr(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5770 | isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD; | 
|  | 5771 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { | 
| Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 5772 | VT  = ST->getMemoryVT(); | 
| Evan Cheng | 28dad2a | 2010-05-18 21:31:17 +0000 | [diff] [blame] | 5773 | Ptr = ST->getBasePtr(); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5774 | } else | 
|  | 5775 | return false; | 
|  | 5776 |  | 
|  | 5777 | bool isInc; | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5778 | bool isLegal = false; | 
| Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 5779 | if (Subtarget->isThumb2()) | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5780 | isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset, | 
| Evan Cheng | 28dad2a | 2010-05-18 21:31:17 +0000 | [diff] [blame] | 5781 | isInc, DAG); | 
| Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 5782 | else | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5783 | isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset, | 
|  | 5784 | isInc, DAG); | 
|  | 5785 | if (!isLegal) | 
|  | 5786 | return false; | 
|  | 5787 |  | 
| Evan Cheng | 28dad2a | 2010-05-18 21:31:17 +0000 | [diff] [blame] | 5788 | if (Ptr != Base) { | 
|  | 5789 | // Swap base ptr and offset to catch more post-index load / store when | 
|  | 5790 | // it's legal. In Thumb2 mode, offset must be an immediate. | 
|  | 5791 | if (Ptr == Offset && Op->getOpcode() == ISD::ADD && | 
|  | 5792 | !Subtarget->isThumb2()) | 
|  | 5793 | std::swap(Base, Offset); | 
|  | 5794 |  | 
|  | 5795 | // Post-indexed load / store update the base pointer. | 
|  | 5796 | if (Ptr != Base) | 
|  | 5797 | return false; | 
|  | 5798 | } | 
|  | 5799 |  | 
| Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 5800 | AM = isInc ? ISD::POST_INC : ISD::POST_DEC; | 
|  | 5801 | return true; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5802 | } | 
|  | 5803 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5804 | void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, | 
| Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 5805 | const APInt &Mask, | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5806 | APInt &KnownZero, | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 5807 | APInt &KnownOne, | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 5808 | const SelectionDAG &DAG, | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5809 | unsigned Depth) const { | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 5810 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5811 | switch (Op.getOpcode()) { | 
|  | 5812 | default: break; | 
|  | 5813 | case ARMISD::CMOV: { | 
|  | 5814 | // Bits are known zero/one if known on the LHS and RHS. | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 5815 | DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5816 | if (KnownZero == 0 && KnownOne == 0) return; | 
|  | 5817 |  | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 5818 | APInt KnownZeroRHS, KnownOneRHS; | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 5819 | DAG.ComputeMaskedBits(Op.getOperand(1), Mask, | 
|  | 5820 | KnownZeroRHS, KnownOneRHS, Depth+1); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5821 | KnownZero &= KnownZeroRHS; | 
|  | 5822 | KnownOne  &= KnownOneRHS; | 
|  | 5823 | return; | 
|  | 5824 | } | 
|  | 5825 | } | 
|  | 5826 | } | 
|  | 5827 |  | 
|  | 5828 | //===----------------------------------------------------------------------===// | 
|  | 5829 | //                           ARM Inline Assembly Support | 
|  | 5830 | //===----------------------------------------------------------------------===// | 
|  | 5831 |  | 
|  | 5832 | /// getConstraintType - Given a constraint letter, return the type of | 
|  | 5833 | /// constraint it is for this target. | 
|  | 5834 | ARMTargetLowering::ConstraintType | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 5835 | ARMTargetLowering::getConstraintType(const std::string &Constraint) const { | 
|  | 5836 | if (Constraint.size() == 1) { | 
|  | 5837 | switch (Constraint[0]) { | 
|  | 5838 | default:  break; | 
|  | 5839 | case 'l': return C_RegisterClass; | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5840 | case 'w': return C_RegisterClass; | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 5841 | } | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5842 | } | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 5843 | return TargetLowering::getConstraintType(Constraint); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5844 | } | 
|  | 5845 |  | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 5846 | /// Examine constraint type and operand type and determine a weight value. | 
|  | 5847 | /// This object must already have been set up with the operand type | 
|  | 5848 | /// and the current alternative constraint selected. | 
|  | 5849 | TargetLowering::ConstraintWeight | 
|  | 5850 | ARMTargetLowering::getSingleConstraintMatchWeight( | 
|  | 5851 | AsmOperandInfo &info, const char *constraint) const { | 
|  | 5852 | ConstraintWeight weight = CW_Invalid; | 
|  | 5853 | Value *CallOperandVal = info.CallOperandVal; | 
|  | 5854 | // If we don't have a value, we can't do a match, | 
|  | 5855 | // but allow it at the lowest weight. | 
|  | 5856 | if (CallOperandVal == NULL) | 
|  | 5857 | return CW_Default; | 
|  | 5858 | const Type *type = CallOperandVal->getType(); | 
|  | 5859 | // Look at the constraint type. | 
|  | 5860 | switch (*constraint) { | 
|  | 5861 | default: | 
|  | 5862 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); | 
|  | 5863 | break; | 
|  | 5864 | case 'l': | 
|  | 5865 | if (type->isIntegerTy()) { | 
|  | 5866 | if (Subtarget->isThumb()) | 
|  | 5867 | weight = CW_SpecificReg; | 
|  | 5868 | else | 
|  | 5869 | weight = CW_Register; | 
|  | 5870 | } | 
|  | 5871 | break; | 
|  | 5872 | case 'w': | 
|  | 5873 | if (type->isFloatingPointTy()) | 
|  | 5874 | weight = CW_Register; | 
|  | 5875 | break; | 
|  | 5876 | } | 
|  | 5877 | return weight; | 
|  | 5878 | } | 
|  | 5879 |  | 
| Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 5880 | std::pair<unsigned, const TargetRegisterClass*> | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5881 | ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5882 | EVT VT) const { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5883 | if (Constraint.size() == 1) { | 
| Jakob Stoklund Olesen | 09bf003 | 2010-01-14 18:19:56 +0000 | [diff] [blame] | 5884 | // GCC ARM Constraint Letters | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5885 | switch (Constraint[0]) { | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5886 | case 'l': | 
| Jakob Stoklund Olesen | 09bf003 | 2010-01-14 18:19:56 +0000 | [diff] [blame] | 5887 | if (Subtarget->isThumb()) | 
| Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 5888 | return std::make_pair(0U, ARM::tGPRRegisterClass); | 
|  | 5889 | else | 
|  | 5890 | return std::make_pair(0U, ARM::GPRRegisterClass); | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5891 | case 'r': | 
|  | 5892 | return std::make_pair(0U, ARM::GPRRegisterClass); | 
|  | 5893 | case 'w': | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5894 | if (VT == MVT::f32) | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5895 | return std::make_pair(0U, ARM::SPRRegisterClass); | 
| Bob Wilson | 5afffae | 2009-12-18 01:03:29 +0000 | [diff] [blame] | 5896 | if (VT.getSizeInBits() == 64) | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5897 | return std::make_pair(0U, ARM::DPRRegisterClass); | 
| Evan Cheng | d831cda | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 5898 | if (VT.getSizeInBits() == 128) | 
|  | 5899 | return std::make_pair(0U, ARM::QPRRegisterClass); | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5900 | break; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5901 | } | 
|  | 5902 | } | 
| Bob Wilson | 33cc5cb | 2010-03-15 23:09:18 +0000 | [diff] [blame] | 5903 | if (StringRef("{cc}").equals_lower(Constraint)) | 
| Jakob Stoklund Olesen | 0d8ba33 | 2010-06-18 16:49:33 +0000 | [diff] [blame] | 5904 | return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass); | 
| Bob Wilson | 33cc5cb | 2010-03-15 23:09:18 +0000 | [diff] [blame] | 5905 |  | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5906 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | 
|  | 5907 | } | 
|  | 5908 |  | 
|  | 5909 | std::vector<unsigned> ARMTargetLowering:: | 
|  | 5910 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5911 | EVT VT) const { | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5912 | if (Constraint.size() != 1) | 
|  | 5913 | return std::vector<unsigned>(); | 
|  | 5914 |  | 
|  | 5915 | switch (Constraint[0]) {      // GCC ARM Constraint Letters | 
|  | 5916 | default: break; | 
|  | 5917 | case 'l': | 
| Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 5918 | return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3, | 
|  | 5919 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, | 
|  | 5920 | 0); | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5921 | case 'r': | 
|  | 5922 | return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3, | 
|  | 5923 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, | 
|  | 5924 | ARM::R8, ARM::R9, ARM::R10, ARM::R11, | 
|  | 5925 | ARM::R12, ARM::LR, 0); | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5926 | case 'w': | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5927 | if (VT == MVT::f32) | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5928 | return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3, | 
|  | 5929 | ARM::S4, ARM::S5, ARM::S6, ARM::S7, | 
|  | 5930 | ARM::S8, ARM::S9, ARM::S10, ARM::S11, | 
|  | 5931 | ARM::S12,ARM::S13,ARM::S14,ARM::S15, | 
|  | 5932 | ARM::S16,ARM::S17,ARM::S18,ARM::S19, | 
|  | 5933 | ARM::S20,ARM::S21,ARM::S22,ARM::S23, | 
|  | 5934 | ARM::S24,ARM::S25,ARM::S26,ARM::S27, | 
|  | 5935 | ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0); | 
| Bob Wilson | 5afffae | 2009-12-18 01:03:29 +0000 | [diff] [blame] | 5936 | if (VT.getSizeInBits() == 64) | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5937 | return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3, | 
|  | 5938 | ARM::D4, ARM::D5, ARM::D6, ARM::D7, | 
|  | 5939 | ARM::D8, ARM::D9, ARM::D10,ARM::D11, | 
|  | 5940 | ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0); | 
| Evan Cheng | d831cda | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 5941 | if (VT.getSizeInBits() == 128) | 
|  | 5942 | return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3, | 
|  | 5943 | ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0); | 
| Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 5944 | break; | 
| Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 5945 | } | 
|  | 5946 |  | 
|  | 5947 | return std::vector<unsigned>(); | 
|  | 5948 | } | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 5949 |  | 
|  | 5950 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops | 
|  | 5951 | /// vector.  If it is invalid, don't add anything to Ops. | 
|  | 5952 | void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op, | 
|  | 5953 | char Constraint, | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 5954 | std::vector<SDValue>&Ops, | 
|  | 5955 | SelectionDAG &DAG) const { | 
|  | 5956 | SDValue Result(0, 0); | 
|  | 5957 |  | 
|  | 5958 | switch (Constraint) { | 
|  | 5959 | default: break; | 
|  | 5960 | case 'I': case 'J': case 'K': case 'L': | 
|  | 5961 | case 'M': case 'N': case 'O': | 
|  | 5962 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); | 
|  | 5963 | if (!C) | 
|  | 5964 | return; | 
|  | 5965 |  | 
|  | 5966 | int64_t CVal64 = C->getSExtValue(); | 
|  | 5967 | int CVal = (int) CVal64; | 
|  | 5968 | // None of these constraints allow values larger than 32 bits.  Check | 
|  | 5969 | // that the value fits in an int. | 
|  | 5970 | if (CVal != CVal64) | 
|  | 5971 | return; | 
|  | 5972 |  | 
|  | 5973 | switch (Constraint) { | 
|  | 5974 | case 'I': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 5975 | if (Subtarget->isThumb1Only()) { | 
|  | 5976 | // This must be a constant between 0 and 255, for ADD | 
|  | 5977 | // immediates. | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 5978 | if (CVal >= 0 && CVal <= 255) | 
|  | 5979 | break; | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 5980 | } else if (Subtarget->isThumb2()) { | 
|  | 5981 | // A constant that can be used as an immediate value in a | 
|  | 5982 | // data-processing instruction. | 
|  | 5983 | if (ARM_AM::getT2SOImmVal(CVal) != -1) | 
|  | 5984 | break; | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 5985 | } else { | 
|  | 5986 | // A constant that can be used as an immediate value in a | 
|  | 5987 | // data-processing instruction. | 
|  | 5988 | if (ARM_AM::getSOImmVal(CVal) != -1) | 
|  | 5989 | break; | 
|  | 5990 | } | 
|  | 5991 | return; | 
|  | 5992 |  | 
|  | 5993 | case 'J': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 5994 | if (Subtarget->isThumb()) {  // FIXME thumb2 | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 5995 | // This must be a constant between -255 and -1, for negated ADD | 
|  | 5996 | // immediates. This can be used in GCC with an "n" modifier that | 
|  | 5997 | // prints the negated value, for use with SUB instructions. It is | 
|  | 5998 | // not useful otherwise but is implemented for compatibility. | 
|  | 5999 | if (CVal >= -255 && CVal <= -1) | 
|  | 6000 | break; | 
|  | 6001 | } else { | 
|  | 6002 | // This must be a constant between -4095 and 4095. It is not clear | 
|  | 6003 | // what this constraint is intended for. Implemented for | 
|  | 6004 | // compatibility with GCC. | 
|  | 6005 | if (CVal >= -4095 && CVal <= 4095) | 
|  | 6006 | break; | 
|  | 6007 | } | 
|  | 6008 | return; | 
|  | 6009 |  | 
|  | 6010 | case 'K': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6011 | if (Subtarget->isThumb1Only()) { | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6012 | // A 32-bit value where only one byte has a nonzero value. Exclude | 
|  | 6013 | // zero to match GCC. This constraint is used by GCC internally for | 
|  | 6014 | // constants that can be loaded with a move/shift combination. | 
|  | 6015 | // It is not useful otherwise but is implemented for compatibility. | 
|  | 6016 | if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal)) | 
|  | 6017 | break; | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6018 | } else if (Subtarget->isThumb2()) { | 
|  | 6019 | // A constant whose bitwise inverse can be used as an immediate | 
|  | 6020 | // value in a data-processing instruction. This can be used in GCC | 
|  | 6021 | // with a "B" modifier that prints the inverted value, for use with | 
|  | 6022 | // BIC and MVN instructions. It is not useful otherwise but is | 
|  | 6023 | // implemented for compatibility. | 
|  | 6024 | if (ARM_AM::getT2SOImmVal(~CVal) != -1) | 
|  | 6025 | break; | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6026 | } else { | 
|  | 6027 | // A constant whose bitwise inverse can be used as an immediate | 
|  | 6028 | // value in a data-processing instruction. This can be used in GCC | 
|  | 6029 | // with a "B" modifier that prints the inverted value, for use with | 
|  | 6030 | // BIC and MVN instructions. It is not useful otherwise but is | 
|  | 6031 | // implemented for compatibility. | 
|  | 6032 | if (ARM_AM::getSOImmVal(~CVal) != -1) | 
|  | 6033 | break; | 
|  | 6034 | } | 
|  | 6035 | return; | 
|  | 6036 |  | 
|  | 6037 | case 'L': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6038 | if (Subtarget->isThumb1Only()) { | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6039 | // This must be a constant between -7 and 7, | 
|  | 6040 | // for 3-operand ADD/SUB immediate instructions. | 
|  | 6041 | if (CVal >= -7 && CVal < 7) | 
|  | 6042 | break; | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6043 | } else if (Subtarget->isThumb2()) { | 
|  | 6044 | // A constant whose negation can be used as an immediate value in a | 
|  | 6045 | // data-processing instruction. This can be used in GCC with an "n" | 
|  | 6046 | // modifier that prints the negated value, for use with SUB | 
|  | 6047 | // instructions. It is not useful otherwise but is implemented for | 
|  | 6048 | // compatibility. | 
|  | 6049 | if (ARM_AM::getT2SOImmVal(-CVal) != -1) | 
|  | 6050 | break; | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6051 | } else { | 
|  | 6052 | // A constant whose negation can be used as an immediate value in a | 
|  | 6053 | // data-processing instruction. This can be used in GCC with an "n" | 
|  | 6054 | // modifier that prints the negated value, for use with SUB | 
|  | 6055 | // instructions. It is not useful otherwise but is implemented for | 
|  | 6056 | // compatibility. | 
|  | 6057 | if (ARM_AM::getSOImmVal(-CVal) != -1) | 
|  | 6058 | break; | 
|  | 6059 | } | 
|  | 6060 | return; | 
|  | 6061 |  | 
|  | 6062 | case 'M': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6063 | if (Subtarget->isThumb()) { // FIXME thumb2 | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6064 | // This must be a multiple of 4 between 0 and 1020, for | 
|  | 6065 | // ADD sp + immediate. | 
|  | 6066 | if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0)) | 
|  | 6067 | break; | 
|  | 6068 | } else { | 
|  | 6069 | // A power of two or a constant between 0 and 32.  This is used in | 
|  | 6070 | // GCC for the shift amount on shifted register operands, but it is | 
|  | 6071 | // useful in general for any shift amounts. | 
|  | 6072 | if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0)) | 
|  | 6073 | break; | 
|  | 6074 | } | 
|  | 6075 | return; | 
|  | 6076 |  | 
|  | 6077 | case 'N': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6078 | if (Subtarget->isThumb()) {  // FIXME thumb2 | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6079 | // This must be a constant between 0 and 31, for shift amounts. | 
|  | 6080 | if (CVal >= 0 && CVal <= 31) | 
|  | 6081 | break; | 
|  | 6082 | } | 
|  | 6083 | return; | 
|  | 6084 |  | 
|  | 6085 | case 'O': | 
| David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 6086 | if (Subtarget->isThumb()) {  // FIXME thumb2 | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6087 | // This must be a multiple of 4 between -508 and 508, for | 
|  | 6088 | // ADD/SUB sp = sp + immediate. | 
|  | 6089 | if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0)) | 
|  | 6090 | break; | 
|  | 6091 | } | 
|  | 6092 | return; | 
|  | 6093 | } | 
|  | 6094 | Result = DAG.getTargetConstant(CVal, Op.getValueType()); | 
|  | 6095 | break; | 
|  | 6096 | } | 
|  | 6097 |  | 
|  | 6098 | if (Result.getNode()) { | 
|  | 6099 | Ops.push_back(Result); | 
|  | 6100 | return; | 
|  | 6101 | } | 
| Dale Johannesen | 1784d16 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 6102 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); | 
| Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 6103 | } | 
| Anton Korobeynikov | 48e1935 | 2009-09-23 19:04:09 +0000 | [diff] [blame] | 6104 |  | 
|  | 6105 | bool | 
|  | 6106 | ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { | 
|  | 6107 | // The ARM target isn't yet aware of offsets. | 
|  | 6108 | return false; | 
|  | 6109 | } | 
| Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 6110 |  | 
|  | 6111 | int ARM::getVFPf32Imm(const APFloat &FPImm) { | 
|  | 6112 | APInt Imm = FPImm.bitcastToAPInt(); | 
|  | 6113 | uint32_t Sign = Imm.lshr(31).getZExtValue() & 1; | 
|  | 6114 | int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127;  // -126 to 127 | 
|  | 6115 | int64_t Mantissa = Imm.getZExtValue() & 0x7fffff;  // 23 bits | 
|  | 6116 |  | 
|  | 6117 | // We can handle 4 bits of mantissa. | 
|  | 6118 | // mantissa = (16+UInt(e:f:g:h))/16. | 
|  | 6119 | if (Mantissa & 0x7ffff) | 
|  | 6120 | return -1; | 
|  | 6121 | Mantissa >>= 19; | 
|  | 6122 | if ((Mantissa & 0xf) != Mantissa) | 
|  | 6123 | return -1; | 
|  | 6124 |  | 
|  | 6125 | // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3 | 
|  | 6126 | if (Exp < -3 || Exp > 4) | 
|  | 6127 | return -1; | 
|  | 6128 | Exp = ((Exp+3) & 0x7) ^ 4; | 
|  | 6129 |  | 
|  | 6130 | return ((int)Sign << 7) | (Exp << 4) | Mantissa; | 
|  | 6131 | } | 
|  | 6132 |  | 
|  | 6133 | int ARM::getVFPf64Imm(const APFloat &FPImm) { | 
|  | 6134 | APInt Imm = FPImm.bitcastToAPInt(); | 
|  | 6135 | uint64_t Sign = Imm.lshr(63).getZExtValue() & 1; | 
|  | 6136 | int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023;   // -1022 to 1023 | 
|  | 6137 | uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL; | 
|  | 6138 |  | 
|  | 6139 | // We can handle 4 bits of mantissa. | 
|  | 6140 | // mantissa = (16+UInt(e:f:g:h))/16. | 
|  | 6141 | if (Mantissa & 0xffffffffffffLL) | 
|  | 6142 | return -1; | 
|  | 6143 | Mantissa >>= 48; | 
|  | 6144 | if ((Mantissa & 0xf) != Mantissa) | 
|  | 6145 | return -1; | 
|  | 6146 |  | 
|  | 6147 | // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3 | 
|  | 6148 | if (Exp < -3 || Exp > 4) | 
|  | 6149 | return -1; | 
|  | 6150 | Exp = ((Exp+3) & 0x7) ^ 4; | 
|  | 6151 |  | 
|  | 6152 | return ((int)Sign << 7) | (Exp << 4) | Mantissa; | 
|  | 6153 | } | 
|  | 6154 |  | 
| Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 6155 | bool ARM::isBitFieldInvertedMask(unsigned v) { | 
|  | 6156 | if (v == 0xffffffff) | 
|  | 6157 | return 0; | 
|  | 6158 | // there can be 1's on either or both "outsides", all the "inside" | 
|  | 6159 | // bits must be 0's | 
|  | 6160 | unsigned int lsb = 0, msb = 31; | 
|  | 6161 | while (v & (1 << msb)) --msb; | 
|  | 6162 | while (v & (1 << lsb)) ++lsb; | 
|  | 6163 | for (unsigned int i = lsb; i <= msb; ++i) { | 
|  | 6164 | if (v & (1 << i)) | 
|  | 6165 | return 0; | 
|  | 6166 | } | 
|  | 6167 | return 1; | 
|  | 6168 | } | 
|  | 6169 |  | 
| Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 6170 | /// isFPImmLegal - Returns true if the target can instruction select the | 
|  | 6171 | /// specified FP immediate natively. If false, the legalizer will | 
|  | 6172 | /// materialize the FP immediate as a load from a constant pool. | 
|  | 6173 | bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const { | 
|  | 6174 | if (!Subtarget->hasVFP3()) | 
|  | 6175 | return false; | 
|  | 6176 | if (VT == MVT::f32) | 
|  | 6177 | return ARM::getVFPf32Imm(Imm) != -1; | 
|  | 6178 | if (VT == MVT::f64) | 
|  | 6179 | return ARM::getVFPf64Imm(Imm) != -1; | 
|  | 6180 | return false; | 
|  | 6181 | } | 
| Bob Wilson | 65ffec4 | 2010-09-21 17:56:22 +0000 | [diff] [blame] | 6182 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6183 | /// getTgtMemIntrinsic - Represent NEON load and store intrinsics as | 
| Bob Wilson | 65ffec4 | 2010-09-21 17:56:22 +0000 | [diff] [blame] | 6184 | /// MemIntrinsicNodes.  The associated MachineMemOperands record the alignment | 
|  | 6185 | /// specified in the intrinsic calls. | 
|  | 6186 | bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, | 
|  | 6187 | const CallInst &I, | 
|  | 6188 | unsigned Intrinsic) const { | 
|  | 6189 | switch (Intrinsic) { | 
|  | 6190 | case Intrinsic::arm_neon_vld1: | 
|  | 6191 | case Intrinsic::arm_neon_vld2: | 
|  | 6192 | case Intrinsic::arm_neon_vld3: | 
|  | 6193 | case Intrinsic::arm_neon_vld4: | 
|  | 6194 | case Intrinsic::arm_neon_vld2lane: | 
|  | 6195 | case Intrinsic::arm_neon_vld3lane: | 
|  | 6196 | case Intrinsic::arm_neon_vld4lane: { | 
|  | 6197 | Info.opc = ISD::INTRINSIC_W_CHAIN; | 
|  | 6198 | // Conservatively set memVT to the entire set of vectors loaded. | 
|  | 6199 | uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8; | 
|  | 6200 | Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts); | 
|  | 6201 | Info.ptrVal = I.getArgOperand(0); | 
|  | 6202 | Info.offset = 0; | 
|  | 6203 | Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1); | 
|  | 6204 | Info.align = cast<ConstantInt>(AlignArg)->getZExtValue(); | 
|  | 6205 | Info.vol = false; // volatile loads with NEON intrinsics not supported | 
|  | 6206 | Info.readMem = true; | 
|  | 6207 | Info.writeMem = false; | 
|  | 6208 | return true; | 
|  | 6209 | } | 
|  | 6210 | case Intrinsic::arm_neon_vst1: | 
|  | 6211 | case Intrinsic::arm_neon_vst2: | 
|  | 6212 | case Intrinsic::arm_neon_vst3: | 
|  | 6213 | case Intrinsic::arm_neon_vst4: | 
|  | 6214 | case Intrinsic::arm_neon_vst2lane: | 
|  | 6215 | case Intrinsic::arm_neon_vst3lane: | 
|  | 6216 | case Intrinsic::arm_neon_vst4lane: { | 
|  | 6217 | Info.opc = ISD::INTRINSIC_VOID; | 
|  | 6218 | // Conservatively set memVT to the entire set of vectors stored. | 
|  | 6219 | unsigned NumElts = 0; | 
|  | 6220 | for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) { | 
|  | 6221 | const Type *ArgTy = I.getArgOperand(ArgI)->getType(); | 
|  | 6222 | if (!ArgTy->isVectorTy()) | 
|  | 6223 | break; | 
|  | 6224 | NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8; | 
|  | 6225 | } | 
|  | 6226 | Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts); | 
|  | 6227 | Info.ptrVal = I.getArgOperand(0); | 
|  | 6228 | Info.offset = 0; | 
|  | 6229 | Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1); | 
|  | 6230 | Info.align = cast<ConstantInt>(AlignArg)->getZExtValue(); | 
|  | 6231 | Info.vol = false; // volatile stores with NEON intrinsics not supported | 
|  | 6232 | Info.readMem = false; | 
|  | 6233 | Info.writeMem = true; | 
|  | 6234 | return true; | 
|  | 6235 | } | 
|  | 6236 | default: | 
|  | 6237 | break; | 
|  | 6238 | } | 
|  | 6239 |  | 
|  | 6240 | return false; | 
|  | 6241 | } |