blob: 034b697ab58ac0a6c1f082bda9b818b704690bd9 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Bob Wilsoneec4b2d2009-04-03 21:08:42 +000028static cl::opt<bool>
29EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
30 cl::desc("Enable ARM 2-addr to 3-addr conv"));
Evan Chenga8e29892007-01-19 07:51:42 +000031
Owen Andersond10fd972007-12-31 06:32:00 +000032static inline
33const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
34 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
35}
36
37static inline
38const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
39 return MIB.addReg(0);
40}
41
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000043 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) {
Evan Chenga8e29892007-01-19 07:51:42 +000044}
45
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000046ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000047 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048}
Rafael Espindola46adf812006-08-08 20:35:03 +000049
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050/// Return true if the instruction is a register to register move and
51/// leave the source and dest operands in the passed parameters.
52///
53bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000054 unsigned &SrcReg, unsigned &DstReg,
55 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
56 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
57
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000058 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000059 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000060 default:
61 return false;
62 case ARM::FCPYS:
63 case ARM::FCPYD:
Bob Wilson5bafff32009-06-22 23:27:02 +000064 case ARM::VMOVD:
65 case ARM::VMOVQ:
Evan Chenga8e29892007-01-19 07:51:42 +000066 SrcReg = MI.getOperand(1).getReg();
67 DstReg = MI.getOperand(0).getReg();
68 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000069 case ARM::MOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000070 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000071 MI.getOperand(0).isReg() &&
72 MI.getOperand(1).isReg() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000073 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000074 SrcReg = MI.getOperand(1).getReg();
75 DstReg = MI.getOperand(0).getReg();
76 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000077 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000078}
Chris Lattner578e64a2006-10-24 16:47:57 +000079
Dan Gohmancbad42c2008-11-18 19:49:32 +000080unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
81 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +000082 switch (MI->getOpcode()) {
83 default: break;
84 case ARM::LDR:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isFI() &&
86 MI->getOperand(2).isReg() &&
87 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +000088 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000089 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000090 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000091 return MI->getOperand(0).getReg();
92 }
93 break;
94 case ARM::FLDD:
95 case ARM::FLDS:
Dan Gohmand735b802008-10-03 15:45:36 +000096 if (MI->getOperand(1).isFI() &&
97 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000098 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000099 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000100 return MI->getOperand(0).getReg();
101 }
102 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000103 }
104 return 0;
105}
106
Dan Gohmancbad42c2008-11-18 19:49:32 +0000107unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
108 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000109 switch (MI->getOpcode()) {
110 default: break;
111 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000112 if (MI->getOperand(1).isFI() &&
113 MI->getOperand(2).isReg() &&
114 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000115 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000116 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000117 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000118 return MI->getOperand(0).getReg();
119 }
120 break;
121 case ARM::FSTD:
122 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000123 if (MI->getOperand(1).isFI() &&
124 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000125 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000126 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000127 return MI->getOperand(0).getReg();
128 }
129 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000131
Evan Chenga8e29892007-01-19 07:51:42 +0000132 return 0;
133}
134
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000135void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
136 MachineBasicBlock::iterator I,
137 unsigned DestReg,
138 const MachineInstr *Orig) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000139 DebugLoc dl = Orig->getDebugLoc();
Evan Chengca1267c2008-03-31 20:40:39 +0000140 if (Orig->getOpcode() == ARM::MOVi2pieces) {
141 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
142 Orig->getOperand(2).getImm(),
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000143 Orig->getOperand(3).getReg(), this, dl);
Evan Chengca1267c2008-03-31 20:40:39 +0000144 return;
145 }
146
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000147 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000148 MI->getOperand(0).setReg(DestReg);
149 MBB.insert(I, MI);
150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152static unsigned getUnindexedOpcode(unsigned Opc) {
153 switch (Opc) {
154 default: break;
155 case ARM::LDR_PRE:
156 case ARM::LDR_POST:
157 return ARM::LDR;
158 case ARM::LDRH_PRE:
159 case ARM::LDRH_POST:
160 return ARM::LDRH;
161 case ARM::LDRB_PRE:
162 case ARM::LDRB_POST:
163 return ARM::LDRB;
164 case ARM::LDRSH_PRE:
165 case ARM::LDRSH_POST:
166 return ARM::LDRSH;
167 case ARM::LDRSB_PRE:
168 case ARM::LDRSB_POST:
169 return ARM::LDRSB;
170 case ARM::STR_PRE:
171 case ARM::STR_POST:
172 return ARM::STR;
173 case ARM::STRH_PRE:
174 case ARM::STRH_POST:
175 return ARM::STRH;
176 case ARM::STRB_PRE:
177 case ARM::STRB_POST:
178 return ARM::STRB;
179 }
180 return 0;
181}
182
183MachineInstr *
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000184ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
185 MachineBasicBlock::iterator &MBBI,
186 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 if (!EnableARM3Addr)
188 return NULL;
189
190 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000191 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000192 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000193 bool isPre = false;
194 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
195 default: return NULL;
196 case ARMII::IndexModePre:
197 isPre = true;
198 break;
199 case ARMII::IndexModePost:
200 break;
201 }
202
Bob Wilson1b46a682009-04-03 20:53:25 +0000203 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
Evan Chenga8e29892007-01-19 07:51:42 +0000204 // operation.
205 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
206 if (MemOpc == 0)
207 return NULL;
208
209 MachineInstr *UpdateMI = NULL;
210 MachineInstr *MemMI = NULL;
211 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000212 const TargetInstrDesc &TID = MI->getDesc();
213 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000214 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000215 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
216 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000217 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000218 unsigned WBReg = WB.getReg();
219 unsigned BaseReg = Base.getReg();
220 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000221 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
222 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000223 switch (AddrMode) {
224 default:
225 assert(false && "Unknown indexed op!");
226 return NULL;
227 case ARMII::AddrMode2: {
228 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
229 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
230 if (OffReg == 0) {
231 int SOImmVal = ARM_AM::getSOImmVal(Amt);
232 if (SOImmVal == -1)
233 // Can't encode it in a so_imm operand. This transformation will
234 // add more than 1 instruction. Abandon!
235 return NULL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000236 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
237 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000238 .addReg(BaseReg).addImm(SOImmVal)
239 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000240 } else if (Amt != 0) {
241 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
242 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000243 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
244 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000245 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
246 .addImm(Pred).addReg(0).addReg(0);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000247 } else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000248 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
249 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000250 .addReg(BaseReg).addReg(OffReg)
251 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 break;
253 }
254 case ARMII::AddrMode3 : {
255 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
256 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
257 if (OffReg == 0)
258 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000259 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
260 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000261 .addReg(BaseReg).addImm(Amt)
262 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000264 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
265 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000266 .addReg(BaseReg).addReg(OffReg)
267 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 break;
269 }
270 }
271
272 std::vector<MachineInstr*> NewMIs;
273 if (isPre) {
274 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000275 MemMI = BuildMI(MF, MI->getDebugLoc(),
276 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000277 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000278 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000279 MemMI = BuildMI(MF, MI->getDebugLoc(),
280 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000281 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000282 NewMIs.push_back(MemMI);
283 NewMIs.push_back(UpdateMI);
284 } else {
285 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000286 MemMI = BuildMI(MF, MI->getDebugLoc(),
287 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000288 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000289 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000290 MemMI = BuildMI(MF, MI->getDebugLoc(),
291 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000292 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000293 if (WB.isDead())
294 UpdateMI->getOperand(0).setIsDead();
295 NewMIs.push_back(UpdateMI);
296 NewMIs.push_back(MemMI);
297 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000298
Evan Chenga8e29892007-01-19 07:51:42 +0000299 // Transfer LiveVariables states, kill / dead info.
Evan Chengafaf1202008-11-03 21:02:39 +0000300 if (LV) {
301 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
302 MachineOperand &MO = MI->getOperand(i);
303 if (MO.isReg() && MO.getReg() &&
304 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
305 unsigned Reg = MO.getReg();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000306
Owen Andersonf660c172008-07-02 23:41:07 +0000307 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
308 if (MO.isDef()) {
309 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
310 if (MO.isDead())
311 LV->addVirtualRegisterDead(Reg, NewMI);
312 }
313 if (MO.isUse() && MO.isKill()) {
314 for (unsigned j = 0; j < 2; ++j) {
315 // Look at the two new MI's in reverse order.
316 MachineInstr *NewMI = NewMIs[j];
317 if (!NewMI->readsRegister(Reg))
318 continue;
319 LV->addVirtualRegisterKilled(Reg, NewMI);
320 if (VI.removeKill(MI))
321 VI.Kills.push_back(NewMI);
322 break;
323 }
Evan Chenga8e29892007-01-19 07:51:42 +0000324 }
325 }
326 }
327 }
328
329 MFI->insert(MBBI, NewMIs[1]);
330 MFI->insert(MBBI, NewMIs[0]);
331 return NewMIs[0];
332}
333
334// Branch analysis.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000335bool
336 ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
337 MachineBasicBlock *&FBB,
338 SmallVectorImpl<MachineOperand> &Cond,
339 bool AllowModify) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000340 // If the block has no terminators, it just falls into the block after it.
341 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000342 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000343 return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000344
Evan Chenga8e29892007-01-19 07:51:42 +0000345 // Get the last instruction in the block.
346 MachineInstr *LastInst = I;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000347
Evan Chenga8e29892007-01-19 07:51:42 +0000348 // If there is only one terminator instruction, process it.
349 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000350 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000351 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000352 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000353 return false;
354 }
355 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
356 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000357 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000358 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000359 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000360 return false;
361 }
362 return true; // Can't handle indirect branch.
363 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365 // Get the instruction before it if it is a terminator.
366 MachineInstr *SecondLastInst = I;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000367
Evan Chenga8e29892007-01-19 07:51:42 +0000368 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000369 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000370 return true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000371
Evan Chenga8e29892007-01-19 07:51:42 +0000372 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
373 unsigned SecondLastOpc = SecondLastInst->getOpcode();
374 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
375 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000376 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000377 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000378 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000379 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000380 return false;
381 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000382
383 // If the block ends with two unconditional branches, handle it. The second
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000384 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000385 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
386 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000387 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000388 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000389 if (AllowModify)
390 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000391 return false;
392 }
393
Bob Wilson1b46a682009-04-03 20:53:25 +0000394 // ...likewise if it ends with a branch table followed by an unconditional
395 // branch. The branch folder can create these, and we must get rid of them for
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000396 // correctness of Thumb constant islands.
397 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
398 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
399 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
400 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000401 if (AllowModify)
402 I->eraseFromParent();
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000403 return true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000404 }
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000405
Evan Chenga8e29892007-01-19 07:51:42 +0000406 // Otherwise, can't handle this.
407 return true;
408}
409
410
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000411unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000412 MachineFunction &MF = *MBB.getParent();
413 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
414 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
415 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
416
417 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000418 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000419 --I;
420 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000421 return 0;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000422
Evan Chenga8e29892007-01-19 07:51:42 +0000423 // Remove the branch.
424 I->eraseFromParent();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000425
Evan Chenga8e29892007-01-19 07:51:42 +0000426 I = MBB.end();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000427
Evan Cheng6ae36262007-05-18 00:18:17 +0000428 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000429 --I;
430 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000431 return 1;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000432
Evan Chenga8e29892007-01-19 07:51:42 +0000433 // Remove the branch.
434 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000435 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
437
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000438unsigned
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000439ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
440 MachineBasicBlock *FBB,
441 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000442 // FIXME this should probably have a DebugLoc argument
443 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000444 MachineFunction &MF = *MBB.getParent();
445 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
446 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
447 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
448
449 // Shouldn't be a fall through.
450 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000451 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000452 "ARM branch conditions have two components!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000453
Evan Chenga8e29892007-01-19 07:51:42 +0000454 if (FBB == 0) {
455 if (Cond.empty()) // Unconditional branch?
Dale Johannesenb6728402009-02-13 02:25:56 +0000456 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000457 else
Dale Johannesenb6728402009-02-13 02:25:56 +0000458 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000459 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000460 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000461 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000462
Evan Chenga8e29892007-01-19 07:51:42 +0000463 // Two-way conditional branch.
Dale Johannesenb6728402009-02-13 02:25:56 +0000464 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000465 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Dale Johannesenb6728402009-02-13 02:25:56 +0000466 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000467 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000468}
469
Owen Anderson940f83e2008-08-26 18:03:31 +0000470bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000471 MachineBasicBlock::iterator I,
472 unsigned DestReg, unsigned SrcReg,
473 const TargetRegisterClass *DestRC,
474 const TargetRegisterClass *SrcRC) const {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000475 DebugLoc DL = DebugLoc::getUnknownLoc();
476 if (I != MBB.end()) DL = I->getDebugLoc();
477
Owen Andersond10fd972007-12-31 06:32:00 +0000478 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000479 // Not yet supported!
480 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000481 }
482
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000483 if (DestRC == ARM::GPRRegisterClass)
484 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
485 .addReg(SrcReg)));
486 else if (DestRC == ARM::SPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000487 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000488 .addReg(SrcReg));
489 else if (DestRC == ARM::DPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000490 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000491 .addReg(SrcReg));
Bob Wilson5bafff32009-06-22 23:27:02 +0000492 else if (DestRC == ARM::QPRRegisterClass)
493 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000494 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000495 return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000496
Owen Anderson940f83e2008-08-26 18:03:31 +0000497 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000498}
499
Owen Andersonf6372aa2008-01-01 21:11:32 +0000500void ARMInstrInfo::
501storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
502 unsigned SrcReg, bool isKill, int FI,
503 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000504 DebugLoc DL = DebugLoc::getUnknownLoc();
505 if (I != MBB.end()) DL = I->getDebugLoc();
506
Owen Andersonf6372aa2008-01-01 21:11:32 +0000507 if (RC == ARM::GPRRegisterClass) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000508 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
Bill Wendling587daed2009-05-13 21:33:08 +0000509 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000510 .addFrameIndex(FI).addReg(0).addImm(0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000511 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000512 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
Bill Wendling587daed2009-05-13 21:33:08 +0000513 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000514 .addFrameIndex(FI).addImm(0));
515 } else {
516 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000517 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
Bill Wendling587daed2009-05-13 21:33:08 +0000518 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000519 .addFrameIndex(FI).addImm(0));
520 }
521}
522
523void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000524 bool isKill,
525 SmallVectorImpl<MachineOperand> &Addr,
526 const TargetRegisterClass *RC,
527 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dale Johannesen21b55412009-02-12 23:08:38 +0000528 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000529 unsigned Opc = 0;
530 if (RC == ARM::GPRRegisterClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000531 Opc = ARM::STR;
532 } else if (RC == ARM::DPRRegisterClass) {
533 Opc = ARM::FSTD;
534 } else {
535 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
536 Opc = ARM::FSTS;
537 }
538
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000539 MachineInstrBuilder MIB =
Bill Wendling587daed2009-05-13 21:33:08 +0000540 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000541 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000542 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000543 AddDefaultPred(MIB);
544 NewMIs.push_back(MIB);
545 return;
546}
547
548void ARMInstrInfo::
549loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
550 unsigned DestReg, int FI,
551 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000552 DebugLoc DL = DebugLoc::getUnknownLoc();
553 if (I != MBB.end()) DL = I->getDebugLoc();
554
Owen Andersonf6372aa2008-01-01 21:11:32 +0000555 if (RC == ARM::GPRRegisterClass) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000556 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
557 .addFrameIndex(FI).addReg(0).addImm(0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000558 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000559 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000560 .addFrameIndex(FI).addImm(0));
561 } else {
562 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000563 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000564 .addFrameIndex(FI).addImm(0));
565 }
566}
567
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000568void ARMInstrInfo::
569loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
570 SmallVectorImpl<MachineOperand> &Addr,
571 const TargetRegisterClass *RC,
572 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dale Johannesen21b55412009-02-12 23:08:38 +0000573 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000574 unsigned Opc = 0;
575 if (RC == ARM::GPRRegisterClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000576 Opc = ARM::LDR;
577 } else if (RC == ARM::DPRRegisterClass) {
578 Opc = ARM::FLDD;
579 } else {
580 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
581 Opc = ARM::FLDS;
582 }
583
Dale Johannesen21b55412009-02-12 23:08:38 +0000584 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000585 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000586 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000587 AddDefaultPred(MIB);
588 NewMIs.push_back(MIB);
589 return;
590}
591
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000592MachineInstr *ARMInstrInfo::
593foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
594 const SmallVectorImpl<unsigned> &Ops, int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000595 if (Ops.size() != 1) return NULL;
596
597 unsigned OpNum = Ops[0];
598 unsigned Opc = MI->getOpcode();
599 MachineInstr *NewMI = NULL;
600 switch (Opc) {
601 default: break;
602 case ARM::MOVr: {
603 if (MI->getOperand(4).getReg() == ARM::CPSR)
Bob Wilson1b46a682009-04-03 20:53:25 +0000604 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000605 break;
606 unsigned Pred = MI->getOperand(2).getImm();
607 unsigned PredReg = MI->getOperand(3).getReg();
608 if (OpNum == 0) { // move -> store
609 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000610 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000611 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Bill Wendling587daed2009-05-13 21:33:08 +0000612 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000613 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000614 } else { // move -> load
615 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000616 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000617 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
Bill Wendling587daed2009-05-13 21:33:08 +0000618 .addReg(DstReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000619 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000620 }
621 break;
622 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000623 case ARM::FCPYS: {
624 unsigned Pred = MI->getOperand(2).getImm();
625 unsigned PredReg = MI->getOperand(3).getReg();
626 if (OpNum == 0) { // move -> store
627 unsigned SrcReg = MI->getOperand(1).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000628 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
629 .addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000630 .addImm(0).addImm(Pred).addReg(PredReg);
631 } else { // move -> load
632 unsigned DstReg = MI->getOperand(0).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000633 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg)
634 .addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000635 .addImm(0).addImm(Pred).addReg(PredReg);
636 }
637 break;
638 }
639 case ARM::FCPYD: {
640 unsigned Pred = MI->getOperand(2).getImm();
641 unsigned PredReg = MI->getOperand(3).getReg();
642 if (OpNum == 0) { // move -> store
643 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000644 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000645 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
Bill Wendling587daed2009-05-13 21:33:08 +0000646 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000647 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000648 } else { // move -> load
649 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000650 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000651 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
Bill Wendling587daed2009-05-13 21:33:08 +0000652 .addReg(DstReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000653 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000654 }
655 break;
656 }
657 }
658
Owen Anderson43dbe052008-01-07 01:35:02 +0000659 return NewMI;
660}
661
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000662bool
663ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
664 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000665 if (Ops.size() != 1) return false;
666
Owen Anderson43dbe052008-01-07 01:35:02 +0000667 unsigned Opc = MI->getOpcode();
668 switch (Opc) {
669 default: break;
670 case ARM::MOVr:
Bob Wilson1b46a682009-04-03 20:53:25 +0000671 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000672 return MI->getOperand(4).getReg() != ARM::CPSR;
Owen Anderson43dbe052008-01-07 01:35:02 +0000673 case ARM::FCPYS:
674 case ARM::FCPYD:
675 return true;
Bob Wilson5bafff32009-06-22 23:27:02 +0000676
677 case ARM::VMOVD:
678 case ARM::VMOVQ:
679 return false; // FIXME
Owen Anderson43dbe052008-01-07 01:35:02 +0000680 }
681
682 return false;
683}
684
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000685bool
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000686ARMBaseInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000687 if (MBB.empty()) return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000688
Evan Chenga8e29892007-01-19 07:51:42 +0000689 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000690 case ARM::BX_RET: // Return.
691 case ARM::LDM_RET:
692 case ARM::tBX_RET:
693 case ARM::tBX_RET_vararg:
694 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000695 case ARM::B:
696 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000697 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000698 case ARM::BR_JTr: // Jumptable branch.
699 case ARM::BR_JTm: // Jumptable branch through mem.
700 case ARM::BR_JTadd: // Jumptable branch add to pc.
701 return true;
702 default: return false;
703 }
704}
705
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000706bool ARMBaseInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000707ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000708 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
709 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
710 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000711}
Evan Cheng29836c32007-01-29 23:45:17 +0000712
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000713bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000714 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000715 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000716}
717
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000718bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000719PredicateInstruction(MachineInstr *MI,
720 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000721 unsigned Opc = MI->getOpcode();
722 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000723 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000724 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
725 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000726 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000727 }
728
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000729 int PIdx = MI->findFirstPredOperandIdx();
730 if (PIdx != -1) {
731 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000732 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000733 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000734 return true;
735 }
736 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000737}
738
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000739bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000740SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
741 const SmallVectorImpl<MachineOperand> &Pred2) const {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000742 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000743 return false;
744
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000745 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
746 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000747 if (CC1 == CC2)
748 return true;
749
750 switch (CC1) {
751 default:
752 return false;
753 case ARMCC::AL:
754 return true;
755 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000756 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000757 case ARMCC::LS:
758 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
759 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000760 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000761 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000762 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000763 }
764}
Evan Cheng29836c32007-01-29 23:45:17 +0000765
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000766bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
Evan Cheng13ab0202007-07-10 18:08:01 +0000767 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000768 const TargetInstrDesc &TID = MI->getDesc();
769 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000770 return false;
771
772 bool Found = false;
773 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
774 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000775 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000776 Pred.push_back(MO);
777 Found = true;
778 }
779 }
780
781 return Found;
782}
783
784
Evan Cheng29836c32007-01-29 23:45:17 +0000785/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
786static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
787 unsigned JTI) DISABLE_INLINE;
788static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
789 unsigned JTI) {
790 return JT[JTI].MBBs.size();
791}
792
793/// GetInstSize - Return the size of the specified MachineInstr.
794///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000795unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000796 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000797 const MachineFunction *MF = MBB.getParent();
798 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
799
800 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000801 const TargetInstrDesc &TID = MI->getDesc();
802 unsigned TSFlags = TID.TSFlags;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000803
Evan Cheng29836c32007-01-29 23:45:17 +0000804 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
Evan Chenge5ad88e2008-12-10 21:54:21 +0000805 default: {
Evan Cheng29836c32007-01-29 23:45:17 +0000806 // If this machine instr is an inline asm, measure it.
807 if (MI->getOpcode() == ARM::INLINEASM)
808 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000809 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000810 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000811 switch (MI->getOpcode()) {
812 default:
813 assert(0 && "Unknown or unset size field for instr!");
814 break;
815 case TargetInstrInfo::IMPLICIT_DEF:
816 case TargetInstrInfo::DECLARE:
817 case TargetInstrInfo::DBG_LABEL:
818 case TargetInstrInfo::EH_LABEL:
Evan Chengda47e6e2008-03-15 00:03:38 +0000819 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000820 }
Evan Cheng29836c32007-01-29 23:45:17 +0000821 break;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000822 }
Evan Cheng29836c32007-01-29 23:45:17 +0000823 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
824 case ARMII::Size4Bytes: return 4; // Arm instruction.
825 case ARMII::Size2Bytes: return 2; // Thumb instruction.
826 case ARMII::SizeSpecial: {
827 switch (MI->getOpcode()) {
828 case ARM::CONSTPOOL_ENTRY:
829 // If this machine instr is a constant pool entry, its size is recorded as
830 // operand #2.
831 return MI->getOperand(2).getImm();
Jim Grosbachf9570122009-05-14 00:46:35 +0000832 case ARM::Int_eh_sjlj_setjmp: return 12;
Evan Cheng29836c32007-01-29 23:45:17 +0000833 case ARM::BR_JTr:
834 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000835 case ARM::BR_JTadd:
836 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000837 // These are jumptable branches, i.e. a branch followed by an inlined
838 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000839 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000840 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000841 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000842 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000843 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000844 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
845 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000846 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
847 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000848 // the JT entries. The size does not include this padding; the
849 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000850 // FIXME: If we know the size of the function is less than (1 << 16) *2
851 // bytes, we can use 16-bit entries instead. Then there won't be an
852 // alignment issue.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000853 return getNumJTEntries(JT, JTI) * 4 +
Dale Johannesen8593e412007-04-29 19:19:30 +0000854 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000855 }
856 default:
857 // Otherwise, pseudo-instruction sizes are zero.
858 return 0;
859 }
860 }
861 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000862 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000863}