Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 24 | #include "llvm/Target/TargetAsmInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CommandLine.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 28 | static cl::opt<bool> |
| 29 | EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 30 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 31 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 32 | static inline |
| 33 | const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) { |
| 34 | return MIB.addImm((int64_t)ARMCC::AL).addReg(0); |
| 35 | } |
| 36 | |
| 37 | static inline |
| 38 | const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) { |
| 39 | return MIB.addReg(0); |
| 40 | } |
| 41 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 42 | ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame^] | 43 | : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | } |
| 45 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 46 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame^] | 47 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 48 | } |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 49 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 50 | /// Return true if the instruction is a register to register move and |
| 51 | /// leave the source and dest operands in the passed parameters. |
| 52 | /// |
| 53 | bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI, |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 54 | unsigned &SrcReg, unsigned &DstReg, |
| 55 | unsigned& SrcSubIdx, unsigned& DstSubIdx) const { |
| 56 | SrcSubIdx = DstSubIdx = 0; // No sub-registers. |
| 57 | |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 58 | unsigned oc = MI.getOpcode(); |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 59 | switch (oc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 60 | default: |
| 61 | return false; |
| 62 | case ARM::FCPYS: |
| 63 | case ARM::FCPYD: |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 64 | case ARM::VMOVD: |
| 65 | case ARM::VMOVQ: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | SrcReg = MI.getOperand(1).getReg(); |
| 67 | DstReg = MI.getOperand(0).getReg(); |
| 68 | return true; |
Evan Cheng | 9f6636f | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 69 | case ARM::MOVr: |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 70 | assert(MI.getDesc().getNumOperands() >= 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 71 | MI.getOperand(0).isReg() && |
| 72 | MI.getOperand(1).isReg() && |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 73 | "Invalid ARM MOV instruction"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | SrcReg = MI.getOperand(1).getReg(); |
| 75 | DstReg = MI.getOperand(0).getReg(); |
| 76 | return true; |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 77 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 78 | } |
Chris Lattner | 578e64a | 2006-10-24 16:47:57 +0000 | [diff] [blame] | 79 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 80 | unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 81 | int &FrameIndex) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | switch (MI->getOpcode()) { |
| 83 | default: break; |
| 84 | case ARM::LDR: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 85 | if (MI->getOperand(1).isFI() && |
| 86 | MI->getOperand(2).isReg() && |
| 87 | MI->getOperand(3).isImm() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 89 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 90 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | return MI->getOperand(0).getReg(); |
| 92 | } |
| 93 | break; |
| 94 | case ARM::FLDD: |
| 95 | case ARM::FLDS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 96 | if (MI->getOperand(1).isFI() && |
| 97 | MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 98 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 99 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 100 | return MI->getOperand(0).getReg(); |
| 101 | } |
| 102 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | } |
| 104 | return 0; |
| 105 | } |
| 106 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 107 | unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
| 108 | int &FrameIndex) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 109 | switch (MI->getOpcode()) { |
| 110 | default: break; |
| 111 | case ARM::STR: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 112 | if (MI->getOperand(1).isFI() && |
| 113 | MI->getOperand(2).isReg() && |
| 114 | MI->getOperand(3).isImm() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 116 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 117 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | return MI->getOperand(0).getReg(); |
| 119 | } |
| 120 | break; |
| 121 | case ARM::FSTD: |
| 122 | case ARM::FSTS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 123 | if (MI->getOperand(1).isFI() && |
| 124 | MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 125 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 126 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 127 | return MI->getOperand(0).getReg(); |
| 128 | } |
| 129 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 131 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 132 | return 0; |
| 133 | } |
| 134 | |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame^] | 135 | void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB, |
| 136 | MachineBasicBlock::iterator I, |
| 137 | unsigned DestReg, |
| 138 | const MachineInstr *Orig) const { |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 139 | DebugLoc dl = Orig->getDebugLoc(); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 140 | if (Orig->getOpcode() == ARM::MOVi2pieces) { |
| 141 | RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(), |
| 142 | Orig->getOperand(2).getImm(), |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame^] | 143 | Orig->getOperand(3).getReg(), this, dl); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 144 | return; |
| 145 | } |
| 146 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 147 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 148 | MI->getOperand(0).setReg(DestReg); |
| 149 | MBB.insert(I, MI); |
| 150 | } |
| 151 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 152 | static unsigned getUnindexedOpcode(unsigned Opc) { |
| 153 | switch (Opc) { |
| 154 | default: break; |
| 155 | case ARM::LDR_PRE: |
| 156 | case ARM::LDR_POST: |
| 157 | return ARM::LDR; |
| 158 | case ARM::LDRH_PRE: |
| 159 | case ARM::LDRH_POST: |
| 160 | return ARM::LDRH; |
| 161 | case ARM::LDRB_PRE: |
| 162 | case ARM::LDRB_POST: |
| 163 | return ARM::LDRB; |
| 164 | case ARM::LDRSH_PRE: |
| 165 | case ARM::LDRSH_POST: |
| 166 | return ARM::LDRSH; |
| 167 | case ARM::LDRSB_PRE: |
| 168 | case ARM::LDRSB_POST: |
| 169 | return ARM::LDRSB; |
| 170 | case ARM::STR_PRE: |
| 171 | case ARM::STR_POST: |
| 172 | return ARM::STR; |
| 173 | case ARM::STRH_PRE: |
| 174 | case ARM::STRH_POST: |
| 175 | return ARM::STRH; |
| 176 | case ARM::STRB_PRE: |
| 177 | case ARM::STRB_POST: |
| 178 | return ARM::STRB; |
| 179 | } |
| 180 | return 0; |
| 181 | } |
| 182 | |
| 183 | MachineInstr * |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 184 | ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 185 | MachineBasicBlock::iterator &MBBI, |
| 186 | LiveVariables *LV) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 187 | if (!EnableARM3Addr) |
| 188 | return NULL; |
| 189 | |
| 190 | MachineInstr *MI = MBBI; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 191 | MachineFunction &MF = *MI->getParent()->getParent(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 192 | unsigned TSFlags = MI->getDesc().TSFlags; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 193 | bool isPre = false; |
| 194 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| 195 | default: return NULL; |
| 196 | case ARMII::IndexModePre: |
| 197 | isPre = true; |
| 198 | break; |
| 199 | case ARMII::IndexModePost: |
| 200 | break; |
| 201 | } |
| 202 | |
Bob Wilson | 1b46a68 | 2009-04-03 20:53:25 +0000 | [diff] [blame] | 203 | // Try splitting an indexed load/store to an un-indexed one plus an add/sub |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 204 | // operation. |
| 205 | unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); |
| 206 | if (MemOpc == 0) |
| 207 | return NULL; |
| 208 | |
| 209 | MachineInstr *UpdateMI = NULL; |
| 210 | MachineInstr *MemMI = NULL; |
| 211 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 212 | const TargetInstrDesc &TID = MI->getDesc(); |
| 213 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 214 | bool isLoad = !TID.mayStore(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 215 | const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); |
| 216 | const MachineOperand &Base = MI->getOperand(2); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 217 | const MachineOperand &Offset = MI->getOperand(NumOps-3); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | unsigned WBReg = WB.getReg(); |
| 219 | unsigned BaseReg = Base.getReg(); |
| 220 | unsigned OffReg = Offset.getReg(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 221 | unsigned OffImm = MI->getOperand(NumOps-2).getImm(); |
| 222 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | switch (AddrMode) { |
| 224 | default: |
| 225 | assert(false && "Unknown indexed op!"); |
| 226 | return NULL; |
| 227 | case ARMII::AddrMode2: { |
| 228 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 229 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 230 | if (OffReg == 0) { |
| 231 | int SOImmVal = ARM_AM::getSOImmVal(Amt); |
| 232 | if (SOImmVal == -1) |
| 233 | // Can't encode it in a so_imm operand. This transformation will |
| 234 | // add more than 1 instruction. Abandon! |
| 235 | return NULL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 236 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 237 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 238 | .addReg(BaseReg).addImm(SOImmVal) |
| 239 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 240 | } else if (Amt != 0) { |
| 241 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 242 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 243 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 244 | get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 245 | .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) |
| 246 | .addImm(Pred).addReg(0).addReg(0); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 247 | } else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 248 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 249 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 250 | .addReg(BaseReg).addReg(OffReg) |
| 251 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | break; |
| 253 | } |
| 254 | case ARMII::AddrMode3 : { |
| 255 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 256 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 257 | if (OffReg == 0) |
| 258 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 259 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 260 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 261 | .addReg(BaseReg).addImm(Amt) |
| 262 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 263 | else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 264 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 265 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 266 | .addReg(BaseReg).addReg(OffReg) |
| 267 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 268 | break; |
| 269 | } |
| 270 | } |
| 271 | |
| 272 | std::vector<MachineInstr*> NewMIs; |
| 273 | if (isPre) { |
| 274 | if (isLoad) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 275 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 276 | get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 277 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 278 | else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 279 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 280 | get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 281 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | NewMIs.push_back(MemMI); |
| 283 | NewMIs.push_back(UpdateMI); |
| 284 | } else { |
| 285 | if (isLoad) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 286 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 287 | get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 288 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 289 | else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 290 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 291 | get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 292 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 293 | if (WB.isDead()) |
| 294 | UpdateMI->getOperand(0).setIsDead(); |
| 295 | NewMIs.push_back(UpdateMI); |
| 296 | NewMIs.push_back(MemMI); |
| 297 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 298 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 299 | // Transfer LiveVariables states, kill / dead info. |
Evan Cheng | afaf120 | 2008-11-03 21:02:39 +0000 | [diff] [blame] | 300 | if (LV) { |
| 301 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 302 | MachineOperand &MO = MI->getOperand(i); |
| 303 | if (MO.isReg() && MO.getReg() && |
| 304 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 305 | unsigned Reg = MO.getReg(); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 306 | |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 307 | LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); |
| 308 | if (MO.isDef()) { |
| 309 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 310 | if (MO.isDead()) |
| 311 | LV->addVirtualRegisterDead(Reg, NewMI); |
| 312 | } |
| 313 | if (MO.isUse() && MO.isKill()) { |
| 314 | for (unsigned j = 0; j < 2; ++j) { |
| 315 | // Look at the two new MI's in reverse order. |
| 316 | MachineInstr *NewMI = NewMIs[j]; |
| 317 | if (!NewMI->readsRegister(Reg)) |
| 318 | continue; |
| 319 | LV->addVirtualRegisterKilled(Reg, NewMI); |
| 320 | if (VI.removeKill(MI)) |
| 321 | VI.Kills.push_back(NewMI); |
| 322 | break; |
| 323 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 324 | } |
| 325 | } |
| 326 | } |
| 327 | } |
| 328 | |
| 329 | MFI->insert(MBBI, NewMIs[1]); |
| 330 | MFI->insert(MBBI, NewMIs[0]); |
| 331 | return NewMIs[0]; |
| 332 | } |
| 333 | |
| 334 | // Branch analysis. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 335 | bool |
| 336 | ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 337 | MachineBasicBlock *&FBB, |
| 338 | SmallVectorImpl<MachineOperand> &Cond, |
| 339 | bool AllowModify) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 340 | // If the block has no terminators, it just falls into the block after it. |
| 341 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 342 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 343 | return false; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 344 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 345 | // Get the last instruction in the block. |
| 346 | MachineInstr *LastInst = I; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 347 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 | // If there is only one terminator instruction, process it. |
| 349 | unsigned LastOpc = LastInst->getOpcode(); |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 350 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 351 | if (LastOpc == ARM::B || LastOpc == ARM::tB) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 352 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 353 | return false; |
| 354 | } |
| 355 | if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) { |
| 356 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 357 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 358 | Cond.push_back(LastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 359 | Cond.push_back(LastInst->getOperand(2)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 360 | return false; |
| 361 | } |
| 362 | return true; // Can't handle indirect branch. |
| 363 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 364 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 365 | // Get the instruction before it if it is a terminator. |
| 366 | MachineInstr *SecondLastInst = I; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 367 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 368 | // If there are three terminators, we don't know what sort of block this is. |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 369 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 370 | return true; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 371 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 372 | // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it. |
| 373 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 374 | if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) || |
| 375 | (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 376 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 377 | Cond.push_back(SecondLastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 378 | Cond.push_back(SecondLastInst->getOperand(2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 379 | FBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 380 | return false; |
| 381 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 382 | |
| 383 | // If the block ends with two unconditional branches, handle it. The second |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 384 | // one is not executed, so remove it. |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 385 | if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) && |
| 386 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 387 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 388 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 389 | if (AllowModify) |
| 390 | I->eraseFromParent(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 391 | return false; |
| 392 | } |
| 393 | |
Bob Wilson | 1b46a68 | 2009-04-03 20:53:25 +0000 | [diff] [blame] | 394 | // ...likewise if it ends with a branch table followed by an unconditional |
| 395 | // branch. The branch folder can create these, and we must get rid of them for |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 396 | // correctness of Thumb constant islands. |
| 397 | if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm || |
| 398 | SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) && |
| 399 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
| 400 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 401 | if (AllowModify) |
| 402 | I->eraseFromParent(); |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 403 | return true; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 404 | } |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 405 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 406 | // Otherwise, can't handle this. |
| 407 | return true; |
| 408 | } |
| 409 | |
| 410 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 411 | unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 412 | MachineFunction &MF = *MBB.getParent(); |
| 413 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 414 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 415 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 416 | |
| 417 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 418 | if (I == MBB.begin()) return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | --I; |
| 420 | if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 421 | return 0; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 422 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 423 | // Remove the branch. |
| 424 | I->eraseFromParent(); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 425 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 426 | I = MBB.end(); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 427 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 428 | if (I == MBB.begin()) return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 429 | --I; |
| 430 | if (I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 431 | return 1; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 432 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | // Remove the branch. |
| 434 | I->eraseFromParent(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 435 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | } |
| 437 | |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 438 | unsigned |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 439 | ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 440 | MachineBasicBlock *FBB, |
| 441 | const SmallVectorImpl<MachineOperand> &Cond) const { |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 442 | // FIXME this should probably have a DebugLoc argument |
| 443 | DebugLoc dl = DebugLoc::getUnknownLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | MachineFunction &MF = *MBB.getParent(); |
| 445 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 446 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 447 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 448 | |
| 449 | // Shouldn't be a fall through. |
| 450 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 451 | assert((Cond.size() == 2 || Cond.size() == 0) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 452 | "ARM branch conditions have two components!"); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 453 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 454 | if (FBB == 0) { |
| 455 | if (Cond.empty()) // Unconditional branch? |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 456 | BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 457 | else |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 458 | BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 459 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 460 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 461 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 462 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 463 | // Two-way conditional branch. |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 464 | BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 465 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 466 | BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 467 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 468 | } |
| 469 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 470 | bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 471 | MachineBasicBlock::iterator I, |
| 472 | unsigned DestReg, unsigned SrcReg, |
| 473 | const TargetRegisterClass *DestRC, |
| 474 | const TargetRegisterClass *SrcRC) const { |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 475 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 476 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 477 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 478 | if (DestRC != SrcRC) { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 479 | // Not yet supported! |
| 480 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 481 | } |
| 482 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 483 | if (DestRC == ARM::GPRRegisterClass) |
| 484 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg) |
| 485 | .addReg(SrcReg))); |
| 486 | else if (DestRC == ARM::SPRRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 487 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg) |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 488 | .addReg(SrcReg)); |
| 489 | else if (DestRC == ARM::DPRRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 490 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg) |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 491 | .addReg(SrcReg)); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 492 | else if (DestRC == ARM::QPRRegisterClass) |
| 493 | BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 494 | else |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 495 | return false; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 496 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 497 | return true; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 500 | void ARMInstrInfo:: |
| 501 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 502 | unsigned SrcReg, bool isKill, int FI, |
| 503 | const TargetRegisterClass *RC) const { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 504 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 505 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 506 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 507 | if (RC == ARM::GPRRegisterClass) { |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 508 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 509 | .addReg(SrcReg, getKillRegState(isKill)) |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 510 | .addFrameIndex(FI).addReg(0).addImm(0)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 511 | } else if (RC == ARM::DPRRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 512 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 513 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 514 | .addFrameIndex(FI).addImm(0)); |
| 515 | } else { |
| 516 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 517 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 518 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 519 | .addFrameIndex(FI).addImm(0)); |
| 520 | } |
| 521 | } |
| 522 | |
| 523 | void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 524 | bool isKill, |
| 525 | SmallVectorImpl<MachineOperand> &Addr, |
| 526 | const TargetRegisterClass *RC, |
| 527 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 528 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 529 | unsigned Opc = 0; |
| 530 | if (RC == ARM::GPRRegisterClass) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 531 | Opc = ARM::STR; |
| 532 | } else if (RC == ARM::DPRRegisterClass) { |
| 533 | Opc = ARM::FSTD; |
| 534 | } else { |
| 535 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 536 | Opc = ARM::FSTS; |
| 537 | } |
| 538 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 539 | MachineInstrBuilder MIB = |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 540 | BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 541 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 542 | MIB.addOperand(Addr[i]); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 543 | AddDefaultPred(MIB); |
| 544 | NewMIs.push_back(MIB); |
| 545 | return; |
| 546 | } |
| 547 | |
| 548 | void ARMInstrInfo:: |
| 549 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 550 | unsigned DestReg, int FI, |
| 551 | const TargetRegisterClass *RC) const { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 552 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 553 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 554 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 555 | if (RC == ARM::GPRRegisterClass) { |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 556 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg) |
| 557 | .addFrameIndex(FI).addReg(0).addImm(0)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 558 | } else if (RC == ARM::DPRRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 559 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 560 | .addFrameIndex(FI).addImm(0)); |
| 561 | } else { |
| 562 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 563 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 564 | .addFrameIndex(FI).addImm(0)); |
| 565 | } |
| 566 | } |
| 567 | |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 568 | void ARMInstrInfo:: |
| 569 | loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 570 | SmallVectorImpl<MachineOperand> &Addr, |
| 571 | const TargetRegisterClass *RC, |
| 572 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 573 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 574 | unsigned Opc = 0; |
| 575 | if (RC == ARM::GPRRegisterClass) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 576 | Opc = ARM::LDR; |
| 577 | } else if (RC == ARM::DPRRegisterClass) { |
| 578 | Opc = ARM::FLDD; |
| 579 | } else { |
| 580 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 581 | Opc = ARM::FLDS; |
| 582 | } |
| 583 | |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 584 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 585 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 586 | MIB.addOperand(Addr[i]); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 587 | AddDefaultPred(MIB); |
| 588 | NewMIs.push_back(MIB); |
| 589 | return; |
| 590 | } |
| 591 | |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 592 | MachineInstr *ARMInstrInfo:: |
| 593 | foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI, |
| 594 | const SmallVectorImpl<unsigned> &Ops, int FI) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 595 | if (Ops.size() != 1) return NULL; |
| 596 | |
| 597 | unsigned OpNum = Ops[0]; |
| 598 | unsigned Opc = MI->getOpcode(); |
| 599 | MachineInstr *NewMI = NULL; |
| 600 | switch (Opc) { |
| 601 | default: break; |
| 602 | case ARM::MOVr: { |
| 603 | if (MI->getOperand(4).getReg() == ARM::CPSR) |
Bob Wilson | 1b46a68 | 2009-04-03 20:53:25 +0000 | [diff] [blame] | 604 | // If it is updating CPSR, then it cannot be folded. |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 605 | break; |
| 606 | unsigned Pred = MI->getOperand(2).getImm(); |
| 607 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 608 | if (OpNum == 0) { // move -> store |
| 609 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 610 | bool isKill = MI->getOperand(1).isKill(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 611 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 612 | .addReg(SrcReg, getKillRegState(isKill)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 613 | .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 614 | } else { // move -> load |
| 615 | unsigned DstReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 616 | bool isDead = MI->getOperand(0).isDead(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 617 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 618 | .addReg(DstReg, RegState::Define | getDeadRegState(isDead)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 619 | .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 620 | } |
| 621 | break; |
| 622 | } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 623 | case ARM::FCPYS: { |
| 624 | unsigned Pred = MI->getOperand(2).getImm(); |
| 625 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 626 | if (OpNum == 0) { // move -> store |
| 627 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 628 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS)) |
| 629 | .addReg(SrcReg).addFrameIndex(FI) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 630 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 631 | } else { // move -> load |
| 632 | unsigned DstReg = MI->getOperand(0).getReg(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 633 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg) |
| 634 | .addFrameIndex(FI) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 635 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 636 | } |
| 637 | break; |
| 638 | } |
| 639 | case ARM::FCPYD: { |
| 640 | unsigned Pred = MI->getOperand(2).getImm(); |
| 641 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 642 | if (OpNum == 0) { // move -> store |
| 643 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 644 | bool isKill = MI->getOperand(1).isKill(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 645 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 646 | .addReg(SrcReg, getKillRegState(isKill)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 647 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 648 | } else { // move -> load |
| 649 | unsigned DstReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 650 | bool isDead = MI->getOperand(0).isDead(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 651 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 652 | .addReg(DstReg, RegState::Define | getDeadRegState(isDead)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 653 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 654 | } |
| 655 | break; |
| 656 | } |
| 657 | } |
| 658 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 659 | return NewMI; |
| 660 | } |
| 661 | |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame^] | 662 | bool |
| 663 | ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI, |
| 664 | const SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 665 | if (Ops.size() != 1) return false; |
| 666 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 667 | unsigned Opc = MI->getOpcode(); |
| 668 | switch (Opc) { |
| 669 | default: break; |
| 670 | case ARM::MOVr: |
Bob Wilson | 1b46a68 | 2009-04-03 20:53:25 +0000 | [diff] [blame] | 671 | // If it is updating CPSR, then it cannot be folded. |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 672 | return MI->getOperand(4).getReg() != ARM::CPSR; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 673 | case ARM::FCPYS: |
| 674 | case ARM::FCPYD: |
| 675 | return true; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 676 | |
| 677 | case ARM::VMOVD: |
| 678 | case ARM::VMOVQ: |
| 679 | return false; // FIXME |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 680 | } |
| 681 | |
| 682 | return false; |
| 683 | } |
| 684 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 685 | bool |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame^] | 686 | ARMBaseInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 687 | if (MBB.empty()) return false; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 688 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 689 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 5a18ebc | 2007-05-21 18:56:31 +0000 | [diff] [blame] | 690 | case ARM::BX_RET: // Return. |
| 691 | case ARM::LDM_RET: |
| 692 | case ARM::tBX_RET: |
| 693 | case ARM::tBX_RET_vararg: |
| 694 | case ARM::tPOP_RET: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | case ARM::B: |
| 696 | case ARM::tB: // Uncond branch. |
Evan Cheng | c322a9a | 2007-01-30 08:03:06 +0000 | [diff] [blame] | 697 | case ARM::tBR_JTr: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 698 | case ARM::BR_JTr: // Jumptable branch. |
| 699 | case ARM::BR_JTm: // Jumptable branch through mem. |
| 700 | case ARM::BR_JTadd: // Jumptable branch add to pc. |
| 701 | return true; |
| 702 | default: return false; |
| 703 | } |
| 704 | } |
| 705 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 706 | bool ARMBaseInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 707 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 708 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 709 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 710 | return false; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 711 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 712 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 713 | bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const { |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 714 | int PIdx = MI->findFirstPredOperandIdx(); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 715 | return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 716 | } |
| 717 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 718 | bool ARMBaseInstrInfo:: |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 719 | PredicateInstruction(MachineInstr *MI, |
| 720 | const SmallVectorImpl<MachineOperand> &Pred) const { |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 721 | unsigned Opc = MI->getOpcode(); |
| 722 | if (Opc == ARM::B || Opc == ARM::tB) { |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 723 | MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc)); |
Chris Lattner | c8bd287 | 2007-12-30 01:01:54 +0000 | [diff] [blame] | 724 | MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm())); |
| 725 | MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false)); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 726 | return true; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 727 | } |
| 728 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 729 | int PIdx = MI->findFirstPredOperandIdx(); |
| 730 | if (PIdx != -1) { |
| 731 | MachineOperand &PMO = MI->getOperand(PIdx); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 732 | PMO.setImm(Pred[0].getImm()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 733 | MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 734 | return true; |
| 735 | } |
| 736 | return false; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 737 | } |
| 738 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 739 | bool ARMBaseInstrInfo:: |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 740 | SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1, |
| 741 | const SmallVectorImpl<MachineOperand> &Pred2) const { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 742 | if (Pred1.size() > 2 || Pred2.size() > 2) |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 743 | return false; |
| 744 | |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 745 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 746 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 747 | if (CC1 == CC2) |
| 748 | return true; |
| 749 | |
| 750 | switch (CC1) { |
| 751 | default: |
| 752 | return false; |
| 753 | case ARMCC::AL: |
| 754 | return true; |
| 755 | case ARMCC::HS: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 756 | return CC2 == ARMCC::HI; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 757 | case ARMCC::LS: |
| 758 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 759 | case ARMCC::GE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 760 | return CC2 == ARMCC::GT; |
Evan Cheng | 9328c1a | 2007-06-07 01:37:54 +0000 | [diff] [blame] | 761 | case ARMCC::LE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 762 | return CC2 == ARMCC::LT; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 763 | } |
| 764 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 765 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 766 | bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI, |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 767 | std::vector<MachineOperand> &Pred) const { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 768 | const TargetInstrDesc &TID = MI->getDesc(); |
| 769 | if (!TID.getImplicitDefs() && !TID.hasOptionalDef()) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 770 | return false; |
| 771 | |
| 772 | bool Found = false; |
| 773 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 774 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 775 | if (MO.isReg() && MO.getReg() == ARM::CPSR) { |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 776 | Pred.push_back(MO); |
| 777 | Found = true; |
| 778 | } |
| 779 | } |
| 780 | |
| 781 | return Found; |
| 782 | } |
| 783 | |
| 784 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 785 | /// FIXME: Works around a gcc miscompilation with -fstrict-aliasing |
| 786 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 787 | unsigned JTI) DISABLE_INLINE; |
| 788 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 789 | unsigned JTI) { |
| 790 | return JT[JTI].MBBs.size(); |
| 791 | } |
| 792 | |
| 793 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 794 | /// |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 795 | unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 796 | const MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 797 | const MachineFunction *MF = MBB.getParent(); |
| 798 | const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo(); |
| 799 | |
| 800 | // Basic size info comes from the TSFlags field. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 801 | const TargetInstrDesc &TID = MI->getDesc(); |
| 802 | unsigned TSFlags = TID.TSFlags; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 803 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 804 | switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) { |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 805 | default: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 806 | // If this machine instr is an inline asm, measure it. |
| 807 | if (MI->getOpcode() == ARM::INLINEASM) |
| 808 | return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName()); |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 809 | if (MI->isLabel()) |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 810 | return 0; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 811 | switch (MI->getOpcode()) { |
| 812 | default: |
| 813 | assert(0 && "Unknown or unset size field for instr!"); |
| 814 | break; |
| 815 | case TargetInstrInfo::IMPLICIT_DEF: |
| 816 | case TargetInstrInfo::DECLARE: |
| 817 | case TargetInstrInfo::DBG_LABEL: |
| 818 | case TargetInstrInfo::EH_LABEL: |
Evan Cheng | da47e6e | 2008-03-15 00:03:38 +0000 | [diff] [blame] | 819 | return 0; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 820 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 821 | break; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 822 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 823 | case ARMII::Size8Bytes: return 8; // Arm instruction x 2. |
| 824 | case ARMII::Size4Bytes: return 4; // Arm instruction. |
| 825 | case ARMII::Size2Bytes: return 2; // Thumb instruction. |
| 826 | case ARMII::SizeSpecial: { |
| 827 | switch (MI->getOpcode()) { |
| 828 | case ARM::CONSTPOOL_ENTRY: |
| 829 | // If this machine instr is a constant pool entry, its size is recorded as |
| 830 | // operand #2. |
| 831 | return MI->getOperand(2).getImm(); |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 832 | case ARM::Int_eh_sjlj_setjmp: return 12; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 833 | case ARM::BR_JTr: |
| 834 | case ARM::BR_JTm: |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 835 | case ARM::BR_JTadd: |
| 836 | case ARM::tBR_JTr: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 837 | // These are jumptable branches, i.e. a branch followed by an inlined |
| 838 | // jumptable. The size is 4 + 4 * number of entries. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 839 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 94679e6 | 2007-05-21 23:17:32 +0000 | [diff] [blame] | 840 | MachineOperand JTOP = |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 841 | MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 842 | unsigned JTI = JTOP.getIndex(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 843 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 844 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 845 | assert(JTI < JT.size()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 846 | // Thumb instructions are 2 byte aligned, but JT entries are 4 byte |
| 847 | // 4 aligned. The assembler / linker may add 2 byte padding just before |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 848 | // the JT entries. The size does not include this padding; the |
| 849 | // constant islands pass does separate bookkeeping for it. |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 850 | // FIXME: If we know the size of the function is less than (1 << 16) *2 |
| 851 | // bytes, we can use 16-bit entries instead. Then there won't be an |
| 852 | // alignment issue. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 853 | return getNumJTEntries(JT, JTI) * 4 + |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 854 | (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 855 | } |
| 856 | default: |
| 857 | // Otherwise, pseudo-instruction sizes are zero. |
| 858 | return 0; |
| 859 | } |
| 860 | } |
| 861 | } |
Chris Lattner | d27c991 | 2008-03-30 18:22:13 +0000 | [diff] [blame] | 862 | return 0; // Not reached |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 863 | } |