Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 1 | //===-- SparcInstrInfo.cpp ------------------------------------------------===// |
| 2 | // |
| 3 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 4 | |
| 5 | #include "SparcInternals.h" |
| 6 | #include "SparcInstrSelectionSupport.h" |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 7 | #include "llvm/CodeGen/InstrSelection.h" |
| 8 | #include "llvm/CodeGen/InstrSelectionSupport.h" |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 9 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 10 | #include "llvm/CodeGen/MachineFunctionInfo.h" |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 11 | #include "llvm/CodeGen/MachineCodeForInstruction.h" |
Chris Lattner | e5b1ed9 | 2003-01-15 00:03:28 +0000 | [diff] [blame] | 12 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 13 | #include "llvm/Function.h" |
Chris Lattner | 31bcdb8 | 2002-04-28 19:55:58 +0000 | [diff] [blame] | 14 | #include "llvm/Constants.h" |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 15 | #include "llvm/DerivedTypes.h" |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 16 | #include <stdlib.h> |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 17 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 18 | static const uint32_t MAXLO = (1 << 10) - 1; // set bits set by %lo(*) |
| 19 | static const uint32_t MAXSIMM = (1 << 12) - 1; // set bits in simm13 field of OR |
| 20 | |
| 21 | |
Chris Lattner | 795ba6c | 2003-01-15 21:36:50 +0000 | [diff] [blame] | 22 | //--------------------------------------------------------------------------- |
| 23 | // Function GetConstantValueAsUnsignedInt |
| 24 | // Function GetConstantValueAsSignedInt |
| 25 | // |
| 26 | // Convenience functions to get the value of an integral constant, for an |
| 27 | // appropriate integer or non-integer type that can be held in a signed |
| 28 | // or unsigned integer respectively. The type of the argument must be |
| 29 | // the following: |
| 30 | // Signed or unsigned integer |
| 31 | // Boolean |
| 32 | // Pointer |
| 33 | // |
| 34 | // isValidConstant is set to true if a valid constant was found. |
| 35 | //--------------------------------------------------------------------------- |
| 36 | |
| 37 | static uint64_t |
| 38 | GetConstantValueAsUnsignedInt(const Value *V, |
| 39 | bool &isValidConstant) |
| 40 | { |
| 41 | isValidConstant = true; |
| 42 | |
| 43 | if (isa<Constant>(V)) |
| 44 | if (const ConstantBool *CB = dyn_cast<ConstantBool>(V)) |
| 45 | return (int64_t)CB->getValue(); |
| 46 | else if (const ConstantSInt *CS = dyn_cast<ConstantSInt>(V)) |
| 47 | return (uint64_t)CS->getValue(); |
| 48 | else if (const ConstantUInt *CU = dyn_cast<ConstantUInt>(V)) |
| 49 | return CU->getValue(); |
| 50 | |
| 51 | isValidConstant = false; |
| 52 | return 0; |
| 53 | } |
| 54 | |
| 55 | int64_t |
| 56 | GetConstantValueAsSignedInt(const Value *V, bool &isValidConstant) |
| 57 | { |
| 58 | uint64_t C = GetConstantValueAsUnsignedInt(V, isValidConstant); |
| 59 | if (isValidConstant) { |
| 60 | if (V->getType()->isSigned() || C < INT64_MAX) // safe to cast to signed |
| 61 | return (int64_t) C; |
| 62 | else |
| 63 | isValidConstant = false; |
| 64 | } |
| 65 | return 0; |
| 66 | } |
| 67 | |
| 68 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 69 | //---------------------------------------------------------------------------- |
| 70 | // Function: CreateSETUWConst |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 71 | // |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 72 | // Set a 32-bit unsigned constant in the register `dest', using |
| 73 | // SETHI, OR in the worst case. This function correctly emulates |
| 74 | // the SETUW pseudo-op for SPARC v9 (if argument isSigned == false). |
| 75 | // |
| 76 | // The isSigned=true case is used to implement SETSW without duplicating code. |
| 77 | // |
| 78 | // Optimize some common cases: |
| 79 | // (1) Small value that fits in simm13 field of OR: don't need SETHI. |
| 80 | // (2) isSigned = true and C is a small negative signed value, i.e., |
| 81 | // high bits are 1, and the remaining bits fit in simm13(OR). |
| 82 | //---------------------------------------------------------------------------- |
| 83 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 84 | static inline void |
| 85 | CreateSETUWConst(const TargetMachine& target, uint32_t C, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 86 | Instruction* dest, std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 87 | bool isSigned = false) |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 88 | { |
| 89 | MachineInstr *miSETHI = NULL, *miOR = NULL; |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 90 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 91 | // In order to get efficient code, we should not generate the SETHI if |
| 92 | // all high bits are 1 (i.e., this is a small signed value that fits in |
| 93 | // the simm13 field of OR). So we check for and handle that case specially. |
| 94 | // NOTE: The value C = 0x80000000 is bad: sC < 0 *and* -sC < 0. |
| 95 | // In fact, sC == -sC, so we have to check for this explicitly. |
| 96 | int32_t sC = (int32_t) C; |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 97 | bool smallNegValue =isSigned && sC < 0 && sC != -sC && -sC < (int32_t)MAXSIMM; |
| 98 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 99 | // Set the high 22 bits in dest if non-zero and simm13 field of OR not enough |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 100 | if (!smallNegValue && (C & ~MAXLO) && C > MAXSIMM) |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 101 | { |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 102 | miSETHI = BuildMI(V9::SETHI, 2).addZImm(C).addRegDef(dest); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 103 | miSETHI->setOperandHi32(0); |
| 104 | mvec.push_back(miSETHI); |
| 105 | } |
| 106 | |
| 107 | // Set the low 10 or 12 bits in dest. This is necessary if no SETHI |
| 108 | // was generated, or if the low 10 bits are non-zero. |
| 109 | if (miSETHI==NULL || C & MAXLO) |
| 110 | { |
| 111 | if (miSETHI) |
| 112 | { // unsigned value with high-order bits set using SETHI |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 113 | miOR = BuildMI(V9::OR,3).addReg(dest).addZImm(C).addRegDef(dest); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 114 | miOR->setOperandLo32(1); |
| 115 | } |
| 116 | else |
| 117 | { // unsigned or small signed value that fits in simm13 field of OR |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 118 | assert(smallNegValue || (C & ~MAXSIMM) == 0); |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 119 | miOR = BuildMI(V9::OR, 3).addMReg(target.getRegInfo() |
| 120 | .getZeroRegNum()) |
| 121 | .addSImm(sC).addRegDef(dest); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 122 | } |
| 123 | mvec.push_back(miOR); |
| 124 | } |
| 125 | |
| 126 | assert((miSETHI || miOR) && "Oops, no code was generated!"); |
| 127 | } |
| 128 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 129 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 130 | //---------------------------------------------------------------------------- |
| 131 | // Function: CreateSETSWConst |
| 132 | // |
| 133 | // Set a 32-bit signed constant in the register `dest', with sign-extension |
| 134 | // to 64 bits. This uses SETHI, OR, SRA in the worst case. |
| 135 | // This function correctly emulates the SETSW pseudo-op for SPARC v9. |
| 136 | // |
| 137 | // Optimize the same cases as SETUWConst, plus: |
| 138 | // (1) SRA is not needed for positive or small negative values. |
| 139 | //---------------------------------------------------------------------------- |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 140 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 141 | static inline void |
| 142 | CreateSETSWConst(const TargetMachine& target, int32_t C, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 143 | Instruction* dest, std::vector<MachineInstr*>& mvec) |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 144 | { |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 145 | // Set the low 32 bits of dest |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 146 | CreateSETUWConst(target, (uint32_t) C, dest, mvec, /*isSigned*/true); |
| 147 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 148 | // Sign-extend to the high 32 bits if needed |
| 149 | if (C < 0 && (-C) > (int32_t) MAXSIMM) |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 150 | mvec.push_back(BuildMI(V9::SRA, 3).addReg(dest).addZImm(0).addRegDef(dest)); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 154 | //---------------------------------------------------------------------------- |
| 155 | // Function: CreateSETXConst |
| 156 | // |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 157 | // Set a 64-bit signed or unsigned constant in the register `dest'. |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 158 | // Use SETUWConst for each 32 bit word, plus a left-shift-by-32 in between. |
| 159 | // This function correctly emulates the SETX pseudo-op for SPARC v9. |
| 160 | // |
| 161 | // Optimize the same cases as SETUWConst for each 32 bit word. |
| 162 | //---------------------------------------------------------------------------- |
| 163 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 164 | static inline void |
| 165 | CreateSETXConst(const TargetMachine& target, uint64_t C, |
| 166 | Instruction* tmpReg, Instruction* dest, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 167 | std::vector<MachineInstr*>& mvec) |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 168 | { |
| 169 | assert(C > (unsigned int) ~0 && "Use SETUW/SETSW for 32-bit values!"); |
| 170 | |
| 171 | MachineInstr* MI; |
| 172 | |
| 173 | // Code to set the upper 32 bits of the value in register `tmpReg' |
| 174 | CreateSETUWConst(target, (C >> 32), tmpReg, mvec); |
| 175 | |
| 176 | // Shift tmpReg left by 32 bits |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 177 | mvec.push_back(BuildMI(V9::SLLX, 3).addReg(tmpReg).addZImm(32) |
| 178 | .addRegDef(tmpReg)); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 179 | |
| 180 | // Code to set the low 32 bits of the value in register `dest' |
| 181 | CreateSETUWConst(target, C, dest, mvec); |
| 182 | |
| 183 | // dest = OR(tmpReg, dest) |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 184 | mvec.push_back(BuildMI(V9::OR,3).addReg(dest).addReg(tmpReg).addRegDef(dest)); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 188 | //---------------------------------------------------------------------------- |
| 189 | // Function: CreateSETUWLabel |
| 190 | // |
| 191 | // Set a 32-bit constant (given by a symbolic label) in the register `dest'. |
| 192 | //---------------------------------------------------------------------------- |
| 193 | |
| 194 | static inline void |
| 195 | CreateSETUWLabel(const TargetMachine& target, Value* val, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 196 | Instruction* dest, std::vector<MachineInstr*>& mvec) |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 197 | { |
| 198 | MachineInstr* MI; |
| 199 | |
| 200 | // Set the high 22 bits in dest |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 201 | MI = BuildMI(V9::SETHI, 2).addReg(val).addRegDef(dest); |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 202 | MI->setOperandHi32(0); |
| 203 | mvec.push_back(MI); |
| 204 | |
| 205 | // Set the low 10 bits in dest |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 206 | MI = BuildMI(V9::OR, 3).addReg(dest).addReg(val).addRegDef(dest); |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 207 | MI->setOperandLo32(1); |
| 208 | mvec.push_back(MI); |
| 209 | } |
| 210 | |
| 211 | |
| 212 | //---------------------------------------------------------------------------- |
| 213 | // Function: CreateSETXLabel |
| 214 | // |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 215 | // Set a 64-bit constant (given by a symbolic label) in the register `dest'. |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 216 | //---------------------------------------------------------------------------- |
| 217 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 218 | static inline void |
| 219 | CreateSETXLabel(const TargetMachine& target, |
| 220 | Value* val, Instruction* tmpReg, Instruction* dest, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 221 | std::vector<MachineInstr*>& mvec) |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 222 | { |
| 223 | assert(isa<Constant>(val) || isa<GlobalValue>(val) && |
| 224 | "I only know about constant values and global addresses"); |
| 225 | |
| 226 | MachineInstr* MI; |
| 227 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 228 | MI = BuildMI(V9::SETHI, 2).addPCDisp(val).addRegDef(tmpReg); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 229 | MI->setOperandHi64(0); |
| 230 | mvec.push_back(MI); |
| 231 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 232 | MI = BuildMI(V9::OR, 3).addReg(tmpReg).addPCDisp(val).addRegDef(tmpReg); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 233 | MI->setOperandLo64(1); |
| 234 | mvec.push_back(MI); |
| 235 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 236 | mvec.push_back(BuildMI(V9::SLLX, 3).addReg(tmpReg).addZImm(32) |
| 237 | .addRegDef(tmpReg)); |
| 238 | MI = BuildMI(V9::SETHI, 2).addPCDisp(val).addRegDef(dest); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 239 | MI->setOperandHi32(0); |
| 240 | mvec.push_back(MI); |
| 241 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 242 | MI = BuildMI(V9::OR, 3).addReg(dest).addReg(tmpReg).addRegDef(dest); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 243 | mvec.push_back(MI); |
| 244 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 245 | MI = BuildMI(V9::OR, 3).addReg(dest).addPCDisp(val).addRegDef(dest); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 246 | MI->setOperandLo32(1); |
| 247 | mvec.push_back(MI); |
| 248 | } |
| 249 | |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 250 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 251 | //---------------------------------------------------------------------------- |
| 252 | // Function: CreateUIntSetInstruction |
| 253 | // |
| 254 | // Create code to Set an unsigned constant in the register `dest'. |
| 255 | // Uses CreateSETUWConst, CreateSETSWConst or CreateSETXConst as needed. |
| 256 | // CreateSETSWConst is an optimization for the case that the unsigned value |
| 257 | // has all ones in the 33 high bits (so that sign-extension sets them all). |
| 258 | //---------------------------------------------------------------------------- |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 259 | |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 260 | static inline void |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 261 | CreateUIntSetInstruction(const TargetMachine& target, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 262 | uint64_t C, Instruction* dest, |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 263 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 264 | MachineCodeForInstruction& mcfi) |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 265 | { |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 266 | static const uint64_t lo32 = (uint32_t) ~0; |
| 267 | if (C <= lo32) // High 32 bits are 0. Set low 32 bits. |
| 268 | CreateSETUWConst(target, (uint32_t) C, dest, mvec); |
| 269 | else if ((C & ~lo32) == ~lo32 && (C & (1 << 31))) |
| 270 | { // All high 33 (not 32) bits are 1s: sign-extension will take care |
| 271 | // of high 32 bits, so use the sequence for signed int |
| 272 | CreateSETSWConst(target, (int32_t) C, dest, mvec); |
| 273 | } |
| 274 | else if (C > lo32) |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 275 | { // C does not fit in 32 bits |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 276 | TmpInstruction* tmpReg = new TmpInstruction(Type::IntTy); |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 277 | mcfi.addTemp(tmpReg); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 278 | CreateSETXConst(target, C, tmpReg, dest, mvec); |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 279 | } |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 280 | } |
| 281 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 282 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 283 | //---------------------------------------------------------------------------- |
| 284 | // Function: CreateIntSetInstruction |
| 285 | // |
| 286 | // Create code to Set a signed constant in the register `dest'. |
| 287 | // Really the same as CreateUIntSetInstruction. |
| 288 | //---------------------------------------------------------------------------- |
| 289 | |
| 290 | static inline void |
| 291 | CreateIntSetInstruction(const TargetMachine& target, |
| 292 | int64_t C, Instruction* dest, |
| 293 | std::vector<MachineInstr*>& mvec, |
| 294 | MachineCodeForInstruction& mcfi) |
| 295 | { |
| 296 | CreateUIntSetInstruction(target, (uint64_t) C, dest, mvec, mcfi); |
| 297 | } |
Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 298 | |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 299 | |
| 300 | //--------------------------------------------------------------------------- |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 301 | // Create a table of LLVM opcode -> max. immediate constant likely to |
| 302 | // be usable for that operation. |
| 303 | //--------------------------------------------------------------------------- |
| 304 | |
| 305 | // Entry == 0 ==> no immediate constant field exists at all. |
| 306 | // Entry > 0 ==> abs(immediate constant) <= Entry |
| 307 | // |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 308 | std::vector<int> MaxConstantsTable(Instruction::OtherOpsEnd); |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 309 | |
| 310 | static int |
| 311 | MaxConstantForInstr(unsigned llvmOpCode) |
| 312 | { |
| 313 | int modelOpCode = -1; |
| 314 | |
Chris Lattner | 0b16ae2 | 2002-10-13 19:39:16 +0000 | [diff] [blame] | 315 | if (llvmOpCode >= Instruction::BinaryOpsBegin && |
| 316 | llvmOpCode < Instruction::BinaryOpsEnd) |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 317 | modelOpCode = V9::ADD; |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 318 | else |
| 319 | switch(llvmOpCode) { |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 320 | case Instruction::Ret: modelOpCode = V9::JMPLCALL; break; |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 321 | |
| 322 | case Instruction::Malloc: |
| 323 | case Instruction::Alloca: |
| 324 | case Instruction::GetElementPtr: |
| 325 | case Instruction::PHINode: |
| 326 | case Instruction::Cast: |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 327 | case Instruction::Call: modelOpCode = V9::ADD; break; |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 328 | |
| 329 | case Instruction::Shl: |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 330 | case Instruction::Shr: modelOpCode = V9::SLLX; break; |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 331 | |
| 332 | default: break; |
| 333 | }; |
| 334 | |
| 335 | return (modelOpCode < 0)? 0: SparcMachineInstrDesc[modelOpCode].maxImmedConst; |
| 336 | } |
| 337 | |
| 338 | static void |
| 339 | InitializeMaxConstantsTable() |
| 340 | { |
| 341 | unsigned op; |
Chris Lattner | 0b16ae2 | 2002-10-13 19:39:16 +0000 | [diff] [blame] | 342 | assert(MaxConstantsTable.size() == Instruction::OtherOpsEnd && |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 343 | "assignments below will be illegal!"); |
Chris Lattner | 0b16ae2 | 2002-10-13 19:39:16 +0000 | [diff] [blame] | 344 | for (op = Instruction::TermOpsBegin; op < Instruction::TermOpsEnd; ++op) |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 345 | MaxConstantsTable[op] = MaxConstantForInstr(op); |
Chris Lattner | 0b16ae2 | 2002-10-13 19:39:16 +0000 | [diff] [blame] | 346 | for (op = Instruction::BinaryOpsBegin; op < Instruction::BinaryOpsEnd; ++op) |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 347 | MaxConstantsTable[op] = MaxConstantForInstr(op); |
Chris Lattner | 0b16ae2 | 2002-10-13 19:39:16 +0000 | [diff] [blame] | 348 | for (op = Instruction::MemoryOpsBegin; op < Instruction::MemoryOpsEnd; ++op) |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 349 | MaxConstantsTable[op] = MaxConstantForInstr(op); |
Chris Lattner | 0b16ae2 | 2002-10-13 19:39:16 +0000 | [diff] [blame] | 350 | for (op = Instruction::OtherOpsBegin; op < Instruction::OtherOpsEnd; ++op) |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 351 | MaxConstantsTable[op] = MaxConstantForInstr(op); |
| 352 | } |
| 353 | |
| 354 | |
| 355 | //--------------------------------------------------------------------------- |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 356 | // class UltraSparcInstrInfo |
| 357 | // |
| 358 | // Purpose: |
| 359 | // Information about individual instructions. |
| 360 | // Most information is stored in the SparcMachineInstrDesc array above. |
| 361 | // Other information is computed on demand, and most such functions |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 362 | // default to member functions in base class TargetInstrInfo. |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 363 | //--------------------------------------------------------------------------- |
| 364 | |
| 365 | /*ctor*/ |
Chris Lattner | 047bbaf | 2002-10-29 15:45:20 +0000 | [diff] [blame] | 366 | UltraSparcInstrInfo::UltraSparcInstrInfo() |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 367 | : TargetInstrInfo(SparcMachineInstrDesc, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 368 | /*descSize = */ V9::NUM_TOTAL_OPCODES, |
| 369 | /*numRealOpCodes = */ V9::NUM_REAL_OPCODES) |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 370 | { |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 371 | InitializeMaxConstantsTable(); |
| 372 | } |
| 373 | |
| 374 | bool |
| 375 | UltraSparcInstrInfo::ConstantMayNotFitInImmedField(const Constant* CV, |
| 376 | const Instruction* I) const |
| 377 | { |
| 378 | if (I->getOpcode() >= MaxConstantsTable.size()) // user-defined op (or bug!) |
| 379 | return true; |
| 380 | |
| 381 | if (isa<ConstantPointerNull>(CV)) // can always use %g0 |
| 382 | return false; |
| 383 | |
| 384 | if (const ConstantUInt* U = dyn_cast<ConstantUInt>(CV)) |
Vikram S. Adve | 893cace | 2002-10-13 00:04:26 +0000 | [diff] [blame] | 385 | /* Large unsigned longs may really just be small negative signed longs */ |
| 386 | return (labs((int64_t) U->getValue()) > MaxConstantsTable[I->getOpcode()]); |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 387 | |
| 388 | if (const ConstantSInt* S = dyn_cast<ConstantSInt>(CV)) |
Vikram S. Adve | 893cace | 2002-10-13 00:04:26 +0000 | [diff] [blame] | 389 | return (labs(S->getValue()) > MaxConstantsTable[I->getOpcode()]); |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 390 | |
| 391 | if (isa<ConstantBool>(CV)) |
Vikram S. Adve | 893cace | 2002-10-13 00:04:26 +0000 | [diff] [blame] | 392 | return (1 > MaxConstantsTable[I->getOpcode()]); |
Vikram S. Adve | 4900116 | 2002-09-16 15:56:01 +0000 | [diff] [blame] | 393 | |
| 394 | return true; |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 395 | } |
| 396 | |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 397 | // |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 398 | // Create an instruction sequence to put the constant `val' into |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 399 | // the virtual register `dest'. `val' may be a Constant or a |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 400 | // GlobalValue, viz., the constant address of a global variable or function. |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 401 | // The generated instructions are returned in `mvec'. |
| 402 | // Any temp. registers (TmpInstruction) created are recorded in mcfi. |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 403 | // Any stack space required is allocated via MachineFunction. |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 404 | // |
| 405 | void |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 406 | UltraSparcInstrInfo::CreateCodeToLoadConst(const TargetMachine& target, |
| 407 | Function* F, |
| 408 | Value* val, |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 409 | Instruction* dest, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 410 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 411 | MachineCodeForInstruction& mcfi) const |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 412 | { |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 413 | assert(isa<Constant>(val) || isa<GlobalValue>(val) && |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 414 | "I only know about constant values and global addresses"); |
| 415 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 416 | // Use a "set" instruction for known constants or symbolic constants (labels) |
| 417 | // that can go in an integer reg. |
| 418 | // We have to use a "load" instruction for all other constants, |
| 419 | // in particular, floating point constants. |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 420 | // |
| 421 | const Type* valType = val->getType(); |
| 422 | |
Vikram S. Adve | 893cace | 2002-10-13 00:04:26 +0000 | [diff] [blame] | 423 | // Unfortunate special case: a ConstantPointerRef is just a |
| 424 | // reference to GlobalValue. |
| 425 | if (isa<ConstantPointerRef>(val)) |
| 426 | val = cast<ConstantPointerRef>(val)->getValue(); |
| 427 | |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 428 | if (isa<GlobalValue>(val)) |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 429 | { |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 430 | TmpInstruction* tmpReg = |
| 431 | new TmpInstruction(PointerType::get(val->getType()), val); |
| 432 | mcfi.addTemp(tmpReg); |
| 433 | CreateSETXLabel(target, val, tmpReg, dest, mvec); |
| 434 | } |
Chris Lattner | 0c4e886 | 2002-09-03 01:08:28 +0000 | [diff] [blame] | 435 | else if (valType->isIntegral()) |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 436 | { |
| 437 | bool isValidConstant; |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 438 | unsigned opSize = target.getTargetData().getTypeSize(val->getType()); |
| 439 | unsigned destSize = target.getTargetData().getTypeSize(dest->getType()); |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 440 | |
| 441 | if (! dest->getType()->isSigned()) |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 442 | { |
Vikram S. Adve | a40cbb3 | 2002-08-04 20:55:37 +0000 | [diff] [blame] | 443 | uint64_t C = GetConstantValueAsUnsignedInt(val, isValidConstant); |
| 444 | assert(isValidConstant && "Unrecognized constant"); |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 445 | |
Chris Lattner | 7a5adc3 | 2003-04-26 19:44:35 +0000 | [diff] [blame] | 446 | if (opSize > destSize || (val->getType()->isSigned() && destSize < 8)) |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 447 | { // operand is larger than dest, |
| 448 | // OR both are equal but smaller than the full register size |
| 449 | // AND operand is signed, so it may have extra sign bits: |
| 450 | // mask high bits |
| 451 | C = C & ((1U << 8*destSize) - 1); |
| 452 | } |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 453 | CreateUIntSetInstruction(target, C, dest, mvec, mcfi); |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 454 | } |
| 455 | else |
| 456 | { |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 457 | int64_t C = GetConstantValueAsSignedInt(val, isValidConstant); |
| 458 | assert(isValidConstant && "Unrecognized constant"); |
Vikram S. Adve | 6c0c301 | 2002-08-13 18:04:08 +0000 | [diff] [blame] | 459 | |
| 460 | if (opSize > destSize) |
| 461 | // operand is larger than dest: mask high bits |
| 462 | C = C & ((1U << 8*destSize) - 1); |
| 463 | |
| 464 | if (opSize > destSize || |
| 465 | (opSize == destSize && !val->getType()->isSigned())) |
| 466 | // sign-extend from destSize to 64 bits |
| 467 | C = ((C & (1U << (8*destSize - 1))) |
| 468 | ? C | ~((1U << 8*destSize) - 1) |
| 469 | : C); |
| 470 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 471 | CreateIntSetInstruction(target, C, dest, mvec, mcfi); |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 472 | } |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 473 | } |
| 474 | else |
| 475 | { |
| 476 | // Make an instruction sequence to load the constant, viz: |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 477 | // SETX <addr-of-constant>, tmpReg, addrReg |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 478 | // LOAD /*addr*/ addrReg, /*offset*/ 0, dest |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 479 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 480 | // First, create a tmp register to be used by the SETX sequence. |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 481 | TmpInstruction* tmpReg = |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 482 | new TmpInstruction(PointerType::get(val->getType()), val); |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 483 | mcfi.addTemp(tmpReg); |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 484 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 485 | // Create another TmpInstruction for the address register |
| 486 | TmpInstruction* addrReg = |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 487 | new TmpInstruction(PointerType::get(val->getType()), val); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 488 | mcfi.addTemp(addrReg); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 489 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 490 | // Put the address (a symbolic name) into a register |
| 491 | CreateSETXLabel(target, val, tmpReg, addrReg, mvec); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 492 | |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 493 | // Generate the load instruction |
| 494 | int64_t zeroOffset = 0; // to avoid ambiguity with (Value*) 0 |
Chris Lattner | e5b1ed9 | 2003-01-15 00:03:28 +0000 | [diff] [blame] | 495 | unsigned Opcode = ChooseLoadInstruction(val->getType()); |
| 496 | mvec.push_back(BuildMI(Opcode, 3).addReg(addrReg). |
Chris Lattner | 00dca91 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 497 | addSImm(zeroOffset).addRegDef(dest)); |
Vikram S. Adve | 53fd400 | 2002-07-10 21:39:50 +0000 | [diff] [blame] | 498 | |
| 499 | // Make sure constant is emitted to constant pool in assembly code. |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 500 | MachineFunction::get(F).getInfo()->addToConstantPool(cast<Constant>(val)); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 501 | } |
| 502 | } |
| 503 | |
| 504 | |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 505 | // Create an instruction sequence to copy an integer register `val' |
| 506 | // to a floating point register `dest' by copying to memory and back. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 507 | // val must be an integral type. dest must be a Float or Double. |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 508 | // The generated instructions are returned in `mvec'. |
| 509 | // Any temp. registers (TmpInstruction) created are recorded in mcfi. |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 510 | // Any stack space required is allocated via MachineFunction. |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 511 | // |
| 512 | void |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 513 | UltraSparcInstrInfo::CreateCodeToCopyIntToFloat(const TargetMachine& target, |
| 514 | Function* F, |
| 515 | Value* val, |
| 516 | Instruction* dest, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 517 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 518 | MachineCodeForInstruction& mcfi) const |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 519 | { |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 520 | assert((val->getType()->isIntegral() || isa<PointerType>(val->getType())) |
| 521 | && "Source type must be integral (integer or bool) or pointer"); |
Chris Lattner | 9b62503 | 2002-05-06 16:15:30 +0000 | [diff] [blame] | 522 | assert(dest->getType()->isFloatingPoint() |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 523 | && "Dest type must be float/double"); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 524 | |
| 525 | // Get a stack slot to use for the copy |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 526 | int offset = MachineFunction::get(F).getInfo()->allocateLocalVar(val); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 527 | |
| 528 | // Get the size of the source value being copied. |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 529 | size_t srcSize = target.getTargetData().getTypeSize(val->getType()); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 530 | |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 531 | // Store instruction stores `val' to [%fp+offset]. |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 532 | // The store and load opCodes are based on the size of the source value. |
| 533 | // If the value is smaller than 32 bits, we must sign- or zero-extend it |
| 534 | // to 32 bits since the load-float will load 32 bits. |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 535 | // Note that the store instruction is the same for signed and unsigned ints. |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 536 | const Type* storeType = (srcSize <= 4)? Type::IntTy : Type::LongTy; |
| 537 | Value* storeVal = val; |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 538 | if (srcSize < target.getTargetData().getTypeSize(Type::FloatTy)) |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 539 | { // sign- or zero-extend respectively |
| 540 | storeVal = new TmpInstruction(storeType, val); |
| 541 | if (val->getType()->isSigned()) |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 542 | CreateSignExtensionInstructions(target, F, val, storeVal, 8*srcSize, |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 543 | mvec, mcfi); |
| 544 | else |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 545 | CreateZeroExtensionInstructions(target, F, val, storeVal, 8*srcSize, |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 546 | mvec, mcfi); |
| 547 | } |
Chris Lattner | 54e898e | 2003-01-15 19:23:34 +0000 | [diff] [blame] | 548 | |
| 549 | unsigned FPReg = target.getRegInfo().getFramePointer(); |
| 550 | mvec.push_back(BuildMI(ChooseStoreInstruction(storeType), 3) |
| 551 | .addReg(storeVal).addMReg(FPReg).addSImm(offset)); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 552 | |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 553 | // Load instruction loads [%fp+offset] to `dest'. |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 554 | // The type of the load opCode is the floating point type that matches the |
| 555 | // stored type in size: |
| 556 | // On SparcV9: float for int or smaller, double for long. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 557 | // |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 558 | const Type* loadType = (srcSize <= 4)? Type::FloatTy : Type::DoubleTy; |
Chris Lattner | 54e898e | 2003-01-15 19:23:34 +0000 | [diff] [blame] | 559 | mvec.push_back(BuildMI(ChooseLoadInstruction(loadType), 3) |
| 560 | .addMReg(FPReg).addSImm(offset).addRegDef(dest)); |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 561 | } |
| 562 | |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 563 | // Similarly, create an instruction sequence to copy an FP register |
| 564 | // `val' to an integer register `dest' by copying to memory and back. |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 565 | // The generated instructions are returned in `mvec'. |
| 566 | // Any temp. registers (TmpInstruction) created are recorded in mcfi. |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 567 | // Any stack space required is allocated via MachineFunction. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 568 | // |
| 569 | void |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 570 | UltraSparcInstrInfo::CreateCodeToCopyFloatToInt(const TargetMachine& target, |
| 571 | Function* F, |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 572 | Value* val, |
| 573 | Instruction* dest, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 574 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 575 | MachineCodeForInstruction& mcfi) const |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 576 | { |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 577 | const Type* opTy = val->getType(); |
| 578 | const Type* destTy = dest->getType(); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 579 | |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 580 | assert(opTy->isFloatingPoint() && "Source type must be float/double"); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 581 | assert((destTy->isIntegral() || isa<PointerType>(destTy)) |
| 582 | && "Dest type must be integer, bool or pointer"); |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 583 | |
Chris Lattner | 2ef9a6a | 2002-12-28 20:18:21 +0000 | [diff] [blame] | 584 | int offset = MachineFunction::get(F).getInfo()->allocateLocalVar(val); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 585 | |
Chris Lattner | 54e898e | 2003-01-15 19:23:34 +0000 | [diff] [blame] | 586 | unsigned FPReg = target.getRegInfo().getFramePointer(); |
| 587 | |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 588 | // Store instruction stores `val' to [%fp+offset]. |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 589 | // The store opCode is based only the source value being copied. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 590 | // |
Chris Lattner | 54e898e | 2003-01-15 19:23:34 +0000 | [diff] [blame] | 591 | mvec.push_back(BuildMI(ChooseStoreInstruction(opTy), 3) |
| 592 | .addReg(val).addMReg(FPReg).addSImm(offset)); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 593 | |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 594 | // Load instruction loads [%fp+offset] to `dest'. |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 595 | // The type of the load opCode is the integer type that matches the |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 596 | // source type in size: |
Vikram S. Adve | c190c01 | 2002-07-31 21:13:31 +0000 | [diff] [blame] | 597 | // On SparcV9: int for float, long for double. |
| 598 | // Note that we *must* use signed loads even for unsigned dest types, to |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 599 | // ensure correct sign-extension for UByte, UShort or UInt: |
| 600 | // |
| 601 | const Type* loadTy = (opTy == Type::FloatTy)? Type::IntTy : Type::LongTy; |
Chris Lattner | 54e898e | 2003-01-15 19:23:34 +0000 | [diff] [blame] | 602 | mvec.push_back(BuildMI(ChooseLoadInstruction(loadTy), 3).addMReg(FPReg) |
| 603 | .addSImm(offset).addRegDef(dest)); |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 604 | } |
| 605 | |
| 606 | |
| 607 | // Create instruction(s) to copy src to dest, for arbitrary types |
| 608 | // The generated instructions are returned in `mvec'. |
| 609 | // Any temp. registers (TmpInstruction) created are recorded in mcfi. |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 610 | // Any stack space required is allocated via MachineFunction. |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 611 | // |
| 612 | void |
| 613 | UltraSparcInstrInfo::CreateCopyInstructionsByType(const TargetMachine& target, |
| 614 | Function *F, |
| 615 | Value* src, |
| 616 | Instruction* dest, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 617 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 618 | MachineCodeForInstruction& mcfi) const |
| 619 | { |
| 620 | bool loadConstantToReg = false; |
| 621 | |
| 622 | const Type* resultType = dest->getType(); |
| 623 | |
| 624 | MachineOpCode opCode = ChooseAddInstructionByType(resultType); |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 625 | if (opCode == V9::INVALID_OPCODE) |
| 626 | { |
| 627 | assert(0 && "Unsupported result type in CreateCopyInstructionsByType()"); |
| 628 | return; |
| 629 | } |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 630 | |
| 631 | // if `src' is a constant that doesn't fit in the immed field or if it is |
| 632 | // a global variable (i.e., a constant address), generate a load |
| 633 | // instruction instead of an add |
| 634 | // |
| 635 | if (isa<Constant>(src)) |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 636 | { |
| 637 | unsigned int machineRegNum; |
| 638 | int64_t immedValue; |
| 639 | MachineOperand::MachineOperandType opType = |
| 640 | ChooseRegOrImmed(src, opCode, target, /*canUseImmed*/ true, |
| 641 | machineRegNum, immedValue); |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 642 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 643 | if (opType == MachineOperand::MO_VirtualRegister) |
| 644 | loadConstantToReg = true; |
| 645 | } |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 646 | else if (isa<GlobalValue>(src)) |
| 647 | loadConstantToReg = true; |
| 648 | |
| 649 | if (loadConstantToReg) |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 650 | { // `src' is constant and cannot fit in immed field for the ADD |
| 651 | // Insert instructions to "load" the constant into a register |
| 652 | target.getInstrInfo().CreateCodeToLoadConst(target, F, src, dest, |
| 653 | mvec, mcfi); |
| 654 | } |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 655 | else |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 656 | { // Create an add-with-0 instruction of the appropriate type. |
| 657 | // Make `src' the second operand, in case it is a constant |
| 658 | // Use (unsigned long) 0 for a NULL pointer value. |
| 659 | // |
| 660 | const Type* Ty =isa<PointerType>(resultType) ? Type::ULongTy : resultType; |
| 661 | MachineInstr* MI = |
| 662 | BuildMI(opCode, 3).addReg(Constant::getNullValue(Ty)) |
| 663 | .addReg(src).addRegDef(dest); |
| 664 | mvec.push_back(MI); |
| 665 | } |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 666 | } |
| 667 | |
| 668 | |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 669 | // Helper function for sign-extension and zero-extension. |
| 670 | // For SPARC v9, we sign-extend the given operand using SLL; SRA/SRL. |
| 671 | inline void |
| 672 | CreateBitExtensionInstructions(bool signExtend, |
| 673 | const TargetMachine& target, |
| 674 | Function* F, |
| 675 | Value* srcVal, |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 676 | Value* destVal, |
| 677 | unsigned int numLowBits, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 678 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 679 | MachineCodeForInstruction& mcfi) |
| 680 | { |
| 681 | MachineInstr* M; |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 682 | |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 683 | assert(numLowBits <= 32 && "Otherwise, nothing should be done here!"); |
| 684 | |
| 685 | if (numLowBits < 32) |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 686 | { // SLL is needed since operand size is < 32 bits. |
| 687 | TmpInstruction *tmpI = new TmpInstruction(destVal->getType(), |
| 688 | srcVal, destVal, "make32"); |
| 689 | mcfi.addTemp(tmpI); |
| 690 | mvec.push_back(BuildMI(V9::SLLX, 3).addReg(srcVal) |
| 691 | .addZImm(32-numLowBits).addRegDef(tmpI)); |
| 692 | srcVal = tmpI; |
| 693 | } |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 694 | |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 695 | mvec.push_back(BuildMI(signExtend? V9::SRA : V9::SRL, 3) |
| 696 | .addReg(srcVal).addZImm(32-numLowBits).addRegDef(destVal)); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 697 | } |
| 698 | |
| 699 | |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 700 | // Create instruction sequence to produce a sign-extended register value |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 701 | // from an arbitrary-sized integer value (sized in bits, not bytes). |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 702 | // The generated instructions are returned in `mvec'. |
| 703 | // Any temp. registers (TmpInstruction) created are recorded in mcfi. |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 704 | // Any stack space required is allocated via MachineFunction. |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 705 | // |
| 706 | void |
| 707 | UltraSparcInstrInfo::CreateSignExtensionInstructions( |
| 708 | const TargetMachine& target, |
| 709 | Function* F, |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 710 | Value* srcVal, |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 711 | Value* destVal, |
| 712 | unsigned int numLowBits, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 713 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 242a808 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 714 | MachineCodeForInstruction& mcfi) const |
| 715 | { |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 716 | CreateBitExtensionInstructions(/*signExtend*/ true, target, F, srcVal, |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 717 | destVal, numLowBits, mvec, mcfi); |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 718 | } |
| 719 | |
| 720 | |
| 721 | // Create instruction sequence to produce a zero-extended register value |
| 722 | // from an arbitrary-sized integer value (sized in bits, not bytes). |
| 723 | // For SPARC v9, we sign-extend the given operand using SLL; SRL. |
| 724 | // The generated instructions are returned in `mvec'. |
| 725 | // Any temp. registers (TmpInstruction) created are recorded in mcfi. |
Misha Brukman | fce1143 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 726 | // Any stack space required is allocated via MachineFunction. |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 727 | // |
| 728 | void |
| 729 | UltraSparcInstrInfo::CreateZeroExtensionInstructions( |
| 730 | const TargetMachine& target, |
| 731 | Function* F, |
| 732 | Value* srcVal, |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 733 | Value* destVal, |
| 734 | unsigned int numLowBits, |
Misha Brukman | a98cd45 | 2003-05-20 20:32:24 +0000 | [diff] [blame^] | 735 | std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | 84c0fcb | 2002-09-05 18:33:59 +0000 | [diff] [blame] | 736 | MachineCodeForInstruction& mcfi) const |
| 737 | { |
| 738 | CreateBitExtensionInstructions(/*signExtend*/ false, target, F, srcVal, |
Vikram S. Adve | 5cedede | 2002-09-27 14:29:45 +0000 | [diff] [blame] | 739 | destVal, numLowBits, mvec, mcfi); |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 740 | } |