blob: 048d340df00633d71a5340671b1edfe0578dd9b9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
Jim Grosbach28f08c92012-03-05 19:33:30 +000092def VecListDPairAsmOperand : AsmOperandClass {
93 let Name = "VecListDPair";
94 let ParserMethod = "parseVectorList";
95 let RenderMethod = "addVecListOperands";
96}
Jim Grosbachc0fc4502012-03-06 22:01:44 +000097def VecListDPair : RegisterOperand<DPair, "printVectorListTwo"> {
Jim Grosbach28f08c92012-03-05 19:33:30 +000098 let ParserMatchClass = VecListDPairAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbachc3384c92012-03-05 21:43:40 +0000119def VecListDPairSpacedAsmOperand : AsmOperandClass {
120 let Name = "VecListDPairSpaced";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000124def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListTwoSpaced"> {
Jim Grosbachc3384c92012-03-05 21:43:40 +0000125 let ParserMatchClass = VecListDPairSpacedAsmOperand;
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000156def VecListDPairAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListDPairAllLanes";
Jim Grosbach13af2222011-11-30 18:21:25 +0000158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000161def VecListDPairAllLanes : RegisterOperand<DPair,
162 "printVectorListTwoAllLanes"> {
163 let ParserMatchClass = VecListDPairAllLanesAsmOperand;
Jim Grosbach13af2222011-11-30 18:21:25 +0000164}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000165// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000166def VecListDPairSpacedAllLanesAsmOperand : AsmOperandClass {
167 let Name = "VecListDPairSpacedAllLanes";
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000168 let ParserMethod = "parseVectorList";
169 let RenderMethod = "addVecListOperands";
170}
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000171def VecListDPairSpacedAllLanes : RegisterOperand<DPair,
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000172 "printVectorListTwoSpacedAllLanes"> {
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000173 let ParserMatchClass = VecListDPairSpacedAllLanesAsmOperand;
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000174}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000175// Register list of three D registers, with "all lanes" subscripting.
176def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
177 let Name = "VecListThreeDAllLanes";
178 let ParserMethod = "parseVectorList";
179 let RenderMethod = "addVecListOperands";
180}
181def VecListThreeDAllLanes : RegisterOperand<DPR,
182 "printVectorListThreeAllLanes"> {
183 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
184}
185// Register list of three D registers spaced by 2 (three sequential Q regs).
186def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
187 let Name = "VecListThreeQAllLanes";
188 let ParserMethod = "parseVectorList";
189 let RenderMethod = "addVecListOperands";
190}
191def VecListThreeQAllLanes : RegisterOperand<DPR,
192 "printVectorListThreeSpacedAllLanes"> {
193 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
194}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000195// Register list of four D registers, with "all lanes" subscripting.
196def VecListFourDAllLanesAsmOperand : AsmOperandClass {
197 let Name = "VecListFourDAllLanes";
198 let ParserMethod = "parseVectorList";
199 let RenderMethod = "addVecListOperands";
200}
201def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
202 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
203}
204// Register list of four D registers spaced by 2 (four sequential Q regs).
205def VecListFourQAllLanesAsmOperand : AsmOperandClass {
206 let Name = "VecListFourQAllLanes";
207 let ParserMethod = "parseVectorList";
208 let RenderMethod = "addVecListOperands";
209}
210def VecListFourQAllLanes : RegisterOperand<DPR,
211 "printVectorListFourSpacedAllLanes"> {
212 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
213}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000214
Jim Grosbach98b05a52011-11-30 01:09:44 +0000215
Jim Grosbach7636bf62011-12-02 00:35:16 +0000216// Register list of one D register, with byte lane subscripting.
217def VecListOneDByteIndexAsmOperand : AsmOperandClass {
218 let Name = "VecListOneDByteIndexed";
219 let ParserMethod = "parseVectorList";
220 let RenderMethod = "addVecListIndexedOperands";
221}
222def VecListOneDByteIndexed : Operand<i32> {
223 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
224 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
225}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000226// ...with half-word lane subscripting.
227def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
228 let Name = "VecListOneDHWordIndexed";
229 let ParserMethod = "parseVectorList";
230 let RenderMethod = "addVecListIndexedOperands";
231}
232def VecListOneDHWordIndexed : Operand<i32> {
233 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
234 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
235}
236// ...with word lane subscripting.
237def VecListOneDWordIndexAsmOperand : AsmOperandClass {
238 let Name = "VecListOneDWordIndexed";
239 let ParserMethod = "parseVectorList";
240 let RenderMethod = "addVecListIndexedOperands";
241}
242def VecListOneDWordIndexed : Operand<i32> {
243 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
244 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
245}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000246
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000247// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000248def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
249 let Name = "VecListTwoDByteIndexed";
250 let ParserMethod = "parseVectorList";
251 let RenderMethod = "addVecListIndexedOperands";
252}
253def VecListTwoDByteIndexed : Operand<i32> {
254 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
255 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
256}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000257// ...with half-word lane subscripting.
258def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
259 let Name = "VecListTwoDHWordIndexed";
260 let ParserMethod = "parseVectorList";
261 let RenderMethod = "addVecListIndexedOperands";
262}
263def VecListTwoDHWordIndexed : Operand<i32> {
264 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
265 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
266}
267// ...with word lane subscripting.
268def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
269 let Name = "VecListTwoDWordIndexed";
270 let ParserMethod = "parseVectorList";
271 let RenderMethod = "addVecListIndexedOperands";
272}
273def VecListTwoDWordIndexed : Operand<i32> {
274 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
275 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
276}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000277// Register list of two Q registers with half-word lane subscripting.
278def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
279 let Name = "VecListTwoQHWordIndexed";
280 let ParserMethod = "parseVectorList";
281 let RenderMethod = "addVecListIndexedOperands";
282}
283def VecListTwoQHWordIndexed : Operand<i32> {
284 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
285 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
286}
287// ...with word lane subscripting.
288def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
289 let Name = "VecListTwoQWordIndexed";
290 let ParserMethod = "parseVectorList";
291 let RenderMethod = "addVecListIndexedOperands";
292}
293def VecListTwoQWordIndexed : Operand<i32> {
294 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
295 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
296}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000297
Jim Grosbach3a678af2012-01-23 21:53:26 +0000298
299// Register list of three D registers with byte lane subscripting.
300def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
301 let Name = "VecListThreeDByteIndexed";
302 let ParserMethod = "parseVectorList";
303 let RenderMethod = "addVecListIndexedOperands";
304}
305def VecListThreeDByteIndexed : Operand<i32> {
306 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
307 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
308}
309// ...with half-word lane subscripting.
310def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
311 let Name = "VecListThreeDHWordIndexed";
312 let ParserMethod = "parseVectorList";
313 let RenderMethod = "addVecListIndexedOperands";
314}
315def VecListThreeDHWordIndexed : Operand<i32> {
316 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
317 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
318}
319// ...with word lane subscripting.
320def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
321 let Name = "VecListThreeDWordIndexed";
322 let ParserMethod = "parseVectorList";
323 let RenderMethod = "addVecListIndexedOperands";
324}
325def VecListThreeDWordIndexed : Operand<i32> {
326 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
327 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
328}
329// Register list of three Q registers with half-word lane subscripting.
330def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
331 let Name = "VecListThreeQHWordIndexed";
332 let ParserMethod = "parseVectorList";
333 let RenderMethod = "addVecListIndexedOperands";
334}
335def VecListThreeQHWordIndexed : Operand<i32> {
336 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
337 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
338}
339// ...with word lane subscripting.
340def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
341 let Name = "VecListThreeQWordIndexed";
342 let ParserMethod = "parseVectorList";
343 let RenderMethod = "addVecListIndexedOperands";
344}
345def VecListThreeQWordIndexed : Operand<i32> {
346 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
347 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
348}
349
Jim Grosbache983a132012-01-24 18:37:25 +0000350// Register list of four D registers with byte lane subscripting.
351def VecListFourDByteIndexAsmOperand : AsmOperandClass {
352 let Name = "VecListFourDByteIndexed";
353 let ParserMethod = "parseVectorList";
354 let RenderMethod = "addVecListIndexedOperands";
355}
356def VecListFourDByteIndexed : Operand<i32> {
357 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
358 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
359}
360// ...with half-word lane subscripting.
361def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
362 let Name = "VecListFourDHWordIndexed";
363 let ParserMethod = "parseVectorList";
364 let RenderMethod = "addVecListIndexedOperands";
365}
366def VecListFourDHWordIndexed : Operand<i32> {
367 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
368 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
369}
370// ...with word lane subscripting.
371def VecListFourDWordIndexAsmOperand : AsmOperandClass {
372 let Name = "VecListFourDWordIndexed";
373 let ParserMethod = "parseVectorList";
374 let RenderMethod = "addVecListIndexedOperands";
375}
376def VecListFourDWordIndexed : Operand<i32> {
377 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
378 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
379}
380// Register list of four Q registers with half-word lane subscripting.
381def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
382 let Name = "VecListFourQHWordIndexed";
383 let ParserMethod = "parseVectorList";
384 let RenderMethod = "addVecListIndexedOperands";
385}
386def VecListFourQHWordIndexed : Operand<i32> {
387 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
388 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
389}
390// ...with word lane subscripting.
391def VecListFourQWordIndexAsmOperand : AsmOperandClass {
392 let Name = "VecListFourQWordIndexed";
393 let ParserMethod = "parseVectorList";
394 let RenderMethod = "addVecListIndexedOperands";
395}
396def VecListFourQWordIndexed : Operand<i32> {
397 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
398 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
399}
400
Evan Chenga99c5082012-08-15 17:44:53 +0000401def hword_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
402 return cast<LoadSDNode>(N)->getAlignment() == 2;
403}]>;
404def hword_alignedstore : PatFrag<(ops node:$val, node:$ptr),
405 (store node:$val, node:$ptr), [{
406 return cast<StoreSDNode>(N)->getAlignment() == 2;
407}]>;
408def byte_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
409 return cast<LoadSDNode>(N)->getAlignment() == 1;
410}]>;
411def byte_alignedstore : PatFrag<(ops node:$val, node:$ptr),
412 (store node:$val, node:$ptr), [{
413 return cast<StoreSDNode>(N)->getAlignment() == 1;
414}]>;
415def non_word_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
416 return cast<LoadSDNode>(N)->getAlignment() < 4;
417}]>;
418def non_word_alignedstore : PatFrag<(ops node:$val, node:$ptr),
419 (store node:$val, node:$ptr), [{
420 return cast<StoreSDNode>(N)->getAlignment() < 4;
421}]>;
Jim Grosbach3a678af2012-01-23 21:53:26 +0000422
Bob Wilson5bafff32009-06-22 23:27:02 +0000423//===----------------------------------------------------------------------===//
424// NEON-specific DAG Nodes.
425//===----------------------------------------------------------------------===//
426
427def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000428def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000429
430def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000431def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000432def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000433def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
434def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000435def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
436def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000437def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
438def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000439def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
440def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
441
442// Types for vector shift by immediates. The "SHX" version is for long and
443// narrow operations where the source and destination vectors have different
444// types. The "SHINS" version is for shift and insert operations.
445def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
446 SDTCisVT<2, i32>]>;
447def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
448 SDTCisVT<2, i32>]>;
449def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
450 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
451
452def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
453def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
454def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
455def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
456def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
457def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
458def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
459
460def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
461def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
462def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
463
464def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
465def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
466def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
467def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
468def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
469def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
470
471def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
472def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
473def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
474
475def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
476def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
477
478def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
479 SDTCisVT<2, i32>]>;
480def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
481def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
482
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000483def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
484def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
485def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000486def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000487
Owen Andersond9668172010-11-03 22:44:51 +0000488def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
489 SDTCisVT<2, i32>]>;
490def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000491def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000492
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000493def NEONvbsl : SDNode<"ARMISD::VBSL",
494 SDTypeProfile<1, 3, [SDTCisVec<0>,
495 SDTCisSameAs<0, 1>,
496 SDTCisSameAs<0, 2>,
497 SDTCisSameAs<0, 3>]>>;
498
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000499def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
500
Bob Wilson0ce37102009-08-14 05:08:32 +0000501// VDUPLANE can produce a quad-register result from a double-register source,
502// so the result is not constrained to match the source.
503def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
504 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
505 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000506
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000507def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
508 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
509def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
510
Bob Wilsond8e17572009-08-12 22:31:50 +0000511def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
512def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
513def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
514def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
515
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000516def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000517 SDTCisSameAs<0, 2>,
518 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000519def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
520def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
521def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000522
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000523def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
524 SDTCisSameAs<1, 2>]>;
525def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
526def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
527
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000528def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
529 SDTCisSameAs<0, 2>]>;
530def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
531def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
532
Bob Wilsoncba270d2010-07-13 21:16:48 +0000533def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
534 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000535 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000536 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
537 return (EltBits == 32 && EltVal == 0);
538}]>;
539
540def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
541 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000542 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000543 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
544 return (EltBits == 8 && EltVal == 0xff);
545}]>;
546
Bob Wilson5bafff32009-06-22 23:27:02 +0000547//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000548// NEON load / store instructions
549//===----------------------------------------------------------------------===//
550
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000551// Use VLDM to load a Q register as a D register pair.
552// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000553def VLDMQIA
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000554 : PseudoVFPLdStM<(outs DPair:$dst), (ins GPR:$Rn),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000555 IIC_fpLoad_m, "",
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000556 [(set DPair:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000557
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000558// Use VSTM to store a Q register as a D register pair.
559// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000560def VSTMQIA
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000561 : PseudoVFPLdStM<(outs), (ins DPair:$src, GPR:$Rn),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000562 IIC_fpStore_m, "",
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000563 [(store (v2f64 DPair:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000564
Bob Wilsonffde0802010-09-02 16:00:54 +0000565// Classes for VLD* pseudo-instructions with multi-register operands.
566// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000567class VLDQPseudo<InstrItinClass itin>
568 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
569class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000570 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000571 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000572 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000573class VLDQWBfixedPseudo<InstrItinClass itin>
574 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
575 (ins addrmode6:$addr), itin,
576 "$addr.addr = $wb">;
577class VLDQWBregisterPseudo<InstrItinClass itin>
578 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
579 (ins addrmode6:$addr, rGPR:$offset), itin,
580 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000581
Bob Wilson9d84fb32010-09-14 20:59:49 +0000582class VLDQQPseudo<InstrItinClass itin>
583 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
584class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000585 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000586 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000587 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000588class VLDQQWBfixedPseudo<InstrItinClass itin>
589 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
590 (ins addrmode6:$addr), itin,
591 "$addr.addr = $wb">;
592class VLDQQWBregisterPseudo<InstrItinClass itin>
593 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
594 (ins addrmode6:$addr, rGPR:$offset), itin,
595 "$addr.addr = $wb">;
596
597
Bob Wilson7de68142011-02-07 17:43:15 +0000598class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000599 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
600 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000601class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000602 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000603 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000604 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000605
Bob Wilson2a0e9742010-11-27 06:35:16 +0000606let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
607
Bob Wilson205a5ca2009-07-08 18:11:30 +0000608// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000609class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000610 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000611 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000612 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000613 let Rm = 0b1111;
614 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000615 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000616}
Bob Wilson621f1952010-03-23 05:25:43 +0000617class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +0000618 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000619 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000620 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000621 let Rm = 0b1111;
622 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000623 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000624}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000625
Owen Andersond9aa7d32010-11-02 00:05:05 +0000626def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
627def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
628def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
629def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000630
Owen Andersond9aa7d32010-11-02 00:05:05 +0000631def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
632def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
633def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
634def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000635
636// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000637multiclass VLD1DWB<bits<4> op7_4, string Dt> {
638 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
639 (ins addrmode6:$Rn), IIC_VLD1u,
640 "vld1", Dt, "$Vd, $Rn!",
641 "$Rn.addr = $wb", []> {
642 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
643 let Inst{4} = Rn{4};
644 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000645 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000646 }
647 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
648 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
649 "vld1", Dt, "$Vd, $Rn, $Rm",
650 "$Rn.addr = $wb", []> {
651 let Inst{4} = Rn{4};
652 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000653 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000654 }
Owen Andersone85bd772010-11-02 00:24:52 +0000655}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000656multiclass VLD1QWB<bits<4> op7_4, string Dt> {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000657 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000658 (ins addrmode6:$Rn), IIC_VLD1x2u,
659 "vld1", Dt, "$Vd, $Rn!",
660 "$Rn.addr = $wb", []> {
661 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
662 let Inst{5-4} = Rn{5-4};
663 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000664 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000665 }
Jim Grosbach28f08c92012-03-05 19:33:30 +0000666 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000667 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
668 "vld1", Dt, "$Vd, $Rn, $Rm",
669 "$Rn.addr = $wb", []> {
670 let Inst{5-4} = Rn{5-4};
671 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000672 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000673 }
Owen Andersone85bd772010-11-02 00:24:52 +0000674}
Bob Wilson99493b22010-03-20 17:59:03 +0000675
Jim Grosbach10b90a92011-10-24 21:45:13 +0000676defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
677defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
678defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
679defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
680defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
681defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
682defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
683defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000684
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000685// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000686class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000687 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000688 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000689 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000690 let Rm = 0b1111;
691 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000692 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000693}
Jim Grosbach59216752011-10-24 23:26:05 +0000694multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
695 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
696 (ins addrmode6:$Rn), IIC_VLD1x2u,
697 "vld1", Dt, "$Vd, $Rn!",
698 "$Rn.addr = $wb", []> {
699 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000700 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000701 let DecoderMethod = "DecodeVLDInstruction";
702 let AsmMatchConverter = "cvtVLDwbFixed";
703 }
704 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
705 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
706 "vld1", Dt, "$Vd, $Rn, $Rm",
707 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000708 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000709 let DecoderMethod = "DecodeVLDInstruction";
710 let AsmMatchConverter = "cvtVLDwbRegister";
711 }
Owen Andersone85bd772010-11-02 00:24:52 +0000712}
Bob Wilson052ba452010-03-22 18:22:06 +0000713
Owen Andersone85bd772010-11-02 00:24:52 +0000714def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
715def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
716def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
717def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000718
Jim Grosbach59216752011-10-24 23:26:05 +0000719defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
720defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
721defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
722defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000723
Jim Grosbach59216752011-10-24 23:26:05 +0000724def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000725
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000726// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000727class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000728 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000729 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000730 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000731 let Rm = 0b1111;
732 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000733 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000734}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000735multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
736 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
737 (ins addrmode6:$Rn), IIC_VLD1x2u,
738 "vld1", Dt, "$Vd, $Rn!",
739 "$Rn.addr = $wb", []> {
740 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
741 let Inst{5-4} = Rn{5-4};
742 let DecoderMethod = "DecodeVLDInstruction";
743 let AsmMatchConverter = "cvtVLDwbFixed";
744 }
745 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
746 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
747 "vld1", Dt, "$Vd, $Rn, $Rm",
748 "$Rn.addr = $wb", []> {
749 let Inst{5-4} = Rn{5-4};
750 let DecoderMethod = "DecodeVLDInstruction";
751 let AsmMatchConverter = "cvtVLDwbRegister";
752 }
Owen Andersone85bd772010-11-02 00:24:52 +0000753}
Johnny Chend7283d92010-02-23 20:51:23 +0000754
Owen Andersone85bd772010-11-02 00:24:52 +0000755def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
756def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
757def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
758def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000759
Jim Grosbach399cdca2011-10-25 00:14:01 +0000760defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
761defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
762defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
763defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000764
Jim Grosbach399cdca2011-10-25 00:14:01 +0000765def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000766
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000767// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000768class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
769 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000770 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000771 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000772 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 let Rm = 0b1111;
774 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000775 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000776}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000777
Jim Grosbach28f08c92012-03-05 19:33:30 +0000778def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>;
779def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>;
780def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000781
Jim Grosbach2af50d92011-12-09 19:07:20 +0000782def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
783def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
784def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000785
Evan Chengd2ca8132010-10-09 01:03:04 +0000786def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
787def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
788def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000789
Bob Wilson92cb9322010-03-20 20:10:51 +0000790// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000791multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
792 RegisterOperand VdTy, InstrItinClass itin> {
793 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
794 (ins addrmode6:$Rn), itin,
795 "vld2", Dt, "$Vd, $Rn!",
796 "$Rn.addr = $wb", []> {
797 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
798 let Inst{5-4} = Rn{5-4};
799 let DecoderMethod = "DecodeVLDInstruction";
800 let AsmMatchConverter = "cvtVLDwbFixed";
801 }
802 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
803 (ins addrmode6:$Rn, rGPR:$Rm), itin,
804 "vld2", Dt, "$Vd, $Rn, $Rm",
805 "$Rn.addr = $wb", []> {
806 let Inst{5-4} = Rn{5-4};
807 let DecoderMethod = "DecodeVLDInstruction";
808 let AsmMatchConverter = "cvtVLDwbRegister";
809 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000810}
Bob Wilson92cb9322010-03-20 20:10:51 +0000811
Jim Grosbach28f08c92012-03-05 19:33:30 +0000812defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>;
813defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>;
814defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000815
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000816defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
817defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
818defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000819
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000820def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
821def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
822def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
823def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
824def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
825def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000826
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000827// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +0000828def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>;
829def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>;
830def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>;
831defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>;
832defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>;
833defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000834
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000835// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000836class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000837 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000838 (ins addrmode6:$Rn), IIC_VLD3,
839 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
840 let Rm = 0b1111;
841 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000843}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000844
Owen Andersoncf667be2010-11-02 01:24:55 +0000845def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
846def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
847def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000848
Bob Wilson9d84fb32010-09-14 20:59:49 +0000849def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
850def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
851def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000852
Bob Wilson92cb9322010-03-20 20:10:51 +0000853// ...with address register writeback:
854class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
855 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000856 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000857 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
858 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
859 "$Rn.addr = $wb", []> {
860 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000861 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000862}
Bob Wilson92cb9322010-03-20 20:10:51 +0000863
Owen Andersoncf667be2010-11-02 01:24:55 +0000864def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
865def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
866def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000867
Evan Cheng84f69e82010-10-09 01:45:34 +0000868def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
869def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
870def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000871
Bob Wilson7de68142011-02-07 17:43:15 +0000872// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000873def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
874def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
875def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
876def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
877def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
878def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000879
Evan Cheng84f69e82010-10-09 01:45:34 +0000880def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
881def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
882def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000883
Bob Wilson92cb9322010-03-20 20:10:51 +0000884// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000885def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
886def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
887def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
888
Evan Cheng84f69e82010-10-09 01:45:34 +0000889def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
890def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
891def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000892
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000893// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000894class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
895 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000896 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000897 (ins addrmode6:$Rn), IIC_VLD4,
898 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
899 let Rm = 0b1111;
900 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000901 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000902}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000903
Owen Andersoncf667be2010-11-02 01:24:55 +0000904def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
905def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
906def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000907
Bob Wilson9d84fb32010-09-14 20:59:49 +0000908def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
909def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
910def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000911
Bob Wilson92cb9322010-03-20 20:10:51 +0000912// ...with address register writeback:
913class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
914 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000915 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000916 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000917 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
918 "$Rn.addr = $wb", []> {
919 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000920 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000921}
Bob Wilson92cb9322010-03-20 20:10:51 +0000922
Owen Andersoncf667be2010-11-02 01:24:55 +0000923def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
924def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
925def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000926
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000927def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
928def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
929def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000930
Bob Wilson7de68142011-02-07 17:43:15 +0000931// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000932def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
933def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
934def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
935def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
936def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
937def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000938
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000939def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
940def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
941def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000942
Bob Wilson92cb9322010-03-20 20:10:51 +0000943// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000944def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
945def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
946def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
947
948def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
949def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
950def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000951
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000952} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
953
Bob Wilson8466fa12010-09-13 23:01:35 +0000954// Classes for VLD*LN pseudo-instructions with multi-register operands.
955// These are expanded to real instructions after register allocation.
956class VLDQLNPseudo<InstrItinClass itin>
957 : PseudoNLdSt<(outs QPR:$dst),
958 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
959 itin, "$src = $dst">;
960class VLDQLNWBPseudo<InstrItinClass itin>
961 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
962 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
963 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
964class VLDQQLNPseudo<InstrItinClass itin>
965 : PseudoNLdSt<(outs QQPR:$dst),
966 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
967 itin, "$src = $dst">;
968class VLDQQLNWBPseudo<InstrItinClass itin>
969 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
970 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
971 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
972class VLDQQQQLNPseudo<InstrItinClass itin>
973 : PseudoNLdSt<(outs QQQQPR:$dst),
974 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
975 itin, "$src = $dst">;
976class VLDQQQQLNWBPseudo<InstrItinClass itin>
977 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
978 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
979 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
980
Bob Wilsonb07c1712009-10-07 21:53:04 +0000981// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000982class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
983 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000984 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
986 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000987 "$src = $Vd",
988 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000989 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000990 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000991 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000992 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993}
Mon P Wang183c6272011-05-09 17:47:27 +0000994class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
995 PatFrag LoadOp>
996 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
997 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
998 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
999 "$src = $Vd",
1000 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
1001 (i32 (LoadOp addrmode6oneL32:$Rn)),
1002 imm:$lane))]> {
1003 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001004 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001005}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001006class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
1007 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
1008 (i32 (LoadOp addrmode6:$addr)),
1009 imm:$lane))];
1010}
1011
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001012def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
1013 let Inst{7-5} = lane{2-0};
1014}
1015def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
1016 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001017 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001018}
Mon P Wang183c6272011-05-09 17:47:27 +00001019def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001020 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001021 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001022}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001023
1024def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1025def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1026def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1027
Bob Wilson746fa172010-12-10 22:13:32 +00001028def : Pat<(vector_insert (v2f32 DPR:$src),
1029 (f32 (load addrmode6:$addr)), imm:$lane),
1030 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1031def : Pat<(vector_insert (v4f32 QPR:$src),
1032 (f32 (load addrmode6:$addr)), imm:$lane),
1033 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1034
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001035let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1036
1037// ...with address register writeback:
1038class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001039 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001040 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001041 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001042 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001043 "$src = $Vd, $Rn.addr = $wb", []> {
1044 let DecoderMethod = "DecodeVLD1LN";
1045}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001046
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001047def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1048 let Inst{7-5} = lane{2-0};
1049}
1050def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1051 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001053}
1054def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1055 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001056 let Inst{5} = Rn{4};
1057 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001058}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001059
1060def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1061def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1062def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001063
Bob Wilson243fcc52009-09-01 04:26:28 +00001064// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001065class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001066 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001067 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1068 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001069 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001070 let Rm = 0b1111;
1071 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001072 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001073}
Bob Wilson243fcc52009-09-01 04:26:28 +00001074
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001075def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1076 let Inst{7-5} = lane{2-0};
1077}
1078def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1079 let Inst{7-6} = lane{1-0};
1080}
1081def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1082 let Inst{7} = lane{0};
1083}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001084
Evan Chengd2ca8132010-10-09 01:03:04 +00001085def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1086def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1087def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001088
Bob Wilson41315282010-03-20 20:39:53 +00001089// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001090def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1091 let Inst{7-6} = lane{1-0};
1092}
1093def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1094 let Inst{7} = lane{0};
1095}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001096
Evan Chengd2ca8132010-10-09 01:03:04 +00001097def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1098def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001099
Bob Wilsona1023642010-03-20 20:47:18 +00001100// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001101class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001102 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001103 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001104 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001105 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1106 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1107 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001108 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001109}
Bob Wilsona1023642010-03-20 20:47:18 +00001110
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001111def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1112 let Inst{7-5} = lane{2-0};
1113}
1114def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1115 let Inst{7-6} = lane{1-0};
1116}
1117def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1118 let Inst{7} = lane{0};
1119}
Bob Wilsona1023642010-03-20 20:47:18 +00001120
Evan Chengd2ca8132010-10-09 01:03:04 +00001121def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1122def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1123def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001124
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001125def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1126 let Inst{7-6} = lane{1-0};
1127}
1128def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1129 let Inst{7} = lane{0};
1130}
Bob Wilsona1023642010-03-20 20:47:18 +00001131
Evan Chengd2ca8132010-10-09 01:03:04 +00001132def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1133def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001134
Bob Wilson243fcc52009-09-01 04:26:28 +00001135// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001136class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001137 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001138 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001139 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001140 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001141 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001142 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001143 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001144}
Bob Wilson243fcc52009-09-01 04:26:28 +00001145
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001146def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1147 let Inst{7-5} = lane{2-0};
1148}
1149def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1150 let Inst{7-6} = lane{1-0};
1151}
1152def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1153 let Inst{7} = lane{0};
1154}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001155
Evan Cheng84f69e82010-10-09 01:45:34 +00001156def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1157def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1158def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001159
Bob Wilson41315282010-03-20 20:39:53 +00001160// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001161def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1162 let Inst{7-6} = lane{1-0};
1163}
1164def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1165 let Inst{7} = lane{0};
1166}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001167
Evan Cheng84f69e82010-10-09 01:45:34 +00001168def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1169def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001170
Bob Wilsona1023642010-03-20 20:47:18 +00001171// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001172class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001173 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001174 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001175 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001176 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001177 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001178 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1179 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001180 []> {
1181 let DecoderMethod = "DecodeVLD3LN";
1182}
Bob Wilsona1023642010-03-20 20:47:18 +00001183
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001184def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1185 let Inst{7-5} = lane{2-0};
1186}
1187def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1188 let Inst{7-6} = lane{1-0};
1189}
1190def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001191 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001192}
Bob Wilsona1023642010-03-20 20:47:18 +00001193
Evan Cheng84f69e82010-10-09 01:45:34 +00001194def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1195def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1196def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001197
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001198def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1199 let Inst{7-6} = lane{1-0};
1200}
1201def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001202 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001203}
Bob Wilsona1023642010-03-20 20:47:18 +00001204
Evan Cheng84f69e82010-10-09 01:45:34 +00001205def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1206def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001207
Bob Wilson243fcc52009-09-01 04:26:28 +00001208// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001209class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001210 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001211 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001212 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001213 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001214 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001215 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001216 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001217 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001218 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001219}
Bob Wilson243fcc52009-09-01 04:26:28 +00001220
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001221def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1222 let Inst{7-5} = lane{2-0};
1223}
1224def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1225 let Inst{7-6} = lane{1-0};
1226}
1227def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001228 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001229 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001230}
Bob Wilson62e053e2009-10-08 22:53:57 +00001231
Evan Cheng10dc63f2010-10-09 04:07:58 +00001232def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1233def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1234def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001235
Bob Wilson41315282010-03-20 20:39:53 +00001236// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001237def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1238 let Inst{7-6} = lane{1-0};
1239}
1240def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001241 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001242 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001243}
Bob Wilson62e053e2009-10-08 22:53:57 +00001244
Evan Cheng10dc63f2010-10-09 04:07:58 +00001245def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1246def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001247
Bob Wilsona1023642010-03-20 20:47:18 +00001248// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001249class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001250 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001251 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001252 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001253 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001254 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001255"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1256"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001257 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001258 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001259 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001260}
Bob Wilsona1023642010-03-20 20:47:18 +00001261
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001262def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1263 let Inst{7-5} = lane{2-0};
1264}
1265def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1266 let Inst{7-6} = lane{1-0};
1267}
1268def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001269 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001270 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001271}
Bob Wilsona1023642010-03-20 20:47:18 +00001272
Evan Cheng10dc63f2010-10-09 04:07:58 +00001273def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1274def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1275def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001276
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001277def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1278 let Inst{7-6} = lane{1-0};
1279}
1280def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001281 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001282 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001283}
Bob Wilsona1023642010-03-20 20:47:18 +00001284
Evan Cheng10dc63f2010-10-09 04:07:58 +00001285def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1286def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001287
Bob Wilson2a0e9742010-11-27 06:35:16 +00001288} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1289
Bob Wilsonb07c1712009-10-07 21:53:04 +00001290// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001291class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001292 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1293 (ins addrmode6dup:$Rn),
1294 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1295 [(set VecListOneDAllLanes:$Vd,
1296 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001297 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001298 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001299 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001300}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001301def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1302def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1303def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001304
Bob Wilson746fa172010-12-10 22:13:32 +00001305def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1306 (VLD1DUPd32 addrmode6:$addr)>;
Bob Wilson746fa172010-12-10 22:13:32 +00001307
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001308class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
1309 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListDPairAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001310 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001311 "vld1", Dt, "$Vd, $Rn", "",
1312 [(set VecListDPairAllLanes:$Vd,
1313 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001314 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001315 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001316 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001317}
1318
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001319def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
1320def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
1321def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001322
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001323def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1324 (VLD1DUPq32 addrmode6:$addr)>;
1325
1326let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001327// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001328multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1329 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1330 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1331 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1332 "vld1", Dt, "$Vd, $Rn!",
1333 "$Rn.addr = $wb", []> {
1334 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1335 let Inst{4} = Rn{4};
1336 let DecoderMethod = "DecodeVLD1DupInstruction";
1337 let AsmMatchConverter = "cvtVLDwbFixed";
1338 }
1339 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1340 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1341 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1342 "vld1", Dt, "$Vd, $Rn, $Rm",
1343 "$Rn.addr = $wb", []> {
1344 let Inst{4} = Rn{4};
1345 let DecoderMethod = "DecodeVLD1DupInstruction";
1346 let AsmMatchConverter = "cvtVLDwbRegister";
1347 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001348}
Jim Grosbach096334e2011-11-30 19:35:44 +00001349multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1350 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001351 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001352 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1353 "vld1", Dt, "$Vd, $Rn!",
1354 "$Rn.addr = $wb", []> {
1355 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1356 let Inst{4} = Rn{4};
1357 let DecoderMethod = "DecodeVLD1DupInstruction";
1358 let AsmMatchConverter = "cvtVLDwbFixed";
1359 }
1360 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001361 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001362 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1363 "vld1", Dt, "$Vd, $Rn, $Rm",
1364 "$Rn.addr = $wb", []> {
1365 let Inst{4} = Rn{4};
1366 let DecoderMethod = "DecodeVLD1DupInstruction";
1367 let AsmMatchConverter = "cvtVLDwbRegister";
1368 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001369}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001370
Jim Grosbach096334e2011-11-30 19:35:44 +00001371defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1372defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1373defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001374
Jim Grosbach096334e2011-11-30 19:35:44 +00001375defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1376defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1377defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001378
Bob Wilsonb07c1712009-10-07 21:53:04 +00001379// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001380class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1381 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001382 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001383 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001384 let Rm = 0b1111;
1385 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001386 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001387}
1388
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001389def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListDPairAllLanes>;
1390def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListDPairAllLanes>;
1391def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001392
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001393// ...with double-spaced registers
1394def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListDPairSpacedAllLanes>;
1395def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1396def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001397
1398// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001399multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1400 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1401 (outs VdTy:$Vd, GPR:$wb),
1402 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1403 "vld2", Dt, "$Vd, $Rn!",
1404 "$Rn.addr = $wb", []> {
1405 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1406 let Inst{4} = Rn{4};
1407 let DecoderMethod = "DecodeVLD2DupInstruction";
1408 let AsmMatchConverter = "cvtVLDwbFixed";
1409 }
1410 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1411 (outs VdTy:$Vd, GPR:$wb),
1412 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1413 "vld2", Dt, "$Vd, $Rn, $Rm",
1414 "$Rn.addr = $wb", []> {
1415 let Inst{4} = Rn{4};
1416 let DecoderMethod = "DecodeVLD2DupInstruction";
1417 let AsmMatchConverter = "cvtVLDwbRegister";
1418 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001419}
1420
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001421defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListDPairAllLanes>;
1422defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListDPairAllLanes>;
1423defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001424
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001425defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListDPairSpacedAllLanes>;
1426defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1427defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001428
Bob Wilsonb07c1712009-10-07 21:53:04 +00001429// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001430class VLD3DUP<bits<4> op7_4, string Dt>
1431 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001432 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001433 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1434 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001435 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001436 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001437}
1438
1439def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1440def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1441def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1442
1443def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1444def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1445def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1446
1447// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001448def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1449def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1450def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001451
1452// ...with address register writeback:
1453class VLD3DUPWB<bits<4> op7_4, string Dt>
1454 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001455 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001456 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1457 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001458 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001459 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001460}
1461
1462def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1463def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1464def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1465
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001466def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1467def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1468def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001469
1470def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1471def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1472def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1473
Bob Wilsonb07c1712009-10-07 21:53:04 +00001474// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001475class VLD4DUP<bits<4> op7_4, string Dt>
1476 : NLdSt<1, 0b10, 0b1111, op7_4,
1477 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001478 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001479 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1480 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001481 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001482 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001483}
1484
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001485def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1486def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1487def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001488
1489def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1490def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1491def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1492
1493// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001494def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1495def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1496def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001497
1498// ...with address register writeback:
1499class VLD4DUPWB<bits<4> op7_4, string Dt>
1500 : NLdSt<1, 0b10, 0b1111, op7_4,
1501 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001502 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001503 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001504 "$Rn.addr = $wb", []> {
1505 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001506 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001507}
1508
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001509def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1510def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1511def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1512
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001513def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1514def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1515def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001516
1517def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1518def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1519def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1520
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001521} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001522
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001523let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001524
Bob Wilson709d5922010-08-25 23:27:42 +00001525// Classes for VST* pseudo-instructions with multi-register operands.
1526// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001527class VSTQPseudo<InstrItinClass itin>
1528 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1529class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001530 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001531 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001532 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001533class VSTQWBfixedPseudo<InstrItinClass itin>
1534 : PseudoNLdSt<(outs GPR:$wb),
1535 (ins addrmode6:$addr, QPR:$src), itin,
1536 "$addr.addr = $wb">;
1537class VSTQWBregisterPseudo<InstrItinClass itin>
1538 : PseudoNLdSt<(outs GPR:$wb),
1539 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1540 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001541class VSTQQPseudo<InstrItinClass itin>
1542 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1543class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001544 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001545 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001546 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001547class VSTQQWBfixedPseudo<InstrItinClass itin>
1548 : PseudoNLdSt<(outs GPR:$wb),
1549 (ins addrmode6:$addr, QQPR:$src), itin,
1550 "$addr.addr = $wb">;
1551class VSTQQWBregisterPseudo<InstrItinClass itin>
1552 : PseudoNLdSt<(outs GPR:$wb),
1553 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1554 "$addr.addr = $wb">;
1555
Bob Wilson7de68142011-02-07 17:43:15 +00001556class VSTQQQQPseudo<InstrItinClass itin>
1557 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001558class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001559 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001560 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001561 "$addr.addr = $wb">;
1562
Bob Wilson11d98992010-03-23 06:20:33 +00001563// VST1 : Vector Store (multiple single elements)
1564class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001565 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1566 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001567 let Rm = 0b1111;
1568 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001569 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001570}
Bob Wilson11d98992010-03-23 06:20:33 +00001571class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +00001572 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd),
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001573 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001574 let Rm = 0b1111;
1575 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001576 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001577}
Bob Wilson11d98992010-03-23 06:20:33 +00001578
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001579def VST1d8 : VST1D<{0,0,0,?}, "8">;
1580def VST1d16 : VST1D<{0,1,0,?}, "16">;
1581def VST1d32 : VST1D<{1,0,0,?}, "32">;
1582def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001583
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001584def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1585def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1586def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1587def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001588
Bob Wilson25eb5012010-03-20 20:54:36 +00001589// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001590multiclass VST1DWB<bits<4> op7_4, string Dt> {
1591 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1592 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1593 "vst1", Dt, "$Vd, $Rn!",
1594 "$Rn.addr = $wb", []> {
1595 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1596 let Inst{4} = Rn{4};
1597 let DecoderMethod = "DecodeVSTInstruction";
1598 let AsmMatchConverter = "cvtVSTwbFixed";
1599 }
1600 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1601 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1602 IIC_VLD1u,
1603 "vst1", Dt, "$Vd, $Rn, $Rm",
1604 "$Rn.addr = $wb", []> {
1605 let Inst{4} = Rn{4};
1606 let DecoderMethod = "DecodeVSTInstruction";
1607 let AsmMatchConverter = "cvtVSTwbRegister";
1608 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001609}
Jim Grosbach4334e032011-10-31 21:50:31 +00001610multiclass VST1QWB<bits<4> op7_4, string Dt> {
1611 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001612 (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u,
Jim Grosbach4334e032011-10-31 21:50:31 +00001613 "vst1", Dt, "$Vd, $Rn!",
1614 "$Rn.addr = $wb", []> {
1615 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1616 let Inst{5-4} = Rn{5-4};
1617 let DecoderMethod = "DecodeVSTInstruction";
1618 let AsmMatchConverter = "cvtVSTwbFixed";
1619 }
1620 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001621 (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd),
Jim Grosbach4334e032011-10-31 21:50:31 +00001622 IIC_VLD1x2u,
1623 "vst1", Dt, "$Vd, $Rn, $Rm",
1624 "$Rn.addr = $wb", []> {
1625 let Inst{5-4} = Rn{5-4};
1626 let DecoderMethod = "DecodeVSTInstruction";
1627 let AsmMatchConverter = "cvtVSTwbRegister";
1628 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001629}
Bob Wilson25eb5012010-03-20 20:54:36 +00001630
Jim Grosbach4334e032011-10-31 21:50:31 +00001631defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1632defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1633defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1634defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001635
Jim Grosbach4334e032011-10-31 21:50:31 +00001636defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1637defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1638defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1639defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001640
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001641// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001642class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001643 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001644 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1645 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001646 let Rm = 0b1111;
1647 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001648 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001649}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001650multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1651 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1652 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1653 "vst1", Dt, "$Vd, $Rn!",
1654 "$Rn.addr = $wb", []> {
1655 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1656 let Inst{5-4} = Rn{5-4};
1657 let DecoderMethod = "DecodeVSTInstruction";
1658 let AsmMatchConverter = "cvtVSTwbFixed";
1659 }
1660 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1661 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1662 IIC_VLD1x3u,
1663 "vst1", Dt, "$Vd, $Rn, $Rm",
1664 "$Rn.addr = $wb", []> {
1665 let Inst{5-4} = Rn{5-4};
1666 let DecoderMethod = "DecodeVSTInstruction";
1667 let AsmMatchConverter = "cvtVSTwbRegister";
1668 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001669}
Bob Wilson052ba452010-03-22 18:22:06 +00001670
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001671def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1672def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1673def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1674def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001675
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001676defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1677defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1678defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1679defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001680
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001681def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1682def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1683def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001684
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001685// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001686class VST1D4<bits<4> op7_4, string Dt>
1687 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001688 (ins addrmode6:$Rn, VecListFourD:$Vd),
1689 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001690 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001691 let Rm = 0b1111;
1692 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001693 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001694}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001695multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1696 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1697 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1698 "vst1", Dt, "$Vd, $Rn!",
1699 "$Rn.addr = $wb", []> {
1700 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1701 let Inst{5-4} = Rn{5-4};
1702 let DecoderMethod = "DecodeVSTInstruction";
1703 let AsmMatchConverter = "cvtVSTwbFixed";
1704 }
1705 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1706 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1707 IIC_VLD1x4u,
1708 "vst1", Dt, "$Vd, $Rn, $Rm",
1709 "$Rn.addr = $wb", []> {
1710 let Inst{5-4} = Rn{5-4};
1711 let DecoderMethod = "DecodeVSTInstruction";
1712 let AsmMatchConverter = "cvtVSTwbRegister";
1713 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001714}
Bob Wilson25eb5012010-03-20 20:54:36 +00001715
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001716def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1717def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1718def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1719def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001720
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001721defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1722defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1723defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1724defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001725
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001726def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1727def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1728def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001729
Bob Wilsonb36ec862009-08-06 18:47:44 +00001730// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001731class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1732 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001733 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001734 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001735 let Rm = 0b1111;
1736 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001737 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001738}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001739
Jim Grosbach28f08c92012-03-05 19:33:30 +00001740def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>;
1741def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>;
1742def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001743
Jim Grosbach20accfc2011-12-14 20:59:15 +00001744def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1745def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1746def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001747
Evan Cheng60ff8792010-10-11 22:03:18 +00001748def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1749def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1750def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001751
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001752// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001753multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1754 RegisterOperand VdTy> {
1755 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1756 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1757 "vst2", Dt, "$Vd, $Rn!",
1758 "$Rn.addr = $wb", []> {
1759 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001760 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001761 let DecoderMethod = "DecodeVSTInstruction";
1762 let AsmMatchConverter = "cvtVSTwbFixed";
1763 }
1764 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1765 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1766 "vst2", Dt, "$Vd, $Rn, $Rm",
1767 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001768 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001769 let DecoderMethod = "DecodeVSTInstruction";
1770 let AsmMatchConverter = "cvtVSTwbRegister";
1771 }
Owen Andersond2f37942010-11-02 21:16:58 +00001772}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001773multiclass VST2QWB<bits<4> op7_4, string Dt> {
1774 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1775 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1776 "vst2", Dt, "$Vd, $Rn!",
1777 "$Rn.addr = $wb", []> {
1778 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001779 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001780 let DecoderMethod = "DecodeVSTInstruction";
1781 let AsmMatchConverter = "cvtVSTwbFixed";
1782 }
1783 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1784 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1785 IIC_VLD1u,
1786 "vst2", Dt, "$Vd, $Rn, $Rm",
1787 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001788 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001789 let DecoderMethod = "DecodeVSTInstruction";
1790 let AsmMatchConverter = "cvtVSTwbRegister";
1791 }
Owen Andersond2f37942010-11-02 21:16:58 +00001792}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001793
Jim Grosbach28f08c92012-03-05 19:33:30 +00001794defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>;
1795defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>;
1796defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001797
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001798defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1799defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1800defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001801
Jim Grosbach6d567302012-01-20 19:16:00 +00001802def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1803def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1804def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1805def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1806def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1807def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001808
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001809// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +00001810def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>;
1811def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>;
1812def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>;
1813defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>;
1814defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>;
1815defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001816
Bob Wilsonb36ec862009-08-06 18:47:44 +00001817// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001818class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1819 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001820 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1821 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1822 let Rm = 0b1111;
1823 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001824 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001825}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001826
Owen Andersona1a45fd2010-11-02 21:47:03 +00001827def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1828def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1829def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001830
Evan Cheng60ff8792010-10-11 22:03:18 +00001831def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1832def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1833def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001834
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001835// ...with address register writeback:
1836class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1837 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001838 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001839 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001840 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1841 "$Rn.addr = $wb", []> {
1842 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001843 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001844}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001845
Owen Andersona1a45fd2010-11-02 21:47:03 +00001846def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1847def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1848def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001849
Evan Cheng60ff8792010-10-11 22:03:18 +00001850def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1851def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1852def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001853
Bob Wilson7de68142011-02-07 17:43:15 +00001854// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001855def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1856def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1857def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1858def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1859def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1860def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001861
Evan Cheng60ff8792010-10-11 22:03:18 +00001862def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1863def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1864def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001865
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001866// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001867def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1868def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1869def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1870
Evan Cheng60ff8792010-10-11 22:03:18 +00001871def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1872def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1873def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001874
Bob Wilsonb36ec862009-08-06 18:47:44 +00001875// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001876class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1877 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1879 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001880 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001881 let Rm = 0b1111;
1882 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001883 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001884}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001885
Owen Andersona1a45fd2010-11-02 21:47:03 +00001886def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1887def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1888def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001889
Evan Cheng60ff8792010-10-11 22:03:18 +00001890def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1891def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1892def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001893
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001894// ...with address register writeback:
1895class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1896 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001897 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001898 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001899 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1900 "$Rn.addr = $wb", []> {
1901 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001902 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001903}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001904
Owen Andersona1a45fd2010-11-02 21:47:03 +00001905def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1906def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1907def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001908
Evan Cheng60ff8792010-10-11 22:03:18 +00001909def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1910def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1911def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001912
Bob Wilson7de68142011-02-07 17:43:15 +00001913// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001914def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1915def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1916def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1917def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1918def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1919def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001920
Evan Cheng60ff8792010-10-11 22:03:18 +00001921def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1922def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1923def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001924
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001925// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001926def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1927def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1928def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1929
Evan Cheng60ff8792010-10-11 22:03:18 +00001930def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1931def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1932def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001933
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001934} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1935
Bob Wilson8466fa12010-09-13 23:01:35 +00001936// Classes for VST*LN pseudo-instructions with multi-register operands.
1937// These are expanded to real instructions after register allocation.
1938class VSTQLNPseudo<InstrItinClass itin>
1939 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1940 itin, "">;
1941class VSTQLNWBPseudo<InstrItinClass itin>
1942 : PseudoNLdSt<(outs GPR:$wb),
1943 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1944 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1945class VSTQQLNPseudo<InstrItinClass itin>
1946 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1947 itin, "">;
1948class VSTQQLNWBPseudo<InstrItinClass itin>
1949 : PseudoNLdSt<(outs GPR:$wb),
1950 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1951 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1952class VSTQQQQLNPseudo<InstrItinClass itin>
1953 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1954 itin, "">;
1955class VSTQQQQLNWBPseudo<InstrItinClass itin>
1956 : PseudoNLdSt<(outs GPR:$wb),
1957 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1958 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1959
Bob Wilsonb07c1712009-10-07 21:53:04 +00001960// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001961class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001962 PatFrag StoreOp, SDNode ExtractOp, Operand AddrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00001963 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001964 (ins AddrMode:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001965 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Richard Barton6e9d66c2012-03-28 10:18:11 +00001966 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), AddrMode:$Rn)]> {
Mon P Wang183c6272011-05-09 17:47:27 +00001967 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001968 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001969}
Bob Wilsond168cef2010-11-03 16:24:53 +00001970class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1971 : VSTQLNPseudo<IIC_VST1ln> {
1972 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1973 addrmode6:$addr)];
1974}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001975
Bob Wilsond168cef2010-11-03 16:24:53 +00001976def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001977 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001978 let Inst{7-5} = lane{2-0};
1979}
Bob Wilsond168cef2010-11-03 16:24:53 +00001980def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001981 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001982 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001983 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001984}
Mon P Wang183c6272011-05-09 17:47:27 +00001985
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001986def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001987 addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00001988 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001989 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001990}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001991
Bob Wilsond168cef2010-11-03 16:24:53 +00001992def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1993def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1994def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001995
Bob Wilson746fa172010-12-10 22:13:32 +00001996def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1997 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1998def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1999 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
2000
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002001// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00002002class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002003 PatFrag StoreOp, SDNode ExtractOp, Operand AdrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00002004 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Richard Barton6e9d66c2012-03-28 10:18:11 +00002005 (ins AdrMode:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00002006 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002007 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00002008 "$Rn.addr = $wb",
2009 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Richard Barton6e9d66c2012-03-28 10:18:11 +00002010 AdrMode:$Rn, am6offset:$Rm))]> {
Owen Anderson7a2e1772011-08-15 18:44:44 +00002011 let DecoderMethod = "DecodeVST1LN";
2012}
Bob Wilsonda525062011-02-25 06:42:42 +00002013class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2014 : VSTQLNWBPseudo<IIC_VST1lnu> {
2015 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2016 addrmode6:$addr, am6offset:$offset))];
2017}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002018
Bob Wilsonda525062011-02-25 06:42:42 +00002019def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002020 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002021 let Inst{7-5} = lane{2-0};
2022}
Bob Wilsonda525062011-02-25 06:42:42 +00002023def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002024 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002025 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002026 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002027}
Bob Wilsonda525062011-02-25 06:42:42 +00002028def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002029 extractelt, addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00002030 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002031 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002032}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002033
Bob Wilsonda525062011-02-25 06:42:42 +00002034def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2035def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2036def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2037
2038let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002039
Bob Wilson8a3198b2009-09-01 18:51:56 +00002040// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002041class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002042 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002043 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2044 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002045 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002046 let Rm = 0b1111;
2047 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002048 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002049}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002050
Owen Andersonb20594f2010-11-02 22:18:18 +00002051def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2052 let Inst{7-5} = lane{2-0};
2053}
2054def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2055 let Inst{7-6} = lane{1-0};
2056}
2057def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2058 let Inst{7} = lane{0};
2059}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002060
Evan Cheng60ff8792010-10-11 22:03:18 +00002061def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2062def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2063def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002064
Bob Wilson41315282010-03-20 20:39:53 +00002065// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002066def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2067 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002068 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002069}
2070def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2071 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002072 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002073}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002074
Evan Cheng60ff8792010-10-11 22:03:18 +00002075def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2076def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002077
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002078// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002079class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002080 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002081 (ins addrmode6:$Rn, am6offset:$Rm,
2082 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2083 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2084 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002085 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002086 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002087}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002088
Owen Andersonb20594f2010-11-02 22:18:18 +00002089def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2090 let Inst{7-5} = lane{2-0};
2091}
2092def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2093 let Inst{7-6} = lane{1-0};
2094}
2095def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2096 let Inst{7} = lane{0};
2097}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002098
Evan Cheng60ff8792010-10-11 22:03:18 +00002099def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2100def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2101def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002102
Owen Andersonb20594f2010-11-02 22:18:18 +00002103def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2104 let Inst{7-6} = lane{1-0};
2105}
2106def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2107 let Inst{7} = lane{0};
2108}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002109
Evan Cheng60ff8792010-10-11 22:03:18 +00002110def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2111def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002112
Bob Wilson8a3198b2009-09-01 18:51:56 +00002113// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002114class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002115 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002116 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002117 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002118 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2119 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002120 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002121}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002122
Owen Andersonb20594f2010-11-02 22:18:18 +00002123def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2124 let Inst{7-5} = lane{2-0};
2125}
2126def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2127 let Inst{7-6} = lane{1-0};
2128}
2129def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2130 let Inst{7} = lane{0};
2131}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002132
Evan Cheng60ff8792010-10-11 22:03:18 +00002133def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2134def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2135def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002136
Bob Wilson41315282010-03-20 20:39:53 +00002137// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002138def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2139 let Inst{7-6} = lane{1-0};
2140}
2141def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2142 let Inst{7} = lane{0};
2143}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002144
Evan Cheng60ff8792010-10-11 22:03:18 +00002145def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2146def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002147
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002148// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002149class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002150 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002151 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002152 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002153 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002154 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002155 "$Rn.addr = $wb", []> {
2156 let DecoderMethod = "DecodeVST3LN";
2157}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002158
Owen Andersonb20594f2010-11-02 22:18:18 +00002159def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2160 let Inst{7-5} = lane{2-0};
2161}
2162def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2163 let Inst{7-6} = lane{1-0};
2164}
2165def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2166 let Inst{7} = lane{0};
2167}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002168
Evan Cheng60ff8792010-10-11 22:03:18 +00002169def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2170def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2171def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002172
Owen Andersonb20594f2010-11-02 22:18:18 +00002173def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2174 let Inst{7-6} = lane{1-0};
2175}
2176def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2177 let Inst{7} = lane{0};
2178}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002179
Evan Cheng60ff8792010-10-11 22:03:18 +00002180def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2181def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002182
Bob Wilson8a3198b2009-09-01 18:51:56 +00002183// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002184class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002185 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002186 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002187 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002188 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002189 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002190 let Rm = 0b1111;
2191 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002192 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002193}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002194
Owen Andersonb20594f2010-11-02 22:18:18 +00002195def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2196 let Inst{7-5} = lane{2-0};
2197}
2198def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2199 let Inst{7-6} = lane{1-0};
2200}
2201def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2202 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002203 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002204}
Bob Wilson56311392009-10-09 00:01:36 +00002205
Evan Cheng60ff8792010-10-11 22:03:18 +00002206def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2207def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2208def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002209
Bob Wilson41315282010-03-20 20:39:53 +00002210// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002211def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2212 let Inst{7-6} = lane{1-0};
2213}
2214def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2215 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002216 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002217}
Bob Wilson56311392009-10-09 00:01:36 +00002218
Evan Cheng60ff8792010-10-11 22:03:18 +00002219def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2220def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002221
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002222// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002223class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002224 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002225 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002226 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002227 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002228 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2229 "$Rn.addr = $wb", []> {
2230 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002231 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002232}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002233
Owen Andersonb20594f2010-11-02 22:18:18 +00002234def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2235 let Inst{7-5} = lane{2-0};
2236}
2237def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2238 let Inst{7-6} = lane{1-0};
2239}
2240def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2241 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002242 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002243}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002244
Evan Cheng60ff8792010-10-11 22:03:18 +00002245def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2246def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2247def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002248
Owen Andersonb20594f2010-11-02 22:18:18 +00002249def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2250 let Inst{7-6} = lane{1-0};
2251}
2252def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2253 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002254 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002255}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002256
Evan Cheng60ff8792010-10-11 22:03:18 +00002257def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2258def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002259
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002260} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002261
Evan Chenga99c5082012-08-15 17:44:53 +00002262// Use vld1/vst1 for unaligned f64 load / store
2263def : Pat<(f64 (hword_alignedload addrmode6:$addr)),
2264 (VLD1d16 addrmode6:$addr)>, Requires<[IsLE]>;
2265def : Pat<(hword_alignedstore (f64 DPR:$value), addrmode6:$addr),
2266 (VST1d16 addrmode6:$addr, DPR:$value)>, Requires<[IsLE]>;
2267def : Pat<(f64 (byte_alignedload addrmode6:$addr)),
2268 (VLD1d8 addrmode6:$addr)>, Requires<[IsLE]>;
2269def : Pat<(byte_alignedstore (f64 DPR:$value), addrmode6:$addr),
2270 (VST1d8 addrmode6:$addr, DPR:$value)>, Requires<[IsLE]>;
2271def : Pat<(f64 (non_word_alignedload addrmode6:$addr)),
2272 (VLD1d64 addrmode6:$addr)>, Requires<[IsBE]>;
2273def : Pat<(non_word_alignedstore (f64 DPR:$value), addrmode6:$addr),
2274 (VST1d64 addrmode6:$addr, DPR:$value)>, Requires<[IsBE]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +00002275
Bob Wilson5bafff32009-06-22 23:27:02 +00002276//===----------------------------------------------------------------------===//
2277// NEON pattern fragments
2278//===----------------------------------------------------------------------===//
2279
2280// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002281def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002282 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2283 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002284}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002285def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002286 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2287 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002288}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002289def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002290 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2291 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002292}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002293def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002294 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2295 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002296}]>;
2297
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002298// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002299def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002300 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2301 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002302}]>;
2303
Bob Wilson5bafff32009-06-22 23:27:02 +00002304// Translate lane numbers from Q registers to D subregs.
2305def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002307}]>;
2308def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002310}]>;
2311def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002313}]>;
2314
2315//===----------------------------------------------------------------------===//
2316// Instruction Classes
2317//===----------------------------------------------------------------------===//
2318
Bob Wilson4711d5c2010-12-13 23:02:37 +00002319// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002320class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002321 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2322 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002323 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2324 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2325 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002326class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002327 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2328 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002329 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2330 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2331 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332
Bob Wilson69bfbd62010-02-17 22:42:54 +00002333// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002334class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002335 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002337 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002338 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2339 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2340 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002342 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002344 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002345 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2346 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2347 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002348
Bob Wilson973a0742010-08-30 20:02:30 +00002349// Narrow 2-register operations.
2350class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2351 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2352 InstrItinClass itin, string OpcodeStr, string Dt,
2353 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2355 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2356 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002357
Bob Wilson5bafff32009-06-22 23:27:02 +00002358// Narrow 2-register intrinsics.
2359class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2360 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002362 ValueType TyD, ValueType TyQ, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002363 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2364 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2365 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002366
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002367// Long 2-register operations (currently only used for VMOVL).
2368class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2369 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2370 InstrItinClass itin, string OpcodeStr, string Dt,
2371 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002372 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2373 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2374 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002375
Bob Wilson04063562010-12-15 22:14:12 +00002376// Long 2-register intrinsics.
2377class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2378 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2379 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002380 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp>
Bob Wilson04063562010-12-15 22:14:12 +00002381 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2382 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2383 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2384
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002385// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002386class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002388 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002389 OpcodeStr, Dt, "$Vd, $Vm",
2390 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002391class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002393 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2394 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2395 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002396
Bob Wilson4711d5c2010-12-13 23:02:37 +00002397// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002398class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002399 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002400 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002401 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002402 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2403 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2404 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002405 // All of these have a two-operand InstAlias.
2406 let TwoOperandAliasConstraint = "$Vn = $Vd";
Evan Chengf81bf152009-11-23 21:57:23 +00002407 let isCommutable = Commutable;
2408}
2409// Same as N3VD but no data type.
2410class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2411 InstrItinClass itin, string OpcodeStr,
2412 ValueType ResTy, ValueType OpTy,
2413 SDNode OpNode, bit Commutable>
2414 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002415 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2416 OpcodeStr, "$Vd, $Vn, $Vm", "",
2417 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002418 // All of these have a two-operand InstAlias.
2419 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002420 let isCommutable = Commutable;
2421}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002422
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002423class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 InstrItinClass itin, string OpcodeStr, string Dt,
2425 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002426 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002427 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2428 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 [(set (Ty DPR:$Vd),
2430 (Ty (ShOp (Ty DPR:$Vn),
2431 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002432 // All of these have a two-operand InstAlias.
2433 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002434 let isCommutable = 0;
2435}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002436class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002438 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002439 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2440 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002441 [(set (Ty DPR:$Vd),
2442 (Ty (ShOp (Ty DPR:$Vn),
2443 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002444 // All of these have a two-operand InstAlias.
2445 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002446 let isCommutable = 0;
2447}
2448
Bob Wilson5bafff32009-06-22 23:27:02 +00002449class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002451 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002453 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2454 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2455 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002456 // All of these have a two-operand InstAlias.
2457 let TwoOperandAliasConstraint = "$Vn = $Vd";
Evan Chengf81bf152009-11-23 21:57:23 +00002458 let isCommutable = Commutable;
2459}
2460class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2461 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002462 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002463 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002464 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2465 OpcodeStr, "$Vd, $Vn, $Vm", "",
2466 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002467 // All of these have a two-operand InstAlias.
2468 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 let isCommutable = Commutable;
2470}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002471class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002473 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002474 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002475 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2476 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002477 [(set (ResTy QPR:$Vd),
2478 (ResTy (ShOp (ResTy QPR:$Vn),
2479 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002480 imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002481 // All of these have a two-operand InstAlias.
2482 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002483 let isCommutable = 0;
2484}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002485class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002487 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002488 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2489 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002490 [(set (ResTy QPR:$Vd),
2491 (ResTy (ShOp (ResTy QPR:$Vn),
2492 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002493 imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002494 // All of these have a two-operand InstAlias.
2495 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002496 let isCommutable = 0;
2497}
Bob Wilson5bafff32009-06-22 23:27:02 +00002498
2499// Basic 3-register intrinsics, both double- and quad-register.
2500class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002501 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002502 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002503 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002504 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2505 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2506 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002507 // All of these have a two-operand InstAlias.
2508 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002509 let isCommutable = Commutable;
2510}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002511class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002512 string OpcodeStr, string Dt, ValueType Ty, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002513 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002514 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2515 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002516 [(set (Ty DPR:$Vd),
2517 (Ty (IntOp (Ty DPR:$Vn),
2518 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002519 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002520 let isCommutable = 0;
2521}
David Goodwin658ea602009-09-25 18:38:29 +00002522class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002523 string OpcodeStr, string Dt, ValueType Ty, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002524 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002525 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2526 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 [(set (Ty DPR:$Vd),
2528 (Ty (IntOp (Ty DPR:$Vn),
2529 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002530 let isCommutable = 0;
2531}
Owen Anderson3557d002010-10-26 20:56:57 +00002532class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2533 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002534 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002535 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2536 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2537 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2538 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002539 let TwoOperandAliasConstraint = "$Vm = $Vd";
Owen Andersonac922622010-10-26 21:13:59 +00002540 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002541}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002542
Bob Wilson5bafff32009-06-22 23:27:02 +00002543class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002544 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002545 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002546 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002547 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2548 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2549 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002550 // All of these have a two-operand InstAlias.
2551 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002552 let isCommutable = Commutable;
2553}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002554class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002555 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002556 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002557 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002558 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2559 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002560 [(set (ResTy QPR:$Vd),
2561 (ResTy (IntOp (ResTy QPR:$Vn),
2562 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002563 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002564 let isCommutable = 0;
2565}
David Goodwin658ea602009-09-25 18:38:29 +00002566class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002567 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002568 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002569 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002570 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2571 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002572 [(set (ResTy QPR:$Vd),
2573 (ResTy (IntOp (ResTy QPR:$Vn),
2574 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002575 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002576 let isCommutable = 0;
2577}
Owen Anderson3557d002010-10-26 20:56:57 +00002578class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2579 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002580 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002581 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2582 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2583 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2584 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002585 let TwoOperandAliasConstraint = "$Vm = $Vd";
Owen Andersonac922622010-10-26 21:13:59 +00002586 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002587}
Bob Wilson5bafff32009-06-22 23:27:02 +00002588
Bob Wilson4711d5c2010-12-13 23:02:37 +00002589// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002590class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002591 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002592 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002594 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2595 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2596 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2597 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2598
David Goodwin658ea602009-09-25 18:38:29 +00002599class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002600 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002601 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002602 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002603 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002604 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002605 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002606 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002607 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002608 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002609 (Ty (MulOp DPR:$Vn,
2610 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002611 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002612class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002613 string OpcodeStr, string Dt,
2614 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002615 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002616 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002617 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002618 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002619 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002620 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002621 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002622 (Ty (MulOp DPR:$Vn,
2623 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002624 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002625
Bob Wilson5bafff32009-06-22 23:27:02 +00002626class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002628 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002630 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2631 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2632 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2633 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002634class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002636 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002637 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002638 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002639 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002640 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002641 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002643 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002644 (ResTy (MulOp QPR:$Vn,
2645 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002646 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002647class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 string OpcodeStr, string Dt,
2649 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002650 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002651 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002652 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002653 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002654 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002655 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002657 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002658 (ResTy (MulOp QPR:$Vn,
2659 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002660 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002661
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002662// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2663class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2664 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002665 ValueType Ty, SDPatternOperator IntOp, SDNode OpNode>
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002666 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002667 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2668 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2669 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2670 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002671class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2672 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002673 ValueType Ty, SDPatternOperator IntOp, SDNode OpNode>
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002674 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002675 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2676 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2677 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2678 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002679
Bob Wilson5bafff32009-06-22 23:27:02 +00002680// Neon 3-argument intrinsics, both double- and quad-register.
2681// The destination register is also used as the first source operand register.
2682class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002683 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002684 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002685 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002686 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2687 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2688 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2689 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002690class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002691 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002692 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002693 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002694 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2695 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2696 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2697 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002699// Long Multiply-Add/Sub operations.
2700class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2701 InstrItinClass itin, string OpcodeStr, string Dt,
2702 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2703 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002704 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2705 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2706 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2707 (TyQ (MulOp (TyD DPR:$Vn),
2708 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002709class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2710 InstrItinClass itin, string OpcodeStr, string Dt,
2711 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002712 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002713 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002714 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002715 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002716 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002717 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002718 (TyQ (MulOp (TyD DPR:$Vn),
2719 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002720 imm:$lane))))))]>;
2721class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2722 InstrItinClass itin, string OpcodeStr, string Dt,
2723 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002724 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002725 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002726 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002727 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002728 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002729 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002730 (TyQ (MulOp (TyD DPR:$Vn),
2731 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002732 imm:$lane))))))]>;
2733
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002734// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2735class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2736 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002737 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, SDNode ExtOp,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002738 SDNode OpNode>
2739 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002740 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2741 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2742 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2743 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2744 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002745
Bob Wilson5bafff32009-06-22 23:27:02 +00002746// Neon Long 3-argument intrinsic. The destination register is
2747// a quad-register and is also used as the first source operand register.
2748class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002749 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002750 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002752 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2753 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2754 [(set QPR:$Vd,
2755 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002756class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002758 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002759 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002760 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002761 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002762 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002763 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002764 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002765 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002766 (OpTy DPR:$Vn),
2767 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002768 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002769class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2770 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002771 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002772 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002773 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002774 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002775 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002776 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002777 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002778 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002779 (OpTy DPR:$Vn),
2780 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002781 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002782
Bob Wilson5bafff32009-06-22 23:27:02 +00002783// Narrowing 3-register intrinsics.
2784class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002785 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002786 SDPatternOperator IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002788 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2789 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2790 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002791 let isCommutable = Commutable;
2792}
2793
Bob Wilson04d6c282010-08-29 05:57:34 +00002794// Long 3-register operations.
2795class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2796 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002797 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2798 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002799 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2800 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2801 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002802 let isCommutable = Commutable;
2803}
2804class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2805 InstrItinClass itin, string OpcodeStr, string Dt,
2806 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002807 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002808 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2809 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002810 [(set QPR:$Vd,
2811 (TyQ (OpNode (TyD DPR:$Vn),
2812 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002813class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2814 InstrItinClass itin, string OpcodeStr, string Dt,
2815 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002816 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002817 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2818 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002819 [(set QPR:$Vd,
2820 (TyQ (OpNode (TyD DPR:$Vn),
2821 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002822
2823// Long 3-register operations with explicitly extended operands.
2824class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2825 InstrItinClass itin, string OpcodeStr, string Dt,
2826 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2827 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002828 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002829 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2830 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2831 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2832 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002833 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002834}
2835
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002836// Long 3-register intrinsics with explicit extend (VABDL).
2837class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2838 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002839 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, SDNode ExtOp,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002840 bit Commutable>
2841 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002842 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2843 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2844 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2845 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002846 let isCommutable = Commutable;
2847}
2848
Bob Wilson5bafff32009-06-22 23:27:02 +00002849// Long 3-register intrinsics.
2850class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002852 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002853 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002854 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2855 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2856 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002857 let isCommutable = Commutable;
2858}
David Goodwin658ea602009-09-25 18:38:29 +00002859class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002861 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002862 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002863 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2864 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002865 [(set (ResTy QPR:$Vd),
2866 (ResTy (IntOp (OpTy DPR:$Vn),
2867 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002868 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002869class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2870 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002871 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002872 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002873 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2874 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002875 [(set (ResTy QPR:$Vd),
2876 (ResTy (IntOp (OpTy DPR:$Vn),
2877 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002878 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002879
Bob Wilson04d6c282010-08-29 05:57:34 +00002880// Wide 3-register operations.
2881class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2882 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2883 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002885 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2886 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2887 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2888 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002889 // All of these have a two-operand InstAlias.
2890 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 let isCommutable = Commutable;
2892}
2893
2894// Pairwise long 2-register intrinsics, both double- and quad-register.
2895class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 bits<2> op17_16, bits<5> op11_7, bit op4,
2897 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002898 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002899 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2900 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2901 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002902class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002903 bits<2> op17_16, bits<5> op11_7, bit op4,
2904 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002905 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002906 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2907 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2908 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909
2910// Pairwise long 2-register accumulate intrinsics,
2911// both double- and quad-register.
2912// The destination register is also used as the first source operand register.
2913class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 bits<2> op17_16, bits<5> op11_7, bit op4,
2915 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002916 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002918 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2919 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2920 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002921class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 bits<2> op17_16, bits<5> op11_7, bit op4,
2923 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002924 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002925 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002926 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2927 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2928 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002929
2930// Shift by immediate,
2931// both double- and quad-register.
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002932let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00002933class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002934 Format f, InstrItinClass itin, Operand ImmTy,
2935 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002936 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002937 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002938 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2939 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002940class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002941 Format f, InstrItinClass itin, Operand ImmTy,
2942 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002943 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002944 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002945 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2946 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002947}
Bob Wilson5bafff32009-06-22 23:27:02 +00002948
Johnny Chen6c8648b2010-03-17 23:26:50 +00002949// Long shift by immediate.
2950class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2951 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002952 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002953 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002954 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002955 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2956 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002957 (i32 imm:$SIMM))))]>;
2958
Bob Wilson5bafff32009-06-22 23:27:02 +00002959// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002960class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002961 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002962 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002963 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002964 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002965 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2966 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002967 (i32 imm:$SIMM))))]>;
2968
2969// Shift right by immediate and accumulate,
2970// both double- and quad-register.
Jim Grosbache1d866e2012-04-23 21:00:49 +00002971let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00002972class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002973 Operand ImmTy, string OpcodeStr, string Dt,
2974 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002975 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002976 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002977 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2978 [(set DPR:$Vd, (Ty (add DPR:$src1,
2979 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002980class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002981 Operand ImmTy, string OpcodeStr, string Dt,
2982 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002983 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002984 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002985 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2986 [(set QPR:$Vd, (Ty (add QPR:$src1,
2987 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Jim Grosbache1d866e2012-04-23 21:00:49 +00002988}
Bob Wilson5bafff32009-06-22 23:27:02 +00002989
2990// Shift by immediate and insert,
2991// both double- and quad-register.
Jim Grosbache1d866e2012-04-23 21:00:49 +00002992let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00002993class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002994 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2995 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002996 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002997 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002998 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2999 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003000class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00003001 Operand ImmTy, Format f, string OpcodeStr, string Dt,
3002 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00003003 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00003004 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00003005 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3006 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Jim Grosbache1d866e2012-04-23 21:00:49 +00003007}
Bob Wilson5bafff32009-06-22 23:27:02 +00003008
3009// Convert, with fractional bits immediate,
3010// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00003011class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003013 SDPatternOperator IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00003014 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003015 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3016 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3017 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003018class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003019 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003020 SDPatternOperator IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00003021 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003022 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3023 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3024 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003025
3026//===----------------------------------------------------------------------===//
3027// Multiclasses
3028//===----------------------------------------------------------------------===//
3029
Bob Wilson916ac5b2009-10-03 04:44:16 +00003030// Abbreviations used in multiclass suffixes:
3031// Q = quarter int (8 bit) elements
3032// H = half int (16 bit) elements
3033// S = single int (32 bit) elements
3034// D = double int (64 bit) elements
3035
Bob Wilson094dd802010-12-18 00:42:58 +00003036// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003037
Bob Wilson094dd802010-12-18 00:42:58 +00003038// Neon 2-register comparisons.
3039// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00003040multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3041 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00003042 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003043 // 64-bit vector types.
3044 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003045 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003046 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003047 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003048 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003049 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003050 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003051 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003052 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003053 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003054 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003055 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003056 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003057 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003058 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003059 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003060 let Inst{10} = 1; // overwrite F = 1
3061 }
3062
3063 // 128-bit vector types.
3064 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003065 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003066 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003067 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003068 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003069 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003070 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003071 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003072 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003073 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003074 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003075 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003076 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003077 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003078 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003079 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003080 let Inst{10} = 1; // overwrite F = 1
3081 }
3082}
3083
Bob Wilson094dd802010-12-18 00:42:58 +00003084
3085// Neon 2-register vector intrinsics,
3086// element sizes of 8, 16 and 32 bits:
3087multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3088 bits<5> op11_7, bit op4,
3089 InstrItinClass itinD, InstrItinClass itinQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003090 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson094dd802010-12-18 00:42:58 +00003091 // 64-bit vector types.
3092 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3093 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3094 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3095 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3096 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3097 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3098
3099 // 128-bit vector types.
3100 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3101 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3102 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3103 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3104 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3105 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3106}
3107
3108
3109// Neon Narrowing 2-register vector operations,
3110// source operand element sizes of 16, 32 and 64 bits:
3111multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3112 bits<5> op11_7, bit op6, bit op4,
3113 InstrItinClass itin, string OpcodeStr, string Dt,
3114 SDNode OpNode> {
3115 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3116 itin, OpcodeStr, !strconcat(Dt, "16"),
3117 v8i8, v8i16, OpNode>;
3118 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3119 itin, OpcodeStr, !strconcat(Dt, "32"),
3120 v4i16, v4i32, OpNode>;
3121 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3122 itin, OpcodeStr, !strconcat(Dt, "64"),
3123 v2i32, v2i64, OpNode>;
3124}
3125
3126// Neon Narrowing 2-register vector intrinsics,
3127// source operand element sizes of 16, 32 and 64 bits:
3128multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3129 bits<5> op11_7, bit op6, bit op4,
3130 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003131 SDPatternOperator IntOp> {
Bob Wilson094dd802010-12-18 00:42:58 +00003132 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3133 itin, OpcodeStr, !strconcat(Dt, "16"),
3134 v8i8, v8i16, IntOp>;
3135 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3136 itin, OpcodeStr, !strconcat(Dt, "32"),
3137 v4i16, v4i32, IntOp>;
3138 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3139 itin, OpcodeStr, !strconcat(Dt, "64"),
3140 v2i32, v2i64, IntOp>;
3141}
3142
3143
3144// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3145// source operand element sizes of 16, 32 and 64 bits:
3146multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3147 string OpcodeStr, string Dt, SDNode OpNode> {
3148 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3149 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3150 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3151 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3152 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3153 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3154}
3155
3156
Bob Wilson5bafff32009-06-22 23:27:02 +00003157// Neon 3-register vector operations.
3158
3159// First with only element sizes of 8, 16 and 32 bits:
3160multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003161 InstrItinClass itinD16, InstrItinClass itinD32,
3162 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 string OpcodeStr, string Dt,
3164 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003165 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003166 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003167 OpcodeStr, !strconcat(Dt, "8"),
3168 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003169 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003170 OpcodeStr, !strconcat(Dt, "16"),
3171 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003172 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003173 OpcodeStr, !strconcat(Dt, "32"),
3174 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
3176 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003177 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003178 OpcodeStr, !strconcat(Dt, "8"),
3179 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003180 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003181 OpcodeStr, !strconcat(Dt, "16"),
3182 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003183 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003184 OpcodeStr, !strconcat(Dt, "32"),
3185 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186}
3187
Jim Grosbach45755a72011-12-05 20:09:44 +00003188multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003189 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3190 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003191 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003192 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003193 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003194}
3195
Bob Wilson5bafff32009-06-22 23:27:02 +00003196// ....then also with element size 64 bits:
3197multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003198 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 string OpcodeStr, string Dt,
3200 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003201 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003203 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "64"),
3205 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003206 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 OpcodeStr, !strconcat(Dt, "64"),
3208 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003209}
3210
3211
Bob Wilson5bafff32009-06-22 23:27:02 +00003212// Neon 3-register vector intrinsics.
3213
3214// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003215multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003216 InstrItinClass itinD16, InstrItinClass itinD32,
3217 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003219 SDPatternOperator IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003220 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003221 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003223 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003224 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003226 v2i32, v2i32, IntOp, Commutable>;
3227
3228 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003229 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003230 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003231 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003232 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003234 v4i32, v4i32, IntOp, Commutable>;
3235}
Owen Anderson3557d002010-10-26 20:56:57 +00003236multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3237 InstrItinClass itinD16, InstrItinClass itinD32,
3238 InstrItinClass itinQ16, InstrItinClass itinQ32,
3239 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003240 SDPatternOperator IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003241 // 64-bit vector types.
3242 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3243 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003244 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003245 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3246 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003247 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003248
3249 // 128-bit vector types.
3250 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3251 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003252 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003253 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3254 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003255 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003256}
Bob Wilson5bafff32009-06-22 23:27:02 +00003257
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003258multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003259 InstrItinClass itinD16, InstrItinClass itinD32,
3260 InstrItinClass itinQ16, InstrItinClass itinQ32,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003261 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003262 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003264 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003266 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003267 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003268 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003270}
3271
Bob Wilson5bafff32009-06-22 23:27:02 +00003272// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003273multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003274 InstrItinClass itinD16, InstrItinClass itinD32,
3275 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003276 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003277 SDPatternOperator IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003278 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003279 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003280 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003281 OpcodeStr, !strconcat(Dt, "8"),
3282 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003283 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 OpcodeStr, !strconcat(Dt, "8"),
3285 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286}
Owen Anderson3557d002010-10-26 20:56:57 +00003287multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3288 InstrItinClass itinD16, InstrItinClass itinD32,
3289 InstrItinClass itinQ16, InstrItinClass itinQ32,
3290 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003291 SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003292 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003293 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003294 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3295 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003296 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003297 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3298 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003299 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003300}
3301
Bob Wilson5bafff32009-06-22 23:27:02 +00003302
3303// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003304multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003305 InstrItinClass itinD16, InstrItinClass itinD32,
3306 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003308 SDPatternOperator IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003309 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003310 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003311 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003312 OpcodeStr, !strconcat(Dt, "64"),
3313 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003314 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003315 OpcodeStr, !strconcat(Dt, "64"),
3316 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003317}
Owen Anderson3557d002010-10-26 20:56:57 +00003318multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3319 InstrItinClass itinD16, InstrItinClass itinD32,
3320 InstrItinClass itinQ16, InstrItinClass itinQ32,
3321 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003322 SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003323 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003324 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003325 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3326 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003327 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003328 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3329 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003330 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003331}
Bob Wilson5bafff32009-06-22 23:27:02 +00003332
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// Neon Narrowing 3-register vector intrinsics,
3334// source operand element sizes of 16, 32 and 64 bits:
3335multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003337 SDPatternOperator IntOp, bit Commutable = 0> {
Evan Chengf81bf152009-11-23 21:57:23 +00003338 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3339 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003340 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003341 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3342 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003344 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3345 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003346 v2i32, v2i64, IntOp, Commutable>;
3347}
3348
3349
Bob Wilson04d6c282010-08-29 05:57:34 +00003350// Neon Long 3-register vector operations.
3351
3352multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3353 InstrItinClass itin16, InstrItinClass itin32,
3354 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003355 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003356 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3357 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003358 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003359 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003360 OpcodeStr, !strconcat(Dt, "16"),
3361 v4i32, v4i16, OpNode, Commutable>;
3362 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3363 OpcodeStr, !strconcat(Dt, "32"),
3364 v2i64, v2i32, OpNode, Commutable>;
3365}
3366
3367multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3368 InstrItinClass itin, string OpcodeStr, string Dt,
3369 SDNode OpNode> {
3370 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3371 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3372 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3373 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3374}
3375
3376multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3377 InstrItinClass itin16, InstrItinClass itin32,
3378 string OpcodeStr, string Dt,
3379 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3380 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3381 OpcodeStr, !strconcat(Dt, "8"),
3382 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003383 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003384 OpcodeStr, !strconcat(Dt, "16"),
3385 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3386 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3387 OpcodeStr, !strconcat(Dt, "32"),
3388 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003389}
3390
Bob Wilson5bafff32009-06-22 23:27:02 +00003391// Neon Long 3-register vector intrinsics.
3392
3393// First with only element sizes of 16 and 32 bits:
3394multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003395 InstrItinClass itin16, InstrItinClass itin32,
3396 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003397 SDPatternOperator IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003398 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003399 OpcodeStr, !strconcat(Dt, "16"),
3400 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003401 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 OpcodeStr, !strconcat(Dt, "32"),
3403 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003404}
3405
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003406multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003408 SDPatternOperator IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003409 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003411 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003413}
3414
Bob Wilson5bafff32009-06-22 23:27:02 +00003415// ....then also with element size of 8 bits:
3416multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003417 InstrItinClass itin16, InstrItinClass itin32,
3418 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003419 SDPatternOperator IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003420 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003421 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003422 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 OpcodeStr, !strconcat(Dt, "8"),
3424 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425}
3426
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003427// ....with explicit extend (VABDL).
3428multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3429 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003430 SDPatternOperator IntOp, SDNode ExtOp, bit Commutable = 0> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003431 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3432 OpcodeStr, !strconcat(Dt, "8"),
3433 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003434 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003435 OpcodeStr, !strconcat(Dt, "16"),
3436 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3437 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3438 OpcodeStr, !strconcat(Dt, "32"),
3439 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3440}
3441
Bob Wilson5bafff32009-06-22 23:27:02 +00003442
3443// Neon Wide 3-register vector intrinsics,
3444// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003445multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3446 string OpcodeStr, string Dt,
3447 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3448 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3449 OpcodeStr, !strconcat(Dt, "8"),
3450 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3451 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3452 OpcodeStr, !strconcat(Dt, "16"),
3453 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3454 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3455 OpcodeStr, !strconcat(Dt, "32"),
3456 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003457}
3458
3459
3460// Neon Multiply-Op vector operations,
3461// element sizes of 8, 16 and 32 bits:
3462multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003463 InstrItinClass itinD16, InstrItinClass itinD32,
3464 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003466 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003467 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003469 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003471 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003473
3474 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003475 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003476 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003477 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003479 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481}
3482
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003483multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003484 InstrItinClass itinD16, InstrItinClass itinD32,
3485 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003487 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003489 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003490 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003491 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003492 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3493 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003494 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003495 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3496 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003497}
Bob Wilson5bafff32009-06-22 23:27:02 +00003498
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003499// Neon Intrinsic-Op vector operations,
3500// element sizes of 8, 16 and 32 bits:
3501multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3502 InstrItinClass itinD, InstrItinClass itinQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003503 string OpcodeStr, string Dt, SDPatternOperator IntOp,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003504 SDNode OpNode> {
3505 // 64-bit vector types.
3506 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3507 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3508 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3509 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3510 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3511 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3512
3513 // 128-bit vector types.
3514 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3515 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3516 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3517 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3518 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3519 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3520}
3521
Bob Wilson5bafff32009-06-22 23:27:02 +00003522// Neon 3-argument intrinsics,
3523// element sizes of 8, 16 and 32 bits:
3524multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003525 InstrItinClass itinD, InstrItinClass itinQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003526 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003527 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003528 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003529 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003530 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003531 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003532 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003533 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003534
3535 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003536 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003537 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003538 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003539 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003540 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003541 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003542}
3543
3544
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003545// Neon Long Multiply-Op vector operations,
3546// element sizes of 8, 16 and 32 bits:
3547multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3548 InstrItinClass itin16, InstrItinClass itin32,
3549 string OpcodeStr, string Dt, SDNode MulOp,
3550 SDNode OpNode> {
3551 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3552 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3553 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3554 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3555 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3556 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3557}
3558
3559multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3560 string Dt, SDNode MulOp, SDNode OpNode> {
3561 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3562 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3563 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3564 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3565}
3566
3567
Bob Wilson5bafff32009-06-22 23:27:02 +00003568// Neon Long 3-argument intrinsics.
3569
3570// First with only element sizes of 16 and 32 bits:
3571multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003572 InstrItinClass itin16, InstrItinClass itin32,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003573 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003574 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003575 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003576 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003577 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003578}
3579
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003580multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003581 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003582 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003583 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003584 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003585 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003586}
3587
Bob Wilson5bafff32009-06-22 23:27:02 +00003588// ....then also with element size of 8 bits:
3589multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003590 InstrItinClass itin16, InstrItinClass itin32,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003591 string OpcodeStr, string Dt, SDPatternOperator IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003592 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3593 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003594 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003595}
3596
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003597// ....with explicit extend (VABAL).
3598multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3599 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003600 SDPatternOperator IntOp, SDNode ExtOp, SDNode OpNode> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003601 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3602 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3603 IntOp, ExtOp, OpNode>;
3604 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3605 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3606 IntOp, ExtOp, OpNode>;
3607 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3608 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3609 IntOp, ExtOp, OpNode>;
3610}
3611
Bob Wilson5bafff32009-06-22 23:27:02 +00003612
Bob Wilson5bafff32009-06-22 23:27:02 +00003613// Neon Pairwise long 2-register intrinsics,
3614// element sizes of 8, 16 and 32 bits:
3615multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3616 bits<5> op11_7, bit op4,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003617 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003618 // 64-bit vector types.
3619 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003620 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003621 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003622 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003623 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003624 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003625
3626 // 128-bit vector types.
3627 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003629 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003630 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003632 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003633}
3634
3635
3636// Neon Pairwise long 2-register accumulate intrinsics,
3637// element sizes of 8, 16 and 32 bits:
3638multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3639 bits<5> op11_7, bit op4,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003640 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003641 // 64-bit vector types.
3642 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003643 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003644 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003645 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003646 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003647 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648
3649 // 128-bit vector types.
3650 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003651 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003652 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003653 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003654 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003655 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656}
3657
3658
3659// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003660// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003661// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003662multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3663 InstrItinClass itin, string OpcodeStr, string Dt,
3664 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003665 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003666 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003667 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003668 let Inst{21-19} = 0b001; // imm6 = 001xxx
3669 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003670 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003671 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003672 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3673 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003674 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003675 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003676 let Inst{21} = 0b1; // imm6 = 1xxxxx
3677 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003678 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003679 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003680 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003681
3682 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003683 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003684 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003685 let Inst{21-19} = 0b001; // imm6 = 001xxx
3686 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003687 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003688 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003689 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3690 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003691 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003692 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003693 let Inst{21} = 0b1; // imm6 = 1xxxxx
3694 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003695 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3696 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3697 // imm6 = xxxxxx
3698}
3699multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3700 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbach22378fd2012-04-05 07:23:53 +00003701 string baseOpc, SDNode OpNode> {
Bill Wendling7c6b6082011-03-08 23:48:09 +00003702 // 64-bit vector types.
3703 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3704 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3705 let Inst{21-19} = 0b001; // imm6 = 001xxx
3706 }
3707 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3708 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3709 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3710 }
3711 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3712 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3713 let Inst{21} = 0b1; // imm6 = 1xxxxx
3714 }
3715 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3716 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3717 // imm6 = xxxxxx
3718
3719 // 128-bit vector types.
3720 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3721 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3722 let Inst{21-19} = 0b001; // imm6 = 001xxx
3723 }
3724 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3725 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3726 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3727 }
3728 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3729 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3730 let Inst{21} = 0b1; // imm6 = 1xxxxx
3731 }
3732 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003733 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003734 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003735}
3736
Bob Wilson5bafff32009-06-22 23:27:02 +00003737// Neon Shift-Accumulate vector operations,
3738// element sizes of 8, 16, 32 and 64 bits:
3739multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003740 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003741 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003742 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003743 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003744 let Inst{21-19} = 0b001; // imm6 = 001xxx
3745 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003746 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003748 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3749 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003750 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003751 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003752 let Inst{21} = 0b1; // imm6 = 1xxxxx
3753 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003754 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003755 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003756 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003757
3758 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003759 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003760 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003761 let Inst{21-19} = 0b001; // imm6 = 001xxx
3762 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003763 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003764 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003765 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3766 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003767 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003768 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003769 let Inst{21} = 0b1; // imm6 = 1xxxxx
3770 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003771 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003772 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003773 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003774}
3775
Bob Wilson5bafff32009-06-22 23:27:02 +00003776// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003777// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003778// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003779multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3780 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003781 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003782 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3783 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003784 let Inst{21-19} = 0b001; // imm6 = 001xxx
3785 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003786 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3787 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003788 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3789 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003790 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3791 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003792 let Inst{21} = 0b1; // imm6 = 1xxxxx
3793 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003794 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3795 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003796 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003797
3798 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003799 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3800 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003801 let Inst{21-19} = 0b001; // imm6 = 001xxx
3802 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003803 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3804 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003805 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3806 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003807 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3808 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003809 let Inst{21} = 0b1; // imm6 = 1xxxxx
3810 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003811 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3812 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3813 // imm6 = xxxxxx
3814}
3815multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3816 string OpcodeStr> {
3817 // 64-bit vector types.
3818 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3819 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3820 let Inst{21-19} = 0b001; // imm6 = 001xxx
3821 }
3822 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3823 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3824 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3825 }
3826 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3827 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3828 let Inst{21} = 0b1; // imm6 = 1xxxxx
3829 }
3830 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3831 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3832 // imm6 = xxxxxx
3833
3834 // 128-bit vector types.
3835 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3836 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3837 let Inst{21-19} = 0b001; // imm6 = 001xxx
3838 }
3839 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3840 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3841 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3842 }
3843 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3844 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3845 let Inst{21} = 0b1; // imm6 = 1xxxxx
3846 }
3847 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3848 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003849 // imm6 = xxxxxx
3850}
3851
3852// Neon Shift Long operations,
3853// element sizes of 8, 16, 32 bits:
3854multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003855 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003856 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003857 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003858 let Inst{21-19} = 0b001; // imm6 = 001xxx
3859 }
3860 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003861 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003862 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3863 }
3864 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003865 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003866 let Inst{21} = 0b1; // imm6 = 1xxxxx
3867 }
3868}
3869
3870// Neon Shift Narrow operations,
3871// element sizes of 16, 32, 64 bits:
3872multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003873 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003874 SDNode OpNode> {
3875 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003876 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003877 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003878 let Inst{21-19} = 0b001; // imm6 = 001xxx
3879 }
3880 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003881 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003882 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003883 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3884 }
3885 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003886 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003887 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003888 let Inst{21} = 0b1; // imm6 = 1xxxxx
3889 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003890}
3891
3892//===----------------------------------------------------------------------===//
3893// Instruction Definitions.
3894//===----------------------------------------------------------------------===//
3895
3896// Vector Add Operations.
3897
3898// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003899defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003900 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003901def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003902 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003903def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003904 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003906defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3907 "vaddl", "s", add, sext, 1>;
3908defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3909 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003910// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003911defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3912defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003913// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003914defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3915 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3916 "vhadd", "s", int_arm_neon_vhadds, 1>;
3917defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3918 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3919 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003920// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003921defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3922 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3923 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3924defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3925 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3926 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003927// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003928defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3929 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3930 "vqadd", "s", int_arm_neon_vqadds, 1>;
3931defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3932 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3933 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003934// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003935defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3936 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003937// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003938defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3939 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003940
3941// Vector Multiply Operations.
3942
3943// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003944defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003945 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003946def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3947 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3948def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3949 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003950def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003951 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003952def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003953 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003954defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003955def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3956def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3957 v2f32, fmul>;
3958
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003959def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3960 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3961 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3962 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003963 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003964 (SubReg_i16_lane imm:$lane)))>;
3965def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3966 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3967 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3968 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003969 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003970 (SubReg_i32_lane imm:$lane)))>;
3971def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3972 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3973 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3974 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003975 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003976 (SubReg_i32_lane imm:$lane)))>;
3977
Bob Wilson5bafff32009-06-22 23:27:02 +00003978// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003979defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003980 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003981 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003982defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3983 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003984 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003985def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003986 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3987 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003988 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3989 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003990 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003991 (SubReg_i16_lane imm:$lane)))>;
3992def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003993 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3994 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003995 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3996 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003997 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003998 (SubReg_i32_lane imm:$lane)))>;
3999
Bob Wilson5bafff32009-06-22 23:27:02 +00004000// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004001defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
4002 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004003 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00004004defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
4005 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004006 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004007def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004008 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
4009 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004010 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
4011 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004012 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004013 (SubReg_i16_lane imm:$lane)))>;
4014def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004015 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
4016 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004017 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
4018 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004019 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004020 (SubReg_i32_lane imm:$lane)))>;
4021
Bob Wilson5bafff32009-06-22 23:27:02 +00004022// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004023defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4024 "vmull", "s", NEONvmulls, 1>;
4025defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4026 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004027def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00004028 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004029defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
4030defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004031
Bob Wilson5bafff32009-06-22 23:27:02 +00004032// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00004033defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
4034 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
4035defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
4036 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004037
4038// Vector Multiply-Accumulate and Multiply-Subtract Operations.
4039
4040// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00004041defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004042 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4043def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004044 v2f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004045 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004046def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004047 v4f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004048 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
David Goodwin658ea602009-09-25 18:38:29 +00004049defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004050 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4051def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004052 v2f32, fmul_su, fadd_mlx>,
4053 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004054def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004055 v4f32, v2f32, fmul_su, fadd_mlx>,
4056 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004057
4058def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004059 (mul (v8i16 QPR:$src2),
4060 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4061 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004062 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004063 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004064 (SubReg_i16_lane imm:$lane)))>;
4065
4066def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004067 (mul (v4i32 QPR:$src2),
4068 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4069 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004070 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004071 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004072 (SubReg_i32_lane imm:$lane)))>;
4073
Evan Cheng48575f62010-12-05 22:04:16 +00004074def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4075 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004076 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004077 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4078 (v4f32 QPR:$src2),
4079 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004080 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004081 (SubReg_i32_lane imm:$lane)))>,
4082 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004083
Bob Wilson5bafff32009-06-22 23:27:02 +00004084// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004085defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4086 "vmlal", "s", NEONvmulls, add>;
4087defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4088 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004089
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004090defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4091defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004092
Bob Wilson5bafff32009-06-22 23:27:02 +00004093// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004094defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004095 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004096defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004097
Bob Wilson5bafff32009-06-22 23:27:02 +00004098// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004099defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004100 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4101def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004102 v2f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004103 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004104def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004105 v4f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004106 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
David Goodwin658ea602009-09-25 18:38:29 +00004107defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004108 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4109def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004110 v2f32, fmul_su, fsub_mlx>,
4111 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004112def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004113 v4f32, v2f32, fmul_su, fsub_mlx>,
4114 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004115
4116def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004117 (mul (v8i16 QPR:$src2),
4118 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4119 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004120 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004121 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004122 (SubReg_i16_lane imm:$lane)))>;
4123
4124def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004125 (mul (v4i32 QPR:$src2),
4126 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4127 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004128 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004129 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004130 (SubReg_i32_lane imm:$lane)))>;
4131
Evan Cheng48575f62010-12-05 22:04:16 +00004132def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4133 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004134 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4135 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004136 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004137 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004138 (SubReg_i32_lane imm:$lane)))>,
4139 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004140
Bob Wilson5bafff32009-06-22 23:27:02 +00004141// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004142defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4143 "vmlsl", "s", NEONvmulls, sub>;
4144defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4145 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004146
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004147defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4148defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004149
Bob Wilson5bafff32009-06-22 23:27:02 +00004150// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004151defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004152 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004153defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004154
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004155// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4156def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4157 v2f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004158 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004159
4160def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4161 v4f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004162 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004163
4164// Fused Vector Multiply Subtract (floating-point)
4165def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4166 v2f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004167 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004168def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4169 v4f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004170 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004171
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004172// Match @llvm.fma.* intrinsics
Lang Hames77878002012-04-27 18:51:24 +00004173def : Pat<(v2f32 (fma DPR:$Vn, DPR:$Vm, DPR:$src1)),
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004174 (VFMAfd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004175 Requires<[HasVFP4]>;
Lang Hames77878002012-04-27 18:51:24 +00004176def : Pat<(v4f32 (fma QPR:$Vn, QPR:$Vm, QPR:$src1)),
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004177 (VFMAfq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004178 Requires<[HasVFP4]>;
Lang Hames77878002012-04-27 18:51:24 +00004179def : Pat<(v2f32 (fma (fneg DPR:$Vn), DPR:$Vm, DPR:$src1)),
Evan Cheng14b4c032012-04-11 06:59:47 +00004180 (VFMSfd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4181 Requires<[HasVFP4]>;
Lang Hames77878002012-04-27 18:51:24 +00004182def : Pat<(v4f32 (fma (fneg QPR:$Vn), QPR:$Vm, QPR:$src1)),
Evan Cheng14b4c032012-04-11 06:59:47 +00004183 (VFMSfq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4184 Requires<[HasVFP4]>;
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004185
Bob Wilson5bafff32009-06-22 23:27:02 +00004186// Vector Subtract Operations.
4187
4188// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004189defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004190 "vsub", "i", sub, 0>;
4191def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004192 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004193def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004194 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004195// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004196defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4197 "vsubl", "s", sub, sext, 0>;
4198defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4199 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004200// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004201defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4202defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004205 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004206 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004208 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004209 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004210// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004211defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004212 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004213 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004214defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004215 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004216 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004218defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4219 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004220// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004221defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4222 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224// Vector Comparisons.
4225
4226// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004227defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4228 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004229def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004230 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004231def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004232 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004233
Johnny Chen363ac582010-02-23 01:42:58 +00004234defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004235 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004236
Bob Wilson5bafff32009-06-22 23:27:02 +00004237// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004238defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4239 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004240defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004241 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004242def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4243 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004244def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004245 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004246
Johnny Chen363ac582010-02-23 01:42:58 +00004247defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004248 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004249defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004250 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004251
Bob Wilson5bafff32009-06-22 23:27:02 +00004252// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004253defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4254 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4255defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4256 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004257def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004258 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004259def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004260 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004261
Johnny Chen363ac582010-02-23 01:42:58 +00004262defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004263 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004264defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004265 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004266
Bob Wilson5bafff32009-06-22 23:27:02 +00004267// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004268def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4269 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4270def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4271 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004272// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004273def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4274 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4275def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4276 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004278defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004279 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004280
4281// Vector Bitwise Operations.
4282
Bob Wilsoncba270d2010-07-13 21:16:48 +00004283def vnotd : PatFrag<(ops node:$in),
4284 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4285def vnotq : PatFrag<(ops node:$in),
4286 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004287
4288
Bob Wilson5bafff32009-06-22 23:27:02 +00004289// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004290def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4291 v2i32, v2i32, and, 1>;
4292def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4293 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004294
4295// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004296def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4297 v2i32, v2i32, xor, 1>;
4298def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4299 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
4301// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004302def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4303 v2i32, v2i32, or, 1>;
4304def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4305 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004306
Owen Andersond9668172010-11-03 22:44:51 +00004307def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004308 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004309 IIC_VMOVImm,
4310 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4311 [(set DPR:$Vd,
4312 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4313 let Inst{9} = SIMM{9};
4314}
4315
Owen Anderson080c0922010-11-05 19:27:46 +00004316def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004317 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004318 IIC_VMOVImm,
4319 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4320 [(set DPR:$Vd,
4321 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004322 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004323}
4324
4325def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004326 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004327 IIC_VMOVImm,
4328 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4329 [(set QPR:$Vd,
4330 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4331 let Inst{9} = SIMM{9};
4332}
4333
Owen Anderson080c0922010-11-05 19:27:46 +00004334def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004335 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004336 IIC_VMOVImm,
4337 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4338 [(set QPR:$Vd,
4339 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004340 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004341}
4342
4343
Bob Wilson5bafff32009-06-22 23:27:02 +00004344// VBIC : Vector Bitwise Bit Clear (AND NOT)
Jim Grosbach27279302012-05-02 21:11:56 +00004345let TwoOperandAliasConstraint = "$Vn = $Vd" in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004346def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4347 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4348 "vbic", "$Vd, $Vn, $Vm", "",
4349 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4350 (vnotd DPR:$Vm))))]>;
4351def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4352 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4353 "vbic", "$Vd, $Vn, $Vm", "",
4354 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4355 (vnotq QPR:$Vm))))]>;
Jim Grosbach27279302012-05-02 21:11:56 +00004356}
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
Owen Anderson080c0922010-11-05 19:27:46 +00004358def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004359 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004360 IIC_VMOVImm,
4361 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4362 [(set DPR:$Vd,
4363 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4364 let Inst{9} = SIMM{9};
4365}
4366
4367def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004368 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004369 IIC_VMOVImm,
4370 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4371 [(set DPR:$Vd,
4372 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4373 let Inst{10-9} = SIMM{10-9};
4374}
4375
4376def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004377 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004378 IIC_VMOVImm,
4379 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4380 [(set QPR:$Vd,
4381 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4382 let Inst{9} = SIMM{9};
4383}
4384
4385def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004386 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004387 IIC_VMOVImm,
4388 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4389 [(set QPR:$Vd,
4390 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4391 let Inst{10-9} = SIMM{10-9};
4392}
4393
Bob Wilson5bafff32009-06-22 23:27:02 +00004394// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004395def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4396 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4397 "vorn", "$Vd, $Vn, $Vm", "",
4398 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4399 (vnotd DPR:$Vm))))]>;
4400def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4401 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4402 "vorn", "$Vd, $Vn, $Vm", "",
4403 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4404 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004405
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004406// VMVN : Vector Bitwise NOT (Immediate)
4407
4408let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004409
Owen Andersonca6945e2010-12-01 00:28:25 +00004410def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004411 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004412 "vmvn", "i16", "$Vd, $SIMM", "",
4413 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004414 let Inst{9} = SIMM{9};
4415}
4416
Owen Andersonca6945e2010-12-01 00:28:25 +00004417def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004418 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004419 "vmvn", "i16", "$Vd, $SIMM", "",
4420 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004421 let Inst{9} = SIMM{9};
4422}
4423
Owen Andersonca6945e2010-12-01 00:28:25 +00004424def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004425 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004426 "vmvn", "i32", "$Vd, $SIMM", "",
4427 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004428 let Inst{11-8} = SIMM{11-8};
4429}
4430
Owen Andersonca6945e2010-12-01 00:28:25 +00004431def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004432 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004433 "vmvn", "i32", "$Vd, $SIMM", "",
4434 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004435 let Inst{11-8} = SIMM{11-8};
4436}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004437}
4438
Bob Wilson5bafff32009-06-22 23:27:02 +00004439// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004440def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004441 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4442 "vmvn", "$Vd, $Vm", "",
4443 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004444def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004445 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4446 "vmvn", "$Vd, $Vm", "",
4447 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004448def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4449def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004450
4451// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004452def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4453 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004454 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004455 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004456 [(set DPR:$Vd,
4457 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004458
4459def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4460 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4461 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4462
Owen Anderson4110b432010-10-25 20:13:13 +00004463def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4464 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004465 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004466 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004467 [(set QPR:$Vd,
4468 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004469
4470def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4471 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4472 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004473
4474// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004475// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004476// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004477def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004478 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004479 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004480 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004481 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004482def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004483 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004484 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004485 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004486 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004487
Bob Wilson5bafff32009-06-22 23:27:02 +00004488// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004489// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004490// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004491def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004492 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004493 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004494 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004495 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004496def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004497 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004498 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004499 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004500 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004501
4502// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004503// for equivalent operations with different register constraints; it just
4504// inserts copies.
4505
4506// Vector Absolute Differences.
4507
4508// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004509defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004510 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004511 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004512defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004513 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004514 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004515def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004516 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004517def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004518 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004519
4520// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004521defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4522 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4523defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4524 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004525
4526// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004527defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4528 "vaba", "s", int_arm_neon_vabds, add>;
4529defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4530 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004531
4532// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004533defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4534 "vabal", "s", int_arm_neon_vabds, zext, add>;
4535defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4536 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004537
4538// Vector Maximum and Minimum.
4539
4540// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004541defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004542 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004543 "vmax", "s", int_arm_neon_vmaxs, 1>;
4544defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004545 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004546 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004547def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4548 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004549 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004550def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4551 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004552 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4553
4554// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004555defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4556 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4557 "vmin", "s", int_arm_neon_vmins, 1>;
4558defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4559 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4560 "vmin", "u", int_arm_neon_vminu, 1>;
4561def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4562 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004563 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004564def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4565 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004566 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004567
4568// Vector Pairwise Operations.
4569
4570// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004571def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4572 "vpadd", "i8",
4573 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4574def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4575 "vpadd", "i16",
4576 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4577def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4578 "vpadd", "i32",
4579 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004580def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004581 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004582 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004583
4584// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004585defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004586 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004587defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004588 int_arm_neon_vpaddlu>;
4589
4590// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004591defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004592 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004593defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004594 int_arm_neon_vpadalu>;
4595
4596// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004597def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004598 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004599def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004600 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004601def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004602 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004603def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004604 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004605def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004606 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004607def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004608 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004609def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004610 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004611
4612// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004613def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004614 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004615def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004616 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004617def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004618 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004619def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004620 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004621def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004622 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004623def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004624 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004625def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004626 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004627
4628// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4629
4630// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004631def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004632 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004633 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004634def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004635 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004636 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004637def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004638 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004639 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004640def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004641 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004642 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004643
4644// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004645def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004646 IIC_VRECSD, "vrecps", "f32",
4647 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004648def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004649 IIC_VRECSQ, "vrecps", "f32",
4650 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004651
4652// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004653def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004654 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004655 v2i32, v2i32, int_arm_neon_vrsqrte>;
4656def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004657 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004658 v4i32, v4i32, int_arm_neon_vrsqrte>;
4659def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004660 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004661 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004662def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004663 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004664 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004665
4666// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004667def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004668 IIC_VRECSD, "vrsqrts", "f32",
4669 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004670def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004671 IIC_VRECSQ, "vrsqrts", "f32",
4672 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673
4674// Vector Shifts.
4675
4676// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004677defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004678 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004679 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004680defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004681 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004682 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004683
Bob Wilson5bafff32009-06-22 23:27:02 +00004684// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004685defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4686
Bob Wilson5bafff32009-06-22 23:27:02 +00004687// VSHR : Vector Shift Right (Immediate)
Jim Grosbach22378fd2012-04-05 07:23:53 +00004688defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", "VSHRs",
4689 NEONvshrs>;
4690defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", "VSHRu",
4691 NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004692
4693// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004694defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4695defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004696
4697// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004698class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004699 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004700 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004701 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004702 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004703 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004704 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004705}
Evan Chengf81bf152009-11-23 21:57:23 +00004706def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004707 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004708def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004709 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004710def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004711 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004712
4713// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004714defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004715 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004716
4717// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004718defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004719 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004720 "vrshl", "s", int_arm_neon_vrshifts>;
4721defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004722 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004723 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724// VRSHR : Vector Rounding Shift Right
Jim Grosbach22378fd2012-04-05 07:23:53 +00004725defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", "VRSHRs",
4726 NEONvrshrs>;
4727defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", "VRSHRu",
4728 NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004729
4730// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004731defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004732 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004733
4734// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004735defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004736 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004737 "vqshl", "s", int_arm_neon_vqshifts>;
4738defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004739 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004740 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004741// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004742defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4743defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4744
Bob Wilson5bafff32009-06-22 23:27:02 +00004745// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004746defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747
4748// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004749defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004750 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004751defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004752 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004753
4754// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004755defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004756 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004757
4758// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004759defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004760 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004761 "vqrshl", "s", int_arm_neon_vqrshifts>;
4762defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004763 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004764 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004765
4766// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004767defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004768 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004769defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004770 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004771
4772// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004773defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004774 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004775
4776// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004777defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4778defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004779// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004780defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4781defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004782
4783// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004784defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4785
Bob Wilson5bafff32009-06-22 23:27:02 +00004786// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004787defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004788
4789// Vector Absolute and Saturating Absolute.
4790
4791// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004792defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004793 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004794 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004795def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004796 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004797 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004798def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004799 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004800 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004801
4802// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004803defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004804 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004805 int_arm_neon_vqabs>;
4806
4807// Vector Negate.
4808
Bob Wilsoncba270d2010-07-13 21:16:48 +00004809def vnegd : PatFrag<(ops node:$in),
4810 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4811def vnegq : PatFrag<(ops node:$in),
4812 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004813
Evan Chengf81bf152009-11-23 21:57:23 +00004814class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004815 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4816 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4817 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004818class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004819 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4820 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4821 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004822
Chris Lattner0a00ed92010-03-28 08:39:10 +00004823// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004824def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4825def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4826def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4827def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4828def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4829def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004830
4831// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004832def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004833 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4834 "vneg", "f32", "$Vd, $Vm", "",
4835 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004836def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004837 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4838 "vneg", "f32", "$Vd, $Vm", "",
4839 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004840
Bob Wilsoncba270d2010-07-13 21:16:48 +00004841def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4842def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4843def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4844def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4845def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4846def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004847
4848// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004849defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004850 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004851 int_arm_neon_vqneg>;
4852
4853// Vector Bit Counting Operations.
4854
4855// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004856defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004857 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004858 int_arm_neon_vcls>;
4859// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004860defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004861 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Joel Jones06a6a302012-07-13 23:25:25 +00004862 ctlz>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004863// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004864def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004865 IIC_VCNTiD, "vcnt", "8",
Joel Jones7c82e6a2012-07-18 00:02:16 +00004866 v8i8, v8i8, ctpop>;
David Goodwin127221f2009-09-23 21:38:08 +00004867def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004868 IIC_VCNTiQ, "vcnt", "8",
Joel Jones7c82e6a2012-07-18 00:02:16 +00004869 v16i8, v16i8, ctpop>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004870
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004871// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004872def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Jim Grosbacha45e3742012-03-30 18:53:01 +00004873 (outs DPR:$Vd, DPR:$Vm), (ins DPR:$in1, DPR:$in2),
4874 NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm",
Lang Hames2cc494b2012-02-13 23:37:19 +00004875 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004876def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Jim Grosbacha45e3742012-03-30 18:53:01 +00004877 (outs QPR:$Vd, QPR:$Vm), (ins QPR:$in1, QPR:$in2),
4878 NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm",
Lang Hames2cc494b2012-02-13 23:37:19 +00004879 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004880
Bob Wilson5bafff32009-06-22 23:27:02 +00004881// Vector Move Operations.
4882
4883// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004884def : InstAlias<"vmov${p} $Vd, $Vm",
4885 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4886def : InstAlias<"vmov${p} $Vd, $Vm",
4887 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004888
Bob Wilson5bafff32009-06-22 23:27:02 +00004889// VMOV : Vector Move (Immediate)
4890
Evan Cheng47006be2010-05-17 21:54:50 +00004891let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004892def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004893 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004894 "vmov", "i8", "$Vd, $SIMM", "",
4895 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4896def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004897 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004898 "vmov", "i8", "$Vd, $SIMM", "",
4899 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004900
Owen Andersonca6945e2010-12-01 00:28:25 +00004901def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004902 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004903 "vmov", "i16", "$Vd, $SIMM", "",
4904 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004905 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004906}
4907
Owen Andersonca6945e2010-12-01 00:28:25 +00004908def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004909 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004910 "vmov", "i16", "$Vd, $SIMM", "",
4911 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004912 let Inst{9} = SIMM{9};
4913}
Bob Wilson5bafff32009-06-22 23:27:02 +00004914
Owen Andersonca6945e2010-12-01 00:28:25 +00004915def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004916 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004917 "vmov", "i32", "$Vd, $SIMM", "",
4918 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004919 let Inst{11-8} = SIMM{11-8};
4920}
4921
Owen Andersonca6945e2010-12-01 00:28:25 +00004922def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004923 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004924 "vmov", "i32", "$Vd, $SIMM", "",
4925 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004926 let Inst{11-8} = SIMM{11-8};
4927}
Bob Wilson5bafff32009-06-22 23:27:02 +00004928
Owen Andersonca6945e2010-12-01 00:28:25 +00004929def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004930 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004931 "vmov", "i64", "$Vd, $SIMM", "",
4932 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4933def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004934 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004935 "vmov", "i64", "$Vd, $SIMM", "",
4936 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004937
4938def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4939 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4940 "vmov", "f32", "$Vd, $SIMM", "",
4941 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4942def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4943 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4944 "vmov", "f32", "$Vd, $SIMM", "",
4945 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004946} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004947
4948// VMOV : Vector Get Lane (move scalar to ARM core register)
4949
Johnny Chen131c4a52009-11-23 17:48:17 +00004950def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004951 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4952 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004953 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4954 imm:$lane))]> {
4955 let Inst{21} = lane{2};
4956 let Inst{6-5} = lane{1-0};
4957}
Johnny Chen131c4a52009-11-23 17:48:17 +00004958def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004959 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4960 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004961 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4962 imm:$lane))]> {
4963 let Inst{21} = lane{1};
4964 let Inst{6} = lane{0};
4965}
Johnny Chen131c4a52009-11-23 17:48:17 +00004966def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004967 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4968 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004969 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4970 imm:$lane))]> {
4971 let Inst{21} = lane{2};
4972 let Inst{6-5} = lane{1-0};
4973}
Johnny Chen131c4a52009-11-23 17:48:17 +00004974def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004975 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4976 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004977 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4978 imm:$lane))]> {
4979 let Inst{21} = lane{1};
4980 let Inst{6} = lane{0};
4981}
Johnny Chen131c4a52009-11-23 17:48:17 +00004982def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004983 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4984 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004985 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4986 imm:$lane))]> {
4987 let Inst{21} = lane{0};
4988}
Bob Wilson5bafff32009-06-22 23:27:02 +00004989// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4990def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4991 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004992 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004993 (SubReg_i8_lane imm:$lane))>;
4994def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4995 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004996 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004997 (SubReg_i16_lane imm:$lane))>;
4998def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4999 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005000 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005001 (SubReg_i8_lane imm:$lane))>;
5002def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
5003 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005004 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005005 (SubReg_i16_lane imm:$lane))>;
5006def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
5007 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005008 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005009 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00005010def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00005011 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00005012 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005013def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00005014 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00005015 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005016//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005017// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005018def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005019 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005020
5021
5022// VMOV : Vector Set Lane (move ARM core register to scalar)
5023
Owen Andersond2fbdb72010-10-27 21:28:09 +00005024let Constraints = "$src1 = $V" in {
5025def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005026 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
5027 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005028 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
5029 GPR:$R, imm:$lane))]> {
5030 let Inst{21} = lane{2};
5031 let Inst{6-5} = lane{1-0};
5032}
5033def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005034 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
5035 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005036 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
5037 GPR:$R, imm:$lane))]> {
5038 let Inst{21} = lane{1};
5039 let Inst{6} = lane{0};
5040}
5041def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005042 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
5043 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005044 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
5045 GPR:$R, imm:$lane))]> {
5046 let Inst{21} = lane{0};
5047}
Bob Wilson5bafff32009-06-22 23:27:02 +00005048}
5049def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005050 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005051 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005052 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005053 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005054 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005055def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005056 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005057 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005058 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005059 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005060 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005061def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005062 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005063 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005064 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005065 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005066 (DSubReg_i32_reg imm:$lane)))>;
5067
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00005068def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005069 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
5070 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005071def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005072 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
5073 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005074
5075//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005076// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005077def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005078 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005079
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005080def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005081 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005082def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005083 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005084def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005085 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005086
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005087def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5088 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5089def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5090 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5091def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5092 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5093
5094def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5095 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5096 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005097 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005098def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5099 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5100 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005101 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005102def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5103 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5104 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005105 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005106
Bob Wilson5bafff32009-06-22 23:27:02 +00005107// VDUP : Vector Duplicate (from ARM core register to all elements)
5108
Evan Chengf81bf152009-11-23 21:57:23 +00005109class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005110 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5111 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5112 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005113class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005114 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5115 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5116 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005117
Evan Chengf81bf152009-11-23 21:57:23 +00005118def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5119def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5120def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5121def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5122def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5123def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005124
Jim Grosbach958108a2011-03-11 20:44:08 +00005125def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5126def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005127
5128// VDUP : Vector Duplicate Lane (from scalar to all elements)
5129
Johnny Chene4614f72010-03-25 17:01:27 +00005130class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005131 ValueType Ty, Operand IdxTy>
5132 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5133 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005134 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005135
Johnny Chene4614f72010-03-25 17:01:27 +00005136class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005137 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5138 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5139 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005140 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005141 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005142
Bob Wilson507df402009-10-21 02:15:46 +00005143// Inst{19-16} is partially specified depending on the element size.
5144
Jim Grosbach460a9052011-10-07 23:56:00 +00005145def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5146 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005147 let Inst{19-17} = lane{2-0};
5148}
Jim Grosbach460a9052011-10-07 23:56:00 +00005149def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5150 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005151 let Inst{19-18} = lane{1-0};
5152}
Jim Grosbach460a9052011-10-07 23:56:00 +00005153def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5154 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005155 let Inst{19} = lane{0};
5156}
Jim Grosbach460a9052011-10-07 23:56:00 +00005157def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5158 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005159 let Inst{19-17} = lane{2-0};
5160}
Jim Grosbach460a9052011-10-07 23:56:00 +00005161def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5162 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005163 let Inst{19-18} = lane{1-0};
5164}
Jim Grosbach460a9052011-10-07 23:56:00 +00005165def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5166 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005167 let Inst{19} = lane{0};
5168}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005169
5170def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5171 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5172
5173def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5174 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005175
Bob Wilson0ce37102009-08-14 05:08:32 +00005176def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5177 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5178 (DSubReg_i8_reg imm:$lane))),
5179 (SubReg_i8_lane imm:$lane)))>;
5180def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5181 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5182 (DSubReg_i16_reg imm:$lane))),
5183 (SubReg_i16_lane imm:$lane)))>;
5184def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5185 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5186 (DSubReg_i32_reg imm:$lane))),
5187 (SubReg_i32_lane imm:$lane)))>;
5188def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005189 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005190 (DSubReg_i32_reg imm:$lane))),
5191 (SubReg_i32_lane imm:$lane)))>;
5192
Jim Grosbach65dc3032010-10-06 21:16:16 +00005193def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005194 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005195def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005196 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005197
Bob Wilson5bafff32009-06-22 23:27:02 +00005198// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005199defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005200 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005201// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005202defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5203 "vqmovn", "s", int_arm_neon_vqmovns>;
5204defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5205 "vqmovn", "u", int_arm_neon_vqmovnu>;
5206defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5207 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005208// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005209defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5210defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005211def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5212def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5213def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005214
5215// Vector Conversions.
5216
Johnny Chen9e088762010-03-17 17:52:21 +00005217// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005218def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5219 v2i32, v2f32, fp_to_sint>;
5220def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5221 v2i32, v2f32, fp_to_uint>;
5222def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5223 v2f32, v2i32, sint_to_fp>;
5224def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5225 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005226
Johnny Chen6c8648b2010-03-17 23:26:50 +00005227def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5228 v4i32, v4f32, fp_to_sint>;
5229def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5230 v4i32, v4f32, fp_to_uint>;
5231def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5232 v4f32, v4i32, sint_to_fp>;
5233def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5234 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005235
5236// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005237let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005238def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005239 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005240def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005241 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005242def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005243 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005244def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005245 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005246}
Bob Wilson5bafff32009-06-22 23:27:02 +00005247
Owen Andersonb589be92011-11-15 19:55:00 +00005248let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005249def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005250 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005251def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005252 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005253def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005254 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005255def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005256 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005257}
Bob Wilson5bafff32009-06-22 23:27:02 +00005258
Bob Wilson04063562010-12-15 22:14:12 +00005259// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5260def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5261 IIC_VUNAQ, "vcvt", "f16.f32",
5262 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5263 Requires<[HasNEON, HasFP16]>;
5264def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5265 IIC_VUNAQ, "vcvt", "f32.f16",
5266 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5267 Requires<[HasNEON, HasFP16]>;
5268
Bob Wilsond8e17572009-08-12 22:31:50 +00005269// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005270
5271// VREV64 : Vector Reverse elements within 64-bit doublewords
5272
Evan Chengf81bf152009-11-23 21:57:23 +00005273class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005274 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5275 (ins DPR:$Vm), IIC_VMOVD,
5276 OpcodeStr, Dt, "$Vd, $Vm", "",
5277 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005278class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005279 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5280 (ins QPR:$Vm), IIC_VMOVQ,
5281 OpcodeStr, Dt, "$Vd, $Vm", "",
5282 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005283
Evan Chengf81bf152009-11-23 21:57:23 +00005284def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5285def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5286def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005287def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005288
Evan Chengf81bf152009-11-23 21:57:23 +00005289def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5290def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5291def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005292def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005293
5294// VREV32 : Vector Reverse elements within 32-bit words
5295
Evan Chengf81bf152009-11-23 21:57:23 +00005296class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005297 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5298 (ins DPR:$Vm), IIC_VMOVD,
5299 OpcodeStr, Dt, "$Vd, $Vm", "",
5300 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005301class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005302 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5303 (ins QPR:$Vm), IIC_VMOVQ,
5304 OpcodeStr, Dt, "$Vd, $Vm", "",
5305 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005306
Evan Chengf81bf152009-11-23 21:57:23 +00005307def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5308def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005309
Evan Chengf81bf152009-11-23 21:57:23 +00005310def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5311def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005312
5313// VREV16 : Vector Reverse elements within 16-bit halfwords
5314
Evan Chengf81bf152009-11-23 21:57:23 +00005315class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005316 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5317 (ins DPR:$Vm), IIC_VMOVD,
5318 OpcodeStr, Dt, "$Vd, $Vm", "",
5319 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005320class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005321 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5322 (ins QPR:$Vm), IIC_VMOVQ,
5323 OpcodeStr, Dt, "$Vd, $Vm", "",
5324 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005325
Evan Chengf81bf152009-11-23 21:57:23 +00005326def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5327def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005328
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005329// Other Vector Shuffles.
5330
Bob Wilson5e8b8332011-01-07 04:59:04 +00005331// Aligned extractions: really just dropping registers
5332
5333class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5334 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5335 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5336
5337def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5338
5339def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5340
5341def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5342
5343def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5344
5345def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5346
5347
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005348// VEXT : Vector Extract
5349
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00005350
5351// All of these have a two-operand InstAlias.
5352let TwoOperandAliasConstraint = "$Vn = $Vd" in {
Jim Grosbach587f5062011-12-02 23:34:39 +00005353class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005354 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005355 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005356 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5357 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005358 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005359 bits<4> index;
5360 let Inst{11-8} = index{3-0};
5361}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005362
Jim Grosbach587f5062011-12-02 23:34:39 +00005363class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005364 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005365 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005366 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5367 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005368 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005369 bits<4> index;
5370 let Inst{11-8} = index{3-0};
5371}
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00005372}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005373
Jim Grosbach587f5062011-12-02 23:34:39 +00005374def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005375 let Inst{11-8} = index{3-0};
5376}
Jim Grosbach587f5062011-12-02 23:34:39 +00005377def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005378 let Inst{11-9} = index{2-0};
5379 let Inst{8} = 0b0;
5380}
Jim Grosbach587f5062011-12-02 23:34:39 +00005381def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005382 let Inst{11-10} = index{1-0};
5383 let Inst{9-8} = 0b00;
5384}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005385def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5386 (v2f32 DPR:$Vm),
5387 (i32 imm:$index))),
5388 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005389
Jim Grosbach587f5062011-12-02 23:34:39 +00005390def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005391 let Inst{11-8} = index{3-0};
5392}
Jim Grosbach587f5062011-12-02 23:34:39 +00005393def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005394 let Inst{11-9} = index{2-0};
5395 let Inst{8} = 0b0;
5396}
Jim Grosbach587f5062011-12-02 23:34:39 +00005397def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005398 let Inst{11-10} = index{1-0};
5399 let Inst{9-8} = 0b00;
5400}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005401def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005402 let Inst{11} = index{0};
5403 let Inst{10-8} = 0b000;
5404}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005405def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5406 (v4f32 QPR:$Vm),
5407 (i32 imm:$index))),
5408 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005409
Bob Wilson64efd902009-08-08 05:53:00 +00005410// VTRN : Vector Transpose
5411
Evan Chengf81bf152009-11-23 21:57:23 +00005412def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5413def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5414def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005415
Evan Chengf81bf152009-11-23 21:57:23 +00005416def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5417def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5418def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005419
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005420// VUZP : Vector Unzip (Deinterleave)
5421
Evan Chengf81bf152009-11-23 21:57:23 +00005422def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5423def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
Jim Grosbach18355472012-04-11 17:40:18 +00005424// vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
5425def : NEONInstAlias<"vuzp${p}.32 $Dd, $Dm",
5426 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005427
Evan Chengf81bf152009-11-23 21:57:23 +00005428def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5429def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5430def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005431
5432// VZIP : Vector Zip (Interleave)
5433
Evan Chengf81bf152009-11-23 21:57:23 +00005434def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5435def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
Jim Grosbach6073b302012-04-11 16:53:25 +00005436// vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
5437def : NEONInstAlias<"vzip${p}.32 $Dd, $Dm",
5438 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005439
Evan Chengf81bf152009-11-23 21:57:23 +00005440def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5441def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5442def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005443
Bob Wilson114a2662009-08-12 20:51:55 +00005444// Vector Table Lookup and Table Extension.
5445
5446// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005447let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005448def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005449 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005450 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5451 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5452 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005453let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005454def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005455 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005456 (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005457 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005458def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005459 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005460 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5461 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005462def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005463 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005464 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005465 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005466 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005467} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005468
Bob Wilsonbd916c52010-09-13 23:55:10 +00005469def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005470 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005471def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005472 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005473
Bob Wilson114a2662009-08-12 20:51:55 +00005474// VTBX : Vector Table Extension
5475def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005476 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005477 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5478 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005479 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005480 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005481let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005482def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005483 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005484 (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005485 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005486def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005487 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005488 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005489 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005490 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005491 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005492def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005493 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5494 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5495 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005496 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005497} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005498
Bob Wilsonbd916c52010-09-13 23:55:10 +00005499def VTBX3Pseudo
5500 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005501 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005502def VTBX4Pseudo
5503 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005504 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005505} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005506
Bob Wilson5bafff32009-06-22 23:27:02 +00005507//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005508// NEON instructions for single-precision FP math
5509//===----------------------------------------------------------------------===//
5510
Bob Wilson0e6d5402010-12-13 23:02:31 +00005511class N2VSPat<SDNode OpNode, NeonI Inst>
5512 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005513 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005514 (v2f32 (COPY_TO_REGCLASS (Inst
5515 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005516 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5517 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005518
5519class N3VSPat<SDNode OpNode, NeonI Inst>
5520 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005521 (EXTRACT_SUBREG
5522 (v2f32 (COPY_TO_REGCLASS (Inst
5523 (INSERT_SUBREG
5524 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5525 SPR:$a, ssub_0),
5526 (INSERT_SUBREG
5527 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5528 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005529
5530class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5531 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005532 (EXTRACT_SUBREG
5533 (v2f32 (COPY_TO_REGCLASS (Inst
5534 (INSERT_SUBREG
5535 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5536 SPR:$acc, ssub_0),
5537 (INSERT_SUBREG
5538 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5539 SPR:$a, ssub_0),
5540 (INSERT_SUBREG
5541 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5542 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005543
Bob Wilson4711d5c2010-12-13 23:02:37 +00005544def : N3VSPat<fadd, VADDfd>;
5545def : N3VSPat<fsub, VSUBfd>;
5546def : N3VSPat<fmul, VMULfd>;
5547def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005548 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005549def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005550 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005551def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005552 Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005553def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005554 Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005555def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005556def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005557def : N3VSPat<NEONfmax, VMAXfd>;
5558def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005559def : N2VSPat<arm_ftosi, VCVTf2sd>;
5560def : N2VSPat<arm_ftoui, VCVTf2ud>;
5561def : N2VSPat<arm_sitof, VCVTs2fd>;
5562def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005563
Evan Cheng1d2426c2009-08-07 19:30:41 +00005564//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005565// Non-Instruction Patterns
5566//===----------------------------------------------------------------------===//
5567
5568// bit_convert
5569def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5570def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5571def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5572def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5573def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5574def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5575def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5576def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5577def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5578def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5579def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5580def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5581def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5582def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5583def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5584def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5585def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5586def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5587def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5588def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5589def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5590def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5591def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5592def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5593def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5594def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5595def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5596def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5597def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5598def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5599
5600def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5601def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5602def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5603def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5604def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5605def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5606def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5607def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5608def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5609def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5610def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5611def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5612def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5613def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5614def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5615def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5616def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5617def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5618def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5619def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5620def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5621def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5622def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5623def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5624def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5625def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5626def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5627def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5628def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5629def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005630
James Molloy873fd5f2012-02-20 09:24:05 +00005631// Vector lengthening move with load, matching extending loads.
5632
5633// extload, zextload and sextload for a standard lengthening load. Example:
Tim Northovere0b464f2012-08-13 09:06:31 +00005634// Lengthen_Single<"8", "i16", "8"> =
5635// Pat<(v8i16 (extloadvi8 addrmode6:$addr))
5636// (VMOVLuv8i16 (VLD1d8 addrmode6:$addr,
5637// (f64 (IMPLICIT_DEF)), (i32 0)))>;
James Molloy873fd5f2012-02-20 09:24:05 +00005638multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
Tim Northovere0b464f2012-08-13 09:06:31 +00005639 let AddedComplexity = 10 in {
James Molloy873fd5f2012-02-20 09:24:05 +00005640 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005641 (!cast<PatFrag>("extloadvi" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005642 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005643 (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>;
5644
James Molloy873fd5f2012-02-20 09:24:05 +00005645 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005646 (!cast<PatFrag>("zextloadvi" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005647 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005648 (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>;
5649
James Molloy873fd5f2012-02-20 09:24:05 +00005650 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005651 (!cast<PatFrag>("sextloadvi" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005652 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005653 (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>;
5654 }
James Molloy873fd5f2012-02-20 09:24:05 +00005655}
5656
5657// extload, zextload and sextload for a lengthening load which only uses
5658// half the lanes available. Example:
5659// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
Tim Northover37abe8d2012-04-26 08:46:29 +00005660// Pat<(v4i16 (extloadvi8 addrmode6oneL32:$addr)),
5661// (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd32 addrmode6oneL32:$addr,
5662// (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005663// dsub_0)>;
5664multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5665 string InsnLanes, string InsnTy> {
5666 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005667 (!cast<PatFrag>("extloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005668 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005669 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005670 dsub_0)>;
5671 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005672 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005673 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005674 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005675 dsub_0)>;
5676 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005677 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005678 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005679 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005680 dsub_0)>;
5681}
5682
5683// extload, zextload and sextload for a lengthening load followed by another
5684// lengthening load, to quadruple the initial length.
James Molloy72aadc02012-04-17 08:18:00 +00005685//
Tim Northovere0b464f2012-08-13 09:06:31 +00005686// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32"> =
5687// Pat<(v4i32 (extloadvi8 addrmode6oneL32:$addr))
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005688// (EXTRACT_SUBREG (VMOVLuv4i32
Tim Northover37abe8d2012-04-26 08:46:29 +00005689// (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd32 addrmode6oneL32:$addr,
5690// (f64 (IMPLICIT_DEF)),
5691// (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005692// dsub_0)),
Tim Northover37abe8d2012-04-26 08:46:29 +00005693// dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005694multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5695 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
James Molloy72aadc02012-04-17 08:18:00 +00005696 string Insn2Ty> {
5697 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005698 (!cast<PatFrag>("extloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy72aadc02012-04-17 08:18:00 +00005699 (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5700 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005701 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005702 dsub_0))>;
James Molloy72aadc02012-04-17 08:18:00 +00005703 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005704 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy72aadc02012-04-17 08:18:00 +00005705 (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5706 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005707 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005708 dsub_0))>;
James Molloy72aadc02012-04-17 08:18:00 +00005709 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005710 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy72aadc02012-04-17 08:18:00 +00005711 (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5712 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005713 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005714 dsub_0))>;
James Molloy72aadc02012-04-17 08:18:00 +00005715}
5716
5717// extload, zextload and sextload for a lengthening load followed by another
5718// lengthening load, to quadruple the initial length, but which ends up only
5719// requiring half the available lanes (a 64-bit outcome instead of a 128-bit).
5720//
5721// Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32"> =
Tim Northovere0b464f2012-08-13 09:06:31 +00005722// Pat<(v2i32 (extloadvi8 addrmode6:$addr))
Tim Northover37abe8d2012-04-26 08:46:29 +00005723// (EXTRACT_SUBREG (VMOVLuv4i32
Tim Northovere0b464f2012-08-13 09:06:31 +00005724// (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005725// (f64 (IMPLICIT_DEF)), (i32 0))),
5726// dsub_0)),
5727// dsub_0)>;
James Molloy72aadc02012-04-17 08:18:00 +00005728multiclass Lengthen_HalfDouble<string DestLanes, string DestTy, string SrcTy,
5729 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5730 string Insn2Ty> {
James Molloy873fd5f2012-02-20 09:24:05 +00005731 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005732 (!cast<PatFrag>("extloadv" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005733 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5734 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005735 (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005736 dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005737 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005738 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005739 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005740 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5741 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005742 (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005743 dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005744 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005745 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005746 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005747 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5748 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005749 (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005750 dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005751 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005752}
5753
Tim Northovere0b464f2012-08-13 09:06:31 +00005754defm : Lengthen_Single<"8", "i16", "8">; // v8i8 -> v8i16
5755defm : Lengthen_Single<"4", "i32", "16">; // v4i16 -> v4i32
5756defm : Lengthen_Single<"2", "i64", "32">; // v2i32 -> v2i64
James Molloy873fd5f2012-02-20 09:24:05 +00005757
5758defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
James Molloy873fd5f2012-02-20 09:24:05 +00005759defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5760
James Molloy72aadc02012-04-17 08:18:00 +00005761// Double lengthening - v4i8 -> v4i16 -> v4i32
5762defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32">;
James Molloy873fd5f2012-02-20 09:24:05 +00005763// v2i8 -> v2i16 -> v2i32
James Molloy72aadc02012-04-17 08:18:00 +00005764defm : Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32">;
James Molloy873fd5f2012-02-20 09:24:05 +00005765// v2i16 -> v2i32 -> v2i64
James Molloy72aadc02012-04-17 08:18:00 +00005766defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64">;
James Molloy873fd5f2012-02-20 09:24:05 +00005767
5768// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
Tim Northovere0b464f2012-08-13 09:06:31 +00005769def : Pat<(v2i64 (extloadvi8 addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005770 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
Tim Northovere0b464f2012-08-13 09:06:31 +00005771 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005772 (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>;
Tim Northovere0b464f2012-08-13 09:06:31 +00005773def : Pat<(v2i64 (zextloadvi8 addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005774 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
Tim Northovere0b464f2012-08-13 09:06:31 +00005775 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005776 (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>;
Tim Northovere0b464f2012-08-13 09:06:31 +00005777def : Pat<(v2i64 (sextloadvi8 addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005778 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
Tim Northovere0b464f2012-08-13 09:06:31 +00005779 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005780 (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005781
5782//===----------------------------------------------------------------------===//
5783// Assembler aliases
5784//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005785
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005786def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5787 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5788def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5789 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5790
Jim Grosbach43329832011-12-09 21:46:04 +00005791// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005792defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005793 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005794defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005795 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005796defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005797 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005798defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005799 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005800defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005801 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005802defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005803 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005804defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005805 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005806defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005807 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005808// ... two-operand aliases
Jim Grosbach78d13e12012-01-24 17:23:29 +00005809defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005810 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005811defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005812 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005813defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005814 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005815defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005816 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005817defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005818 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005819defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005820 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005821
Jim Grosbach872eedb2011-12-02 22:01:52 +00005822// VLD1 single-lane pseudo-instructions. These need special handling for
5823// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005824def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005825 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005826def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005827 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005828def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005829 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005830
Jim Grosbach8b31f952012-01-23 19:39:08 +00005831def VLD1LNdWB_fixed_Asm_8 :
5832 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005833 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005834def VLD1LNdWB_fixed_Asm_16 :
5835 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005836 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005837def VLD1LNdWB_fixed_Asm_32 :
5838 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005839 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005840def VLD1LNdWB_register_Asm_8 :
5841 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005842 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5843 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005844def VLD1LNdWB_register_Asm_16 :
5845 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005846 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005847 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005848def VLD1LNdWB_register_Asm_32 :
5849 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005850 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005851 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005852
5853
5854// VST1 single-lane pseudo-instructions. These need special handling for
5855// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005856def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005857 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005858def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005859 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005860def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005861 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005862
Jim Grosbach8b31f952012-01-23 19:39:08 +00005863def VST1LNdWB_fixed_Asm_8 :
5864 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005865 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005866def VST1LNdWB_fixed_Asm_16 :
5867 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005868 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005869def VST1LNdWB_fixed_Asm_32 :
5870 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005871 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005872def VST1LNdWB_register_Asm_8 :
5873 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005874 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5875 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005876def VST1LNdWB_register_Asm_16 :
5877 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005878 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005879 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005880def VST1LNdWB_register_Asm_32 :
5881 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005882 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005883 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005884
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005885// VLD2 single-lane pseudo-instructions. These need special handling for
5886// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005887def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005888 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005889def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005890 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005891def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005892 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005893def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005894 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005895def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005896 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005897
Jim Grosbach8b31f952012-01-23 19:39:08 +00005898def VLD2LNdWB_fixed_Asm_8 :
5899 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005900 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005901def VLD2LNdWB_fixed_Asm_16 :
5902 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005903 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005904def VLD2LNdWB_fixed_Asm_32 :
5905 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005906 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005907def VLD2LNqWB_fixed_Asm_16 :
5908 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005909 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005910def VLD2LNqWB_fixed_Asm_32 :
5911 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005912 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005913def VLD2LNdWB_register_Asm_8 :
5914 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005915 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5916 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005917def VLD2LNdWB_register_Asm_16 :
5918 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005919 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005920 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005921def VLD2LNdWB_register_Asm_32 :
5922 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005923 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005924 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005925def VLD2LNqWB_register_Asm_16 :
5926 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005927 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5928 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005929def VLD2LNqWB_register_Asm_32 :
5930 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005931 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5932 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005933
5934
5935// VST2 single-lane pseudo-instructions. These need special handling for
5936// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005937def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005938 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005939def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005940 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005941def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005942 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005943def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005944 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005945def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005946 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005947
Jim Grosbach8b31f952012-01-23 19:39:08 +00005948def VST2LNdWB_fixed_Asm_8 :
5949 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005950 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005951def VST2LNdWB_fixed_Asm_16 :
5952 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005953 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005954def VST2LNdWB_fixed_Asm_32 :
5955 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005956 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005957def VST2LNqWB_fixed_Asm_16 :
5958 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005959 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005960def VST2LNqWB_fixed_Asm_32 :
5961 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005962 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005963def VST2LNdWB_register_Asm_8 :
5964 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005965 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5966 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005967def VST2LNdWB_register_Asm_16 :
5968 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005969 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005970 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005971def VST2LNdWB_register_Asm_32 :
5972 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005973 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005974 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005975def VST2LNqWB_register_Asm_16 :
5976 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005977 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5978 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005979def VST2LNqWB_register_Asm_32 :
5980 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005981 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5982 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005983
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005984// VLD3 all-lanes pseudo-instructions. These need special handling for
5985// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005986def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005987 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005988def VLD3DUPdAsm_16: NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005989 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005990def VLD3DUPdAsm_32: NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005991 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005992def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005993 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005994def VLD3DUPqAsm_16: NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005995 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005996def VLD3DUPqAsm_32: NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005997 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5998
5999def VLD3DUPdWB_fixed_Asm_8 :
6000 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6001 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6002def VLD3DUPdWB_fixed_Asm_16 :
6003 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6004 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6005def VLD3DUPdWB_fixed_Asm_32 :
6006 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6007 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6008def VLD3DUPqWB_fixed_Asm_8 :
6009 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6010 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6011def VLD3DUPqWB_fixed_Asm_16 :
6012 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6013 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6014def VLD3DUPqWB_fixed_Asm_32 :
6015 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6016 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6017def VLD3DUPdWB_register_Asm_8 :
6018 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6019 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6020 rGPR:$Rm, pred:$p)>;
6021def VLD3DUPdWB_register_Asm_16 :
6022 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6023 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6024 rGPR:$Rm, pred:$p)>;
6025def VLD3DUPdWB_register_Asm_32 :
6026 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6027 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6028 rGPR:$Rm, pred:$p)>;
6029def VLD3DUPqWB_register_Asm_8 :
6030 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6031 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6032 rGPR:$Rm, pred:$p)>;
6033def VLD3DUPqWB_register_Asm_16 :
6034 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6035 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6036 rGPR:$Rm, pred:$p)>;
6037def VLD3DUPqWB_register_Asm_32 :
6038 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6039 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6040 rGPR:$Rm, pred:$p)>;
6041
Jim Grosbach8b31f952012-01-23 19:39:08 +00006042
Jim Grosbach3a678af2012-01-23 21:53:26 +00006043// VLD3 single-lane pseudo-instructions. These need special handling for
6044// the lane index that an InstAlias can't handle, so we use these instead.
6045def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6046 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6047def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6048 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6049def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6050 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6051def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6052 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6053def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6054 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6055
6056def VLD3LNdWB_fixed_Asm_8 :
6057 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6058 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6059def VLD3LNdWB_fixed_Asm_16 :
6060 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6061 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6062def VLD3LNdWB_fixed_Asm_32 :
6063 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6064 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6065def VLD3LNqWB_fixed_Asm_16 :
6066 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6067 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6068def VLD3LNqWB_fixed_Asm_32 :
6069 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6070 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6071def VLD3LNdWB_register_Asm_8 :
6072 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6073 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6074 rGPR:$Rm, pred:$p)>;
6075def VLD3LNdWB_register_Asm_16 :
6076 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6077 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6078 rGPR:$Rm, pred:$p)>;
6079def VLD3LNdWB_register_Asm_32 :
6080 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6081 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6082 rGPR:$Rm, pred:$p)>;
6083def VLD3LNqWB_register_Asm_16 :
6084 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6085 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6086 rGPR:$Rm, pred:$p)>;
6087def VLD3LNqWB_register_Asm_32 :
6088 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6089 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6090 rGPR:$Rm, pred:$p)>;
6091
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006092// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006093// the vector operands that the normal instructions don't yet model.
6094// FIXME: Remove these when the register classes and instructions are updated.
6095def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6096 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6097def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6098 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6099def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6100 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6101def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6102 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6103def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6104 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6105def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6106 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6107
6108def VLD3dWB_fixed_Asm_8 :
6109 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6110 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6111def VLD3dWB_fixed_Asm_16 :
6112 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6113 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6114def VLD3dWB_fixed_Asm_32 :
6115 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6116 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6117def VLD3qWB_fixed_Asm_8 :
6118 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6119 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6120def VLD3qWB_fixed_Asm_16 :
6121 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6122 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6123def VLD3qWB_fixed_Asm_32 :
6124 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6125 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6126def VLD3dWB_register_Asm_8 :
6127 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6128 (ins VecListThreeD:$list, addrmode6:$addr,
6129 rGPR:$Rm, pred:$p)>;
6130def VLD3dWB_register_Asm_16 :
6131 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6132 (ins VecListThreeD:$list, addrmode6:$addr,
6133 rGPR:$Rm, pred:$p)>;
6134def VLD3dWB_register_Asm_32 :
6135 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6136 (ins VecListThreeD:$list, addrmode6:$addr,
6137 rGPR:$Rm, pred:$p)>;
6138def VLD3qWB_register_Asm_8 :
6139 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6140 (ins VecListThreeQ:$list, addrmode6:$addr,
6141 rGPR:$Rm, pred:$p)>;
6142def VLD3qWB_register_Asm_16 :
6143 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6144 (ins VecListThreeQ:$list, addrmode6:$addr,
6145 rGPR:$Rm, pred:$p)>;
6146def VLD3qWB_register_Asm_32 :
6147 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6148 (ins VecListThreeQ:$list, addrmode6:$addr,
6149 rGPR:$Rm, pred:$p)>;
6150
Jim Grosbach4adb1822012-01-24 00:07:41 +00006151// VST3 single-lane pseudo-instructions. These need special handling for
6152// the lane index that an InstAlias can't handle, so we use these instead.
6153def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6154 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6155def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6156 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6157def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6158 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6159def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6160 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6161def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6162 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6163
6164def VST3LNdWB_fixed_Asm_8 :
6165 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6166 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6167def VST3LNdWB_fixed_Asm_16 :
6168 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6169 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6170def VST3LNdWB_fixed_Asm_32 :
6171 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6172 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6173def VST3LNqWB_fixed_Asm_16 :
6174 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6175 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6176def VST3LNqWB_fixed_Asm_32 :
6177 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6178 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6179def VST3LNdWB_register_Asm_8 :
6180 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6181 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6182 rGPR:$Rm, pred:$p)>;
6183def VST3LNdWB_register_Asm_16 :
6184 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6185 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6186 rGPR:$Rm, pred:$p)>;
6187def VST3LNdWB_register_Asm_32 :
6188 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6189 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6190 rGPR:$Rm, pred:$p)>;
6191def VST3LNqWB_register_Asm_16 :
6192 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6193 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6194 rGPR:$Rm, pred:$p)>;
6195def VST3LNqWB_register_Asm_32 :
6196 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6197 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6198 rGPR:$Rm, pred:$p)>;
6199
6200
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006201// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006202// the vector operands that the normal instructions don't yet model.
6203// FIXME: Remove these when the register classes and instructions are updated.
6204def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6205 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6206def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6207 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6208def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6209 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6210def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6211 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6212def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6213 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6214def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6215 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6216
6217def VST3dWB_fixed_Asm_8 :
6218 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6219 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6220def VST3dWB_fixed_Asm_16 :
6221 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6222 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6223def VST3dWB_fixed_Asm_32 :
6224 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6225 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6226def VST3qWB_fixed_Asm_8 :
6227 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6228 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6229def VST3qWB_fixed_Asm_16 :
6230 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6231 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6232def VST3qWB_fixed_Asm_32 :
6233 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6234 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6235def VST3dWB_register_Asm_8 :
6236 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6237 (ins VecListThreeD:$list, addrmode6:$addr,
6238 rGPR:$Rm, pred:$p)>;
6239def VST3dWB_register_Asm_16 :
6240 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6241 (ins VecListThreeD:$list, addrmode6:$addr,
6242 rGPR:$Rm, pred:$p)>;
6243def VST3dWB_register_Asm_32 :
6244 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6245 (ins VecListThreeD:$list, addrmode6:$addr,
6246 rGPR:$Rm, pred:$p)>;
6247def VST3qWB_register_Asm_8 :
6248 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6249 (ins VecListThreeQ:$list, addrmode6:$addr,
6250 rGPR:$Rm, pred:$p)>;
6251def VST3qWB_register_Asm_16 :
6252 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6253 (ins VecListThreeQ:$list, addrmode6:$addr,
6254 rGPR:$Rm, pred:$p)>;
6255def VST3qWB_register_Asm_32 :
6256 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6257 (ins VecListThreeQ:$list, addrmode6:$addr,
6258 rGPR:$Rm, pred:$p)>;
6259
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006260// VLD4 all-lanes pseudo-instructions. These need special handling for
6261// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006262def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006263 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006264def VLD4DUPdAsm_16: NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006265 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006266def VLD4DUPdAsm_32: NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006267 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006268def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006269 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006270def VLD4DUPqAsm_16: NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006271 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006272def VLD4DUPqAsm_32: NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006273 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6274
6275def VLD4DUPdWB_fixed_Asm_8 :
6276 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6277 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6278def VLD4DUPdWB_fixed_Asm_16 :
6279 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6280 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6281def VLD4DUPdWB_fixed_Asm_32 :
6282 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6283 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6284def VLD4DUPqWB_fixed_Asm_8 :
6285 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6286 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6287def VLD4DUPqWB_fixed_Asm_16 :
6288 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6289 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6290def VLD4DUPqWB_fixed_Asm_32 :
6291 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6292 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6293def VLD4DUPdWB_register_Asm_8 :
6294 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6295 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6296 rGPR:$Rm, pred:$p)>;
6297def VLD4DUPdWB_register_Asm_16 :
6298 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6299 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6300 rGPR:$Rm, pred:$p)>;
6301def VLD4DUPdWB_register_Asm_32 :
6302 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6303 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6304 rGPR:$Rm, pred:$p)>;
6305def VLD4DUPqWB_register_Asm_8 :
6306 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6307 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6308 rGPR:$Rm, pred:$p)>;
6309def VLD4DUPqWB_register_Asm_16 :
6310 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6311 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6312 rGPR:$Rm, pred:$p)>;
6313def VLD4DUPqWB_register_Asm_32 :
6314 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6315 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6316 rGPR:$Rm, pred:$p)>;
6317
6318
Jim Grosbache983a132012-01-24 18:37:25 +00006319// VLD4 single-lane pseudo-instructions. These need special handling for
6320// the lane index that an InstAlias can't handle, so we use these instead.
6321def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6322 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6323def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6324 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6325def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6326 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6327def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6328 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6329def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6330 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6331
6332def VLD4LNdWB_fixed_Asm_8 :
6333 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6334 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6335def VLD4LNdWB_fixed_Asm_16 :
6336 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6337 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6338def VLD4LNdWB_fixed_Asm_32 :
6339 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6340 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6341def VLD4LNqWB_fixed_Asm_16 :
6342 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6343 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6344def VLD4LNqWB_fixed_Asm_32 :
6345 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6346 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6347def VLD4LNdWB_register_Asm_8 :
6348 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6349 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6350 rGPR:$Rm, pred:$p)>;
6351def VLD4LNdWB_register_Asm_16 :
6352 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6353 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6354 rGPR:$Rm, pred:$p)>;
6355def VLD4LNdWB_register_Asm_32 :
6356 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6357 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6358 rGPR:$Rm, pred:$p)>;
6359def VLD4LNqWB_register_Asm_16 :
6360 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6361 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6362 rGPR:$Rm, pred:$p)>;
6363def VLD4LNqWB_register_Asm_32 :
6364 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6365 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6366 rGPR:$Rm, pred:$p)>;
6367
Jim Grosbachc387fc62012-01-23 23:20:46 +00006368
6369
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006370// VLD4 multiple structure pseudo-instructions. These need special handling for
6371// the vector operands that the normal instructions don't yet model.
6372// FIXME: Remove these when the register classes and instructions are updated.
6373def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6374 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6375def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6376 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6377def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6378 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6379def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6380 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6381def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6382 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6383def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6384 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6385
6386def VLD4dWB_fixed_Asm_8 :
6387 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6388 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6389def VLD4dWB_fixed_Asm_16 :
6390 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6391 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6392def VLD4dWB_fixed_Asm_32 :
6393 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6394 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6395def VLD4qWB_fixed_Asm_8 :
6396 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6397 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6398def VLD4qWB_fixed_Asm_16 :
6399 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6400 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6401def VLD4qWB_fixed_Asm_32 :
6402 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6403 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6404def VLD4dWB_register_Asm_8 :
6405 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6406 (ins VecListFourD:$list, addrmode6:$addr,
6407 rGPR:$Rm, pred:$p)>;
6408def VLD4dWB_register_Asm_16 :
6409 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6410 (ins VecListFourD:$list, addrmode6:$addr,
6411 rGPR:$Rm, pred:$p)>;
6412def VLD4dWB_register_Asm_32 :
6413 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6414 (ins VecListFourD:$list, addrmode6:$addr,
6415 rGPR:$Rm, pred:$p)>;
6416def VLD4qWB_register_Asm_8 :
6417 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6418 (ins VecListFourQ:$list, addrmode6:$addr,
6419 rGPR:$Rm, pred:$p)>;
6420def VLD4qWB_register_Asm_16 :
6421 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6422 (ins VecListFourQ:$list, addrmode6:$addr,
6423 rGPR:$Rm, pred:$p)>;
6424def VLD4qWB_register_Asm_32 :
6425 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6426 (ins VecListFourQ:$list, addrmode6:$addr,
6427 rGPR:$Rm, pred:$p)>;
6428
Jim Grosbach88a54de2012-01-24 18:53:13 +00006429// VST4 single-lane pseudo-instructions. These need special handling for
6430// the lane index that an InstAlias can't handle, so we use these instead.
6431def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6432 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6433def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6434 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6435def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6436 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6437def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6438 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6439def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6440 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6441
6442def VST4LNdWB_fixed_Asm_8 :
6443 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6444 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6445def VST4LNdWB_fixed_Asm_16 :
6446 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6447 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6448def VST4LNdWB_fixed_Asm_32 :
6449 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6450 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6451def VST4LNqWB_fixed_Asm_16 :
6452 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6453 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6454def VST4LNqWB_fixed_Asm_32 :
6455 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6456 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6457def VST4LNdWB_register_Asm_8 :
6458 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6459 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6460 rGPR:$Rm, pred:$p)>;
6461def VST4LNdWB_register_Asm_16 :
6462 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6463 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6464 rGPR:$Rm, pred:$p)>;
6465def VST4LNdWB_register_Asm_32 :
6466 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6467 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6468 rGPR:$Rm, pred:$p)>;
6469def VST4LNqWB_register_Asm_16 :
6470 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6471 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6472 rGPR:$Rm, pred:$p)>;
6473def VST4LNqWB_register_Asm_32 :
6474 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6475 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6476 rGPR:$Rm, pred:$p)>;
6477
Jim Grosbach539aab72012-01-24 00:58:13 +00006478
6479// VST4 multiple structure pseudo-instructions. These need special handling for
6480// the vector operands that the normal instructions don't yet model.
6481// FIXME: Remove these when the register classes and instructions are updated.
6482def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6483 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6484def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6485 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6486def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6487 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6488def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6489 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6490def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6491 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6492def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6493 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6494
6495def VST4dWB_fixed_Asm_8 :
6496 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6497 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6498def VST4dWB_fixed_Asm_16 :
6499 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6500 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6501def VST4dWB_fixed_Asm_32 :
6502 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6503 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6504def VST4qWB_fixed_Asm_8 :
6505 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6506 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6507def VST4qWB_fixed_Asm_16 :
6508 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6509 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6510def VST4qWB_fixed_Asm_32 :
6511 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6512 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6513def VST4dWB_register_Asm_8 :
6514 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6515 (ins VecListFourD:$list, addrmode6:$addr,
6516 rGPR:$Rm, pred:$p)>;
6517def VST4dWB_register_Asm_16 :
6518 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6519 (ins VecListFourD:$list, addrmode6:$addr,
6520 rGPR:$Rm, pred:$p)>;
6521def VST4dWB_register_Asm_32 :
6522 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6523 (ins VecListFourD:$list, addrmode6:$addr,
6524 rGPR:$Rm, pred:$p)>;
6525def VST4qWB_register_Asm_8 :
6526 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6527 (ins VecListFourQ:$list, addrmode6:$addr,
6528 rGPR:$Rm, pred:$p)>;
6529def VST4qWB_register_Asm_16 :
6530 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6531 (ins VecListFourQ:$list, addrmode6:$addr,
6532 rGPR:$Rm, pred:$p)>;
6533def VST4qWB_register_Asm_32 :
6534 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6535 (ins VecListFourQ:$list, addrmode6:$addr,
6536 rGPR:$Rm, pred:$p)>;
6537
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006538// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006539defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006540 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006541defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006542 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6543
Jim Grosbach470855b2011-12-07 17:51:15 +00006544// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6545// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006546def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6547 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6548def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6549 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6550def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6551 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6552def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6553 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6554def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6555 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6556def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6557 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6558def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6559 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6560// Q-register versions.
6561def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6562 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6563def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6564 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6565def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6566 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6567def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6568 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6569def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6570 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6571def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6572 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6573def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6574 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6575
6576// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6577// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006578def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6579 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6580def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6581 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6582def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6583 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6584def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6585 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6586def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6587 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6588def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6589 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6590def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6591 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6592// Q-register versions.
6593def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6594 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6595def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6596 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6597def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6598 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6599def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6600 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6601def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6602 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6603def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6604 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6605def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6606 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006607
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006608// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006609defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006610 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006611defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006612 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6613
Jim Grosbachc94206e2012-02-28 19:11:07 +00006614// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
6615defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6616 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6617defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6618 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6619defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6620 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6621defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6622 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6623defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6624 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6625defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6626 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6627
Jim Grosbach9b087852011-12-19 23:51:07 +00006628// "vmov Rd, #-imm" can be handled via "vmvn".
6629def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6630 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6631def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6632 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6633def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6634 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6635def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6636 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6637
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006638// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6639// these should restrict to just the Q register variants, but the register
6640// classes are enough to match correctly regardless, so we keep it simple
6641// and just use MnemonicAlias.
6642def : NEONMnemonicAlias<"vbicq", "vbic">;
6643def : NEONMnemonicAlias<"vandq", "vand">;
6644def : NEONMnemonicAlias<"veorq", "veor">;
6645def : NEONMnemonicAlias<"vorrq", "vorr">;
6646
6647def : NEONMnemonicAlias<"vmovq", "vmov">;
6648def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006649// Explicit versions for floating point so that the FPImm variants get
6650// handled early. The parser gets confused otherwise.
6651def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6652def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006653
6654def : NEONMnemonicAlias<"vaddq", "vadd">;
6655def : NEONMnemonicAlias<"vsubq", "vsub">;
6656
6657def : NEONMnemonicAlias<"vminq", "vmin">;
6658def : NEONMnemonicAlias<"vmaxq", "vmax">;
6659
6660def : NEONMnemonicAlias<"vmulq", "vmul">;
6661
6662def : NEONMnemonicAlias<"vabsq", "vabs">;
6663
6664def : NEONMnemonicAlias<"vshlq", "vshl">;
6665def : NEONMnemonicAlias<"vshrq", "vshr">;
6666
6667def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6668
6669def : NEONMnemonicAlias<"vcleq", "vcle">;
6670def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006671
6672def : NEONMnemonicAlias<"vzipq", "vzip">;
6673def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006674
6675def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6676def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006677
6678
6679// Alias for loading floating point immediates that aren't representable
6680// using the vmov.f32 encoding but the bitpattern is representable using
6681// the .i32 encoding.
6682def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6683 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6684def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6685 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;