blob: d5846a049afbc0ddb255446301e3bfe0e3719c97 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the X86 machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-emitter"
16#include "X86InstrInfo.h"
Evan Chengaf743252008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "X86Relocations.h"
21#include "X86.h"
22#include "llvm/PassManager.h"
23#include "llvm/CodeGen/MachineCodeEmitter.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/Passes.h"
29#include "llvm/Function.h"
30#include "llvm/ADT/Statistic.h"
31#include "llvm/Support/Compiler.h"
Evan Cheng872bd4b2008-03-14 07:13:42 +000032#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36STATISTIC(NumEmitted, "Number of machine instructions emitted");
37
38namespace {
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000039template<class CodeEmitter>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
41 const X86InstrInfo *II;
42 const TargetData *TD;
Dan Gohmanb41dfba2008-05-14 01:58:56 +000043 X86TargetMachine &TM;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000044 CodeEmitter &MCE;
Evan Chengaf743252008-01-05 02:26:58 +000045 intptr_t PICBaseOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 bool Is64BitMode;
Evan Cheng8ee6bab2007-12-22 09:40:20 +000047 bool IsPIC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 public:
49 static char ID;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000050 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohman26f8c272008-09-04 17:05:41 +000051 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000052 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Cheng28e7e162008-01-04 10:46:51 +000053 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000054 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohman26f8c272008-09-04 17:05:41 +000056 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000057 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Cheng28e7e162008-01-04 10:46:51 +000058 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
60 bool runOnMachineFunction(MachineFunction &MF);
61
62 virtual const char *getPassName() const {
63 return "X86 Machine Code Emitter";
64 }
65
Evan Cheng0729ccf2008-01-05 00:41:47 +000066 void emitInstruction(const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +000067 const TargetInstrDesc *Desc);
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000068
69 void getAnalysisUsage(AnalysisUsage &AU) const {
70 AU.addRequired<MachineModuleInfo>();
71 MachineFunctionPass::getAnalysisUsage(AU);
72 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073
74 private:
75 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000076 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +000077 intptr_t Disp = 0, intptr_t PCAdj = 0,
Evan Cheng8af22c42008-11-10 01:08:07 +000078 bool NeedStub = false, bool Indirect = false);
Evan Chengf0123872008-01-03 02:56:28 +000079 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman5ad09472008-10-24 01:57:54 +000080 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Chengf0123872008-01-03 02:56:28 +000081 intptr_t PCAdj = 0);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000082 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +000083 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084
85 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Evan Cheng8ee6bab2007-12-22 09:40:20 +000086 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
88 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng5d0d34e2008-10-17 17:14:20 +000089 void emitRegModRMByte(unsigned RegOpcodeField);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
91 void emitConstant(uint64_t Val, unsigned Size);
92
93 void emitMemModRMByte(const MachineInstr &MI,
94 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +000095 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096
Dan Gohman06844672008-02-08 03:29:40 +000097 unsigned getX86RegNum(unsigned RegNo) const;
Evan Cheng28e7e162008-01-04 10:46:51 +000098
Evan Cheng23c6b642008-11-05 01:50:32 +000099 bool gvNeedsNonLazyPtr(const GlobalValue *GV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000101
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000102template<class CodeEmitter>
103 char Emitter<CodeEmitter>::ID = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104}
105
106/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000107/// to the specified templated MachineCodeEmitter object.
108
109namespace llvm {
110
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000111FunctionPass *createX86CodeEmitterPass(X86TargetMachine &TM,
112 MachineCodeEmitter &MCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000113 return new Emitter<MachineCodeEmitter>(TM, MCE);
114}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000115FunctionPass *createX86JITCodeEmitterPass(X86TargetMachine &TM,
116 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000117 return new Emitter<JITCodeEmitter>(TM, JCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118}
119
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000120} // end namespace llvm
121
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000122template<class CodeEmitter>
123bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000124
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000125 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
126
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000127 II = TM.getInstrInfo();
128 TD = TM.getTargetData();
Evan Cheng28e7e162008-01-04 10:46:51 +0000129 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chengae50ca32008-05-20 01:56:59 +0000130 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000131
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 do {
Evan Cheng872bd4b2008-03-14 07:13:42 +0000133 DOUT << "JITTing function '" << MF.getFunction()->getName() << "'\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 MCE.startFunction(MF);
135 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
136 MBB != E; ++MBB) {
137 MCE.StartMachineBasicBlock(MBB);
138 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0729ccf2008-01-05 00:41:47 +0000139 I != E; ++I) {
Chris Lattner5b930372008-01-07 07:27:27 +0000140 const TargetInstrDesc &Desc = I->getDesc();
141 emitInstruction(*I, &Desc);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000142 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner5b930372008-01-07 07:27:27 +0000143 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0729ccf2008-01-05 00:41:47 +0000144 emitInstruction(*I, &II->get(X86::POP32r));
145 NumEmitted++; // Keep track of the # of mi's emitted
146 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 }
148 } while (MCE.finishFunction(MF));
149
150 return false;
151}
152
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153/// emitPCRelativeBlockAddress - This method keeps track of the information
154/// necessary to resolve the address of this block later and emits a dummy
155/// value.
156///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000157template<class CodeEmitter>
158void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 // Remember where this reference was and where it is to so we can
160 // deal with it later.
161 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
162 X86::reloc_pcrel_word, MBB));
163 MCE.emitWordLE(0);
164}
165
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166/// emitGlobalAddress - Emit the specified address to the code stream assuming
167/// this is part of a "take the address of a global" instruction.
168///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000169template<class CodeEmitter>
170void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000171 intptr_t Disp /* = 0 */,
172 intptr_t PCAdj /* = 0 */,
Evan Cheng28e7e162008-01-04 10:46:51 +0000173 bool NeedStub /* = false */,
Evan Cheng8af22c42008-11-10 01:08:07 +0000174 bool Indirect /* = false */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000175 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000176 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000177 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000178 else if (Reloc == X86::reloc_pcrel_word)
179 RelocCST = PCAdj;
Evan Cheng8af22c42008-11-10 01:08:07 +0000180 MachineRelocation MR = Indirect
181 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
182 GV, RelocCST, NeedStub)
Evan Cheng28e7e162008-01-04 10:46:51 +0000183 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
184 GV, RelocCST, NeedStub);
185 MCE.addRelocation(MR);
Dan Gohman5ad09472008-10-24 01:57:54 +0000186 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000188 MCE.emitDWordLE(Disp);
189 else
190 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191}
192
193/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
194/// be emitted to the current location in the function, and allow it to be PC
195/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000196template<class CodeEmitter>
197void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
198 unsigned Reloc) {
Evan Chengaf743252008-01-05 02:26:58 +0000199 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000201 Reloc, ES, RelocCST));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000203 MCE.emitDWordLE(0);
204 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206}
207
208/// emitConstPoolAddress - Arrange for the address of an constant pool
209/// to be emitted to the current location in the function, and allow it to be PC
210/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000211template<class CodeEmitter>
212void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000213 intptr_t Disp /* = 0 */,
Evan Chengf0123872008-01-03 02:56:28 +0000214 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000215 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000216 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000217 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000218 else if (Reloc == X86::reloc_pcrel_word)
219 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000221 Reloc, CPI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000222 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000224 MCE.emitDWordLE(Disp);
225 else
226 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227}
228
229/// emitJumpTableAddress - Arrange for the address of a jump table to
230/// be emitted to the current location in the function, and allow it to be PC
231/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000232template<class CodeEmitter>
233void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +0000234 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000235 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000236 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000237 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000238 else if (Reloc == X86::reloc_pcrel_word)
239 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000241 Reloc, JTI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000242 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000244 MCE.emitDWordLE(0);
245 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247}
248
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000249template<class CodeEmitter>
250unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000251 return II->getRegisterInfo().getX86RegNum(RegNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252}
253
254inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
255 unsigned RM) {
256 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
257 return RM | (RegOpcode << 3) | (Mod << 6);
258}
259
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000260template<class CodeEmitter>
261void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
262 unsigned RegOpcodeFld){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
264}
265
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000266template<class CodeEmitter>
267void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000268 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
269}
270
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000271template<class CodeEmitter>
272void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
273 unsigned Index,
274 unsigned Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 // SIB byte is in the same format as the ModRMByte...
276 MCE.emitByte(ModRMByte(SS, Index, Base));
277}
278
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000279template<class CodeEmitter>
280void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 // Output the constant in little endian byte order...
282 for (unsigned i = 0; i != Size; ++i) {
283 MCE.emitByte(Val & 255);
284 Val >>= 8;
285 }
286}
287
288/// isDisp8 - Return true if this signed displacement fits in a 8-bit
289/// sign-extended field.
290static bool isDisp8(int Value) {
291 return Value == (signed char)Value;
292}
293
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000294template<class CodeEmitter>
295bool Emitter<CodeEmitter>::gvNeedsNonLazyPtr(const GlobalValue *GV) {
Evan Cheng23c6b642008-11-05 01:50:32 +0000296 // For Darwin, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesen2b65b742008-08-12 18:23:48 +0000297 // mechanism as 32-bit mode.
298 return (!Is64BitMode || TM.getSubtarget<X86Subtarget>().isTargetDarwin()) &&
Evan Cheng28e7e162008-01-04 10:46:51 +0000299 TM.getSubtarget<X86Subtarget>().GVRequiresExtraLoad(GV, TM, false);
300}
301
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000302template<class CodeEmitter>
303void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Chris Lattneraa190882009-06-27 04:46:33 +0000304 int DispVal, intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 // If this is a simple integer displacement that doesn't require a relocation,
306 // emit it now.
307 if (!RelocOp) {
308 emitConstant(DispVal, 4);
309 return;
310 }
311
312 // Otherwise, this is something that requires a relocation. Emit it as such
313 // now.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000314 if (RelocOp->isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 // In 64-bit static small code model, we could potentially emit absolute.
316 // But it's probably not beneficial.
Bill Wendlingf3a655f2008-02-26 10:57:23 +0000317 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
318 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Evan Chengf0123872008-01-03 02:56:28 +0000319 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000320 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Evan Cheng28e7e162008-01-04 10:46:51 +0000321 bool NeedStub = isa<Function>(RelocOp->getGlobal());
Evan Cheng8af22c42008-11-10 01:08:07 +0000322 bool Indirect = gvNeedsNonLazyPtr(RelocOp->getGlobal());
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000323 emitGlobalAddress(RelocOp->getGlobal(), rt, RelocOp->getOffset(),
Evan Cheng8af22c42008-11-10 01:08:07 +0000324 PCAdj, NeedStub, Indirect);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000325 } else if (RelocOp->isCPI()) {
Evan Cheng8c872652008-01-02 23:38:59 +0000326 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_picrel_word;
327 emitConstPoolAddress(RelocOp->getIndex(), rt,
Evan Chengf0123872008-01-03 02:56:28 +0000328 RelocOp->getOffset(), PCAdj);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000329 } else if (RelocOp->isJTI()) {
Evan Cheng8c872652008-01-02 23:38:59 +0000330 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_picrel_word;
Evan Chengf0123872008-01-03 02:56:28 +0000331 emitJumpTableAddress(RelocOp->getIndex(), rt, PCAdj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 } else {
333 assert(0 && "Unknown value to relocate!");
334 }
335}
336
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000337template<class CodeEmitter>
338void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000340 intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 const MachineOperand &Op3 = MI.getOperand(Op+3);
342 int DispVal = 0;
343 const MachineOperand *DispForReloc = 0;
344
345 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000346 if (Op3.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000348 } else if (Op3.isCPI()) {
Evan Cheng8c872652008-01-02 23:38:59 +0000349 if (Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 DispForReloc = &Op3;
351 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000352 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 DispVal += Op3.getOffset();
354 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000355 } else if (Op3.isJTI()) {
Evan Cheng8c872652008-01-02 23:38:59 +0000356 if (Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 DispForReloc = &Op3;
358 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000359 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 }
361 } else {
362 DispVal = Op3.getImm();
363 }
364
365 const MachineOperand &Base = MI.getOperand(Op);
366 const MachineOperand &Scale = MI.getOperand(Op+1);
367 const MachineOperand &IndexReg = MI.getOperand(Op+2);
368
369 unsigned BaseReg = Base.getReg();
370
371 // Is a SIB byte needed?
Evan Cheng92569ce2009-05-12 00:07:35 +0000372 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
373 IndexReg.getReg() == 0 &&
Chris Lattneraa190882009-06-27 04:46:33 +0000374 (BaseReg == 0 || BaseReg == X86::RIP ||
375 getX86RegNum(BaseReg) != N86::ESP)) {
376 if (BaseReg == 0 ||
377 BaseReg == X86::RIP) { // Just a displacement?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 // Emit special case [disp32] encoding
379 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
380
381 emitDisplacementField(DispForReloc, DispVal, PCAdj);
382 } else {
383 unsigned BaseRegNo = getX86RegNum(BaseReg);
384 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
385 // Emit simple indirect register encoding... [EAX] f.e.
386 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
387 } else if (!DispForReloc && isDisp8(DispVal)) {
388 // Emit the disp8 encoding... [REG+disp8]
389 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
390 emitConstant(DispVal, 1);
391 } else {
392 // Emit the most general non-SIB encoding: [REG+disp32]
393 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
394 emitDisplacementField(DispForReloc, DispVal, PCAdj);
395 }
396 }
397
398 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
399 assert(IndexReg.getReg() != X86::ESP &&
400 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
401
402 bool ForceDisp32 = false;
403 bool ForceDisp8 = false;
404 if (BaseReg == 0) {
405 // If there is no base register, we emit the special case SIB byte with
406 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
407 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
408 ForceDisp32 = true;
409 } else if (DispForReloc) {
410 // Emit the normal disp32 encoding.
411 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
412 ForceDisp32 = true;
413 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
414 // Emit no displacement ModR/M byte
415 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
416 } else if (isDisp8(DispVal)) {
417 // Emit the disp8 encoding...
418 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
419 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
420 } else {
421 // Emit the normal disp32 encoding...
422 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
423 }
424
425 // Calculate what the SS field value should be...
426 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
427 unsigned SS = SSTable[Scale.getImm()];
428
429 if (BaseReg == 0) {
430 // Handle the SIB byte for the case where there is no base. The
431 // displacement has already been output.
Mon P Wang67b7fe22008-10-31 19:13:42 +0000432 unsigned IndexRegNo;
433 if (IndexReg.getReg())
434 IndexRegNo = getX86RegNum(IndexReg.getReg());
435 else
436 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
437 emitSIBByte(SS, IndexRegNo, 5);
Dan Gohman85a356f2008-11-10 22:09:58 +0000438 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 unsigned BaseRegNo = getX86RegNum(BaseReg);
440 unsigned IndexRegNo;
441 if (IndexReg.getReg())
442 IndexRegNo = getX86RegNum(IndexReg.getReg());
443 else
444 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
445 emitSIBByte(SS, IndexRegNo, BaseRegNo);
446 }
447
448 // Do we need to output a displacement?
449 if (ForceDisp8) {
450 emitConstant(DispVal, 1);
451 } else if (DispVal != 0 || ForceDisp32) {
452 emitDisplacementField(DispForReloc, DispVal, PCAdj);
453 }
454 }
455}
456
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000457template<class CodeEmitter>
458void Emitter<CodeEmitter>::emitInstruction(
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000459 const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +0000460 const TargetInstrDesc *Desc) {
Evan Cheng872bd4b2008-03-14 07:13:42 +0000461 DOUT << MI;
462
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 unsigned Opcode = Desc->Opcode;
464
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000465 // Emit the lock opcode prefix as needed.
466 if (Desc->TSFlags & X86II::LOCK) MCE.emitByte(0xF0);
467
Duncan Sandsa707cf82008-10-11 19:34:24 +0000468 // Emit segment override opcode prefix as needed.
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000469 switch (Desc->TSFlags & X86II::SegOvrMask) {
470 case X86II::FS:
471 MCE.emitByte(0x64);
472 break;
473 case X86II::GS:
474 MCE.emitByte(0x65);
475 break;
Anton Korobeynikov4b7be802008-10-12 10:30:11 +0000476 default: assert(0 && "Invalid segment!");
477 case 0: break; // No segment override!
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000478 }
479
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 // Emit the repeat opcode prefix as needed.
481 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) MCE.emitByte(0xF3);
482
483 // Emit the operand size opcode prefix as needed.
484 if (Desc->TSFlags & X86II::OpSize) MCE.emitByte(0x66);
485
486 // Emit the address size opcode prefix as needed.
487 if (Desc->TSFlags & X86II::AdSize) MCE.emitByte(0x67);
488
489 bool Need0FPrefix = false;
490 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Cheng0c835a82008-04-03 08:53:17 +0000491 case X86II::TB: // Two-byte opcode prefix
492 case X86II::T8: // 0F 38
493 case X86II::TA: // 0F 3A
494 Need0FPrefix = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 break;
496 case X86II::REP: break; // already handled.
497 case X86II::XS: // F3 0F
498 MCE.emitByte(0xF3);
499 Need0FPrefix = true;
500 break;
501 case X86II::XD: // F2 0F
502 MCE.emitByte(0xF2);
503 Need0FPrefix = true;
504 break;
505 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
506 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
507 MCE.emitByte(0xD8+
508 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
509 >> X86II::Op0Shift));
510 break; // Two-byte opcode prefix
511 default: assert(0 && "Invalid prefix!");
512 case 0: break; // No prefix!
513 }
514
515 if (Is64BitMode) {
516 // REX prefix
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000517 unsigned REX = X86InstrInfo::determineREX(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 if (REX)
519 MCE.emitByte(0x40 | REX);
520 }
521
522 // 0x0F escape code must be emitted just before the opcode.
523 if (Need0FPrefix)
524 MCE.emitByte(0x0F);
525
Evan Cheng0c835a82008-04-03 08:53:17 +0000526 switch (Desc->TSFlags & X86II::Op0Mask) {
527 case X86II::T8: // 0F 38
528 MCE.emitByte(0x38);
529 break;
530 case X86II::TA: // 0F 3A
531 MCE.emitByte(0x3A);
532 break;
533 }
534
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000536 unsigned NumOps = Desc->getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 unsigned CurOp = 0;
538 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chengd49dbb82008-04-18 20:55:36 +0000539 ++CurOp;
540 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
541 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
542 --NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543
544 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
545 switch (Desc->TSFlags & X86II::FormMask) {
546 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
547 case X86II::Pseudo:
Evan Cheng0729ccf2008-01-05 00:41:47 +0000548 // Remember the current PC offset, this is the PIC relocation
549 // base address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 switch (Opcode) {
551 default:
552 assert(0 && "psuedo instructions should be removed before code emission");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000553 break;
Anton Korobeynikove3a9f872008-08-21 17:33:01 +0000554 case TargetInstrInfo::INLINEASM: {
Evan Cheng4e1a7202008-11-19 23:21:11 +0000555 // We allow inline assembler nodes with empty bodies - they can
556 // implicitly define registers, which is ok for JIT.
557 if (MI.getOperand(0).getSymbolName()[0]) {
558 assert(0 && "JIT does not support inline asm!\n");
559 abort();
560 }
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000561 break;
Anton Korobeynikove3a9f872008-08-21 17:33:01 +0000562 }
Dan Gohmanfa607c92008-07-01 00:05:16 +0000563 case TargetInstrInfo::DBG_LABEL:
564 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000565 MCE.emitLabel(MI.getOperand(0).getImm());
566 break;
Evan Chengb74b4b62008-03-17 06:56:52 +0000567 case TargetInstrInfo::IMPLICIT_DEF:
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000568 case TargetInstrInfo::DECLARE:
569 case X86::DWARF_LOC:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 case X86::FP_REG_KILL:
571 break;
Evan Chengaf743252008-01-05 02:26:58 +0000572 case X86::MOVPC32r: {
Evan Cheng0729ccf2008-01-05 00:41:47 +0000573 // This emits the "call" portion of this pseudo instruction.
574 MCE.emitByte(BaseOpcode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000575 emitConstant(0, X86InstrInfo::sizeOfImm(Desc));
Evan Chengaf743252008-01-05 02:26:58 +0000576 // Remember PIC base.
Evan Cheng6e561c72008-12-10 02:32:19 +0000577 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000578 X86JITInfo *JTI = TM.getJITInfo();
Evan Chengaf743252008-01-05 02:26:58 +0000579 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0729ccf2008-01-05 00:41:47 +0000580 break;
581 }
Evan Chengaf743252008-01-05 02:26:58 +0000582 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 CurOp = NumOps;
584 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 case X86II::RawFrm:
586 MCE.emitByte(BaseOpcode);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000587
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 if (CurOp != NumOps) {
589 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling0768ef62008-08-21 08:38:54 +0000590
591 DOUT << "RawFrm CurOp " << CurOp << "\n";
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000592 DOUT << "isMBB " << MO.isMBB() << "\n";
593 DOUT << "isGlobal " << MO.isGlobal() << "\n";
594 DOUT << "isSymbol " << MO.isSymbol() << "\n";
595 DOUT << "isImm " << MO.isImm() << "\n";
Bill Wendling0768ef62008-08-21 08:38:54 +0000596
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000597 if (MO.isMBB()) {
Chris Lattner6017d482007-12-30 23:10:15 +0000598 emitPCRelativeBlockAddress(MO.getMBB());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000599 } else if (MO.isGlobal()) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000600 // Assume undefined functions may be outside the Small codespace.
Dale Johannesen58c6d512008-08-12 21:02:08 +0000601 bool NeedStub =
602 (Is64BitMode &&
603 (TM.getCodeModel() == CodeModel::Large ||
604 TM.getSubtarget<X86Subtarget>().isTargetDarwin())) ||
605 Opcode == X86::TAILJMPd;
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000606 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Dan Gohman5ad09472008-10-24 01:57:54 +0000607 MO.getOffset(), 0, NeedStub);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000608 } else if (MO.isSymbol()) {
Evan Chengf0123872008-01-03 02:56:28 +0000609 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000610 } else if (MO.isImm()) {
Evan Cheng0af5a042009-03-12 18:15:39 +0000611 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
612 // Fix up immediate operand for pc relative calls.
613 intptr_t Imm = (intptr_t)MO.getImm();
614 Imm = Imm - MCE.getCurrentPCValue() - 4;
615 emitConstant(Imm, X86InstrInfo::sizeOfImm(Desc));
616 } else
617 emitConstant(MO.getImm(), X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 } else {
619 assert(0 && "Unknown RawFrm operand!");
620 }
621 }
622 break;
623
624 case X86II::AddRegFrm:
625 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
626
627 if (CurOp != NumOps) {
628 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000629 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000630 if (MO1.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 emitConstant(MO1.getImm(), Size);
632 else {
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000633 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
634 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dale Johannesen58c6d512008-08-12 21:02:08 +0000635 // This should not occur on Darwin for relocatable objects.
636 if (Opcode == X86::MOV64ri)
637 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000638 if (MO1.isGlobal()) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000639 bool NeedStub = isa<Function>(MO1.getGlobal());
Evan Cheng8af22c42008-11-10 01:08:07 +0000640 bool Indirect = gvNeedsNonLazyPtr(MO1.getGlobal());
Evan Cheng28e7e162008-01-04 10:46:51 +0000641 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Evan Cheng8af22c42008-11-10 01:08:07 +0000642 NeedStub, Indirect);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000643 } else if (MO1.isSymbol())
Evan Chengf0123872008-01-03 02:56:28 +0000644 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000645 else if (MO1.isCPI())
Evan Chengf0123872008-01-03 02:56:28 +0000646 emitConstPoolAddress(MO1.getIndex(), rt);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000647 else if (MO1.isJTI())
Evan Chengf0123872008-01-03 02:56:28 +0000648 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 }
650 }
651 break;
652
653 case X86II::MRMDestReg: {
654 MCE.emitByte(BaseOpcode);
655 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
656 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
657 CurOp += 2;
658 if (CurOp != NumOps)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000659 emitConstant(MI.getOperand(CurOp++).getImm(), X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 break;
661 }
662 case X86II::MRMDestMem: {
663 MCE.emitByte(BaseOpcode);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000664 emitMemModRMByte(MI, CurOp,
665 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
666 .getReg()));
667 CurOp += X86AddrNumOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 if (CurOp != NumOps)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000669 emitConstant(MI.getOperand(CurOp++).getImm(), X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 break;
671 }
672
673 case X86II::MRMSrcReg:
674 MCE.emitByte(BaseOpcode);
675 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
676 getX86RegNum(MI.getOperand(CurOp).getReg()));
677 CurOp += 2;
678 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000679 emitConstant(MI.getOperand(CurOp++).getImm(),
680 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 break;
682
683 case X86II::MRMSrcMem: {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000684 // FIXME: Maybe lea should have its own form?
685 int AddrOperands;
686 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
687 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
688 AddrOperands = X86AddrNumOperands - 1; // No segment register
689 else
690 AddrOperands = X86AddrNumOperands;
691
692 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Rafael Espindola7f69c042009-03-28 17:03:24 +0000693 X86InstrInfo::sizeOfImm(Desc) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694
695 MCE.emitByte(BaseOpcode);
696 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
697 PCAdj);
Rafael Espindolabca99f72009-04-08 21:14:34 +0000698 CurOp += AddrOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000700 emitConstant(MI.getOperand(CurOp++).getImm(),
701 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 break;
703 }
704
705 case X86II::MRM0r: case X86II::MRM1r:
706 case X86II::MRM2r: case X86II::MRM3r:
707 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000708 case X86II::MRM6r: case X86II::MRM7r: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 MCE.emitByte(BaseOpcode);
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000710
Bill Wendling6ee76552009-05-28 23:40:46 +0000711 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000712 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +0000713 Desc->getOpcode() == X86::MFENCE ||
714 Desc->getOpcode() == X86::MONITOR ||
715 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000716 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000717
718 switch (Desc->getOpcode()) {
719 default: break;
720 case X86::MONITOR:
721 MCE.emitByte(0xC8);
722 break;
723 case X86::MWAIT:
724 MCE.emitByte(0xC9);
725 break;
726 }
727 } else {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000728 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
729 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000730 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731
732 if (CurOp != NumOps) {
733 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000734 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000735 if (MO1.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 emitConstant(MO1.getImm(), Size);
737 else {
738 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000739 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dale Johannesen58c6d512008-08-12 21:02:08 +0000740 if (Opcode == X86::MOV64ri32)
741 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000742 if (MO1.isGlobal()) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000743 bool NeedStub = isa<Function>(MO1.getGlobal());
Evan Cheng8af22c42008-11-10 01:08:07 +0000744 bool Indirect = gvNeedsNonLazyPtr(MO1.getGlobal());
Evan Cheng28e7e162008-01-04 10:46:51 +0000745 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Evan Cheng8af22c42008-11-10 01:08:07 +0000746 NeedStub, Indirect);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000747 } else if (MO1.isSymbol())
Evan Chengf0123872008-01-03 02:56:28 +0000748 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000749 else if (MO1.isCPI())
Evan Chengf0123872008-01-03 02:56:28 +0000750 emitConstPoolAddress(MO1.getIndex(), rt);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000751 else if (MO1.isJTI())
Evan Chengf0123872008-01-03 02:56:28 +0000752 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 }
754 }
755 break;
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000756 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
758 case X86II::MRM0m: case X86II::MRM1m:
759 case X86II::MRM2m: case X86II::MRM3m:
760 case X86II::MRM4m: case X86II::MRM5m:
761 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindola7f69c042009-03-28 17:03:24 +0000762 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen1a51cff2009-05-06 19:04:30 +0000763 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
764 X86InstrInfo::sizeOfImm(Desc) : 4) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765
766 MCE.emitByte(BaseOpcode);
767 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
768 PCAdj);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000769 CurOp += X86AddrNumOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770
771 if (CurOp != NumOps) {
772 const MachineOperand &MO = MI.getOperand(CurOp++);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000773 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000774 if (MO.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 emitConstant(MO.getImm(), Size);
776 else {
777 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000778 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dale Johannesen58c6d512008-08-12 21:02:08 +0000779 if (Opcode == X86::MOV64mi32)
780 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000781 if (MO.isGlobal()) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000782 bool NeedStub = isa<Function>(MO.getGlobal());
Evan Cheng8af22c42008-11-10 01:08:07 +0000783 bool Indirect = gvNeedsNonLazyPtr(MO.getGlobal());
Evan Cheng28e7e162008-01-04 10:46:51 +0000784 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Evan Cheng8af22c42008-11-10 01:08:07 +0000785 NeedStub, Indirect);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000786 } else if (MO.isSymbol())
Evan Chengf0123872008-01-03 02:56:28 +0000787 emitExternalSymbolAddress(MO.getSymbolName(), rt);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000788 else if (MO.isCPI())
Evan Chengf0123872008-01-03 02:56:28 +0000789 emitConstPoolAddress(MO.getIndex(), rt);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000790 else if (MO.isJTI())
Evan Chengf0123872008-01-03 02:56:28 +0000791 emitJumpTableAddress(MO.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 }
793 }
794 break;
795 }
796
797 case X86II::MRMInitReg:
798 MCE.emitByte(BaseOpcode);
799 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
800 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
801 getX86RegNum(MI.getOperand(CurOp).getReg()));
802 ++CurOp;
803 break;
804 }
805
Evan Cheng6032b652008-03-05 02:08:03 +0000806 if (!Desc->isVariadic() && CurOp != NumOps) {
807 cerr << "Cannot encode: ";
808 MI.dump();
809 cerr << '\n';
810 abort();
811 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000813