blob: e1c8cb71c97250500ab5a118ecf98893d3d34c26 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000017#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000018#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000027#include "llvm/Target/TargetRegistry.h"
28#include "llvm/Target/TargetAsmBackend.h"
29using namespace llvm;
30
Daniel Dunbar87190c42010-03-19 09:28:12 +000031static unsigned getFixupKindLog2Size(unsigned Kind) {
32 switch (Kind) {
33 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000034 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000035 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000036 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000037 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000038 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000039 case X86::reloc_riprel_4byte:
40 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000041 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000042 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000043 case FK_Data_4: return 2;
44 case FK_Data_8: return 3;
45 }
46}
47
Chris Lattner9fc05222010-07-07 22:27:31 +000048namespace {
Daniel Dunbar12783d12010-02-21 21:54:14 +000049class X86AsmBackend : public TargetAsmBackend {
50public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000051 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000052 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000053
Daniel Dunbar2761fc42010-12-16 03:20:06 +000054 unsigned getNumFixupKinds() const {
55 return X86::NumTargetFixupKinds;
56 }
57
58 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
59 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
60 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
61 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
62 { "reloc_signed_4byte", 0, 4 * 8, 0},
63 { "reloc_global_offset_table", 0, 4 * 8, 0}
64 };
65
66 if (Kind < FirstTargetFixupKind)
67 return TargetAsmBackend::getFixupKindInfo(Kind);
68
69 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
70 "Invalid kind!");
71 return Infos[Kind - FirstTargetFixupKind];
72 }
73
Rafael Espindola179821a2010-12-06 19:08:48 +000074 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000075 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000076 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000077
Rafael Espindola179821a2010-12-06 19:08:48 +000078 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000079 "Invalid fixup offset!");
80 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000081 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000082 }
Daniel Dunbar82968002010-03-23 01:39:09 +000083
Daniel Dunbar84882522010-05-26 17:45:29 +000084 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000085
Daniel Dunbar95506d42010-05-26 18:15:06 +000086 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000087
88 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000089};
Michael J. Spencerec38de22010-10-10 22:04:20 +000090} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +000091
Rafael Espindolae4f506f2010-10-26 14:09:12 +000092static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +000093 switch (Op) {
94 default:
95 return Op;
96
97 case X86::JAE_1: return X86::JAE_4;
98 case X86::JA_1: return X86::JA_4;
99 case X86::JBE_1: return X86::JBE_4;
100 case X86::JB_1: return X86::JB_4;
101 case X86::JE_1: return X86::JE_4;
102 case X86::JGE_1: return X86::JGE_4;
103 case X86::JG_1: return X86::JG_4;
104 case X86::JLE_1: return X86::JLE_4;
105 case X86::JL_1: return X86::JL_4;
106 case X86::JMP_1: return X86::JMP_4;
107 case X86::JNE_1: return X86::JNE_4;
108 case X86::JNO_1: return X86::JNO_4;
109 case X86::JNP_1: return X86::JNP_4;
110 case X86::JNS_1: return X86::JNS_4;
111 case X86::JO_1: return X86::JO_4;
112 case X86::JP_1: return X86::JP_4;
113 case X86::JS_1: return X86::JS_4;
114 }
115}
116
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000117static unsigned getRelaxedOpcodeArith(unsigned Op) {
118 switch (Op) {
119 default:
120 return Op;
121
122 // IMUL
123 case X86::IMUL16rri8: return X86::IMUL16rri;
124 case X86::IMUL16rmi8: return X86::IMUL16rmi;
125 case X86::IMUL32rri8: return X86::IMUL32rri;
126 case X86::IMUL32rmi8: return X86::IMUL32rmi;
127 case X86::IMUL64rri8: return X86::IMUL64rri32;
128 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
129
130 // AND
131 case X86::AND16ri8: return X86::AND16ri;
132 case X86::AND16mi8: return X86::AND16mi;
133 case X86::AND32ri8: return X86::AND32ri;
134 case X86::AND32mi8: return X86::AND32mi;
135 case X86::AND64ri8: return X86::AND64ri32;
136 case X86::AND64mi8: return X86::AND64mi32;
137
138 // OR
139 case X86::OR16ri8: return X86::OR16ri;
140 case X86::OR16mi8: return X86::OR16mi;
141 case X86::OR32ri8: return X86::OR32ri;
142 case X86::OR32mi8: return X86::OR32mi;
143 case X86::OR64ri8: return X86::OR64ri32;
144 case X86::OR64mi8: return X86::OR64mi32;
145
146 // XOR
147 case X86::XOR16ri8: return X86::XOR16ri;
148 case X86::XOR16mi8: return X86::XOR16mi;
149 case X86::XOR32ri8: return X86::XOR32ri;
150 case X86::XOR32mi8: return X86::XOR32mi;
151 case X86::XOR64ri8: return X86::XOR64ri32;
152 case X86::XOR64mi8: return X86::XOR64mi32;
153
154 // ADD
155 case X86::ADD16ri8: return X86::ADD16ri;
156 case X86::ADD16mi8: return X86::ADD16mi;
157 case X86::ADD32ri8: return X86::ADD32ri;
158 case X86::ADD32mi8: return X86::ADD32mi;
159 case X86::ADD64ri8: return X86::ADD64ri32;
160 case X86::ADD64mi8: return X86::ADD64mi32;
161
162 // SUB
163 case X86::SUB16ri8: return X86::SUB16ri;
164 case X86::SUB16mi8: return X86::SUB16mi;
165 case X86::SUB32ri8: return X86::SUB32ri;
166 case X86::SUB32mi8: return X86::SUB32mi;
167 case X86::SUB64ri8: return X86::SUB64ri32;
168 case X86::SUB64mi8: return X86::SUB64mi32;
169
170 // CMP
171 case X86::CMP16ri8: return X86::CMP16ri;
172 case X86::CMP16mi8: return X86::CMP16mi;
173 case X86::CMP32ri8: return X86::CMP32ri;
174 case X86::CMP32mi8: return X86::CMP32mi;
175 case X86::CMP64ri8: return X86::CMP64ri32;
176 case X86::CMP64mi8: return X86::CMP64mi32;
177 }
178}
179
180static unsigned getRelaxedOpcode(unsigned Op) {
181 unsigned R = getRelaxedOpcodeArith(Op);
182 if (R != Op)
183 return R;
184 return getRelaxedOpcodeBranch(Op);
185}
186
Daniel Dunbar84882522010-05-26 17:45:29 +0000187bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000188 // Branches can always be relaxed.
189 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
190 return true;
191
Daniel Dunbar84882522010-05-26 17:45:29 +0000192 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000193 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000194 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000195
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000196
197 // Check if it has an expression and is not RIP relative.
198 bool hasExp = false;
199 bool hasRIP = false;
200 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
201 const MCOperand &Op = Inst.getOperand(i);
202 if (Op.isExpr())
203 hasExp = true;
204
205 if (Op.isReg() && Op.getReg() == X86::RIP)
206 hasRIP = true;
207 }
208
209 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
210 // how we do relaxations?
211 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000212}
213
Daniel Dunbar82968002010-03-23 01:39:09 +0000214// FIXME: Can tblgen help at all here to verify there aren't other instructions
215// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000216void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000217 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000218 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000219
Daniel Dunbar95506d42010-05-26 18:15:06 +0000220 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000221 SmallString<256> Tmp;
222 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000223 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000224 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000225 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000226 }
227
Daniel Dunbar95506d42010-05-26 18:15:06 +0000228 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000229 Res.setOpcode(RelaxedOp);
230}
231
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000232/// WriteNopData - Write optimal nops to the output file for the \arg Count
233/// bytes. This returns the number of bytes written. It may return 0 if
234/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000235bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000236 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000237 // nop
238 {0x90},
239 // xchg %ax,%ax
240 {0x66, 0x90},
241 // nopl (%[re]ax)
242 {0x0f, 0x1f, 0x00},
243 // nopl 0(%[re]ax)
244 {0x0f, 0x1f, 0x40, 0x00},
245 // nopl 0(%[re]ax,%[re]ax,1)
246 {0x0f, 0x1f, 0x44, 0x00, 0x00},
247 // nopw 0(%[re]ax,%[re]ax,1)
248 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
249 // nopl 0L(%[re]ax)
250 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
251 // nopl 0L(%[re]ax,%[re]ax,1)
252 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
253 // nopw 0L(%[re]ax,%[re]ax,1)
254 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
255 // nopw %cs:0L(%[re]ax,%[re]ax,1)
256 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000257 };
258
259 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000260 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
261 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
262 for (uint64_t i = 0, e = Prefixes; i != e; i++)
263 OW->Write8(0x66);
264 const uint64_t Rest = OptimalCount - Prefixes;
265 for (uint64_t i = 0, e = Rest; i != e; i++)
266 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000267
268 // Finish with single byte nops.
269 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
270 OW->Write8(0x90);
271
272 return true;
273}
274
Daniel Dunbar82968002010-03-23 01:39:09 +0000275/* *** */
276
Chris Lattner9fc05222010-07-07 22:27:31 +0000277namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000278class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000279 MCELFObjectFormat Format;
280
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000281public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000282 Triple::OSType OSType;
283 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
284 : X86AsmBackend(T), OSType(_OSType) {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000285 HasScatteredSymbols = true;
Rafael Espindola73ffea42010-09-25 05:42:19 +0000286 HasReliableSymbolDifference = true;
287 }
288
Rafael Espindolaf230df92010-10-16 18:23:53 +0000289 virtual const MCObjectFormat &getObjectFormat() const {
290 return Format;
291 }
292
Rafael Espindola73ffea42010-09-25 05:42:19 +0000293 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
294 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
295 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000296 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000297};
298
Matt Fleming7efaef62010-05-21 11:39:07 +0000299class ELFX86_32AsmBackend : public ELFX86AsmBackend {
300public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000301 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
302 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000303
304 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000305 return createELFObjectWriter(OS, /*Is64Bit=*/false,
306 OSType, ELF::EM_386,
307 /*IsLittleEndian=*/true,
308 /*HasRelocationAddend=*/false);
Matt Fleming453db502010-08-16 18:36:14 +0000309 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000310};
311
312class ELFX86_64AsmBackend : public ELFX86AsmBackend {
313public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000314 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
315 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000316
317 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000318 return createELFObjectWriter(OS, /*Is64Bit=*/true,
319 OSType, ELF::EM_X86_64,
320 /*IsLittleEndian=*/true,
321 /*HasRelocationAddend=*/true);
Matt Fleming453db502010-08-16 18:36:14 +0000322 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000323};
324
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000325class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000326 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000327 MCCOFFObjectFormat Format;
328
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000329public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000330 WindowsX86AsmBackend(const Target &T, bool is64Bit)
331 : X86AsmBackend(T)
332 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000333 HasScatteredSymbols = true;
334 }
335
Rafael Espindolaf230df92010-10-16 18:23:53 +0000336 virtual const MCObjectFormat &getObjectFormat() const {
337 return Format;
338 }
339
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000340 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000341 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000342 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000343};
344
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000345class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000346 MCMachOObjectFormat Format;
347
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000348public:
349 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000350 : X86AsmBackend(T) {
Daniel Dunbar06829512010-03-18 00:58:53 +0000351 HasScatteredSymbols = true;
352 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000353
Rafael Espindolaf230df92010-10-16 18:23:53 +0000354 virtual const MCObjectFormat &getObjectFormat() const {
355 return Format;
356 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000357};
358
Daniel Dunbard6e59082010-03-15 21:56:50 +0000359class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
360public:
361 DarwinX86_32AsmBackend(const Target &T)
362 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000363
364 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000365 return createMachObjectWriter(OS, /*Is64Bit=*/false,
366 object::mach::CTM_i386,
367 object::mach::CSX86_ALL,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000368 /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000369 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000370};
371
372class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
373public:
374 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000375 : DarwinX86AsmBackend(T) {
376 HasReliableSymbolDifference = true;
377 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000378
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000379 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000380 return createMachObjectWriter(OS, /*Is64Bit=*/true,
381 object::mach::CTM_x86_64,
382 object::mach::CSX86_ALL,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000383 /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000384 }
385
Daniel Dunbard6e59082010-03-15 21:56:50 +0000386 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
387 // Temporary labels in the string literals sections require symbols. The
388 // issue is that the x86_64 relocation format does not allow symbol +
389 // offset, and so the linker does not have enough information to resolve the
390 // access to the appropriate atom unless an external relocation is used. For
391 // non-cstring sections, we expect the compiler to use a non-temporary label
392 // for anything that could have an addend pointing outside the symbol.
393 //
394 // See <rdar://problem/4765733>.
395 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
396 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
397 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000398
399 virtual bool isSectionAtomizable(const MCSection &Section) const {
400 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
401 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
402 switch (SMO.getType()) {
403 default:
404 return true;
405
406 case MCSectionMachO::S_4BYTE_LITERALS:
407 case MCSectionMachO::S_8BYTE_LITERALS:
408 case MCSectionMachO::S_16BYTE_LITERALS:
409 case MCSectionMachO::S_LITERAL_POINTERS:
410 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
411 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
412 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
413 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
414 case MCSectionMachO::S_INTERPOSING:
415 return false;
416 }
417 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000418};
419
Michael J. Spencerec38de22010-10-10 22:04:20 +0000420} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000421
422TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000423 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000424 switch (Triple(TT).getOS()) {
425 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000426 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000427 case Triple::MinGW32:
428 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000429 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000430 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000431 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000432 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000433 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000434}
435
436TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000437 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000438 switch (Triple(TT).getOS()) {
439 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000440 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000441 case Triple::MinGW64:
442 case Triple::Cygwin:
443 case Triple::Win32:
444 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000445 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000446 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000447 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000448}